xref: /dpdk/drivers/common/mlx5/mlx5_devx_cmds.c (revision 9c410b28b27a541fec6842ba6cc1b4dfe07042fa)
11a2d8c3fSDekel Peled /* SPDX-License-Identifier: BSD-3-Clause
21a2d8c3fSDekel Peled  * Copyright 2018 Mellanox Technologies, Ltd
31a2d8c3fSDekel Peled  */
47b4f1e6bSMatan Azrad 
57b4f1e6bSMatan Azrad #include <unistd.h>
67b4f1e6bSMatan Azrad 
77b4f1e6bSMatan Azrad #include <rte_errno.h>
87b4f1e6bSMatan Azrad #include <rte_malloc.h>
92aba9fc7SOphir Munk #include <rte_eal_paging.h>
107b4f1e6bSMatan Azrad 
117b4f1e6bSMatan Azrad #include "mlx5_prm.h"
127b4f1e6bSMatan Azrad #include "mlx5_devx_cmds.h"
1325245d5dSShiri Kuzin #include "mlx5_common_log.h"
1466914d19SSuanming Mou #include "mlx5_malloc.h"
157b4f1e6bSMatan Azrad 
16*9c410b28SViacheslav Ovsiienko static void *
17*9c410b28SViacheslav Ovsiienko mlx5_devx_get_hca_cap(void *ctx, uint32_t *in, uint32_t *out,
18*9c410b28SViacheslav Ovsiienko 		      int *err, uint32_t flags)
19*9c410b28SViacheslav Ovsiienko {
20*9c410b28SViacheslav Ovsiienko 	const size_t size_in = MLX5_ST_SZ_DW(query_hca_cap_in) * sizeof(int);
21*9c410b28SViacheslav Ovsiienko 	const size_t size_out = MLX5_ST_SZ_DW(query_hca_cap_out) * sizeof(int);
22*9c410b28SViacheslav Ovsiienko 	int status, syndrome, rc;
23*9c410b28SViacheslav Ovsiienko 
24*9c410b28SViacheslav Ovsiienko 	if (err)
25*9c410b28SViacheslav Ovsiienko 		*err = 0;
26*9c410b28SViacheslav Ovsiienko 	memset(in, 0, size_in);
27*9c410b28SViacheslav Ovsiienko 	memset(out, 0, size_out);
28*9c410b28SViacheslav Ovsiienko 	MLX5_SET(query_hca_cap_in, in, opcode, MLX5_CMD_OP_QUERY_HCA_CAP);
29*9c410b28SViacheslav Ovsiienko 	MLX5_SET(query_hca_cap_in, in, op_mod, flags);
30*9c410b28SViacheslav Ovsiienko 	rc = mlx5_glue->devx_general_cmd(ctx, in, size_in, out, size_out);
31*9c410b28SViacheslav Ovsiienko 	if (rc) {
32*9c410b28SViacheslav Ovsiienko 		DRV_LOG(ERR,
33*9c410b28SViacheslav Ovsiienko 			"Failed to query devx HCA capabilities func %#02x",
34*9c410b28SViacheslav Ovsiienko 			flags >> 1);
35*9c410b28SViacheslav Ovsiienko 		if (err)
36*9c410b28SViacheslav Ovsiienko 			*err = rc > 0 ? -rc : rc;
37*9c410b28SViacheslav Ovsiienko 		return NULL;
38*9c410b28SViacheslav Ovsiienko 	}
39*9c410b28SViacheslav Ovsiienko 	status = MLX5_GET(query_hca_cap_out, out, status);
40*9c410b28SViacheslav Ovsiienko 	syndrome = MLX5_GET(query_hca_cap_out, out, syndrome);
41*9c410b28SViacheslav Ovsiienko 	if (status) {
42*9c410b28SViacheslav Ovsiienko 		DRV_LOG(ERR,
43*9c410b28SViacheslav Ovsiienko 			"Failed to query devx HCA capabilities func %#02x status %x, syndrome = %x",
44*9c410b28SViacheslav Ovsiienko 			flags >> 1, status, syndrome);
45*9c410b28SViacheslav Ovsiienko 		if (err)
46*9c410b28SViacheslav Ovsiienko 			*err = -1;
47*9c410b28SViacheslav Ovsiienko 		return NULL;
48*9c410b28SViacheslav Ovsiienko 	}
49*9c410b28SViacheslav Ovsiienko 	return MLX5_ADDR_OF(query_hca_cap_out, out, capability);
50*9c410b28SViacheslav Ovsiienko }
51*9c410b28SViacheslav Ovsiienko 
527b4f1e6bSMatan Azrad /**
53bb7ef9a9SViacheslav Ovsiienko  * Perform read access to the registers. Reads data from register
54bb7ef9a9SViacheslav Ovsiienko  * and writes ones to the specified buffer.
55bb7ef9a9SViacheslav Ovsiienko  *
56bb7ef9a9SViacheslav Ovsiienko  * @param[in] ctx
57bb7ef9a9SViacheslav Ovsiienko  *   Context returned from mlx5 open_device() glue function.
58bb7ef9a9SViacheslav Ovsiienko  * @param[in] reg_id
59bb7ef9a9SViacheslav Ovsiienko  *   Register identifier according to the PRM.
60bb7ef9a9SViacheslav Ovsiienko  * @param[in] arg
61bb7ef9a9SViacheslav Ovsiienko  *   Register access auxiliary parameter according to the PRM.
62bb7ef9a9SViacheslav Ovsiienko  * @param[out] data
63bb7ef9a9SViacheslav Ovsiienko  *   Pointer to the buffer to store read data.
64bb7ef9a9SViacheslav Ovsiienko  * @param[in] dw_cnt
65bb7ef9a9SViacheslav Ovsiienko  *   Buffer size in double words.
66bb7ef9a9SViacheslav Ovsiienko  *
67bb7ef9a9SViacheslav Ovsiienko  * @return
68bb7ef9a9SViacheslav Ovsiienko  *   0 on success, a negative value otherwise.
69bb7ef9a9SViacheslav Ovsiienko  */
70bb7ef9a9SViacheslav Ovsiienko int
71bb7ef9a9SViacheslav Ovsiienko mlx5_devx_cmd_register_read(void *ctx, uint16_t reg_id, uint32_t arg,
72bb7ef9a9SViacheslav Ovsiienko 			    uint32_t *data, uint32_t dw_cnt)
73bb7ef9a9SViacheslav Ovsiienko {
74bb7ef9a9SViacheslav Ovsiienko 	uint32_t in[MLX5_ST_SZ_DW(access_register_in)]   = {0};
75bb7ef9a9SViacheslav Ovsiienko 	uint32_t out[MLX5_ST_SZ_DW(access_register_out) +
76bb7ef9a9SViacheslav Ovsiienko 		     MLX5_ACCESS_REGISTER_DATA_DWORD_MAX] = {0};
77bb7ef9a9SViacheslav Ovsiienko 	int status, rc;
78bb7ef9a9SViacheslav Ovsiienko 
79bb7ef9a9SViacheslav Ovsiienko 	MLX5_ASSERT(data && dw_cnt);
80bb7ef9a9SViacheslav Ovsiienko 	MLX5_ASSERT(dw_cnt <= MLX5_ACCESS_REGISTER_DATA_DWORD_MAX);
81bb7ef9a9SViacheslav Ovsiienko 	if (dw_cnt  > MLX5_ACCESS_REGISTER_DATA_DWORD_MAX) {
82bb7ef9a9SViacheslav Ovsiienko 		DRV_LOG(ERR, "Not enough  buffer for register read data");
83bb7ef9a9SViacheslav Ovsiienko 		return -1;
84bb7ef9a9SViacheslav Ovsiienko 	}
85bb7ef9a9SViacheslav Ovsiienko 	MLX5_SET(access_register_in, in, opcode,
86bb7ef9a9SViacheslav Ovsiienko 		 MLX5_CMD_OP_ACCESS_REGISTER_USER);
87bb7ef9a9SViacheslav Ovsiienko 	MLX5_SET(access_register_in, in, op_mod,
88bb7ef9a9SViacheslav Ovsiienko 					MLX5_ACCESS_REGISTER_IN_OP_MOD_READ);
89bb7ef9a9SViacheslav Ovsiienko 	MLX5_SET(access_register_in, in, register_id, reg_id);
90bb7ef9a9SViacheslav Ovsiienko 	MLX5_SET(access_register_in, in, argument, arg);
91bb7ef9a9SViacheslav Ovsiienko 	rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out,
92dd9e9d54SDekel Peled 					 MLX5_ST_SZ_BYTES(access_register_out) +
93dd9e9d54SDekel Peled 					 sizeof(uint32_t) * dw_cnt);
94bb7ef9a9SViacheslav Ovsiienko 	if (rc)
95bb7ef9a9SViacheslav Ovsiienko 		goto error;
96bb7ef9a9SViacheslav Ovsiienko 	status = MLX5_GET(access_register_out, out, status);
97bb7ef9a9SViacheslav Ovsiienko 	if (status) {
98bb7ef9a9SViacheslav Ovsiienko 		int syndrome = MLX5_GET(access_register_out, out, syndrome);
99bb7ef9a9SViacheslav Ovsiienko 
1001a2d8c3fSDekel Peled 		DRV_LOG(DEBUG, "Failed to read access NIC register 0x%X, "
101bb7ef9a9SViacheslav Ovsiienko 			       "status %x, syndrome = %x",
102bb7ef9a9SViacheslav Ovsiienko 			       reg_id, status, syndrome);
103bb7ef9a9SViacheslav Ovsiienko 		return -1;
104bb7ef9a9SViacheslav Ovsiienko 	}
105bb7ef9a9SViacheslav Ovsiienko 	memcpy(data, &out[MLX5_ST_SZ_DW(access_register_out)],
106bb7ef9a9SViacheslav Ovsiienko 	       dw_cnt * sizeof(uint32_t));
107bb7ef9a9SViacheslav Ovsiienko 	return 0;
108bb7ef9a9SViacheslav Ovsiienko error:
109bb7ef9a9SViacheslav Ovsiienko 	rc = (rc > 0) ? -rc : rc;
110bb7ef9a9SViacheslav Ovsiienko 	return rc;
111bb7ef9a9SViacheslav Ovsiienko }
112bb7ef9a9SViacheslav Ovsiienko 
113bb7ef9a9SViacheslav Ovsiienko /**
1141a2d8c3fSDekel Peled  * Perform write access to the registers.
1151a2d8c3fSDekel Peled  *
1161a2d8c3fSDekel Peled  * @param[in] ctx
1171a2d8c3fSDekel Peled  *   Context returned from mlx5 open_device() glue function.
1181a2d8c3fSDekel Peled  * @param[in] reg_id
1191a2d8c3fSDekel Peled  *   Register identifier according to the PRM.
1201a2d8c3fSDekel Peled  * @param[in] arg
1211a2d8c3fSDekel Peled  *   Register access auxiliary parameter according to the PRM.
1221a2d8c3fSDekel Peled  * @param[out] data
1231a2d8c3fSDekel Peled  *   Pointer to the buffer containing data to write.
1241a2d8c3fSDekel Peled  * @param[in] dw_cnt
1251a2d8c3fSDekel Peled  *   Buffer size in double words (32bit units).
1261a2d8c3fSDekel Peled  *
1271a2d8c3fSDekel Peled  * @return
1281a2d8c3fSDekel Peled  *   0 on success, a negative value otherwise.
1291a2d8c3fSDekel Peled  */
1301a2d8c3fSDekel Peled int
1311a2d8c3fSDekel Peled mlx5_devx_cmd_register_write(void *ctx, uint16_t reg_id, uint32_t arg,
1321a2d8c3fSDekel Peled 			     uint32_t *data, uint32_t dw_cnt)
1331a2d8c3fSDekel Peled {
1341a2d8c3fSDekel Peled 	uint32_t in[MLX5_ST_SZ_DW(access_register_in) +
1351a2d8c3fSDekel Peled 		    MLX5_ACCESS_REGISTER_DATA_DWORD_MAX] = {0};
1361a2d8c3fSDekel Peled 	uint32_t out[MLX5_ST_SZ_DW(access_register_out)] = {0};
1371a2d8c3fSDekel Peled 	int status, rc;
1381a2d8c3fSDekel Peled 	void *ptr;
1391a2d8c3fSDekel Peled 
1401a2d8c3fSDekel Peled 	MLX5_ASSERT(data && dw_cnt);
1411a2d8c3fSDekel Peled 	MLX5_ASSERT(dw_cnt <= MLX5_ACCESS_REGISTER_DATA_DWORD_MAX);
1421a2d8c3fSDekel Peled 	if (dw_cnt > MLX5_ACCESS_REGISTER_DATA_DWORD_MAX) {
1431a2d8c3fSDekel Peled 		DRV_LOG(ERR, "Data to write exceeds max size");
1441a2d8c3fSDekel Peled 		return -1;
1451a2d8c3fSDekel Peled 	}
1461a2d8c3fSDekel Peled 	MLX5_SET(access_register_in, in, opcode,
1471a2d8c3fSDekel Peled 		 MLX5_CMD_OP_ACCESS_REGISTER_USER);
1481a2d8c3fSDekel Peled 	MLX5_SET(access_register_in, in, op_mod,
1491a2d8c3fSDekel Peled 		 MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE);
1501a2d8c3fSDekel Peled 	MLX5_SET(access_register_in, in, register_id, reg_id);
1511a2d8c3fSDekel Peled 	MLX5_SET(access_register_in, in, argument, arg);
1521a2d8c3fSDekel Peled 	ptr = MLX5_ADDR_OF(access_register_in, in, register_data);
1531a2d8c3fSDekel Peled 	memcpy(ptr, data, dw_cnt * sizeof(uint32_t));
1541a2d8c3fSDekel Peled 	rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, sizeof(out));
1551a2d8c3fSDekel Peled 
1561a2d8c3fSDekel Peled 	rc = mlx5_glue->devx_general_cmd(ctx, in,
1571a2d8c3fSDekel Peled 					 MLX5_ST_SZ_BYTES(access_register_in) +
1581a2d8c3fSDekel Peled 					 dw_cnt * sizeof(uint32_t),
1591a2d8c3fSDekel Peled 					 out, sizeof(out));
1601a2d8c3fSDekel Peled 	if (rc)
1611a2d8c3fSDekel Peled 		goto error;
1621a2d8c3fSDekel Peled 	status = MLX5_GET(access_register_out, out, status);
1631a2d8c3fSDekel Peled 	if (status) {
1641a2d8c3fSDekel Peled 		int syndrome = MLX5_GET(access_register_out, out, syndrome);
1651a2d8c3fSDekel Peled 
1661a2d8c3fSDekel Peled 		DRV_LOG(DEBUG, "Failed to write access NIC register 0x%X, "
1671a2d8c3fSDekel Peled 			       "status %x, syndrome = %x",
1681a2d8c3fSDekel Peled 			       reg_id, status, syndrome);
1691a2d8c3fSDekel Peled 		return -1;
1701a2d8c3fSDekel Peled 	}
1711a2d8c3fSDekel Peled 	return 0;
1721a2d8c3fSDekel Peled error:
1731a2d8c3fSDekel Peled 	rc = (rc > 0) ? -rc : rc;
1741a2d8c3fSDekel Peled 	return rc;
1751a2d8c3fSDekel Peled }
1761a2d8c3fSDekel Peled 
1771a2d8c3fSDekel Peled /**
1787b4f1e6bSMatan Azrad  * Allocate flow counters via devx interface.
1797b4f1e6bSMatan Azrad  *
1807b4f1e6bSMatan Azrad  * @param[in] ctx
181e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
1827b4f1e6bSMatan Azrad  * @param dcs
1837b4f1e6bSMatan Azrad  *   Pointer to counters properties structure to be filled by the routine.
1847b4f1e6bSMatan Azrad  * @param bulk_n_128
1857b4f1e6bSMatan Azrad  *   Bulk counter numbers in 128 counters units.
1867b4f1e6bSMatan Azrad  *
1877b4f1e6bSMatan Azrad  * @return
1887b4f1e6bSMatan Azrad  *   Pointer to counter object on success, a negative value otherwise and
1897b4f1e6bSMatan Azrad  *   rte_errno is set.
1907b4f1e6bSMatan Azrad  */
1917b4f1e6bSMatan Azrad struct mlx5_devx_obj *
192e09d350eSOphir Munk mlx5_devx_cmd_flow_counter_alloc(void *ctx, uint32_t bulk_n_128)
1937b4f1e6bSMatan Azrad {
19466914d19SSuanming Mou 	struct mlx5_devx_obj *dcs = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dcs),
19566914d19SSuanming Mou 						0, SOCKET_ID_ANY);
1967b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(alloc_flow_counter_in)]   = {0};
1977b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(alloc_flow_counter_out)] = {0};
1987b4f1e6bSMatan Azrad 
1997b4f1e6bSMatan Azrad 	if (!dcs) {
2007b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
2017b4f1e6bSMatan Azrad 		return NULL;
2027b4f1e6bSMatan Azrad 	}
2037b4f1e6bSMatan Azrad 	MLX5_SET(alloc_flow_counter_in, in, opcode,
2047b4f1e6bSMatan Azrad 		 MLX5_CMD_OP_ALLOC_FLOW_COUNTER);
2057b4f1e6bSMatan Azrad 	MLX5_SET(alloc_flow_counter_in, in, flow_counter_bulk, bulk_n_128);
2067b4f1e6bSMatan Azrad 	dcs->obj = mlx5_glue->devx_obj_create(ctx, in,
2077b4f1e6bSMatan Azrad 					      sizeof(in), out, sizeof(out));
2087b4f1e6bSMatan Azrad 	if (!dcs->obj) {
2097b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Can't allocate counters - error %d", errno);
2107b4f1e6bSMatan Azrad 		rte_errno = errno;
21166914d19SSuanming Mou 		mlx5_free(dcs);
2127b4f1e6bSMatan Azrad 		return NULL;
2137b4f1e6bSMatan Azrad 	}
2147b4f1e6bSMatan Azrad 	dcs->id = MLX5_GET(alloc_flow_counter_out, out, flow_counter_id);
2157b4f1e6bSMatan Azrad 	return dcs;
2167b4f1e6bSMatan Azrad }
2177b4f1e6bSMatan Azrad 
2187b4f1e6bSMatan Azrad /**
2197b4f1e6bSMatan Azrad  * Query flow counters values.
2207b4f1e6bSMatan Azrad  *
2217b4f1e6bSMatan Azrad  * @param[in] dcs
2227b4f1e6bSMatan Azrad  *   devx object that was obtained from mlx5_devx_cmd_fc_alloc.
2237b4f1e6bSMatan Azrad  * @param[in] clear
2247b4f1e6bSMatan Azrad  *   Whether hardware should clear the counters after the query or not.
2257b4f1e6bSMatan Azrad  * @param[in] n_counters
2267b4f1e6bSMatan Azrad  *   0 in case of 1 counter to read, otherwise the counter number to read.
2277b4f1e6bSMatan Azrad  *  @param pkts
2287b4f1e6bSMatan Azrad  *   The number of packets that matched the flow.
2297b4f1e6bSMatan Azrad  *  @param bytes
2307b4f1e6bSMatan Azrad  *    The number of bytes that matched the flow.
2317b4f1e6bSMatan Azrad  *  @param mkey
2327b4f1e6bSMatan Azrad  *   The mkey key for batch query.
2337b4f1e6bSMatan Azrad  *  @param addr
2347b4f1e6bSMatan Azrad  *    The address in the mkey range for batch query.
2357b4f1e6bSMatan Azrad  *  @param cmd_comp
2367b4f1e6bSMatan Azrad  *   The completion object for asynchronous batch query.
2377b4f1e6bSMatan Azrad  *  @param async_id
2387b4f1e6bSMatan Azrad  *    The ID to be returned in the asynchronous batch query response.
2397b4f1e6bSMatan Azrad  *
2407b4f1e6bSMatan Azrad  * @return
2417b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
2427b4f1e6bSMatan Azrad  */
2437b4f1e6bSMatan Azrad int
2447b4f1e6bSMatan Azrad mlx5_devx_cmd_flow_counter_query(struct mlx5_devx_obj *dcs,
2457b4f1e6bSMatan Azrad 				 int clear, uint32_t n_counters,
2467b4f1e6bSMatan Azrad 				 uint64_t *pkts, uint64_t *bytes,
2477b4f1e6bSMatan Azrad 				 uint32_t mkey, void *addr,
248e09d350eSOphir Munk 				 void *cmd_comp,
2497b4f1e6bSMatan Azrad 				 uint64_t async_id)
2507b4f1e6bSMatan Azrad {
2517b4f1e6bSMatan Azrad 	int out_len = MLX5_ST_SZ_BYTES(query_flow_counter_out) +
2527b4f1e6bSMatan Azrad 			MLX5_ST_SZ_BYTES(traffic_counter);
2537b4f1e6bSMatan Azrad 	uint32_t out[out_len];
2547b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_flow_counter_in)] = {0};
2557b4f1e6bSMatan Azrad 	void *stats;
2567b4f1e6bSMatan Azrad 	int rc;
2577b4f1e6bSMatan Azrad 
2587b4f1e6bSMatan Azrad 	MLX5_SET(query_flow_counter_in, in, opcode,
2597b4f1e6bSMatan Azrad 		 MLX5_CMD_OP_QUERY_FLOW_COUNTER);
2607b4f1e6bSMatan Azrad 	MLX5_SET(query_flow_counter_in, in, op_mod, 0);
2617b4f1e6bSMatan Azrad 	MLX5_SET(query_flow_counter_in, in, flow_counter_id, dcs->id);
2627b4f1e6bSMatan Azrad 	MLX5_SET(query_flow_counter_in, in, clear, !!clear);
2637b4f1e6bSMatan Azrad 
2647b4f1e6bSMatan Azrad 	if (n_counters) {
2657b4f1e6bSMatan Azrad 		MLX5_SET(query_flow_counter_in, in, num_of_counters,
2667b4f1e6bSMatan Azrad 			 n_counters);
2677b4f1e6bSMatan Azrad 		MLX5_SET(query_flow_counter_in, in, dump_to_memory, 1);
2687b4f1e6bSMatan Azrad 		MLX5_SET(query_flow_counter_in, in, mkey, mkey);
2697b4f1e6bSMatan Azrad 		MLX5_SET64(query_flow_counter_in, in, address,
2707b4f1e6bSMatan Azrad 			   (uint64_t)(uintptr_t)addr);
2717b4f1e6bSMatan Azrad 	}
2727b4f1e6bSMatan Azrad 	if (!cmd_comp)
2737b4f1e6bSMatan Azrad 		rc = mlx5_glue->devx_obj_query(dcs->obj, in, sizeof(in), out,
2747b4f1e6bSMatan Azrad 					       out_len);
2757b4f1e6bSMatan Azrad 	else
2767b4f1e6bSMatan Azrad 		rc = mlx5_glue->devx_obj_query_async(dcs->obj, in, sizeof(in),
2777b4f1e6bSMatan Azrad 						     out_len, async_id,
2787b4f1e6bSMatan Azrad 						     cmd_comp);
2797b4f1e6bSMatan Azrad 	if (rc) {
2807b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to query devx counters with rc %d", rc);
2817b4f1e6bSMatan Azrad 		rte_errno = rc;
2827b4f1e6bSMatan Azrad 		return -rc;
2837b4f1e6bSMatan Azrad 	}
2847b4f1e6bSMatan Azrad 	if (!n_counters) {
2857b4f1e6bSMatan Azrad 		stats = MLX5_ADDR_OF(query_flow_counter_out,
2867b4f1e6bSMatan Azrad 				     out, flow_statistics);
2877b4f1e6bSMatan Azrad 		*pkts = MLX5_GET64(traffic_counter, stats, packets);
2887b4f1e6bSMatan Azrad 		*bytes = MLX5_GET64(traffic_counter, stats, octets);
2897b4f1e6bSMatan Azrad 	}
2907b4f1e6bSMatan Azrad 	return 0;
2917b4f1e6bSMatan Azrad }
2927b4f1e6bSMatan Azrad 
2937b4f1e6bSMatan Azrad /**
2947b4f1e6bSMatan Azrad  * Create a new mkey.
2957b4f1e6bSMatan Azrad  *
2967b4f1e6bSMatan Azrad  * @param[in] ctx
297e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
2987b4f1e6bSMatan Azrad  * @param[in] attr
2997b4f1e6bSMatan Azrad  *   Attributes of the requested mkey.
3007b4f1e6bSMatan Azrad  *
3017b4f1e6bSMatan Azrad  * @return
3027b4f1e6bSMatan Azrad  *   Pointer to Devx mkey on success, a negative value otherwise and rte_errno
3037b4f1e6bSMatan Azrad  *   is set.
3047b4f1e6bSMatan Azrad  */
3057b4f1e6bSMatan Azrad struct mlx5_devx_obj *
306e09d350eSOphir Munk mlx5_devx_cmd_mkey_create(void *ctx,
3077b4f1e6bSMatan Azrad 			  struct mlx5_devx_mkey_attr *attr)
3087b4f1e6bSMatan Azrad {
30953ec4db0SMatan Azrad 	struct mlx5_klm *klm_array = attr->klm_array;
31053ec4db0SMatan Azrad 	int klm_num = attr->klm_num;
31153ec4db0SMatan Azrad 	int in_size_dw = MLX5_ST_SZ_DW(create_mkey_in) +
31253ec4db0SMatan Azrad 		     (klm_num ? RTE_ALIGN(klm_num, 4) : 0) * MLX5_ST_SZ_DW(klm);
31353ec4db0SMatan Azrad 	uint32_t in[in_size_dw];
3147b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_mkey_out)] = {0};
3157b4f1e6bSMatan Azrad 	void *mkc;
31666914d19SSuanming Mou 	struct mlx5_devx_obj *mkey = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*mkey),
31766914d19SSuanming Mou 						 0, SOCKET_ID_ANY);
3187b4f1e6bSMatan Azrad 	size_t pgsize;
3197b4f1e6bSMatan Azrad 	uint32_t translation_size;
3207b4f1e6bSMatan Azrad 
3217b4f1e6bSMatan Azrad 	if (!mkey) {
3227b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
3237b4f1e6bSMatan Azrad 		return NULL;
3247b4f1e6bSMatan Azrad 	}
32553ec4db0SMatan Azrad 	memset(in, 0, in_size_dw * 4);
3262aba9fc7SOphir Munk 	pgsize = rte_mem_page_size();
3272aba9fc7SOphir Munk 	if (pgsize == (size_t)-1) {
3282aba9fc7SOphir Munk 		mlx5_free(mkey);
3292aba9fc7SOphir Munk 		DRV_LOG(ERR, "Failed to get page size");
3302aba9fc7SOphir Munk 		rte_errno = ENOMEM;
3312aba9fc7SOphir Munk 		return NULL;
3322aba9fc7SOphir Munk 	}
3337b4f1e6bSMatan Azrad 	MLX5_SET(create_mkey_in, in, opcode, MLX5_CMD_OP_CREATE_MKEY);
33453ec4db0SMatan Azrad 	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);
33553ec4db0SMatan Azrad 	if (klm_num > 0) {
33653ec4db0SMatan Azrad 		int i;
33753ec4db0SMatan Azrad 		uint8_t *klm = (uint8_t *)MLX5_ADDR_OF(create_mkey_in, in,
33853ec4db0SMatan Azrad 						       klm_pas_mtt);
33953ec4db0SMatan Azrad 		translation_size = RTE_ALIGN(klm_num, 4);
34053ec4db0SMatan Azrad 		for (i = 0; i < klm_num; i++) {
34153ec4db0SMatan Azrad 			MLX5_SET(klm, klm, byte_count, klm_array[i].byte_count);
34253ec4db0SMatan Azrad 			MLX5_SET(klm, klm, mkey, klm_array[i].mkey);
34353ec4db0SMatan Azrad 			MLX5_SET64(klm, klm, address, klm_array[i].address);
34453ec4db0SMatan Azrad 			klm += MLX5_ST_SZ_BYTES(klm);
34553ec4db0SMatan Azrad 		}
34653ec4db0SMatan Azrad 		for (; i < (int)translation_size; i++) {
34753ec4db0SMatan Azrad 			MLX5_SET(klm, klm, mkey, 0x0);
34853ec4db0SMatan Azrad 			MLX5_SET64(klm, klm, address, 0x0);
34953ec4db0SMatan Azrad 			klm += MLX5_ST_SZ_BYTES(klm);
35053ec4db0SMatan Azrad 		}
35153ec4db0SMatan Azrad 		MLX5_SET(mkc, mkc, access_mode_1_0, attr->log_entity_size ?
35253ec4db0SMatan Azrad 			 MLX5_MKC_ACCESS_MODE_KLM_FBS :
35353ec4db0SMatan Azrad 			 MLX5_MKC_ACCESS_MODE_KLM);
35453ec4db0SMatan Azrad 		MLX5_SET(mkc, mkc, log_page_size, attr->log_entity_size);
35553ec4db0SMatan Azrad 	} else {
35653ec4db0SMatan Azrad 		translation_size = (RTE_ALIGN(attr->size, pgsize) * 8) / 16;
35753ec4db0SMatan Azrad 		MLX5_SET(mkc, mkc, access_mode_1_0, MLX5_MKC_ACCESS_MODE_MTT);
35853ec4db0SMatan Azrad 		MLX5_SET(mkc, mkc, log_page_size, rte_log2_u32(pgsize));
35953ec4db0SMatan Azrad 	}
3607b4f1e6bSMatan Azrad 	MLX5_SET(create_mkey_in, in, translations_octword_actual_size,
3617b4f1e6bSMatan Azrad 		 translation_size);
3627b4f1e6bSMatan Azrad 	MLX5_SET(create_mkey_in, in, mkey_umem_id, attr->umem_id);
36353ec4db0SMatan Azrad 	MLX5_SET(create_mkey_in, in, pg_access, attr->pg_access);
3647b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, lw, 0x1);
3657b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, lr, 0x1);
3660111a74eSDekel Peled 	if (attr->set_remote_rw) {
3670111a74eSDekel Peled 		MLX5_SET(mkc, mkc, rw, 0x1);
3680111a74eSDekel Peled 		MLX5_SET(mkc, mkc, rr, 0x1);
3690111a74eSDekel Peled 	}
3707b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, qpn, 0xffffff);
3717b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, pd, attr->pd);
3727b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, mkey_7_0, attr->umem_id & 0xFF);
373f2054291SSuanming Mou 	MLX5_SET(mkc, mkc, umr_en, attr->umr_en);
3747b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, translations_octword_size, translation_size);
375e82ddd28STal Shnaiderman 	MLX5_SET(mkc, mkc, relaxed_ordering_write,
376e82ddd28STal Shnaiderman 		 attr->relaxed_ordering_write);
377f002358cSMichael Baum 	MLX5_SET(mkc, mkc, relaxed_ordering_read, attr->relaxed_ordering_read);
3787b4f1e6bSMatan Azrad 	MLX5_SET64(mkc, mkc, start_addr, attr->addr);
3797b4f1e6bSMatan Azrad 	MLX5_SET64(mkc, mkc, len, attr->size);
3800111a74eSDekel Peled 	MLX5_SET(mkc, mkc, crypto_en, attr->crypto_en);
3810111a74eSDekel Peled 	if (attr->crypto_en) {
3820111a74eSDekel Peled 		MLX5_SET(mkc, mkc, bsf_en, attr->crypto_en);
3830111a74eSDekel Peled 		MLX5_SET(mkc, mkc, bsf_octword_size, 4);
3840111a74eSDekel Peled 	}
38553ec4db0SMatan Azrad 	mkey->obj = mlx5_glue->devx_obj_create(ctx, in, in_size_dw * 4, out,
3867b4f1e6bSMatan Azrad 					       sizeof(out));
3877b4f1e6bSMatan Azrad 	if (!mkey->obj) {
3881b9e9826SThomas Monjalon 		DRV_LOG(ERR, "Can't create %sdirect mkey - error %d",
38953ec4db0SMatan Azrad 			klm_num ? "an in" : "a ", errno);
3907b4f1e6bSMatan Azrad 		rte_errno = errno;
39166914d19SSuanming Mou 		mlx5_free(mkey);
3927b4f1e6bSMatan Azrad 		return NULL;
3937b4f1e6bSMatan Azrad 	}
3947b4f1e6bSMatan Azrad 	mkey->id = MLX5_GET(create_mkey_out, out, mkey_index);
3957b4f1e6bSMatan Azrad 	mkey->id = (mkey->id << 8) | (attr->umem_id & 0xFF);
3967b4f1e6bSMatan Azrad 	return mkey;
3977b4f1e6bSMatan Azrad }
3987b4f1e6bSMatan Azrad 
3997b4f1e6bSMatan Azrad /**
4007b4f1e6bSMatan Azrad  * Get status of devx command response.
4017b4f1e6bSMatan Azrad  * Mainly used for asynchronous commands.
4027b4f1e6bSMatan Azrad  *
4037b4f1e6bSMatan Azrad  * @param[in] out
4047b4f1e6bSMatan Azrad  *   The out response buffer.
4057b4f1e6bSMatan Azrad  *
4067b4f1e6bSMatan Azrad  * @return
4077b4f1e6bSMatan Azrad  *   0 on success, non-zero value otherwise.
4087b4f1e6bSMatan Azrad  */
4097b4f1e6bSMatan Azrad int
4107b4f1e6bSMatan Azrad mlx5_devx_get_out_command_status(void *out)
4117b4f1e6bSMatan Azrad {
4127b4f1e6bSMatan Azrad 	int status;
4137b4f1e6bSMatan Azrad 
4147b4f1e6bSMatan Azrad 	if (!out)
4157b4f1e6bSMatan Azrad 		return -EINVAL;
4167b4f1e6bSMatan Azrad 	status = MLX5_GET(query_flow_counter_out, out, status);
4177b4f1e6bSMatan Azrad 	if (status) {
4187b4f1e6bSMatan Azrad 		int syndrome = MLX5_GET(query_flow_counter_out, out, syndrome);
4197b4f1e6bSMatan Azrad 
420f002358cSMichael Baum 		DRV_LOG(ERR, "Bad DevX status %x, syndrome = %x", status,
4217b4f1e6bSMatan Azrad 			syndrome);
4227b4f1e6bSMatan Azrad 	}
4237b4f1e6bSMatan Azrad 	return status;
4247b4f1e6bSMatan Azrad }
4257b4f1e6bSMatan Azrad 
4267b4f1e6bSMatan Azrad /**
4277b4f1e6bSMatan Azrad  * Destroy any object allocated by a Devx API.
4287b4f1e6bSMatan Azrad  *
4297b4f1e6bSMatan Azrad  * @param[in] obj
4307b4f1e6bSMatan Azrad  *   Pointer to a general object.
4317b4f1e6bSMatan Azrad  *
4327b4f1e6bSMatan Azrad  * @return
4337b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
4347b4f1e6bSMatan Azrad  */
4357b4f1e6bSMatan Azrad int
4367b4f1e6bSMatan Azrad mlx5_devx_cmd_destroy(struct mlx5_devx_obj *obj)
4377b4f1e6bSMatan Azrad {
4387b4f1e6bSMatan Azrad 	int ret;
4397b4f1e6bSMatan Azrad 
4407b4f1e6bSMatan Azrad 	if (!obj)
4417b4f1e6bSMatan Azrad 		return 0;
4427b4f1e6bSMatan Azrad 	ret =  mlx5_glue->devx_obj_destroy(obj->obj);
44366914d19SSuanming Mou 	mlx5_free(obj);
4447b4f1e6bSMatan Azrad 	return ret;
4457b4f1e6bSMatan Azrad }
4467b4f1e6bSMatan Azrad 
4477b4f1e6bSMatan Azrad /**
4487b4f1e6bSMatan Azrad  * Query NIC vport context.
4497b4f1e6bSMatan Azrad  * Fills minimal inline attribute.
4507b4f1e6bSMatan Azrad  *
4517b4f1e6bSMatan Azrad  * @param[in] ctx
4527b4f1e6bSMatan Azrad  *   ibv contexts returned from mlx5dv_open_device.
4537b4f1e6bSMatan Azrad  * @param[in] vport
4547b4f1e6bSMatan Azrad  *   vport index
4557b4f1e6bSMatan Azrad  * @param[out] attr
4567b4f1e6bSMatan Azrad  *   Attributes device values.
4577b4f1e6bSMatan Azrad  *
4587b4f1e6bSMatan Azrad  * @return
4597b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
4607b4f1e6bSMatan Azrad  */
4617b4f1e6bSMatan Azrad static int
462e09d350eSOphir Munk mlx5_devx_cmd_query_nic_vport_context(void *ctx,
4637b4f1e6bSMatan Azrad 				      unsigned int vport,
4647b4f1e6bSMatan Azrad 				      struct mlx5_hca_attr *attr)
4657b4f1e6bSMatan Azrad {
4667b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_nic_vport_context_in)] = {0};
4677b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_nic_vport_context_out)] = {0};
4687b4f1e6bSMatan Azrad 	void *vctx;
4697b4f1e6bSMatan Azrad 	int status, syndrome, rc;
4707b4f1e6bSMatan Azrad 
4717b4f1e6bSMatan Azrad 	/* Query NIC vport context to determine inline mode. */
4727b4f1e6bSMatan Azrad 	MLX5_SET(query_nic_vport_context_in, in, opcode,
4737b4f1e6bSMatan Azrad 		 MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT);
4747b4f1e6bSMatan Azrad 	MLX5_SET(query_nic_vport_context_in, in, vport_number, vport);
4757b4f1e6bSMatan Azrad 	if (vport)
4767b4f1e6bSMatan Azrad 		MLX5_SET(query_nic_vport_context_in, in, other_vport, 1);
4777b4f1e6bSMatan Azrad 	rc = mlx5_glue->devx_general_cmd(ctx,
4787b4f1e6bSMatan Azrad 					 in, sizeof(in),
4797b4f1e6bSMatan Azrad 					 out, sizeof(out));
4807b4f1e6bSMatan Azrad 	if (rc)
4817b4f1e6bSMatan Azrad 		goto error;
4827b4f1e6bSMatan Azrad 	status = MLX5_GET(query_nic_vport_context_out, out, status);
4837b4f1e6bSMatan Azrad 	syndrome = MLX5_GET(query_nic_vport_context_out, out, syndrome);
4847b4f1e6bSMatan Azrad 	if (status) {
4857b4f1e6bSMatan Azrad 		DRV_LOG(DEBUG, "Failed to query NIC vport context, "
486f002358cSMichael Baum 			"status %x, syndrome = %x", status, syndrome);
4877b4f1e6bSMatan Azrad 		return -1;
4887b4f1e6bSMatan Azrad 	}
4897b4f1e6bSMatan Azrad 	vctx = MLX5_ADDR_OF(query_nic_vport_context_out, out,
4907b4f1e6bSMatan Azrad 			    nic_vport_context);
4917b4f1e6bSMatan Azrad 	attr->vport_inline_mode = MLX5_GET(nic_vport_context, vctx,
4927b4f1e6bSMatan Azrad 					   min_wqe_inline_mode);
4937b4f1e6bSMatan Azrad 	return 0;
4947b4f1e6bSMatan Azrad error:
4957b4f1e6bSMatan Azrad 	rc = (rc > 0) ? -rc : rc;
4967b4f1e6bSMatan Azrad 	return rc;
4977b4f1e6bSMatan Azrad }
4987b4f1e6bSMatan Azrad 
4997b4f1e6bSMatan Azrad /**
500ba1768c4SMatan Azrad  * Query NIC vDPA attributes.
501ba1768c4SMatan Azrad  *
502ba1768c4SMatan Azrad  * @param[in] ctx
503e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
504ba1768c4SMatan Azrad  * @param[out] vdpa_attr
505ba1768c4SMatan Azrad  *   vDPA Attributes structure to fill.
506ba1768c4SMatan Azrad  */
507ba1768c4SMatan Azrad static void
508e09d350eSOphir Munk mlx5_devx_cmd_query_hca_vdpa_attr(void *ctx,
509ba1768c4SMatan Azrad 				  struct mlx5_hca_vdpa_attr *vdpa_attr)
510ba1768c4SMatan Azrad {
511*9c410b28SViacheslav Ovsiienko 	uint32_t in[MLX5_ST_SZ_DW(query_hca_cap_in)];
512*9c410b28SViacheslav Ovsiienko 	uint32_t out[MLX5_ST_SZ_DW(query_hca_cap_out)];
513*9c410b28SViacheslav Ovsiienko 	void *hcattr;
514ba1768c4SMatan Azrad 
515*9c410b28SViacheslav Ovsiienko 	hcattr = mlx5_devx_get_hca_cap(ctx, in, out, NULL,
516ba1768c4SMatan Azrad 			MLX5_GET_HCA_CAP_OP_MOD_VDPA_EMULATION |
517ba1768c4SMatan Azrad 			MLX5_HCA_CAP_OPMOD_GET_CUR);
518*9c410b28SViacheslav Ovsiienko 	if (!hcattr) {
519*9c410b28SViacheslav Ovsiienko 		RTE_LOG(DEBUG, PMD, "Failed to query devx VDPA capabilities");
520ba1768c4SMatan Azrad 		vdpa_attr->valid = 0;
521ba1768c4SMatan Azrad 	} else {
522ba1768c4SMatan Azrad 		vdpa_attr->valid = 1;
523ba1768c4SMatan Azrad 		vdpa_attr->desc_tunnel_offload_type =
524ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
525ba1768c4SMatan Azrad 				 desc_tunnel_offload_type);
526ba1768c4SMatan Azrad 		vdpa_attr->eth_frame_offload_type =
527ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
528ba1768c4SMatan Azrad 				 eth_frame_offload_type);
529ba1768c4SMatan Azrad 		vdpa_attr->virtio_version_1_0 =
530ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
531ba1768c4SMatan Azrad 				 virtio_version_1_0);
532ba1768c4SMatan Azrad 		vdpa_attr->tso_ipv4 = MLX5_GET(virtio_emulation_cap, hcattr,
533ba1768c4SMatan Azrad 					       tso_ipv4);
534ba1768c4SMatan Azrad 		vdpa_attr->tso_ipv6 = MLX5_GET(virtio_emulation_cap, hcattr,
535ba1768c4SMatan Azrad 					       tso_ipv6);
536ba1768c4SMatan Azrad 		vdpa_attr->tx_csum = MLX5_GET(virtio_emulation_cap, hcattr,
537ba1768c4SMatan Azrad 					      tx_csum);
538ba1768c4SMatan Azrad 		vdpa_attr->rx_csum = MLX5_GET(virtio_emulation_cap, hcattr,
539ba1768c4SMatan Azrad 					      rx_csum);
540ba1768c4SMatan Azrad 		vdpa_attr->event_mode = MLX5_GET(virtio_emulation_cap, hcattr,
541ba1768c4SMatan Azrad 						 event_mode);
542ba1768c4SMatan Azrad 		vdpa_attr->virtio_queue_type =
543ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
544ba1768c4SMatan Azrad 				 virtio_queue_type);
545ba1768c4SMatan Azrad 		vdpa_attr->log_doorbell_stride =
546ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
547ba1768c4SMatan Azrad 				 log_doorbell_stride);
548ba1768c4SMatan Azrad 		vdpa_attr->log_doorbell_bar_size =
549ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
550ba1768c4SMatan Azrad 				 log_doorbell_bar_size);
551ba1768c4SMatan Azrad 		vdpa_attr->doorbell_bar_offset =
552ba1768c4SMatan Azrad 			MLX5_GET64(virtio_emulation_cap, hcattr,
553ba1768c4SMatan Azrad 				   doorbell_bar_offset);
554ba1768c4SMatan Azrad 		vdpa_attr->max_num_virtio_queues =
555ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
556ba1768c4SMatan Azrad 				 max_num_virtio_queues);
5578712c80aSMatan Azrad 		vdpa_attr->umems[0].a = MLX5_GET(virtio_emulation_cap, hcattr,
558ba1768c4SMatan Azrad 						 umem_1_buffer_param_a);
5598712c80aSMatan Azrad 		vdpa_attr->umems[0].b = MLX5_GET(virtio_emulation_cap, hcattr,
560ba1768c4SMatan Azrad 						 umem_1_buffer_param_b);
5618712c80aSMatan Azrad 		vdpa_attr->umems[1].a = MLX5_GET(virtio_emulation_cap, hcattr,
562ba1768c4SMatan Azrad 						 umem_2_buffer_param_a);
5638712c80aSMatan Azrad 		vdpa_attr->umems[1].b = MLX5_GET(virtio_emulation_cap, hcattr,
5648712c80aSMatan Azrad 						 umem_2_buffer_param_b);
5658712c80aSMatan Azrad 		vdpa_attr->umems[2].a = MLX5_GET(virtio_emulation_cap, hcattr,
566ba1768c4SMatan Azrad 						 umem_3_buffer_param_a);
5678712c80aSMatan Azrad 		vdpa_attr->umems[2].b = MLX5_GET(virtio_emulation_cap, hcattr,
568ba1768c4SMatan Azrad 						 umem_3_buffer_param_b);
569ba1768c4SMatan Azrad 	}
570ba1768c4SMatan Azrad }
571ba1768c4SMatan Azrad 
57238119ebeSBing Zhao int
57338119ebeSBing Zhao mlx5_devx_cmd_query_parse_samples(struct mlx5_devx_obj *flex_obj,
57438119ebeSBing Zhao 				  uint32_t ids[], uint32_t num)
57538119ebeSBing Zhao {
57638119ebeSBing Zhao 	uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0};
57738119ebeSBing Zhao 	uint32_t out[MLX5_ST_SZ_DW(create_flex_parser_out)] = {0};
57838119ebeSBing Zhao 	void *hdr = MLX5_ADDR_OF(create_flex_parser_out, in, hdr);
57938119ebeSBing Zhao 	void *flex = MLX5_ADDR_OF(create_flex_parser_out, out, flex);
58038119ebeSBing Zhao 	void *sample = MLX5_ADDR_OF(parse_graph_flex, flex, sample_table);
58138119ebeSBing Zhao 	int ret;
58238119ebeSBing Zhao 	uint32_t idx = 0;
58338119ebeSBing Zhao 	uint32_t i;
58438119ebeSBing Zhao 
58538119ebeSBing Zhao 	if (num > MLX5_GRAPH_NODE_SAMPLE_NUM) {
58638119ebeSBing Zhao 		rte_errno = EINVAL;
58738119ebeSBing Zhao 		DRV_LOG(ERR, "Too many sample IDs to be fetched.");
58838119ebeSBing Zhao 		return -rte_errno;
58938119ebeSBing Zhao 	}
59038119ebeSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
59138119ebeSBing Zhao 		 MLX5_CMD_OP_QUERY_GENERAL_OBJECT);
59238119ebeSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
59338119ebeSBing Zhao 		 MLX5_GENERAL_OBJ_TYPE_FLEX_PARSE_GRAPH);
59438119ebeSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, flex_obj->id);
59538119ebeSBing Zhao 	ret = mlx5_glue->devx_obj_query(flex_obj->obj, in, sizeof(in),
59638119ebeSBing Zhao 					out, sizeof(out));
59738119ebeSBing Zhao 	if (ret) {
59838119ebeSBing Zhao 		rte_errno = ret;
59938119ebeSBing Zhao 		DRV_LOG(ERR, "Failed to query sample IDs with object %p.",
60038119ebeSBing Zhao 			(void *)flex_obj);
60138119ebeSBing Zhao 		return -rte_errno;
60238119ebeSBing Zhao 	}
60338119ebeSBing Zhao 	for (i = 0; i < MLX5_GRAPH_NODE_SAMPLE_NUM; i++) {
60438119ebeSBing Zhao 		void *s_off = (void *)((char *)sample + i *
60538119ebeSBing Zhao 			      MLX5_ST_SZ_BYTES(parse_graph_flow_match_sample));
60638119ebeSBing Zhao 		uint32_t en;
60738119ebeSBing Zhao 
60838119ebeSBing Zhao 		en = MLX5_GET(parse_graph_flow_match_sample, s_off,
60938119ebeSBing Zhao 			      flow_match_sample_en);
61038119ebeSBing Zhao 		if (!en)
61138119ebeSBing Zhao 			continue;
61238119ebeSBing Zhao 		ids[idx++] = MLX5_GET(parse_graph_flow_match_sample, s_off,
61338119ebeSBing Zhao 				  flow_match_sample_field_id);
61438119ebeSBing Zhao 	}
61538119ebeSBing Zhao 	if (num != idx) {
61638119ebeSBing Zhao 		rte_errno = EINVAL;
61738119ebeSBing Zhao 		DRV_LOG(ERR, "Number of sample IDs are not as expected.");
61838119ebeSBing Zhao 		return -rte_errno;
61938119ebeSBing Zhao 	}
62038119ebeSBing Zhao 	return ret;
62138119ebeSBing Zhao }
62238119ebeSBing Zhao 
62338119ebeSBing Zhao 
62438119ebeSBing Zhao struct mlx5_devx_obj *
62538119ebeSBing Zhao mlx5_devx_cmd_create_flex_parser(void *ctx,
62638119ebeSBing Zhao 			      struct mlx5_devx_graph_node_attr *data)
62738119ebeSBing Zhao {
62838119ebeSBing Zhao 	uint32_t in[MLX5_ST_SZ_DW(create_flex_parser_in)] = {0};
62938119ebeSBing Zhao 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
63038119ebeSBing Zhao 	void *hdr = MLX5_ADDR_OF(create_flex_parser_in, in, hdr);
63138119ebeSBing Zhao 	void *flex = MLX5_ADDR_OF(create_flex_parser_in, in, flex);
63238119ebeSBing Zhao 	void *sample = MLX5_ADDR_OF(parse_graph_flex, flex, sample_table);
63338119ebeSBing Zhao 	void *in_arc = MLX5_ADDR_OF(parse_graph_flex, flex, input_arc);
63438119ebeSBing Zhao 	void *out_arc = MLX5_ADDR_OF(parse_graph_flex, flex, output_arc);
635f84d733cSMichael Baum 	struct mlx5_devx_obj *parse_flex_obj = mlx5_malloc
636f84d733cSMichael Baum 		     (MLX5_MEM_ZERO, sizeof(*parse_flex_obj), 0, SOCKET_ID_ANY);
63738119ebeSBing Zhao 	uint32_t i;
63838119ebeSBing Zhao 
63938119ebeSBing Zhao 	if (!parse_flex_obj) {
640f84d733cSMichael Baum 		DRV_LOG(ERR, "Failed to allocate flex parser data.");
64138119ebeSBing Zhao 		rte_errno = ENOMEM;
64238119ebeSBing Zhao 		return NULL;
64338119ebeSBing Zhao 	}
64438119ebeSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
64538119ebeSBing Zhao 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
64638119ebeSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
64738119ebeSBing Zhao 		 MLX5_GENERAL_OBJ_TYPE_FLEX_PARSE_GRAPH);
64838119ebeSBing Zhao 	MLX5_SET(parse_graph_flex, flex, header_length_mode,
64938119ebeSBing Zhao 		 data->header_length_mode);
65038119ebeSBing Zhao 	MLX5_SET(parse_graph_flex, flex, header_length_base_value,
65138119ebeSBing Zhao 		 data->header_length_base_value);
65238119ebeSBing Zhao 	MLX5_SET(parse_graph_flex, flex, header_length_field_offset,
65338119ebeSBing Zhao 		 data->header_length_field_offset);
65438119ebeSBing Zhao 	MLX5_SET(parse_graph_flex, flex, header_length_field_shift,
65538119ebeSBing Zhao 		 data->header_length_field_shift);
65638119ebeSBing Zhao 	MLX5_SET(parse_graph_flex, flex, header_length_field_mask,
65738119ebeSBing Zhao 		 data->header_length_field_mask);
65838119ebeSBing Zhao 	for (i = 0; i < MLX5_GRAPH_NODE_SAMPLE_NUM; i++) {
65938119ebeSBing Zhao 		struct mlx5_devx_match_sample_attr *s = &data->sample[i];
66038119ebeSBing Zhao 		void *s_off = (void *)((char *)sample + i *
66138119ebeSBing Zhao 			      MLX5_ST_SZ_BYTES(parse_graph_flow_match_sample));
66238119ebeSBing Zhao 
66338119ebeSBing Zhao 		if (!s->flow_match_sample_en)
66438119ebeSBing Zhao 			continue;
66538119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
66638119ebeSBing Zhao 			 flow_match_sample_en, !!s->flow_match_sample_en);
66738119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
66838119ebeSBing Zhao 			 flow_match_sample_field_offset,
66938119ebeSBing Zhao 			 s->flow_match_sample_field_offset);
67038119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
67138119ebeSBing Zhao 			 flow_match_sample_offset_mode,
67238119ebeSBing Zhao 			 s->flow_match_sample_offset_mode);
67338119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
67438119ebeSBing Zhao 			 flow_match_sample_field_offset_mask,
67538119ebeSBing Zhao 			 s->flow_match_sample_field_offset_mask);
67638119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
67738119ebeSBing Zhao 			 flow_match_sample_field_offset_shift,
67838119ebeSBing Zhao 			 s->flow_match_sample_field_offset_shift);
67938119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
68038119ebeSBing Zhao 			 flow_match_sample_field_base_offset,
68138119ebeSBing Zhao 			 s->flow_match_sample_field_base_offset);
68238119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
68338119ebeSBing Zhao 			 flow_match_sample_tunnel_mode,
68438119ebeSBing Zhao 			 s->flow_match_sample_tunnel_mode);
68538119ebeSBing Zhao 	}
68638119ebeSBing Zhao 	for (i = 0; i < MLX5_GRAPH_NODE_ARC_NUM; i++) {
68738119ebeSBing Zhao 		struct mlx5_devx_graph_arc_attr *ia = &data->in[i];
68838119ebeSBing Zhao 		struct mlx5_devx_graph_arc_attr *oa = &data->out[i];
68938119ebeSBing Zhao 		void *in_off = (void *)((char *)in_arc + i *
69038119ebeSBing Zhao 			      MLX5_ST_SZ_BYTES(parse_graph_arc));
69138119ebeSBing Zhao 		void *out_off = (void *)((char *)out_arc + i *
69238119ebeSBing Zhao 			      MLX5_ST_SZ_BYTES(parse_graph_arc));
69338119ebeSBing Zhao 
69438119ebeSBing Zhao 		if (ia->arc_parse_graph_node != 0) {
69538119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, in_off,
69638119ebeSBing Zhao 				 compare_condition_value,
69738119ebeSBing Zhao 				 ia->compare_condition_value);
69838119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, in_off, start_inner_tunnel,
69938119ebeSBing Zhao 				 ia->start_inner_tunnel);
70038119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, in_off, arc_parse_graph_node,
70138119ebeSBing Zhao 				 ia->arc_parse_graph_node);
70238119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, in_off,
70338119ebeSBing Zhao 				 parse_graph_node_handle,
70438119ebeSBing Zhao 				 ia->parse_graph_node_handle);
70538119ebeSBing Zhao 		}
70638119ebeSBing Zhao 		if (oa->arc_parse_graph_node != 0) {
70738119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, out_off,
70838119ebeSBing Zhao 				 compare_condition_value,
70938119ebeSBing Zhao 				 oa->compare_condition_value);
71038119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, out_off, start_inner_tunnel,
71138119ebeSBing Zhao 				 oa->start_inner_tunnel);
71238119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, out_off, arc_parse_graph_node,
71338119ebeSBing Zhao 				 oa->arc_parse_graph_node);
71438119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, out_off,
71538119ebeSBing Zhao 				 parse_graph_node_handle,
71638119ebeSBing Zhao 				 oa->parse_graph_node_handle);
71738119ebeSBing Zhao 		}
71838119ebeSBing Zhao 	}
71938119ebeSBing Zhao 	parse_flex_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
72038119ebeSBing Zhao 							 out, sizeof(out));
72138119ebeSBing Zhao 	if (!parse_flex_obj->obj) {
72238119ebeSBing Zhao 		rte_errno = errno;
72338119ebeSBing Zhao 		DRV_LOG(ERR, "Failed to create FLEX PARSE GRAPH object "
72438119ebeSBing Zhao 			"by using DevX.");
72566914d19SSuanming Mou 		mlx5_free(parse_flex_obj);
72638119ebeSBing Zhao 		return NULL;
72738119ebeSBing Zhao 	}
72838119ebeSBing Zhao 	parse_flex_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
72938119ebeSBing Zhao 	return parse_flex_obj;
73038119ebeSBing Zhao }
73138119ebeSBing Zhao 
7320f250a4bSGregory Etelson static int
7330f250a4bSGregory Etelson mlx5_devx_query_pkt_integrity_match(void *hcattr)
7340f250a4bSGregory Etelson {
7350f250a4bSGregory Etelson 	return MLX5_GET(flow_table_nic_cap, hcattr,
7360f250a4bSGregory Etelson 			ft_field_support_2_nic_receive.inner_l3_ok) &&
7370f250a4bSGregory Etelson 	       MLX5_GET(flow_table_nic_cap, hcattr,
7380f250a4bSGregory Etelson 			ft_field_support_2_nic_receive.inner_l4_ok) &&
7390f250a4bSGregory Etelson 	       MLX5_GET(flow_table_nic_cap, hcattr,
7400f250a4bSGregory Etelson 			ft_field_support_2_nic_receive.outer_l3_ok) &&
7410f250a4bSGregory Etelson 	       MLX5_GET(flow_table_nic_cap, hcattr,
7420f250a4bSGregory Etelson 			ft_field_support_2_nic_receive.outer_l4_ok) &&
7430f250a4bSGregory Etelson 	       MLX5_GET(flow_table_nic_cap, hcattr,
7440f250a4bSGregory Etelson 			ft_field_support_2_nic_receive
7450f250a4bSGregory Etelson 				.inner_ipv4_checksum_ok) &&
7460f250a4bSGregory Etelson 	       MLX5_GET(flow_table_nic_cap, hcattr,
7470f250a4bSGregory Etelson 			ft_field_support_2_nic_receive.inner_l4_checksum_ok) &&
7480f250a4bSGregory Etelson 	       MLX5_GET(flow_table_nic_cap, hcattr,
7490f250a4bSGregory Etelson 			ft_field_support_2_nic_receive
7500f250a4bSGregory Etelson 				.outer_ipv4_checksum_ok) &&
7510f250a4bSGregory Etelson 	       MLX5_GET(flow_table_nic_cap, hcattr,
7520f250a4bSGregory Etelson 			ft_field_support_2_nic_receive.outer_l4_checksum_ok);
7530f250a4bSGregory Etelson }
7540f250a4bSGregory Etelson 
755ba1768c4SMatan Azrad /**
7567b4f1e6bSMatan Azrad  * Query HCA attributes.
7577b4f1e6bSMatan Azrad  * Using those attributes we can check on run time if the device
7587b4f1e6bSMatan Azrad  * is having the required capabilities.
7597b4f1e6bSMatan Azrad  *
7607b4f1e6bSMatan Azrad  * @param[in] ctx
761e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
7627b4f1e6bSMatan Azrad  * @param[out] attr
7637b4f1e6bSMatan Azrad  *   Attributes device values.
7647b4f1e6bSMatan Azrad  *
7657b4f1e6bSMatan Azrad  * @return
7667b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
7677b4f1e6bSMatan Azrad  */
7687b4f1e6bSMatan Azrad int
769e09d350eSOphir Munk mlx5_devx_cmd_query_hca_attr(void *ctx,
7707b4f1e6bSMatan Azrad 			     struct mlx5_hca_attr *attr)
7717b4f1e6bSMatan Azrad {
7727b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_hca_cap_in)] = {0};
7737b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_hca_cap_out)] = {0};
774876d4702SDekel Peled 	uint64_t general_obj_types_supported = 0;
775*9c410b28SViacheslav Ovsiienko 	void *hcattr;
776*9c410b28SViacheslav Ovsiienko 	int rc, i;
7777b4f1e6bSMatan Azrad 
778*9c410b28SViacheslav Ovsiienko 	hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
7797b4f1e6bSMatan Azrad 			MLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE |
7807b4f1e6bSMatan Azrad 			MLX5_HCA_CAP_OPMOD_GET_CUR);
781*9c410b28SViacheslav Ovsiienko 	if (!hcattr)
782*9c410b28SViacheslav Ovsiienko 		return rc;
7837b4f1e6bSMatan Azrad 	attr->flow_counter_bulk_alloc_bitmap =
7847b4f1e6bSMatan Azrad 			MLX5_GET(cmd_hca_cap, hcattr, flow_counter_bulk_alloc);
7857b4f1e6bSMatan Azrad 	attr->flow_counters_dump = MLX5_GET(cmd_hca_cap, hcattr,
7867b4f1e6bSMatan Azrad 					    flow_counters_dump);
7872d3c670cSMatan Azrad 	attr->log_max_rqt_size = MLX5_GET(cmd_hca_cap, hcattr,
7882d3c670cSMatan Azrad 					  log_max_rqt_size);
7897b4f1e6bSMatan Azrad 	attr->eswitch_manager = MLX5_GET(cmd_hca_cap, hcattr, eswitch_manager);
7907b4f1e6bSMatan Azrad 	attr->hairpin = MLX5_GET(cmd_hca_cap, hcattr, hairpin);
7917b4f1e6bSMatan Azrad 	attr->log_max_hairpin_queues = MLX5_GET(cmd_hca_cap, hcattr,
7927b4f1e6bSMatan Azrad 						log_max_hairpin_queues);
7937b4f1e6bSMatan Azrad 	attr->log_max_hairpin_wq_data_sz = MLX5_GET(cmd_hca_cap, hcattr,
7947b4f1e6bSMatan Azrad 						    log_max_hairpin_wq_data_sz);
7957b4f1e6bSMatan Azrad 	attr->log_max_hairpin_num_packets = MLX5_GET
7967b4f1e6bSMatan Azrad 		(cmd_hca_cap, hcattr, log_min_hairpin_wq_data_sz);
7977b4f1e6bSMatan Azrad 	attr->vhca_id = MLX5_GET(cmd_hca_cap, hcattr, vhca_id);
798ffd5b302SShiri Kuzin 	attr->relaxed_ordering_write = MLX5_GET(cmd_hca_cap, hcattr,
799ffd5b302SShiri Kuzin 						relaxed_ordering_write);
800ffd5b302SShiri Kuzin 	attr->relaxed_ordering_read = MLX5_GET(cmd_hca_cap, hcattr,
801ffd5b302SShiri Kuzin 					       relaxed_ordering_read);
802972a1bf8SViacheslav Ovsiienko 	attr->access_register_user = MLX5_GET(cmd_hca_cap, hcattr,
803972a1bf8SViacheslav Ovsiienko 					      access_register_user);
8047b4f1e6bSMatan Azrad 	attr->eth_net_offloads = MLX5_GET(cmd_hca_cap, hcattr,
8057b4f1e6bSMatan Azrad 					  eth_net_offloads);
8067b4f1e6bSMatan Azrad 	attr->eth_virt = MLX5_GET(cmd_hca_cap, hcattr, eth_virt);
8077b4f1e6bSMatan Azrad 	attr->flex_parser_protocols = MLX5_GET(cmd_hca_cap, hcattr,
8087b4f1e6bSMatan Azrad 					       flex_parser_protocols);
8091324ff18SShiri Kuzin 	attr->max_geneve_tlv_options = MLX5_GET(cmd_hca_cap, hcattr,
8101324ff18SShiri Kuzin 			max_geneve_tlv_options);
8111324ff18SShiri Kuzin 	attr->max_geneve_tlv_option_data_len = MLX5_GET(cmd_hca_cap, hcattr,
8121324ff18SShiri Kuzin 			max_geneve_tlv_option_data_len);
8137b4f1e6bSMatan Azrad 	attr->qos.sup = MLX5_GET(cmd_hca_cap, hcattr, qos);
8145b9e24aeSLi Zhang 	attr->qos.flow_meter_aso_sup = !!(MLX5_GET64(cmd_hca_cap, hcattr,
8155b9e24aeSLi Zhang 					 general_obj_types) &
8165b9e24aeSLi Zhang 			      MLX5_GENERAL_OBJ_TYPES_CAP_FLOW_METER_ASO);
817ba1768c4SMatan Azrad 	attr->vdpa.valid = !!(MLX5_GET64(cmd_hca_cap, hcattr,
818ba1768c4SMatan Azrad 					 general_obj_types) &
819ba1768c4SMatan Azrad 			      MLX5_GENERAL_OBJ_TYPES_CAP_VIRTQ_NET_Q);
820796ae7bbSMatan Azrad 	attr->vdpa.queue_counters_valid = !!(MLX5_GET64(cmd_hca_cap, hcattr,
821796ae7bbSMatan Azrad 							general_obj_types) &
822796ae7bbSMatan Azrad 				  MLX5_GENERAL_OBJ_TYPES_CAP_VIRTIO_Q_COUNTERS);
82338119ebeSBing Zhao 	attr->parse_graph_flex_node = !!(MLX5_GET64(cmd_hca_cap, hcattr,
82438119ebeSBing Zhao 					 general_obj_types) &
82538119ebeSBing Zhao 			      MLX5_GENERAL_OBJ_TYPES_CAP_PARSE_GRAPH_FLEX_NODE);
82679a7e409SViacheslav Ovsiienko 	attr->wqe_index_ignore = MLX5_GET(cmd_hca_cap, hcattr,
82779a7e409SViacheslav Ovsiienko 					  wqe_index_ignore_cap);
82879a7e409SViacheslav Ovsiienko 	attr->cross_channel = MLX5_GET(cmd_hca_cap, hcattr, cd);
82979a7e409SViacheslav Ovsiienko 	attr->non_wire_sq = MLX5_GET(cmd_hca_cap, hcattr, non_wire_sq);
83079a7e409SViacheslav Ovsiienko 	attr->log_max_static_sq_wq = MLX5_GET(cmd_hca_cap, hcattr,
83179a7e409SViacheslav Ovsiienko 					      log_max_static_sq_wq);
8321cbdad1bSXueming Li 	attr->num_lag_ports = MLX5_GET(cmd_hca_cap, hcattr, num_lag_ports);
83379a7e409SViacheslav Ovsiienko 	attr->dev_freq_khz = MLX5_GET(cmd_hca_cap, hcattr,
83479a7e409SViacheslav Ovsiienko 				      device_frequency_khz);
83591f7338eSSuanming Mou 	attr->scatter_fcs_w_decap_disable =
83691f7338eSSuanming Mou 		MLX5_GET(cmd_hca_cap, hcattr, scatter_fcs_w_decap_disable);
837569ffbc9SViacheslav Ovsiienko 	attr->roce = MLX5_GET(cmd_hca_cap, hcattr, roce);
838569ffbc9SViacheslav Ovsiienko 	attr->rq_ts_format = MLX5_GET(cmd_hca_cap, hcattr, rq_ts_format);
839569ffbc9SViacheslav Ovsiienko 	attr->sq_ts_format = MLX5_GET(cmd_hca_cap, hcattr, sq_ts_format);
84096f85ec4SDong Zhou 	attr->steering_format_version =
84196f85ec4SDong Zhou 		MLX5_GET(cmd_hca_cap, hcattr, steering_format_version);
8422044860eSAdy Agbarih 	attr->regexp_params = MLX5_GET(cmd_hca_cap, hcattr, regexp_params);
8432044860eSAdy Agbarih 	attr->regexp_version = MLX5_GET(cmd_hca_cap, hcattr, regexp_version);
844cfc672a9SOri Kam 	attr->regexp_num_of_engines = MLX5_GET(cmd_hca_cap, hcattr,
845cfc672a9SOri Kam 					       regexp_num_of_engines);
846876d4702SDekel Peled 	/* Read the general_obj_types bitmap and extract the relevant bits. */
847876d4702SDekel Peled 	general_obj_types_supported = MLX5_GET64(cmd_hca_cap, hcattr,
848876d4702SDekel Peled 						 general_obj_types);
849876d4702SDekel Peled 	attr->vdpa.valid = !!(general_obj_types_supported &
850876d4702SDekel Peled 			      MLX5_GENERAL_OBJ_TYPES_CAP_VIRTQ_NET_Q);
851876d4702SDekel Peled 	attr->vdpa.queue_counters_valid =
852876d4702SDekel Peled 			!!(general_obj_types_supported &
853876d4702SDekel Peled 			   MLX5_GENERAL_OBJ_TYPES_CAP_VIRTIO_Q_COUNTERS);
854876d4702SDekel Peled 	attr->parse_graph_flex_node =
855876d4702SDekel Peled 			!!(general_obj_types_supported &
856876d4702SDekel Peled 			   MLX5_GENERAL_OBJ_TYPES_CAP_PARSE_GRAPH_FLEX_NODE);
857876d4702SDekel Peled 	attr->flow_hit_aso = !!(general_obj_types_supported &
85801b8b5b6SDekel Peled 				MLX5_GENERAL_OBJ_TYPES_CAP_FLOW_HIT_ASO);
859876d4702SDekel Peled 	attr->geneve_tlv_opt = !!(general_obj_types_supported &
8601324ff18SShiri Kuzin 				  MLX5_GENERAL_OBJ_TYPES_CAP_GENEVE_TLV_OPT);
861178d8c50SDekel Peled 	attr->dek = !!(general_obj_types_supported &
862178d8c50SDekel Peled 		       MLX5_GENERAL_OBJ_TYPES_CAP_DEK);
86321ca2494SDekel Peled 	attr->import_kek = !!(general_obj_types_supported &
86421ca2494SDekel Peled 			      MLX5_GENERAL_OBJ_TYPES_CAP_IMPORT_KEK);
865abda4fd9SDekel Peled 	attr->credential = !!(general_obj_types_supported &
866abda4fd9SDekel Peled 			      MLX5_GENERAL_OBJ_TYPES_CAP_CREDENTIAL);
86738e4780bSDekel Peled 	attr->crypto_login = !!(general_obj_types_supported &
86838e4780bSDekel Peled 				MLX5_GENERAL_OBJ_TYPES_CAP_CRYPTO_LOGIN);
869876d4702SDekel Peled 	/* Add reading of other GENERAL_OBJ_TYPES_CAP bits above this line. */
87004223e45STal Shnaiderman 	attr->log_max_cq = MLX5_GET(cmd_hca_cap, hcattr, log_max_cq);
87104223e45STal Shnaiderman 	attr->log_max_qp = MLX5_GET(cmd_hca_cap, hcattr, log_max_qp);
87204223e45STal Shnaiderman 	attr->log_max_cq_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_cq_sz);
87304223e45STal Shnaiderman 	attr->log_max_qp_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_qp_sz);
87404223e45STal Shnaiderman 	attr->log_max_mrw_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_mrw_sz);
87504223e45STal Shnaiderman 	attr->log_max_pd = MLX5_GET(cmd_hca_cap, hcattr, log_max_pd);
87604223e45STal Shnaiderman 	attr->log_max_srq = MLX5_GET(cmd_hca_cap, hcattr, log_max_srq);
87704223e45STal Shnaiderman 	attr->log_max_srq_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_srq_sz);
878efa6a7e2SJiawei Wang 	attr->reg_c_preserve =
879efa6a7e2SJiawei Wang 		MLX5_GET(cmd_hca_cap, hcattr, reg_c_preserve);
880cbc4c13aSRaja Zidane 	attr->mmo_regex_qp_en = MLX5_GET(cmd_hca_cap, hcattr, regexp_mmo_qp);
881cbc4c13aSRaja Zidane 	attr->mmo_regex_sq_en = MLX5_GET(cmd_hca_cap, hcattr, regexp_mmo_sq);
882cbc4c13aSRaja Zidane 	attr->mmo_dma_sq_en = MLX5_GET(cmd_hca_cap, hcattr, dma_mmo_sq);
883cbc4c13aSRaja Zidane 	attr->mmo_compress_sq_en = MLX5_GET(cmd_hca_cap, hcattr,
884cbc4c13aSRaja Zidane 			compress_mmo_sq);
885cbc4c13aSRaja Zidane 	attr->mmo_decompress_sq_en = MLX5_GET(cmd_hca_cap, hcattr,
886cbc4c13aSRaja Zidane 			decompress_mmo_sq);
887cbc4c13aSRaja Zidane 	attr->mmo_dma_qp_en = MLX5_GET(cmd_hca_cap, hcattr, dma_mmo_qp);
888cbc4c13aSRaja Zidane 	attr->mmo_compress_qp_en = MLX5_GET(cmd_hca_cap, hcattr,
889cbc4c13aSRaja Zidane 			compress_mmo_qp);
890cbc4c13aSRaja Zidane 	attr->mmo_decompress_qp_en = MLX5_GET(cmd_hca_cap, hcattr,
891cbc4c13aSRaja Zidane 			decompress_mmo_qp);
892ae5c165bSMatan Azrad 	attr->compress_min_block_size = MLX5_GET(cmd_hca_cap, hcattr,
893ae5c165bSMatan Azrad 						 compress_min_block_size);
894ae5c165bSMatan Azrad 	attr->log_max_mmo_dma = MLX5_GET(cmd_hca_cap, hcattr, log_dma_mmo_size);
895ae5c165bSMatan Azrad 	attr->log_max_mmo_compress = MLX5_GET(cmd_hca_cap, hcattr,
896ae5c165bSMatan Azrad 					      log_compress_mmo_size);
897ae5c165bSMatan Azrad 	attr->log_max_mmo_decompress = MLX5_GET(cmd_hca_cap, hcattr,
898ae5c165bSMatan Azrad 						log_decompress_mmo_size);
8993d3f4e6dSAlexander Kozyrev 	attr->cqe_compression = MLX5_GET(cmd_hca_cap, hcattr, cqe_compression);
9003d3f4e6dSAlexander Kozyrev 	attr->mini_cqe_resp_flow_tag = MLX5_GET(cmd_hca_cap, hcattr,
9013d3f4e6dSAlexander Kozyrev 						mini_cqe_resp_flow_tag);
9023d3f4e6dSAlexander Kozyrev 	attr->mini_cqe_resp_l3_l4_tag = MLX5_GET(cmd_hca_cap, hcattr,
9033d3f4e6dSAlexander Kozyrev 						 mini_cqe_resp_l3_l4_tag);
904f2054291SSuanming Mou 	attr->umr_indirect_mkey_disabled =
905f2054291SSuanming Mou 		MLX5_GET(cmd_hca_cap, hcattr, umr_indirect_mkey_disabled);
906f2054291SSuanming Mou 	attr->umr_modify_entity_size_disabled =
907f2054291SSuanming Mou 		MLX5_GET(cmd_hca_cap, hcattr, umr_modify_entity_size_disabled);
908f7d1f11cSDekel Peled 	attr->crypto = MLX5_GET(cmd_hca_cap, hcattr, crypto);
909f7d1f11cSDekel Peled 	if (attr->crypto)
910f7d1f11cSDekel Peled 		attr->aes_xts = MLX5_GET(cmd_hca_cap, hcattr, aes_xts);
9110c6285b7SBing Zhao 	attr->ct_offload = !!(MLX5_GET64(cmd_hca_cap, hcattr,
9120c6285b7SBing Zhao 					 general_obj_types) &
9130c6285b7SBing Zhao 			      MLX5_GENERAL_OBJ_TYPES_CAP_CONN_TRACK_OFFLOAD);
9147b4f1e6bSMatan Azrad 	if (attr->qos.sup) {
915*9c410b28SViacheslav Ovsiienko 		hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
9167b4f1e6bSMatan Azrad 				MLX5_GET_HCA_CAP_OP_MOD_QOS_CAP |
9177b4f1e6bSMatan Azrad 				MLX5_HCA_CAP_OPMOD_GET_CUR);
918*9c410b28SViacheslav Ovsiienko 		if (!hcattr) {
919*9c410b28SViacheslav Ovsiienko 			DRV_LOG(DEBUG, "Failed to query devx QOS capabilities");
920*9c410b28SViacheslav Ovsiienko 			return rc;
9217b4f1e6bSMatan Azrad 		}
922b6505738SDekel Peled 		attr->qos.flow_meter_old =
923b6505738SDekel Peled 				MLX5_GET(qos_cap, hcattr, flow_meter_old);
9247b4f1e6bSMatan Azrad 		attr->qos.log_max_flow_meter =
9257b4f1e6bSMatan Azrad 				MLX5_GET(qos_cap, hcattr, log_max_flow_meter);
9267b4f1e6bSMatan Azrad 		attr->qos.flow_meter_reg_c_ids =
9277b4f1e6bSMatan Azrad 				MLX5_GET(qos_cap, hcattr, flow_meter_reg_id);
928b6505738SDekel Peled 		attr->qos.flow_meter =
929b6505738SDekel Peled 				MLX5_GET(qos_cap, hcattr, flow_meter);
93079a7e409SViacheslav Ovsiienko 		attr->qos.packet_pacing =
93179a7e409SViacheslav Ovsiienko 				MLX5_GET(qos_cap, hcattr, packet_pacing);
93279a7e409SViacheslav Ovsiienko 		attr->qos.wqe_rate_pp =
93379a7e409SViacheslav Ovsiienko 				MLX5_GET(qos_cap, hcattr, wqe_rate_pp);
9345b9e24aeSLi Zhang 		if (attr->qos.flow_meter_aso_sup) {
9355b9e24aeSLi Zhang 			attr->qos.log_meter_aso_granularity =
9365b9e24aeSLi Zhang 				MLX5_GET(qos_cap, hcattr,
9375b9e24aeSLi Zhang 					log_meter_aso_granularity);
9385b9e24aeSLi Zhang 			attr->qos.log_meter_aso_max_alloc =
9395b9e24aeSLi Zhang 				MLX5_GET(qos_cap, hcattr,
9405b9e24aeSLi Zhang 					log_meter_aso_max_alloc);
9415b9e24aeSLi Zhang 			attr->qos.log_max_num_meter_aso =
9425b9e24aeSLi Zhang 				MLX5_GET(qos_cap, hcattr,
9435b9e24aeSLi Zhang 					log_max_num_meter_aso);
9445b9e24aeSLi Zhang 		}
9457b4f1e6bSMatan Azrad 	}
946ba1768c4SMatan Azrad 	if (attr->vdpa.valid)
947ba1768c4SMatan Azrad 		mlx5_devx_cmd_query_hca_vdpa_attr(ctx, &attr->vdpa);
9487b4f1e6bSMatan Azrad 	if (!attr->eth_net_offloads)
9497b4f1e6bSMatan Azrad 		return 0;
9508cc34c08SJiawei Wang 	/* Query Flow Sampler Capability From FLow Table Properties Layout. */
951*9c410b28SViacheslav Ovsiienko 	hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
9528cc34c08SJiawei Wang 			MLX5_GET_HCA_CAP_OP_MOD_NIC_FLOW_TABLE |
9538cc34c08SJiawei Wang 			MLX5_HCA_CAP_OPMOD_GET_CUR);
954*9c410b28SViacheslav Ovsiienko 	if (!hcattr) {
9558cc34c08SJiawei Wang 		attr->log_max_ft_sampler_num = 0;
956*9c410b28SViacheslav Ovsiienko 		return rc;
9578cc34c08SJiawei Wang 	}
9580f250a4bSGregory Etelson 	attr->log_max_ft_sampler_num = MLX5_GET
9590f250a4bSGregory Etelson 		(flow_table_nic_cap, hcattr,
9600f250a4bSGregory Etelson 		 flow_table_properties_nic_receive.log_max_ft_sampler_num);
961630a587bSRongwei Liu 	attr->flow.tunnel_header_0_1 = MLX5_GET
962630a587bSRongwei Liu 		(flow_table_nic_cap, hcattr,
963630a587bSRongwei Liu 		 ft_field_support_2_nic_receive.tunnel_header_0_1);
9640f250a4bSGregory Etelson 	attr->pkt_integrity_match = mlx5_devx_query_pkt_integrity_match(hcattr);
965c410e1d5SGregory Etelson 	attr->inner_ipv4_ihl = MLX5_GET
966c410e1d5SGregory Etelson 		(flow_table_nic_cap, hcattr,
967c410e1d5SGregory Etelson 		 ft_field_support_2_nic_receive.inner_ipv4_ihl);
968c410e1d5SGregory Etelson 	attr->outer_ipv4_ihl = MLX5_GET
969c410e1d5SGregory Etelson 		(flow_table_nic_cap, hcattr,
970c410e1d5SGregory Etelson 		 ft_field_support_2_nic_receive.outer_ipv4_ihl);
9717b4f1e6bSMatan Azrad 	/* Query HCA offloads for Ethernet protocol. */
972*9c410b28SViacheslav Ovsiienko 	hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
9737b4f1e6bSMatan Azrad 			MLX5_GET_HCA_CAP_OP_MOD_ETHERNET_OFFLOAD_CAPS |
9747b4f1e6bSMatan Azrad 			MLX5_HCA_CAP_OPMOD_GET_CUR);
975*9c410b28SViacheslav Ovsiienko 	if (!hcattr) {
9767b4f1e6bSMatan Azrad 		attr->eth_net_offloads = 0;
977*9c410b28SViacheslav Ovsiienko 		return rc;
9787b4f1e6bSMatan Azrad 	}
9797b4f1e6bSMatan Azrad 	attr->wqe_vlan_insert = MLX5_GET(per_protocol_networking_offload_caps,
9807b4f1e6bSMatan Azrad 					 hcattr, wqe_vlan_insert);
98111e61a94STal Shnaiderman 	attr->csum_cap = MLX5_GET(per_protocol_networking_offload_caps,
98211e61a94STal Shnaiderman 					 hcattr, csum_cap);
9833440836dSTal Shnaiderman 	attr->vlan_cap = MLX5_GET(per_protocol_networking_offload_caps,
9843440836dSTal Shnaiderman 					 hcattr, vlan_cap);
9857b4f1e6bSMatan Azrad 	attr->lro_cap = MLX5_GET(per_protocol_networking_offload_caps, hcattr,
9867b4f1e6bSMatan Azrad 				 lro_cap);
987d338df99STal Shnaiderman 	attr->max_lso_cap = MLX5_GET(per_protocol_networking_offload_caps,
988d338df99STal Shnaiderman 				 hcattr, max_lso_cap);
98958a95badSTal Shnaiderman 	attr->scatter_fcs = MLX5_GET(per_protocol_networking_offload_caps,
99058a95badSTal Shnaiderman 				 hcattr, scatter_fcs);
9917b4f1e6bSMatan Azrad 	attr->tunnel_lro_gre = MLX5_GET(per_protocol_networking_offload_caps,
9927b4f1e6bSMatan Azrad 					hcattr, tunnel_lro_gre);
9937b4f1e6bSMatan Azrad 	attr->tunnel_lro_vxlan = MLX5_GET(per_protocol_networking_offload_caps,
9947b4f1e6bSMatan Azrad 					  hcattr, tunnel_lro_vxlan);
995643e4db0STal Shnaiderman 	attr->swp = MLX5_GET(per_protocol_networking_offload_caps,
996643e4db0STal Shnaiderman 					  hcattr, swp);
997cf9b3c1bSTal Shnaiderman 	attr->tunnel_stateless_gre =
998cf9b3c1bSTal Shnaiderman 				MLX5_GET(per_protocol_networking_offload_caps,
999cf9b3c1bSTal Shnaiderman 					  hcattr, tunnel_stateless_gre);
1000cf9b3c1bSTal Shnaiderman 	attr->tunnel_stateless_vxlan =
1001cf9b3c1bSTal Shnaiderman 				MLX5_GET(per_protocol_networking_offload_caps,
1002cf9b3c1bSTal Shnaiderman 					  hcattr, tunnel_stateless_vxlan);
1003643e4db0STal Shnaiderman 	attr->swp_csum = MLX5_GET(per_protocol_networking_offload_caps,
1004643e4db0STal Shnaiderman 					  hcattr, swp_csum);
1005643e4db0STal Shnaiderman 	attr->swp_lso = MLX5_GET(per_protocol_networking_offload_caps,
1006643e4db0STal Shnaiderman 					  hcattr, swp_lso);
10077b4f1e6bSMatan Azrad 	attr->lro_max_msg_sz_mode = MLX5_GET
10087b4f1e6bSMatan Azrad 					(per_protocol_networking_offload_caps,
10097b4f1e6bSMatan Azrad 					 hcattr, lro_max_msg_sz_mode);
101043e73483SThomas Monjalon 	for (i = 0 ; i < MLX5_LRO_NUM_SUPP_PERIODS ; i++) {
10117b4f1e6bSMatan Azrad 		attr->lro_timer_supported_periods[i] =
10127b4f1e6bSMatan Azrad 			MLX5_GET(per_protocol_networking_offload_caps, hcattr,
10137b4f1e6bSMatan Azrad 				 lro_timer_supported_periods[i]);
10147b4f1e6bSMatan Azrad 	}
1015613d64e4SDekel Peled 	attr->lro_min_mss_size = MLX5_GET(per_protocol_networking_offload_caps,
1016613d64e4SDekel Peled 					  hcattr, lro_min_mss_size);
10177b4f1e6bSMatan Azrad 	attr->tunnel_stateless_geneve_rx =
10187b4f1e6bSMatan Azrad 			    MLX5_GET(per_protocol_networking_offload_caps,
10197b4f1e6bSMatan Azrad 				     hcattr, tunnel_stateless_geneve_rx);
10207b4f1e6bSMatan Azrad 	attr->geneve_max_opt_len =
10217b4f1e6bSMatan Azrad 		    MLX5_GET(per_protocol_networking_offload_caps,
10227b4f1e6bSMatan Azrad 			     hcattr, max_geneve_opt_len);
10237b4f1e6bSMatan Azrad 	attr->wqe_inline_mode = MLX5_GET(per_protocol_networking_offload_caps,
10247b4f1e6bSMatan Azrad 					 hcattr, wqe_inline_mode);
10257b4f1e6bSMatan Azrad 	attr->tunnel_stateless_gtp = MLX5_GET
10267b4f1e6bSMatan Azrad 					(per_protocol_networking_offload_caps,
10277b4f1e6bSMatan Azrad 					 hcattr, tunnel_stateless_gtp);
102804223e45STal Shnaiderman 	attr->rss_ind_tbl_cap = MLX5_GET
102904223e45STal Shnaiderman 					(per_protocol_networking_offload_caps,
103004223e45STal Shnaiderman 					 hcattr, rss_ind_tbl_cap);
1031569ffbc9SViacheslav Ovsiienko 	/* Query HCA attribute for ROCE. */
1032569ffbc9SViacheslav Ovsiienko 	if (attr->roce) {
1033*9c410b28SViacheslav Ovsiienko 		hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
1034569ffbc9SViacheslav Ovsiienko 				MLX5_GET_HCA_CAP_OP_MOD_ROCE |
1035569ffbc9SViacheslav Ovsiienko 				MLX5_HCA_CAP_OPMOD_GET_CUR);
1036*9c410b28SViacheslav Ovsiienko 		if (!hcattr) {
1037569ffbc9SViacheslav Ovsiienko 			DRV_LOG(DEBUG,
1038*9c410b28SViacheslav Ovsiienko 				"Failed to query devx HCA ROCE capabilities");
1039*9c410b28SViacheslav Ovsiienko 			return rc;
1040569ffbc9SViacheslav Ovsiienko 		}
1041569ffbc9SViacheslav Ovsiienko 		attr->qp_ts_format = MLX5_GET(roce_caps, hcattr, qp_ts_format);
1042569ffbc9SViacheslav Ovsiienko 	}
1043569ffbc9SViacheslav Ovsiienko 	if (attr->eth_virt &&
1044569ffbc9SViacheslav Ovsiienko 	    attr->wqe_inline_mode == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT) {
10457b4f1e6bSMatan Azrad 		rc = mlx5_devx_cmd_query_nic_vport_context(ctx, 0, attr);
10467b4f1e6bSMatan Azrad 		if (rc) {
10477b4f1e6bSMatan Azrad 			attr->eth_virt = 0;
10487b4f1e6bSMatan Azrad 			goto error;
10497b4f1e6bSMatan Azrad 		}
10507b4f1e6bSMatan Azrad 	}
10517b4f1e6bSMatan Azrad 	return 0;
10527b4f1e6bSMatan Azrad error:
10537b4f1e6bSMatan Azrad 	rc = (rc > 0) ? -rc : rc;
10547b4f1e6bSMatan Azrad 	return rc;
10557b4f1e6bSMatan Azrad }
10567b4f1e6bSMatan Azrad 
10577b4f1e6bSMatan Azrad /**
10587b4f1e6bSMatan Azrad  * Query TIS transport domain from QP verbs object using DevX API.
10597b4f1e6bSMatan Azrad  *
10607b4f1e6bSMatan Azrad  * @param[in] qp
10617b4f1e6bSMatan Azrad  *   Pointer to verbs QP returned by ibv_create_qp .
10627b4f1e6bSMatan Azrad  * @param[in] tis_num
10637b4f1e6bSMatan Azrad  *   TIS number of TIS to query.
10647b4f1e6bSMatan Azrad  * @param[out] tis_td
10657b4f1e6bSMatan Azrad  *   Pointer to TIS transport domain variable, to be set by the routine.
10667b4f1e6bSMatan Azrad  *
10677b4f1e6bSMatan Azrad  * @return
10687b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
10697b4f1e6bSMatan Azrad  */
10707b4f1e6bSMatan Azrad int
1071e09d350eSOphir Munk mlx5_devx_cmd_qp_query_tis_td(void *qp, uint32_t tis_num,
10727b4f1e6bSMatan Azrad 			      uint32_t *tis_td)
10737b4f1e6bSMatan Azrad {
1074170572d8SOphir Munk #ifdef HAVE_IBV_FLOW_DV_SUPPORT
10757b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_tis_in)] = {0};
10767b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_tis_out)] = {0};
10777b4f1e6bSMatan Azrad 	int rc;
10787b4f1e6bSMatan Azrad 	void *tis_ctx;
10797b4f1e6bSMatan Azrad 
10807b4f1e6bSMatan Azrad 	MLX5_SET(query_tis_in, in, opcode, MLX5_CMD_OP_QUERY_TIS);
10817b4f1e6bSMatan Azrad 	MLX5_SET(query_tis_in, in, tisn, tis_num);
10827b4f1e6bSMatan Azrad 	rc = mlx5_glue->devx_qp_query(qp, in, sizeof(in), out, sizeof(out));
10837b4f1e6bSMatan Azrad 	if (rc) {
10847b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to query QP using DevX");
10857b4f1e6bSMatan Azrad 		return -rc;
10867b4f1e6bSMatan Azrad 	};
10877b4f1e6bSMatan Azrad 	tis_ctx = MLX5_ADDR_OF(query_tis_out, out, tis_context);
10887b4f1e6bSMatan Azrad 	*tis_td = MLX5_GET(tisc, tis_ctx, transport_domain);
10897b4f1e6bSMatan Azrad 	return 0;
1090170572d8SOphir Munk #else
1091170572d8SOphir Munk 	(void)qp;
1092170572d8SOphir Munk 	(void)tis_num;
1093170572d8SOphir Munk 	(void)tis_td;
1094170572d8SOphir Munk 	return -ENOTSUP;
1095170572d8SOphir Munk #endif
10967b4f1e6bSMatan Azrad }
10977b4f1e6bSMatan Azrad 
10987b4f1e6bSMatan Azrad /**
10997b4f1e6bSMatan Azrad  * Fill WQ data for DevX API command.
11007b4f1e6bSMatan Azrad  * Utility function for use when creating DevX objects containing a WQ.
11017b4f1e6bSMatan Azrad  *
11027b4f1e6bSMatan Azrad  * @param[in] wq_ctx
11037b4f1e6bSMatan Azrad  *   Pointer to WQ context to fill with data.
11047b4f1e6bSMatan Azrad  * @param [in] wq_attr
11057b4f1e6bSMatan Azrad  *   Pointer to WQ attributes structure to fill in WQ context.
11067b4f1e6bSMatan Azrad  */
11077b4f1e6bSMatan Azrad static void
11087b4f1e6bSMatan Azrad devx_cmd_fill_wq_data(void *wq_ctx, struct mlx5_devx_wq_attr *wq_attr)
11097b4f1e6bSMatan Azrad {
11107b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, wq_type, wq_attr->wq_type);
11117b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, wq_signature, wq_attr->wq_signature);
11127b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, end_padding_mode, wq_attr->end_padding_mode);
11137b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, cd_slave, wq_attr->cd_slave);
11147b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, hds_skip_first_sge, wq_attr->hds_skip_first_sge);
11157b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log2_hds_buf_size, wq_attr->log2_hds_buf_size);
11167b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, page_offset, wq_attr->page_offset);
11177b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, lwm, wq_attr->lwm);
11187b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, pd, wq_attr->pd);
11197b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, uar_page, wq_attr->uar_page);
11207b4f1e6bSMatan Azrad 	MLX5_SET64(wq, wq_ctx, dbr_addr, wq_attr->dbr_addr);
11217b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, hw_counter, wq_attr->hw_counter);
11227b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, sw_counter, wq_attr->sw_counter);
11237b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log_wq_stride, wq_attr->log_wq_stride);
1124f002358cSMichael Baum 	if (wq_attr->log_wq_pg_sz > MLX5_ADAPTER_PAGE_SHIFT)
1125f002358cSMichael Baum 		MLX5_SET(wq, wq_ctx, log_wq_pg_sz,
1126f002358cSMichael Baum 			 wq_attr->log_wq_pg_sz - MLX5_ADAPTER_PAGE_SHIFT);
11277b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log_wq_sz, wq_attr->log_wq_sz);
11287b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, dbr_umem_valid, wq_attr->dbr_umem_valid);
11297b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, wq_umem_valid, wq_attr->wq_umem_valid);
11307b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log_hairpin_num_packets,
11317b4f1e6bSMatan Azrad 		 wq_attr->log_hairpin_num_packets);
11327b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log_hairpin_data_sz, wq_attr->log_hairpin_data_sz);
11337b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, single_wqe_log_num_of_strides,
11347b4f1e6bSMatan Azrad 		 wq_attr->single_wqe_log_num_of_strides);
11357b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, two_byte_shift_en, wq_attr->two_byte_shift_en);
11367b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, single_stride_log_num_of_bytes,
11377b4f1e6bSMatan Azrad 		 wq_attr->single_stride_log_num_of_bytes);
11387b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, dbr_umem_id, wq_attr->dbr_umem_id);
11397b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, wq_umem_id, wq_attr->wq_umem_id);
11407b4f1e6bSMatan Azrad 	MLX5_SET64(wq, wq_ctx, wq_umem_offset, wq_attr->wq_umem_offset);
11417b4f1e6bSMatan Azrad }
11427b4f1e6bSMatan Azrad 
11437b4f1e6bSMatan Azrad /**
11447b4f1e6bSMatan Azrad  * Create RQ using DevX API.
11457b4f1e6bSMatan Azrad  *
11467b4f1e6bSMatan Azrad  * @param[in] ctx
1147e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
11487b4f1e6bSMatan Azrad  * @param [in] rq_attr
11497b4f1e6bSMatan Azrad  *   Pointer to create RQ attributes structure.
11507b4f1e6bSMatan Azrad  * @param [in] socket
11517b4f1e6bSMatan Azrad  *   CPU socket ID for allocations.
11527b4f1e6bSMatan Azrad  *
11537b4f1e6bSMatan Azrad  * @return
11547b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
11557b4f1e6bSMatan Azrad  */
11567b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1157e09d350eSOphir Munk mlx5_devx_cmd_create_rq(void *ctx,
11587b4f1e6bSMatan Azrad 			struct mlx5_devx_create_rq_attr *rq_attr,
11597b4f1e6bSMatan Azrad 			int socket)
11607b4f1e6bSMatan Azrad {
11617b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_rq_in)] = {0};
11627b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_rq_out)] = {0};
11637b4f1e6bSMatan Azrad 	void *rq_ctx, *wq_ctx;
11647b4f1e6bSMatan Azrad 	struct mlx5_devx_wq_attr *wq_attr;
11657b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *rq = NULL;
11667b4f1e6bSMatan Azrad 
116766914d19SSuanming Mou 	rq = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*rq), 0, socket);
11687b4f1e6bSMatan Azrad 	if (!rq) {
11697b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate RQ data");
11707b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
11717b4f1e6bSMatan Azrad 		return NULL;
11727b4f1e6bSMatan Azrad 	}
11737b4f1e6bSMatan Azrad 	MLX5_SET(create_rq_in, in, opcode, MLX5_CMD_OP_CREATE_RQ);
11747b4f1e6bSMatan Azrad 	rq_ctx = MLX5_ADDR_OF(create_rq_in, in, ctx);
11757b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, rlky, rq_attr->rlky);
11767b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, delay_drop_en, rq_attr->delay_drop_en);
11777b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, scatter_fcs, rq_attr->scatter_fcs);
11787b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, vsd, rq_attr->vsd);
11797b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, mem_rq_type, rq_attr->mem_rq_type);
11807b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, state, rq_attr->state);
11817b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, flush_in_error_en, rq_attr->flush_in_error_en);
11827b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, hairpin, rq_attr->hairpin);
11837b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, user_index, rq_attr->user_index);
11847b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, cqn, rq_attr->cqn);
11857b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, counter_set_id, rq_attr->counter_set_id);
11867b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, rmpn, rq_attr->rmpn);
1187569ffbc9SViacheslav Ovsiienko 	MLX5_SET(sqc, rq_ctx, ts_format, rq_attr->ts_format);
11887b4f1e6bSMatan Azrad 	wq_ctx = MLX5_ADDR_OF(rqc, rq_ctx, wq);
11897b4f1e6bSMatan Azrad 	wq_attr = &rq_attr->wq_attr;
11907b4f1e6bSMatan Azrad 	devx_cmd_fill_wq_data(wq_ctx, wq_attr);
11917b4f1e6bSMatan Azrad 	rq->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
11927b4f1e6bSMatan Azrad 						  out, sizeof(out));
11937b4f1e6bSMatan Azrad 	if (!rq->obj) {
11947b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to create RQ using DevX");
11957b4f1e6bSMatan Azrad 		rte_errno = errno;
119666914d19SSuanming Mou 		mlx5_free(rq);
11977b4f1e6bSMatan Azrad 		return NULL;
11987b4f1e6bSMatan Azrad 	}
11997b4f1e6bSMatan Azrad 	rq->id = MLX5_GET(create_rq_out, out, rqn);
12007b4f1e6bSMatan Azrad 	return rq;
12017b4f1e6bSMatan Azrad }
12027b4f1e6bSMatan Azrad 
12037b4f1e6bSMatan Azrad /**
12047b4f1e6bSMatan Azrad  * Modify RQ using DevX API.
12057b4f1e6bSMatan Azrad  *
12067b4f1e6bSMatan Azrad  * @param[in] rq
12077b4f1e6bSMatan Azrad  *   Pointer to RQ object structure.
12087b4f1e6bSMatan Azrad  * @param [in] rq_attr
12097b4f1e6bSMatan Azrad  *   Pointer to modify RQ attributes structure.
12107b4f1e6bSMatan Azrad  *
12117b4f1e6bSMatan Azrad  * @return
12127b4f1e6bSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
12137b4f1e6bSMatan Azrad  */
12147b4f1e6bSMatan Azrad int
12157b4f1e6bSMatan Azrad mlx5_devx_cmd_modify_rq(struct mlx5_devx_obj *rq,
12167b4f1e6bSMatan Azrad 			struct mlx5_devx_modify_rq_attr *rq_attr)
12177b4f1e6bSMatan Azrad {
12187b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(modify_rq_in)] = {0};
12197b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(modify_rq_out)] = {0};
12207b4f1e6bSMatan Azrad 	void *rq_ctx, *wq_ctx;
12217b4f1e6bSMatan Azrad 	int ret;
12227b4f1e6bSMatan Azrad 
12237b4f1e6bSMatan Azrad 	MLX5_SET(modify_rq_in, in, opcode, MLX5_CMD_OP_MODIFY_RQ);
12247b4f1e6bSMatan Azrad 	MLX5_SET(modify_rq_in, in, rq_state, rq_attr->rq_state);
12257b4f1e6bSMatan Azrad 	MLX5_SET(modify_rq_in, in, rqn, rq->id);
12267b4f1e6bSMatan Azrad 	MLX5_SET64(modify_rq_in, in, modify_bitmask, rq_attr->modify_bitmask);
12277b4f1e6bSMatan Azrad 	rq_ctx = MLX5_ADDR_OF(modify_rq_in, in, ctx);
12287b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, state, rq_attr->state);
12297b4f1e6bSMatan Azrad 	if (rq_attr->modify_bitmask &
12307b4f1e6bSMatan Azrad 			MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS)
12317b4f1e6bSMatan Azrad 		MLX5_SET(rqc, rq_ctx, scatter_fcs, rq_attr->scatter_fcs);
12327b4f1e6bSMatan Azrad 	if (rq_attr->modify_bitmask & MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD)
12337b4f1e6bSMatan Azrad 		MLX5_SET(rqc, rq_ctx, vsd, rq_attr->vsd);
12347b4f1e6bSMatan Azrad 	if (rq_attr->modify_bitmask &
12357b4f1e6bSMatan Azrad 			MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID)
12367b4f1e6bSMatan Azrad 		MLX5_SET(rqc, rq_ctx, counter_set_id, rq_attr->counter_set_id);
12377b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, hairpin_peer_sq, rq_attr->hairpin_peer_sq);
12387b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, hairpin_peer_vhca, rq_attr->hairpin_peer_vhca);
12397b4f1e6bSMatan Azrad 	if (rq_attr->modify_bitmask & MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_WQ_LWM) {
12407b4f1e6bSMatan Azrad 		wq_ctx = MLX5_ADDR_OF(rqc, rq_ctx, wq);
12417b4f1e6bSMatan Azrad 		MLX5_SET(wq, wq_ctx, lwm, rq_attr->lwm);
12427b4f1e6bSMatan Azrad 	}
12437b4f1e6bSMatan Azrad 	ret = mlx5_glue->devx_obj_modify(rq->obj, in, sizeof(in),
12447b4f1e6bSMatan Azrad 					 out, sizeof(out));
12457b4f1e6bSMatan Azrad 	if (ret) {
12467b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to modify RQ using DevX");
12477b4f1e6bSMatan Azrad 		rte_errno = errno;
12487b4f1e6bSMatan Azrad 		return -errno;
12497b4f1e6bSMatan Azrad 	}
12507b4f1e6bSMatan Azrad 	return ret;
12517b4f1e6bSMatan Azrad }
12527b4f1e6bSMatan Azrad 
12537b4f1e6bSMatan Azrad /**
12547b4f1e6bSMatan Azrad  * Create TIR using DevX API.
12557b4f1e6bSMatan Azrad  *
12567b4f1e6bSMatan Azrad  * @param[in] ctx
1257e09d350eSOphir Munk  *  Context returned from mlx5 open_device() glue function.
12587b4f1e6bSMatan Azrad  * @param [in] tir_attr
12597b4f1e6bSMatan Azrad  *   Pointer to TIR attributes structure.
12607b4f1e6bSMatan Azrad  *
12617b4f1e6bSMatan Azrad  * @return
12627b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
12637b4f1e6bSMatan Azrad  */
12647b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1265e09d350eSOphir Munk mlx5_devx_cmd_create_tir(void *ctx,
12667b4f1e6bSMatan Azrad 			 struct mlx5_devx_tir_attr *tir_attr)
12677b4f1e6bSMatan Azrad {
12687b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_tir_in)] = {0};
12697b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_tir_out)] = {0};
1270a4e6ea97SDekel Peled 	void *tir_ctx, *outer, *inner, *rss_key;
12717b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *tir = NULL;
12727b4f1e6bSMatan Azrad 
127366914d19SSuanming Mou 	tir = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*tir), 0, SOCKET_ID_ANY);
12747b4f1e6bSMatan Azrad 	if (!tir) {
12757b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate TIR data");
12767b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
12777b4f1e6bSMatan Azrad 		return NULL;
12787b4f1e6bSMatan Azrad 	}
12797b4f1e6bSMatan Azrad 	MLX5_SET(create_tir_in, in, opcode, MLX5_CMD_OP_CREATE_TIR);
12807b4f1e6bSMatan Azrad 	tir_ctx = MLX5_ADDR_OF(create_tir_in, in, ctx);
12817b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, disp_type, tir_attr->disp_type);
12827b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, lro_timeout_period_usecs,
12837b4f1e6bSMatan Azrad 		 tir_attr->lro_timeout_period_usecs);
12847b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, lro_enable_mask, tir_attr->lro_enable_mask);
12857b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, lro_max_msg_sz, tir_attr->lro_max_msg_sz);
12867b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, inline_rqn, tir_attr->inline_rqn);
12877b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, rx_hash_symmetric, tir_attr->rx_hash_symmetric);
12887b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, tunneled_offload_en,
12897b4f1e6bSMatan Azrad 		 tir_attr->tunneled_offload_en);
12907b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, indirect_table, tir_attr->indirect_table);
12917b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, rx_hash_fn, tir_attr->rx_hash_fn);
12927b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, self_lb_block, tir_attr->self_lb_block);
12937b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, transport_domain, tir_attr->transport_domain);
1294a4e6ea97SDekel Peled 	rss_key = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_toeplitz_key);
1295a4e6ea97SDekel Peled 	memcpy(rss_key, tir_attr->rx_hash_toeplitz_key, MLX5_RSS_HASH_KEY_LEN);
12967b4f1e6bSMatan Azrad 	outer = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_field_selector_outer);
12977b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, outer, l3_prot_type,
12987b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_outer.l3_prot_type);
12997b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, outer, l4_prot_type,
13007b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_outer.l4_prot_type);
13017b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, outer, selected_fields,
13027b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_outer.selected_fields);
13037b4f1e6bSMatan Azrad 	inner = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_field_selector_inner);
13047b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, inner, l3_prot_type,
13057b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_inner.l3_prot_type);
13067b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, inner, l4_prot_type,
13077b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_inner.l4_prot_type);
13087b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, inner, selected_fields,
13097b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_inner.selected_fields);
13107b4f1e6bSMatan Azrad 	tir->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
13117b4f1e6bSMatan Azrad 						   out, sizeof(out));
13127b4f1e6bSMatan Azrad 	if (!tir->obj) {
13137b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to create TIR using DevX");
13147b4f1e6bSMatan Azrad 		rte_errno = errno;
131566914d19SSuanming Mou 		mlx5_free(tir);
13167b4f1e6bSMatan Azrad 		return NULL;
13177b4f1e6bSMatan Azrad 	}
13187b4f1e6bSMatan Azrad 	tir->id = MLX5_GET(create_tir_out, out, tirn);
13197b4f1e6bSMatan Azrad 	return tir;
13207b4f1e6bSMatan Azrad }
13217b4f1e6bSMatan Azrad 
13227b4f1e6bSMatan Azrad /**
1323847d9789SAndrey Vesnovaty  * Modify TIR using DevX API.
1324847d9789SAndrey Vesnovaty  *
1325847d9789SAndrey Vesnovaty  * @param[in] tir
1326847d9789SAndrey Vesnovaty  *   Pointer to TIR DevX object structure.
1327847d9789SAndrey Vesnovaty  * @param [in] modify_tir_attr
1328847d9789SAndrey Vesnovaty  *   Pointer to TIR modification attributes structure.
1329847d9789SAndrey Vesnovaty  *
1330847d9789SAndrey Vesnovaty  * @return
1331847d9789SAndrey Vesnovaty  *   0 on success, a negative errno value otherwise and rte_errno is set.
1332847d9789SAndrey Vesnovaty  */
1333847d9789SAndrey Vesnovaty int
1334847d9789SAndrey Vesnovaty mlx5_devx_cmd_modify_tir(struct mlx5_devx_obj *tir,
1335847d9789SAndrey Vesnovaty 			 struct mlx5_devx_modify_tir_attr *modify_tir_attr)
1336847d9789SAndrey Vesnovaty {
1337847d9789SAndrey Vesnovaty 	struct mlx5_devx_tir_attr *tir_attr = &modify_tir_attr->tir;
1338847d9789SAndrey Vesnovaty 	uint32_t in[MLX5_ST_SZ_DW(modify_tir_in)] = {0};
1339847d9789SAndrey Vesnovaty 	uint32_t out[MLX5_ST_SZ_DW(modify_tir_out)] = {0};
1340847d9789SAndrey Vesnovaty 	void *tir_ctx;
1341847d9789SAndrey Vesnovaty 	int ret;
1342847d9789SAndrey Vesnovaty 
1343847d9789SAndrey Vesnovaty 	MLX5_SET(modify_tir_in, in, opcode, MLX5_CMD_OP_MODIFY_TIR);
1344847d9789SAndrey Vesnovaty 	MLX5_SET(modify_tir_in, in, tirn, modify_tir_attr->tirn);
1345847d9789SAndrey Vesnovaty 	MLX5_SET64(modify_tir_in, in, modify_bitmask,
1346847d9789SAndrey Vesnovaty 		   modify_tir_attr->modify_bitmask);
1347847d9789SAndrey Vesnovaty 	tir_ctx = MLX5_ADDR_OF(modify_rq_in, in, ctx);
1348847d9789SAndrey Vesnovaty 	if (modify_tir_attr->modify_bitmask &
1349847d9789SAndrey Vesnovaty 			MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_LRO) {
1350847d9789SAndrey Vesnovaty 		MLX5_SET(tirc, tir_ctx, lro_timeout_period_usecs,
1351847d9789SAndrey Vesnovaty 			 tir_attr->lro_timeout_period_usecs);
1352847d9789SAndrey Vesnovaty 		MLX5_SET(tirc, tir_ctx, lro_enable_mask,
1353847d9789SAndrey Vesnovaty 			 tir_attr->lro_enable_mask);
1354847d9789SAndrey Vesnovaty 		MLX5_SET(tirc, tir_ctx, lro_max_msg_sz,
1355847d9789SAndrey Vesnovaty 			 tir_attr->lro_max_msg_sz);
1356847d9789SAndrey Vesnovaty 	}
1357847d9789SAndrey Vesnovaty 	if (modify_tir_attr->modify_bitmask &
1358847d9789SAndrey Vesnovaty 			MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_INDIRECT_TABLE)
1359847d9789SAndrey Vesnovaty 		MLX5_SET(tirc, tir_ctx, indirect_table,
1360847d9789SAndrey Vesnovaty 			 tir_attr->indirect_table);
1361847d9789SAndrey Vesnovaty 	if (modify_tir_attr->modify_bitmask &
1362847d9789SAndrey Vesnovaty 			MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_HASH) {
1363847d9789SAndrey Vesnovaty 		int i;
1364847d9789SAndrey Vesnovaty 		void *outer, *inner;
1365847d9789SAndrey Vesnovaty 
1366847d9789SAndrey Vesnovaty 		MLX5_SET(tirc, tir_ctx, rx_hash_symmetric,
1367847d9789SAndrey Vesnovaty 			 tir_attr->rx_hash_symmetric);
1368847d9789SAndrey Vesnovaty 		MLX5_SET(tirc, tir_ctx, rx_hash_fn, tir_attr->rx_hash_fn);
1369847d9789SAndrey Vesnovaty 		for (i = 0; i < 10; i++) {
1370847d9789SAndrey Vesnovaty 			MLX5_SET(tirc, tir_ctx, rx_hash_toeplitz_key[i],
1371847d9789SAndrey Vesnovaty 				 tir_attr->rx_hash_toeplitz_key[i]);
1372847d9789SAndrey Vesnovaty 		}
1373847d9789SAndrey Vesnovaty 		outer = MLX5_ADDR_OF(tirc, tir_ctx,
1374847d9789SAndrey Vesnovaty 				     rx_hash_field_selector_outer);
1375847d9789SAndrey Vesnovaty 		MLX5_SET(rx_hash_field_select, outer, l3_prot_type,
1376847d9789SAndrey Vesnovaty 			 tir_attr->rx_hash_field_selector_outer.l3_prot_type);
1377847d9789SAndrey Vesnovaty 		MLX5_SET(rx_hash_field_select, outer, l4_prot_type,
1378847d9789SAndrey Vesnovaty 			 tir_attr->rx_hash_field_selector_outer.l4_prot_type);
1379847d9789SAndrey Vesnovaty 		MLX5_SET
1380847d9789SAndrey Vesnovaty 		(rx_hash_field_select, outer, selected_fields,
1381847d9789SAndrey Vesnovaty 		 tir_attr->rx_hash_field_selector_outer.selected_fields);
1382847d9789SAndrey Vesnovaty 		inner = MLX5_ADDR_OF(tirc, tir_ctx,
1383847d9789SAndrey Vesnovaty 				     rx_hash_field_selector_inner);
1384847d9789SAndrey Vesnovaty 		MLX5_SET(rx_hash_field_select, inner, l3_prot_type,
1385847d9789SAndrey Vesnovaty 			 tir_attr->rx_hash_field_selector_inner.l3_prot_type);
1386847d9789SAndrey Vesnovaty 		MLX5_SET(rx_hash_field_select, inner, l4_prot_type,
1387847d9789SAndrey Vesnovaty 			 tir_attr->rx_hash_field_selector_inner.l4_prot_type);
1388847d9789SAndrey Vesnovaty 		MLX5_SET
1389847d9789SAndrey Vesnovaty 		(rx_hash_field_select, inner, selected_fields,
1390847d9789SAndrey Vesnovaty 		 tir_attr->rx_hash_field_selector_inner.selected_fields);
1391847d9789SAndrey Vesnovaty 	}
1392847d9789SAndrey Vesnovaty 	if (modify_tir_attr->modify_bitmask &
1393847d9789SAndrey Vesnovaty 	    MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_SELF_LB_EN) {
1394847d9789SAndrey Vesnovaty 		MLX5_SET(tirc, tir_ctx, self_lb_block, tir_attr->self_lb_block);
1395847d9789SAndrey Vesnovaty 	}
1396847d9789SAndrey Vesnovaty 	ret = mlx5_glue->devx_obj_modify(tir->obj, in, sizeof(in),
1397847d9789SAndrey Vesnovaty 					 out, sizeof(out));
1398847d9789SAndrey Vesnovaty 	if (ret) {
1399847d9789SAndrey Vesnovaty 		DRV_LOG(ERR, "Failed to modify TIR using DevX");
1400847d9789SAndrey Vesnovaty 		rte_errno = errno;
1401847d9789SAndrey Vesnovaty 		return -errno;
1402847d9789SAndrey Vesnovaty 	}
1403847d9789SAndrey Vesnovaty 	return ret;
1404847d9789SAndrey Vesnovaty }
1405847d9789SAndrey Vesnovaty 
1406847d9789SAndrey Vesnovaty /**
14077b4f1e6bSMatan Azrad  * Create RQT using DevX API.
14087b4f1e6bSMatan Azrad  *
14097b4f1e6bSMatan Azrad  * @param[in] ctx
1410e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
14117b4f1e6bSMatan Azrad  * @param [in] rqt_attr
14127b4f1e6bSMatan Azrad  *   Pointer to RQT attributes structure.
14137b4f1e6bSMatan Azrad  *
14147b4f1e6bSMatan Azrad  * @return
14157b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
14167b4f1e6bSMatan Azrad  */
14177b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1418e09d350eSOphir Munk mlx5_devx_cmd_create_rqt(void *ctx,
14197b4f1e6bSMatan Azrad 			 struct mlx5_devx_rqt_attr *rqt_attr)
14207b4f1e6bSMatan Azrad {
14217b4f1e6bSMatan Azrad 	uint32_t *in = NULL;
14227b4f1e6bSMatan Azrad 	uint32_t inlen = MLX5_ST_SZ_BYTES(create_rqt_in) +
14237b4f1e6bSMatan Azrad 			 rqt_attr->rqt_actual_size * sizeof(uint32_t);
14247b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_rqt_out)] = {0};
14257b4f1e6bSMatan Azrad 	void *rqt_ctx;
14267b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *rqt = NULL;
14277b4f1e6bSMatan Azrad 	int i;
14287b4f1e6bSMatan Azrad 
142966914d19SSuanming Mou 	in = mlx5_malloc(MLX5_MEM_ZERO, inlen, 0, SOCKET_ID_ANY);
14307b4f1e6bSMatan Azrad 	if (!in) {
14317b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate RQT IN data");
14327b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
14337b4f1e6bSMatan Azrad 		return NULL;
14347b4f1e6bSMatan Azrad 	}
143566914d19SSuanming Mou 	rqt = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*rqt), 0, SOCKET_ID_ANY);
14367b4f1e6bSMatan Azrad 	if (!rqt) {
14377b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate RQT data");
14387b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
143966914d19SSuanming Mou 		mlx5_free(in);
14407b4f1e6bSMatan Azrad 		return NULL;
14417b4f1e6bSMatan Azrad 	}
14427b4f1e6bSMatan Azrad 	MLX5_SET(create_rqt_in, in, opcode, MLX5_CMD_OP_CREATE_RQT);
14437b4f1e6bSMatan Azrad 	rqt_ctx = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);
14440eb60e67SMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, list_q_type, rqt_attr->rq_type);
14457b4f1e6bSMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, rqt_max_size, rqt_attr->rqt_max_size);
14467b4f1e6bSMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, rqt_actual_size, rqt_attr->rqt_actual_size);
14477b4f1e6bSMatan Azrad 	for (i = 0; i < rqt_attr->rqt_actual_size; i++)
14487b4f1e6bSMatan Azrad 		MLX5_SET(rqtc, rqt_ctx, rq_num[i], rqt_attr->rq_list[i]);
14497b4f1e6bSMatan Azrad 	rqt->obj = mlx5_glue->devx_obj_create(ctx, in, inlen, out, sizeof(out));
145066914d19SSuanming Mou 	mlx5_free(in);
14517b4f1e6bSMatan Azrad 	if (!rqt->obj) {
14527b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to create RQT using DevX");
14537b4f1e6bSMatan Azrad 		rte_errno = errno;
145466914d19SSuanming Mou 		mlx5_free(rqt);
14557b4f1e6bSMatan Azrad 		return NULL;
14567b4f1e6bSMatan Azrad 	}
14577b4f1e6bSMatan Azrad 	rqt->id = MLX5_GET(create_rqt_out, out, rqtn);
14587b4f1e6bSMatan Azrad 	return rqt;
14597b4f1e6bSMatan Azrad }
14607b4f1e6bSMatan Azrad 
14617b4f1e6bSMatan Azrad /**
1462e1da60a8SMatan Azrad  * Modify RQT using DevX API.
1463e1da60a8SMatan Azrad  *
1464e1da60a8SMatan Azrad  * @param[in] rqt
1465e1da60a8SMatan Azrad  *   Pointer to RQT DevX object structure.
1466e1da60a8SMatan Azrad  * @param [in] rqt_attr
1467e1da60a8SMatan Azrad  *   Pointer to RQT attributes structure.
1468e1da60a8SMatan Azrad  *
1469e1da60a8SMatan Azrad  * @return
1470e1da60a8SMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
1471e1da60a8SMatan Azrad  */
1472e1da60a8SMatan Azrad int
1473e1da60a8SMatan Azrad mlx5_devx_cmd_modify_rqt(struct mlx5_devx_obj *rqt,
1474e1da60a8SMatan Azrad 			 struct mlx5_devx_rqt_attr *rqt_attr)
1475e1da60a8SMatan Azrad {
1476e1da60a8SMatan Azrad 	uint32_t inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) +
1477e1da60a8SMatan Azrad 			 rqt_attr->rqt_actual_size * sizeof(uint32_t);
1478e1da60a8SMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(modify_rqt_out)] = {0};
147966914d19SSuanming Mou 	uint32_t *in = mlx5_malloc(MLX5_MEM_ZERO, inlen, 0, SOCKET_ID_ANY);
1480e1da60a8SMatan Azrad 	void *rqt_ctx;
1481e1da60a8SMatan Azrad 	int i;
1482e1da60a8SMatan Azrad 	int ret;
1483e1da60a8SMatan Azrad 
1484e1da60a8SMatan Azrad 	if (!in) {
1485e1da60a8SMatan Azrad 		DRV_LOG(ERR, "Failed to allocate RQT modify IN data.");
1486e1da60a8SMatan Azrad 		rte_errno = ENOMEM;
1487e1da60a8SMatan Azrad 		return -ENOMEM;
1488e1da60a8SMatan Azrad 	}
1489e1da60a8SMatan Azrad 	MLX5_SET(modify_rqt_in, in, opcode, MLX5_CMD_OP_MODIFY_RQT);
1490e1da60a8SMatan Azrad 	MLX5_SET(modify_rqt_in, in, rqtn, rqt->id);
1491e1da60a8SMatan Azrad 	MLX5_SET64(modify_rqt_in, in, modify_bitmask, 0x1);
1492e1da60a8SMatan Azrad 	rqt_ctx = MLX5_ADDR_OF(modify_rqt_in, in, rqt_context);
1493e1da60a8SMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, list_q_type, rqt_attr->rq_type);
1494e1da60a8SMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, rqt_max_size, rqt_attr->rqt_max_size);
1495e1da60a8SMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, rqt_actual_size, rqt_attr->rqt_actual_size);
1496e1da60a8SMatan Azrad 	for (i = 0; i < rqt_attr->rqt_actual_size; i++)
1497e1da60a8SMatan Azrad 		MLX5_SET(rqtc, rqt_ctx, rq_num[i], rqt_attr->rq_list[i]);
1498e1da60a8SMatan Azrad 	ret = mlx5_glue->devx_obj_modify(rqt->obj, in, inlen, out, sizeof(out));
149966914d19SSuanming Mou 	mlx5_free(in);
1500e1da60a8SMatan Azrad 	if (ret) {
1501e1da60a8SMatan Azrad 		DRV_LOG(ERR, "Failed to modify RQT using DevX.");
1502e1da60a8SMatan Azrad 		rte_errno = errno;
1503e1da60a8SMatan Azrad 		return -rte_errno;
1504e1da60a8SMatan Azrad 	}
1505e1da60a8SMatan Azrad 	return ret;
1506e1da60a8SMatan Azrad }
1507e1da60a8SMatan Azrad 
1508e1da60a8SMatan Azrad /**
15097b4f1e6bSMatan Azrad  * Create SQ using DevX API.
15107b4f1e6bSMatan Azrad  *
15117b4f1e6bSMatan Azrad  * @param[in] ctx
1512e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
15137b4f1e6bSMatan Azrad  * @param [in] sq_attr
15147b4f1e6bSMatan Azrad  *   Pointer to SQ attributes structure.
15157b4f1e6bSMatan Azrad  * @param [in] socket
15167b4f1e6bSMatan Azrad  *   CPU socket ID for allocations.
15177b4f1e6bSMatan Azrad  *
15187b4f1e6bSMatan Azrad  * @return
15197b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
15207b4f1e6bSMatan Azrad  **/
15217b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1522e09d350eSOphir Munk mlx5_devx_cmd_create_sq(void *ctx,
15237b4f1e6bSMatan Azrad 			struct mlx5_devx_create_sq_attr *sq_attr)
15247b4f1e6bSMatan Azrad {
15257b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_sq_in)] = {0};
15267b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_sq_out)] = {0};
15277b4f1e6bSMatan Azrad 	void *sq_ctx;
15287b4f1e6bSMatan Azrad 	void *wq_ctx;
15297b4f1e6bSMatan Azrad 	struct mlx5_devx_wq_attr *wq_attr;
15307b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *sq = NULL;
15317b4f1e6bSMatan Azrad 
153266914d19SSuanming Mou 	sq = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*sq), 0, SOCKET_ID_ANY);
15337b4f1e6bSMatan Azrad 	if (!sq) {
15347b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate SQ data");
15357b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
15367b4f1e6bSMatan Azrad 		return NULL;
15377b4f1e6bSMatan Azrad 	}
15387b4f1e6bSMatan Azrad 	MLX5_SET(create_sq_in, in, opcode, MLX5_CMD_OP_CREATE_SQ);
15397b4f1e6bSMatan Azrad 	sq_ctx = MLX5_ADDR_OF(create_sq_in, in, ctx);
15407b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, rlky, sq_attr->rlky);
15417b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, cd_master, sq_attr->cd_master);
15427b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, fre, sq_attr->fre);
15437b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, flush_in_error_en, sq_attr->flush_in_error_en);
15447b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, allow_multi_pkt_send_wqe,
15451912d158STal Shnaiderman 		 sq_attr->allow_multi_pkt_send_wqe);
15467b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, min_wqe_inline_mode,
15477b4f1e6bSMatan Azrad 		 sq_attr->min_wqe_inline_mode);
15487b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, state, sq_attr->state);
15497b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, reg_umr, sq_attr->reg_umr);
15507b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, allow_swp, sq_attr->allow_swp);
15517b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, hairpin, sq_attr->hairpin);
155279a7e409SViacheslav Ovsiienko 	MLX5_SET(sqc, sq_ctx, non_wire, sq_attr->non_wire);
155379a7e409SViacheslav Ovsiienko 	MLX5_SET(sqc, sq_ctx, static_sq_wq, sq_attr->static_sq_wq);
15547b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, user_index, sq_attr->user_index);
15557b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, cqn, sq_attr->cqn);
15567b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, packet_pacing_rate_limit_index,
15577b4f1e6bSMatan Azrad 		 sq_attr->packet_pacing_rate_limit_index);
15587b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, tis_lst_sz, sq_attr->tis_lst_sz);
15597b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, tis_num_0, sq_attr->tis_num);
1560569ffbc9SViacheslav Ovsiienko 	MLX5_SET(sqc, sq_ctx, ts_format, sq_attr->ts_format);
15617b4f1e6bSMatan Azrad 	wq_ctx = MLX5_ADDR_OF(sqc, sq_ctx, wq);
15627b4f1e6bSMatan Azrad 	wq_attr = &sq_attr->wq_attr;
15637b4f1e6bSMatan Azrad 	devx_cmd_fill_wq_data(wq_ctx, wq_attr);
15647b4f1e6bSMatan Azrad 	sq->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
15657b4f1e6bSMatan Azrad 					     out, sizeof(out));
15667b4f1e6bSMatan Azrad 	if (!sq->obj) {
15677b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to create SQ using DevX");
15687b4f1e6bSMatan Azrad 		rte_errno = errno;
156966914d19SSuanming Mou 		mlx5_free(sq);
15707b4f1e6bSMatan Azrad 		return NULL;
15717b4f1e6bSMatan Azrad 	}
15727b4f1e6bSMatan Azrad 	sq->id = MLX5_GET(create_sq_out, out, sqn);
15737b4f1e6bSMatan Azrad 	return sq;
15747b4f1e6bSMatan Azrad }
15757b4f1e6bSMatan Azrad 
15767b4f1e6bSMatan Azrad /**
15777b4f1e6bSMatan Azrad  * Modify SQ using DevX API.
15787b4f1e6bSMatan Azrad  *
15797b4f1e6bSMatan Azrad  * @param[in] sq
15807b4f1e6bSMatan Azrad  *   Pointer to SQ object structure.
15817b4f1e6bSMatan Azrad  * @param [in] sq_attr
15827b4f1e6bSMatan Azrad  *   Pointer to SQ attributes structure.
15837b4f1e6bSMatan Azrad  *
15847b4f1e6bSMatan Azrad  * @return
15857b4f1e6bSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
15867b4f1e6bSMatan Azrad  */
15877b4f1e6bSMatan Azrad int
15887b4f1e6bSMatan Azrad mlx5_devx_cmd_modify_sq(struct mlx5_devx_obj *sq,
15897b4f1e6bSMatan Azrad 			struct mlx5_devx_modify_sq_attr *sq_attr)
15907b4f1e6bSMatan Azrad {
15917b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(modify_sq_in)] = {0};
15927b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(modify_sq_out)] = {0};
15937b4f1e6bSMatan Azrad 	void *sq_ctx;
15947b4f1e6bSMatan Azrad 	int ret;
15957b4f1e6bSMatan Azrad 
15967b4f1e6bSMatan Azrad 	MLX5_SET(modify_sq_in, in, opcode, MLX5_CMD_OP_MODIFY_SQ);
15977b4f1e6bSMatan Azrad 	MLX5_SET(modify_sq_in, in, sq_state, sq_attr->sq_state);
15987b4f1e6bSMatan Azrad 	MLX5_SET(modify_sq_in, in, sqn, sq->id);
15997b4f1e6bSMatan Azrad 	sq_ctx = MLX5_ADDR_OF(modify_sq_in, in, ctx);
16007b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, state, sq_attr->state);
16017b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, hairpin_peer_rq, sq_attr->hairpin_peer_rq);
16027b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, hairpin_peer_vhca, sq_attr->hairpin_peer_vhca);
16037b4f1e6bSMatan Azrad 	ret = mlx5_glue->devx_obj_modify(sq->obj, in, sizeof(in),
16047b4f1e6bSMatan Azrad 					 out, sizeof(out));
16057b4f1e6bSMatan Azrad 	if (ret) {
16067b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to modify SQ using DevX");
16077b4f1e6bSMatan Azrad 		rte_errno = errno;
160838119ebeSBing Zhao 		return -rte_errno;
16097b4f1e6bSMatan Azrad 	}
16107b4f1e6bSMatan Azrad 	return ret;
16117b4f1e6bSMatan Azrad }
16127b4f1e6bSMatan Azrad 
16137b4f1e6bSMatan Azrad /**
16147b4f1e6bSMatan Azrad  * Create TIS using DevX API.
16157b4f1e6bSMatan Azrad  *
16167b4f1e6bSMatan Azrad  * @param[in] ctx
1617e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
16187b4f1e6bSMatan Azrad  * @param [in] tis_attr
16197b4f1e6bSMatan Azrad  *   Pointer to TIS attributes structure.
16207b4f1e6bSMatan Azrad  *
16217b4f1e6bSMatan Azrad  * @return
16227b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
16237b4f1e6bSMatan Azrad  */
16247b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1625e09d350eSOphir Munk mlx5_devx_cmd_create_tis(void *ctx,
16267b4f1e6bSMatan Azrad 			 struct mlx5_devx_tis_attr *tis_attr)
16277b4f1e6bSMatan Azrad {
16287b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
16297b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_tis_out)] = {0};
16307b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *tis = NULL;
16317b4f1e6bSMatan Azrad 	void *tis_ctx;
16327b4f1e6bSMatan Azrad 
163366914d19SSuanming Mou 	tis = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*tis), 0, SOCKET_ID_ANY);
16347b4f1e6bSMatan Azrad 	if (!tis) {
16357b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate TIS object");
16367b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
16377b4f1e6bSMatan Azrad 		return NULL;
16387b4f1e6bSMatan Azrad 	}
16397b4f1e6bSMatan Azrad 	MLX5_SET(create_tis_in, in, opcode, MLX5_CMD_OP_CREATE_TIS);
16407b4f1e6bSMatan Azrad 	tis_ctx = MLX5_ADDR_OF(create_tis_in, in, ctx);
16417b4f1e6bSMatan Azrad 	MLX5_SET(tisc, tis_ctx, strict_lag_tx_port_affinity,
16427b4f1e6bSMatan Azrad 		 tis_attr->strict_lag_tx_port_affinity);
16431cbdad1bSXueming Li 	MLX5_SET(tisc, tis_ctx, lag_tx_port_affinity,
16441cbdad1bSXueming Li 		 tis_attr->lag_tx_port_affinity);
16457b4f1e6bSMatan Azrad 	MLX5_SET(tisc, tis_ctx, prio, tis_attr->prio);
16467b4f1e6bSMatan Azrad 	MLX5_SET(tisc, tis_ctx, transport_domain,
16477b4f1e6bSMatan Azrad 		 tis_attr->transport_domain);
16487b4f1e6bSMatan Azrad 	tis->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
16497b4f1e6bSMatan Azrad 					      out, sizeof(out));
16507b4f1e6bSMatan Azrad 	if (!tis->obj) {
16517b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to create TIS using DevX");
16527b4f1e6bSMatan Azrad 		rte_errno = errno;
165366914d19SSuanming Mou 		mlx5_free(tis);
16547b4f1e6bSMatan Azrad 		return NULL;
16557b4f1e6bSMatan Azrad 	}
16567b4f1e6bSMatan Azrad 	tis->id = MLX5_GET(create_tis_out, out, tisn);
16577b4f1e6bSMatan Azrad 	return tis;
16587b4f1e6bSMatan Azrad }
16597b4f1e6bSMatan Azrad 
16607b4f1e6bSMatan Azrad /**
16617b4f1e6bSMatan Azrad  * Create transport domain using DevX API.
16627b4f1e6bSMatan Azrad  *
16637b4f1e6bSMatan Azrad  * @param[in] ctx
1664e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
16657b4f1e6bSMatan Azrad  * @return
16667b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
16677b4f1e6bSMatan Azrad  */
16687b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1669e09d350eSOphir Munk mlx5_devx_cmd_create_td(void *ctx)
16707b4f1e6bSMatan Azrad {
16717b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(alloc_transport_domain_in)] = {0};
16727b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(alloc_transport_domain_out)] = {0};
16737b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *td = NULL;
16747b4f1e6bSMatan Azrad 
167566914d19SSuanming Mou 	td = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*td), 0, SOCKET_ID_ANY);
16767b4f1e6bSMatan Azrad 	if (!td) {
16777b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate TD object");
16787b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
16797b4f1e6bSMatan Azrad 		return NULL;
16807b4f1e6bSMatan Azrad 	}
16817b4f1e6bSMatan Azrad 	MLX5_SET(alloc_transport_domain_in, in, opcode,
16827b4f1e6bSMatan Azrad 		 MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN);
16837b4f1e6bSMatan Azrad 	td->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
16847b4f1e6bSMatan Azrad 					     out, sizeof(out));
16857b4f1e6bSMatan Azrad 	if (!td->obj) {
16867b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to create TIS using DevX");
16877b4f1e6bSMatan Azrad 		rte_errno = errno;
168866914d19SSuanming Mou 		mlx5_free(td);
16897b4f1e6bSMatan Azrad 		return NULL;
16907b4f1e6bSMatan Azrad 	}
16917b4f1e6bSMatan Azrad 	td->id = MLX5_GET(alloc_transport_domain_out, out,
16927b4f1e6bSMatan Azrad 			   transport_domain);
16937b4f1e6bSMatan Azrad 	return td;
16947b4f1e6bSMatan Azrad }
16957b4f1e6bSMatan Azrad 
16967b4f1e6bSMatan Azrad /**
16977b4f1e6bSMatan Azrad  * Dump all flows to file.
16987b4f1e6bSMatan Azrad  *
16997b4f1e6bSMatan Azrad  * @param[in] fdb_domain
17007b4f1e6bSMatan Azrad  *   FDB domain.
17017b4f1e6bSMatan Azrad  * @param[in] rx_domain
17027b4f1e6bSMatan Azrad  *   RX domain.
17037b4f1e6bSMatan Azrad  * @param[in] tx_domain
17047b4f1e6bSMatan Azrad  *   TX domain.
17057b4f1e6bSMatan Azrad  * @param[out] file
17067b4f1e6bSMatan Azrad  *   Pointer to file stream.
17077b4f1e6bSMatan Azrad  *
17087b4f1e6bSMatan Azrad  * @return
17097b4f1e6bSMatan Azrad  *   0 on success, a nagative value otherwise.
17107b4f1e6bSMatan Azrad  */
17117b4f1e6bSMatan Azrad int
17127b4f1e6bSMatan Azrad mlx5_devx_cmd_flow_dump(void *fdb_domain __rte_unused,
17137b4f1e6bSMatan Azrad 			void *rx_domain __rte_unused,
17147b4f1e6bSMatan Azrad 			void *tx_domain __rte_unused, FILE *file __rte_unused)
17157b4f1e6bSMatan Azrad {
17167b4f1e6bSMatan Azrad 	int ret = 0;
17177b4f1e6bSMatan Azrad 
17187b4f1e6bSMatan Azrad #ifdef HAVE_MLX5_DR_FLOW_DUMP
17197b4f1e6bSMatan Azrad 	if (fdb_domain) {
17207b4f1e6bSMatan Azrad 		ret = mlx5_glue->dr_dump_domain(file, fdb_domain);
17217b4f1e6bSMatan Azrad 		if (ret)
17227b4f1e6bSMatan Azrad 			return ret;
17237b4f1e6bSMatan Azrad 	}
17248e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(rx_domain);
17257b4f1e6bSMatan Azrad 	ret = mlx5_glue->dr_dump_domain(file, rx_domain);
17267b4f1e6bSMatan Azrad 	if (ret)
17277b4f1e6bSMatan Azrad 		return ret;
17288e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(tx_domain);
17297b4f1e6bSMatan Azrad 	ret = mlx5_glue->dr_dump_domain(file, tx_domain);
17307b4f1e6bSMatan Azrad #else
17317b4f1e6bSMatan Azrad 	ret = ENOTSUP;
17327b4f1e6bSMatan Azrad #endif
17337b4f1e6bSMatan Azrad 	return -ret;
17347b4f1e6bSMatan Azrad }
1735446c3781SMatan Azrad 
1736a38d22edSHaifei Luo int
1737a38d22edSHaifei Luo mlx5_devx_cmd_flow_single_dump(void *rule_info __rte_unused,
1738a38d22edSHaifei Luo 			FILE *file __rte_unused)
1739a38d22edSHaifei Luo {
1740a38d22edSHaifei Luo 	int ret = 0;
1741a38d22edSHaifei Luo #ifdef HAVE_MLX5_DR_FLOW_DUMP_RULE
1742a38d22edSHaifei Luo 	if (rule_info)
1743a38d22edSHaifei Luo 		ret = mlx5_glue->dr_dump_rule(file, rule_info);
1744a38d22edSHaifei Luo #else
1745a38d22edSHaifei Luo 	ret = ENOTSUP;
1746a38d22edSHaifei Luo #endif
1747a38d22edSHaifei Luo 	return -ret;
1748a38d22edSHaifei Luo }
1749a38d22edSHaifei Luo 
1750446c3781SMatan Azrad /*
1751446c3781SMatan Azrad  * Create CQ using DevX API.
1752446c3781SMatan Azrad  *
1753446c3781SMatan Azrad  * @param[in] ctx
1754e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
1755446c3781SMatan Azrad  * @param [in] attr
1756446c3781SMatan Azrad  *   Pointer to CQ attributes structure.
1757446c3781SMatan Azrad  *
1758446c3781SMatan Azrad  * @return
1759446c3781SMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
1760446c3781SMatan Azrad  */
1761446c3781SMatan Azrad struct mlx5_devx_obj *
1762e09d350eSOphir Munk mlx5_devx_cmd_create_cq(void *ctx, struct mlx5_devx_cq_attr *attr)
1763446c3781SMatan Azrad {
1764446c3781SMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_cq_in)] = {0};
1765446c3781SMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_cq_out)] = {0};
176666914d19SSuanming Mou 	struct mlx5_devx_obj *cq_obj = mlx5_malloc(MLX5_MEM_ZERO,
176766914d19SSuanming Mou 						   sizeof(*cq_obj),
176866914d19SSuanming Mou 						   0, SOCKET_ID_ANY);
1769446c3781SMatan Azrad 	void *cqctx = MLX5_ADDR_OF(create_cq_in, in, cq_context);
1770446c3781SMatan Azrad 
1771446c3781SMatan Azrad 	if (!cq_obj) {
1772446c3781SMatan Azrad 		DRV_LOG(ERR, "Failed to allocate CQ object memory.");
1773446c3781SMatan Azrad 		rte_errno = ENOMEM;
1774446c3781SMatan Azrad 		return NULL;
1775446c3781SMatan Azrad 	}
1776446c3781SMatan Azrad 	MLX5_SET(create_cq_in, in, opcode, MLX5_CMD_OP_CREATE_CQ);
1777446c3781SMatan Azrad 	if (attr->db_umem_valid) {
1778446c3781SMatan Azrad 		MLX5_SET(cqc, cqctx, dbr_umem_valid, attr->db_umem_valid);
1779446c3781SMatan Azrad 		MLX5_SET(cqc, cqctx, dbr_umem_id, attr->db_umem_id);
1780446c3781SMatan Azrad 		MLX5_SET64(cqc, cqctx, dbr_addr, attr->db_umem_offset);
1781446c3781SMatan Azrad 	} else {
1782446c3781SMatan Azrad 		MLX5_SET64(cqc, cqctx, dbr_addr, attr->db_addr);
1783446c3781SMatan Azrad 	}
1784a2521c8fSMichael Baum 	MLX5_SET(cqc, cqctx, cqe_sz, (RTE_CACHE_LINE_SIZE == 128) ?
1785a2521c8fSMichael Baum 				     MLX5_CQE_SIZE_128B : MLX5_CQE_SIZE_64B);
1786446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, cc, attr->use_first_only);
1787446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, oi, attr->overrun_ignore);
1788446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, log_cq_size, attr->log_cq_size);
1789f002358cSMichael Baum 	if (attr->log_page_size > MLX5_ADAPTER_PAGE_SHIFT)
1790f002358cSMichael Baum 		MLX5_SET(cqc, cqctx, log_page_size,
1791f002358cSMichael Baum 			 attr->log_page_size - MLX5_ADAPTER_PAGE_SHIFT);
1792446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, c_eqn, attr->eqn);
1793446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, uar_page, attr->uar_page_id);
179454c2d46bSAlexander Kozyrev 	MLX5_SET(cqc, cqctx, cqe_comp_en, !!attr->cqe_comp_en);
1795f002358cSMichael Baum 	MLX5_SET(cqc, cqctx, mini_cqe_res_format, attr->mini_cqe_res_format);
179654c2d46bSAlexander Kozyrev 	MLX5_SET(cqc, cqctx, mini_cqe_res_format_ext,
179754c2d46bSAlexander Kozyrev 		 attr->mini_cqe_res_format_ext);
1798446c3781SMatan Azrad 	if (attr->q_umem_valid) {
1799446c3781SMatan Azrad 		MLX5_SET(create_cq_in, in, cq_umem_valid, attr->q_umem_valid);
1800446c3781SMatan Azrad 		MLX5_SET(create_cq_in, in, cq_umem_id, attr->q_umem_id);
1801446c3781SMatan Azrad 		MLX5_SET64(create_cq_in, in, cq_umem_offset,
1802446c3781SMatan Azrad 			   attr->q_umem_offset);
1803446c3781SMatan Azrad 	}
1804446c3781SMatan Azrad 	cq_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
1805446c3781SMatan Azrad 						 sizeof(out));
1806446c3781SMatan Azrad 	if (!cq_obj->obj) {
1807446c3781SMatan Azrad 		rte_errno = errno;
1808446c3781SMatan Azrad 		DRV_LOG(ERR, "Failed to create CQ using DevX errno=%d.", errno);
180966914d19SSuanming Mou 		mlx5_free(cq_obj);
1810446c3781SMatan Azrad 		return NULL;
1811446c3781SMatan Azrad 	}
1812446c3781SMatan Azrad 	cq_obj->id = MLX5_GET(create_cq_out, out, cqn);
1813446c3781SMatan Azrad 	return cq_obj;
1814446c3781SMatan Azrad }
18158712c80aSMatan Azrad 
18168712c80aSMatan Azrad /**
18178712c80aSMatan Azrad  * Create VIRTQ using DevX API.
18188712c80aSMatan Azrad  *
18198712c80aSMatan Azrad  * @param[in] ctx
1820e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
18218712c80aSMatan Azrad  * @param [in] attr
18228712c80aSMatan Azrad  *   Pointer to VIRTQ attributes structure.
18238712c80aSMatan Azrad  *
18248712c80aSMatan Azrad  * @return
18258712c80aSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
18268712c80aSMatan Azrad  */
18278712c80aSMatan Azrad struct mlx5_devx_obj *
1828e09d350eSOphir Munk mlx5_devx_cmd_create_virtq(void *ctx,
18298712c80aSMatan Azrad 			   struct mlx5_devx_virtq_attr *attr)
18308712c80aSMatan Azrad {
18318712c80aSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_virtq_in)] = {0};
18328712c80aSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
183366914d19SSuanming Mou 	struct mlx5_devx_obj *virtq_obj = mlx5_malloc(MLX5_MEM_ZERO,
183466914d19SSuanming Mou 						     sizeof(*virtq_obj),
183566914d19SSuanming Mou 						     0, SOCKET_ID_ANY);
18368712c80aSMatan Azrad 	void *virtq = MLX5_ADDR_OF(create_virtq_in, in, virtq);
18378712c80aSMatan Azrad 	void *hdr = MLX5_ADDR_OF(create_virtq_in, in, hdr);
18388712c80aSMatan Azrad 	void *virtctx = MLX5_ADDR_OF(virtio_net_q, virtq, virtio_q_context);
18398712c80aSMatan Azrad 
18408712c80aSMatan Azrad 	if (!virtq_obj) {
18418712c80aSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate virtq data.");
18428712c80aSMatan Azrad 		rte_errno = ENOMEM;
18438712c80aSMatan Azrad 		return NULL;
18448712c80aSMatan Azrad 	}
18458712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
18468712c80aSMatan Azrad 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
18478712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
18488712c80aSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTQ);
18498712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, hw_available_index,
18508712c80aSMatan Azrad 		   attr->hw_available_index);
18518712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, hw_used_index, attr->hw_used_index);
18528712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, tso_ipv4, attr->tso_ipv4);
18538712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, tso_ipv6, attr->tso_ipv6);
18548712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, tx_csum, attr->tx_csum);
18558712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, rx_csum, attr->rx_csum);
18568712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, virtio_version_1_0,
18578712c80aSMatan Azrad 		   attr->virtio_version_1_0);
18588712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, event_mode, attr->event_mode);
18598712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, event_qpn_or_msix, attr->qp_id);
18608712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, desc_addr, attr->desc_addr);
18618712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, used_addr, attr->used_addr);
18628712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, available_addr, attr->available_addr);
18638712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, queue_index, attr->queue_index);
18648712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, queue_size, attr->q_size);
18658712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, virtio_q_mkey, attr->mkey);
18668712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_1_id, attr->umems[0].id);
18678712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_1_size, attr->umems[0].size);
18688712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, umem_1_offset, attr->umems[0].offset);
18698712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_2_id, attr->umems[1].id);
18708712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_2_size, attr->umems[1].size);
18718712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, umem_2_offset, attr->umems[1].offset);
18728712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_3_id, attr->umems[2].id);
18738712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_3_size, attr->umems[2].size);
18748712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, umem_3_offset, attr->umems[2].offset);
1875796ae7bbSMatan Azrad 	MLX5_SET(virtio_q, virtctx, counter_set_id, attr->counters_obj_id);
1876473d8e67SMatan Azrad 	MLX5_SET(virtio_q, virtctx, pd, attr->pd);
18776623dc2bSXueming Li 	MLX5_SET(virtio_q, virtctx, queue_period_mode, attr->hw_latency_mode);
18786623dc2bSXueming Li 	MLX5_SET(virtio_q, virtctx, queue_period_us, attr->hw_max_latency_us);
18796623dc2bSXueming Li 	MLX5_SET(virtio_q, virtctx, queue_max_count, attr->hw_max_pending_comp);
18808712c80aSMatan Azrad 	MLX5_SET(virtio_net_q, virtq, tisn_or_qpn, attr->tis_id);
18818712c80aSMatan Azrad 	virtq_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
18828712c80aSMatan Azrad 						    sizeof(out));
18838712c80aSMatan Azrad 	if (!virtq_obj->obj) {
18848712c80aSMatan Azrad 		rte_errno = errno;
18858712c80aSMatan Azrad 		DRV_LOG(ERR, "Failed to create VIRTQ Obj using DevX.");
188666914d19SSuanming Mou 		mlx5_free(virtq_obj);
18878712c80aSMatan Azrad 		return NULL;
18888712c80aSMatan Azrad 	}
18898712c80aSMatan Azrad 	virtq_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
18908712c80aSMatan Azrad 	return virtq_obj;
18918712c80aSMatan Azrad }
18928712c80aSMatan Azrad 
18938712c80aSMatan Azrad /**
18948712c80aSMatan Azrad  * Modify VIRTQ using DevX API.
18958712c80aSMatan Azrad  *
18968712c80aSMatan Azrad  * @param[in] virtq_obj
18978712c80aSMatan Azrad  *   Pointer to virtq object structure.
18988712c80aSMatan Azrad  * @param [in] attr
18998712c80aSMatan Azrad  *   Pointer to modify virtq attributes structure.
19008712c80aSMatan Azrad  *
19018712c80aSMatan Azrad  * @return
19028712c80aSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
19038712c80aSMatan Azrad  */
19048712c80aSMatan Azrad int
19058712c80aSMatan Azrad mlx5_devx_cmd_modify_virtq(struct mlx5_devx_obj *virtq_obj,
19068712c80aSMatan Azrad 			   struct mlx5_devx_virtq_attr *attr)
19078712c80aSMatan Azrad {
19088712c80aSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_virtq_in)] = {0};
19098712c80aSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
19108712c80aSMatan Azrad 	void *virtq = MLX5_ADDR_OF(create_virtq_in, in, virtq);
19118712c80aSMatan Azrad 	void *hdr = MLX5_ADDR_OF(create_virtq_in, in, hdr);
19128712c80aSMatan Azrad 	void *virtctx = MLX5_ADDR_OF(virtio_net_q, virtq, virtio_q_context);
19138712c80aSMatan Azrad 	int ret;
19148712c80aSMatan Azrad 
19158712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
19168712c80aSMatan Azrad 		 MLX5_CMD_OP_MODIFY_GENERAL_OBJECT);
19178712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
19188712c80aSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTQ);
19198712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, virtq_obj->id);
19208712c80aSMatan Azrad 	MLX5_SET64(virtio_net_q, virtq, modify_field_select, attr->type);
19218712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, queue_index, attr->queue_index);
19228712c80aSMatan Azrad 	switch (attr->type) {
19238712c80aSMatan Azrad 	case MLX5_VIRTQ_MODIFY_TYPE_STATE:
19248712c80aSMatan Azrad 		MLX5_SET16(virtio_net_q, virtq, state, attr->state);
19258712c80aSMatan Azrad 		break;
19268712c80aSMatan Azrad 	case MLX5_VIRTQ_MODIFY_TYPE_DIRTY_BITMAP_PARAMS:
19278712c80aSMatan Azrad 		MLX5_SET(virtio_net_q, virtq, dirty_bitmap_mkey,
19288712c80aSMatan Azrad 			 attr->dirty_bitmap_mkey);
19298712c80aSMatan Azrad 		MLX5_SET64(virtio_net_q, virtq, dirty_bitmap_addr,
19308712c80aSMatan Azrad 			 attr->dirty_bitmap_addr);
19318712c80aSMatan Azrad 		MLX5_SET(virtio_net_q, virtq, dirty_bitmap_size,
19328712c80aSMatan Azrad 			 attr->dirty_bitmap_size);
19338712c80aSMatan Azrad 		break;
19348712c80aSMatan Azrad 	case MLX5_VIRTQ_MODIFY_TYPE_DIRTY_BITMAP_DUMP_ENABLE:
19358712c80aSMatan Azrad 		MLX5_SET(virtio_net_q, virtq, dirty_bitmap_dump_enable,
19368712c80aSMatan Azrad 			 attr->dirty_bitmap_dump_enable);
19378712c80aSMatan Azrad 		break;
19388712c80aSMatan Azrad 	default:
19398712c80aSMatan Azrad 		rte_errno = EINVAL;
19408712c80aSMatan Azrad 		return -rte_errno;
19418712c80aSMatan Azrad 	}
19428712c80aSMatan Azrad 	ret = mlx5_glue->devx_obj_modify(virtq_obj->obj, in, sizeof(in),
19438712c80aSMatan Azrad 					 out, sizeof(out));
19448712c80aSMatan Azrad 	if (ret) {
19458712c80aSMatan Azrad 		DRV_LOG(ERR, "Failed to modify VIRTQ using DevX.");
19468712c80aSMatan Azrad 		rte_errno = errno;
194738119ebeSBing Zhao 		return -rte_errno;
19488712c80aSMatan Azrad 	}
19498712c80aSMatan Azrad 	return ret;
19508712c80aSMatan Azrad }
19518712c80aSMatan Azrad 
19528712c80aSMatan Azrad /**
19538712c80aSMatan Azrad  * Query VIRTQ using DevX API.
19548712c80aSMatan Azrad  *
19558712c80aSMatan Azrad  * @param[in] virtq_obj
19568712c80aSMatan Azrad  *   Pointer to virtq object structure.
19578712c80aSMatan Azrad  * @param [in/out] attr
19588712c80aSMatan Azrad  *   Pointer to virtq attributes structure.
19598712c80aSMatan Azrad  *
19608712c80aSMatan Azrad  * @return
19618712c80aSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
19628712c80aSMatan Azrad  */
19638712c80aSMatan Azrad int
19648712c80aSMatan Azrad mlx5_devx_cmd_query_virtq(struct mlx5_devx_obj *virtq_obj,
19658712c80aSMatan Azrad 			   struct mlx5_devx_virtq_attr *attr)
19668712c80aSMatan Azrad {
19678712c80aSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0};
19688712c80aSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_virtq_out)] = {0};
19698712c80aSMatan Azrad 	void *hdr = MLX5_ADDR_OF(query_virtq_out, in, hdr);
19708712c80aSMatan Azrad 	void *virtq = MLX5_ADDR_OF(query_virtq_out, out, virtq);
19718712c80aSMatan Azrad 	int ret;
19728712c80aSMatan Azrad 
19738712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
19748712c80aSMatan Azrad 		 MLX5_CMD_OP_QUERY_GENERAL_OBJECT);
19758712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
19768712c80aSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTQ);
19778712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, virtq_obj->id);
19788712c80aSMatan Azrad 	ret = mlx5_glue->devx_obj_query(virtq_obj->obj, in, sizeof(in),
19798712c80aSMatan Azrad 					 out, sizeof(out));
19808712c80aSMatan Azrad 	if (ret) {
19818712c80aSMatan Azrad 		DRV_LOG(ERR, "Failed to modify VIRTQ using DevX.");
19828712c80aSMatan Azrad 		rte_errno = errno;
19838712c80aSMatan Azrad 		return -errno;
19848712c80aSMatan Azrad 	}
19858712c80aSMatan Azrad 	attr->hw_available_index = MLX5_GET16(virtio_net_q, virtq,
19868712c80aSMatan Azrad 					      hw_available_index);
19878712c80aSMatan Azrad 	attr->hw_used_index = MLX5_GET16(virtio_net_q, virtq, hw_used_index);
1988aed98b66SXueming Li 	attr->state = MLX5_GET16(virtio_net_q, virtq, state);
1989aed98b66SXueming Li 	attr->error_type = MLX5_GET16(virtio_net_q, virtq,
1990aed98b66SXueming Li 				      virtio_q_context.error_type);
19918712c80aSMatan Azrad 	return ret;
19928712c80aSMatan Azrad }
199315c3807eSMatan Azrad 
199415c3807eSMatan Azrad /**
199515c3807eSMatan Azrad  * Create QP using DevX API.
199615c3807eSMatan Azrad  *
199715c3807eSMatan Azrad  * @param[in] ctx
1998e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
199915c3807eSMatan Azrad  * @param [in] attr
200015c3807eSMatan Azrad  *   Pointer to QP attributes structure.
200115c3807eSMatan Azrad  *
200215c3807eSMatan Azrad  * @return
200315c3807eSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
200415c3807eSMatan Azrad  */
200515c3807eSMatan Azrad struct mlx5_devx_obj *
2006e09d350eSOphir Munk mlx5_devx_cmd_create_qp(void *ctx,
200715c3807eSMatan Azrad 			struct mlx5_devx_qp_attr *attr)
200815c3807eSMatan Azrad {
200915c3807eSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_qp_in)] = {0};
201015c3807eSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_qp_out)] = {0};
201166914d19SSuanming Mou 	struct mlx5_devx_obj *qp_obj = mlx5_malloc(MLX5_MEM_ZERO,
201266914d19SSuanming Mou 						   sizeof(*qp_obj),
201366914d19SSuanming Mou 						   0, SOCKET_ID_ANY);
201415c3807eSMatan Azrad 	void *qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
201515c3807eSMatan Azrad 
201615c3807eSMatan Azrad 	if (!qp_obj) {
201715c3807eSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate QP data.");
201815c3807eSMatan Azrad 		rte_errno = ENOMEM;
201915c3807eSMatan Azrad 		return NULL;
202015c3807eSMatan Azrad 	}
202115c3807eSMatan Azrad 	MLX5_SET(create_qp_in, in, opcode, MLX5_CMD_OP_CREATE_QP);
202215c3807eSMatan Azrad 	MLX5_SET(qpc, qpc, st, MLX5_QP_ST_RC);
202315c3807eSMatan Azrad 	MLX5_SET(qpc, qpc, pd, attr->pd);
2024569ffbc9SViacheslav Ovsiienko 	MLX5_SET(qpc, qpc, ts_format, attr->ts_format);
2025f9213ab1SRaja Zidane 	MLX5_SET(qpc, qpc, user_index, attr->user_index);
202615c3807eSMatan Azrad 	if (attr->uar_index) {
2027ddda0006SRaja Zidane 		if (attr->mmo) {
2028ddda0006SRaja Zidane 			void *qpc_ext_and_pas_list = MLX5_ADDR_OF(create_qp_in,
2029ddda0006SRaja Zidane 				in, qpc_extension_and_pas_list);
2030ddda0006SRaja Zidane 			void *qpc_ext = MLX5_ADDR_OF(qpc_extension_and_pas_list,
2031ddda0006SRaja Zidane 				qpc_ext_and_pas_list, qpc_data_extension);
2032ddda0006SRaja Zidane 			MLX5_SET(qpc_extension, qpc_ext, mmo, 1);
2033ddda0006SRaja Zidane 		}
203415c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
203515c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, uar_page, attr->uar_index);
2036f002358cSMichael Baum 		if (attr->log_page_size > MLX5_ADAPTER_PAGE_SHIFT)
2037f002358cSMichael Baum 			MLX5_SET(qpc, qpc, log_page_size,
2038f002358cSMichael Baum 				 attr->log_page_size - MLX5_ADAPTER_PAGE_SHIFT);
203915c3807eSMatan Azrad 		if (attr->sq_size) {
20408e46d4e1SAlexander Kozyrev 			MLX5_ASSERT(RTE_IS_POWER_OF_2(attr->sq_size));
204115c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, cqn_snd, attr->cqn);
204215c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, log_sq_size,
204315c3807eSMatan Azrad 				 rte_log2_u32(attr->sq_size));
204415c3807eSMatan Azrad 		} else {
204515c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, no_sq, 1);
204615c3807eSMatan Azrad 		}
204715c3807eSMatan Azrad 		if (attr->rq_size) {
20488e46d4e1SAlexander Kozyrev 			MLX5_ASSERT(RTE_IS_POWER_OF_2(attr->rq_size));
204915c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, cqn_rcv, attr->cqn);
205015c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, log_rq_stride, attr->log_rq_stride -
205115c3807eSMatan Azrad 				 MLX5_LOG_RQ_STRIDE_SHIFT);
205215c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, log_rq_size,
205315c3807eSMatan Azrad 				 rte_log2_u32(attr->rq_size));
205415c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, rq_type, MLX5_NON_ZERO_RQ);
205515c3807eSMatan Azrad 		} else {
205615c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, rq_type, MLX5_ZERO_LEN_RQ);
205715c3807eSMatan Azrad 		}
205815c3807eSMatan Azrad 		if (attr->dbr_umem_valid) {
205915c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, dbr_umem_valid,
206015c3807eSMatan Azrad 				 attr->dbr_umem_valid);
206115c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, dbr_umem_id, attr->dbr_umem_id);
206215c3807eSMatan Azrad 		}
206315c3807eSMatan Azrad 		MLX5_SET64(qpc, qpc, dbr_addr, attr->dbr_address);
206415c3807eSMatan Azrad 		MLX5_SET64(create_qp_in, in, wq_umem_offset,
206515c3807eSMatan Azrad 			   attr->wq_umem_offset);
206615c3807eSMatan Azrad 		MLX5_SET(create_qp_in, in, wq_umem_id, attr->wq_umem_id);
206715c3807eSMatan Azrad 		MLX5_SET(create_qp_in, in, wq_umem_valid, 1);
206815c3807eSMatan Azrad 	} else {
206915c3807eSMatan Azrad 		/* Special QP to be managed by FW - no SQ\RQ\CQ\UAR\DB rec. */
207015c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, rq_type, MLX5_ZERO_LEN_RQ);
207115c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, no_sq, 1);
207215c3807eSMatan Azrad 	}
207315c3807eSMatan Azrad 	qp_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
207415c3807eSMatan Azrad 						 sizeof(out));
207515c3807eSMatan Azrad 	if (!qp_obj->obj) {
207615c3807eSMatan Azrad 		rte_errno = errno;
207715c3807eSMatan Azrad 		DRV_LOG(ERR, "Failed to create QP Obj using DevX.");
207866914d19SSuanming Mou 		mlx5_free(qp_obj);
207915c3807eSMatan Azrad 		return NULL;
208015c3807eSMatan Azrad 	}
208115c3807eSMatan Azrad 	qp_obj->id = MLX5_GET(create_qp_out, out, qpn);
208215c3807eSMatan Azrad 	return qp_obj;
208315c3807eSMatan Azrad }
208415c3807eSMatan Azrad 
208515c3807eSMatan Azrad /**
208615c3807eSMatan Azrad  * Modify QP using DevX API.
208715c3807eSMatan Azrad  * Currently supports only force loop-back QP.
208815c3807eSMatan Azrad  *
208915c3807eSMatan Azrad  * @param[in] qp
209015c3807eSMatan Azrad  *   Pointer to QP object structure.
209115c3807eSMatan Azrad  * @param [in] qp_st_mod_op
209215c3807eSMatan Azrad  *   The QP state modification operation.
209315c3807eSMatan Azrad  * @param [in] remote_qp_id
209415c3807eSMatan Azrad  *   The remote QP ID for MLX5_CMD_OP_INIT2RTR_QP operation.
209515c3807eSMatan Azrad  *
209615c3807eSMatan Azrad  * @return
209715c3807eSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
209815c3807eSMatan Azrad  */
209915c3807eSMatan Azrad int
210015c3807eSMatan Azrad mlx5_devx_cmd_modify_qp_state(struct mlx5_devx_obj *qp, uint32_t qp_st_mod_op,
210115c3807eSMatan Azrad 			      uint32_t remote_qp_id)
210215c3807eSMatan Azrad {
210315c3807eSMatan Azrad 	union {
210415c3807eSMatan Azrad 		uint32_t rst2init[MLX5_ST_SZ_DW(rst2init_qp_in)];
210515c3807eSMatan Azrad 		uint32_t init2rtr[MLX5_ST_SZ_DW(init2rtr_qp_in)];
210615c3807eSMatan Azrad 		uint32_t rtr2rts[MLX5_ST_SZ_DW(rtr2rts_qp_in)];
210715c3807eSMatan Azrad 	} in;
210815c3807eSMatan Azrad 	union {
210915c3807eSMatan Azrad 		uint32_t rst2init[MLX5_ST_SZ_DW(rst2init_qp_out)];
211015c3807eSMatan Azrad 		uint32_t init2rtr[MLX5_ST_SZ_DW(init2rtr_qp_out)];
211115c3807eSMatan Azrad 		uint32_t rtr2rts[MLX5_ST_SZ_DW(rtr2rts_qp_out)];
211215c3807eSMatan Azrad 	} out;
211315c3807eSMatan Azrad 	void *qpc;
211415c3807eSMatan Azrad 	int ret;
211515c3807eSMatan Azrad 	unsigned int inlen;
211615c3807eSMatan Azrad 	unsigned int outlen;
211715c3807eSMatan Azrad 
211815c3807eSMatan Azrad 	memset(&in, 0, sizeof(in));
211915c3807eSMatan Azrad 	memset(&out, 0, sizeof(out));
212015c3807eSMatan Azrad 	MLX5_SET(rst2init_qp_in, &in, opcode, qp_st_mod_op);
212115c3807eSMatan Azrad 	switch (qp_st_mod_op) {
212215c3807eSMatan Azrad 	case MLX5_CMD_OP_RST2INIT_QP:
212315c3807eSMatan Azrad 		MLX5_SET(rst2init_qp_in, &in, qpn, qp->id);
212415c3807eSMatan Azrad 		qpc = MLX5_ADDR_OF(rst2init_qp_in, &in, qpc);
212515c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, primary_address_path.vhca_port_num, 1);
212615c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, rre, 1);
212715c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, rwe, 1);
212815c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
212915c3807eSMatan Azrad 		inlen = sizeof(in.rst2init);
213015c3807eSMatan Azrad 		outlen = sizeof(out.rst2init);
213115c3807eSMatan Azrad 		break;
213215c3807eSMatan Azrad 	case MLX5_CMD_OP_INIT2RTR_QP:
213315c3807eSMatan Azrad 		MLX5_SET(init2rtr_qp_in, &in, qpn, qp->id);
213415c3807eSMatan Azrad 		qpc = MLX5_ADDR_OF(init2rtr_qp_in, &in, qpc);
213515c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, primary_address_path.fl, 1);
213615c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, primary_address_path.vhca_port_num, 1);
213715c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, mtu, 1);
213815c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, log_msg_max, 30);
213915c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, remote_qpn, remote_qp_id);
214015c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, min_rnr_nak, 0);
214115c3807eSMatan Azrad 		inlen = sizeof(in.init2rtr);
214215c3807eSMatan Azrad 		outlen = sizeof(out.init2rtr);
214315c3807eSMatan Azrad 		break;
214415c3807eSMatan Azrad 	case MLX5_CMD_OP_RTR2RTS_QP:
214515c3807eSMatan Azrad 		qpc = MLX5_ADDR_OF(rtr2rts_qp_in, &in, qpc);
214615c3807eSMatan Azrad 		MLX5_SET(rtr2rts_qp_in, &in, qpn, qp->id);
214715c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, primary_address_path.ack_timeout, 14);
214815c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, log_ack_req_freq, 0);
214915c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, retry_count, 7);
215015c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, rnr_retry, 7);
215115c3807eSMatan Azrad 		inlen = sizeof(in.rtr2rts);
215215c3807eSMatan Azrad 		outlen = sizeof(out.rtr2rts);
215315c3807eSMatan Azrad 		break;
215415c3807eSMatan Azrad 	default:
215515c3807eSMatan Azrad 		DRV_LOG(ERR, "Invalid or unsupported QP modify op %u.",
215615c3807eSMatan Azrad 			qp_st_mod_op);
215715c3807eSMatan Azrad 		rte_errno = EINVAL;
215815c3807eSMatan Azrad 		return -rte_errno;
215915c3807eSMatan Azrad 	}
216015c3807eSMatan Azrad 	ret = mlx5_glue->devx_obj_modify(qp->obj, &in, inlen, &out, outlen);
216115c3807eSMatan Azrad 	if (ret) {
216215c3807eSMatan Azrad 		DRV_LOG(ERR, "Failed to modify QP using DevX.");
216315c3807eSMatan Azrad 		rte_errno = errno;
216438119ebeSBing Zhao 		return -rte_errno;
216515c3807eSMatan Azrad 	}
216615c3807eSMatan Azrad 	return ret;
216715c3807eSMatan Azrad }
2168796ae7bbSMatan Azrad 
2169796ae7bbSMatan Azrad struct mlx5_devx_obj *
2170796ae7bbSMatan Azrad mlx5_devx_cmd_create_virtio_q_counters(void *ctx)
2171796ae7bbSMatan Azrad {
2172796ae7bbSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_virtio_q_counters_in)] = {0};
2173796ae7bbSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
217466914d19SSuanming Mou 	struct mlx5_devx_obj *couners_obj = mlx5_malloc(MLX5_MEM_ZERO,
217566914d19SSuanming Mou 						       sizeof(*couners_obj), 0,
217666914d19SSuanming Mou 						       SOCKET_ID_ANY);
2177796ae7bbSMatan Azrad 	void *hdr = MLX5_ADDR_OF(create_virtio_q_counters_in, in, hdr);
2178796ae7bbSMatan Azrad 
2179796ae7bbSMatan Azrad 	if (!couners_obj) {
2180796ae7bbSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate virtio queue counters data.");
2181796ae7bbSMatan Azrad 		rte_errno = ENOMEM;
2182796ae7bbSMatan Azrad 		return NULL;
2183796ae7bbSMatan Azrad 	}
2184796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
2185796ae7bbSMatan Azrad 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
2186796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
2187796ae7bbSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTIO_Q_COUNTERS);
2188796ae7bbSMatan Azrad 	couners_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
2189796ae7bbSMatan Azrad 						      sizeof(out));
2190796ae7bbSMatan Azrad 	if (!couners_obj->obj) {
2191796ae7bbSMatan Azrad 		rte_errno = errno;
2192796ae7bbSMatan Azrad 		DRV_LOG(ERR, "Failed to create virtio queue counters Obj using"
2193796ae7bbSMatan Azrad 			" DevX.");
219466914d19SSuanming Mou 		mlx5_free(couners_obj);
2195796ae7bbSMatan Azrad 		return NULL;
2196796ae7bbSMatan Azrad 	}
2197796ae7bbSMatan Azrad 	couners_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
2198796ae7bbSMatan Azrad 	return couners_obj;
2199796ae7bbSMatan Azrad }
2200796ae7bbSMatan Azrad 
2201796ae7bbSMatan Azrad int
2202796ae7bbSMatan Azrad mlx5_devx_cmd_query_virtio_q_counters(struct mlx5_devx_obj *couners_obj,
2203796ae7bbSMatan Azrad 				   struct mlx5_devx_virtio_q_couners_attr *attr)
2204796ae7bbSMatan Azrad {
2205796ae7bbSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0};
2206796ae7bbSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_virtio_q_counters_out)] = {0};
2207796ae7bbSMatan Azrad 	void *hdr = MLX5_ADDR_OF(query_virtio_q_counters_out, in, hdr);
2208796ae7bbSMatan Azrad 	void *virtio_q_counters = MLX5_ADDR_OF(query_virtio_q_counters_out, out,
2209796ae7bbSMatan Azrad 					       virtio_q_counters);
2210796ae7bbSMatan Azrad 	int ret;
2211796ae7bbSMatan Azrad 
2212796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
2213796ae7bbSMatan Azrad 		 MLX5_CMD_OP_QUERY_GENERAL_OBJECT);
2214796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
2215796ae7bbSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTIO_Q_COUNTERS);
2216796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, couners_obj->id);
2217796ae7bbSMatan Azrad 	ret = mlx5_glue->devx_obj_query(couners_obj->obj, in, sizeof(in), out,
2218796ae7bbSMatan Azrad 					sizeof(out));
2219796ae7bbSMatan Azrad 	if (ret) {
2220796ae7bbSMatan Azrad 		DRV_LOG(ERR, "Failed to query virtio q counters using DevX.");
2221796ae7bbSMatan Azrad 		rte_errno = errno;
2222796ae7bbSMatan Azrad 		return -errno;
2223796ae7bbSMatan Azrad 	}
2224796ae7bbSMatan Azrad 	attr->received_desc = MLX5_GET64(virtio_q_counters, virtio_q_counters,
2225796ae7bbSMatan Azrad 					 received_desc);
2226796ae7bbSMatan Azrad 	attr->completed_desc = MLX5_GET64(virtio_q_counters, virtio_q_counters,
2227796ae7bbSMatan Azrad 					  completed_desc);
2228796ae7bbSMatan Azrad 	attr->error_cqes = MLX5_GET(virtio_q_counters, virtio_q_counters,
2229796ae7bbSMatan Azrad 				    error_cqes);
2230796ae7bbSMatan Azrad 	attr->bad_desc_errors = MLX5_GET(virtio_q_counters, virtio_q_counters,
2231796ae7bbSMatan Azrad 					 bad_desc_errors);
2232796ae7bbSMatan Azrad 	attr->exceed_max_chain = MLX5_GET(virtio_q_counters, virtio_q_counters,
2233796ae7bbSMatan Azrad 					  exceed_max_chain);
2234796ae7bbSMatan Azrad 	attr->invalid_buffer = MLX5_GET(virtio_q_counters, virtio_q_counters,
2235796ae7bbSMatan Azrad 					invalid_buffer);
2236796ae7bbSMatan Azrad 	return ret;
2237796ae7bbSMatan Azrad }
2238369e5092SDekel Peled 
2239369e5092SDekel Peled /**
2240369e5092SDekel Peled  * Create general object of type FLOW_HIT_ASO using DevX API.
2241369e5092SDekel Peled  *
2242369e5092SDekel Peled  * @param[in] ctx
2243369e5092SDekel Peled  *   Context returned from mlx5 open_device() glue function.
2244369e5092SDekel Peled  * @param [in] pd
2245369e5092SDekel Peled  *   PD value to associate the FLOW_HIT_ASO object with.
2246369e5092SDekel Peled  *
2247369e5092SDekel Peled  * @return
2248369e5092SDekel Peled  *   The DevX object created, NULL otherwise and rte_errno is set.
2249369e5092SDekel Peled  */
2250369e5092SDekel Peled struct mlx5_devx_obj *
2251369e5092SDekel Peled mlx5_devx_cmd_create_flow_hit_aso_obj(void *ctx, uint32_t pd)
2252369e5092SDekel Peled {
2253369e5092SDekel Peled 	uint32_t in[MLX5_ST_SZ_DW(create_flow_hit_aso_in)] = {0};
2254369e5092SDekel Peled 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
2255369e5092SDekel Peled 	struct mlx5_devx_obj *flow_hit_aso_obj = NULL;
2256369e5092SDekel Peled 	void *ptr = NULL;
2257369e5092SDekel Peled 
2258369e5092SDekel Peled 	flow_hit_aso_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*flow_hit_aso_obj),
2259369e5092SDekel Peled 				       0, SOCKET_ID_ANY);
2260369e5092SDekel Peled 	if (!flow_hit_aso_obj) {
2261369e5092SDekel Peled 		DRV_LOG(ERR, "Failed to allocate FLOW_HIT_ASO object data");
2262369e5092SDekel Peled 		rte_errno = ENOMEM;
2263369e5092SDekel Peled 		return NULL;
2264369e5092SDekel Peled 	}
2265369e5092SDekel Peled 	ptr = MLX5_ADDR_OF(create_flow_hit_aso_in, in, hdr);
2266369e5092SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
2267369e5092SDekel Peled 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
2268369e5092SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
2269369e5092SDekel Peled 		 MLX5_GENERAL_OBJ_TYPE_FLOW_HIT_ASO);
2270369e5092SDekel Peled 	ptr = MLX5_ADDR_OF(create_flow_hit_aso_in, in, flow_hit_aso);
2271369e5092SDekel Peled 	MLX5_SET(flow_hit_aso, ptr, access_pd, pd);
2272369e5092SDekel Peled 	flow_hit_aso_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
2273369e5092SDekel Peled 							   out, sizeof(out));
2274369e5092SDekel Peled 	if (!flow_hit_aso_obj->obj) {
2275369e5092SDekel Peled 		rte_errno = errno;
2276369e5092SDekel Peled 		DRV_LOG(ERR, "Failed to create FLOW_HIT_ASO obj using DevX.");
2277369e5092SDekel Peled 		mlx5_free(flow_hit_aso_obj);
2278369e5092SDekel Peled 		return NULL;
2279369e5092SDekel Peled 	}
2280369e5092SDekel Peled 	flow_hit_aso_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
2281369e5092SDekel Peled 	return flow_hit_aso_obj;
2282369e5092SDekel Peled }
22837ae7f458STal Shnaiderman 
22847ae7f458STal Shnaiderman /*
22857ae7f458STal Shnaiderman  * Create PD using DevX API.
22867ae7f458STal Shnaiderman  *
22877ae7f458STal Shnaiderman  * @param[in] ctx
22887ae7f458STal Shnaiderman  *   Context returned from mlx5 open_device() glue function.
22897ae7f458STal Shnaiderman  *
22907ae7f458STal Shnaiderman  * @return
22917ae7f458STal Shnaiderman  *   The DevX object created, NULL otherwise and rte_errno is set.
22927ae7f458STal Shnaiderman  */
22937ae7f458STal Shnaiderman struct mlx5_devx_obj *
22947ae7f458STal Shnaiderman mlx5_devx_cmd_alloc_pd(void *ctx)
22957ae7f458STal Shnaiderman {
22967ae7f458STal Shnaiderman 	struct mlx5_devx_obj *ppd =
22977ae7f458STal Shnaiderman 		mlx5_malloc(MLX5_MEM_ZERO, sizeof(*ppd), 0, SOCKET_ID_ANY);
22987ae7f458STal Shnaiderman 	u32 in[MLX5_ST_SZ_DW(alloc_pd_in)] = {0};
22997ae7f458STal Shnaiderman 	u32 out[MLX5_ST_SZ_DW(alloc_pd_out)] = {0};
23007ae7f458STal Shnaiderman 
23017ae7f458STal Shnaiderman 	if (!ppd) {
23027ae7f458STal Shnaiderman 		DRV_LOG(ERR, "Failed to allocate PD data.");
23037ae7f458STal Shnaiderman 		rte_errno = ENOMEM;
23047ae7f458STal Shnaiderman 		return NULL;
23057ae7f458STal Shnaiderman 	}
23067ae7f458STal Shnaiderman 	MLX5_SET(alloc_pd_in, in, opcode, MLX5_CMD_OP_ALLOC_PD);
23077ae7f458STal Shnaiderman 	ppd->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
23087ae7f458STal Shnaiderman 				out, sizeof(out));
23097ae7f458STal Shnaiderman 	if (!ppd->obj) {
23107ae7f458STal Shnaiderman 		mlx5_free(ppd);
23117ae7f458STal Shnaiderman 		DRV_LOG(ERR, "Failed to allocate PD Obj using DevX.");
23127ae7f458STal Shnaiderman 		rte_errno = errno;
23137ae7f458STal Shnaiderman 		return NULL;
23147ae7f458STal Shnaiderman 	}
23157ae7f458STal Shnaiderman 	ppd->id = MLX5_GET(alloc_pd_out, out, pd);
23167ae7f458STal Shnaiderman 	return ppd;
23177ae7f458STal Shnaiderman }
23185be10a9dSShiri Kuzin 
23195be10a9dSShiri Kuzin /**
2320894711d3SLi Zhang  * Create general object of type FLOW_METER_ASO using DevX API.
2321894711d3SLi Zhang  *
2322894711d3SLi Zhang  * @param[in] ctx
2323894711d3SLi Zhang  *   Context returned from mlx5 open_device() glue function.
2324894711d3SLi Zhang  * @param [in] pd
2325894711d3SLi Zhang  *   PD value to associate the FLOW_METER_ASO object with.
2326894711d3SLi Zhang  * @param [in] log_obj_size
2327894711d3SLi Zhang  *   log_obj_size define to allocate number of 2 * meters
2328894711d3SLi Zhang  *   in one FLOW_METER_ASO object.
2329894711d3SLi Zhang  *
2330894711d3SLi Zhang  * @return
2331894711d3SLi Zhang  *   The DevX object created, NULL otherwise and rte_errno is set.
2332894711d3SLi Zhang  */
2333894711d3SLi Zhang struct mlx5_devx_obj *
2334894711d3SLi Zhang mlx5_devx_cmd_create_flow_meter_aso_obj(void *ctx, uint32_t pd,
2335894711d3SLi Zhang 						uint32_t log_obj_size)
2336894711d3SLi Zhang {
2337894711d3SLi Zhang 	uint32_t in[MLX5_ST_SZ_DW(create_flow_meter_aso_in)] = {0};
2338894711d3SLi Zhang 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)];
2339894711d3SLi Zhang 	struct mlx5_devx_obj *flow_meter_aso_obj;
2340894711d3SLi Zhang 	void *ptr;
2341894711d3SLi Zhang 
2342894711d3SLi Zhang 	flow_meter_aso_obj = mlx5_malloc(MLX5_MEM_ZERO,
2343894711d3SLi Zhang 						sizeof(*flow_meter_aso_obj),
2344894711d3SLi Zhang 						0, SOCKET_ID_ANY);
2345894711d3SLi Zhang 	if (!flow_meter_aso_obj) {
2346894711d3SLi Zhang 		DRV_LOG(ERR, "Failed to allocate FLOW_METER_ASO object data");
2347894711d3SLi Zhang 		rte_errno = ENOMEM;
2348894711d3SLi Zhang 		return NULL;
2349894711d3SLi Zhang 	}
2350894711d3SLi Zhang 	ptr = MLX5_ADDR_OF(create_flow_meter_aso_in, in, hdr);
2351894711d3SLi Zhang 	MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
2352894711d3SLi Zhang 		MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
2353894711d3SLi Zhang 	MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
2354894711d3SLi Zhang 		MLX5_GENERAL_OBJ_TYPE_FLOW_METER_ASO);
2355894711d3SLi Zhang 	MLX5_SET(general_obj_in_cmd_hdr, ptr, log_obj_range,
2356894711d3SLi Zhang 		log_obj_size);
2357894711d3SLi Zhang 	ptr = MLX5_ADDR_OF(create_flow_meter_aso_in, in, flow_meter_aso);
2358894711d3SLi Zhang 	MLX5_SET(flow_meter_aso, ptr, access_pd, pd);
2359894711d3SLi Zhang 	flow_meter_aso_obj->obj = mlx5_glue->devx_obj_create(
2360894711d3SLi Zhang 							ctx, in, sizeof(in),
2361894711d3SLi Zhang 							out, sizeof(out));
2362894711d3SLi Zhang 	if (!flow_meter_aso_obj->obj) {
2363894711d3SLi Zhang 		rte_errno = errno;
2364894711d3SLi Zhang 		DRV_LOG(ERR, "Failed to create FLOW_METER_ASO obj using DevX.");
2365894711d3SLi Zhang 		mlx5_free(flow_meter_aso_obj);
2366894711d3SLi Zhang 		return NULL;
2367894711d3SLi Zhang 	}
2368894711d3SLi Zhang 	flow_meter_aso_obj->id = MLX5_GET(general_obj_out_cmd_hdr,
2369894711d3SLi Zhang 								out, obj_id);
2370894711d3SLi Zhang 	return flow_meter_aso_obj;
2371894711d3SLi Zhang }
2372894711d3SLi Zhang 
23738207e84bSBing Zhao /*
23748207e84bSBing Zhao  * Create general object of type CONN_TRACK_OFFLOAD using DevX API.
23758207e84bSBing Zhao  *
23768207e84bSBing Zhao  * @param[in] ctx
23778207e84bSBing Zhao  *   Context returned from mlx5 open_device() glue function.
23788207e84bSBing Zhao  * @param [in] pd
23798207e84bSBing Zhao  *   PD value to associate the CONN_TRACK_OFFLOAD ASO object with.
23808207e84bSBing Zhao  * @param [in] log_obj_size
23818207e84bSBing Zhao  *   log_obj_size to allocate its power of 2 * objects
23828207e84bSBing Zhao  *   in one CONN_TRACK_OFFLOAD bulk allocation.
23838207e84bSBing Zhao  *
23848207e84bSBing Zhao  * @return
23858207e84bSBing Zhao  *   The DevX object created, NULL otherwise and rte_errno is set.
23868207e84bSBing Zhao  */
23878207e84bSBing Zhao struct mlx5_devx_obj *
23888207e84bSBing Zhao mlx5_devx_cmd_create_conn_track_offload_obj(void *ctx, uint32_t pd,
23898207e84bSBing Zhao 					    uint32_t log_obj_size)
23908207e84bSBing Zhao {
23918207e84bSBing Zhao 	uint32_t in[MLX5_ST_SZ_DW(create_conn_track_aso_in)] = {0};
23928207e84bSBing Zhao 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)];
23938207e84bSBing Zhao 	struct mlx5_devx_obj *ct_aso_obj;
23948207e84bSBing Zhao 	void *ptr;
23958207e84bSBing Zhao 
23968207e84bSBing Zhao 	ct_aso_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*ct_aso_obj),
23978207e84bSBing Zhao 				 0, SOCKET_ID_ANY);
23988207e84bSBing Zhao 	if (!ct_aso_obj) {
23998207e84bSBing Zhao 		DRV_LOG(ERR, "Failed to allocate CONN_TRACK_OFFLOAD object.");
24008207e84bSBing Zhao 		rte_errno = ENOMEM;
24018207e84bSBing Zhao 		return NULL;
24028207e84bSBing Zhao 	}
24038207e84bSBing Zhao 	ptr = MLX5_ADDR_OF(create_conn_track_aso_in, in, hdr);
24048207e84bSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
24058207e84bSBing Zhao 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
24068207e84bSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
24078207e84bSBing Zhao 		 MLX5_GENERAL_OBJ_TYPE_CONN_TRACK_OFFLOAD);
24088207e84bSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, ptr, log_obj_range, log_obj_size);
24098207e84bSBing Zhao 	ptr = MLX5_ADDR_OF(create_conn_track_aso_in, in, conn_track_offload);
24108207e84bSBing Zhao 	MLX5_SET(conn_track_offload, ptr, conn_track_aso_access_pd, pd);
24118207e84bSBing Zhao 	ct_aso_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
24128207e84bSBing Zhao 						     out, sizeof(out));
24138207e84bSBing Zhao 	if (!ct_aso_obj->obj) {
24148207e84bSBing Zhao 		rte_errno = errno;
24158207e84bSBing Zhao 		DRV_LOG(ERR, "Failed to create CONN_TRACK_OFFLOAD obj by using DevX.");
24168207e84bSBing Zhao 		mlx5_free(ct_aso_obj);
24178207e84bSBing Zhao 		return NULL;
24188207e84bSBing Zhao 	}
24198207e84bSBing Zhao 	ct_aso_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
24208207e84bSBing Zhao 	return ct_aso_obj;
24218207e84bSBing Zhao }
24228207e84bSBing Zhao 
2423894711d3SLi Zhang /**
24245be10a9dSShiri Kuzin  * Create general object of type GENEVE TLV option using DevX API.
24255be10a9dSShiri Kuzin  *
24265be10a9dSShiri Kuzin  * @param[in] ctx
24275be10a9dSShiri Kuzin  *   Context returned from mlx5 open_device() glue function.
24285be10a9dSShiri Kuzin  * @param [in] class
24295be10a9dSShiri Kuzin  *   TLV option variable value of class
24305be10a9dSShiri Kuzin  * @param [in] type
24315be10a9dSShiri Kuzin  *   TLV option variable value of type
24325be10a9dSShiri Kuzin  * @param [in] len
24335be10a9dSShiri Kuzin  *   TLV option variable value of len
24345be10a9dSShiri Kuzin  *
24355be10a9dSShiri Kuzin  * @return
24365be10a9dSShiri Kuzin  *   The DevX object created, NULL otherwise and rte_errno is set.
24375be10a9dSShiri Kuzin  */
24385be10a9dSShiri Kuzin struct mlx5_devx_obj *
24395be10a9dSShiri Kuzin mlx5_devx_cmd_create_geneve_tlv_option(void *ctx,
24405be10a9dSShiri Kuzin 		uint16_t class, uint8_t type, uint8_t len)
24415be10a9dSShiri Kuzin {
24425be10a9dSShiri Kuzin 	uint32_t in[MLX5_ST_SZ_DW(create_geneve_tlv_option_in)] = {0};
24435be10a9dSShiri Kuzin 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
24445be10a9dSShiri Kuzin 	struct mlx5_devx_obj *geneve_tlv_opt_obj = mlx5_malloc(MLX5_MEM_ZERO,
24455be10a9dSShiri Kuzin 						   sizeof(*geneve_tlv_opt_obj),
24465be10a9dSShiri Kuzin 						   0, SOCKET_ID_ANY);
24475be10a9dSShiri Kuzin 
24485be10a9dSShiri Kuzin 	if (!geneve_tlv_opt_obj) {
24495be10a9dSShiri Kuzin 		DRV_LOG(ERR, "Failed to allocate geneve tlv option object.");
24505be10a9dSShiri Kuzin 		rte_errno = ENOMEM;
24515be10a9dSShiri Kuzin 		return NULL;
24525be10a9dSShiri Kuzin 	}
24535be10a9dSShiri Kuzin 	void *hdr = MLX5_ADDR_OF(create_geneve_tlv_option_in, in, hdr);
24545be10a9dSShiri Kuzin 	void *opt = MLX5_ADDR_OF(create_geneve_tlv_option_in, in,
24555be10a9dSShiri Kuzin 			geneve_tlv_opt);
24565be10a9dSShiri Kuzin 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
24575be10a9dSShiri Kuzin 			MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
24585be10a9dSShiri Kuzin 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
2459753a7c08SDekel Peled 		 MLX5_GENERAL_OBJ_TYPE_GENEVE_TLV_OPT);
24605be10a9dSShiri Kuzin 	MLX5_SET(geneve_tlv_option, opt, option_class,
24615be10a9dSShiri Kuzin 			rte_be_to_cpu_16(class));
24625be10a9dSShiri Kuzin 	MLX5_SET(geneve_tlv_option, opt, option_type, type);
24635be10a9dSShiri Kuzin 	MLX5_SET(geneve_tlv_option, opt, option_data_length, len);
24645be10a9dSShiri Kuzin 	geneve_tlv_opt_obj->obj = mlx5_glue->devx_obj_create(ctx, in,
24655be10a9dSShiri Kuzin 					sizeof(in), out, sizeof(out));
24665be10a9dSShiri Kuzin 	if (!geneve_tlv_opt_obj->obj) {
24675be10a9dSShiri Kuzin 		rte_errno = errno;
24685be10a9dSShiri Kuzin 		DRV_LOG(ERR, "Failed to create Geneve tlv option "
24695be10a9dSShiri Kuzin 				"Obj using DevX.");
24705be10a9dSShiri Kuzin 		mlx5_free(geneve_tlv_opt_obj);
24715be10a9dSShiri Kuzin 		return NULL;
24725be10a9dSShiri Kuzin 	}
24735be10a9dSShiri Kuzin 	geneve_tlv_opt_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
24745be10a9dSShiri Kuzin 	return geneve_tlv_opt_obj;
24755be10a9dSShiri Kuzin }
24765be10a9dSShiri Kuzin 
2477542689e9SMatan Azrad int
2478542689e9SMatan Azrad mlx5_devx_cmd_wq_query(void *wq, uint32_t *counter_set_id)
2479542689e9SMatan Azrad {
2480542689e9SMatan Azrad #ifdef HAVE_IBV_FLOW_DV_SUPPORT
2481542689e9SMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_rq_in)] = {0};
2482542689e9SMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_rq_out)] = {0};
2483542689e9SMatan Azrad 	int rc;
2484542689e9SMatan Azrad 	void *rq_ctx;
2485542689e9SMatan Azrad 
2486542689e9SMatan Azrad 	MLX5_SET(query_rq_in, in, opcode, MLX5_CMD_OP_QUERY_RQ);
2487542689e9SMatan Azrad 	MLX5_SET(query_rq_in, in, rqn, ((struct ibv_wq *)wq)->wq_num);
2488542689e9SMatan Azrad 	rc = mlx5_glue->devx_wq_query(wq, in, sizeof(in), out, sizeof(out));
2489542689e9SMatan Azrad 	if (rc) {
2490542689e9SMatan Azrad 		rte_errno = errno;
2491542689e9SMatan Azrad 		DRV_LOG(ERR, "Failed to query WQ counter set ID using DevX - "
2492542689e9SMatan Azrad 			"rc = %d, errno = %d.", rc, errno);
2493542689e9SMatan Azrad 		return -rc;
2494542689e9SMatan Azrad 	};
2495542689e9SMatan Azrad 	rq_ctx = MLX5_ADDR_OF(query_rq_out, out, rq_context);
2496542689e9SMatan Azrad 	*counter_set_id = MLX5_GET(rqc, rq_ctx, counter_set_id);
2497542689e9SMatan Azrad 	return 0;
2498542689e9SMatan Azrad #else
2499542689e9SMatan Azrad 	(void)wq;
2500542689e9SMatan Azrad 	(void)counter_set_id;
2501542689e9SMatan Azrad 	return -ENOTSUP;
2502542689e9SMatan Azrad #endif
2503542689e9SMatan Azrad }
2504542689e9SMatan Azrad 
2505750e48c7SMatan Azrad /*
2506750e48c7SMatan Azrad  * Allocate queue counters via devx interface.
2507750e48c7SMatan Azrad  *
2508750e48c7SMatan Azrad  * @param[in] ctx
2509750e48c7SMatan Azrad  *   Context returned from mlx5 open_device() glue function.
2510750e48c7SMatan Azrad  *
2511750e48c7SMatan Azrad  * @return
2512750e48c7SMatan Azrad  *   Pointer to counter object on success, a NULL value otherwise and
2513750e48c7SMatan Azrad  *   rte_errno is set.
2514750e48c7SMatan Azrad  */
2515750e48c7SMatan Azrad struct mlx5_devx_obj *
2516750e48c7SMatan Azrad mlx5_devx_cmd_queue_counter_alloc(void *ctx)
2517750e48c7SMatan Azrad {
2518750e48c7SMatan Azrad 	struct mlx5_devx_obj *dcs = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dcs), 0,
2519750e48c7SMatan Azrad 						SOCKET_ID_ANY);
2520750e48c7SMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(alloc_q_counter_in)]   = {0};
2521750e48c7SMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(alloc_q_counter_out)] = {0};
2522750e48c7SMatan Azrad 
2523750e48c7SMatan Azrad 	if (!dcs) {
2524750e48c7SMatan Azrad 		rte_errno = ENOMEM;
2525750e48c7SMatan Azrad 		return NULL;
2526750e48c7SMatan Azrad 	}
2527750e48c7SMatan Azrad 	MLX5_SET(alloc_q_counter_in, in, opcode, MLX5_CMD_OP_ALLOC_Q_COUNTER);
2528750e48c7SMatan Azrad 	dcs->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
2529750e48c7SMatan Azrad 					      sizeof(out));
2530750e48c7SMatan Azrad 	if (!dcs->obj) {
2531750e48c7SMatan Azrad 		DRV_LOG(DEBUG, "Can't allocate q counter set by DevX - error "
2532750e48c7SMatan Azrad 			"%d.", errno);
2533750e48c7SMatan Azrad 		rte_errno = errno;
2534750e48c7SMatan Azrad 		mlx5_free(dcs);
2535750e48c7SMatan Azrad 		return NULL;
2536750e48c7SMatan Azrad 	}
2537750e48c7SMatan Azrad 	dcs->id = MLX5_GET(alloc_q_counter_out, out, counter_set_id);
2538750e48c7SMatan Azrad 	return dcs;
2539750e48c7SMatan Azrad }
2540750e48c7SMatan Azrad 
2541750e48c7SMatan Azrad /**
2542750e48c7SMatan Azrad  * Query queue counters values.
2543750e48c7SMatan Azrad  *
2544750e48c7SMatan Azrad  * @param[in] dcs
2545750e48c7SMatan Azrad  *   devx object of the queue counter set.
2546750e48c7SMatan Azrad  * @param[in] clear
2547750e48c7SMatan Azrad  *   Whether hardware should clear the counters after the query or not.
2548750e48c7SMatan Azrad  *  @param[out] out_of_buffers
2549750e48c7SMatan Azrad  *   Number of dropped occurred due to lack of WQE for the associated QPs/RQs.
2550750e48c7SMatan Azrad  *
2551750e48c7SMatan Azrad  * @return
2552750e48c7SMatan Azrad  *   0 on success, a negative value otherwise.
2553750e48c7SMatan Azrad  */
2554750e48c7SMatan Azrad int
2555750e48c7SMatan Azrad mlx5_devx_cmd_queue_counter_query(struct mlx5_devx_obj *dcs, int clear,
2556750e48c7SMatan Azrad 				  uint32_t *out_of_buffers)
2557750e48c7SMatan Azrad {
2558750e48c7SMatan Azrad 	uint32_t out[MLX5_ST_SZ_BYTES(query_q_counter_out)] = {0};
2559750e48c7SMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_q_counter_in)] = {0};
2560750e48c7SMatan Azrad 	int rc;
2561750e48c7SMatan Azrad 
2562750e48c7SMatan Azrad 	MLX5_SET(query_q_counter_in, in, opcode,
2563750e48c7SMatan Azrad 		 MLX5_CMD_OP_QUERY_Q_COUNTER);
2564750e48c7SMatan Azrad 	MLX5_SET(query_q_counter_in, in, op_mod, 0);
2565750e48c7SMatan Azrad 	MLX5_SET(query_q_counter_in, in, counter_set_id, dcs->id);
2566750e48c7SMatan Azrad 	MLX5_SET(query_q_counter_in, in, clear, !!clear);
2567750e48c7SMatan Azrad 	rc = mlx5_glue->devx_obj_query(dcs->obj, in, sizeof(in), out,
2568750e48c7SMatan Azrad 				       sizeof(out));
2569750e48c7SMatan Azrad 	if (rc) {
2570750e48c7SMatan Azrad 		DRV_LOG(ERR, "Failed to query devx q counter set - rc %d", rc);
2571750e48c7SMatan Azrad 		rte_errno = rc;
2572750e48c7SMatan Azrad 		return -rc;
2573750e48c7SMatan Azrad 	}
2574750e48c7SMatan Azrad 	*out_of_buffers = MLX5_GET(query_q_counter_out, out, out_of_buffer);
2575750e48c7SMatan Azrad 	return 0;
2576750e48c7SMatan Azrad }
2577178d8c50SDekel Peled 
2578178d8c50SDekel Peled /**
2579178d8c50SDekel Peled  * Create general object of type DEK using DevX API.
2580178d8c50SDekel Peled  *
2581178d8c50SDekel Peled  * @param[in] ctx
2582178d8c50SDekel Peled  *   Context returned from mlx5 open_device() glue function.
2583178d8c50SDekel Peled  * @param [in] attr
2584178d8c50SDekel Peled  *   Pointer to DEK attributes structure.
2585178d8c50SDekel Peled  *
2586178d8c50SDekel Peled  * @return
2587178d8c50SDekel Peled  *   The DevX object created, NULL otherwise and rte_errno is set.
2588178d8c50SDekel Peled  */
2589178d8c50SDekel Peled struct mlx5_devx_obj *
2590178d8c50SDekel Peled mlx5_devx_cmd_create_dek_obj(void *ctx, struct mlx5_devx_dek_attr *attr)
2591178d8c50SDekel Peled {
2592178d8c50SDekel Peled 	uint32_t in[MLX5_ST_SZ_DW(create_dek_in)] = {0};
2593178d8c50SDekel Peled 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
2594178d8c50SDekel Peled 	struct mlx5_devx_obj *dek_obj = NULL;
2595178d8c50SDekel Peled 	void *ptr = NULL, *key_addr = NULL;
2596178d8c50SDekel Peled 
2597178d8c50SDekel Peled 	dek_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dek_obj),
2598178d8c50SDekel Peled 			      0, SOCKET_ID_ANY);
2599178d8c50SDekel Peled 	if (dek_obj == NULL) {
2600178d8c50SDekel Peled 		DRV_LOG(ERR, "Failed to allocate DEK object data");
2601178d8c50SDekel Peled 		rte_errno = ENOMEM;
2602178d8c50SDekel Peled 		return NULL;
2603178d8c50SDekel Peled 	}
2604178d8c50SDekel Peled 	ptr = MLX5_ADDR_OF(create_dek_in, in, hdr);
2605178d8c50SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
2606178d8c50SDekel Peled 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
2607178d8c50SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
2608178d8c50SDekel Peled 		 MLX5_GENERAL_OBJ_TYPE_DEK);
2609178d8c50SDekel Peled 	ptr = MLX5_ADDR_OF(create_dek_in, in, dek);
2610178d8c50SDekel Peled 	MLX5_SET(dek, ptr, key_size, attr->key_size);
2611178d8c50SDekel Peled 	MLX5_SET(dek, ptr, has_keytag, attr->has_keytag);
2612178d8c50SDekel Peled 	MLX5_SET(dek, ptr, key_purpose, attr->key_purpose);
2613178d8c50SDekel Peled 	MLX5_SET(dek, ptr, pd, attr->pd);
2614178d8c50SDekel Peled 	MLX5_SET64(dek, ptr, opaque, attr->opaque);
2615178d8c50SDekel Peled 	key_addr = MLX5_ADDR_OF(dek, ptr, key);
2616178d8c50SDekel Peled 	memcpy(key_addr, (void *)(attr->key), MLX5_CRYPTO_KEY_MAX_SIZE);
2617178d8c50SDekel Peled 	dek_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
2618178d8c50SDekel Peled 						  out, sizeof(out));
2619178d8c50SDekel Peled 	if (dek_obj->obj == NULL) {
2620178d8c50SDekel Peled 		rte_errno = errno;
2621178d8c50SDekel Peled 		DRV_LOG(ERR, "Failed to create DEK obj using DevX.");
2622178d8c50SDekel Peled 		mlx5_free(dek_obj);
2623178d8c50SDekel Peled 		return NULL;
2624178d8c50SDekel Peled 	}
2625178d8c50SDekel Peled 	dek_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
2626178d8c50SDekel Peled 	return dek_obj;
2627178d8c50SDekel Peled }
262821ca2494SDekel Peled 
262921ca2494SDekel Peled /**
263021ca2494SDekel Peled  * Create general object of type IMPORT_KEK using DevX API.
263121ca2494SDekel Peled  *
263221ca2494SDekel Peled  * @param[in] ctx
263321ca2494SDekel Peled  *   Context returned from mlx5 open_device() glue function.
263421ca2494SDekel Peled  * @param [in] attr
263521ca2494SDekel Peled  *   Pointer to IMPORT_KEK attributes structure.
263621ca2494SDekel Peled  *
263721ca2494SDekel Peled  * @return
263821ca2494SDekel Peled  *   The DevX object created, NULL otherwise and rte_errno is set.
263921ca2494SDekel Peled  */
264021ca2494SDekel Peled struct mlx5_devx_obj *
264121ca2494SDekel Peled mlx5_devx_cmd_create_import_kek_obj(void *ctx,
264221ca2494SDekel Peled 				    struct mlx5_devx_import_kek_attr *attr)
264321ca2494SDekel Peled {
264421ca2494SDekel Peled 	uint32_t in[MLX5_ST_SZ_DW(create_import_kek_in)] = {0};
264521ca2494SDekel Peled 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
264621ca2494SDekel Peled 	struct mlx5_devx_obj *import_kek_obj = NULL;
264721ca2494SDekel Peled 	void *ptr = NULL, *key_addr = NULL;
264821ca2494SDekel Peled 
264921ca2494SDekel Peled 	import_kek_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*import_kek_obj),
265021ca2494SDekel Peled 				     0, SOCKET_ID_ANY);
265121ca2494SDekel Peled 	if (import_kek_obj == NULL) {
265221ca2494SDekel Peled 		DRV_LOG(ERR, "Failed to allocate IMPORT_KEK object data");
265321ca2494SDekel Peled 		rte_errno = ENOMEM;
265421ca2494SDekel Peled 		return NULL;
265521ca2494SDekel Peled 	}
265621ca2494SDekel Peled 	ptr = MLX5_ADDR_OF(create_import_kek_in, in, hdr);
265721ca2494SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
265821ca2494SDekel Peled 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
265921ca2494SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
266021ca2494SDekel Peled 		 MLX5_GENERAL_OBJ_TYPE_IMPORT_KEK);
266121ca2494SDekel Peled 	ptr = MLX5_ADDR_OF(create_import_kek_in, in, import_kek);
266221ca2494SDekel Peled 	MLX5_SET(import_kek, ptr, key_size, attr->key_size);
266321ca2494SDekel Peled 	key_addr = MLX5_ADDR_OF(import_kek, ptr, key);
266421ca2494SDekel Peled 	memcpy(key_addr, (void *)(attr->key), MLX5_CRYPTO_KEY_MAX_SIZE);
266521ca2494SDekel Peled 	import_kek_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
266621ca2494SDekel Peled 							 out, sizeof(out));
266721ca2494SDekel Peled 	if (import_kek_obj->obj == NULL) {
266821ca2494SDekel Peled 		rte_errno = errno;
266921ca2494SDekel Peled 		DRV_LOG(ERR, "Failed to create IMPORT_KEK object using DevX.");
267021ca2494SDekel Peled 		mlx5_free(import_kek_obj);
267121ca2494SDekel Peled 		return NULL;
267221ca2494SDekel Peled 	}
267321ca2494SDekel Peled 	import_kek_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
267421ca2494SDekel Peled 	return import_kek_obj;
267521ca2494SDekel Peled }
267638e4780bSDekel Peled 
267738e4780bSDekel Peled /**
2678abda4fd9SDekel Peled  * Create general object of type CREDENTIAL using DevX API.
2679abda4fd9SDekel Peled  *
2680abda4fd9SDekel Peled  * @param[in] ctx
2681abda4fd9SDekel Peled  *   Context returned from mlx5 open_device() glue function.
2682abda4fd9SDekel Peled  * @param [in] attr
2683abda4fd9SDekel Peled  *   Pointer to CREDENTIAL attributes structure.
2684abda4fd9SDekel Peled  *
2685abda4fd9SDekel Peled  * @return
2686abda4fd9SDekel Peled  *   The DevX object created, NULL otherwise and rte_errno is set.
2687abda4fd9SDekel Peled  */
2688abda4fd9SDekel Peled struct mlx5_devx_obj *
2689abda4fd9SDekel Peled mlx5_devx_cmd_create_credential_obj(void *ctx,
2690abda4fd9SDekel Peled 				    struct mlx5_devx_credential_attr *attr)
2691abda4fd9SDekel Peled {
2692abda4fd9SDekel Peled 	uint32_t in[MLX5_ST_SZ_DW(create_credential_in)] = {0};
2693abda4fd9SDekel Peled 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
2694abda4fd9SDekel Peled 	struct mlx5_devx_obj *credential_obj = NULL;
2695abda4fd9SDekel Peled 	void *ptr = NULL, *credential_addr = NULL;
2696abda4fd9SDekel Peled 
2697abda4fd9SDekel Peled 	credential_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*credential_obj),
2698abda4fd9SDekel Peled 				     0, SOCKET_ID_ANY);
2699abda4fd9SDekel Peled 	if (credential_obj == NULL) {
2700abda4fd9SDekel Peled 		DRV_LOG(ERR, "Failed to allocate CREDENTIAL object data");
2701abda4fd9SDekel Peled 		rte_errno = ENOMEM;
2702abda4fd9SDekel Peled 		return NULL;
2703abda4fd9SDekel Peled 	}
2704abda4fd9SDekel Peled 	ptr = MLX5_ADDR_OF(create_credential_in, in, hdr);
2705abda4fd9SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
2706abda4fd9SDekel Peled 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
2707abda4fd9SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
2708abda4fd9SDekel Peled 		 MLX5_GENERAL_OBJ_TYPE_CREDENTIAL);
2709abda4fd9SDekel Peled 	ptr = MLX5_ADDR_OF(create_credential_in, in, credential);
2710abda4fd9SDekel Peled 	MLX5_SET(credential, ptr, credential_role, attr->credential_role);
2711abda4fd9SDekel Peled 	credential_addr = MLX5_ADDR_OF(credential, ptr, credential);
2712abda4fd9SDekel Peled 	memcpy(credential_addr, (void *)(attr->credential),
2713abda4fd9SDekel Peled 	       MLX5_CRYPTO_CREDENTIAL_SIZE);
2714abda4fd9SDekel Peled 	credential_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
2715abda4fd9SDekel Peled 							 out, sizeof(out));
2716abda4fd9SDekel Peled 	if (credential_obj->obj == NULL) {
2717abda4fd9SDekel Peled 		rte_errno = errno;
2718abda4fd9SDekel Peled 		DRV_LOG(ERR, "Failed to create CREDENTIAL object using DevX.");
2719abda4fd9SDekel Peled 		mlx5_free(credential_obj);
2720abda4fd9SDekel Peled 		return NULL;
2721abda4fd9SDekel Peled 	}
2722abda4fd9SDekel Peled 	credential_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
2723abda4fd9SDekel Peled 	return credential_obj;
2724abda4fd9SDekel Peled }
2725abda4fd9SDekel Peled 
2726abda4fd9SDekel Peled /**
272738e4780bSDekel Peled  * Create general object of type CRYPTO_LOGIN using DevX API.
272838e4780bSDekel Peled  *
272938e4780bSDekel Peled  * @param[in] ctx
273038e4780bSDekel Peled  *   Context returned from mlx5 open_device() glue function.
273138e4780bSDekel Peled  * @param [in] attr
273238e4780bSDekel Peled  *   Pointer to CRYPTO_LOGIN attributes structure.
273338e4780bSDekel Peled  *
273438e4780bSDekel Peled  * @return
273538e4780bSDekel Peled  *   The DevX object created, NULL otherwise and rte_errno is set.
273638e4780bSDekel Peled  */
273738e4780bSDekel Peled struct mlx5_devx_obj *
273838e4780bSDekel Peled mlx5_devx_cmd_create_crypto_login_obj(void *ctx,
273938e4780bSDekel Peled 				      struct mlx5_devx_crypto_login_attr *attr)
274038e4780bSDekel Peled {
274138e4780bSDekel Peled 	uint32_t in[MLX5_ST_SZ_DW(create_crypto_login_in)] = {0};
274238e4780bSDekel Peled 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
274338e4780bSDekel Peled 	struct mlx5_devx_obj *crypto_login_obj = NULL;
274438e4780bSDekel Peled 	void *ptr = NULL, *credential_addr = NULL;
274538e4780bSDekel Peled 
274638e4780bSDekel Peled 	crypto_login_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*crypto_login_obj),
274738e4780bSDekel Peled 				       0, SOCKET_ID_ANY);
274838e4780bSDekel Peled 	if (crypto_login_obj == NULL) {
274938e4780bSDekel Peled 		DRV_LOG(ERR, "Failed to allocate CRYPTO_LOGIN object data");
275038e4780bSDekel Peled 		rte_errno = ENOMEM;
275138e4780bSDekel Peled 		return NULL;
275238e4780bSDekel Peled 	}
275338e4780bSDekel Peled 	ptr = MLX5_ADDR_OF(create_crypto_login_in, in, hdr);
275438e4780bSDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
275538e4780bSDekel Peled 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
275638e4780bSDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
275738e4780bSDekel Peled 		 MLX5_GENERAL_OBJ_TYPE_CRYPTO_LOGIN);
275838e4780bSDekel Peled 	ptr = MLX5_ADDR_OF(create_crypto_login_in, in, crypto_login);
275938e4780bSDekel Peled 	MLX5_SET(crypto_login, ptr, credential_pointer,
276038e4780bSDekel Peled 		 attr->credential_pointer);
276138e4780bSDekel Peled 	MLX5_SET(crypto_login, ptr, session_import_kek_ptr,
276238e4780bSDekel Peled 		 attr->session_import_kek_ptr);
276338e4780bSDekel Peled 	credential_addr = MLX5_ADDR_OF(crypto_login, ptr, credential);
276438e4780bSDekel Peled 	memcpy(credential_addr, (void *)(attr->credential),
2765abda4fd9SDekel Peled 	       MLX5_CRYPTO_CREDENTIAL_SIZE);
276638e4780bSDekel Peled 	crypto_login_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
276738e4780bSDekel Peled 							   out, sizeof(out));
276838e4780bSDekel Peled 	if (crypto_login_obj->obj == NULL) {
276938e4780bSDekel Peled 		rte_errno = errno;
277038e4780bSDekel Peled 		DRV_LOG(ERR, "Failed to create CRYPTO_LOGIN obj using DevX.");
277138e4780bSDekel Peled 		mlx5_free(crypto_login_obj);
277238e4780bSDekel Peled 		return NULL;
277338e4780bSDekel Peled 	}
277438e4780bSDekel Peled 	crypto_login_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
277538e4780bSDekel Peled 	return crypto_login_obj;
277638e4780bSDekel Peled }
2777cf5ac38dSRongwei Liu 
2778cf5ac38dSRongwei Liu /**
2779cf5ac38dSRongwei Liu  * Query LAG context.
2780cf5ac38dSRongwei Liu  *
2781cf5ac38dSRongwei Liu  * @param[in] ctx
2782cf5ac38dSRongwei Liu  *   Pointer to ibv_context, returned from mlx5dv_open_device.
2783cf5ac38dSRongwei Liu  * @param[out] lag_ctx
2784cf5ac38dSRongwei Liu  *   Pointer to struct mlx5_devx_lag_context, to be set by the routine.
2785cf5ac38dSRongwei Liu  *
2786cf5ac38dSRongwei Liu  * @return
2787cf5ac38dSRongwei Liu  *   0 on success, a negative value otherwise.
2788cf5ac38dSRongwei Liu  */
2789cf5ac38dSRongwei Liu int
2790cf5ac38dSRongwei Liu mlx5_devx_cmd_query_lag(void *ctx,
2791cf5ac38dSRongwei Liu 			struct mlx5_devx_lag_context *lag_ctx)
2792cf5ac38dSRongwei Liu {
2793cf5ac38dSRongwei Liu 	uint32_t in[MLX5_ST_SZ_DW(query_lag_in)] = {0};
2794cf5ac38dSRongwei Liu 	uint32_t out[MLX5_ST_SZ_DW(query_lag_out)] = {0};
2795cf5ac38dSRongwei Liu 	void *lctx;
2796cf5ac38dSRongwei Liu 	int rc;
2797cf5ac38dSRongwei Liu 
2798cf5ac38dSRongwei Liu 	MLX5_SET(query_lag_in, in, opcode, MLX5_CMD_OP_QUERY_LAG);
2799cf5ac38dSRongwei Liu 	rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, sizeof(out));
2800cf5ac38dSRongwei Liu 	if (rc)
2801cf5ac38dSRongwei Liu 		goto error;
2802cf5ac38dSRongwei Liu 	lctx = MLX5_ADDR_OF(query_lag_out, out, context);
2803cf5ac38dSRongwei Liu 	lag_ctx->fdb_selection_mode = MLX5_GET(lag_context, lctx,
2804cf5ac38dSRongwei Liu 					       fdb_selection_mode);
2805cf5ac38dSRongwei Liu 	lag_ctx->port_select_mode = MLX5_GET(lag_context, lctx,
2806cf5ac38dSRongwei Liu 					       port_select_mode);
2807cf5ac38dSRongwei Liu 	lag_ctx->lag_state = MLX5_GET(lag_context, lctx, lag_state);
2808cf5ac38dSRongwei Liu 	lag_ctx->tx_remap_affinity_2 = MLX5_GET(lag_context, lctx,
2809cf5ac38dSRongwei Liu 						tx_remap_affinity_2);
2810cf5ac38dSRongwei Liu 	lag_ctx->tx_remap_affinity_1 = MLX5_GET(lag_context, lctx,
2811cf5ac38dSRongwei Liu 						tx_remap_affinity_1);
2812cf5ac38dSRongwei Liu 	return 0;
2813cf5ac38dSRongwei Liu error:
2814cf5ac38dSRongwei Liu 	rc = (rc > 0) ? -rc : rc;
2815cf5ac38dSRongwei Liu 	return rc;
2816cf5ac38dSRongwei Liu }
2817