xref: /dpdk/drivers/common/mlx5/mlx5_devx_cmds.c (revision 65ea97e94db5d13176f70697c9ed80d15d7a82bb)
11a2d8c3fSDekel Peled /* SPDX-License-Identifier: BSD-3-Clause
21a2d8c3fSDekel Peled  * Copyright 2018 Mellanox Technologies, Ltd
31a2d8c3fSDekel Peled  */
47b4f1e6bSMatan Azrad 
57b4f1e6bSMatan Azrad #include <unistd.h>
67b4f1e6bSMatan Azrad 
77b4f1e6bSMatan Azrad #include <rte_errno.h>
87b4f1e6bSMatan Azrad #include <rte_malloc.h>
92aba9fc7SOphir Munk #include <rte_eal_paging.h>
107b4f1e6bSMatan Azrad 
117b4f1e6bSMatan Azrad #include "mlx5_prm.h"
127b4f1e6bSMatan Azrad #include "mlx5_devx_cmds.h"
1325245d5dSShiri Kuzin #include "mlx5_common_log.h"
1466914d19SSuanming Mou #include "mlx5_malloc.h"
157b4f1e6bSMatan Azrad 
16b0067860SGregory Etelson /* FW writes status value to the OUT buffer at offset 00H */
17b0067860SGregory Etelson #define MLX5_FW_STATUS(o) MLX5_GET(general_obj_out_cmd_hdr, (o), status)
18b0067860SGregory Etelson /* FW writes syndrome value to the OUT buffer at offset 04H */
19b0067860SGregory Etelson #define MLX5_FW_SYNDROME(o) MLX5_GET(general_obj_out_cmd_hdr, (o), syndrome)
20b0067860SGregory Etelson 
21b0067860SGregory Etelson #define MLX5_DEVX_ERR_RC(x) ((x) > 0 ? -(x) : ((x) < 0 ? (x) : -1))
22b0067860SGregory Etelson 
232d8dde8dSGregory Etelson #define DEVX_DRV_LOG(level, out, reason, param, value)				\
242d8dde8dSGregory Etelson do {										\
252d8dde8dSGregory Etelson 	/*									\
262d8dde8dSGregory Etelson 	 * Some (old) GCC compilers like 7.5.0 and aarch64 GCC 7.1-2017.08	\
272d8dde8dSGregory Etelson 	 * do not expand correctly when the macro invoked when the `param`	\
282d8dde8dSGregory Etelson 	 * is `NULL`.								\
292d8dde8dSGregory Etelson 	 * Use `local_param` to avoid direct `NULL` expansion.			\
302d8dde8dSGregory Etelson 	 */									\
312d8dde8dSGregory Etelson 	const char *local_param = (const char *)param; 				\
322d8dde8dSGregory Etelson 										\
332d8dde8dSGregory Etelson 	rte_errno = errno;							\
342d8dde8dSGregory Etelson 	if (!local_param) {							\
352d8dde8dSGregory Etelson 		DRV_LOG(level,							\
362d8dde8dSGregory Etelson 			"DevX %s failed errno=%d status=%#x syndrome=%#x",	\
372d8dde8dSGregory Etelson 			(reason), errno, MLX5_FW_STATUS((out)),			\
382d8dde8dSGregory Etelson 			MLX5_FW_SYNDROME((out)));				\
392d8dde8dSGregory Etelson 	} else {								\
402d8dde8dSGregory Etelson 		DRV_LOG(level,							\
412d8dde8dSGregory Etelson 			"DevX %s %s=%#X failed errno=%d status=%#x syndrome=%#x",\
422d8dde8dSGregory Etelson 			(reason), local_param, (value), errno,         		\
432d8dde8dSGregory Etelson 			MLX5_FW_STATUS((out)), MLX5_FW_SYNDROME((out)));	\
442d8dde8dSGregory Etelson 	}									\
452d8dde8dSGregory Etelson } while (0)
46b0067860SGregory Etelson 
479c410b28SViacheslav Ovsiienko static void *
489c410b28SViacheslav Ovsiienko mlx5_devx_get_hca_cap(void *ctx, uint32_t *in, uint32_t *out,
499c410b28SViacheslav Ovsiienko 		      int *err, uint32_t flags)
509c410b28SViacheslav Ovsiienko {
519c410b28SViacheslav Ovsiienko 	const size_t size_in = MLX5_ST_SZ_DW(query_hca_cap_in) * sizeof(int);
529c410b28SViacheslav Ovsiienko 	const size_t size_out = MLX5_ST_SZ_DW(query_hca_cap_out) * sizeof(int);
53b0067860SGregory Etelson 	int rc;
549c410b28SViacheslav Ovsiienko 
559c410b28SViacheslav Ovsiienko 	memset(in, 0, size_in);
569c410b28SViacheslav Ovsiienko 	memset(out, 0, size_out);
579c410b28SViacheslav Ovsiienko 	MLX5_SET(query_hca_cap_in, in, opcode, MLX5_CMD_OP_QUERY_HCA_CAP);
589c410b28SViacheslav Ovsiienko 	MLX5_SET(query_hca_cap_in, in, op_mod, flags);
599c410b28SViacheslav Ovsiienko 	rc = mlx5_glue->devx_general_cmd(ctx, in, size_in, out, size_out);
60b0067860SGregory Etelson 	if (rc || MLX5_FW_STATUS(out)) {
612d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "HCA capabilities", "func", flags >> 1);
629c410b28SViacheslav Ovsiienko 		if (err)
63b0067860SGregory Etelson 			*err = MLX5_DEVX_ERR_RC(rc);
649c410b28SViacheslav Ovsiienko 		return NULL;
659c410b28SViacheslav Ovsiienko 	}
669c410b28SViacheslav Ovsiienko 	if (err)
67b0067860SGregory Etelson 		*err = 0;
689c410b28SViacheslav Ovsiienko 	return MLX5_ADDR_OF(query_hca_cap_out, out, capability);
699c410b28SViacheslav Ovsiienko }
709c410b28SViacheslav Ovsiienko 
717b4f1e6bSMatan Azrad /**
72bb7ef9a9SViacheslav Ovsiienko  * Perform read access to the registers. Reads data from register
73bb7ef9a9SViacheslav Ovsiienko  * and writes ones to the specified buffer.
74bb7ef9a9SViacheslav Ovsiienko  *
75bb7ef9a9SViacheslav Ovsiienko  * @param[in] ctx
76bb7ef9a9SViacheslav Ovsiienko  *   Context returned from mlx5 open_device() glue function.
77bb7ef9a9SViacheslav Ovsiienko  * @param[in] reg_id
78bb7ef9a9SViacheslav Ovsiienko  *   Register identifier according to the PRM.
79bb7ef9a9SViacheslav Ovsiienko  * @param[in] arg
80bb7ef9a9SViacheslav Ovsiienko  *   Register access auxiliary parameter according to the PRM.
81bb7ef9a9SViacheslav Ovsiienko  * @param[out] data
82bb7ef9a9SViacheslav Ovsiienko  *   Pointer to the buffer to store read data.
83bb7ef9a9SViacheslav Ovsiienko  * @param[in] dw_cnt
84bb7ef9a9SViacheslav Ovsiienko  *   Buffer size in double words.
85bb7ef9a9SViacheslav Ovsiienko  *
86bb7ef9a9SViacheslav Ovsiienko  * @return
87bb7ef9a9SViacheslav Ovsiienko  *   0 on success, a negative value otherwise.
88bb7ef9a9SViacheslav Ovsiienko  */
89bb7ef9a9SViacheslav Ovsiienko int
90bb7ef9a9SViacheslav Ovsiienko mlx5_devx_cmd_register_read(void *ctx, uint16_t reg_id, uint32_t arg,
91bb7ef9a9SViacheslav Ovsiienko 			    uint32_t *data, uint32_t dw_cnt)
92bb7ef9a9SViacheslav Ovsiienko {
93bb7ef9a9SViacheslav Ovsiienko 	uint32_t in[MLX5_ST_SZ_DW(access_register_in)]   = {0};
94bb7ef9a9SViacheslav Ovsiienko 	uint32_t out[MLX5_ST_SZ_DW(access_register_out) +
95bb7ef9a9SViacheslav Ovsiienko 		     MLX5_ACCESS_REGISTER_DATA_DWORD_MAX] = {0};
96b0067860SGregory Etelson 	int rc;
97bb7ef9a9SViacheslav Ovsiienko 
98bb7ef9a9SViacheslav Ovsiienko 	MLX5_ASSERT(data && dw_cnt);
99bb7ef9a9SViacheslav Ovsiienko 	MLX5_ASSERT(dw_cnt <= MLX5_ACCESS_REGISTER_DATA_DWORD_MAX);
100bb7ef9a9SViacheslav Ovsiienko 	if (dw_cnt  > MLX5_ACCESS_REGISTER_DATA_DWORD_MAX) {
101bb7ef9a9SViacheslav Ovsiienko 		DRV_LOG(ERR, "Not enough  buffer for register read data");
102bb7ef9a9SViacheslav Ovsiienko 		return -1;
103bb7ef9a9SViacheslav Ovsiienko 	}
104bb7ef9a9SViacheslav Ovsiienko 	MLX5_SET(access_register_in, in, opcode,
105bb7ef9a9SViacheslav Ovsiienko 		 MLX5_CMD_OP_ACCESS_REGISTER_USER);
106bb7ef9a9SViacheslav Ovsiienko 	MLX5_SET(access_register_in, in, op_mod,
107bb7ef9a9SViacheslav Ovsiienko 					MLX5_ACCESS_REGISTER_IN_OP_MOD_READ);
108bb7ef9a9SViacheslav Ovsiienko 	MLX5_SET(access_register_in, in, register_id, reg_id);
109bb7ef9a9SViacheslav Ovsiienko 	MLX5_SET(access_register_in, in, argument, arg);
110bb7ef9a9SViacheslav Ovsiienko 	rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out,
111dd9e9d54SDekel Peled 					 MLX5_ST_SZ_BYTES(access_register_out) +
112dd9e9d54SDekel Peled 					 sizeof(uint32_t) * dw_cnt);
113b0067860SGregory Etelson 	if (rc || MLX5_FW_STATUS(out)) {
1146b3c6721SGregory Etelson 		DEVX_DRV_LOG(DEBUG, out, "read access", "NIC register", reg_id);
115b0067860SGregory Etelson 		return MLX5_DEVX_ERR_RC(rc);
116bb7ef9a9SViacheslav Ovsiienko 	}
117bb7ef9a9SViacheslav Ovsiienko 	memcpy(data, &out[MLX5_ST_SZ_DW(access_register_out)],
118bb7ef9a9SViacheslav Ovsiienko 	       dw_cnt * sizeof(uint32_t));
119bb7ef9a9SViacheslav Ovsiienko 	return 0;
120bb7ef9a9SViacheslav Ovsiienko }
121bb7ef9a9SViacheslav Ovsiienko 
122bb7ef9a9SViacheslav Ovsiienko /**
1231a2d8c3fSDekel Peled  * Perform write access to the registers.
1241a2d8c3fSDekel Peled  *
1251a2d8c3fSDekel Peled  * @param[in] ctx
1261a2d8c3fSDekel Peled  *   Context returned from mlx5 open_device() glue function.
1271a2d8c3fSDekel Peled  * @param[in] reg_id
1281a2d8c3fSDekel Peled  *   Register identifier according to the PRM.
1291a2d8c3fSDekel Peled  * @param[in] arg
1301a2d8c3fSDekel Peled  *   Register access auxiliary parameter according to the PRM.
1311a2d8c3fSDekel Peled  * @param[out] data
1321a2d8c3fSDekel Peled  *   Pointer to the buffer containing data to write.
1331a2d8c3fSDekel Peled  * @param[in] dw_cnt
1341a2d8c3fSDekel Peled  *   Buffer size in double words (32bit units).
1351a2d8c3fSDekel Peled  *
1361a2d8c3fSDekel Peled  * @return
1371a2d8c3fSDekel Peled  *   0 on success, a negative value otherwise.
1381a2d8c3fSDekel Peled  */
1391a2d8c3fSDekel Peled int
1401a2d8c3fSDekel Peled mlx5_devx_cmd_register_write(void *ctx, uint16_t reg_id, uint32_t arg,
1411a2d8c3fSDekel Peled 			     uint32_t *data, uint32_t dw_cnt)
1421a2d8c3fSDekel Peled {
1431a2d8c3fSDekel Peled 	uint32_t in[MLX5_ST_SZ_DW(access_register_in) +
1441a2d8c3fSDekel Peled 		    MLX5_ACCESS_REGISTER_DATA_DWORD_MAX] = {0};
1451a2d8c3fSDekel Peled 	uint32_t out[MLX5_ST_SZ_DW(access_register_out)] = {0};
146b0067860SGregory Etelson 	int rc;
1471a2d8c3fSDekel Peled 	void *ptr;
1481a2d8c3fSDekel Peled 
1491a2d8c3fSDekel Peled 	MLX5_ASSERT(data && dw_cnt);
1501a2d8c3fSDekel Peled 	MLX5_ASSERT(dw_cnt <= MLX5_ACCESS_REGISTER_DATA_DWORD_MAX);
1511a2d8c3fSDekel Peled 	if (dw_cnt > MLX5_ACCESS_REGISTER_DATA_DWORD_MAX) {
1521a2d8c3fSDekel Peled 		DRV_LOG(ERR, "Data to write exceeds max size");
1531a2d8c3fSDekel Peled 		return -1;
1541a2d8c3fSDekel Peled 	}
1551a2d8c3fSDekel Peled 	MLX5_SET(access_register_in, in, opcode,
1561a2d8c3fSDekel Peled 		 MLX5_CMD_OP_ACCESS_REGISTER_USER);
1571a2d8c3fSDekel Peled 	MLX5_SET(access_register_in, in, op_mod,
1581a2d8c3fSDekel Peled 		 MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE);
1591a2d8c3fSDekel Peled 	MLX5_SET(access_register_in, in, register_id, reg_id);
1601a2d8c3fSDekel Peled 	MLX5_SET(access_register_in, in, argument, arg);
1611a2d8c3fSDekel Peled 	ptr = MLX5_ADDR_OF(access_register_in, in, register_data);
1621a2d8c3fSDekel Peled 	memcpy(ptr, data, dw_cnt * sizeof(uint32_t));
1631a2d8c3fSDekel Peled 	rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, sizeof(out));
164b0067860SGregory Etelson 	if (rc || MLX5_FW_STATUS(out)) {
1652d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "write access", "NIC register", reg_id);
166b0067860SGregory Etelson 		return MLX5_DEVX_ERR_RC(rc);
167b0067860SGregory Etelson 	}
1681a2d8c3fSDekel Peled 	rc = mlx5_glue->devx_general_cmd(ctx, in,
1691a2d8c3fSDekel Peled 					 MLX5_ST_SZ_BYTES(access_register_in) +
1701a2d8c3fSDekel Peled 					 dw_cnt * sizeof(uint32_t),
1711a2d8c3fSDekel Peled 					 out, sizeof(out));
172b0067860SGregory Etelson 	if (rc || MLX5_FW_STATUS(out)) {
1732d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "write access", "NIC register", reg_id);
174b0067860SGregory Etelson 		return MLX5_DEVX_ERR_RC(rc);
1751a2d8c3fSDekel Peled 	}
1761a2d8c3fSDekel Peled 	return 0;
1771a2d8c3fSDekel Peled }
1781a2d8c3fSDekel Peled 
1794d368e1dSXiaoyu Min struct mlx5_devx_obj *
1804d368e1dSXiaoyu Min mlx5_devx_cmd_flow_counter_alloc_general(void *ctx,
1814d368e1dSXiaoyu Min 		struct mlx5_devx_counter_attr *attr)
1824d368e1dSXiaoyu Min {
1834d368e1dSXiaoyu Min 	struct mlx5_devx_obj *dcs = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dcs),
1844d368e1dSXiaoyu Min 						0, SOCKET_ID_ANY);
1854d368e1dSXiaoyu Min 	uint32_t in[MLX5_ST_SZ_DW(alloc_flow_counter_in)]   = {0};
1864d368e1dSXiaoyu Min 	uint32_t out[MLX5_ST_SZ_DW(alloc_flow_counter_out)] = {0};
1874d368e1dSXiaoyu Min 
1884d368e1dSXiaoyu Min 	if (!dcs) {
1894d368e1dSXiaoyu Min 		rte_errno = ENOMEM;
1904d368e1dSXiaoyu Min 		return NULL;
1914d368e1dSXiaoyu Min 	}
1924d368e1dSXiaoyu Min 	MLX5_SET(alloc_flow_counter_in, in, opcode,
1934d368e1dSXiaoyu Min 		 MLX5_CMD_OP_ALLOC_FLOW_COUNTER);
1944d368e1dSXiaoyu Min 	if (attr->bulk_log_max_alloc)
1954d368e1dSXiaoyu Min 		MLX5_SET(alloc_flow_counter_in, in, flow_counter_bulk_log_size,
1964d368e1dSXiaoyu Min 			 attr->flow_counter_bulk_log_size);
1974d368e1dSXiaoyu Min 	else
1984d368e1dSXiaoyu Min 		MLX5_SET(alloc_flow_counter_in, in, flow_counter_bulk,
1994d368e1dSXiaoyu Min 			 attr->bulk_n_128);
2004d368e1dSXiaoyu Min 	if (attr->pd_valid)
2014d368e1dSXiaoyu Min 		MLX5_SET(alloc_flow_counter_in, in, pd, attr->pd);
2024d368e1dSXiaoyu Min 	dcs->obj = mlx5_glue->devx_obj_create(ctx, in,
2034d368e1dSXiaoyu Min 					      sizeof(in), out, sizeof(out));
2044d368e1dSXiaoyu Min 	if (!dcs->obj) {
2054d368e1dSXiaoyu Min 		DRV_LOG(ERR, "Can't allocate counters - error %d", errno);
2064d368e1dSXiaoyu Min 		rte_errno = errno;
2074d368e1dSXiaoyu Min 		mlx5_free(dcs);
2084d368e1dSXiaoyu Min 		return NULL;
2094d368e1dSXiaoyu Min 	}
2104d368e1dSXiaoyu Min 	dcs->id = MLX5_GET(alloc_flow_counter_out, out, flow_counter_id);
2114d368e1dSXiaoyu Min 	return dcs;
2124d368e1dSXiaoyu Min }
2134d368e1dSXiaoyu Min 
2141a2d8c3fSDekel Peled /**
2157b4f1e6bSMatan Azrad  * Allocate flow counters via devx interface.
2167b4f1e6bSMatan Azrad  *
2177b4f1e6bSMatan Azrad  * @param[in] ctx
218e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
2197b4f1e6bSMatan Azrad  * @param dcs
2207b4f1e6bSMatan Azrad  *   Pointer to counters properties structure to be filled by the routine.
2217b4f1e6bSMatan Azrad  * @param bulk_n_128
2227b4f1e6bSMatan Azrad  *   Bulk counter numbers in 128 counters units.
2237b4f1e6bSMatan Azrad  *
2247b4f1e6bSMatan Azrad  * @return
2257b4f1e6bSMatan Azrad  *   Pointer to counter object on success, a negative value otherwise and
2267b4f1e6bSMatan Azrad  *   rte_errno is set.
2277b4f1e6bSMatan Azrad  */
2287b4f1e6bSMatan Azrad struct mlx5_devx_obj *
229e09d350eSOphir Munk mlx5_devx_cmd_flow_counter_alloc(void *ctx, uint32_t bulk_n_128)
2307b4f1e6bSMatan Azrad {
23166914d19SSuanming Mou 	struct mlx5_devx_obj *dcs = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dcs),
23266914d19SSuanming Mou 						0, SOCKET_ID_ANY);
2337b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(alloc_flow_counter_in)]   = {0};
2347b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(alloc_flow_counter_out)] = {0};
2357b4f1e6bSMatan Azrad 
2367b4f1e6bSMatan Azrad 	if (!dcs) {
2377b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
2387b4f1e6bSMatan Azrad 		return NULL;
2397b4f1e6bSMatan Azrad 	}
2407b4f1e6bSMatan Azrad 	MLX5_SET(alloc_flow_counter_in, in, opcode,
2417b4f1e6bSMatan Azrad 		 MLX5_CMD_OP_ALLOC_FLOW_COUNTER);
2427b4f1e6bSMatan Azrad 	MLX5_SET(alloc_flow_counter_in, in, flow_counter_bulk, bulk_n_128);
2437b4f1e6bSMatan Azrad 	dcs->obj = mlx5_glue->devx_obj_create(ctx, in,
2447b4f1e6bSMatan Azrad 					      sizeof(in), out, sizeof(out));
2457b4f1e6bSMatan Azrad 	if (!dcs->obj) {
2462d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "allocate counters", NULL, 0);
24766914d19SSuanming Mou 		mlx5_free(dcs);
2487b4f1e6bSMatan Azrad 		return NULL;
2497b4f1e6bSMatan Azrad 	}
2507b4f1e6bSMatan Azrad 	dcs->id = MLX5_GET(alloc_flow_counter_out, out, flow_counter_id);
2517b4f1e6bSMatan Azrad 	return dcs;
2527b4f1e6bSMatan Azrad }
2537b4f1e6bSMatan Azrad 
2547b4f1e6bSMatan Azrad /**
2557b4f1e6bSMatan Azrad  * Query flow counters values.
2567b4f1e6bSMatan Azrad  *
2577b4f1e6bSMatan Azrad  * @param[in] dcs
2587b4f1e6bSMatan Azrad  *   devx object that was obtained from mlx5_devx_cmd_fc_alloc.
2597b4f1e6bSMatan Azrad  * @param[in] clear
2607b4f1e6bSMatan Azrad  *   Whether hardware should clear the counters after the query or not.
2617b4f1e6bSMatan Azrad  * @param[in] n_counters
2627b4f1e6bSMatan Azrad  *   0 in case of 1 counter to read, otherwise the counter number to read.
2637b4f1e6bSMatan Azrad  *  @param pkts
2647b4f1e6bSMatan Azrad  *   The number of packets that matched the flow.
2657b4f1e6bSMatan Azrad  *  @param bytes
2667b4f1e6bSMatan Azrad  *    The number of bytes that matched the flow.
2677b4f1e6bSMatan Azrad  *  @param mkey
2687b4f1e6bSMatan Azrad  *   The mkey key for batch query.
2697b4f1e6bSMatan Azrad  *  @param addr
2707b4f1e6bSMatan Azrad  *    The address in the mkey range for batch query.
2717b4f1e6bSMatan Azrad  *  @param cmd_comp
2727b4f1e6bSMatan Azrad  *   The completion object for asynchronous batch query.
2737b4f1e6bSMatan Azrad  *  @param async_id
2747b4f1e6bSMatan Azrad  *    The ID to be returned in the asynchronous batch query response.
2757b4f1e6bSMatan Azrad  *
2767b4f1e6bSMatan Azrad  * @return
2777b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
2787b4f1e6bSMatan Azrad  */
2797b4f1e6bSMatan Azrad int
2807b4f1e6bSMatan Azrad mlx5_devx_cmd_flow_counter_query(struct mlx5_devx_obj *dcs,
2817b4f1e6bSMatan Azrad 				 int clear, uint32_t n_counters,
2827b4f1e6bSMatan Azrad 				 uint64_t *pkts, uint64_t *bytes,
2837b4f1e6bSMatan Azrad 				 uint32_t mkey, void *addr,
284e09d350eSOphir Munk 				 void *cmd_comp,
2857b4f1e6bSMatan Azrad 				 uint64_t async_id)
2867b4f1e6bSMatan Azrad {
2877b4f1e6bSMatan Azrad 	int out_len = MLX5_ST_SZ_BYTES(query_flow_counter_out) +
2887b4f1e6bSMatan Azrad 			MLX5_ST_SZ_BYTES(traffic_counter);
2897b4f1e6bSMatan Azrad 	uint32_t out[out_len];
2907b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_flow_counter_in)] = {0};
2917b4f1e6bSMatan Azrad 	void *stats;
2927b4f1e6bSMatan Azrad 	int rc;
2937b4f1e6bSMatan Azrad 
2947b4f1e6bSMatan Azrad 	MLX5_SET(query_flow_counter_in, in, opcode,
2957b4f1e6bSMatan Azrad 		 MLX5_CMD_OP_QUERY_FLOW_COUNTER);
2967b4f1e6bSMatan Azrad 	MLX5_SET(query_flow_counter_in, in, op_mod, 0);
2977b4f1e6bSMatan Azrad 	MLX5_SET(query_flow_counter_in, in, flow_counter_id, dcs->id);
2987b4f1e6bSMatan Azrad 	MLX5_SET(query_flow_counter_in, in, clear, !!clear);
2997b4f1e6bSMatan Azrad 
3007b4f1e6bSMatan Azrad 	if (n_counters) {
3017b4f1e6bSMatan Azrad 		MLX5_SET(query_flow_counter_in, in, num_of_counters,
3027b4f1e6bSMatan Azrad 			 n_counters);
3037b4f1e6bSMatan Azrad 		MLX5_SET(query_flow_counter_in, in, dump_to_memory, 1);
3047b4f1e6bSMatan Azrad 		MLX5_SET(query_flow_counter_in, in, mkey, mkey);
3057b4f1e6bSMatan Azrad 		MLX5_SET64(query_flow_counter_in, in, address,
3067b4f1e6bSMatan Azrad 			   (uint64_t)(uintptr_t)addr);
3077b4f1e6bSMatan Azrad 	}
3087b4f1e6bSMatan Azrad 	if (!cmd_comp)
3097b4f1e6bSMatan Azrad 		rc = mlx5_glue->devx_obj_query(dcs->obj, in, sizeof(in), out,
3107b4f1e6bSMatan Azrad 					       out_len);
3117b4f1e6bSMatan Azrad 	else
3127b4f1e6bSMatan Azrad 		rc = mlx5_glue->devx_obj_query_async(dcs->obj, in, sizeof(in),
3137b4f1e6bSMatan Azrad 						     out_len, async_id,
3147b4f1e6bSMatan Azrad 						     cmd_comp);
3157b4f1e6bSMatan Azrad 	if (rc) {
3167b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to query devx counters with rc %d", rc);
3177b4f1e6bSMatan Azrad 		rte_errno = rc;
3187b4f1e6bSMatan Azrad 		return -rc;
3197b4f1e6bSMatan Azrad 	}
3207b4f1e6bSMatan Azrad 	if (!n_counters) {
3217b4f1e6bSMatan Azrad 		stats = MLX5_ADDR_OF(query_flow_counter_out,
3227b4f1e6bSMatan Azrad 				     out, flow_statistics);
3237b4f1e6bSMatan Azrad 		*pkts = MLX5_GET64(traffic_counter, stats, packets);
3247b4f1e6bSMatan Azrad 		*bytes = MLX5_GET64(traffic_counter, stats, octets);
3257b4f1e6bSMatan Azrad 	}
3267b4f1e6bSMatan Azrad 	return 0;
3277b4f1e6bSMatan Azrad }
3287b4f1e6bSMatan Azrad 
3297b4f1e6bSMatan Azrad /**
3307b4f1e6bSMatan Azrad  * Create a new mkey.
3317b4f1e6bSMatan Azrad  *
3327b4f1e6bSMatan Azrad  * @param[in] ctx
333e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
3347b4f1e6bSMatan Azrad  * @param[in] attr
3357b4f1e6bSMatan Azrad  *   Attributes of the requested mkey.
3367b4f1e6bSMatan Azrad  *
3377b4f1e6bSMatan Azrad  * @return
3387b4f1e6bSMatan Azrad  *   Pointer to Devx mkey on success, a negative value otherwise and rte_errno
3397b4f1e6bSMatan Azrad  *   is set.
3407b4f1e6bSMatan Azrad  */
3417b4f1e6bSMatan Azrad struct mlx5_devx_obj *
342e09d350eSOphir Munk mlx5_devx_cmd_mkey_create(void *ctx,
3437b4f1e6bSMatan Azrad 			  struct mlx5_devx_mkey_attr *attr)
3447b4f1e6bSMatan Azrad {
34553ec4db0SMatan Azrad 	struct mlx5_klm *klm_array = attr->klm_array;
34653ec4db0SMatan Azrad 	int klm_num = attr->klm_num;
34753ec4db0SMatan Azrad 	int in_size_dw = MLX5_ST_SZ_DW(create_mkey_in) +
34853ec4db0SMatan Azrad 		     (klm_num ? RTE_ALIGN(klm_num, 4) : 0) * MLX5_ST_SZ_DW(klm);
34953ec4db0SMatan Azrad 	uint32_t in[in_size_dw];
3507b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_mkey_out)] = {0};
3517b4f1e6bSMatan Azrad 	void *mkc;
35266914d19SSuanming Mou 	struct mlx5_devx_obj *mkey = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*mkey),
35366914d19SSuanming Mou 						 0, SOCKET_ID_ANY);
3547b4f1e6bSMatan Azrad 	size_t pgsize;
3557b4f1e6bSMatan Azrad 	uint32_t translation_size;
3567b4f1e6bSMatan Azrad 
3577b4f1e6bSMatan Azrad 	if (!mkey) {
3587b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
3597b4f1e6bSMatan Azrad 		return NULL;
3607b4f1e6bSMatan Azrad 	}
36153ec4db0SMatan Azrad 	memset(in, 0, in_size_dw * 4);
3622aba9fc7SOphir Munk 	pgsize = rte_mem_page_size();
3632aba9fc7SOphir Munk 	if (pgsize == (size_t)-1) {
3642aba9fc7SOphir Munk 		mlx5_free(mkey);
3652aba9fc7SOphir Munk 		DRV_LOG(ERR, "Failed to get page size");
3662aba9fc7SOphir Munk 		rte_errno = ENOMEM;
3672aba9fc7SOphir Munk 		return NULL;
3682aba9fc7SOphir Munk 	}
3697b4f1e6bSMatan Azrad 	MLX5_SET(create_mkey_in, in, opcode, MLX5_CMD_OP_CREATE_MKEY);
37053ec4db0SMatan Azrad 	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);
37153ec4db0SMatan Azrad 	if (klm_num > 0) {
37253ec4db0SMatan Azrad 		int i;
37353ec4db0SMatan Azrad 		uint8_t *klm = (uint8_t *)MLX5_ADDR_OF(create_mkey_in, in,
37453ec4db0SMatan Azrad 						       klm_pas_mtt);
37553ec4db0SMatan Azrad 		translation_size = RTE_ALIGN(klm_num, 4);
37653ec4db0SMatan Azrad 		for (i = 0; i < klm_num; i++) {
37753ec4db0SMatan Azrad 			MLX5_SET(klm, klm, byte_count, klm_array[i].byte_count);
37853ec4db0SMatan Azrad 			MLX5_SET(klm, klm, mkey, klm_array[i].mkey);
37953ec4db0SMatan Azrad 			MLX5_SET64(klm, klm, address, klm_array[i].address);
38053ec4db0SMatan Azrad 			klm += MLX5_ST_SZ_BYTES(klm);
38153ec4db0SMatan Azrad 		}
38253ec4db0SMatan Azrad 		for (; i < (int)translation_size; i++) {
38353ec4db0SMatan Azrad 			MLX5_SET(klm, klm, mkey, 0x0);
38453ec4db0SMatan Azrad 			MLX5_SET64(klm, klm, address, 0x0);
38553ec4db0SMatan Azrad 			klm += MLX5_ST_SZ_BYTES(klm);
38653ec4db0SMatan Azrad 		}
38753ec4db0SMatan Azrad 		MLX5_SET(mkc, mkc, access_mode_1_0, attr->log_entity_size ?
38853ec4db0SMatan Azrad 			 MLX5_MKC_ACCESS_MODE_KLM_FBS :
38953ec4db0SMatan Azrad 			 MLX5_MKC_ACCESS_MODE_KLM);
39053ec4db0SMatan Azrad 		MLX5_SET(mkc, mkc, log_page_size, attr->log_entity_size);
39153ec4db0SMatan Azrad 	} else {
39253ec4db0SMatan Azrad 		translation_size = (RTE_ALIGN(attr->size, pgsize) * 8) / 16;
39353ec4db0SMatan Azrad 		MLX5_SET(mkc, mkc, access_mode_1_0, MLX5_MKC_ACCESS_MODE_MTT);
39453ec4db0SMatan Azrad 		MLX5_SET(mkc, mkc, log_page_size, rte_log2_u32(pgsize));
39553ec4db0SMatan Azrad 	}
3967b4f1e6bSMatan Azrad 	MLX5_SET(create_mkey_in, in, translations_octword_actual_size,
3977b4f1e6bSMatan Azrad 		 translation_size);
3987b4f1e6bSMatan Azrad 	MLX5_SET(create_mkey_in, in, mkey_umem_id, attr->umem_id);
39953ec4db0SMatan Azrad 	MLX5_SET(create_mkey_in, in, pg_access, attr->pg_access);
4007b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, lw, 0x1);
4017b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, lr, 0x1);
4020111a74eSDekel Peled 	if (attr->set_remote_rw) {
4030111a74eSDekel Peled 		MLX5_SET(mkc, mkc, rw, 0x1);
4040111a74eSDekel Peled 		MLX5_SET(mkc, mkc, rr, 0x1);
4050111a74eSDekel Peled 	}
4067b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, qpn, 0xffffff);
4077b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, pd, attr->pd);
4087b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, mkey_7_0, attr->umem_id & 0xFF);
409f2054291SSuanming Mou 	MLX5_SET(mkc, mkc, umr_en, attr->umr_en);
4107b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, translations_octword_size, translation_size);
411e82ddd28STal Shnaiderman 	MLX5_SET(mkc, mkc, relaxed_ordering_write,
412e82ddd28STal Shnaiderman 		 attr->relaxed_ordering_write);
413f002358cSMichael Baum 	MLX5_SET(mkc, mkc, relaxed_ordering_read, attr->relaxed_ordering_read);
4147b4f1e6bSMatan Azrad 	MLX5_SET64(mkc, mkc, start_addr, attr->addr);
4157b4f1e6bSMatan Azrad 	MLX5_SET64(mkc, mkc, len, attr->size);
4160111a74eSDekel Peled 	MLX5_SET(mkc, mkc, crypto_en, attr->crypto_en);
4170111a74eSDekel Peled 	if (attr->crypto_en) {
4180111a74eSDekel Peled 		MLX5_SET(mkc, mkc, bsf_en, attr->crypto_en);
4190111a74eSDekel Peled 		MLX5_SET(mkc, mkc, bsf_octword_size, 4);
4200111a74eSDekel Peled 	}
42153ec4db0SMatan Azrad 	mkey->obj = mlx5_glue->devx_obj_create(ctx, in, in_size_dw * 4, out,
4227b4f1e6bSMatan Azrad 					       sizeof(out));
4237b4f1e6bSMatan Azrad 	if (!mkey->obj) {
4242d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, klm_num ? "create indirect mkey"
4252d8dde8dSGregory Etelson 					       : "create direct key", NULL, 0);
42666914d19SSuanming Mou 		mlx5_free(mkey);
4277b4f1e6bSMatan Azrad 		return NULL;
4287b4f1e6bSMatan Azrad 	}
4297b4f1e6bSMatan Azrad 	mkey->id = MLX5_GET(create_mkey_out, out, mkey_index);
4307b4f1e6bSMatan Azrad 	mkey->id = (mkey->id << 8) | (attr->umem_id & 0xFF);
4317b4f1e6bSMatan Azrad 	return mkey;
4327b4f1e6bSMatan Azrad }
4337b4f1e6bSMatan Azrad 
4347b4f1e6bSMatan Azrad /**
4357b4f1e6bSMatan Azrad  * Get status of devx command response.
4367b4f1e6bSMatan Azrad  * Mainly used for asynchronous commands.
4377b4f1e6bSMatan Azrad  *
4387b4f1e6bSMatan Azrad  * @param[in] out
4397b4f1e6bSMatan Azrad  *   The out response buffer.
4407b4f1e6bSMatan Azrad  *
4417b4f1e6bSMatan Azrad  * @return
4427b4f1e6bSMatan Azrad  *   0 on success, non-zero value otherwise.
4437b4f1e6bSMatan Azrad  */
4447b4f1e6bSMatan Azrad int
4457b4f1e6bSMatan Azrad mlx5_devx_get_out_command_status(void *out)
4467b4f1e6bSMatan Azrad {
4477b4f1e6bSMatan Azrad 	int status;
4487b4f1e6bSMatan Azrad 
4497b4f1e6bSMatan Azrad 	if (!out)
4507b4f1e6bSMatan Azrad 		return -EINVAL;
4517b4f1e6bSMatan Azrad 	status = MLX5_GET(query_flow_counter_out, out, status);
4527b4f1e6bSMatan Azrad 	if (status) {
4537b4f1e6bSMatan Azrad 		int syndrome = MLX5_GET(query_flow_counter_out, out, syndrome);
4547b4f1e6bSMatan Azrad 
455f002358cSMichael Baum 		DRV_LOG(ERR, "Bad DevX status %x, syndrome = %x", status,
4567b4f1e6bSMatan Azrad 			syndrome);
4577b4f1e6bSMatan Azrad 	}
4587b4f1e6bSMatan Azrad 	return status;
4597b4f1e6bSMatan Azrad }
4607b4f1e6bSMatan Azrad 
4617b4f1e6bSMatan Azrad /**
4627b4f1e6bSMatan Azrad  * Destroy any object allocated by a Devx API.
4637b4f1e6bSMatan Azrad  *
4647b4f1e6bSMatan Azrad  * @param[in] obj
4657b4f1e6bSMatan Azrad  *   Pointer to a general object.
4667b4f1e6bSMatan Azrad  *
4677b4f1e6bSMatan Azrad  * @return
4687b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
4697b4f1e6bSMatan Azrad  */
4707b4f1e6bSMatan Azrad int
4717b4f1e6bSMatan Azrad mlx5_devx_cmd_destroy(struct mlx5_devx_obj *obj)
4727b4f1e6bSMatan Azrad {
4737b4f1e6bSMatan Azrad 	int ret;
4747b4f1e6bSMatan Azrad 
4757b4f1e6bSMatan Azrad 	if (!obj)
4767b4f1e6bSMatan Azrad 		return 0;
4777b4f1e6bSMatan Azrad 	ret =  mlx5_glue->devx_obj_destroy(obj->obj);
47866914d19SSuanming Mou 	mlx5_free(obj);
4797b4f1e6bSMatan Azrad 	return ret;
4807b4f1e6bSMatan Azrad }
4817b4f1e6bSMatan Azrad 
4827b4f1e6bSMatan Azrad /**
4837b4f1e6bSMatan Azrad  * Query NIC vport context.
4847b4f1e6bSMatan Azrad  * Fills minimal inline attribute.
4857b4f1e6bSMatan Azrad  *
4867b4f1e6bSMatan Azrad  * @param[in] ctx
4877b4f1e6bSMatan Azrad  *   ibv contexts returned from mlx5dv_open_device.
4887b4f1e6bSMatan Azrad  * @param[in] vport
4897b4f1e6bSMatan Azrad  *   vport index
4907b4f1e6bSMatan Azrad  * @param[out] attr
4917b4f1e6bSMatan Azrad  *   Attributes device values.
4927b4f1e6bSMatan Azrad  *
4937b4f1e6bSMatan Azrad  * @return
4947b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
4957b4f1e6bSMatan Azrad  */
4967b4f1e6bSMatan Azrad static int
497e09d350eSOphir Munk mlx5_devx_cmd_query_nic_vport_context(void *ctx,
4987b4f1e6bSMatan Azrad 				      unsigned int vport,
4997b4f1e6bSMatan Azrad 				      struct mlx5_hca_attr *attr)
5007b4f1e6bSMatan Azrad {
5017b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_nic_vport_context_in)] = {0};
5027b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_nic_vport_context_out)] = {0};
5037b4f1e6bSMatan Azrad 	void *vctx;
504b0067860SGregory Etelson 	int rc;
5057b4f1e6bSMatan Azrad 
5067b4f1e6bSMatan Azrad 	/* Query NIC vport context to determine inline mode. */
5077b4f1e6bSMatan Azrad 	MLX5_SET(query_nic_vport_context_in, in, opcode,
5087b4f1e6bSMatan Azrad 		 MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT);
5097b4f1e6bSMatan Azrad 	MLX5_SET(query_nic_vport_context_in, in, vport_number, vport);
5107b4f1e6bSMatan Azrad 	if (vport)
5117b4f1e6bSMatan Azrad 		MLX5_SET(query_nic_vport_context_in, in, other_vport, 1);
5127b4f1e6bSMatan Azrad 	rc = mlx5_glue->devx_general_cmd(ctx,
5137b4f1e6bSMatan Azrad 					 in, sizeof(in),
5147b4f1e6bSMatan Azrad 					 out, sizeof(out));
515b0067860SGregory Etelson 	if (rc || MLX5_FW_STATUS(out)) {
5162d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "query NIC vport context", NULL, 0);
517b0067860SGregory Etelson 		return MLX5_DEVX_ERR_RC(rc);
5187b4f1e6bSMatan Azrad 	}
5197b4f1e6bSMatan Azrad 	vctx = MLX5_ADDR_OF(query_nic_vport_context_out, out,
5207b4f1e6bSMatan Azrad 			    nic_vport_context);
5217b4f1e6bSMatan Azrad 	attr->vport_inline_mode = MLX5_GET(nic_vport_context, vctx,
5227b4f1e6bSMatan Azrad 					   min_wqe_inline_mode);
5237b4f1e6bSMatan Azrad 	return 0;
5247b4f1e6bSMatan Azrad }
5257b4f1e6bSMatan Azrad 
5267b4f1e6bSMatan Azrad /**
527ba1768c4SMatan Azrad  * Query NIC vDPA attributes.
528ba1768c4SMatan Azrad  *
529ba1768c4SMatan Azrad  * @param[in] ctx
530e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
531ba1768c4SMatan Azrad  * @param[out] vdpa_attr
532ba1768c4SMatan Azrad  *   vDPA Attributes structure to fill.
533ba1768c4SMatan Azrad  */
534ba1768c4SMatan Azrad static void
535e09d350eSOphir Munk mlx5_devx_cmd_query_hca_vdpa_attr(void *ctx,
536ba1768c4SMatan Azrad 				  struct mlx5_hca_vdpa_attr *vdpa_attr)
537ba1768c4SMatan Azrad {
5389c410b28SViacheslav Ovsiienko 	uint32_t in[MLX5_ST_SZ_DW(query_hca_cap_in)];
5399c410b28SViacheslav Ovsiienko 	uint32_t out[MLX5_ST_SZ_DW(query_hca_cap_out)];
5409c410b28SViacheslav Ovsiienko 	void *hcattr;
541ba1768c4SMatan Azrad 
5429c410b28SViacheslav Ovsiienko 	hcattr = mlx5_devx_get_hca_cap(ctx, in, out, NULL,
543ba1768c4SMatan Azrad 			MLX5_GET_HCA_CAP_OP_MOD_VDPA_EMULATION |
544ba1768c4SMatan Azrad 			MLX5_HCA_CAP_OPMOD_GET_CUR);
5459c410b28SViacheslav Ovsiienko 	if (!hcattr) {
5469c410b28SViacheslav Ovsiienko 		RTE_LOG(DEBUG, PMD, "Failed to query devx VDPA capabilities");
547ba1768c4SMatan Azrad 		vdpa_attr->valid = 0;
548ba1768c4SMatan Azrad 	} else {
549ba1768c4SMatan Azrad 		vdpa_attr->valid = 1;
550ba1768c4SMatan Azrad 		vdpa_attr->desc_tunnel_offload_type =
551ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
552ba1768c4SMatan Azrad 				 desc_tunnel_offload_type);
553ba1768c4SMatan Azrad 		vdpa_attr->eth_frame_offload_type =
554ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
555ba1768c4SMatan Azrad 				 eth_frame_offload_type);
556ba1768c4SMatan Azrad 		vdpa_attr->virtio_version_1_0 =
557ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
558ba1768c4SMatan Azrad 				 virtio_version_1_0);
559ba1768c4SMatan Azrad 		vdpa_attr->tso_ipv4 = MLX5_GET(virtio_emulation_cap, hcattr,
560ba1768c4SMatan Azrad 					       tso_ipv4);
561ba1768c4SMatan Azrad 		vdpa_attr->tso_ipv6 = MLX5_GET(virtio_emulation_cap, hcattr,
562ba1768c4SMatan Azrad 					       tso_ipv6);
563ba1768c4SMatan Azrad 		vdpa_attr->tx_csum = MLX5_GET(virtio_emulation_cap, hcattr,
564ba1768c4SMatan Azrad 					      tx_csum);
565ba1768c4SMatan Azrad 		vdpa_attr->rx_csum = MLX5_GET(virtio_emulation_cap, hcattr,
566ba1768c4SMatan Azrad 					      rx_csum);
567ba1768c4SMatan Azrad 		vdpa_attr->event_mode = MLX5_GET(virtio_emulation_cap, hcattr,
568ba1768c4SMatan Azrad 						 event_mode);
569ba1768c4SMatan Azrad 		vdpa_attr->virtio_queue_type =
570ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
571ba1768c4SMatan Azrad 				 virtio_queue_type);
572ba1768c4SMatan Azrad 		vdpa_attr->log_doorbell_stride =
573ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
574ba1768c4SMatan Azrad 				 log_doorbell_stride);
5752ac90aecSLi Zhang 		vdpa_attr->vnet_modify_ext =
5762ac90aecSLi Zhang 			MLX5_GET(virtio_emulation_cap, hcattr,
5772ac90aecSLi Zhang 				 vnet_modify_ext);
5782ac90aecSLi Zhang 		vdpa_attr->virtio_net_q_addr_modify =
5792ac90aecSLi Zhang 			MLX5_GET(virtio_emulation_cap, hcattr,
5802ac90aecSLi Zhang 				 virtio_net_q_addr_modify);
5812ac90aecSLi Zhang 		vdpa_attr->virtio_q_index_modify =
5822ac90aecSLi Zhang 			MLX5_GET(virtio_emulation_cap, hcattr,
5832ac90aecSLi Zhang 				 virtio_q_index_modify);
584ba1768c4SMatan Azrad 		vdpa_attr->log_doorbell_bar_size =
585ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
586ba1768c4SMatan Azrad 				 log_doorbell_bar_size);
587ba1768c4SMatan Azrad 		vdpa_attr->doorbell_bar_offset =
588ba1768c4SMatan Azrad 			MLX5_GET64(virtio_emulation_cap, hcattr,
589ba1768c4SMatan Azrad 				   doorbell_bar_offset);
590ba1768c4SMatan Azrad 		vdpa_attr->max_num_virtio_queues =
591ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
592ba1768c4SMatan Azrad 				 max_num_virtio_queues);
5938712c80aSMatan Azrad 		vdpa_attr->umems[0].a = MLX5_GET(virtio_emulation_cap, hcattr,
594ba1768c4SMatan Azrad 						 umem_1_buffer_param_a);
5958712c80aSMatan Azrad 		vdpa_attr->umems[0].b = MLX5_GET(virtio_emulation_cap, hcattr,
596ba1768c4SMatan Azrad 						 umem_1_buffer_param_b);
5978712c80aSMatan Azrad 		vdpa_attr->umems[1].a = MLX5_GET(virtio_emulation_cap, hcattr,
598ba1768c4SMatan Azrad 						 umem_2_buffer_param_a);
5998712c80aSMatan Azrad 		vdpa_attr->umems[1].b = MLX5_GET(virtio_emulation_cap, hcattr,
6008712c80aSMatan Azrad 						 umem_2_buffer_param_b);
6018712c80aSMatan Azrad 		vdpa_attr->umems[2].a = MLX5_GET(virtio_emulation_cap, hcattr,
602ba1768c4SMatan Azrad 						 umem_3_buffer_param_a);
6038712c80aSMatan Azrad 		vdpa_attr->umems[2].b = MLX5_GET(virtio_emulation_cap, hcattr,
604ba1768c4SMatan Azrad 						 umem_3_buffer_param_b);
605ba1768c4SMatan Azrad 	}
606ba1768c4SMatan Azrad }
607ba1768c4SMatan Azrad 
608*65ea97e9SMichael Baum /**
609*65ea97e9SMichael Baum  * Query match sample handle parameters.
610*65ea97e9SMichael Baum  *
611*65ea97e9SMichael Baum  * This command allows translating a field sample handle returned by either
612*65ea97e9SMichael Baum  * PARSE_GRAPH_FLOW_MATCH_SAMPLE or by GENEVE TLV OPTION object into values
613*65ea97e9SMichael Baum  * used for header modification or header matching/hashing.
614*65ea97e9SMichael Baum  *
615*65ea97e9SMichael Baum  * @param[in] ctx
616*65ea97e9SMichael Baum  *   Context used to create either GENEVE TLV option or FLEX PARSE GRAPH object.
617*65ea97e9SMichael Baum  * @param[in] sample_field_id
618*65ea97e9SMichael Baum  *   Field sample handle returned by either PARSE_GRAPH_FLOW_MATCH_SAMPLE
619*65ea97e9SMichael Baum  *   or by GENEVE TLV OPTION object.
620*65ea97e9SMichael Baum  * @param[out] attr
621*65ea97e9SMichael Baum  *   Pointer to match sample info attributes structure.
622*65ea97e9SMichael Baum  *
623*65ea97e9SMichael Baum  * @return
624*65ea97e9SMichael Baum  *   0 on success, a negative errno otherwise and rte_errno is set.
625*65ea97e9SMichael Baum  */
626*65ea97e9SMichael Baum int
627*65ea97e9SMichael Baum mlx5_devx_cmd_match_sample_info_query(void *ctx, uint32_t sample_field_id,
628*65ea97e9SMichael Baum 				      struct mlx5_devx_match_sample_info_query_attr *attr)
629*65ea97e9SMichael Baum {
630*65ea97e9SMichael Baum #ifdef HAVE_IBV_FLOW_DV_SUPPORT
631*65ea97e9SMichael Baum 	uint32_t out[MLX5_ST_SZ_DW(query_match_sample_info_out)] = {0};
632*65ea97e9SMichael Baum 	uint32_t in[MLX5_ST_SZ_DW(query_match_sample_info_in)] = {0};
633*65ea97e9SMichael Baum 	int rc;
634*65ea97e9SMichael Baum 
635*65ea97e9SMichael Baum 	MLX5_SET(query_match_sample_info_in, in, opcode,
636*65ea97e9SMichael Baum 		 MLX5_CMD_OP_QUERY_MATCH_SAMPLE_INFO);
637*65ea97e9SMichael Baum 	MLX5_SET(query_match_sample_info_in, in, op_mod, 0);
638*65ea97e9SMichael Baum 	MLX5_SET(query_match_sample_info_in, in, sample_field_id,
639*65ea97e9SMichael Baum 		 sample_field_id);
640*65ea97e9SMichael Baum 	rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, sizeof(out));
641*65ea97e9SMichael Baum 	if (rc) {
642*65ea97e9SMichael Baum 		DRV_LOG(ERR, "Failed to query match sample info using DevX: %s",
643*65ea97e9SMichael Baum 			strerror(rc));
644*65ea97e9SMichael Baum 		rte_errno = rc;
645*65ea97e9SMichael Baum 		return -rc;
646*65ea97e9SMichael Baum 	}
647*65ea97e9SMichael Baum 	attr->modify_field_id = MLX5_GET(query_match_sample_info_out, out,
648*65ea97e9SMichael Baum 					 modify_field_id);
649*65ea97e9SMichael Baum 	attr->sample_dw_data = MLX5_GET(query_match_sample_info_out, out,
650*65ea97e9SMichael Baum 					field_format_select_dw);
651*65ea97e9SMichael Baum 	attr->sample_dw_ok_bit = MLX5_GET(query_match_sample_info_out, out,
652*65ea97e9SMichael Baum 					  ok_bit_format_select_dw);
653*65ea97e9SMichael Baum 	attr->sample_dw_ok_bit_offset = MLX5_GET(query_match_sample_info_out,
654*65ea97e9SMichael Baum 						 out, ok_bit_offset);
655*65ea97e9SMichael Baum 	return 0;
656*65ea97e9SMichael Baum #else
657*65ea97e9SMichael Baum 	(void)ctx;
658*65ea97e9SMichael Baum 	(void)sample_field_id;
659*65ea97e9SMichael Baum 	(void)attr;
660*65ea97e9SMichael Baum 	return -ENOTSUP;
661*65ea97e9SMichael Baum #endif
662*65ea97e9SMichael Baum }
663*65ea97e9SMichael Baum 
66438119ebeSBing Zhao int
66538119ebeSBing Zhao mlx5_devx_cmd_query_parse_samples(struct mlx5_devx_obj *flex_obj,
66600e57916SRongwei Liu 				  struct mlx5_ext_sample_id *ids,
667f1324a17SRongwei Liu 				  uint32_t num, uint8_t *anchor)
66838119ebeSBing Zhao {
66938119ebeSBing Zhao 	uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0};
67038119ebeSBing Zhao 	uint32_t out[MLX5_ST_SZ_DW(create_flex_parser_out)] = {0};
67138119ebeSBing Zhao 	void *hdr = MLX5_ADDR_OF(create_flex_parser_out, in, hdr);
67238119ebeSBing Zhao 	void *flex = MLX5_ADDR_OF(create_flex_parser_out, out, flex);
67338119ebeSBing Zhao 	void *sample = MLX5_ADDR_OF(parse_graph_flex, flex, sample_table);
67438119ebeSBing Zhao 	int ret;
67538119ebeSBing Zhao 	uint32_t idx = 0;
67638119ebeSBing Zhao 	uint32_t i;
67738119ebeSBing Zhao 
67838119ebeSBing Zhao 	if (num > MLX5_GRAPH_NODE_SAMPLE_NUM) {
67938119ebeSBing Zhao 		rte_errno = EINVAL;
68038119ebeSBing Zhao 		DRV_LOG(ERR, "Too many sample IDs to be fetched.");
68138119ebeSBing Zhao 		return -rte_errno;
68238119ebeSBing Zhao 	}
68338119ebeSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
68438119ebeSBing Zhao 		 MLX5_CMD_OP_QUERY_GENERAL_OBJECT);
68538119ebeSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
68638119ebeSBing Zhao 		 MLX5_GENERAL_OBJ_TYPE_FLEX_PARSE_GRAPH);
68738119ebeSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, flex_obj->id);
68838119ebeSBing Zhao 	ret = mlx5_glue->devx_obj_query(flex_obj->obj, in, sizeof(in),
68938119ebeSBing Zhao 					out, sizeof(out));
69038119ebeSBing Zhao 	if (ret) {
69138119ebeSBing Zhao 		rte_errno = ret;
69238119ebeSBing Zhao 		DRV_LOG(ERR, "Failed to query sample IDs with object %p.",
69338119ebeSBing Zhao 			(void *)flex_obj);
69438119ebeSBing Zhao 		return -rte_errno;
69538119ebeSBing Zhao 	}
69600e57916SRongwei Liu 	if (anchor)
697f1324a17SRongwei Liu 		*anchor = MLX5_GET(parse_graph_flex, flex, head_anchor_id);
69800e57916SRongwei Liu 	for (i = 0; i < MLX5_GRAPH_NODE_SAMPLE_NUM && idx <= num; i++) {
69938119ebeSBing Zhao 		void *s_off = (void *)((char *)sample + i *
70038119ebeSBing Zhao 			      MLX5_ST_SZ_BYTES(parse_graph_flow_match_sample));
70138119ebeSBing Zhao 		uint32_t en;
70238119ebeSBing Zhao 
70338119ebeSBing Zhao 		en = MLX5_GET(parse_graph_flow_match_sample, s_off,
70438119ebeSBing Zhao 			      flow_match_sample_en);
70538119ebeSBing Zhao 		if (!en)
70638119ebeSBing Zhao 			continue;
707f1324a17SRongwei Liu 		ids[idx++].id = MLX5_GET(parse_graph_flow_match_sample, s_off,
70838119ebeSBing Zhao 					 flow_match_sample_field_id);
70938119ebeSBing Zhao 	}
71038119ebeSBing Zhao 	if (num != idx) {
71138119ebeSBing Zhao 		rte_errno = EINVAL;
71238119ebeSBing Zhao 		DRV_LOG(ERR, "Number of sample IDs are not as expected.");
71338119ebeSBing Zhao 		return -rte_errno;
71438119ebeSBing Zhao 	}
71538119ebeSBing Zhao 	return ret;
71638119ebeSBing Zhao }
71738119ebeSBing Zhao 
71838119ebeSBing Zhao struct mlx5_devx_obj *
71938119ebeSBing Zhao mlx5_devx_cmd_create_flex_parser(void *ctx,
72038119ebeSBing Zhao 				 struct mlx5_devx_graph_node_attr *data)
72138119ebeSBing Zhao {
72238119ebeSBing Zhao 	uint32_t in[MLX5_ST_SZ_DW(create_flex_parser_in)] = {0};
72338119ebeSBing Zhao 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
72438119ebeSBing Zhao 	void *hdr = MLX5_ADDR_OF(create_flex_parser_in, in, hdr);
72538119ebeSBing Zhao 	void *flex = MLX5_ADDR_OF(create_flex_parser_in, in, flex);
72638119ebeSBing Zhao 	void *sample = MLX5_ADDR_OF(parse_graph_flex, flex, sample_table);
72738119ebeSBing Zhao 	void *in_arc = MLX5_ADDR_OF(parse_graph_flex, flex, input_arc);
72838119ebeSBing Zhao 	void *out_arc = MLX5_ADDR_OF(parse_graph_flex, flex, output_arc);
729f84d733cSMichael Baum 	struct mlx5_devx_obj *parse_flex_obj = mlx5_malloc
730f84d733cSMichael Baum 		     (MLX5_MEM_ZERO, sizeof(*parse_flex_obj), 0, SOCKET_ID_ANY);
73138119ebeSBing Zhao 	uint32_t i;
73238119ebeSBing Zhao 
73338119ebeSBing Zhao 	if (!parse_flex_obj) {
734f84d733cSMichael Baum 		DRV_LOG(ERR, "Failed to allocate flex parser data.");
73538119ebeSBing Zhao 		rte_errno = ENOMEM;
73638119ebeSBing Zhao 		return NULL;
73738119ebeSBing Zhao 	}
73838119ebeSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
73938119ebeSBing Zhao 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
74038119ebeSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
74138119ebeSBing Zhao 		 MLX5_GENERAL_OBJ_TYPE_FLEX_PARSE_GRAPH);
74238119ebeSBing Zhao 	MLX5_SET(parse_graph_flex, flex, header_length_mode,
74338119ebeSBing Zhao 		 data->header_length_mode);
744b28025baSGregory Etelson 	MLX5_SET64(parse_graph_flex, flex, modify_field_select,
745b28025baSGregory Etelson 		   data->modify_field_select);
74638119ebeSBing Zhao 	MLX5_SET(parse_graph_flex, flex, header_length_base_value,
74738119ebeSBing Zhao 		 data->header_length_base_value);
74838119ebeSBing Zhao 	MLX5_SET(parse_graph_flex, flex, header_length_field_offset,
74938119ebeSBing Zhao 		 data->header_length_field_offset);
75038119ebeSBing Zhao 	MLX5_SET(parse_graph_flex, flex, header_length_field_shift,
75138119ebeSBing Zhao 		 data->header_length_field_shift);
752b28025baSGregory Etelson 	MLX5_SET(parse_graph_flex, flex, next_header_field_offset,
753b28025baSGregory Etelson 		 data->next_header_field_offset);
754b28025baSGregory Etelson 	MLX5_SET(parse_graph_flex, flex, next_header_field_size,
755b28025baSGregory Etelson 		 data->next_header_field_size);
75638119ebeSBing Zhao 	MLX5_SET(parse_graph_flex, flex, header_length_field_mask,
75738119ebeSBing Zhao 		 data->header_length_field_mask);
75838119ebeSBing Zhao 	for (i = 0; i < MLX5_GRAPH_NODE_SAMPLE_NUM; i++) {
75938119ebeSBing Zhao 		struct mlx5_devx_match_sample_attr *s = &data->sample[i];
76038119ebeSBing Zhao 		void *s_off = (void *)((char *)sample + i *
76138119ebeSBing Zhao 			      MLX5_ST_SZ_BYTES(parse_graph_flow_match_sample));
76238119ebeSBing Zhao 
76338119ebeSBing Zhao 		if (!s->flow_match_sample_en)
76438119ebeSBing Zhao 			continue;
76538119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
76638119ebeSBing Zhao 			 flow_match_sample_en, !!s->flow_match_sample_en);
76738119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
76838119ebeSBing Zhao 			 flow_match_sample_field_offset,
76938119ebeSBing Zhao 			 s->flow_match_sample_field_offset);
77038119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
77138119ebeSBing Zhao 			 flow_match_sample_offset_mode,
77238119ebeSBing Zhao 			 s->flow_match_sample_offset_mode);
77338119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
77438119ebeSBing Zhao 			 flow_match_sample_field_offset_mask,
77538119ebeSBing Zhao 			 s->flow_match_sample_field_offset_mask);
77638119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
77738119ebeSBing Zhao 			 flow_match_sample_field_offset_shift,
77838119ebeSBing Zhao 			 s->flow_match_sample_field_offset_shift);
77938119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
78038119ebeSBing Zhao 			 flow_match_sample_field_base_offset,
78138119ebeSBing Zhao 			 s->flow_match_sample_field_base_offset);
78238119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
78338119ebeSBing Zhao 			 flow_match_sample_tunnel_mode,
78438119ebeSBing Zhao 			 s->flow_match_sample_tunnel_mode);
78538119ebeSBing Zhao 	}
78638119ebeSBing Zhao 	for (i = 0; i < MLX5_GRAPH_NODE_ARC_NUM; i++) {
78738119ebeSBing Zhao 		struct mlx5_devx_graph_arc_attr *ia = &data->in[i];
78838119ebeSBing Zhao 		struct mlx5_devx_graph_arc_attr *oa = &data->out[i];
78938119ebeSBing Zhao 		void *in_off = (void *)((char *)in_arc + i *
79038119ebeSBing Zhao 			      MLX5_ST_SZ_BYTES(parse_graph_arc));
79138119ebeSBing Zhao 		void *out_off = (void *)((char *)out_arc + i *
79238119ebeSBing Zhao 			      MLX5_ST_SZ_BYTES(parse_graph_arc));
79338119ebeSBing Zhao 
79438119ebeSBing Zhao 		if (ia->arc_parse_graph_node != 0) {
79538119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, in_off,
79638119ebeSBing Zhao 				 compare_condition_value,
79738119ebeSBing Zhao 				 ia->compare_condition_value);
79838119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, in_off, start_inner_tunnel,
79938119ebeSBing Zhao 				 ia->start_inner_tunnel);
80038119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, in_off, arc_parse_graph_node,
80138119ebeSBing Zhao 				 ia->arc_parse_graph_node);
80238119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, in_off,
80338119ebeSBing Zhao 				 parse_graph_node_handle,
80438119ebeSBing Zhao 				 ia->parse_graph_node_handle);
80538119ebeSBing Zhao 		}
80638119ebeSBing Zhao 		if (oa->arc_parse_graph_node != 0) {
80738119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, out_off,
80838119ebeSBing Zhao 				 compare_condition_value,
80938119ebeSBing Zhao 				 oa->compare_condition_value);
81038119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, out_off, start_inner_tunnel,
81138119ebeSBing Zhao 				 oa->start_inner_tunnel);
81238119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, out_off, arc_parse_graph_node,
81338119ebeSBing Zhao 				 oa->arc_parse_graph_node);
81438119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, out_off,
81538119ebeSBing Zhao 				 parse_graph_node_handle,
81638119ebeSBing Zhao 				 oa->parse_graph_node_handle);
81738119ebeSBing Zhao 		}
81838119ebeSBing Zhao 	}
81938119ebeSBing Zhao 	parse_flex_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
82038119ebeSBing Zhao 							 out, sizeof(out));
82138119ebeSBing Zhao 	if (!parse_flex_obj->obj) {
8222d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create FLEX PARSE GRAPH", NULL, 0);
82366914d19SSuanming Mou 		mlx5_free(parse_flex_obj);
82438119ebeSBing Zhao 		return NULL;
82538119ebeSBing Zhao 	}
82638119ebeSBing Zhao 	parse_flex_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
82738119ebeSBing Zhao 	return parse_flex_obj;
82838119ebeSBing Zhao }
82938119ebeSBing Zhao 
8300f250a4bSGregory Etelson static int
83165be2ca6SGregory Etelson mlx5_devx_cmd_query_hca_parse_graph_node_cap
83265be2ca6SGregory Etelson 	(void *ctx, struct mlx5_hca_flex_attr *attr)
83365be2ca6SGregory Etelson {
83465be2ca6SGregory Etelson 	uint32_t in[MLX5_ST_SZ_DW(query_hca_cap_in)];
83565be2ca6SGregory Etelson 	uint32_t out[MLX5_ST_SZ_DW(query_hca_cap_out)];
83665be2ca6SGregory Etelson 	void *hcattr;
83765be2ca6SGregory Etelson 	int rc;
83865be2ca6SGregory Etelson 
83965be2ca6SGregory Etelson 	hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
84065be2ca6SGregory Etelson 			MLX5_GET_HCA_CAP_OP_MOD_PARSE_GRAPH_NODE_CAP |
84165be2ca6SGregory Etelson 			MLX5_HCA_CAP_OPMOD_GET_CUR);
84265be2ca6SGregory Etelson 	if (!hcattr)
84365be2ca6SGregory Etelson 		return rc;
84465be2ca6SGregory Etelson 	attr->node_in = MLX5_GET(parse_graph_node_cap, hcattr, node_in);
84565be2ca6SGregory Etelson 	attr->node_out = MLX5_GET(parse_graph_node_cap, hcattr, node_out);
84665be2ca6SGregory Etelson 	attr->header_length_mode = MLX5_GET(parse_graph_node_cap, hcattr,
84765be2ca6SGregory Etelson 					    header_length_mode);
84865be2ca6SGregory Etelson 	attr->sample_offset_mode = MLX5_GET(parse_graph_node_cap, hcattr,
84965be2ca6SGregory Etelson 					    sample_offset_mode);
85065be2ca6SGregory Etelson 	attr->max_num_arc_in = MLX5_GET(parse_graph_node_cap, hcattr,
85165be2ca6SGregory Etelson 					max_num_arc_in);
85265be2ca6SGregory Etelson 	attr->max_num_arc_out = MLX5_GET(parse_graph_node_cap, hcattr,
85365be2ca6SGregory Etelson 					 max_num_arc_out);
85465be2ca6SGregory Etelson 	attr->max_num_sample = MLX5_GET(parse_graph_node_cap, hcattr,
85565be2ca6SGregory Etelson 					max_num_sample);
856f1324a17SRongwei Liu 	attr->anchor_en = MLX5_GET(parse_graph_node_cap, hcattr, anchor_en);
857f1324a17SRongwei Liu 	attr->ext_sample_id = MLX5_GET(parse_graph_node_cap, hcattr, ext_sample_id);
858f1324a17SRongwei Liu 	attr->sample_tunnel_inner2 = MLX5_GET(parse_graph_node_cap, hcattr,
859f1324a17SRongwei Liu 					      sample_tunnel_inner2);
860f1324a17SRongwei Liu 	attr->zero_size_supported = MLX5_GET(parse_graph_node_cap, hcattr,
861f1324a17SRongwei Liu 					     zero_size_supported);
86265be2ca6SGregory Etelson 	attr->sample_id_in_out = MLX5_GET(parse_graph_node_cap, hcattr,
86365be2ca6SGregory Etelson 					  sample_id_in_out);
86465be2ca6SGregory Etelson 	attr->max_base_header_length = MLX5_GET(parse_graph_node_cap, hcattr,
86565be2ca6SGregory Etelson 						max_base_header_length);
86665be2ca6SGregory Etelson 	attr->max_sample_base_offset = MLX5_GET(parse_graph_node_cap, hcattr,
86765be2ca6SGregory Etelson 						max_sample_base_offset);
86865be2ca6SGregory Etelson 	attr->max_next_header_offset = MLX5_GET(parse_graph_node_cap, hcattr,
86965be2ca6SGregory Etelson 						max_next_header_offset);
87065be2ca6SGregory Etelson 	attr->header_length_mask_width = MLX5_GET(parse_graph_node_cap, hcattr,
87165be2ca6SGregory Etelson 						  header_length_mask_width);
87265be2ca6SGregory Etelson 	/* Get the max supported samples from HCA CAP 2 */
87365be2ca6SGregory Etelson 	hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
87465be2ca6SGregory Etelson 			MLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE_2 |
87565be2ca6SGregory Etelson 			MLX5_HCA_CAP_OPMOD_GET_CUR);
87665be2ca6SGregory Etelson 	if (!hcattr)
87765be2ca6SGregory Etelson 		return rc;
87865be2ca6SGregory Etelson 	attr->max_num_prog_sample =
87965be2ca6SGregory Etelson 		MLX5_GET(cmd_hca_cap_2, hcattr,	max_num_prog_sample_field);
88065be2ca6SGregory Etelson 	return 0;
88165be2ca6SGregory Etelson }
88265be2ca6SGregory Etelson 
88365be2ca6SGregory Etelson static int
8840f250a4bSGregory Etelson mlx5_devx_query_pkt_integrity_match(void *hcattr)
8850f250a4bSGregory Etelson {
8860f250a4bSGregory Etelson 	return MLX5_GET(flow_table_nic_cap, hcattr,
8870f250a4bSGregory Etelson 			ft_field_support_2_nic_receive.inner_l3_ok) &&
8880f250a4bSGregory Etelson 	       MLX5_GET(flow_table_nic_cap, hcattr,
8890f250a4bSGregory Etelson 			ft_field_support_2_nic_receive.inner_l4_ok) &&
8900f250a4bSGregory Etelson 	       MLX5_GET(flow_table_nic_cap, hcattr,
8910f250a4bSGregory Etelson 			ft_field_support_2_nic_receive.outer_l3_ok) &&
8920f250a4bSGregory Etelson 	       MLX5_GET(flow_table_nic_cap, hcattr,
8930f250a4bSGregory Etelson 			ft_field_support_2_nic_receive.outer_l4_ok) &&
8940f250a4bSGregory Etelson 	       MLX5_GET(flow_table_nic_cap, hcattr,
8950f250a4bSGregory Etelson 			ft_field_support_2_nic_receive
8960f250a4bSGregory Etelson 				.inner_ipv4_checksum_ok) &&
8970f250a4bSGregory Etelson 	       MLX5_GET(flow_table_nic_cap, hcattr,
8980f250a4bSGregory Etelson 			ft_field_support_2_nic_receive.inner_l4_checksum_ok) &&
8990f250a4bSGregory Etelson 	       MLX5_GET(flow_table_nic_cap, hcattr,
9000f250a4bSGregory Etelson 			ft_field_support_2_nic_receive
9010f250a4bSGregory Etelson 				.outer_ipv4_checksum_ok) &&
9020f250a4bSGregory Etelson 	       MLX5_GET(flow_table_nic_cap, hcattr,
9030f250a4bSGregory Etelson 			ft_field_support_2_nic_receive.outer_l4_checksum_ok);
9040f250a4bSGregory Etelson }
9050f250a4bSGregory Etelson 
906ba1768c4SMatan Azrad /**
9077b4f1e6bSMatan Azrad  * Query HCA attributes.
9087b4f1e6bSMatan Azrad  * Using those attributes we can check on run time if the device
9097b4f1e6bSMatan Azrad  * is having the required capabilities.
9107b4f1e6bSMatan Azrad  *
9117b4f1e6bSMatan Azrad  * @param[in] ctx
912e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
9137b4f1e6bSMatan Azrad  * @param[out] attr
9147b4f1e6bSMatan Azrad  *   Attributes device values.
9157b4f1e6bSMatan Azrad  *
9167b4f1e6bSMatan Azrad  * @return
9177b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
9187b4f1e6bSMatan Azrad  */
9197b4f1e6bSMatan Azrad int
920e09d350eSOphir Munk mlx5_devx_cmd_query_hca_attr(void *ctx,
9217b4f1e6bSMatan Azrad 			     struct mlx5_hca_attr *attr)
9227b4f1e6bSMatan Azrad {
9237b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_hca_cap_in)] = {0};
9247b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_hca_cap_out)] = {0};
92510599cf8SMichael Baum 	bool hca_cap_2_sup;
926876d4702SDekel Peled 	uint64_t general_obj_types_supported = 0;
9279c410b28SViacheslav Ovsiienko 	void *hcattr;
9289c410b28SViacheslav Ovsiienko 	int rc, i;
9297b4f1e6bSMatan Azrad 
9309c410b28SViacheslav Ovsiienko 	hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
9317b4f1e6bSMatan Azrad 			MLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE |
9327b4f1e6bSMatan Azrad 			MLX5_HCA_CAP_OPMOD_GET_CUR);
9339c410b28SViacheslav Ovsiienko 	if (!hcattr)
9349c410b28SViacheslav Ovsiienko 		return rc;
93510599cf8SMichael Baum 	hca_cap_2_sup = MLX5_GET(cmd_hca_cap, hcattr, hca_cap_2);
936ba707cdbSRaja Zidane 	attr->max_wqe_sz_sq = MLX5_GET(cmd_hca_cap, hcattr, max_wqe_sz_sq);
9377b4f1e6bSMatan Azrad 	attr->flow_counter_bulk_alloc_bitmap =
9387b4f1e6bSMatan Azrad 			MLX5_GET(cmd_hca_cap, hcattr, flow_counter_bulk_alloc);
9397b4f1e6bSMatan Azrad 	attr->flow_counters_dump = MLX5_GET(cmd_hca_cap, hcattr,
9407b4f1e6bSMatan Azrad 					    flow_counters_dump);
941ee160711SXueming Li 	attr->log_max_rmp = MLX5_GET(cmd_hca_cap, hcattr, log_max_rmp);
942ee160711SXueming Li 	attr->mem_rq_rmp = MLX5_GET(cmd_hca_cap, hcattr, mem_rq_rmp);
9432d3c670cSMatan Azrad 	attr->log_max_rqt_size = MLX5_GET(cmd_hca_cap, hcattr,
9442d3c670cSMatan Azrad 					  log_max_rqt_size);
9457b4f1e6bSMatan Azrad 	attr->eswitch_manager = MLX5_GET(cmd_hca_cap, hcattr, eswitch_manager);
9467b4f1e6bSMatan Azrad 	attr->hairpin = MLX5_GET(cmd_hca_cap, hcattr, hairpin);
9477b4f1e6bSMatan Azrad 	attr->log_max_hairpin_queues = MLX5_GET(cmd_hca_cap, hcattr,
9487b4f1e6bSMatan Azrad 						log_max_hairpin_queues);
9497b4f1e6bSMatan Azrad 	attr->log_max_hairpin_wq_data_sz = MLX5_GET(cmd_hca_cap, hcattr,
9507b4f1e6bSMatan Azrad 						    log_max_hairpin_wq_data_sz);
9517b4f1e6bSMatan Azrad 	attr->log_max_hairpin_num_packets = MLX5_GET
9527b4f1e6bSMatan Azrad 		(cmd_hca_cap, hcattr, log_min_hairpin_wq_data_sz);
9537b4f1e6bSMatan Azrad 	attr->vhca_id = MLX5_GET(cmd_hca_cap, hcattr, vhca_id);
954ffd5b302SShiri Kuzin 	attr->relaxed_ordering_write = MLX5_GET(cmd_hca_cap, hcattr,
955ffd5b302SShiri Kuzin 						relaxed_ordering_write);
956ffd5b302SShiri Kuzin 	attr->relaxed_ordering_read = MLX5_GET(cmd_hca_cap, hcattr,
957ffd5b302SShiri Kuzin 					       relaxed_ordering_read);
958972a1bf8SViacheslav Ovsiienko 	attr->access_register_user = MLX5_GET(cmd_hca_cap, hcattr,
959972a1bf8SViacheslav Ovsiienko 					      access_register_user);
9607b4f1e6bSMatan Azrad 	attr->eth_net_offloads = MLX5_GET(cmd_hca_cap, hcattr,
9617b4f1e6bSMatan Azrad 					  eth_net_offloads);
9627b4f1e6bSMatan Azrad 	attr->eth_virt = MLX5_GET(cmd_hca_cap, hcattr, eth_virt);
9637b4f1e6bSMatan Azrad 	attr->flex_parser_protocols = MLX5_GET(cmd_hca_cap, hcattr,
9647b4f1e6bSMatan Azrad 					       flex_parser_protocols);
9651324ff18SShiri Kuzin 	attr->max_geneve_tlv_options = MLX5_GET(cmd_hca_cap, hcattr,
9661324ff18SShiri Kuzin 			max_geneve_tlv_options);
9671324ff18SShiri Kuzin 	attr->max_geneve_tlv_option_data_len = MLX5_GET(cmd_hca_cap, hcattr,
9681324ff18SShiri Kuzin 			max_geneve_tlv_option_data_len);
9697b4f1e6bSMatan Azrad 	attr->qos.sup = MLX5_GET(cmd_hca_cap, hcattr, qos);
9705b9e24aeSLi Zhang 	attr->qos.flow_meter_aso_sup = !!(MLX5_GET64(cmd_hca_cap, hcattr,
9715b9e24aeSLi Zhang 					 general_obj_types) &
9725b9e24aeSLi Zhang 			      MLX5_GENERAL_OBJ_TYPES_CAP_FLOW_METER_ASO);
973ba1768c4SMatan Azrad 	attr->vdpa.valid = !!(MLX5_GET64(cmd_hca_cap, hcattr,
974ba1768c4SMatan Azrad 					 general_obj_types) &
975ba1768c4SMatan Azrad 			      MLX5_GENERAL_OBJ_TYPES_CAP_VIRTQ_NET_Q);
976796ae7bbSMatan Azrad 	attr->vdpa.queue_counters_valid = !!(MLX5_GET64(cmd_hca_cap, hcattr,
977796ae7bbSMatan Azrad 							general_obj_types) &
978796ae7bbSMatan Azrad 				  MLX5_GENERAL_OBJ_TYPES_CAP_VIRTIO_Q_COUNTERS);
97938119ebeSBing Zhao 	attr->parse_graph_flex_node = !!(MLX5_GET64(cmd_hca_cap, hcattr,
98038119ebeSBing Zhao 					 general_obj_types) &
98138119ebeSBing Zhao 			      MLX5_GENERAL_OBJ_TYPES_CAP_PARSE_GRAPH_FLEX_NODE);
98279a7e409SViacheslav Ovsiienko 	attr->wqe_index_ignore = MLX5_GET(cmd_hca_cap, hcattr,
98379a7e409SViacheslav Ovsiienko 					  wqe_index_ignore_cap);
98479a7e409SViacheslav Ovsiienko 	attr->cross_channel = MLX5_GET(cmd_hca_cap, hcattr, cd);
98579a7e409SViacheslav Ovsiienko 	attr->non_wire_sq = MLX5_GET(cmd_hca_cap, hcattr, non_wire_sq);
98679a7e409SViacheslav Ovsiienko 	attr->log_max_static_sq_wq = MLX5_GET(cmd_hca_cap, hcattr,
98779a7e409SViacheslav Ovsiienko 					      log_max_static_sq_wq);
9881cbdad1bSXueming Li 	attr->num_lag_ports = MLX5_GET(cmd_hca_cap, hcattr, num_lag_ports);
98979a7e409SViacheslav Ovsiienko 	attr->dev_freq_khz = MLX5_GET(cmd_hca_cap, hcattr,
99079a7e409SViacheslav Ovsiienko 				      device_frequency_khz);
99191f7338eSSuanming Mou 	attr->scatter_fcs_w_decap_disable =
99291f7338eSSuanming Mou 		MLX5_GET(cmd_hca_cap, hcattr, scatter_fcs_w_decap_disable);
993569ffbc9SViacheslav Ovsiienko 	attr->roce = MLX5_GET(cmd_hca_cap, hcattr, roce);
994569ffbc9SViacheslav Ovsiienko 	attr->rq_ts_format = MLX5_GET(cmd_hca_cap, hcattr, rq_ts_format);
995569ffbc9SViacheslav Ovsiienko 	attr->sq_ts_format = MLX5_GET(cmd_hca_cap, hcattr, sq_ts_format);
99696f85ec4SDong Zhou 	attr->steering_format_version =
99796f85ec4SDong Zhou 		MLX5_GET(cmd_hca_cap, hcattr, steering_format_version);
9982044860eSAdy Agbarih 	attr->regexp_params = MLX5_GET(cmd_hca_cap, hcattr, regexp_params);
9992044860eSAdy Agbarih 	attr->regexp_version = MLX5_GET(cmd_hca_cap, hcattr, regexp_version);
1000cfc672a9SOri Kam 	attr->regexp_num_of_engines = MLX5_GET(cmd_hca_cap, hcattr,
1001cfc672a9SOri Kam 					       regexp_num_of_engines);
1002876d4702SDekel Peled 	/* Read the general_obj_types bitmap and extract the relevant bits. */
1003876d4702SDekel Peled 	general_obj_types_supported = MLX5_GET64(cmd_hca_cap, hcattr,
1004876d4702SDekel Peled 						 general_obj_types);
1005876d4702SDekel Peled 	attr->vdpa.valid = !!(general_obj_types_supported &
1006876d4702SDekel Peled 			      MLX5_GENERAL_OBJ_TYPES_CAP_VIRTQ_NET_Q);
1007876d4702SDekel Peled 	attr->vdpa.queue_counters_valid =
1008876d4702SDekel Peled 			!!(general_obj_types_supported &
1009876d4702SDekel Peled 			   MLX5_GENERAL_OBJ_TYPES_CAP_VIRTIO_Q_COUNTERS);
1010876d4702SDekel Peled 	attr->parse_graph_flex_node =
1011876d4702SDekel Peled 			!!(general_obj_types_supported &
1012876d4702SDekel Peled 			   MLX5_GENERAL_OBJ_TYPES_CAP_PARSE_GRAPH_FLEX_NODE);
1013876d4702SDekel Peled 	attr->flow_hit_aso = !!(general_obj_types_supported &
101401b8b5b6SDekel Peled 				MLX5_GENERAL_OBJ_TYPES_CAP_FLOW_HIT_ASO);
1015876d4702SDekel Peled 	attr->geneve_tlv_opt = !!(general_obj_types_supported &
10161324ff18SShiri Kuzin 				  MLX5_GENERAL_OBJ_TYPES_CAP_GENEVE_TLV_OPT);
1017178d8c50SDekel Peled 	attr->dek = !!(general_obj_types_supported &
1018178d8c50SDekel Peled 		       MLX5_GENERAL_OBJ_TYPES_CAP_DEK);
101921ca2494SDekel Peled 	attr->import_kek = !!(general_obj_types_supported &
102021ca2494SDekel Peled 			      MLX5_GENERAL_OBJ_TYPES_CAP_IMPORT_KEK);
1021abda4fd9SDekel Peled 	attr->credential = !!(general_obj_types_supported &
1022abda4fd9SDekel Peled 			      MLX5_GENERAL_OBJ_TYPES_CAP_CREDENTIAL);
102338e4780bSDekel Peled 	attr->crypto_login = !!(general_obj_types_supported &
102438e4780bSDekel Peled 				MLX5_GENERAL_OBJ_TYPES_CAP_CRYPTO_LOGIN);
1025876d4702SDekel Peled 	/* Add reading of other GENERAL_OBJ_TYPES_CAP bits above this line. */
102604223e45STal Shnaiderman 	attr->log_max_cq = MLX5_GET(cmd_hca_cap, hcattr, log_max_cq);
102704223e45STal Shnaiderman 	attr->log_max_qp = MLX5_GET(cmd_hca_cap, hcattr, log_max_qp);
102804223e45STal Shnaiderman 	attr->log_max_cq_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_cq_sz);
102904223e45STal Shnaiderman 	attr->log_max_qp_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_qp_sz);
103004223e45STal Shnaiderman 	attr->log_max_mrw_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_mrw_sz);
103104223e45STal Shnaiderman 	attr->log_max_pd = MLX5_GET(cmd_hca_cap, hcattr, log_max_pd);
103204223e45STal Shnaiderman 	attr->log_max_srq = MLX5_GET(cmd_hca_cap, hcattr, log_max_srq);
103304223e45STal Shnaiderman 	attr->log_max_srq_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_srq_sz);
1034efa6a7e2SJiawei Wang 	attr->reg_c_preserve =
1035efa6a7e2SJiawei Wang 		MLX5_GET(cmd_hca_cap, hcattr, reg_c_preserve);
1036cbc4c13aSRaja Zidane 	attr->mmo_regex_qp_en = MLX5_GET(cmd_hca_cap, hcattr, regexp_mmo_qp);
1037cbc4c13aSRaja Zidane 	attr->mmo_regex_sq_en = MLX5_GET(cmd_hca_cap, hcattr, regexp_mmo_sq);
1038cbc4c13aSRaja Zidane 	attr->mmo_dma_sq_en = MLX5_GET(cmd_hca_cap, hcattr, dma_mmo_sq);
1039cbc4c13aSRaja Zidane 	attr->mmo_compress_sq_en = MLX5_GET(cmd_hca_cap, hcattr,
1040cbc4c13aSRaja Zidane 			compress_mmo_sq);
1041cbc4c13aSRaja Zidane 	attr->mmo_decompress_sq_en = MLX5_GET(cmd_hca_cap, hcattr,
1042cbc4c13aSRaja Zidane 			decompress_mmo_sq);
1043cbc4c13aSRaja Zidane 	attr->mmo_dma_qp_en = MLX5_GET(cmd_hca_cap, hcattr, dma_mmo_qp);
1044cbc4c13aSRaja Zidane 	attr->mmo_compress_qp_en = MLX5_GET(cmd_hca_cap, hcattr,
1045cbc4c13aSRaja Zidane 			compress_mmo_qp);
10468b3a69fbSMichael Baum 	attr->decomp_deflate_v1_en = MLX5_GET(cmd_hca_cap, hcattr,
10478b3a69fbSMichael Baum 					      decompress_deflate_v1);
10488b3a69fbSMichael Baum 	attr->decomp_deflate_v2_en = MLX5_GET(cmd_hca_cap, hcattr,
10498b3a69fbSMichael Baum 					      decompress_deflate_v2);
1050ae5c165bSMatan Azrad 	attr->compress_min_block_size = MLX5_GET(cmd_hca_cap, hcattr,
1051ae5c165bSMatan Azrad 						 compress_min_block_size);
1052ae5c165bSMatan Azrad 	attr->log_max_mmo_dma = MLX5_GET(cmd_hca_cap, hcattr, log_dma_mmo_size);
1053ae5c165bSMatan Azrad 	attr->log_max_mmo_compress = MLX5_GET(cmd_hca_cap, hcattr,
1054ae5c165bSMatan Azrad 					      log_compress_mmo_size);
1055ae5c165bSMatan Azrad 	attr->log_max_mmo_decompress = MLX5_GET(cmd_hca_cap, hcattr,
1056ae5c165bSMatan Azrad 						log_decompress_mmo_size);
105793297930SMichael Baum 	attr->decomp_lz4_data_only_en = MLX5_GET(cmd_hca_cap, hcattr,
105893297930SMichael Baum 						 decompress_lz4_data_only_v2);
105993297930SMichael Baum 	attr->decomp_lz4_no_checksum_en = MLX5_GET(cmd_hca_cap, hcattr,
106093297930SMichael Baum 						 decompress_lz4_no_checksum_v2);
106193297930SMichael Baum 	attr->decomp_lz4_checksum_en = MLX5_GET(cmd_hca_cap, hcattr,
106293297930SMichael Baum 						decompress_lz4_checksum_v2);
10633d3f4e6dSAlexander Kozyrev 	attr->cqe_compression = MLX5_GET(cmd_hca_cap, hcattr, cqe_compression);
10643d3f4e6dSAlexander Kozyrev 	attr->mini_cqe_resp_flow_tag = MLX5_GET(cmd_hca_cap, hcattr,
10653d3f4e6dSAlexander Kozyrev 						mini_cqe_resp_flow_tag);
10663d3f4e6dSAlexander Kozyrev 	attr->mini_cqe_resp_l3_l4_tag = MLX5_GET(cmd_hca_cap, hcattr,
10673d3f4e6dSAlexander Kozyrev 						 mini_cqe_resp_l3_l4_tag);
1068e4d88cf8SAlexander Kozyrev 	attr->enhanced_cqe_compression = MLX5_GET(cmd_hca_cap, hcattr,
1069e4d88cf8SAlexander Kozyrev 						 enhanced_cqe_compression);
1070f2054291SSuanming Mou 	attr->umr_indirect_mkey_disabled =
1071f2054291SSuanming Mou 		MLX5_GET(cmd_hca_cap, hcattr, umr_indirect_mkey_disabled);
1072f2054291SSuanming Mou 	attr->umr_modify_entity_size_disabled =
1073f2054291SSuanming Mou 		MLX5_GET(cmd_hca_cap, hcattr, umr_modify_entity_size_disabled);
10747dac7abeSViacheslav Ovsiienko 	attr->wait_on_time = MLX5_GET(cmd_hca_cap, hcattr, wait_on_time);
1075f7d1f11cSDekel Peled 	attr->crypto = MLX5_GET(cmd_hca_cap, hcattr, crypto);
10760c6285b7SBing Zhao 	attr->ct_offload = !!(MLX5_GET64(cmd_hca_cap, hcattr,
10770c6285b7SBing Zhao 					 general_obj_types) &
10780c6285b7SBing Zhao 			      MLX5_GENERAL_OBJ_TYPES_CAP_CONN_TRACK_OFFLOAD);
1079febcac7bSBing Zhao 	attr->rq_delay_drop = MLX5_GET(cmd_hca_cap, hcattr, rq_delay_drop);
10804d368e1dSXiaoyu Min 	attr->max_flow_counter_15_0 = MLX5_GET(cmd_hca_cap, hcattr,
10814d368e1dSXiaoyu Min 			max_flow_counter_15_0);
10824d368e1dSXiaoyu Min 	attr->max_flow_counter_31_16 = MLX5_GET(cmd_hca_cap, hcattr,
10834d368e1dSXiaoyu Min 			max_flow_counter_31_16);
10844d368e1dSXiaoyu Min 	attr->alloc_flow_counter_pd = MLX5_GET(cmd_hca_cap, hcattr,
10854d368e1dSXiaoyu Min 			alloc_flow_counter_pd);
10864d368e1dSXiaoyu Min 	attr->flow_counter_access_aso = MLX5_GET(cmd_hca_cap, hcattr,
10874d368e1dSXiaoyu Min 			flow_counter_access_aso);
1088*65ea97e9SMichael Baum 	attr->query_match_sample_info = MLX5_GET(cmd_hca_cap, hcattr,
1089*65ea97e9SMichael Baum 			query_match_sample_info);
10904d368e1dSXiaoyu Min 	attr->flow_access_aso_opc_mod = MLX5_GET(cmd_hca_cap, hcattr,
10914d368e1dSXiaoyu Min 			flow_access_aso_opc_mod);
1092f12c41bfSRaja Zidane 	if (attr->crypto) {
1093cedb44dcSSuanming Mou 		attr->aes_xts = MLX5_GET(cmd_hca_cap, hcattr, aes_xts) ||
1094cedb44dcSSuanming Mou 		MLX5_GET(cmd_hca_cap, hcattr, aes_xts_multi_block_be_tweak) ||
1095cedb44dcSSuanming Mou 		MLX5_GET(cmd_hca_cap, hcattr, aes_xts_single_block_le_tweak);
1096f12c41bfSRaja Zidane 		hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
1097f12c41bfSRaja Zidane 				MLX5_GET_HCA_CAP_OP_MOD_CRYPTO |
1098f12c41bfSRaja Zidane 				MLX5_HCA_CAP_OPMOD_GET_CUR);
1099f12c41bfSRaja Zidane 		if (!hcattr)
1100f12c41bfSRaja Zidane 			return -1;
1101f12c41bfSRaja Zidane 		attr->crypto_wrapped_import_method = !!(MLX5_GET(crypto_caps,
1102f12c41bfSRaja Zidane 						hcattr, wrapped_import_method)
1103f12c41bfSRaja Zidane 						& 1 << 2);
1104f12c41bfSRaja Zidane 	}
110510599cf8SMichael Baum 	if (hca_cap_2_sup) {
110610599cf8SMichael Baum 		hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
110710599cf8SMichael Baum 				MLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE_2 |
110810599cf8SMichael Baum 				MLX5_HCA_CAP_OPMOD_GET_CUR);
110910599cf8SMichael Baum 		if (!hcattr) {
111010599cf8SMichael Baum 			DRV_LOG(DEBUG,
111110599cf8SMichael Baum 				"Failed to query DevX HCA capabilities 2.");
111210599cf8SMichael Baum 			return rc;
111310599cf8SMichael Baum 		}
111410599cf8SMichael Baum 		attr->log_min_stride_wqe_sz = MLX5_GET(cmd_hca_cap_2, hcattr,
111510599cf8SMichael Baum 						       log_min_stride_wqe_sz);
1116e58c372dSDariusz Sosnowski 		attr->hairpin_sq_wqe_bb_size = MLX5_GET(cmd_hca_cap_2, hcattr,
1117e58c372dSDariusz Sosnowski 							hairpin_sq_wqe_bb_size);
1118e58c372dSDariusz Sosnowski 		attr->hairpin_sq_wq_in_host_mem = MLX5_GET(cmd_hca_cap_2, hcattr,
1119e58c372dSDariusz Sosnowski 							   hairpin_sq_wq_in_host_mem);
1120f9fe5a5bSDariusz Sosnowski 		attr->hairpin_data_buffer_locked = MLX5_GET(cmd_hca_cap_2, hcattr,
1121f9fe5a5bSDariusz Sosnowski 							    hairpin_data_buffer_locked);
11224d368e1dSXiaoyu Min 		attr->flow_counter_bulk_log_max_alloc = MLX5_GET(cmd_hca_cap_2,
11234d368e1dSXiaoyu Min 				hcattr, flow_counter_bulk_log_max_alloc);
11244d368e1dSXiaoyu Min 		attr->flow_counter_bulk_log_granularity =
11254d368e1dSXiaoyu Min 			MLX5_GET(cmd_hca_cap_2, hcattr,
11264d368e1dSXiaoyu Min 				 flow_counter_bulk_log_granularity);
112757628b29SViacheslav Ovsiienko 		rc = MLX5_GET(cmd_hca_cap_2, hcattr,
112857628b29SViacheslav Ovsiienko 			      cross_vhca_object_to_object_supported);
112957628b29SViacheslav Ovsiienko 		attr->cross_vhca =
113057628b29SViacheslav Ovsiienko 			(rc & MLX5_CROSS_VHCA_OBJ_TO_OBJ_TYPE_STC_TO_TIR) &&
113157628b29SViacheslav Ovsiienko 			(rc & MLX5_CROSS_VHCA_OBJ_TO_OBJ_TYPE_STC_TO_FT) &&
113257628b29SViacheslav Ovsiienko 			(rc & MLX5_CROSS_VHCA_OBJ_TO_OBJ_TYPE_FT_TO_FT) &&
113357628b29SViacheslav Ovsiienko 			(rc & MLX5_CROSS_VHCA_OBJ_TO_OBJ_TYPE_FT_TO_RTC);
113457628b29SViacheslav Ovsiienko 		rc = MLX5_GET(cmd_hca_cap_2, hcattr,
113557628b29SViacheslav Ovsiienko 			      allowed_object_for_other_vhca_access);
113657628b29SViacheslav Ovsiienko 		attr->cross_vhca = attr->cross_vhca &&
113757628b29SViacheslav Ovsiienko 			(rc & MLX5_CROSS_VHCA_ALLOWED_OBJS_TIR) &&
113857628b29SViacheslav Ovsiienko 			(rc & MLX5_CROSS_VHCA_ALLOWED_OBJS_FT) &&
113957628b29SViacheslav Ovsiienko 			(rc & MLX5_CROSS_VHCA_ALLOWED_OBJS_RTC);
114010599cf8SMichael Baum 	}
114110599cf8SMichael Baum 	if (attr->log_min_stride_wqe_sz == 0)
114210599cf8SMichael Baum 		attr->log_min_stride_wqe_sz = MLX5_MPRQ_LOG_MIN_STRIDE_WQE_SIZE;
11437b4f1e6bSMatan Azrad 	if (attr->qos.sup) {
11449c410b28SViacheslav Ovsiienko 		hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
11457b4f1e6bSMatan Azrad 				MLX5_GET_HCA_CAP_OP_MOD_QOS_CAP |
11467b4f1e6bSMatan Azrad 				MLX5_HCA_CAP_OPMOD_GET_CUR);
11479c410b28SViacheslav Ovsiienko 		if (!hcattr) {
11489c410b28SViacheslav Ovsiienko 			DRV_LOG(DEBUG, "Failed to query devx QOS capabilities");
11499c410b28SViacheslav Ovsiienko 			return rc;
11507b4f1e6bSMatan Azrad 		}
1151b6505738SDekel Peled 		attr->qos.flow_meter_old =
1152b6505738SDekel Peled 				MLX5_GET(qos_cap, hcattr, flow_meter_old);
11537b4f1e6bSMatan Azrad 		attr->qos.log_max_flow_meter =
11547b4f1e6bSMatan Azrad 				MLX5_GET(qos_cap, hcattr, log_max_flow_meter);
11557b4f1e6bSMatan Azrad 		attr->qos.flow_meter_reg_c_ids =
11567b4f1e6bSMatan Azrad 				MLX5_GET(qos_cap, hcattr, flow_meter_reg_id);
1157b6505738SDekel Peled 		attr->qos.flow_meter =
1158b6505738SDekel Peled 				MLX5_GET(qos_cap, hcattr, flow_meter);
115979a7e409SViacheslav Ovsiienko 		attr->qos.packet_pacing =
116079a7e409SViacheslav Ovsiienko 				MLX5_GET(qos_cap, hcattr, packet_pacing);
116179a7e409SViacheslav Ovsiienko 		attr->qos.wqe_rate_pp =
116279a7e409SViacheslav Ovsiienko 				MLX5_GET(qos_cap, hcattr, wqe_rate_pp);
11635b9e24aeSLi Zhang 		if (attr->qos.flow_meter_aso_sup) {
11645b9e24aeSLi Zhang 			attr->qos.log_meter_aso_granularity =
11655b9e24aeSLi Zhang 				MLX5_GET(qos_cap, hcattr,
11665b9e24aeSLi Zhang 					log_meter_aso_granularity);
11675b9e24aeSLi Zhang 			attr->qos.log_meter_aso_max_alloc =
11685b9e24aeSLi Zhang 				MLX5_GET(qos_cap, hcattr,
11695b9e24aeSLi Zhang 					log_meter_aso_max_alloc);
11705b9e24aeSLi Zhang 			attr->qos.log_max_num_meter_aso =
11715b9e24aeSLi Zhang 				MLX5_GET(qos_cap, hcattr,
11725b9e24aeSLi Zhang 					log_max_num_meter_aso);
11735b9e24aeSLi Zhang 		}
11747b4f1e6bSMatan Azrad 	}
117565be2ca6SGregory Etelson 	/*
117665be2ca6SGregory Etelson 	 * Flex item support needs max_num_prog_sample_field
117765be2ca6SGregory Etelson 	 * from the Capabilities 2 table for PARSE_GRAPH_NODE
117865be2ca6SGregory Etelson 	 */
117965be2ca6SGregory Etelson 	if (attr->parse_graph_flex_node) {
118065be2ca6SGregory Etelson 		rc = mlx5_devx_cmd_query_hca_parse_graph_node_cap
118165be2ca6SGregory Etelson 			(ctx, &attr->flex);
118265be2ca6SGregory Etelson 		if (rc)
118365be2ca6SGregory Etelson 			return -1;
118465be2ca6SGregory Etelson 	}
1185ba1768c4SMatan Azrad 	if (attr->vdpa.valid)
1186ba1768c4SMatan Azrad 		mlx5_devx_cmd_query_hca_vdpa_attr(ctx, &attr->vdpa);
11877b4f1e6bSMatan Azrad 	if (!attr->eth_net_offloads)
11887b4f1e6bSMatan Azrad 		return 0;
11898cc34c08SJiawei Wang 	/* Query Flow Sampler Capability From FLow Table Properties Layout. */
11909c410b28SViacheslav Ovsiienko 	hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
11918cc34c08SJiawei Wang 			MLX5_GET_HCA_CAP_OP_MOD_NIC_FLOW_TABLE |
11928cc34c08SJiawei Wang 			MLX5_HCA_CAP_OPMOD_GET_CUR);
11939c410b28SViacheslav Ovsiienko 	if (!hcattr) {
11948cc34c08SJiawei Wang 		attr->log_max_ft_sampler_num = 0;
11959c410b28SViacheslav Ovsiienko 		return rc;
11968cc34c08SJiawei Wang 	}
11970f250a4bSGregory Etelson 	attr->log_max_ft_sampler_num = MLX5_GET
11980f250a4bSGregory Etelson 		(flow_table_nic_cap, hcattr,
11990f250a4bSGregory Etelson 		 flow_table_properties_nic_receive.log_max_ft_sampler_num);
1200630a587bSRongwei Liu 	attr->flow.tunnel_header_0_1 = MLX5_GET
1201630a587bSRongwei Liu 		(flow_table_nic_cap, hcattr,
1202630a587bSRongwei Liu 		 ft_field_support_2_nic_receive.tunnel_header_0_1);
12035c4d4917SSean Zhang 	attr->flow.tunnel_header_2_3 = MLX5_GET
12045c4d4917SSean Zhang 		(flow_table_nic_cap, hcattr,
12055c4d4917SSean Zhang 		 ft_field_support_2_nic_receive.tunnel_header_2_3);
1206097d84a4SSean Zhang 	attr->modify_outer_ip_ecn = MLX5_GET
1207097d84a4SSean Zhang 		(flow_table_nic_cap, hcattr,
1208097d84a4SSean Zhang 		 ft_header_modify_nic_receive.outer_ip_ecn);
12095f44fb19SBing Zhao 	attr->set_reg_c = 0xff;
12105f44fb19SBing Zhao 	if (attr->nic_flow_table) {
12115f44fb19SBing Zhao #define GET_RX_REG_X_BITS \
12125f44fb19SBing Zhao 		MLX5_GET(flow_table_nic_cap, hcattr, \
12135f44fb19SBing Zhao 			 ft_header_modify_nic_receive.metadata_reg_c_x)
12145f44fb19SBing Zhao #define GET_TX_REG_X_BITS \
12155f44fb19SBing Zhao 		MLX5_GET(flow_table_nic_cap, hcattr, \
12165f44fb19SBing Zhao 			 ft_header_modify_nic_transmit.metadata_reg_c_x)
12175f44fb19SBing Zhao 
12185f44fb19SBing Zhao 		uint32_t tx_reg, rx_reg;
12195f44fb19SBing Zhao 
12205f44fb19SBing Zhao 		tx_reg = GET_TX_REG_X_BITS;
12215f44fb19SBing Zhao 		rx_reg = GET_RX_REG_X_BITS;
12225f44fb19SBing Zhao 		attr->set_reg_c &= (rx_reg & tx_reg);
12235f44fb19SBing Zhao 
12245f44fb19SBing Zhao #undef GET_RX_REG_X_BITS
12255f44fb19SBing Zhao #undef GET_TX_REG_X_BITS
12265f44fb19SBing Zhao 	}
12270f250a4bSGregory Etelson 	attr->pkt_integrity_match = mlx5_devx_query_pkt_integrity_match(hcattr);
1228c410e1d5SGregory Etelson 	attr->inner_ipv4_ihl = MLX5_GET
1229c410e1d5SGregory Etelson 		(flow_table_nic_cap, hcattr,
1230c410e1d5SGregory Etelson 		 ft_field_support_2_nic_receive.inner_ipv4_ihl);
1231c410e1d5SGregory Etelson 	attr->outer_ipv4_ihl = MLX5_GET
1232c410e1d5SGregory Etelson 		(flow_table_nic_cap, hcattr,
1233c410e1d5SGregory Etelson 		 ft_field_support_2_nic_receive.outer_ipv4_ihl);
123476895c7dSJiawei Wang 	attr->lag_rx_port_affinity = MLX5_GET
123576895c7dSJiawei Wang 		(flow_table_nic_cap, hcattr,
123676895c7dSJiawei Wang 		 ft_field_support_2_nic_receive.lag_rx_port_affinity);
12377b4f1e6bSMatan Azrad 	/* Query HCA offloads for Ethernet protocol. */
12389c410b28SViacheslav Ovsiienko 	hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
12397b4f1e6bSMatan Azrad 			MLX5_GET_HCA_CAP_OP_MOD_ETHERNET_OFFLOAD_CAPS |
12407b4f1e6bSMatan Azrad 			MLX5_HCA_CAP_OPMOD_GET_CUR);
12419c410b28SViacheslav Ovsiienko 	if (!hcattr) {
12427b4f1e6bSMatan Azrad 		attr->eth_net_offloads = 0;
12439c410b28SViacheslav Ovsiienko 		return rc;
12447b4f1e6bSMatan Azrad 	}
12457b4f1e6bSMatan Azrad 	attr->wqe_vlan_insert = MLX5_GET(per_protocol_networking_offload_caps,
12467b4f1e6bSMatan Azrad 					 hcattr, wqe_vlan_insert);
124711e61a94STal Shnaiderman 	attr->csum_cap = MLX5_GET(per_protocol_networking_offload_caps,
124811e61a94STal Shnaiderman 					 hcattr, csum_cap);
12493440836dSTal Shnaiderman 	attr->vlan_cap = MLX5_GET(per_protocol_networking_offload_caps,
12503440836dSTal Shnaiderman 					 hcattr, vlan_cap);
12517b4f1e6bSMatan Azrad 	attr->lro_cap = MLX5_GET(per_protocol_networking_offload_caps, hcattr,
12527b4f1e6bSMatan Azrad 				 lro_cap);
1253d338df99STal Shnaiderman 	attr->max_lso_cap = MLX5_GET(per_protocol_networking_offload_caps,
1254d338df99STal Shnaiderman 				 hcattr, max_lso_cap);
125558a95badSTal Shnaiderman 	attr->scatter_fcs = MLX5_GET(per_protocol_networking_offload_caps,
125658a95badSTal Shnaiderman 				 hcattr, scatter_fcs);
12577b4f1e6bSMatan Azrad 	attr->tunnel_lro_gre = MLX5_GET(per_protocol_networking_offload_caps,
12587b4f1e6bSMatan Azrad 					hcattr, tunnel_lro_gre);
12597b4f1e6bSMatan Azrad 	attr->tunnel_lro_vxlan = MLX5_GET(per_protocol_networking_offload_caps,
12607b4f1e6bSMatan Azrad 					  hcattr, tunnel_lro_vxlan);
1261643e4db0STal Shnaiderman 	attr->swp = MLX5_GET(per_protocol_networking_offload_caps,
1262643e4db0STal Shnaiderman 					  hcattr, swp);
1263cf9b3c1bSTal Shnaiderman 	attr->tunnel_stateless_gre =
1264cf9b3c1bSTal Shnaiderman 				MLX5_GET(per_protocol_networking_offload_caps,
1265cf9b3c1bSTal Shnaiderman 					  hcattr, tunnel_stateless_gre);
1266cf9b3c1bSTal Shnaiderman 	attr->tunnel_stateless_vxlan =
1267cf9b3c1bSTal Shnaiderman 				MLX5_GET(per_protocol_networking_offload_caps,
1268cf9b3c1bSTal Shnaiderman 					  hcattr, tunnel_stateless_vxlan);
1269643e4db0STal Shnaiderman 	attr->swp_csum = MLX5_GET(per_protocol_networking_offload_caps,
1270643e4db0STal Shnaiderman 					  hcattr, swp_csum);
1271643e4db0STal Shnaiderman 	attr->swp_lso = MLX5_GET(per_protocol_networking_offload_caps,
1272643e4db0STal Shnaiderman 					  hcattr, swp_lso);
12737b4f1e6bSMatan Azrad 	attr->lro_max_msg_sz_mode = MLX5_GET
12747b4f1e6bSMatan Azrad 					(per_protocol_networking_offload_caps,
12757b4f1e6bSMatan Azrad 					 hcattr, lro_max_msg_sz_mode);
127643e73483SThomas Monjalon 	for (i = 0 ; i < MLX5_LRO_NUM_SUPP_PERIODS ; i++) {
12777b4f1e6bSMatan Azrad 		attr->lro_timer_supported_periods[i] =
12787b4f1e6bSMatan Azrad 			MLX5_GET(per_protocol_networking_offload_caps, hcattr,
12797b4f1e6bSMatan Azrad 				 lro_timer_supported_periods[i]);
12807b4f1e6bSMatan Azrad 	}
1281613d64e4SDekel Peled 	attr->lro_min_mss_size = MLX5_GET(per_protocol_networking_offload_caps,
1282613d64e4SDekel Peled 					  hcattr, lro_min_mss_size);
12837b4f1e6bSMatan Azrad 	attr->tunnel_stateless_geneve_rx =
12847b4f1e6bSMatan Azrad 			    MLX5_GET(per_protocol_networking_offload_caps,
12857b4f1e6bSMatan Azrad 				     hcattr, tunnel_stateless_geneve_rx);
12867b4f1e6bSMatan Azrad 	attr->geneve_max_opt_len =
12877b4f1e6bSMatan Azrad 		    MLX5_GET(per_protocol_networking_offload_caps,
12887b4f1e6bSMatan Azrad 			     hcattr, max_geneve_opt_len);
12897b4f1e6bSMatan Azrad 	attr->wqe_inline_mode = MLX5_GET(per_protocol_networking_offload_caps,
12907b4f1e6bSMatan Azrad 					 hcattr, wqe_inline_mode);
12917b4f1e6bSMatan Azrad 	attr->tunnel_stateless_gtp = MLX5_GET
12927b4f1e6bSMatan Azrad 					(per_protocol_networking_offload_caps,
12937b4f1e6bSMatan Azrad 					 hcattr, tunnel_stateless_gtp);
129404223e45STal Shnaiderman 	attr->rss_ind_tbl_cap = MLX5_GET
129504223e45STal Shnaiderman 					(per_protocol_networking_offload_caps,
129604223e45STal Shnaiderman 					 hcattr, rss_ind_tbl_cap);
1297569ffbc9SViacheslav Ovsiienko 	/* Query HCA attribute for ROCE. */
1298569ffbc9SViacheslav Ovsiienko 	if (attr->roce) {
12999c410b28SViacheslav Ovsiienko 		hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
1300569ffbc9SViacheslav Ovsiienko 				MLX5_GET_HCA_CAP_OP_MOD_ROCE |
1301569ffbc9SViacheslav Ovsiienko 				MLX5_HCA_CAP_OPMOD_GET_CUR);
13029c410b28SViacheslav Ovsiienko 		if (!hcattr) {
1303569ffbc9SViacheslav Ovsiienko 			DRV_LOG(DEBUG,
13049c410b28SViacheslav Ovsiienko 				"Failed to query devx HCA ROCE capabilities");
13059c410b28SViacheslav Ovsiienko 			return rc;
1306569ffbc9SViacheslav Ovsiienko 		}
1307569ffbc9SViacheslav Ovsiienko 		attr->qp_ts_format = MLX5_GET(roce_caps, hcattr, qp_ts_format);
1308569ffbc9SViacheslav Ovsiienko 	}
1309569ffbc9SViacheslav Ovsiienko 	if (attr->eth_virt &&
1310569ffbc9SViacheslav Ovsiienko 	    attr->wqe_inline_mode == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT) {
13117b4f1e6bSMatan Azrad 		rc = mlx5_devx_cmd_query_nic_vport_context(ctx, 0, attr);
13127b4f1e6bSMatan Azrad 		if (rc) {
13137b4f1e6bSMatan Azrad 			attr->eth_virt = 0;
13147b4f1e6bSMatan Azrad 			goto error;
13157b4f1e6bSMatan Azrad 		}
13167b4f1e6bSMatan Azrad 	}
131738eb5c9fSShun Hao 	if (attr->eswitch_manager) {
131838eb5c9fSShun Hao 		hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
131938eb5c9fSShun Hao 				MLX5_SET_HCA_CAP_OP_MOD_ESW |
132038eb5c9fSShun Hao 				MLX5_HCA_CAP_OPMOD_GET_CUR);
132138eb5c9fSShun Hao 		if (!hcattr)
132238eb5c9fSShun Hao 			return rc;
132338eb5c9fSShun Hao 		attr->esw_mgr_vport_id_valid =
132438eb5c9fSShun Hao 			MLX5_GET(esw_cap, hcattr,
132538eb5c9fSShun Hao 				 esw_manager_vport_number_valid);
132638eb5c9fSShun Hao 		attr->esw_mgr_vport_id =
132738eb5c9fSShun Hao 			MLX5_GET(esw_cap, hcattr, esw_manager_vport_number);
132838eb5c9fSShun Hao 	}
13295f44fb19SBing Zhao 	if (attr->eswitch_manager) {
13305f44fb19SBing Zhao 		uint32_t esw_reg;
13315f44fb19SBing Zhao 
13325f44fb19SBing Zhao 		hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
13335f44fb19SBing Zhao 				MLX5_GET_HCA_CAP_OP_MOD_ESW_FLOW_TABLE |
13345f44fb19SBing Zhao 				MLX5_HCA_CAP_OPMOD_GET_CUR);
13355f44fb19SBing Zhao 		if (!hcattr)
13365f44fb19SBing Zhao 			return rc;
13375f44fb19SBing Zhao 		esw_reg = MLX5_GET(flow_table_esw_cap, hcattr,
13385f44fb19SBing Zhao 				   ft_header_modify_esw_fdb.metadata_reg_c_x);
13395f44fb19SBing Zhao 		attr->set_reg_c &= esw_reg;
13405f44fb19SBing Zhao 	}
13417b4f1e6bSMatan Azrad 	return 0;
13427b4f1e6bSMatan Azrad error:
13437b4f1e6bSMatan Azrad 	rc = (rc > 0) ? -rc : rc;
13447b4f1e6bSMatan Azrad 	return rc;
13457b4f1e6bSMatan Azrad }
13467b4f1e6bSMatan Azrad 
13477b4f1e6bSMatan Azrad /**
13487b4f1e6bSMatan Azrad  * Query TIS transport domain from QP verbs object using DevX API.
13497b4f1e6bSMatan Azrad  *
13507b4f1e6bSMatan Azrad  * @param[in] qp
13517b4f1e6bSMatan Azrad  *   Pointer to verbs QP returned by ibv_create_qp .
13527b4f1e6bSMatan Azrad  * @param[in] tis_num
13537b4f1e6bSMatan Azrad  *   TIS number of TIS to query.
13547b4f1e6bSMatan Azrad  * @param[out] tis_td
13557b4f1e6bSMatan Azrad  *   Pointer to TIS transport domain variable, to be set by the routine.
13567b4f1e6bSMatan Azrad  *
13577b4f1e6bSMatan Azrad  * @return
13587b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
13597b4f1e6bSMatan Azrad  */
13607b4f1e6bSMatan Azrad int
1361e09d350eSOphir Munk mlx5_devx_cmd_qp_query_tis_td(void *qp, uint32_t tis_num,
13627b4f1e6bSMatan Azrad 			      uint32_t *tis_td)
13637b4f1e6bSMatan Azrad {
1364170572d8SOphir Munk #ifdef HAVE_IBV_FLOW_DV_SUPPORT
13657b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_tis_in)] = {0};
13667b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_tis_out)] = {0};
13677b4f1e6bSMatan Azrad 	int rc;
13687b4f1e6bSMatan Azrad 	void *tis_ctx;
13697b4f1e6bSMatan Azrad 
13707b4f1e6bSMatan Azrad 	MLX5_SET(query_tis_in, in, opcode, MLX5_CMD_OP_QUERY_TIS);
13717b4f1e6bSMatan Azrad 	MLX5_SET(query_tis_in, in, tisn, tis_num);
13727b4f1e6bSMatan Azrad 	rc = mlx5_glue->devx_qp_query(qp, in, sizeof(in), out, sizeof(out));
13737b4f1e6bSMatan Azrad 	if (rc) {
13747b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to query QP using DevX");
13757b4f1e6bSMatan Azrad 		return -rc;
13767b4f1e6bSMatan Azrad 	};
13777b4f1e6bSMatan Azrad 	tis_ctx = MLX5_ADDR_OF(query_tis_out, out, tis_context);
13787b4f1e6bSMatan Azrad 	*tis_td = MLX5_GET(tisc, tis_ctx, transport_domain);
13797b4f1e6bSMatan Azrad 	return 0;
1380170572d8SOphir Munk #else
1381170572d8SOphir Munk 	(void)qp;
1382170572d8SOphir Munk 	(void)tis_num;
1383170572d8SOphir Munk 	(void)tis_td;
1384170572d8SOphir Munk 	return -ENOTSUP;
1385170572d8SOphir Munk #endif
13867b4f1e6bSMatan Azrad }
13877b4f1e6bSMatan Azrad 
13887b4f1e6bSMatan Azrad /**
13897b4f1e6bSMatan Azrad  * Fill WQ data for DevX API command.
13907b4f1e6bSMatan Azrad  * Utility function for use when creating DevX objects containing a WQ.
13917b4f1e6bSMatan Azrad  *
13927b4f1e6bSMatan Azrad  * @param[in] wq_ctx
13937b4f1e6bSMatan Azrad  *   Pointer to WQ context to fill with data.
13947b4f1e6bSMatan Azrad  * @param [in] wq_attr
13957b4f1e6bSMatan Azrad  *   Pointer to WQ attributes structure to fill in WQ context.
13967b4f1e6bSMatan Azrad  */
13977b4f1e6bSMatan Azrad static void
13987b4f1e6bSMatan Azrad devx_cmd_fill_wq_data(void *wq_ctx, struct mlx5_devx_wq_attr *wq_attr)
13997b4f1e6bSMatan Azrad {
14007b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, wq_type, wq_attr->wq_type);
14017b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, wq_signature, wq_attr->wq_signature);
14027b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, end_padding_mode, wq_attr->end_padding_mode);
14037b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, cd_slave, wq_attr->cd_slave);
14047b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, hds_skip_first_sge, wq_attr->hds_skip_first_sge);
14057b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log2_hds_buf_size, wq_attr->log2_hds_buf_size);
14067b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, page_offset, wq_attr->page_offset);
14077b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, lwm, wq_attr->lwm);
14087b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, pd, wq_attr->pd);
14097b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, uar_page, wq_attr->uar_page);
14107b4f1e6bSMatan Azrad 	MLX5_SET64(wq, wq_ctx, dbr_addr, wq_attr->dbr_addr);
14117b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, hw_counter, wq_attr->hw_counter);
14127b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, sw_counter, wq_attr->sw_counter);
14137b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log_wq_stride, wq_attr->log_wq_stride);
1414f002358cSMichael Baum 	if (wq_attr->log_wq_pg_sz > MLX5_ADAPTER_PAGE_SHIFT)
1415f002358cSMichael Baum 		MLX5_SET(wq, wq_ctx, log_wq_pg_sz,
1416f002358cSMichael Baum 			 wq_attr->log_wq_pg_sz - MLX5_ADAPTER_PAGE_SHIFT);
14177b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log_wq_sz, wq_attr->log_wq_sz);
14187b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, dbr_umem_valid, wq_attr->dbr_umem_valid);
14197b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, wq_umem_valid, wq_attr->wq_umem_valid);
14207b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log_hairpin_num_packets,
14217b4f1e6bSMatan Azrad 		 wq_attr->log_hairpin_num_packets);
14227b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log_hairpin_data_sz, wq_attr->log_hairpin_data_sz);
14237b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, single_wqe_log_num_of_strides,
14247b4f1e6bSMatan Azrad 		 wq_attr->single_wqe_log_num_of_strides);
14257b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, two_byte_shift_en, wq_attr->two_byte_shift_en);
14267b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, single_stride_log_num_of_bytes,
14277b4f1e6bSMatan Azrad 		 wq_attr->single_stride_log_num_of_bytes);
14287b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, dbr_umem_id, wq_attr->dbr_umem_id);
14297b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, wq_umem_id, wq_attr->wq_umem_id);
14307b4f1e6bSMatan Azrad 	MLX5_SET64(wq, wq_ctx, wq_umem_offset, wq_attr->wq_umem_offset);
14317b4f1e6bSMatan Azrad }
14327b4f1e6bSMatan Azrad 
14337b4f1e6bSMatan Azrad /**
14347b4f1e6bSMatan Azrad  * Create RQ using DevX API.
14357b4f1e6bSMatan Azrad  *
14367b4f1e6bSMatan Azrad  * @param[in] ctx
1437e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
14387b4f1e6bSMatan Azrad  * @param [in] rq_attr
14397b4f1e6bSMatan Azrad  *   Pointer to create RQ attributes structure.
14407b4f1e6bSMatan Azrad  * @param [in] socket
14417b4f1e6bSMatan Azrad  *   CPU socket ID for allocations.
14427b4f1e6bSMatan Azrad  *
14437b4f1e6bSMatan Azrad  * @return
14447b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
14457b4f1e6bSMatan Azrad  */
14467b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1447e09d350eSOphir Munk mlx5_devx_cmd_create_rq(void *ctx,
14487b4f1e6bSMatan Azrad 			struct mlx5_devx_create_rq_attr *rq_attr,
14497b4f1e6bSMatan Azrad 			int socket)
14507b4f1e6bSMatan Azrad {
14517b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_rq_in)] = {0};
14527b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_rq_out)] = {0};
14537b4f1e6bSMatan Azrad 	void *rq_ctx, *wq_ctx;
14547b4f1e6bSMatan Azrad 	struct mlx5_devx_wq_attr *wq_attr;
14557b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *rq = NULL;
14567b4f1e6bSMatan Azrad 
145766914d19SSuanming Mou 	rq = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*rq), 0, socket);
14587b4f1e6bSMatan Azrad 	if (!rq) {
14597b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate RQ data");
14607b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
14617b4f1e6bSMatan Azrad 		return NULL;
14627b4f1e6bSMatan Azrad 	}
14637b4f1e6bSMatan Azrad 	MLX5_SET(create_rq_in, in, opcode, MLX5_CMD_OP_CREATE_RQ);
14647b4f1e6bSMatan Azrad 	rq_ctx = MLX5_ADDR_OF(create_rq_in, in, ctx);
14657b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, rlky, rq_attr->rlky);
14667b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, delay_drop_en, rq_attr->delay_drop_en);
14677b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, scatter_fcs, rq_attr->scatter_fcs);
14687b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, vsd, rq_attr->vsd);
14697b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, mem_rq_type, rq_attr->mem_rq_type);
14707b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, state, rq_attr->state);
14717b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, flush_in_error_en, rq_attr->flush_in_error_en);
14727b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, hairpin, rq_attr->hairpin);
1473f9fe5a5bSDariusz Sosnowski 	MLX5_SET(rqc, rq_ctx, hairpin_data_buffer_type, rq_attr->hairpin_data_buffer_type);
14747b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, user_index, rq_attr->user_index);
14757b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, cqn, rq_attr->cqn);
14767b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, counter_set_id, rq_attr->counter_set_id);
14777b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, rmpn, rq_attr->rmpn);
1478569ffbc9SViacheslav Ovsiienko 	MLX5_SET(sqc, rq_ctx, ts_format, rq_attr->ts_format);
14797b4f1e6bSMatan Azrad 	wq_ctx = MLX5_ADDR_OF(rqc, rq_ctx, wq);
14807b4f1e6bSMatan Azrad 	wq_attr = &rq_attr->wq_attr;
14817b4f1e6bSMatan Azrad 	devx_cmd_fill_wq_data(wq_ctx, wq_attr);
14827b4f1e6bSMatan Azrad 	rq->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
14837b4f1e6bSMatan Azrad 						  out, sizeof(out));
14847b4f1e6bSMatan Azrad 	if (!rq->obj) {
14852d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create RQ", NULL, 0);
148666914d19SSuanming Mou 		mlx5_free(rq);
14877b4f1e6bSMatan Azrad 		return NULL;
14887b4f1e6bSMatan Azrad 	}
14897b4f1e6bSMatan Azrad 	rq->id = MLX5_GET(create_rq_out, out, rqn);
14907b4f1e6bSMatan Azrad 	return rq;
14917b4f1e6bSMatan Azrad }
14927b4f1e6bSMatan Azrad 
14937b4f1e6bSMatan Azrad /**
14947b4f1e6bSMatan Azrad  * Modify RQ using DevX API.
14957b4f1e6bSMatan Azrad  *
14967b4f1e6bSMatan Azrad  * @param[in] rq
14977b4f1e6bSMatan Azrad  *   Pointer to RQ object structure.
14987b4f1e6bSMatan Azrad  * @param [in] rq_attr
14997b4f1e6bSMatan Azrad  *   Pointer to modify RQ attributes structure.
15007b4f1e6bSMatan Azrad  *
15017b4f1e6bSMatan Azrad  * @return
15027b4f1e6bSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
15037b4f1e6bSMatan Azrad  */
15047b4f1e6bSMatan Azrad int
15057b4f1e6bSMatan Azrad mlx5_devx_cmd_modify_rq(struct mlx5_devx_obj *rq,
15067b4f1e6bSMatan Azrad 			struct mlx5_devx_modify_rq_attr *rq_attr)
15077b4f1e6bSMatan Azrad {
15087b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(modify_rq_in)] = {0};
15097b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(modify_rq_out)] = {0};
15107b4f1e6bSMatan Azrad 	void *rq_ctx, *wq_ctx;
15117b4f1e6bSMatan Azrad 	int ret;
15127b4f1e6bSMatan Azrad 
15137b4f1e6bSMatan Azrad 	MLX5_SET(modify_rq_in, in, opcode, MLX5_CMD_OP_MODIFY_RQ);
15147b4f1e6bSMatan Azrad 	MLX5_SET(modify_rq_in, in, rq_state, rq_attr->rq_state);
15157b4f1e6bSMatan Azrad 	MLX5_SET(modify_rq_in, in, rqn, rq->id);
15167b4f1e6bSMatan Azrad 	MLX5_SET64(modify_rq_in, in, modify_bitmask, rq_attr->modify_bitmask);
15177b4f1e6bSMatan Azrad 	rq_ctx = MLX5_ADDR_OF(modify_rq_in, in, ctx);
15187b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, state, rq_attr->state);
15197b4f1e6bSMatan Azrad 	if (rq_attr->modify_bitmask &
15207b4f1e6bSMatan Azrad 			MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS)
15217b4f1e6bSMatan Azrad 		MLX5_SET(rqc, rq_ctx, scatter_fcs, rq_attr->scatter_fcs);
15227b4f1e6bSMatan Azrad 	if (rq_attr->modify_bitmask & MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD)
15237b4f1e6bSMatan Azrad 		MLX5_SET(rqc, rq_ctx, vsd, rq_attr->vsd);
15247b4f1e6bSMatan Azrad 	if (rq_attr->modify_bitmask &
15257b4f1e6bSMatan Azrad 			MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID)
15267b4f1e6bSMatan Azrad 		MLX5_SET(rqc, rq_ctx, counter_set_id, rq_attr->counter_set_id);
15277b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, hairpin_peer_sq, rq_attr->hairpin_peer_sq);
15287b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, hairpin_peer_vhca, rq_attr->hairpin_peer_vhca);
15297b4f1e6bSMatan Azrad 	if (rq_attr->modify_bitmask & MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_WQ_LWM) {
15307b4f1e6bSMatan Azrad 		wq_ctx = MLX5_ADDR_OF(rqc, rq_ctx, wq);
15317b4f1e6bSMatan Azrad 		MLX5_SET(wq, wq_ctx, lwm, rq_attr->lwm);
15327b4f1e6bSMatan Azrad 	}
15337b4f1e6bSMatan Azrad 	ret = mlx5_glue->devx_obj_modify(rq->obj, in, sizeof(in),
15347b4f1e6bSMatan Azrad 					 out, sizeof(out));
15357b4f1e6bSMatan Azrad 	if (ret) {
15367b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to modify RQ using DevX");
15377b4f1e6bSMatan Azrad 		rte_errno = errno;
15387b4f1e6bSMatan Azrad 		return -errno;
15397b4f1e6bSMatan Azrad 	}
15407b4f1e6bSMatan Azrad 	return ret;
15417b4f1e6bSMatan Azrad }
15427b4f1e6bSMatan Azrad 
15437b4f1e6bSMatan Azrad /**
1544ee160711SXueming Li  * Create RMP using DevX API.
1545ee160711SXueming Li  *
1546ee160711SXueming Li  * @param[in] ctx
1547ee160711SXueming Li  *   Context returned from mlx5 open_device() glue function.
1548ee160711SXueming Li  * @param [in] rmp_attr
1549ee160711SXueming Li  *   Pointer to create RMP attributes structure.
1550ee160711SXueming Li  * @param [in] socket
1551ee160711SXueming Li  *   CPU socket ID for allocations.
1552ee160711SXueming Li  *
1553ee160711SXueming Li  * @return
1554ee160711SXueming Li  *   The DevX object created, NULL otherwise and rte_errno is set.
1555ee160711SXueming Li  */
1556ee160711SXueming Li struct mlx5_devx_obj *
1557ee160711SXueming Li mlx5_devx_cmd_create_rmp(void *ctx,
1558ee160711SXueming Li 			 struct mlx5_devx_create_rmp_attr *rmp_attr,
1559ee160711SXueming Li 			 int socket)
1560ee160711SXueming Li {
1561ee160711SXueming Li 	uint32_t in[MLX5_ST_SZ_DW(create_rmp_in)] = {0};
1562ee160711SXueming Li 	uint32_t out[MLX5_ST_SZ_DW(create_rmp_out)] = {0};
1563ee160711SXueming Li 	void *rmp_ctx, *wq_ctx;
1564ee160711SXueming Li 	struct mlx5_devx_wq_attr *wq_attr;
1565ee160711SXueming Li 	struct mlx5_devx_obj *rmp = NULL;
1566ee160711SXueming Li 
1567ee160711SXueming Li 	rmp = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*rmp), 0, socket);
1568ee160711SXueming Li 	if (!rmp) {
1569ee160711SXueming Li 		DRV_LOG(ERR, "Failed to allocate RMP data");
1570ee160711SXueming Li 		rte_errno = ENOMEM;
1571ee160711SXueming Li 		return NULL;
1572ee160711SXueming Li 	}
1573ee160711SXueming Li 	MLX5_SET(create_rmp_in, in, opcode, MLX5_CMD_OP_CREATE_RMP);
1574ee160711SXueming Li 	rmp_ctx = MLX5_ADDR_OF(create_rmp_in, in, ctx);
1575ee160711SXueming Li 	MLX5_SET(rmpc, rmp_ctx, state, rmp_attr->state);
1576ee160711SXueming Li 	MLX5_SET(rmpc, rmp_ctx, basic_cyclic_rcv_wqe,
1577ee160711SXueming Li 		 rmp_attr->basic_cyclic_rcv_wqe);
1578ee160711SXueming Li 	wq_ctx = MLX5_ADDR_OF(rmpc, rmp_ctx, wq);
1579ee160711SXueming Li 	wq_attr = &rmp_attr->wq_attr;
1580ee160711SXueming Li 	devx_cmd_fill_wq_data(wq_ctx, wq_attr);
1581ee160711SXueming Li 	rmp->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
1582ee160711SXueming Li 					      sizeof(out));
1583ee160711SXueming Li 	if (!rmp->obj) {
15842d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create RMP", NULL, 0);
1585ee160711SXueming Li 		mlx5_free(rmp);
1586ee160711SXueming Li 		return NULL;
1587ee160711SXueming Li 	}
1588ee160711SXueming Li 	rmp->id = MLX5_GET(create_rmp_out, out, rmpn);
1589ee160711SXueming Li 	return rmp;
1590ee160711SXueming Li }
1591ee160711SXueming Li 
1592ee160711SXueming Li /*
15937b4f1e6bSMatan Azrad  * Create TIR using DevX API.
15947b4f1e6bSMatan Azrad  *
15957b4f1e6bSMatan Azrad  * @param[in] ctx
1596e09d350eSOphir Munk  *  Context returned from mlx5 open_device() glue function.
15977b4f1e6bSMatan Azrad  * @param [in] tir_attr
15987b4f1e6bSMatan Azrad  *   Pointer to TIR attributes structure.
15997b4f1e6bSMatan Azrad  *
16007b4f1e6bSMatan Azrad  * @return
16017b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
16027b4f1e6bSMatan Azrad  */
16037b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1604e09d350eSOphir Munk mlx5_devx_cmd_create_tir(void *ctx,
16057b4f1e6bSMatan Azrad 			 struct mlx5_devx_tir_attr *tir_attr)
16067b4f1e6bSMatan Azrad {
16077b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_tir_in)] = {0};
16087b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_tir_out)] = {0};
1609a4e6ea97SDekel Peled 	void *tir_ctx, *outer, *inner, *rss_key;
16107b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *tir = NULL;
16117b4f1e6bSMatan Azrad 
161266914d19SSuanming Mou 	tir = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*tir), 0, SOCKET_ID_ANY);
16137b4f1e6bSMatan Azrad 	if (!tir) {
16147b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate TIR data");
16157b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
16167b4f1e6bSMatan Azrad 		return NULL;
16177b4f1e6bSMatan Azrad 	}
16187b4f1e6bSMatan Azrad 	MLX5_SET(create_tir_in, in, opcode, MLX5_CMD_OP_CREATE_TIR);
16197b4f1e6bSMatan Azrad 	tir_ctx = MLX5_ADDR_OF(create_tir_in, in, ctx);
16207b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, disp_type, tir_attr->disp_type);
16217b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, lro_timeout_period_usecs,
16227b4f1e6bSMatan Azrad 		 tir_attr->lro_timeout_period_usecs);
16237b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, lro_enable_mask, tir_attr->lro_enable_mask);
16247b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, lro_max_msg_sz, tir_attr->lro_max_msg_sz);
16257b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, inline_rqn, tir_attr->inline_rqn);
16267b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, rx_hash_symmetric, tir_attr->rx_hash_symmetric);
16277b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, tunneled_offload_en,
16287b4f1e6bSMatan Azrad 		 tir_attr->tunneled_offload_en);
16297b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, indirect_table, tir_attr->indirect_table);
16307b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, rx_hash_fn, tir_attr->rx_hash_fn);
16317b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, self_lb_block, tir_attr->self_lb_block);
16327b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, transport_domain, tir_attr->transport_domain);
1633a4e6ea97SDekel Peled 	rss_key = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_toeplitz_key);
1634a4e6ea97SDekel Peled 	memcpy(rss_key, tir_attr->rx_hash_toeplitz_key, MLX5_RSS_HASH_KEY_LEN);
16357b4f1e6bSMatan Azrad 	outer = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_field_selector_outer);
16367b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, outer, l3_prot_type,
16377b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_outer.l3_prot_type);
16387b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, outer, l4_prot_type,
16397b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_outer.l4_prot_type);
16407b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, outer, selected_fields,
16417b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_outer.selected_fields);
16427b4f1e6bSMatan Azrad 	inner = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_field_selector_inner);
16437b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, inner, l3_prot_type,
16447b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_inner.l3_prot_type);
16457b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, inner, l4_prot_type,
16467b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_inner.l4_prot_type);
16477b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, inner, selected_fields,
16487b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_inner.selected_fields);
16497b4f1e6bSMatan Azrad 	tir->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
16507b4f1e6bSMatan Azrad 						   out, sizeof(out));
16517b4f1e6bSMatan Azrad 	if (!tir->obj) {
16522d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create TIR", NULL, 0);
165366914d19SSuanming Mou 		mlx5_free(tir);
16547b4f1e6bSMatan Azrad 		return NULL;
16557b4f1e6bSMatan Azrad 	}
16567b4f1e6bSMatan Azrad 	tir->id = MLX5_GET(create_tir_out, out, tirn);
16577b4f1e6bSMatan Azrad 	return tir;
16587b4f1e6bSMatan Azrad }
16597b4f1e6bSMatan Azrad 
16607b4f1e6bSMatan Azrad /**
1661847d9789SAndrey Vesnovaty  * Modify TIR using DevX API.
1662847d9789SAndrey Vesnovaty  *
1663847d9789SAndrey Vesnovaty  * @param[in] tir
1664847d9789SAndrey Vesnovaty  *   Pointer to TIR DevX object structure.
1665847d9789SAndrey Vesnovaty  * @param [in] modify_tir_attr
1666847d9789SAndrey Vesnovaty  *   Pointer to TIR modification attributes structure.
1667847d9789SAndrey Vesnovaty  *
1668847d9789SAndrey Vesnovaty  * @return
1669847d9789SAndrey Vesnovaty  *   0 on success, a negative errno value otherwise and rte_errno is set.
1670847d9789SAndrey Vesnovaty  */
1671847d9789SAndrey Vesnovaty int
1672847d9789SAndrey Vesnovaty mlx5_devx_cmd_modify_tir(struct mlx5_devx_obj *tir,
1673847d9789SAndrey Vesnovaty 			 struct mlx5_devx_modify_tir_attr *modify_tir_attr)
1674847d9789SAndrey Vesnovaty {
1675847d9789SAndrey Vesnovaty 	struct mlx5_devx_tir_attr *tir_attr = &modify_tir_attr->tir;
1676847d9789SAndrey Vesnovaty 	uint32_t in[MLX5_ST_SZ_DW(modify_tir_in)] = {0};
1677847d9789SAndrey Vesnovaty 	uint32_t out[MLX5_ST_SZ_DW(modify_tir_out)] = {0};
1678847d9789SAndrey Vesnovaty 	void *tir_ctx;
1679847d9789SAndrey Vesnovaty 	int ret;
1680847d9789SAndrey Vesnovaty 
1681847d9789SAndrey Vesnovaty 	MLX5_SET(modify_tir_in, in, opcode, MLX5_CMD_OP_MODIFY_TIR);
1682847d9789SAndrey Vesnovaty 	MLX5_SET(modify_tir_in, in, tirn, modify_tir_attr->tirn);
1683847d9789SAndrey Vesnovaty 	MLX5_SET64(modify_tir_in, in, modify_bitmask,
1684847d9789SAndrey Vesnovaty 		   modify_tir_attr->modify_bitmask);
1685847d9789SAndrey Vesnovaty 	tir_ctx = MLX5_ADDR_OF(modify_rq_in, in, ctx);
1686847d9789SAndrey Vesnovaty 	if (modify_tir_attr->modify_bitmask &
1687847d9789SAndrey Vesnovaty 			MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_LRO) {
1688847d9789SAndrey Vesnovaty 		MLX5_SET(tirc, tir_ctx, lro_timeout_period_usecs,
1689847d9789SAndrey Vesnovaty 			 tir_attr->lro_timeout_period_usecs);
1690847d9789SAndrey Vesnovaty 		MLX5_SET(tirc, tir_ctx, lro_enable_mask,
1691847d9789SAndrey Vesnovaty 			 tir_attr->lro_enable_mask);
1692847d9789SAndrey Vesnovaty 		MLX5_SET(tirc, tir_ctx, lro_max_msg_sz,
1693847d9789SAndrey Vesnovaty 			 tir_attr->lro_max_msg_sz);
1694847d9789SAndrey Vesnovaty 	}
1695847d9789SAndrey Vesnovaty 	if (modify_tir_attr->modify_bitmask &
1696847d9789SAndrey Vesnovaty 			MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_INDIRECT_TABLE)
1697847d9789SAndrey Vesnovaty 		MLX5_SET(tirc, tir_ctx, indirect_table,
1698847d9789SAndrey Vesnovaty 			 tir_attr->indirect_table);
1699847d9789SAndrey Vesnovaty 	if (modify_tir_attr->modify_bitmask &
1700847d9789SAndrey Vesnovaty 			MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_HASH) {
1701847d9789SAndrey Vesnovaty 		int i;
1702847d9789SAndrey Vesnovaty 		void *outer, *inner;
1703847d9789SAndrey Vesnovaty 
1704847d9789SAndrey Vesnovaty 		MLX5_SET(tirc, tir_ctx, rx_hash_symmetric,
1705847d9789SAndrey Vesnovaty 			 tir_attr->rx_hash_symmetric);
1706847d9789SAndrey Vesnovaty 		MLX5_SET(tirc, tir_ctx, rx_hash_fn, tir_attr->rx_hash_fn);
1707847d9789SAndrey Vesnovaty 		for (i = 0; i < 10; i++) {
1708847d9789SAndrey Vesnovaty 			MLX5_SET(tirc, tir_ctx, rx_hash_toeplitz_key[i],
1709847d9789SAndrey Vesnovaty 				 tir_attr->rx_hash_toeplitz_key[i]);
1710847d9789SAndrey Vesnovaty 		}
1711847d9789SAndrey Vesnovaty 		outer = MLX5_ADDR_OF(tirc, tir_ctx,
1712847d9789SAndrey Vesnovaty 				     rx_hash_field_selector_outer);
1713847d9789SAndrey Vesnovaty 		MLX5_SET(rx_hash_field_select, outer, l3_prot_type,
1714847d9789SAndrey Vesnovaty 			 tir_attr->rx_hash_field_selector_outer.l3_prot_type);
1715847d9789SAndrey Vesnovaty 		MLX5_SET(rx_hash_field_select, outer, l4_prot_type,
1716847d9789SAndrey Vesnovaty 			 tir_attr->rx_hash_field_selector_outer.l4_prot_type);
1717847d9789SAndrey Vesnovaty 		MLX5_SET
1718847d9789SAndrey Vesnovaty 		(rx_hash_field_select, outer, selected_fields,
1719847d9789SAndrey Vesnovaty 		 tir_attr->rx_hash_field_selector_outer.selected_fields);
1720847d9789SAndrey Vesnovaty 		inner = MLX5_ADDR_OF(tirc, tir_ctx,
1721847d9789SAndrey Vesnovaty 				     rx_hash_field_selector_inner);
1722847d9789SAndrey Vesnovaty 		MLX5_SET(rx_hash_field_select, inner, l3_prot_type,
1723847d9789SAndrey Vesnovaty 			 tir_attr->rx_hash_field_selector_inner.l3_prot_type);
1724847d9789SAndrey Vesnovaty 		MLX5_SET(rx_hash_field_select, inner, l4_prot_type,
1725847d9789SAndrey Vesnovaty 			 tir_attr->rx_hash_field_selector_inner.l4_prot_type);
1726847d9789SAndrey Vesnovaty 		MLX5_SET
1727847d9789SAndrey Vesnovaty 		(rx_hash_field_select, inner, selected_fields,
1728847d9789SAndrey Vesnovaty 		 tir_attr->rx_hash_field_selector_inner.selected_fields);
1729847d9789SAndrey Vesnovaty 	}
1730847d9789SAndrey Vesnovaty 	if (modify_tir_attr->modify_bitmask &
1731847d9789SAndrey Vesnovaty 	    MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_SELF_LB_EN) {
1732847d9789SAndrey Vesnovaty 		MLX5_SET(tirc, tir_ctx, self_lb_block, tir_attr->self_lb_block);
1733847d9789SAndrey Vesnovaty 	}
1734847d9789SAndrey Vesnovaty 	ret = mlx5_glue->devx_obj_modify(tir->obj, in, sizeof(in),
1735847d9789SAndrey Vesnovaty 					 out, sizeof(out));
1736847d9789SAndrey Vesnovaty 	if (ret) {
1737847d9789SAndrey Vesnovaty 		DRV_LOG(ERR, "Failed to modify TIR using DevX");
1738847d9789SAndrey Vesnovaty 		rte_errno = errno;
1739847d9789SAndrey Vesnovaty 		return -errno;
1740847d9789SAndrey Vesnovaty 	}
1741847d9789SAndrey Vesnovaty 	return ret;
1742847d9789SAndrey Vesnovaty }
1743847d9789SAndrey Vesnovaty 
1744847d9789SAndrey Vesnovaty /**
17457b4f1e6bSMatan Azrad  * Create RQT using DevX API.
17467b4f1e6bSMatan Azrad  *
17477b4f1e6bSMatan Azrad  * @param[in] ctx
1748e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
17497b4f1e6bSMatan Azrad  * @param [in] rqt_attr
17507b4f1e6bSMatan Azrad  *   Pointer to RQT attributes structure.
17517b4f1e6bSMatan Azrad  *
17527b4f1e6bSMatan Azrad  * @return
17537b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
17547b4f1e6bSMatan Azrad  */
17557b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1756e09d350eSOphir Munk mlx5_devx_cmd_create_rqt(void *ctx,
17577b4f1e6bSMatan Azrad 			 struct mlx5_devx_rqt_attr *rqt_attr)
17587b4f1e6bSMatan Azrad {
17597b4f1e6bSMatan Azrad 	uint32_t *in = NULL;
17607b4f1e6bSMatan Azrad 	uint32_t inlen = MLX5_ST_SZ_BYTES(create_rqt_in) +
17617b4f1e6bSMatan Azrad 			 rqt_attr->rqt_actual_size * sizeof(uint32_t);
17627b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_rqt_out)] = {0};
17637b4f1e6bSMatan Azrad 	void *rqt_ctx;
17647b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *rqt = NULL;
17657b4f1e6bSMatan Azrad 	int i;
17667b4f1e6bSMatan Azrad 
176766914d19SSuanming Mou 	in = mlx5_malloc(MLX5_MEM_ZERO, inlen, 0, SOCKET_ID_ANY);
17687b4f1e6bSMatan Azrad 	if (!in) {
17697b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate RQT IN data");
17707b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
17717b4f1e6bSMatan Azrad 		return NULL;
17727b4f1e6bSMatan Azrad 	}
177366914d19SSuanming Mou 	rqt = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*rqt), 0, SOCKET_ID_ANY);
17747b4f1e6bSMatan Azrad 	if (!rqt) {
17757b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate RQT data");
17767b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
177766914d19SSuanming Mou 		mlx5_free(in);
17787b4f1e6bSMatan Azrad 		return NULL;
17797b4f1e6bSMatan Azrad 	}
17807b4f1e6bSMatan Azrad 	MLX5_SET(create_rqt_in, in, opcode, MLX5_CMD_OP_CREATE_RQT);
17817b4f1e6bSMatan Azrad 	rqt_ctx = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);
17820eb60e67SMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, list_q_type, rqt_attr->rq_type);
17837b4f1e6bSMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, rqt_max_size, rqt_attr->rqt_max_size);
17847b4f1e6bSMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, rqt_actual_size, rqt_attr->rqt_actual_size);
17857b4f1e6bSMatan Azrad 	for (i = 0; i < rqt_attr->rqt_actual_size; i++)
17867b4f1e6bSMatan Azrad 		MLX5_SET(rqtc, rqt_ctx, rq_num[i], rqt_attr->rq_list[i]);
17877b4f1e6bSMatan Azrad 	rqt->obj = mlx5_glue->devx_obj_create(ctx, in, inlen, out, sizeof(out));
178866914d19SSuanming Mou 	mlx5_free(in);
17897b4f1e6bSMatan Azrad 	if (!rqt->obj) {
17902d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create RQT", NULL, 0);
179166914d19SSuanming Mou 		mlx5_free(rqt);
17927b4f1e6bSMatan Azrad 		return NULL;
17937b4f1e6bSMatan Azrad 	}
17947b4f1e6bSMatan Azrad 	rqt->id = MLX5_GET(create_rqt_out, out, rqtn);
17957b4f1e6bSMatan Azrad 	return rqt;
17967b4f1e6bSMatan Azrad }
17977b4f1e6bSMatan Azrad 
17987b4f1e6bSMatan Azrad /**
1799e1da60a8SMatan Azrad  * Modify RQT using DevX API.
1800e1da60a8SMatan Azrad  *
1801e1da60a8SMatan Azrad  * @param[in] rqt
1802e1da60a8SMatan Azrad  *   Pointer to RQT DevX object structure.
1803e1da60a8SMatan Azrad  * @param [in] rqt_attr
1804e1da60a8SMatan Azrad  *   Pointer to RQT attributes structure.
1805e1da60a8SMatan Azrad  *
1806e1da60a8SMatan Azrad  * @return
1807e1da60a8SMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
1808e1da60a8SMatan Azrad  */
1809e1da60a8SMatan Azrad int
1810e1da60a8SMatan Azrad mlx5_devx_cmd_modify_rqt(struct mlx5_devx_obj *rqt,
1811e1da60a8SMatan Azrad 			 struct mlx5_devx_rqt_attr *rqt_attr)
1812e1da60a8SMatan Azrad {
1813e1da60a8SMatan Azrad 	uint32_t inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) +
1814e1da60a8SMatan Azrad 			 rqt_attr->rqt_actual_size * sizeof(uint32_t);
1815e1da60a8SMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(modify_rqt_out)] = {0};
181666914d19SSuanming Mou 	uint32_t *in = mlx5_malloc(MLX5_MEM_ZERO, inlen, 0, SOCKET_ID_ANY);
1817e1da60a8SMatan Azrad 	void *rqt_ctx;
1818e1da60a8SMatan Azrad 	int i;
1819e1da60a8SMatan Azrad 	int ret;
1820e1da60a8SMatan Azrad 
1821e1da60a8SMatan Azrad 	if (!in) {
1822e1da60a8SMatan Azrad 		DRV_LOG(ERR, "Failed to allocate RQT modify IN data.");
1823e1da60a8SMatan Azrad 		rte_errno = ENOMEM;
1824e1da60a8SMatan Azrad 		return -ENOMEM;
1825e1da60a8SMatan Azrad 	}
1826e1da60a8SMatan Azrad 	MLX5_SET(modify_rqt_in, in, opcode, MLX5_CMD_OP_MODIFY_RQT);
1827e1da60a8SMatan Azrad 	MLX5_SET(modify_rqt_in, in, rqtn, rqt->id);
1828e1da60a8SMatan Azrad 	MLX5_SET64(modify_rqt_in, in, modify_bitmask, 0x1);
1829e1da60a8SMatan Azrad 	rqt_ctx = MLX5_ADDR_OF(modify_rqt_in, in, rqt_context);
1830e1da60a8SMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, list_q_type, rqt_attr->rq_type);
1831e1da60a8SMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, rqt_max_size, rqt_attr->rqt_max_size);
1832e1da60a8SMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, rqt_actual_size, rqt_attr->rqt_actual_size);
1833e1da60a8SMatan Azrad 	for (i = 0; i < rqt_attr->rqt_actual_size; i++)
1834e1da60a8SMatan Azrad 		MLX5_SET(rqtc, rqt_ctx, rq_num[i], rqt_attr->rq_list[i]);
1835e1da60a8SMatan Azrad 	ret = mlx5_glue->devx_obj_modify(rqt->obj, in, inlen, out, sizeof(out));
183666914d19SSuanming Mou 	mlx5_free(in);
1837e1da60a8SMatan Azrad 	if (ret) {
1838e1da60a8SMatan Azrad 		DRV_LOG(ERR, "Failed to modify RQT using DevX.");
1839e1da60a8SMatan Azrad 		rte_errno = errno;
1840e1da60a8SMatan Azrad 		return -rte_errno;
1841e1da60a8SMatan Azrad 	}
1842e1da60a8SMatan Azrad 	return ret;
1843e1da60a8SMatan Azrad }
1844e1da60a8SMatan Azrad 
1845e1da60a8SMatan Azrad /**
18467b4f1e6bSMatan Azrad  * Create SQ using DevX API.
18477b4f1e6bSMatan Azrad  *
18487b4f1e6bSMatan Azrad  * @param[in] ctx
1849e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
18507b4f1e6bSMatan Azrad  * @param [in] sq_attr
18517b4f1e6bSMatan Azrad  *   Pointer to SQ attributes structure.
18527b4f1e6bSMatan Azrad  * @param [in] socket
18537b4f1e6bSMatan Azrad  *   CPU socket ID for allocations.
18547b4f1e6bSMatan Azrad  *
18557b4f1e6bSMatan Azrad  * @return
18567b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
18577b4f1e6bSMatan Azrad  **/
18587b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1859e09d350eSOphir Munk mlx5_devx_cmd_create_sq(void *ctx,
18607b4f1e6bSMatan Azrad 			struct mlx5_devx_create_sq_attr *sq_attr)
18617b4f1e6bSMatan Azrad {
18627b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_sq_in)] = {0};
18637b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_sq_out)] = {0};
18647b4f1e6bSMatan Azrad 	void *sq_ctx;
18657b4f1e6bSMatan Azrad 	void *wq_ctx;
18667b4f1e6bSMatan Azrad 	struct mlx5_devx_wq_attr *wq_attr;
18677b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *sq = NULL;
18687b4f1e6bSMatan Azrad 
186966914d19SSuanming Mou 	sq = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*sq), 0, SOCKET_ID_ANY);
18707b4f1e6bSMatan Azrad 	if (!sq) {
18717b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate SQ data");
18727b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
18737b4f1e6bSMatan Azrad 		return NULL;
18747b4f1e6bSMatan Azrad 	}
18757b4f1e6bSMatan Azrad 	MLX5_SET(create_sq_in, in, opcode, MLX5_CMD_OP_CREATE_SQ);
18767b4f1e6bSMatan Azrad 	sq_ctx = MLX5_ADDR_OF(create_sq_in, in, ctx);
18777b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, rlky, sq_attr->rlky);
18787b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, cd_master, sq_attr->cd_master);
18797b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, fre, sq_attr->fre);
18807b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, flush_in_error_en, sq_attr->flush_in_error_en);
18817b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, allow_multi_pkt_send_wqe,
18821912d158STal Shnaiderman 		 sq_attr->allow_multi_pkt_send_wqe);
18837b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, min_wqe_inline_mode,
18847b4f1e6bSMatan Azrad 		 sq_attr->min_wqe_inline_mode);
18857b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, state, sq_attr->state);
18867b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, reg_umr, sq_attr->reg_umr);
18877b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, allow_swp, sq_attr->allow_swp);
18887b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, hairpin, sq_attr->hairpin);
188979a7e409SViacheslav Ovsiienko 	MLX5_SET(sqc, sq_ctx, non_wire, sq_attr->non_wire);
189079a7e409SViacheslav Ovsiienko 	MLX5_SET(sqc, sq_ctx, static_sq_wq, sq_attr->static_sq_wq);
1891e58c372dSDariusz Sosnowski 	MLX5_SET(sqc, sq_ctx, hairpin_wq_buffer_type, sq_attr->hairpin_wq_buffer_type);
18927b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, user_index, sq_attr->user_index);
18937b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, cqn, sq_attr->cqn);
18947b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, packet_pacing_rate_limit_index,
18957b4f1e6bSMatan Azrad 		 sq_attr->packet_pacing_rate_limit_index);
18967b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, tis_lst_sz, sq_attr->tis_lst_sz);
18977b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, tis_num_0, sq_attr->tis_num);
1898569ffbc9SViacheslav Ovsiienko 	MLX5_SET(sqc, sq_ctx, ts_format, sq_attr->ts_format);
18997b4f1e6bSMatan Azrad 	wq_ctx = MLX5_ADDR_OF(sqc, sq_ctx, wq);
19007b4f1e6bSMatan Azrad 	wq_attr = &sq_attr->wq_attr;
19017b4f1e6bSMatan Azrad 	devx_cmd_fill_wq_data(wq_ctx, wq_attr);
19027b4f1e6bSMatan Azrad 	sq->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
19037b4f1e6bSMatan Azrad 					     out, sizeof(out));
19047b4f1e6bSMatan Azrad 	if (!sq->obj) {
19052d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create SQ", NULL, 0);
190666914d19SSuanming Mou 		mlx5_free(sq);
19077b4f1e6bSMatan Azrad 		return NULL;
19087b4f1e6bSMatan Azrad 	}
19097b4f1e6bSMatan Azrad 	sq->id = MLX5_GET(create_sq_out, out, sqn);
19107b4f1e6bSMatan Azrad 	return sq;
19117b4f1e6bSMatan Azrad }
19127b4f1e6bSMatan Azrad 
19137b4f1e6bSMatan Azrad /**
19147b4f1e6bSMatan Azrad  * Modify SQ using DevX API.
19157b4f1e6bSMatan Azrad  *
19167b4f1e6bSMatan Azrad  * @param[in] sq
19177b4f1e6bSMatan Azrad  *   Pointer to SQ object structure.
19187b4f1e6bSMatan Azrad  * @param [in] sq_attr
19197b4f1e6bSMatan Azrad  *   Pointer to SQ attributes structure.
19207b4f1e6bSMatan Azrad  *
19217b4f1e6bSMatan Azrad  * @return
19227b4f1e6bSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
19237b4f1e6bSMatan Azrad  */
19247b4f1e6bSMatan Azrad int
19257b4f1e6bSMatan Azrad mlx5_devx_cmd_modify_sq(struct mlx5_devx_obj *sq,
19267b4f1e6bSMatan Azrad 			struct mlx5_devx_modify_sq_attr *sq_attr)
19277b4f1e6bSMatan Azrad {
19287b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(modify_sq_in)] = {0};
19297b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(modify_sq_out)] = {0};
19307b4f1e6bSMatan Azrad 	void *sq_ctx;
19317b4f1e6bSMatan Azrad 	int ret;
19327b4f1e6bSMatan Azrad 
19337b4f1e6bSMatan Azrad 	MLX5_SET(modify_sq_in, in, opcode, MLX5_CMD_OP_MODIFY_SQ);
19347b4f1e6bSMatan Azrad 	MLX5_SET(modify_sq_in, in, sq_state, sq_attr->sq_state);
19357b4f1e6bSMatan Azrad 	MLX5_SET(modify_sq_in, in, sqn, sq->id);
19367b4f1e6bSMatan Azrad 	sq_ctx = MLX5_ADDR_OF(modify_sq_in, in, ctx);
19377b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, state, sq_attr->state);
19387b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, hairpin_peer_rq, sq_attr->hairpin_peer_rq);
19397b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, hairpin_peer_vhca, sq_attr->hairpin_peer_vhca);
19407b4f1e6bSMatan Azrad 	ret = mlx5_glue->devx_obj_modify(sq->obj, in, sizeof(in),
19417b4f1e6bSMatan Azrad 					 out, sizeof(out));
19427b4f1e6bSMatan Azrad 	if (ret) {
19437b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to modify SQ using DevX");
19447b4f1e6bSMatan Azrad 		rte_errno = errno;
194538119ebeSBing Zhao 		return -rte_errno;
19467b4f1e6bSMatan Azrad 	}
19477b4f1e6bSMatan Azrad 	return ret;
19487b4f1e6bSMatan Azrad }
19497b4f1e6bSMatan Azrad 
19507b4f1e6bSMatan Azrad /**
19517b4f1e6bSMatan Azrad  * Create TIS using DevX API.
19527b4f1e6bSMatan Azrad  *
19537b4f1e6bSMatan Azrad  * @param[in] ctx
1954e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
19557b4f1e6bSMatan Azrad  * @param [in] tis_attr
19567b4f1e6bSMatan Azrad  *   Pointer to TIS attributes structure.
19577b4f1e6bSMatan Azrad  *
19587b4f1e6bSMatan Azrad  * @return
19597b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
19607b4f1e6bSMatan Azrad  */
19617b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1962e09d350eSOphir Munk mlx5_devx_cmd_create_tis(void *ctx,
19637b4f1e6bSMatan Azrad 			 struct mlx5_devx_tis_attr *tis_attr)
19647b4f1e6bSMatan Azrad {
19657b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
19667b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_tis_out)] = {0};
19677b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *tis = NULL;
19687b4f1e6bSMatan Azrad 	void *tis_ctx;
19697b4f1e6bSMatan Azrad 
197066914d19SSuanming Mou 	tis = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*tis), 0, SOCKET_ID_ANY);
19717b4f1e6bSMatan Azrad 	if (!tis) {
19727b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate TIS object");
19737b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
19747b4f1e6bSMatan Azrad 		return NULL;
19757b4f1e6bSMatan Azrad 	}
19767b4f1e6bSMatan Azrad 	MLX5_SET(create_tis_in, in, opcode, MLX5_CMD_OP_CREATE_TIS);
19777b4f1e6bSMatan Azrad 	tis_ctx = MLX5_ADDR_OF(create_tis_in, in, ctx);
19787b4f1e6bSMatan Azrad 	MLX5_SET(tisc, tis_ctx, strict_lag_tx_port_affinity,
19797b4f1e6bSMatan Azrad 		 tis_attr->strict_lag_tx_port_affinity);
19801cbdad1bSXueming Li 	MLX5_SET(tisc, tis_ctx, lag_tx_port_affinity,
19811cbdad1bSXueming Li 		 tis_attr->lag_tx_port_affinity);
19827b4f1e6bSMatan Azrad 	MLX5_SET(tisc, tis_ctx, prio, tis_attr->prio);
19837b4f1e6bSMatan Azrad 	MLX5_SET(tisc, tis_ctx, transport_domain,
19847b4f1e6bSMatan Azrad 		 tis_attr->transport_domain);
19857b4f1e6bSMatan Azrad 	tis->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
19867b4f1e6bSMatan Azrad 					      out, sizeof(out));
19877b4f1e6bSMatan Azrad 	if (!tis->obj) {
19882d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create TIS", NULL, 0);
198966914d19SSuanming Mou 		mlx5_free(tis);
19907b4f1e6bSMatan Azrad 		return NULL;
19917b4f1e6bSMatan Azrad 	}
19927b4f1e6bSMatan Azrad 	tis->id = MLX5_GET(create_tis_out, out, tisn);
19937b4f1e6bSMatan Azrad 	return tis;
19947b4f1e6bSMatan Azrad }
19957b4f1e6bSMatan Azrad 
19967b4f1e6bSMatan Azrad /**
19977b4f1e6bSMatan Azrad  * Create transport domain using DevX API.
19987b4f1e6bSMatan Azrad  *
19997b4f1e6bSMatan Azrad  * @param[in] ctx
2000e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
20017b4f1e6bSMatan Azrad  * @return
20027b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
20037b4f1e6bSMatan Azrad  */
20047b4f1e6bSMatan Azrad struct mlx5_devx_obj *
2005e09d350eSOphir Munk mlx5_devx_cmd_create_td(void *ctx)
20067b4f1e6bSMatan Azrad {
20077b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(alloc_transport_domain_in)] = {0};
20087b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(alloc_transport_domain_out)] = {0};
20097b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *td = NULL;
20107b4f1e6bSMatan Azrad 
201166914d19SSuanming Mou 	td = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*td), 0, SOCKET_ID_ANY);
20127b4f1e6bSMatan Azrad 	if (!td) {
20137b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate TD object");
20147b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
20157b4f1e6bSMatan Azrad 		return NULL;
20167b4f1e6bSMatan Azrad 	}
20177b4f1e6bSMatan Azrad 	MLX5_SET(alloc_transport_domain_in, in, opcode,
20187b4f1e6bSMatan Azrad 		 MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN);
20197b4f1e6bSMatan Azrad 	td->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
20207b4f1e6bSMatan Azrad 					     out, sizeof(out));
20217b4f1e6bSMatan Azrad 	if (!td->obj) {
20222d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create TIS", NULL, 0);
202366914d19SSuanming Mou 		mlx5_free(td);
20247b4f1e6bSMatan Azrad 		return NULL;
20257b4f1e6bSMatan Azrad 	}
20267b4f1e6bSMatan Azrad 	td->id = MLX5_GET(alloc_transport_domain_out, out,
20277b4f1e6bSMatan Azrad 			   transport_domain);
20287b4f1e6bSMatan Azrad 	return td;
20297b4f1e6bSMatan Azrad }
20307b4f1e6bSMatan Azrad 
20317b4f1e6bSMatan Azrad /**
20327b4f1e6bSMatan Azrad  * Dump all flows to file.
20337b4f1e6bSMatan Azrad  *
20347b4f1e6bSMatan Azrad  * @param[in] fdb_domain
20357b4f1e6bSMatan Azrad  *   FDB domain.
20367b4f1e6bSMatan Azrad  * @param[in] rx_domain
20377b4f1e6bSMatan Azrad  *   RX domain.
20387b4f1e6bSMatan Azrad  * @param[in] tx_domain
20397b4f1e6bSMatan Azrad  *   TX domain.
20407b4f1e6bSMatan Azrad  * @param[out] file
20417b4f1e6bSMatan Azrad  *   Pointer to file stream.
20427b4f1e6bSMatan Azrad  *
20437b4f1e6bSMatan Azrad  * @return
20447be78d02SJosh Soref  *   0 on success, a negative value otherwise.
20457b4f1e6bSMatan Azrad  */
20467b4f1e6bSMatan Azrad int
20477b4f1e6bSMatan Azrad mlx5_devx_cmd_flow_dump(void *fdb_domain __rte_unused,
20487b4f1e6bSMatan Azrad 			void *rx_domain __rte_unused,
20497b4f1e6bSMatan Azrad 			void *tx_domain __rte_unused, FILE *file __rte_unused)
20507b4f1e6bSMatan Azrad {
20517b4f1e6bSMatan Azrad 	int ret = 0;
20527b4f1e6bSMatan Azrad 
20537b4f1e6bSMatan Azrad #ifdef HAVE_MLX5_DR_FLOW_DUMP
20547b4f1e6bSMatan Azrad 	if (fdb_domain) {
20557b4f1e6bSMatan Azrad 		ret = mlx5_glue->dr_dump_domain(file, fdb_domain);
20567b4f1e6bSMatan Azrad 		if (ret)
20577b4f1e6bSMatan Azrad 			return ret;
20587b4f1e6bSMatan Azrad 	}
20598e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(rx_domain);
20607b4f1e6bSMatan Azrad 	ret = mlx5_glue->dr_dump_domain(file, rx_domain);
20617b4f1e6bSMatan Azrad 	if (ret)
20627b4f1e6bSMatan Azrad 		return ret;
20638e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(tx_domain);
20647b4f1e6bSMatan Azrad 	ret = mlx5_glue->dr_dump_domain(file, tx_domain);
20657b4f1e6bSMatan Azrad #else
20667b4f1e6bSMatan Azrad 	ret = ENOTSUP;
20677b4f1e6bSMatan Azrad #endif
20687b4f1e6bSMatan Azrad 	return -ret;
20697b4f1e6bSMatan Azrad }
2070446c3781SMatan Azrad 
2071a38d22edSHaifei Luo int
2072a38d22edSHaifei Luo mlx5_devx_cmd_flow_single_dump(void *rule_info __rte_unused,
2073a38d22edSHaifei Luo 			FILE *file __rte_unused)
2074a38d22edSHaifei Luo {
2075a38d22edSHaifei Luo 	int ret = 0;
2076a38d22edSHaifei Luo #ifdef HAVE_MLX5_DR_FLOW_DUMP_RULE
2077a38d22edSHaifei Luo 	if (rule_info)
2078a38d22edSHaifei Luo 		ret = mlx5_glue->dr_dump_rule(file, rule_info);
2079a38d22edSHaifei Luo #else
2080a38d22edSHaifei Luo 	ret = ENOTSUP;
2081a38d22edSHaifei Luo #endif
2082a38d22edSHaifei Luo 	return -ret;
2083a38d22edSHaifei Luo }
2084a38d22edSHaifei Luo 
2085446c3781SMatan Azrad /*
2086446c3781SMatan Azrad  * Create CQ using DevX API.
2087446c3781SMatan Azrad  *
2088446c3781SMatan Azrad  * @param[in] ctx
2089e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
2090446c3781SMatan Azrad  * @param [in] attr
2091446c3781SMatan Azrad  *   Pointer to CQ attributes structure.
2092446c3781SMatan Azrad  *
2093446c3781SMatan Azrad  * @return
2094446c3781SMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
2095446c3781SMatan Azrad  */
2096446c3781SMatan Azrad struct mlx5_devx_obj *
2097e09d350eSOphir Munk mlx5_devx_cmd_create_cq(void *ctx, struct mlx5_devx_cq_attr *attr)
2098446c3781SMatan Azrad {
2099446c3781SMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_cq_in)] = {0};
2100446c3781SMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_cq_out)] = {0};
210166914d19SSuanming Mou 	struct mlx5_devx_obj *cq_obj = mlx5_malloc(MLX5_MEM_ZERO,
210266914d19SSuanming Mou 						   sizeof(*cq_obj),
210366914d19SSuanming Mou 						   0, SOCKET_ID_ANY);
2104446c3781SMatan Azrad 	void *cqctx = MLX5_ADDR_OF(create_cq_in, in, cq_context);
2105446c3781SMatan Azrad 
2106446c3781SMatan Azrad 	if (!cq_obj) {
2107446c3781SMatan Azrad 		DRV_LOG(ERR, "Failed to allocate CQ object memory.");
2108446c3781SMatan Azrad 		rte_errno = ENOMEM;
2109446c3781SMatan Azrad 		return NULL;
2110446c3781SMatan Azrad 	}
2111446c3781SMatan Azrad 	MLX5_SET(create_cq_in, in, opcode, MLX5_CMD_OP_CREATE_CQ);
2112446c3781SMatan Azrad 	if (attr->db_umem_valid) {
2113446c3781SMatan Azrad 		MLX5_SET(cqc, cqctx, dbr_umem_valid, attr->db_umem_valid);
2114446c3781SMatan Azrad 		MLX5_SET(cqc, cqctx, dbr_umem_id, attr->db_umem_id);
2115446c3781SMatan Azrad 		MLX5_SET64(cqc, cqctx, dbr_addr, attr->db_umem_offset);
2116446c3781SMatan Azrad 	} else {
2117446c3781SMatan Azrad 		MLX5_SET64(cqc, cqctx, dbr_addr, attr->db_addr);
2118446c3781SMatan Azrad 	}
2119a2521c8fSMichael Baum 	MLX5_SET(cqc, cqctx, cqe_sz, (RTE_CACHE_LINE_SIZE == 128) ?
2120a2521c8fSMichael Baum 				     MLX5_CQE_SIZE_128B : MLX5_CQE_SIZE_64B);
2121446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, cc, attr->use_first_only);
2122446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, oi, attr->overrun_ignore);
2123446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, log_cq_size, attr->log_cq_size);
2124f002358cSMichael Baum 	if (attr->log_page_size > MLX5_ADAPTER_PAGE_SHIFT)
2125f002358cSMichael Baum 		MLX5_SET(cqc, cqctx, log_page_size,
2126f002358cSMichael Baum 			 attr->log_page_size - MLX5_ADAPTER_PAGE_SHIFT);
2127446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, c_eqn, attr->eqn);
2128446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, uar_page, attr->uar_page_id);
212954c2d46bSAlexander Kozyrev 	MLX5_SET(cqc, cqctx, cqe_comp_en, !!attr->cqe_comp_en);
2130e4d88cf8SAlexander Kozyrev 	MLX5_SET(cqc, cqctx, cqe_comp_layout, !!attr->cqe_comp_layout);
2131f002358cSMichael Baum 	MLX5_SET(cqc, cqctx, mini_cqe_res_format, attr->mini_cqe_res_format);
213254c2d46bSAlexander Kozyrev 	MLX5_SET(cqc, cqctx, mini_cqe_res_format_ext,
213354c2d46bSAlexander Kozyrev 		 attr->mini_cqe_res_format_ext);
2134446c3781SMatan Azrad 	if (attr->q_umem_valid) {
2135446c3781SMatan Azrad 		MLX5_SET(create_cq_in, in, cq_umem_valid, attr->q_umem_valid);
2136446c3781SMatan Azrad 		MLX5_SET(create_cq_in, in, cq_umem_id, attr->q_umem_id);
2137446c3781SMatan Azrad 		MLX5_SET64(create_cq_in, in, cq_umem_offset,
2138446c3781SMatan Azrad 			   attr->q_umem_offset);
2139446c3781SMatan Azrad 	}
2140446c3781SMatan Azrad 	cq_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
2141446c3781SMatan Azrad 						 sizeof(out));
2142446c3781SMatan Azrad 	if (!cq_obj->obj) {
21432d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create CQ", NULL, 0);
214466914d19SSuanming Mou 		mlx5_free(cq_obj);
2145446c3781SMatan Azrad 		return NULL;
2146446c3781SMatan Azrad 	}
2147446c3781SMatan Azrad 	cq_obj->id = MLX5_GET(create_cq_out, out, cqn);
2148446c3781SMatan Azrad 	return cq_obj;
2149446c3781SMatan Azrad }
21508712c80aSMatan Azrad 
21518712c80aSMatan Azrad /**
21528712c80aSMatan Azrad  * Create VIRTQ using DevX API.
21538712c80aSMatan Azrad  *
21548712c80aSMatan Azrad  * @param[in] ctx
2155e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
21568712c80aSMatan Azrad  * @param [in] attr
21578712c80aSMatan Azrad  *   Pointer to VIRTQ attributes structure.
21588712c80aSMatan Azrad  *
21598712c80aSMatan Azrad  * @return
21608712c80aSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
21618712c80aSMatan Azrad  */
21628712c80aSMatan Azrad struct mlx5_devx_obj *
2163e09d350eSOphir Munk mlx5_devx_cmd_create_virtq(void *ctx,
21648712c80aSMatan Azrad 			   struct mlx5_devx_virtq_attr *attr)
21658712c80aSMatan Azrad {
21668712c80aSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_virtq_in)] = {0};
21678712c80aSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
216866914d19SSuanming Mou 	struct mlx5_devx_obj *virtq_obj = mlx5_malloc(MLX5_MEM_ZERO,
216966914d19SSuanming Mou 						     sizeof(*virtq_obj),
217066914d19SSuanming Mou 						     0, SOCKET_ID_ANY);
21718712c80aSMatan Azrad 	void *virtq = MLX5_ADDR_OF(create_virtq_in, in, virtq);
21728712c80aSMatan Azrad 	void *hdr = MLX5_ADDR_OF(create_virtq_in, in, hdr);
21738712c80aSMatan Azrad 	void *virtctx = MLX5_ADDR_OF(virtio_net_q, virtq, virtio_q_context);
21748712c80aSMatan Azrad 
21758712c80aSMatan Azrad 	if (!virtq_obj) {
21768712c80aSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate virtq data.");
21778712c80aSMatan Azrad 		rte_errno = ENOMEM;
21788712c80aSMatan Azrad 		return NULL;
21798712c80aSMatan Azrad 	}
21808712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
21818712c80aSMatan Azrad 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
21828712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
21838712c80aSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTQ);
21848712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, hw_available_index,
21858712c80aSMatan Azrad 		   attr->hw_available_index);
21868712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, hw_used_index, attr->hw_used_index);
21878712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, tso_ipv4, attr->tso_ipv4);
21888712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, tso_ipv6, attr->tso_ipv6);
21898712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, tx_csum, attr->tx_csum);
21908712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, rx_csum, attr->rx_csum);
21918712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, virtio_version_1_0,
21928712c80aSMatan Azrad 		   attr->virtio_version_1_0);
21938712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, event_mode, attr->event_mode);
21948712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, event_qpn_or_msix, attr->qp_id);
21958712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, desc_addr, attr->desc_addr);
21968712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, used_addr, attr->used_addr);
21978712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, available_addr, attr->available_addr);
21988712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, queue_index, attr->queue_index);
21998712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, queue_size, attr->q_size);
22008712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, virtio_q_mkey, attr->mkey);
22018712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_1_id, attr->umems[0].id);
22028712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_1_size, attr->umems[0].size);
22038712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, umem_1_offset, attr->umems[0].offset);
22048712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_2_id, attr->umems[1].id);
22058712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_2_size, attr->umems[1].size);
22068712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, umem_2_offset, attr->umems[1].offset);
22078712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_3_id, attr->umems[2].id);
22088712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_3_size, attr->umems[2].size);
22098712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, umem_3_offset, attr->umems[2].offset);
2210796ae7bbSMatan Azrad 	MLX5_SET(virtio_q, virtctx, counter_set_id, attr->counters_obj_id);
2211473d8e67SMatan Azrad 	MLX5_SET(virtio_q, virtctx, pd, attr->pd);
22126623dc2bSXueming Li 	MLX5_SET(virtio_q, virtctx, queue_period_mode, attr->hw_latency_mode);
22136623dc2bSXueming Li 	MLX5_SET(virtio_q, virtctx, queue_period_us, attr->hw_max_latency_us);
22146623dc2bSXueming Li 	MLX5_SET(virtio_q, virtctx, queue_max_count, attr->hw_max_pending_comp);
22158712c80aSMatan Azrad 	MLX5_SET(virtio_net_q, virtq, tisn_or_qpn, attr->tis_id);
22168712c80aSMatan Azrad 	virtq_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
22178712c80aSMatan Azrad 						    sizeof(out));
22188712c80aSMatan Azrad 	if (!virtq_obj->obj) {
22192d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create VIRTQ", NULL, 0);
222066914d19SSuanming Mou 		mlx5_free(virtq_obj);
22218712c80aSMatan Azrad 		return NULL;
22228712c80aSMatan Azrad 	}
22238712c80aSMatan Azrad 	virtq_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
22248712c80aSMatan Azrad 	return virtq_obj;
22258712c80aSMatan Azrad }
22268712c80aSMatan Azrad 
22278712c80aSMatan Azrad /**
22288712c80aSMatan Azrad  * Modify VIRTQ using DevX API.
22298712c80aSMatan Azrad  *
22308712c80aSMatan Azrad  * @param[in] virtq_obj
22318712c80aSMatan Azrad  *   Pointer to virtq object structure.
22328712c80aSMatan Azrad  * @param [in] attr
22338712c80aSMatan Azrad  *   Pointer to modify virtq attributes structure.
22348712c80aSMatan Azrad  *
22358712c80aSMatan Azrad  * @return
22368712c80aSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
22378712c80aSMatan Azrad  */
22388712c80aSMatan Azrad int
22398712c80aSMatan Azrad mlx5_devx_cmd_modify_virtq(struct mlx5_devx_obj *virtq_obj,
22408712c80aSMatan Azrad 			   struct mlx5_devx_virtq_attr *attr)
22418712c80aSMatan Azrad {
22428712c80aSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_virtq_in)] = {0};
22438712c80aSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
22448712c80aSMatan Azrad 	void *virtq = MLX5_ADDR_OF(create_virtq_in, in, virtq);
22458712c80aSMatan Azrad 	void *hdr = MLX5_ADDR_OF(create_virtq_in, in, hdr);
22468712c80aSMatan Azrad 	void *virtctx = MLX5_ADDR_OF(virtio_net_q, virtq, virtio_q_context);
22478712c80aSMatan Azrad 	int ret;
22488712c80aSMatan Azrad 
22498712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
22508712c80aSMatan Azrad 		 MLX5_CMD_OP_MODIFY_GENERAL_OBJECT);
22518712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
22528712c80aSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTQ);
22538712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, virtq_obj->id);
22542ac90aecSLi Zhang 	MLX5_SET64(virtio_net_q, virtq, modify_field_select,
22552ac90aecSLi Zhang 		attr->mod_fields_bitmap);
22568712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, queue_index, attr->queue_index);
22572ac90aecSLi Zhang 	if (!attr->mod_fields_bitmap) {
22582ac90aecSLi Zhang 		DRV_LOG(ERR, "Failed to modify VIRTQ for no type set.");
22592ac90aecSLi Zhang 		rte_errno = EINVAL;
22602ac90aecSLi Zhang 		return -rte_errno;
22612ac90aecSLi Zhang 	}
22622ac90aecSLi Zhang 	if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_STATE)
22638712c80aSMatan Azrad 		MLX5_SET16(virtio_net_q, virtq, state, attr->state);
22642ac90aecSLi Zhang 	if (attr->mod_fields_bitmap &
22652ac90aecSLi Zhang 	    MLX5_VIRTQ_MODIFY_TYPE_DIRTY_BITMAP_PARAMS) {
22668712c80aSMatan Azrad 		MLX5_SET(virtio_net_q, virtq, dirty_bitmap_mkey,
22678712c80aSMatan Azrad 			 attr->dirty_bitmap_mkey);
22688712c80aSMatan Azrad 		MLX5_SET64(virtio_net_q, virtq, dirty_bitmap_addr,
22698712c80aSMatan Azrad 			 attr->dirty_bitmap_addr);
22708712c80aSMatan Azrad 		MLX5_SET(virtio_net_q, virtq, dirty_bitmap_size,
22718712c80aSMatan Azrad 			 attr->dirty_bitmap_size);
22722ac90aecSLi Zhang 	}
22732ac90aecSLi Zhang 	if (attr->mod_fields_bitmap &
22742ac90aecSLi Zhang 	    MLX5_VIRTQ_MODIFY_TYPE_DIRTY_BITMAP_DUMP_ENABLE)
22758712c80aSMatan Azrad 		MLX5_SET(virtio_net_q, virtq, dirty_bitmap_dump_enable,
22768712c80aSMatan Azrad 			 attr->dirty_bitmap_dump_enable);
22772ac90aecSLi Zhang 	if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_QUEUE_PERIOD) {
22782ac90aecSLi Zhang 		MLX5_SET(virtio_q, virtctx, queue_period_mode,
22792ac90aecSLi Zhang 			attr->hw_latency_mode);
22802ac90aecSLi Zhang 		MLX5_SET(virtio_q, virtctx, queue_period_us,
22812ac90aecSLi Zhang 			attr->hw_max_latency_us);
22822ac90aecSLi Zhang 		MLX5_SET(virtio_q, virtctx, queue_max_count,
22832ac90aecSLi Zhang 			attr->hw_max_pending_comp);
22842ac90aecSLi Zhang 	}
22852ac90aecSLi Zhang 	if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_ADDR) {
22862ac90aecSLi Zhang 		MLX5_SET64(virtio_q, virtctx, desc_addr, attr->desc_addr);
22872ac90aecSLi Zhang 		MLX5_SET64(virtio_q, virtctx, used_addr, attr->used_addr);
22882ac90aecSLi Zhang 		MLX5_SET64(virtio_q, virtctx, available_addr,
22892ac90aecSLi Zhang 			attr->available_addr);
22902ac90aecSLi Zhang 	}
22912ac90aecSLi Zhang 	if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_HW_AVAILABLE_INDEX)
22922ac90aecSLi Zhang 		MLX5_SET16(virtio_net_q, virtq, hw_available_index,
22932ac90aecSLi Zhang 		   attr->hw_available_index);
22942ac90aecSLi Zhang 	if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_HW_USED_INDEX)
22952ac90aecSLi Zhang 		MLX5_SET16(virtio_net_q, virtq, hw_used_index,
22962ac90aecSLi Zhang 			attr->hw_used_index);
22972ac90aecSLi Zhang 	if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_Q_TYPE)
22982ac90aecSLi Zhang 		MLX5_SET16(virtio_q, virtctx, virtio_q_type, attr->q_type);
22992ac90aecSLi Zhang 	if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_VERSION_1_0)
23002ac90aecSLi Zhang 		MLX5_SET16(virtio_q, virtctx, virtio_version_1_0,
23012ac90aecSLi Zhang 		   attr->virtio_version_1_0);
23022ac90aecSLi Zhang 	if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_Q_MKEY)
23032ac90aecSLi Zhang 		MLX5_SET(virtio_q, virtctx, virtio_q_mkey, attr->mkey);
23042ac90aecSLi Zhang 	if (attr->mod_fields_bitmap &
23052ac90aecSLi Zhang 		MLX5_VIRTQ_MODIFY_TYPE_QUEUE_FEATURE_BIT_MASK) {
23062ac90aecSLi Zhang 		MLX5_SET16(virtio_net_q, virtq, tso_ipv4, attr->tso_ipv4);
23072ac90aecSLi Zhang 		MLX5_SET16(virtio_net_q, virtq, tso_ipv6, attr->tso_ipv6);
23082ac90aecSLi Zhang 		MLX5_SET16(virtio_net_q, virtq, tx_csum, attr->tx_csum);
23092ac90aecSLi Zhang 		MLX5_SET16(virtio_net_q, virtq, rx_csum, attr->rx_csum);
23102ac90aecSLi Zhang 	}
23112ac90aecSLi Zhang 	if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_EVENT_MODE) {
23122ac90aecSLi Zhang 		MLX5_SET16(virtio_q, virtctx, event_mode, attr->event_mode);
23132ac90aecSLi Zhang 		MLX5_SET(virtio_q, virtctx, event_qpn_or_msix, attr->qp_id);
23148712c80aSMatan Azrad 	}
23158712c80aSMatan Azrad 	ret = mlx5_glue->devx_obj_modify(virtq_obj->obj, in, sizeof(in),
23168712c80aSMatan Azrad 					 out, sizeof(out));
23178712c80aSMatan Azrad 	if (ret) {
23188712c80aSMatan Azrad 		DRV_LOG(ERR, "Failed to modify VIRTQ using DevX.");
23198712c80aSMatan Azrad 		rte_errno = errno;
232038119ebeSBing Zhao 		return -rte_errno;
23218712c80aSMatan Azrad 	}
23228712c80aSMatan Azrad 	return ret;
23238712c80aSMatan Azrad }
23248712c80aSMatan Azrad 
23258712c80aSMatan Azrad /**
23268712c80aSMatan Azrad  * Query VIRTQ using DevX API.
23278712c80aSMatan Azrad  *
23288712c80aSMatan Azrad  * @param[in] virtq_obj
23298712c80aSMatan Azrad  *   Pointer to virtq object structure.
23308712c80aSMatan Azrad  * @param [in/out] attr
23318712c80aSMatan Azrad  *   Pointer to virtq attributes structure.
23328712c80aSMatan Azrad  *
23338712c80aSMatan Azrad  * @return
23348712c80aSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
23358712c80aSMatan Azrad  */
23368712c80aSMatan Azrad int
23378712c80aSMatan Azrad mlx5_devx_cmd_query_virtq(struct mlx5_devx_obj *virtq_obj,
23388712c80aSMatan Azrad 			   struct mlx5_devx_virtq_attr *attr)
23398712c80aSMatan Azrad {
23408712c80aSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0};
23418712c80aSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_virtq_out)] = {0};
23428712c80aSMatan Azrad 	void *hdr = MLX5_ADDR_OF(query_virtq_out, in, hdr);
23438712c80aSMatan Azrad 	void *virtq = MLX5_ADDR_OF(query_virtq_out, out, virtq);
23448712c80aSMatan Azrad 	int ret;
23458712c80aSMatan Azrad 
23468712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
23478712c80aSMatan Azrad 		 MLX5_CMD_OP_QUERY_GENERAL_OBJECT);
23488712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
23498712c80aSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTQ);
23508712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, virtq_obj->id);
23518712c80aSMatan Azrad 	ret = mlx5_glue->devx_obj_query(virtq_obj->obj, in, sizeof(in),
23528712c80aSMatan Azrad 					 out, sizeof(out));
23538712c80aSMatan Azrad 	if (ret) {
23548712c80aSMatan Azrad 		DRV_LOG(ERR, "Failed to modify VIRTQ using DevX.");
23558712c80aSMatan Azrad 		rte_errno = errno;
23568712c80aSMatan Azrad 		return -errno;
23578712c80aSMatan Azrad 	}
23588712c80aSMatan Azrad 	attr->hw_available_index = MLX5_GET16(virtio_net_q, virtq,
23598712c80aSMatan Azrad 					      hw_available_index);
23608712c80aSMatan Azrad 	attr->hw_used_index = MLX5_GET16(virtio_net_q, virtq, hw_used_index);
2361aed98b66SXueming Li 	attr->state = MLX5_GET16(virtio_net_q, virtq, state);
2362aed98b66SXueming Li 	attr->error_type = MLX5_GET16(virtio_net_q, virtq,
2363aed98b66SXueming Li 				      virtio_q_context.error_type);
23648712c80aSMatan Azrad 	return ret;
23658712c80aSMatan Azrad }
236615c3807eSMatan Azrad 
236715c3807eSMatan Azrad /**
236815c3807eSMatan Azrad  * Create QP using DevX API.
236915c3807eSMatan Azrad  *
237015c3807eSMatan Azrad  * @param[in] ctx
2371e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
237215c3807eSMatan Azrad  * @param [in] attr
237315c3807eSMatan Azrad  *   Pointer to QP attributes structure.
237415c3807eSMatan Azrad  *
237515c3807eSMatan Azrad  * @return
237615c3807eSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
237715c3807eSMatan Azrad  */
237815c3807eSMatan Azrad struct mlx5_devx_obj *
2379e09d350eSOphir Munk mlx5_devx_cmd_create_qp(void *ctx,
238015c3807eSMatan Azrad 			struct mlx5_devx_qp_attr *attr)
238115c3807eSMatan Azrad {
238215c3807eSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_qp_in)] = {0};
238315c3807eSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_qp_out)] = {0};
238466914d19SSuanming Mou 	struct mlx5_devx_obj *qp_obj = mlx5_malloc(MLX5_MEM_ZERO,
238566914d19SSuanming Mou 						   sizeof(*qp_obj),
238666914d19SSuanming Mou 						   0, SOCKET_ID_ANY);
238715c3807eSMatan Azrad 	void *qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
238815c3807eSMatan Azrad 
238915c3807eSMatan Azrad 	if (!qp_obj) {
239015c3807eSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate QP data.");
239115c3807eSMatan Azrad 		rte_errno = ENOMEM;
239215c3807eSMatan Azrad 		return NULL;
239315c3807eSMatan Azrad 	}
239415c3807eSMatan Azrad 	MLX5_SET(create_qp_in, in, opcode, MLX5_CMD_OP_CREATE_QP);
239515c3807eSMatan Azrad 	MLX5_SET(qpc, qpc, st, MLX5_QP_ST_RC);
239615c3807eSMatan Azrad 	MLX5_SET(qpc, qpc, pd, attr->pd);
2397569ffbc9SViacheslav Ovsiienko 	MLX5_SET(qpc, qpc, ts_format, attr->ts_format);
2398f9213ab1SRaja Zidane 	MLX5_SET(qpc, qpc, user_index, attr->user_index);
239915c3807eSMatan Azrad 	if (attr->uar_index) {
2400ddda0006SRaja Zidane 		if (attr->mmo) {
2401ddda0006SRaja Zidane 			void *qpc_ext_and_pas_list = MLX5_ADDR_OF(create_qp_in,
2402ddda0006SRaja Zidane 				in, qpc_extension_and_pas_list);
2403ddda0006SRaja Zidane 			void *qpc_ext = MLX5_ADDR_OF(qpc_extension_and_pas_list,
2404ddda0006SRaja Zidane 				qpc_ext_and_pas_list, qpc_data_extension);
2405f66898ebSRaja Zidane 
2406f66898ebSRaja Zidane 			MLX5_SET(create_qp_in, in, qpc_ext, 1);
2407ddda0006SRaja Zidane 			MLX5_SET(qpc_extension, qpc_ext, mmo, 1);
2408ddda0006SRaja Zidane 		}
240915c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
241015c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, uar_page, attr->uar_index);
2411f002358cSMichael Baum 		if (attr->log_page_size > MLX5_ADAPTER_PAGE_SHIFT)
2412f002358cSMichael Baum 			MLX5_SET(qpc, qpc, log_page_size,
2413f002358cSMichael Baum 				 attr->log_page_size - MLX5_ADAPTER_PAGE_SHIFT);
2414ba707cdbSRaja Zidane 		if (attr->num_of_send_wqbbs) {
2415ba707cdbSRaja Zidane 			MLX5_ASSERT(RTE_IS_POWER_OF_2(attr->num_of_send_wqbbs));
241615c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, cqn_snd, attr->cqn);
241715c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, log_sq_size,
2418ba707cdbSRaja Zidane 				 rte_log2_u32(attr->num_of_send_wqbbs));
241915c3807eSMatan Azrad 		} else {
242015c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, no_sq, 1);
242115c3807eSMatan Azrad 		}
2422ba707cdbSRaja Zidane 		if (attr->num_of_receive_wqes) {
2423ba707cdbSRaja Zidane 			MLX5_ASSERT(RTE_IS_POWER_OF_2(
2424ba707cdbSRaja Zidane 					attr->num_of_receive_wqes));
242515c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, cqn_rcv, attr->cqn);
242615c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, log_rq_stride, attr->log_rq_stride -
242715c3807eSMatan Azrad 				 MLX5_LOG_RQ_STRIDE_SHIFT);
242815c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, log_rq_size,
2429ba707cdbSRaja Zidane 				 rte_log2_u32(attr->num_of_receive_wqes));
243015c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, rq_type, MLX5_NON_ZERO_RQ);
243115c3807eSMatan Azrad 		} else {
243215c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, rq_type, MLX5_ZERO_LEN_RQ);
243315c3807eSMatan Azrad 		}
243415c3807eSMatan Azrad 		if (attr->dbr_umem_valid) {
243515c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, dbr_umem_valid,
243615c3807eSMatan Azrad 				 attr->dbr_umem_valid);
243715c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, dbr_umem_id, attr->dbr_umem_id);
243815c3807eSMatan Azrad 		}
243915c3807eSMatan Azrad 		MLX5_SET64(qpc, qpc, dbr_addr, attr->dbr_address);
244015c3807eSMatan Azrad 		MLX5_SET64(create_qp_in, in, wq_umem_offset,
244115c3807eSMatan Azrad 			   attr->wq_umem_offset);
244215c3807eSMatan Azrad 		MLX5_SET(create_qp_in, in, wq_umem_id, attr->wq_umem_id);
244315c3807eSMatan Azrad 		MLX5_SET(create_qp_in, in, wq_umem_valid, 1);
244415c3807eSMatan Azrad 	} else {
244515c3807eSMatan Azrad 		/* Special QP to be managed by FW - no SQ\RQ\CQ\UAR\DB rec. */
244615c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, rq_type, MLX5_ZERO_LEN_RQ);
244715c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, no_sq, 1);
244815c3807eSMatan Azrad 	}
244915c3807eSMatan Azrad 	qp_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
245015c3807eSMatan Azrad 						 sizeof(out));
245115c3807eSMatan Azrad 	if (!qp_obj->obj) {
24522d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create QP", NULL, 0);
245366914d19SSuanming Mou 		mlx5_free(qp_obj);
245415c3807eSMatan Azrad 		return NULL;
245515c3807eSMatan Azrad 	}
245615c3807eSMatan Azrad 	qp_obj->id = MLX5_GET(create_qp_out, out, qpn);
245715c3807eSMatan Azrad 	return qp_obj;
245815c3807eSMatan Azrad }
245915c3807eSMatan Azrad 
246015c3807eSMatan Azrad /**
246115c3807eSMatan Azrad  * Modify QP using DevX API.
246215c3807eSMatan Azrad  * Currently supports only force loop-back QP.
246315c3807eSMatan Azrad  *
246415c3807eSMatan Azrad  * @param[in] qp
246515c3807eSMatan Azrad  *   Pointer to QP object structure.
246615c3807eSMatan Azrad  * @param [in] qp_st_mod_op
246715c3807eSMatan Azrad  *   The QP state modification operation.
246815c3807eSMatan Azrad  * @param [in] remote_qp_id
246915c3807eSMatan Azrad  *   The remote QP ID for MLX5_CMD_OP_INIT2RTR_QP operation.
247015c3807eSMatan Azrad  *
247115c3807eSMatan Azrad  * @return
247215c3807eSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
247315c3807eSMatan Azrad  */
247415c3807eSMatan Azrad int
247515c3807eSMatan Azrad mlx5_devx_cmd_modify_qp_state(struct mlx5_devx_obj *qp, uint32_t qp_st_mod_op,
247615c3807eSMatan Azrad 			      uint32_t remote_qp_id)
247715c3807eSMatan Azrad {
247815c3807eSMatan Azrad 	union {
247915c3807eSMatan Azrad 		uint32_t rst2init[MLX5_ST_SZ_DW(rst2init_qp_in)];
248015c3807eSMatan Azrad 		uint32_t init2rtr[MLX5_ST_SZ_DW(init2rtr_qp_in)];
248115c3807eSMatan Azrad 		uint32_t rtr2rts[MLX5_ST_SZ_DW(rtr2rts_qp_in)];
2482de45de90SYajun Wu 		uint32_t qp2rst[MLX5_ST_SZ_DW(2rst_qp_in)];
248315c3807eSMatan Azrad 	} in;
248415c3807eSMatan Azrad 	union {
248515c3807eSMatan Azrad 		uint32_t rst2init[MLX5_ST_SZ_DW(rst2init_qp_out)];
248615c3807eSMatan Azrad 		uint32_t init2rtr[MLX5_ST_SZ_DW(init2rtr_qp_out)];
248715c3807eSMatan Azrad 		uint32_t rtr2rts[MLX5_ST_SZ_DW(rtr2rts_qp_out)];
2488de45de90SYajun Wu 		uint32_t qp2rst[MLX5_ST_SZ_DW(2rst_qp_out)];
248915c3807eSMatan Azrad 	} out;
249015c3807eSMatan Azrad 	void *qpc;
249115c3807eSMatan Azrad 	int ret;
249215c3807eSMatan Azrad 	unsigned int inlen;
249315c3807eSMatan Azrad 	unsigned int outlen;
249415c3807eSMatan Azrad 
249515c3807eSMatan Azrad 	memset(&in, 0, sizeof(in));
249615c3807eSMatan Azrad 	memset(&out, 0, sizeof(out));
249715c3807eSMatan Azrad 	MLX5_SET(rst2init_qp_in, &in, opcode, qp_st_mod_op);
249815c3807eSMatan Azrad 	switch (qp_st_mod_op) {
249915c3807eSMatan Azrad 	case MLX5_CMD_OP_RST2INIT_QP:
250015c3807eSMatan Azrad 		MLX5_SET(rst2init_qp_in, &in, qpn, qp->id);
250115c3807eSMatan Azrad 		qpc = MLX5_ADDR_OF(rst2init_qp_in, &in, qpc);
250215c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, primary_address_path.vhca_port_num, 1);
250315c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, rre, 1);
250415c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, rwe, 1);
250515c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
250615c3807eSMatan Azrad 		inlen = sizeof(in.rst2init);
250715c3807eSMatan Azrad 		outlen = sizeof(out.rst2init);
250815c3807eSMatan Azrad 		break;
250915c3807eSMatan Azrad 	case MLX5_CMD_OP_INIT2RTR_QP:
251015c3807eSMatan Azrad 		MLX5_SET(init2rtr_qp_in, &in, qpn, qp->id);
251115c3807eSMatan Azrad 		qpc = MLX5_ADDR_OF(init2rtr_qp_in, &in, qpc);
251215c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, primary_address_path.fl, 1);
251315c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, primary_address_path.vhca_port_num, 1);
251415c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, mtu, 1);
251515c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, log_msg_max, 30);
251615c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, remote_qpn, remote_qp_id);
251715c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, min_rnr_nak, 0);
251815c3807eSMatan Azrad 		inlen = sizeof(in.init2rtr);
251915c3807eSMatan Azrad 		outlen = sizeof(out.init2rtr);
252015c3807eSMatan Azrad 		break;
252115c3807eSMatan Azrad 	case MLX5_CMD_OP_RTR2RTS_QP:
252215c3807eSMatan Azrad 		qpc = MLX5_ADDR_OF(rtr2rts_qp_in, &in, qpc);
252315c3807eSMatan Azrad 		MLX5_SET(rtr2rts_qp_in, &in, qpn, qp->id);
252405b54bf0SYajun Wu 		MLX5_SET(qpc, qpc, primary_address_path.ack_timeout, 16);
252515c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, log_ack_req_freq, 0);
252615c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, retry_count, 7);
252715c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, rnr_retry, 7);
252815c3807eSMatan Azrad 		inlen = sizeof(in.rtr2rts);
252915c3807eSMatan Azrad 		outlen = sizeof(out.rtr2rts);
253015c3807eSMatan Azrad 		break;
2531de45de90SYajun Wu 	case MLX5_CMD_OP_QP_2RST:
2532de45de90SYajun Wu 		MLX5_SET(2rst_qp_in, &in, qpn, qp->id);
2533de45de90SYajun Wu 		inlen = sizeof(in.qp2rst);
2534de45de90SYajun Wu 		outlen = sizeof(out.qp2rst);
2535de45de90SYajun Wu 		break;
253615c3807eSMatan Azrad 	default:
253715c3807eSMatan Azrad 		DRV_LOG(ERR, "Invalid or unsupported QP modify op %u.",
253815c3807eSMatan Azrad 			qp_st_mod_op);
253915c3807eSMatan Azrad 		rte_errno = EINVAL;
254015c3807eSMatan Azrad 		return -rte_errno;
254115c3807eSMatan Azrad 	}
254215c3807eSMatan Azrad 	ret = mlx5_glue->devx_obj_modify(qp->obj, &in, inlen, &out, outlen);
254315c3807eSMatan Azrad 	if (ret) {
254415c3807eSMatan Azrad 		DRV_LOG(ERR, "Failed to modify QP using DevX.");
254515c3807eSMatan Azrad 		rte_errno = errno;
254638119ebeSBing Zhao 		return -rte_errno;
254715c3807eSMatan Azrad 	}
254815c3807eSMatan Azrad 	return ret;
254915c3807eSMatan Azrad }
2550796ae7bbSMatan Azrad 
2551796ae7bbSMatan Azrad struct mlx5_devx_obj *
2552796ae7bbSMatan Azrad mlx5_devx_cmd_create_virtio_q_counters(void *ctx)
2553796ae7bbSMatan Azrad {
2554796ae7bbSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_virtio_q_counters_in)] = {0};
2555796ae7bbSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
255666914d19SSuanming Mou 	struct mlx5_devx_obj *couners_obj = mlx5_malloc(MLX5_MEM_ZERO,
255766914d19SSuanming Mou 						       sizeof(*couners_obj), 0,
255866914d19SSuanming Mou 						       SOCKET_ID_ANY);
2559796ae7bbSMatan Azrad 	void *hdr = MLX5_ADDR_OF(create_virtio_q_counters_in, in, hdr);
2560796ae7bbSMatan Azrad 
2561796ae7bbSMatan Azrad 	if (!couners_obj) {
2562796ae7bbSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate virtio queue counters data.");
2563796ae7bbSMatan Azrad 		rte_errno = ENOMEM;
2564796ae7bbSMatan Azrad 		return NULL;
2565796ae7bbSMatan Azrad 	}
2566796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
2567796ae7bbSMatan Azrad 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
2568796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
2569796ae7bbSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTIO_Q_COUNTERS);
2570796ae7bbSMatan Azrad 	couners_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
2571796ae7bbSMatan Azrad 						      sizeof(out));
2572796ae7bbSMatan Azrad 	if (!couners_obj->obj) {
25732d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create virtio queue counters Obj", NULL,
25742d8dde8dSGregory Etelson 			     0);
257566914d19SSuanming Mou 		mlx5_free(couners_obj);
2576796ae7bbSMatan Azrad 		return NULL;
2577796ae7bbSMatan Azrad 	}
2578796ae7bbSMatan Azrad 	couners_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
2579796ae7bbSMatan Azrad 	return couners_obj;
2580796ae7bbSMatan Azrad }
2581796ae7bbSMatan Azrad 
2582796ae7bbSMatan Azrad int
2583796ae7bbSMatan Azrad mlx5_devx_cmd_query_virtio_q_counters(struct mlx5_devx_obj *couners_obj,
2584796ae7bbSMatan Azrad 				   struct mlx5_devx_virtio_q_couners_attr *attr)
2585796ae7bbSMatan Azrad {
2586796ae7bbSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0};
2587796ae7bbSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_virtio_q_counters_out)] = {0};
2588796ae7bbSMatan Azrad 	void *hdr = MLX5_ADDR_OF(query_virtio_q_counters_out, in, hdr);
2589796ae7bbSMatan Azrad 	void *virtio_q_counters = MLX5_ADDR_OF(query_virtio_q_counters_out, out,
2590796ae7bbSMatan Azrad 					       virtio_q_counters);
2591796ae7bbSMatan Azrad 	int ret;
2592796ae7bbSMatan Azrad 
2593796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
2594796ae7bbSMatan Azrad 		 MLX5_CMD_OP_QUERY_GENERAL_OBJECT);
2595796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
2596796ae7bbSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTIO_Q_COUNTERS);
2597796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, couners_obj->id);
2598796ae7bbSMatan Azrad 	ret = mlx5_glue->devx_obj_query(couners_obj->obj, in, sizeof(in), out,
2599796ae7bbSMatan Azrad 					sizeof(out));
2600796ae7bbSMatan Azrad 	if (ret) {
2601796ae7bbSMatan Azrad 		DRV_LOG(ERR, "Failed to query virtio q counters using DevX.");
2602796ae7bbSMatan Azrad 		rte_errno = errno;
2603796ae7bbSMatan Azrad 		return -errno;
2604796ae7bbSMatan Azrad 	}
2605796ae7bbSMatan Azrad 	attr->received_desc = MLX5_GET64(virtio_q_counters, virtio_q_counters,
2606796ae7bbSMatan Azrad 					 received_desc);
2607796ae7bbSMatan Azrad 	attr->completed_desc = MLX5_GET64(virtio_q_counters, virtio_q_counters,
2608796ae7bbSMatan Azrad 					  completed_desc);
2609796ae7bbSMatan Azrad 	attr->error_cqes = MLX5_GET(virtio_q_counters, virtio_q_counters,
2610796ae7bbSMatan Azrad 				    error_cqes);
2611796ae7bbSMatan Azrad 	attr->bad_desc_errors = MLX5_GET(virtio_q_counters, virtio_q_counters,
2612796ae7bbSMatan Azrad 					 bad_desc_errors);
2613796ae7bbSMatan Azrad 	attr->exceed_max_chain = MLX5_GET(virtio_q_counters, virtio_q_counters,
2614796ae7bbSMatan Azrad 					  exceed_max_chain);
2615796ae7bbSMatan Azrad 	attr->invalid_buffer = MLX5_GET(virtio_q_counters, virtio_q_counters,
2616796ae7bbSMatan Azrad 					invalid_buffer);
2617796ae7bbSMatan Azrad 	return ret;
2618796ae7bbSMatan Azrad }
2619369e5092SDekel Peled 
2620369e5092SDekel Peled /**
2621369e5092SDekel Peled  * Create general object of type FLOW_HIT_ASO using DevX API.
2622369e5092SDekel Peled  *
2623369e5092SDekel Peled  * @param[in] ctx
2624369e5092SDekel Peled  *   Context returned from mlx5 open_device() glue function.
2625369e5092SDekel Peled  * @param [in] pd
2626369e5092SDekel Peled  *   PD value to associate the FLOW_HIT_ASO object with.
2627369e5092SDekel Peled  *
2628369e5092SDekel Peled  * @return
2629369e5092SDekel Peled  *   The DevX object created, NULL otherwise and rte_errno is set.
2630369e5092SDekel Peled  */
2631369e5092SDekel Peled struct mlx5_devx_obj *
2632369e5092SDekel Peled mlx5_devx_cmd_create_flow_hit_aso_obj(void *ctx, uint32_t pd)
2633369e5092SDekel Peled {
2634369e5092SDekel Peled 	uint32_t in[MLX5_ST_SZ_DW(create_flow_hit_aso_in)] = {0};
2635369e5092SDekel Peled 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
2636369e5092SDekel Peled 	struct mlx5_devx_obj *flow_hit_aso_obj = NULL;
2637369e5092SDekel Peled 	void *ptr = NULL;
2638369e5092SDekel Peled 
2639369e5092SDekel Peled 	flow_hit_aso_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*flow_hit_aso_obj),
2640369e5092SDekel Peled 				       0, SOCKET_ID_ANY);
2641369e5092SDekel Peled 	if (!flow_hit_aso_obj) {
2642369e5092SDekel Peled 		DRV_LOG(ERR, "Failed to allocate FLOW_HIT_ASO object data");
2643369e5092SDekel Peled 		rte_errno = ENOMEM;
2644369e5092SDekel Peled 		return NULL;
2645369e5092SDekel Peled 	}
2646369e5092SDekel Peled 	ptr = MLX5_ADDR_OF(create_flow_hit_aso_in, in, hdr);
2647369e5092SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
2648369e5092SDekel Peled 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
2649369e5092SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
2650369e5092SDekel Peled 		 MLX5_GENERAL_OBJ_TYPE_FLOW_HIT_ASO);
2651369e5092SDekel Peled 	ptr = MLX5_ADDR_OF(create_flow_hit_aso_in, in, flow_hit_aso);
2652369e5092SDekel Peled 	MLX5_SET(flow_hit_aso, ptr, access_pd, pd);
2653369e5092SDekel Peled 	flow_hit_aso_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
2654369e5092SDekel Peled 							   out, sizeof(out));
2655369e5092SDekel Peled 	if (!flow_hit_aso_obj->obj) {
26562d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create FLOW_HIT_ASO", NULL, 0);
2657369e5092SDekel Peled 		mlx5_free(flow_hit_aso_obj);
2658369e5092SDekel Peled 		return NULL;
2659369e5092SDekel Peled 	}
2660369e5092SDekel Peled 	flow_hit_aso_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
2661369e5092SDekel Peled 	return flow_hit_aso_obj;
2662369e5092SDekel Peled }
26637ae7f458STal Shnaiderman 
26647ae7f458STal Shnaiderman /*
26657ae7f458STal Shnaiderman  * Create PD using DevX API.
26667ae7f458STal Shnaiderman  *
26677ae7f458STal Shnaiderman  * @param[in] ctx
26687ae7f458STal Shnaiderman  *   Context returned from mlx5 open_device() glue function.
26697ae7f458STal Shnaiderman  *
26707ae7f458STal Shnaiderman  * @return
26717ae7f458STal Shnaiderman  *   The DevX object created, NULL otherwise and rte_errno is set.
26727ae7f458STal Shnaiderman  */
26737ae7f458STal Shnaiderman struct mlx5_devx_obj *
26747ae7f458STal Shnaiderman mlx5_devx_cmd_alloc_pd(void *ctx)
26757ae7f458STal Shnaiderman {
26767ae7f458STal Shnaiderman 	struct mlx5_devx_obj *ppd =
26777ae7f458STal Shnaiderman 		mlx5_malloc(MLX5_MEM_ZERO, sizeof(*ppd), 0, SOCKET_ID_ANY);
26787ae7f458STal Shnaiderman 	u32 in[MLX5_ST_SZ_DW(alloc_pd_in)] = {0};
26797ae7f458STal Shnaiderman 	u32 out[MLX5_ST_SZ_DW(alloc_pd_out)] = {0};
26807ae7f458STal Shnaiderman 
26817ae7f458STal Shnaiderman 	if (!ppd) {
26827ae7f458STal Shnaiderman 		DRV_LOG(ERR, "Failed to allocate PD data.");
26837ae7f458STal Shnaiderman 		rte_errno = ENOMEM;
26847ae7f458STal Shnaiderman 		return NULL;
26857ae7f458STal Shnaiderman 	}
26867ae7f458STal Shnaiderman 	MLX5_SET(alloc_pd_in, in, opcode, MLX5_CMD_OP_ALLOC_PD);
26877ae7f458STal Shnaiderman 	ppd->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
26887ae7f458STal Shnaiderman 				out, sizeof(out));
26897ae7f458STal Shnaiderman 	if (!ppd->obj) {
26907ae7f458STal Shnaiderman 		mlx5_free(ppd);
26917ae7f458STal Shnaiderman 		DRV_LOG(ERR, "Failed to allocate PD Obj using DevX.");
26927ae7f458STal Shnaiderman 		rte_errno = errno;
26937ae7f458STal Shnaiderman 		return NULL;
26947ae7f458STal Shnaiderman 	}
26957ae7f458STal Shnaiderman 	ppd->id = MLX5_GET(alloc_pd_out, out, pd);
26967ae7f458STal Shnaiderman 	return ppd;
26977ae7f458STal Shnaiderman }
26985be10a9dSShiri Kuzin 
26995be10a9dSShiri Kuzin /**
2700894711d3SLi Zhang  * Create general object of type FLOW_METER_ASO using DevX API.
2701894711d3SLi Zhang  *
2702894711d3SLi Zhang  * @param[in] ctx
2703894711d3SLi Zhang  *   Context returned from mlx5 open_device() glue function.
2704894711d3SLi Zhang  * @param [in] pd
2705894711d3SLi Zhang  *   PD value to associate the FLOW_METER_ASO object with.
2706894711d3SLi Zhang  * @param [in] log_obj_size
2707894711d3SLi Zhang  *   log_obj_size define to allocate number of 2 * meters
2708894711d3SLi Zhang  *   in one FLOW_METER_ASO object.
2709894711d3SLi Zhang  *
2710894711d3SLi Zhang  * @return
2711894711d3SLi Zhang  *   The DevX object created, NULL otherwise and rte_errno is set.
2712894711d3SLi Zhang  */
2713894711d3SLi Zhang struct mlx5_devx_obj *
2714894711d3SLi Zhang mlx5_devx_cmd_create_flow_meter_aso_obj(void *ctx, uint32_t pd,
2715894711d3SLi Zhang 						uint32_t log_obj_size)
2716894711d3SLi Zhang {
2717894711d3SLi Zhang 	uint32_t in[MLX5_ST_SZ_DW(create_flow_meter_aso_in)] = {0};
2718894711d3SLi Zhang 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)];
2719894711d3SLi Zhang 	struct mlx5_devx_obj *flow_meter_aso_obj;
2720894711d3SLi Zhang 	void *ptr;
2721894711d3SLi Zhang 
2722894711d3SLi Zhang 	flow_meter_aso_obj = mlx5_malloc(MLX5_MEM_ZERO,
2723894711d3SLi Zhang 						sizeof(*flow_meter_aso_obj),
2724894711d3SLi Zhang 						0, SOCKET_ID_ANY);
2725894711d3SLi Zhang 	if (!flow_meter_aso_obj) {
2726894711d3SLi Zhang 		DRV_LOG(ERR, "Failed to allocate FLOW_METER_ASO object data");
2727894711d3SLi Zhang 		rte_errno = ENOMEM;
2728894711d3SLi Zhang 		return NULL;
2729894711d3SLi Zhang 	}
2730894711d3SLi Zhang 	ptr = MLX5_ADDR_OF(create_flow_meter_aso_in, in, hdr);
2731894711d3SLi Zhang 	MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
2732894711d3SLi Zhang 		MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
2733894711d3SLi Zhang 	MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
2734894711d3SLi Zhang 		MLX5_GENERAL_OBJ_TYPE_FLOW_METER_ASO);
2735894711d3SLi Zhang 	MLX5_SET(general_obj_in_cmd_hdr, ptr, log_obj_range,
2736894711d3SLi Zhang 		log_obj_size);
2737894711d3SLi Zhang 	ptr = MLX5_ADDR_OF(create_flow_meter_aso_in, in, flow_meter_aso);
2738894711d3SLi Zhang 	MLX5_SET(flow_meter_aso, ptr, access_pd, pd);
2739894711d3SLi Zhang 	flow_meter_aso_obj->obj = mlx5_glue->devx_obj_create(
2740894711d3SLi Zhang 							ctx, in, sizeof(in),
2741894711d3SLi Zhang 							out, sizeof(out));
2742894711d3SLi Zhang 	if (!flow_meter_aso_obj->obj) {
27432d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create FLOW_METTER_ASO", NULL, 0);
2744894711d3SLi Zhang 		mlx5_free(flow_meter_aso_obj);
2745894711d3SLi Zhang 		return NULL;
2746894711d3SLi Zhang 	}
2747894711d3SLi Zhang 	flow_meter_aso_obj->id = MLX5_GET(general_obj_out_cmd_hdr,
2748894711d3SLi Zhang 								out, obj_id);
2749894711d3SLi Zhang 	return flow_meter_aso_obj;
2750894711d3SLi Zhang }
2751894711d3SLi Zhang 
27528207e84bSBing Zhao /*
27538207e84bSBing Zhao  * Create general object of type CONN_TRACK_OFFLOAD using DevX API.
27548207e84bSBing Zhao  *
27558207e84bSBing Zhao  * @param[in] ctx
27568207e84bSBing Zhao  *   Context returned from mlx5 open_device() glue function.
27578207e84bSBing Zhao  * @param [in] pd
27588207e84bSBing Zhao  *   PD value to associate the CONN_TRACK_OFFLOAD ASO object with.
27598207e84bSBing Zhao  * @param [in] log_obj_size
27608207e84bSBing Zhao  *   log_obj_size to allocate its power of 2 * objects
27618207e84bSBing Zhao  *   in one CONN_TRACK_OFFLOAD bulk allocation.
27628207e84bSBing Zhao  *
27638207e84bSBing Zhao  * @return
27648207e84bSBing Zhao  *   The DevX object created, NULL otherwise and rte_errno is set.
27658207e84bSBing Zhao  */
27668207e84bSBing Zhao struct mlx5_devx_obj *
27678207e84bSBing Zhao mlx5_devx_cmd_create_conn_track_offload_obj(void *ctx, uint32_t pd,
27688207e84bSBing Zhao 					    uint32_t log_obj_size)
27698207e84bSBing Zhao {
27708207e84bSBing Zhao 	uint32_t in[MLX5_ST_SZ_DW(create_conn_track_aso_in)] = {0};
27718207e84bSBing Zhao 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)];
27728207e84bSBing Zhao 	struct mlx5_devx_obj *ct_aso_obj;
27738207e84bSBing Zhao 	void *ptr;
27748207e84bSBing Zhao 
27758207e84bSBing Zhao 	ct_aso_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*ct_aso_obj),
27768207e84bSBing Zhao 				 0, SOCKET_ID_ANY);
27778207e84bSBing Zhao 	if (!ct_aso_obj) {
27788207e84bSBing Zhao 		DRV_LOG(ERR, "Failed to allocate CONN_TRACK_OFFLOAD object.");
27798207e84bSBing Zhao 		rte_errno = ENOMEM;
27808207e84bSBing Zhao 		return NULL;
27818207e84bSBing Zhao 	}
27828207e84bSBing Zhao 	ptr = MLX5_ADDR_OF(create_conn_track_aso_in, in, hdr);
27838207e84bSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
27848207e84bSBing Zhao 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
27858207e84bSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
27868207e84bSBing Zhao 		 MLX5_GENERAL_OBJ_TYPE_CONN_TRACK_OFFLOAD);
27878207e84bSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, ptr, log_obj_range, log_obj_size);
27888207e84bSBing Zhao 	ptr = MLX5_ADDR_OF(create_conn_track_aso_in, in, conn_track_offload);
27898207e84bSBing Zhao 	MLX5_SET(conn_track_offload, ptr, conn_track_aso_access_pd, pd);
27908207e84bSBing Zhao 	ct_aso_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
27918207e84bSBing Zhao 						     out, sizeof(out));
27928207e84bSBing Zhao 	if (!ct_aso_obj->obj) {
27932d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create CONN_TRACK_OFFLOAD", NULL, 0);
27948207e84bSBing Zhao 		mlx5_free(ct_aso_obj);
27958207e84bSBing Zhao 		return NULL;
27968207e84bSBing Zhao 	}
27978207e84bSBing Zhao 	ct_aso_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
27988207e84bSBing Zhao 	return ct_aso_obj;
27998207e84bSBing Zhao }
28008207e84bSBing Zhao 
2801894711d3SLi Zhang /**
28025be10a9dSShiri Kuzin  * Create general object of type GENEVE TLV option using DevX API.
28035be10a9dSShiri Kuzin  *
28045be10a9dSShiri Kuzin  * @param[in] ctx
28055be10a9dSShiri Kuzin  *   Context returned from mlx5 open_device() glue function.
28065be10a9dSShiri Kuzin  * @param [in] class
28075be10a9dSShiri Kuzin  *   TLV option variable value of class
28085be10a9dSShiri Kuzin  * @param [in] type
28095be10a9dSShiri Kuzin  *   TLV option variable value of type
28105be10a9dSShiri Kuzin  * @param [in] len
28115be10a9dSShiri Kuzin  *   TLV option variable value of len
28125be10a9dSShiri Kuzin  *
28135be10a9dSShiri Kuzin  * @return
28145be10a9dSShiri Kuzin  *   The DevX object created, NULL otherwise and rte_errno is set.
28155be10a9dSShiri Kuzin  */
28165be10a9dSShiri Kuzin struct mlx5_devx_obj *
28175be10a9dSShiri Kuzin mlx5_devx_cmd_create_geneve_tlv_option(void *ctx,
28185be10a9dSShiri Kuzin 		uint16_t class, uint8_t type, uint8_t len)
28195be10a9dSShiri Kuzin {
28205be10a9dSShiri Kuzin 	uint32_t in[MLX5_ST_SZ_DW(create_geneve_tlv_option_in)] = {0};
28215be10a9dSShiri Kuzin 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
28225be10a9dSShiri Kuzin 	struct mlx5_devx_obj *geneve_tlv_opt_obj = mlx5_malloc(MLX5_MEM_ZERO,
28235be10a9dSShiri Kuzin 						   sizeof(*geneve_tlv_opt_obj),
28245be10a9dSShiri Kuzin 						   0, SOCKET_ID_ANY);
28255be10a9dSShiri Kuzin 
28265be10a9dSShiri Kuzin 	if (!geneve_tlv_opt_obj) {
28275be10a9dSShiri Kuzin 		DRV_LOG(ERR, "Failed to allocate geneve tlv option object.");
28285be10a9dSShiri Kuzin 		rte_errno = ENOMEM;
28295be10a9dSShiri Kuzin 		return NULL;
28305be10a9dSShiri Kuzin 	}
28315be10a9dSShiri Kuzin 	void *hdr = MLX5_ADDR_OF(create_geneve_tlv_option_in, in, hdr);
28325be10a9dSShiri Kuzin 	void *opt = MLX5_ADDR_OF(create_geneve_tlv_option_in, in,
28335be10a9dSShiri Kuzin 			geneve_tlv_opt);
28345be10a9dSShiri Kuzin 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
28355be10a9dSShiri Kuzin 			MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
28365be10a9dSShiri Kuzin 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
2837753a7c08SDekel Peled 		 MLX5_GENERAL_OBJ_TYPE_GENEVE_TLV_OPT);
28385be10a9dSShiri Kuzin 	MLX5_SET(geneve_tlv_option, opt, option_class,
28395be10a9dSShiri Kuzin 			rte_be_to_cpu_16(class));
28405be10a9dSShiri Kuzin 	MLX5_SET(geneve_tlv_option, opt, option_type, type);
28415be10a9dSShiri Kuzin 	MLX5_SET(geneve_tlv_option, opt, option_data_length, len);
28425be10a9dSShiri Kuzin 	geneve_tlv_opt_obj->obj = mlx5_glue->devx_obj_create(ctx, in,
28435be10a9dSShiri Kuzin 					sizeof(in), out, sizeof(out));
28445be10a9dSShiri Kuzin 	if (!geneve_tlv_opt_obj->obj) {
28452d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create GENEVE TLV", NULL, 0);
28465be10a9dSShiri Kuzin 		mlx5_free(geneve_tlv_opt_obj);
28475be10a9dSShiri Kuzin 		return NULL;
28485be10a9dSShiri Kuzin 	}
28495be10a9dSShiri Kuzin 	geneve_tlv_opt_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
28505be10a9dSShiri Kuzin 	return geneve_tlv_opt_obj;
28515be10a9dSShiri Kuzin }
28525be10a9dSShiri Kuzin 
2853542689e9SMatan Azrad int
2854542689e9SMatan Azrad mlx5_devx_cmd_wq_query(void *wq, uint32_t *counter_set_id)
2855542689e9SMatan Azrad {
2856542689e9SMatan Azrad #ifdef HAVE_IBV_FLOW_DV_SUPPORT
2857542689e9SMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_rq_in)] = {0};
2858542689e9SMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_rq_out)] = {0};
2859542689e9SMatan Azrad 	int rc;
2860542689e9SMatan Azrad 	void *rq_ctx;
2861542689e9SMatan Azrad 
2862542689e9SMatan Azrad 	MLX5_SET(query_rq_in, in, opcode, MLX5_CMD_OP_QUERY_RQ);
2863542689e9SMatan Azrad 	MLX5_SET(query_rq_in, in, rqn, ((struct ibv_wq *)wq)->wq_num);
2864542689e9SMatan Azrad 	rc = mlx5_glue->devx_wq_query(wq, in, sizeof(in), out, sizeof(out));
2865542689e9SMatan Azrad 	if (rc) {
2866542689e9SMatan Azrad 		rte_errno = errno;
2867542689e9SMatan Azrad 		DRV_LOG(ERR, "Failed to query WQ counter set ID using DevX - "
2868542689e9SMatan Azrad 			"rc = %d, errno = %d.", rc, errno);
2869542689e9SMatan Azrad 		return -rc;
2870542689e9SMatan Azrad 	};
2871542689e9SMatan Azrad 	rq_ctx = MLX5_ADDR_OF(query_rq_out, out, rq_context);
2872542689e9SMatan Azrad 	*counter_set_id = MLX5_GET(rqc, rq_ctx, counter_set_id);
2873542689e9SMatan Azrad 	return 0;
2874542689e9SMatan Azrad #else
2875542689e9SMatan Azrad 	(void)wq;
2876542689e9SMatan Azrad 	(void)counter_set_id;
2877542689e9SMatan Azrad 	return -ENOTSUP;
2878542689e9SMatan Azrad #endif
2879542689e9SMatan Azrad }
2880542689e9SMatan Azrad 
2881750e48c7SMatan Azrad /*
2882750e48c7SMatan Azrad  * Allocate queue counters via devx interface.
2883750e48c7SMatan Azrad  *
2884750e48c7SMatan Azrad  * @param[in] ctx
2885750e48c7SMatan Azrad  *   Context returned from mlx5 open_device() glue function.
2886750e48c7SMatan Azrad  *
2887750e48c7SMatan Azrad  * @return
2888750e48c7SMatan Azrad  *   Pointer to counter object on success, a NULL value otherwise and
2889750e48c7SMatan Azrad  *   rte_errno is set.
2890750e48c7SMatan Azrad  */
2891750e48c7SMatan Azrad struct mlx5_devx_obj *
2892750e48c7SMatan Azrad mlx5_devx_cmd_queue_counter_alloc(void *ctx)
2893750e48c7SMatan Azrad {
2894750e48c7SMatan Azrad 	struct mlx5_devx_obj *dcs = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dcs), 0,
2895750e48c7SMatan Azrad 						SOCKET_ID_ANY);
2896750e48c7SMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(alloc_q_counter_in)]   = {0};
2897750e48c7SMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(alloc_q_counter_out)] = {0};
2898750e48c7SMatan Azrad 
2899750e48c7SMatan Azrad 	if (!dcs) {
2900750e48c7SMatan Azrad 		rte_errno = ENOMEM;
2901750e48c7SMatan Azrad 		return NULL;
2902750e48c7SMatan Azrad 	}
2903750e48c7SMatan Azrad 	MLX5_SET(alloc_q_counter_in, in, opcode, MLX5_CMD_OP_ALLOC_Q_COUNTER);
2904750e48c7SMatan Azrad 	dcs->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
2905750e48c7SMatan Azrad 					      sizeof(out));
2906750e48c7SMatan Azrad 	if (!dcs->obj) {
29072d8dde8dSGregory Etelson 		DEVX_DRV_LOG(DEBUG, out, "create q counter set", NULL, 0);
2908750e48c7SMatan Azrad 		mlx5_free(dcs);
2909750e48c7SMatan Azrad 		return NULL;
2910750e48c7SMatan Azrad 	}
2911750e48c7SMatan Azrad 	dcs->id = MLX5_GET(alloc_q_counter_out, out, counter_set_id);
2912750e48c7SMatan Azrad 	return dcs;
2913750e48c7SMatan Azrad }
2914750e48c7SMatan Azrad 
2915750e48c7SMatan Azrad /**
2916750e48c7SMatan Azrad  * Query queue counters values.
2917750e48c7SMatan Azrad  *
2918750e48c7SMatan Azrad  * @param[in] dcs
2919750e48c7SMatan Azrad  *   devx object of the queue counter set.
2920750e48c7SMatan Azrad  * @param[in] clear
2921750e48c7SMatan Azrad  *   Whether hardware should clear the counters after the query or not.
2922750e48c7SMatan Azrad  *  @param[out] out_of_buffers
2923750e48c7SMatan Azrad  *   Number of dropped occurred due to lack of WQE for the associated QPs/RQs.
2924750e48c7SMatan Azrad  *
2925750e48c7SMatan Azrad  * @return
2926750e48c7SMatan Azrad  *   0 on success, a negative value otherwise.
2927750e48c7SMatan Azrad  */
2928750e48c7SMatan Azrad int
2929750e48c7SMatan Azrad mlx5_devx_cmd_queue_counter_query(struct mlx5_devx_obj *dcs, int clear,
2930750e48c7SMatan Azrad 				  uint32_t *out_of_buffers)
2931750e48c7SMatan Azrad {
2932750e48c7SMatan Azrad 	uint32_t out[MLX5_ST_SZ_BYTES(query_q_counter_out)] = {0};
2933750e48c7SMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_q_counter_in)] = {0};
2934750e48c7SMatan Azrad 	int rc;
2935750e48c7SMatan Azrad 
2936750e48c7SMatan Azrad 	MLX5_SET(query_q_counter_in, in, opcode,
2937750e48c7SMatan Azrad 		 MLX5_CMD_OP_QUERY_Q_COUNTER);
2938750e48c7SMatan Azrad 	MLX5_SET(query_q_counter_in, in, op_mod, 0);
2939750e48c7SMatan Azrad 	MLX5_SET(query_q_counter_in, in, counter_set_id, dcs->id);
2940750e48c7SMatan Azrad 	MLX5_SET(query_q_counter_in, in, clear, !!clear);
2941750e48c7SMatan Azrad 	rc = mlx5_glue->devx_obj_query(dcs->obj, in, sizeof(in), out,
2942750e48c7SMatan Azrad 				       sizeof(out));
2943750e48c7SMatan Azrad 	if (rc) {
2944750e48c7SMatan Azrad 		DRV_LOG(ERR, "Failed to query devx q counter set - rc %d", rc);
2945750e48c7SMatan Azrad 		rte_errno = rc;
2946750e48c7SMatan Azrad 		return -rc;
2947750e48c7SMatan Azrad 	}
2948750e48c7SMatan Azrad 	*out_of_buffers = MLX5_GET(query_q_counter_out, out, out_of_buffer);
2949750e48c7SMatan Azrad 	return 0;
2950750e48c7SMatan Azrad }
2951178d8c50SDekel Peled 
2952178d8c50SDekel Peled /**
2953178d8c50SDekel Peled  * Create general object of type DEK using DevX API.
2954178d8c50SDekel Peled  *
2955178d8c50SDekel Peled  * @param[in] ctx
2956178d8c50SDekel Peled  *   Context returned from mlx5 open_device() glue function.
2957178d8c50SDekel Peled  * @param [in] attr
2958178d8c50SDekel Peled  *   Pointer to DEK attributes structure.
2959178d8c50SDekel Peled  *
2960178d8c50SDekel Peled  * @return
2961178d8c50SDekel Peled  *   The DevX object created, NULL otherwise and rte_errno is set.
2962178d8c50SDekel Peled  */
2963178d8c50SDekel Peled struct mlx5_devx_obj *
2964178d8c50SDekel Peled mlx5_devx_cmd_create_dek_obj(void *ctx, struct mlx5_devx_dek_attr *attr)
2965178d8c50SDekel Peled {
2966178d8c50SDekel Peled 	uint32_t in[MLX5_ST_SZ_DW(create_dek_in)] = {0};
2967178d8c50SDekel Peled 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
2968178d8c50SDekel Peled 	struct mlx5_devx_obj *dek_obj = NULL;
2969178d8c50SDekel Peled 	void *ptr = NULL, *key_addr = NULL;
2970178d8c50SDekel Peled 
2971178d8c50SDekel Peled 	dek_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dek_obj),
2972178d8c50SDekel Peled 			      0, SOCKET_ID_ANY);
2973178d8c50SDekel Peled 	if (dek_obj == NULL) {
2974178d8c50SDekel Peled 		DRV_LOG(ERR, "Failed to allocate DEK object data");
2975178d8c50SDekel Peled 		rte_errno = ENOMEM;
2976178d8c50SDekel Peled 		return NULL;
2977178d8c50SDekel Peled 	}
2978178d8c50SDekel Peled 	ptr = MLX5_ADDR_OF(create_dek_in, in, hdr);
2979178d8c50SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
2980178d8c50SDekel Peled 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
2981178d8c50SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
2982178d8c50SDekel Peled 		 MLX5_GENERAL_OBJ_TYPE_DEK);
2983178d8c50SDekel Peled 	ptr = MLX5_ADDR_OF(create_dek_in, in, dek);
2984178d8c50SDekel Peled 	MLX5_SET(dek, ptr, key_size, attr->key_size);
2985178d8c50SDekel Peled 	MLX5_SET(dek, ptr, has_keytag, attr->has_keytag);
2986178d8c50SDekel Peled 	MLX5_SET(dek, ptr, key_purpose, attr->key_purpose);
2987178d8c50SDekel Peled 	MLX5_SET(dek, ptr, pd, attr->pd);
2988178d8c50SDekel Peled 	MLX5_SET64(dek, ptr, opaque, attr->opaque);
2989178d8c50SDekel Peled 	key_addr = MLX5_ADDR_OF(dek, ptr, key);
2990178d8c50SDekel Peled 	memcpy(key_addr, (void *)(attr->key), MLX5_CRYPTO_KEY_MAX_SIZE);
2991178d8c50SDekel Peled 	dek_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
2992178d8c50SDekel Peled 						  out, sizeof(out));
2993178d8c50SDekel Peled 	if (dek_obj->obj == NULL) {
29942d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create DEK", NULL, 0);
2995178d8c50SDekel Peled 		mlx5_free(dek_obj);
2996178d8c50SDekel Peled 		return NULL;
2997178d8c50SDekel Peled 	}
2998178d8c50SDekel Peled 	dek_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
2999178d8c50SDekel Peled 	return dek_obj;
3000178d8c50SDekel Peled }
300121ca2494SDekel Peled 
300221ca2494SDekel Peled /**
300321ca2494SDekel Peled  * Create general object of type IMPORT_KEK using DevX API.
300421ca2494SDekel Peled  *
300521ca2494SDekel Peled  * @param[in] ctx
300621ca2494SDekel Peled  *   Context returned from mlx5 open_device() glue function.
300721ca2494SDekel Peled  * @param [in] attr
300821ca2494SDekel Peled  *   Pointer to IMPORT_KEK attributes structure.
300921ca2494SDekel Peled  *
301021ca2494SDekel Peled  * @return
301121ca2494SDekel Peled  *   The DevX object created, NULL otherwise and rte_errno is set.
301221ca2494SDekel Peled  */
301321ca2494SDekel Peled struct mlx5_devx_obj *
301421ca2494SDekel Peled mlx5_devx_cmd_create_import_kek_obj(void *ctx,
301521ca2494SDekel Peled 				    struct mlx5_devx_import_kek_attr *attr)
301621ca2494SDekel Peled {
301721ca2494SDekel Peled 	uint32_t in[MLX5_ST_SZ_DW(create_import_kek_in)] = {0};
301821ca2494SDekel Peled 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
301921ca2494SDekel Peled 	struct mlx5_devx_obj *import_kek_obj = NULL;
302021ca2494SDekel Peled 	void *ptr = NULL, *key_addr = NULL;
302121ca2494SDekel Peled 
302221ca2494SDekel Peled 	import_kek_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*import_kek_obj),
302321ca2494SDekel Peled 				     0, SOCKET_ID_ANY);
302421ca2494SDekel Peled 	if (import_kek_obj == NULL) {
302521ca2494SDekel Peled 		DRV_LOG(ERR, "Failed to allocate IMPORT_KEK object data");
302621ca2494SDekel Peled 		rte_errno = ENOMEM;
302721ca2494SDekel Peled 		return NULL;
302821ca2494SDekel Peled 	}
302921ca2494SDekel Peled 	ptr = MLX5_ADDR_OF(create_import_kek_in, in, hdr);
303021ca2494SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
303121ca2494SDekel Peled 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
303221ca2494SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
303321ca2494SDekel Peled 		 MLX5_GENERAL_OBJ_TYPE_IMPORT_KEK);
303421ca2494SDekel Peled 	ptr = MLX5_ADDR_OF(create_import_kek_in, in, import_kek);
303521ca2494SDekel Peled 	MLX5_SET(import_kek, ptr, key_size, attr->key_size);
303621ca2494SDekel Peled 	key_addr = MLX5_ADDR_OF(import_kek, ptr, key);
303721ca2494SDekel Peled 	memcpy(key_addr, (void *)(attr->key), MLX5_CRYPTO_KEY_MAX_SIZE);
303821ca2494SDekel Peled 	import_kek_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
303921ca2494SDekel Peled 							 out, sizeof(out));
304021ca2494SDekel Peled 	if (import_kek_obj->obj == NULL) {
30412d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create IMPORT_KEK", NULL, 0);
304221ca2494SDekel Peled 		mlx5_free(import_kek_obj);
304321ca2494SDekel Peled 		return NULL;
304421ca2494SDekel Peled 	}
304521ca2494SDekel Peled 	import_kek_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
304621ca2494SDekel Peled 	return import_kek_obj;
304721ca2494SDekel Peled }
304838e4780bSDekel Peled 
304938e4780bSDekel Peled /**
3050abda4fd9SDekel Peled  * Create general object of type CREDENTIAL using DevX API.
3051abda4fd9SDekel Peled  *
3052abda4fd9SDekel Peled  * @param[in] ctx
3053abda4fd9SDekel Peled  *   Context returned from mlx5 open_device() glue function.
3054abda4fd9SDekel Peled  * @param [in] attr
3055abda4fd9SDekel Peled  *   Pointer to CREDENTIAL attributes structure.
3056abda4fd9SDekel Peled  *
3057abda4fd9SDekel Peled  * @return
3058abda4fd9SDekel Peled  *   The DevX object created, NULL otherwise and rte_errno is set.
3059abda4fd9SDekel Peled  */
3060abda4fd9SDekel Peled struct mlx5_devx_obj *
3061abda4fd9SDekel Peled mlx5_devx_cmd_create_credential_obj(void *ctx,
3062abda4fd9SDekel Peled 				    struct mlx5_devx_credential_attr *attr)
3063abda4fd9SDekel Peled {
3064abda4fd9SDekel Peled 	uint32_t in[MLX5_ST_SZ_DW(create_credential_in)] = {0};
3065abda4fd9SDekel Peled 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
3066abda4fd9SDekel Peled 	struct mlx5_devx_obj *credential_obj = NULL;
3067abda4fd9SDekel Peled 	void *ptr = NULL, *credential_addr = NULL;
3068abda4fd9SDekel Peled 
3069abda4fd9SDekel Peled 	credential_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*credential_obj),
3070abda4fd9SDekel Peled 				     0, SOCKET_ID_ANY);
3071abda4fd9SDekel Peled 	if (credential_obj == NULL) {
3072abda4fd9SDekel Peled 		DRV_LOG(ERR, "Failed to allocate CREDENTIAL object data");
3073abda4fd9SDekel Peled 		rte_errno = ENOMEM;
3074abda4fd9SDekel Peled 		return NULL;
3075abda4fd9SDekel Peled 	}
3076abda4fd9SDekel Peled 	ptr = MLX5_ADDR_OF(create_credential_in, in, hdr);
3077abda4fd9SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
3078abda4fd9SDekel Peled 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
3079abda4fd9SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
3080abda4fd9SDekel Peled 		 MLX5_GENERAL_OBJ_TYPE_CREDENTIAL);
3081abda4fd9SDekel Peled 	ptr = MLX5_ADDR_OF(create_credential_in, in, credential);
3082abda4fd9SDekel Peled 	MLX5_SET(credential, ptr, credential_role, attr->credential_role);
3083abda4fd9SDekel Peled 	credential_addr = MLX5_ADDR_OF(credential, ptr, credential);
3084abda4fd9SDekel Peled 	memcpy(credential_addr, (void *)(attr->credential),
3085abda4fd9SDekel Peled 	       MLX5_CRYPTO_CREDENTIAL_SIZE);
3086abda4fd9SDekel Peled 	credential_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
3087abda4fd9SDekel Peled 							 out, sizeof(out));
3088abda4fd9SDekel Peled 	if (credential_obj->obj == NULL) {
30892d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create CREDENTIAL", NULL, 0);
3090abda4fd9SDekel Peled 		mlx5_free(credential_obj);
3091abda4fd9SDekel Peled 		return NULL;
3092abda4fd9SDekel Peled 	}
3093abda4fd9SDekel Peled 	credential_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
3094abda4fd9SDekel Peled 	return credential_obj;
3095abda4fd9SDekel Peled }
3096abda4fd9SDekel Peled 
3097abda4fd9SDekel Peled /**
309838e4780bSDekel Peled  * Create general object of type CRYPTO_LOGIN using DevX API.
309938e4780bSDekel Peled  *
310038e4780bSDekel Peled  * @param[in] ctx
310138e4780bSDekel Peled  *   Context returned from mlx5 open_device() glue function.
310238e4780bSDekel Peled  * @param [in] attr
310338e4780bSDekel Peled  *   Pointer to CRYPTO_LOGIN attributes structure.
310438e4780bSDekel Peled  *
310538e4780bSDekel Peled  * @return
310638e4780bSDekel Peled  *   The DevX object created, NULL otherwise and rte_errno is set.
310738e4780bSDekel Peled  */
310838e4780bSDekel Peled struct mlx5_devx_obj *
310938e4780bSDekel Peled mlx5_devx_cmd_create_crypto_login_obj(void *ctx,
311038e4780bSDekel Peled 				      struct mlx5_devx_crypto_login_attr *attr)
311138e4780bSDekel Peled {
311238e4780bSDekel Peled 	uint32_t in[MLX5_ST_SZ_DW(create_crypto_login_in)] = {0};
311338e4780bSDekel Peled 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
311438e4780bSDekel Peled 	struct mlx5_devx_obj *crypto_login_obj = NULL;
311538e4780bSDekel Peled 	void *ptr = NULL, *credential_addr = NULL;
311638e4780bSDekel Peled 
311738e4780bSDekel Peled 	crypto_login_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*crypto_login_obj),
311838e4780bSDekel Peled 				       0, SOCKET_ID_ANY);
311938e4780bSDekel Peled 	if (crypto_login_obj == NULL) {
312038e4780bSDekel Peled 		DRV_LOG(ERR, "Failed to allocate CRYPTO_LOGIN object data");
312138e4780bSDekel Peled 		rte_errno = ENOMEM;
312238e4780bSDekel Peled 		return NULL;
312338e4780bSDekel Peled 	}
312438e4780bSDekel Peled 	ptr = MLX5_ADDR_OF(create_crypto_login_in, in, hdr);
312538e4780bSDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
312638e4780bSDekel Peled 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
312738e4780bSDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
312838e4780bSDekel Peled 		 MLX5_GENERAL_OBJ_TYPE_CRYPTO_LOGIN);
312938e4780bSDekel Peled 	ptr = MLX5_ADDR_OF(create_crypto_login_in, in, crypto_login);
313038e4780bSDekel Peled 	MLX5_SET(crypto_login, ptr, credential_pointer,
313138e4780bSDekel Peled 		 attr->credential_pointer);
313238e4780bSDekel Peled 	MLX5_SET(crypto_login, ptr, session_import_kek_ptr,
313338e4780bSDekel Peled 		 attr->session_import_kek_ptr);
313438e4780bSDekel Peled 	credential_addr = MLX5_ADDR_OF(crypto_login, ptr, credential);
313538e4780bSDekel Peled 	memcpy(credential_addr, (void *)(attr->credential),
3136abda4fd9SDekel Peled 	       MLX5_CRYPTO_CREDENTIAL_SIZE);
313738e4780bSDekel Peled 	crypto_login_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
313838e4780bSDekel Peled 							   out, sizeof(out));
313938e4780bSDekel Peled 	if (crypto_login_obj->obj == NULL) {
31402d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create CRYPTO_LOGIN", NULL, 0);
314138e4780bSDekel Peled 		mlx5_free(crypto_login_obj);
314238e4780bSDekel Peled 		return NULL;
314338e4780bSDekel Peled 	}
314438e4780bSDekel Peled 	crypto_login_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
314538e4780bSDekel Peled 	return crypto_login_obj;
314638e4780bSDekel Peled }
3147cf5ac38dSRongwei Liu 
3148cf5ac38dSRongwei Liu /**
3149cf5ac38dSRongwei Liu  * Query LAG context.
3150cf5ac38dSRongwei Liu  *
3151cf5ac38dSRongwei Liu  * @param[in] ctx
3152cf5ac38dSRongwei Liu  *   Pointer to ibv_context, returned from mlx5dv_open_device.
3153cf5ac38dSRongwei Liu  * @param[out] lag_ctx
3154cf5ac38dSRongwei Liu  *   Pointer to struct mlx5_devx_lag_context, to be set by the routine.
3155cf5ac38dSRongwei Liu  *
3156cf5ac38dSRongwei Liu  * @return
3157cf5ac38dSRongwei Liu  *   0 on success, a negative value otherwise.
3158cf5ac38dSRongwei Liu  */
3159cf5ac38dSRongwei Liu int
3160cf5ac38dSRongwei Liu mlx5_devx_cmd_query_lag(void *ctx,
3161cf5ac38dSRongwei Liu 			struct mlx5_devx_lag_context *lag_ctx)
3162cf5ac38dSRongwei Liu {
3163cf5ac38dSRongwei Liu 	uint32_t in[MLX5_ST_SZ_DW(query_lag_in)] = {0};
3164cf5ac38dSRongwei Liu 	uint32_t out[MLX5_ST_SZ_DW(query_lag_out)] = {0};
3165cf5ac38dSRongwei Liu 	void *lctx;
3166cf5ac38dSRongwei Liu 	int rc;
3167cf5ac38dSRongwei Liu 
3168cf5ac38dSRongwei Liu 	MLX5_SET(query_lag_in, in, opcode, MLX5_CMD_OP_QUERY_LAG);
3169cf5ac38dSRongwei Liu 	rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, sizeof(out));
3170cf5ac38dSRongwei Liu 	if (rc)
3171cf5ac38dSRongwei Liu 		goto error;
3172cf5ac38dSRongwei Liu 	lctx = MLX5_ADDR_OF(query_lag_out, out, context);
3173cf5ac38dSRongwei Liu 	lag_ctx->fdb_selection_mode = MLX5_GET(lag_context, lctx,
3174cf5ac38dSRongwei Liu 					       fdb_selection_mode);
3175cf5ac38dSRongwei Liu 	lag_ctx->port_select_mode = MLX5_GET(lag_context, lctx,
3176cf5ac38dSRongwei Liu 					       port_select_mode);
3177cf5ac38dSRongwei Liu 	lag_ctx->lag_state = MLX5_GET(lag_context, lctx, lag_state);
3178cf5ac38dSRongwei Liu 	lag_ctx->tx_remap_affinity_2 = MLX5_GET(lag_context, lctx,
3179cf5ac38dSRongwei Liu 						tx_remap_affinity_2);
3180cf5ac38dSRongwei Liu 	lag_ctx->tx_remap_affinity_1 = MLX5_GET(lag_context, lctx,
3181cf5ac38dSRongwei Liu 						tx_remap_affinity_1);
3182cf5ac38dSRongwei Liu 	return 0;
3183cf5ac38dSRongwei Liu error:
3184cf5ac38dSRongwei Liu 	rc = (rc > 0) ? -rc : rc;
3185cf5ac38dSRongwei Liu 	return rc;
3186cf5ac38dSRongwei Liu }
3187