xref: /dpdk/drivers/common/mlx5/mlx5_devx_cmds.c (revision 5f44fb1958e5cde376f9c69a3841aabb6751466e)
11a2d8c3fSDekel Peled /* SPDX-License-Identifier: BSD-3-Clause
21a2d8c3fSDekel Peled  * Copyright 2018 Mellanox Technologies, Ltd
31a2d8c3fSDekel Peled  */
47b4f1e6bSMatan Azrad 
57b4f1e6bSMatan Azrad #include <unistd.h>
67b4f1e6bSMatan Azrad 
77b4f1e6bSMatan Azrad #include <rte_errno.h>
87b4f1e6bSMatan Azrad #include <rte_malloc.h>
92aba9fc7SOphir Munk #include <rte_eal_paging.h>
107b4f1e6bSMatan Azrad 
117b4f1e6bSMatan Azrad #include "mlx5_prm.h"
127b4f1e6bSMatan Azrad #include "mlx5_devx_cmds.h"
1325245d5dSShiri Kuzin #include "mlx5_common_log.h"
1466914d19SSuanming Mou #include "mlx5_malloc.h"
157b4f1e6bSMatan Azrad 
16b0067860SGregory Etelson /* FW writes status value to the OUT buffer at offset 00H */
17b0067860SGregory Etelson #define MLX5_FW_STATUS(o) MLX5_GET(general_obj_out_cmd_hdr, (o), status)
18b0067860SGregory Etelson /* FW writes syndrome value to the OUT buffer at offset 04H */
19b0067860SGregory Etelson #define MLX5_FW_SYNDROME(o) MLX5_GET(general_obj_out_cmd_hdr, (o), syndrome)
20b0067860SGregory Etelson 
21b0067860SGregory Etelson #define MLX5_DEVX_ERR_RC(x) ((x) > 0 ? -(x) : ((x) < 0 ? (x) : -1))
22b0067860SGregory Etelson 
232d8dde8dSGregory Etelson #define DEVX_DRV_LOG(level, out, reason, param, value)				\
242d8dde8dSGregory Etelson do {										\
252d8dde8dSGregory Etelson 	/*									\
262d8dde8dSGregory Etelson 	 * Some (old) GCC compilers like 7.5.0 and aarch64 GCC 7.1-2017.08	\
272d8dde8dSGregory Etelson 	 * do not expand correctly when the macro invoked when the `param`	\
282d8dde8dSGregory Etelson 	 * is `NULL`.								\
292d8dde8dSGregory Etelson 	 * Use `local_param` to avoid direct `NULL` expansion.			\
302d8dde8dSGregory Etelson 	 */									\
312d8dde8dSGregory Etelson 	const char *local_param = (const char *)param; 				\
322d8dde8dSGregory Etelson 										\
332d8dde8dSGregory Etelson 	rte_errno = errno;							\
342d8dde8dSGregory Etelson 	if (!local_param) {							\
352d8dde8dSGregory Etelson 		DRV_LOG(level,							\
362d8dde8dSGregory Etelson 			"DevX %s failed errno=%d status=%#x syndrome=%#x",	\
372d8dde8dSGregory Etelson 			(reason), errno, MLX5_FW_STATUS((out)),			\
382d8dde8dSGregory Etelson 			MLX5_FW_SYNDROME((out)));				\
392d8dde8dSGregory Etelson 	} else {								\
402d8dde8dSGregory Etelson 		DRV_LOG(level,							\
412d8dde8dSGregory Etelson 			"DevX %s %s=%#X failed errno=%d status=%#x syndrome=%#x",\
422d8dde8dSGregory Etelson 			(reason), local_param, (value), errno,         		\
432d8dde8dSGregory Etelson 			MLX5_FW_STATUS((out)), MLX5_FW_SYNDROME((out)));	\
442d8dde8dSGregory Etelson 	}									\
452d8dde8dSGregory Etelson } while (0)
46b0067860SGregory Etelson 
479c410b28SViacheslav Ovsiienko static void *
489c410b28SViacheslav Ovsiienko mlx5_devx_get_hca_cap(void *ctx, uint32_t *in, uint32_t *out,
499c410b28SViacheslav Ovsiienko 		      int *err, uint32_t flags)
509c410b28SViacheslav Ovsiienko {
519c410b28SViacheslav Ovsiienko 	const size_t size_in = MLX5_ST_SZ_DW(query_hca_cap_in) * sizeof(int);
529c410b28SViacheslav Ovsiienko 	const size_t size_out = MLX5_ST_SZ_DW(query_hca_cap_out) * sizeof(int);
53b0067860SGregory Etelson 	int rc;
549c410b28SViacheslav Ovsiienko 
559c410b28SViacheslav Ovsiienko 	memset(in, 0, size_in);
569c410b28SViacheslav Ovsiienko 	memset(out, 0, size_out);
579c410b28SViacheslav Ovsiienko 	MLX5_SET(query_hca_cap_in, in, opcode, MLX5_CMD_OP_QUERY_HCA_CAP);
589c410b28SViacheslav Ovsiienko 	MLX5_SET(query_hca_cap_in, in, op_mod, flags);
599c410b28SViacheslav Ovsiienko 	rc = mlx5_glue->devx_general_cmd(ctx, in, size_in, out, size_out);
60b0067860SGregory Etelson 	if (rc || MLX5_FW_STATUS(out)) {
612d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "HCA capabilities", "func", flags >> 1);
629c410b28SViacheslav Ovsiienko 		if (err)
63b0067860SGregory Etelson 			*err = MLX5_DEVX_ERR_RC(rc);
649c410b28SViacheslav Ovsiienko 		return NULL;
659c410b28SViacheslav Ovsiienko 	}
669c410b28SViacheslav Ovsiienko 	if (err)
67b0067860SGregory Etelson 		*err = 0;
689c410b28SViacheslav Ovsiienko 	return MLX5_ADDR_OF(query_hca_cap_out, out, capability);
699c410b28SViacheslav Ovsiienko }
709c410b28SViacheslav Ovsiienko 
717b4f1e6bSMatan Azrad /**
72bb7ef9a9SViacheslav Ovsiienko  * Perform read access to the registers. Reads data from register
73bb7ef9a9SViacheslav Ovsiienko  * and writes ones to the specified buffer.
74bb7ef9a9SViacheslav Ovsiienko  *
75bb7ef9a9SViacheslav Ovsiienko  * @param[in] ctx
76bb7ef9a9SViacheslav Ovsiienko  *   Context returned from mlx5 open_device() glue function.
77bb7ef9a9SViacheslav Ovsiienko  * @param[in] reg_id
78bb7ef9a9SViacheslav Ovsiienko  *   Register identifier according to the PRM.
79bb7ef9a9SViacheslav Ovsiienko  * @param[in] arg
80bb7ef9a9SViacheslav Ovsiienko  *   Register access auxiliary parameter according to the PRM.
81bb7ef9a9SViacheslav Ovsiienko  * @param[out] data
82bb7ef9a9SViacheslav Ovsiienko  *   Pointer to the buffer to store read data.
83bb7ef9a9SViacheslav Ovsiienko  * @param[in] dw_cnt
84bb7ef9a9SViacheslav Ovsiienko  *   Buffer size in double words.
85bb7ef9a9SViacheslav Ovsiienko  *
86bb7ef9a9SViacheslav Ovsiienko  * @return
87bb7ef9a9SViacheslav Ovsiienko  *   0 on success, a negative value otherwise.
88bb7ef9a9SViacheslav Ovsiienko  */
89bb7ef9a9SViacheslav Ovsiienko int
90bb7ef9a9SViacheslav Ovsiienko mlx5_devx_cmd_register_read(void *ctx, uint16_t reg_id, uint32_t arg,
91bb7ef9a9SViacheslav Ovsiienko 			    uint32_t *data, uint32_t dw_cnt)
92bb7ef9a9SViacheslav Ovsiienko {
93bb7ef9a9SViacheslav Ovsiienko 	uint32_t in[MLX5_ST_SZ_DW(access_register_in)]   = {0};
94bb7ef9a9SViacheslav Ovsiienko 	uint32_t out[MLX5_ST_SZ_DW(access_register_out) +
95bb7ef9a9SViacheslav Ovsiienko 		     MLX5_ACCESS_REGISTER_DATA_DWORD_MAX] = {0};
96b0067860SGregory Etelson 	int rc;
97bb7ef9a9SViacheslav Ovsiienko 
98bb7ef9a9SViacheslav Ovsiienko 	MLX5_ASSERT(data && dw_cnt);
99bb7ef9a9SViacheslav Ovsiienko 	MLX5_ASSERT(dw_cnt <= MLX5_ACCESS_REGISTER_DATA_DWORD_MAX);
100bb7ef9a9SViacheslav Ovsiienko 	if (dw_cnt  > MLX5_ACCESS_REGISTER_DATA_DWORD_MAX) {
101bb7ef9a9SViacheslav Ovsiienko 		DRV_LOG(ERR, "Not enough  buffer for register read data");
102bb7ef9a9SViacheslav Ovsiienko 		return -1;
103bb7ef9a9SViacheslav Ovsiienko 	}
104bb7ef9a9SViacheslav Ovsiienko 	MLX5_SET(access_register_in, in, opcode,
105bb7ef9a9SViacheslav Ovsiienko 		 MLX5_CMD_OP_ACCESS_REGISTER_USER);
106bb7ef9a9SViacheslav Ovsiienko 	MLX5_SET(access_register_in, in, op_mod,
107bb7ef9a9SViacheslav Ovsiienko 					MLX5_ACCESS_REGISTER_IN_OP_MOD_READ);
108bb7ef9a9SViacheslav Ovsiienko 	MLX5_SET(access_register_in, in, register_id, reg_id);
109bb7ef9a9SViacheslav Ovsiienko 	MLX5_SET(access_register_in, in, argument, arg);
110bb7ef9a9SViacheslav Ovsiienko 	rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out,
111dd9e9d54SDekel Peled 					 MLX5_ST_SZ_BYTES(access_register_out) +
112dd9e9d54SDekel Peled 					 sizeof(uint32_t) * dw_cnt);
113b0067860SGregory Etelson 	if (rc || MLX5_FW_STATUS(out)) {
1142d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "read access", "NIC register", reg_id);
115b0067860SGregory Etelson 		return MLX5_DEVX_ERR_RC(rc);
116bb7ef9a9SViacheslav Ovsiienko 	}
117bb7ef9a9SViacheslav Ovsiienko 	memcpy(data, &out[MLX5_ST_SZ_DW(access_register_out)],
118bb7ef9a9SViacheslav Ovsiienko 	       dw_cnt * sizeof(uint32_t));
119bb7ef9a9SViacheslav Ovsiienko 	return 0;
120bb7ef9a9SViacheslav Ovsiienko }
121bb7ef9a9SViacheslav Ovsiienko 
122bb7ef9a9SViacheslav Ovsiienko /**
1231a2d8c3fSDekel Peled  * Perform write access to the registers.
1241a2d8c3fSDekel Peled  *
1251a2d8c3fSDekel Peled  * @param[in] ctx
1261a2d8c3fSDekel Peled  *   Context returned from mlx5 open_device() glue function.
1271a2d8c3fSDekel Peled  * @param[in] reg_id
1281a2d8c3fSDekel Peled  *   Register identifier according to the PRM.
1291a2d8c3fSDekel Peled  * @param[in] arg
1301a2d8c3fSDekel Peled  *   Register access auxiliary parameter according to the PRM.
1311a2d8c3fSDekel Peled  * @param[out] data
1321a2d8c3fSDekel Peled  *   Pointer to the buffer containing data to write.
1331a2d8c3fSDekel Peled  * @param[in] dw_cnt
1341a2d8c3fSDekel Peled  *   Buffer size in double words (32bit units).
1351a2d8c3fSDekel Peled  *
1361a2d8c3fSDekel Peled  * @return
1371a2d8c3fSDekel Peled  *   0 on success, a negative value otherwise.
1381a2d8c3fSDekel Peled  */
1391a2d8c3fSDekel Peled int
1401a2d8c3fSDekel Peled mlx5_devx_cmd_register_write(void *ctx, uint16_t reg_id, uint32_t arg,
1411a2d8c3fSDekel Peled 			     uint32_t *data, uint32_t dw_cnt)
1421a2d8c3fSDekel Peled {
1431a2d8c3fSDekel Peled 	uint32_t in[MLX5_ST_SZ_DW(access_register_in) +
1441a2d8c3fSDekel Peled 		    MLX5_ACCESS_REGISTER_DATA_DWORD_MAX] = {0};
1451a2d8c3fSDekel Peled 	uint32_t out[MLX5_ST_SZ_DW(access_register_out)] = {0};
146b0067860SGregory Etelson 	int rc;
1471a2d8c3fSDekel Peled 	void *ptr;
1481a2d8c3fSDekel Peled 
1491a2d8c3fSDekel Peled 	MLX5_ASSERT(data && dw_cnt);
1501a2d8c3fSDekel Peled 	MLX5_ASSERT(dw_cnt <= MLX5_ACCESS_REGISTER_DATA_DWORD_MAX);
1511a2d8c3fSDekel Peled 	if (dw_cnt > MLX5_ACCESS_REGISTER_DATA_DWORD_MAX) {
1521a2d8c3fSDekel Peled 		DRV_LOG(ERR, "Data to write exceeds max size");
1531a2d8c3fSDekel Peled 		return -1;
1541a2d8c3fSDekel Peled 	}
1551a2d8c3fSDekel Peled 	MLX5_SET(access_register_in, in, opcode,
1561a2d8c3fSDekel Peled 		 MLX5_CMD_OP_ACCESS_REGISTER_USER);
1571a2d8c3fSDekel Peled 	MLX5_SET(access_register_in, in, op_mod,
1581a2d8c3fSDekel Peled 		 MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE);
1591a2d8c3fSDekel Peled 	MLX5_SET(access_register_in, in, register_id, reg_id);
1601a2d8c3fSDekel Peled 	MLX5_SET(access_register_in, in, argument, arg);
1611a2d8c3fSDekel Peled 	ptr = MLX5_ADDR_OF(access_register_in, in, register_data);
1621a2d8c3fSDekel Peled 	memcpy(ptr, data, dw_cnt * sizeof(uint32_t));
1631a2d8c3fSDekel Peled 	rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, sizeof(out));
164b0067860SGregory Etelson 	if (rc || MLX5_FW_STATUS(out)) {
1652d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "write access", "NIC register", reg_id);
166b0067860SGregory Etelson 		return MLX5_DEVX_ERR_RC(rc);
167b0067860SGregory Etelson 	}
1681a2d8c3fSDekel Peled 	rc = mlx5_glue->devx_general_cmd(ctx, in,
1691a2d8c3fSDekel Peled 					 MLX5_ST_SZ_BYTES(access_register_in) +
1701a2d8c3fSDekel Peled 					 dw_cnt * sizeof(uint32_t),
1711a2d8c3fSDekel Peled 					 out, sizeof(out));
172b0067860SGregory Etelson 	if (rc || MLX5_FW_STATUS(out)) {
1732d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "write access", "NIC register", reg_id);
174b0067860SGregory Etelson 		return MLX5_DEVX_ERR_RC(rc);
1751a2d8c3fSDekel Peled 	}
1761a2d8c3fSDekel Peled 	return 0;
1771a2d8c3fSDekel Peled }
1781a2d8c3fSDekel Peled 
1791a2d8c3fSDekel Peled /**
1807b4f1e6bSMatan Azrad  * Allocate flow counters via devx interface.
1817b4f1e6bSMatan Azrad  *
1827b4f1e6bSMatan Azrad  * @param[in] ctx
183e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
1847b4f1e6bSMatan Azrad  * @param dcs
1857b4f1e6bSMatan Azrad  *   Pointer to counters properties structure to be filled by the routine.
1867b4f1e6bSMatan Azrad  * @param bulk_n_128
1877b4f1e6bSMatan Azrad  *   Bulk counter numbers in 128 counters units.
1887b4f1e6bSMatan Azrad  *
1897b4f1e6bSMatan Azrad  * @return
1907b4f1e6bSMatan Azrad  *   Pointer to counter object on success, a negative value otherwise and
1917b4f1e6bSMatan Azrad  *   rte_errno is set.
1927b4f1e6bSMatan Azrad  */
1937b4f1e6bSMatan Azrad struct mlx5_devx_obj *
194e09d350eSOphir Munk mlx5_devx_cmd_flow_counter_alloc(void *ctx, uint32_t bulk_n_128)
1957b4f1e6bSMatan Azrad {
19666914d19SSuanming Mou 	struct mlx5_devx_obj *dcs = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dcs),
19766914d19SSuanming Mou 						0, SOCKET_ID_ANY);
1987b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(alloc_flow_counter_in)]   = {0};
1997b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(alloc_flow_counter_out)] = {0};
2007b4f1e6bSMatan Azrad 
2017b4f1e6bSMatan Azrad 	if (!dcs) {
2027b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
2037b4f1e6bSMatan Azrad 		return NULL;
2047b4f1e6bSMatan Azrad 	}
2057b4f1e6bSMatan Azrad 	MLX5_SET(alloc_flow_counter_in, in, opcode,
2067b4f1e6bSMatan Azrad 		 MLX5_CMD_OP_ALLOC_FLOW_COUNTER);
2077b4f1e6bSMatan Azrad 	MLX5_SET(alloc_flow_counter_in, in, flow_counter_bulk, bulk_n_128);
2087b4f1e6bSMatan Azrad 	dcs->obj = mlx5_glue->devx_obj_create(ctx, in,
2097b4f1e6bSMatan Azrad 					      sizeof(in), out, sizeof(out));
2107b4f1e6bSMatan Azrad 	if (!dcs->obj) {
2112d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "allocate counters", NULL, 0);
21266914d19SSuanming Mou 		mlx5_free(dcs);
2137b4f1e6bSMatan Azrad 		return NULL;
2147b4f1e6bSMatan Azrad 	}
2157b4f1e6bSMatan Azrad 	dcs->id = MLX5_GET(alloc_flow_counter_out, out, flow_counter_id);
2167b4f1e6bSMatan Azrad 	return dcs;
2177b4f1e6bSMatan Azrad }
2187b4f1e6bSMatan Azrad 
2197b4f1e6bSMatan Azrad /**
2207b4f1e6bSMatan Azrad  * Query flow counters values.
2217b4f1e6bSMatan Azrad  *
2227b4f1e6bSMatan Azrad  * @param[in] dcs
2237b4f1e6bSMatan Azrad  *   devx object that was obtained from mlx5_devx_cmd_fc_alloc.
2247b4f1e6bSMatan Azrad  * @param[in] clear
2257b4f1e6bSMatan Azrad  *   Whether hardware should clear the counters after the query or not.
2267b4f1e6bSMatan Azrad  * @param[in] n_counters
2277b4f1e6bSMatan Azrad  *   0 in case of 1 counter to read, otherwise the counter number to read.
2287b4f1e6bSMatan Azrad  *  @param pkts
2297b4f1e6bSMatan Azrad  *   The number of packets that matched the flow.
2307b4f1e6bSMatan Azrad  *  @param bytes
2317b4f1e6bSMatan Azrad  *    The number of bytes that matched the flow.
2327b4f1e6bSMatan Azrad  *  @param mkey
2337b4f1e6bSMatan Azrad  *   The mkey key for batch query.
2347b4f1e6bSMatan Azrad  *  @param addr
2357b4f1e6bSMatan Azrad  *    The address in the mkey range for batch query.
2367b4f1e6bSMatan Azrad  *  @param cmd_comp
2377b4f1e6bSMatan Azrad  *   The completion object for asynchronous batch query.
2387b4f1e6bSMatan Azrad  *  @param async_id
2397b4f1e6bSMatan Azrad  *    The ID to be returned in the asynchronous batch query response.
2407b4f1e6bSMatan Azrad  *
2417b4f1e6bSMatan Azrad  * @return
2427b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
2437b4f1e6bSMatan Azrad  */
2447b4f1e6bSMatan Azrad int
2457b4f1e6bSMatan Azrad mlx5_devx_cmd_flow_counter_query(struct mlx5_devx_obj *dcs,
2467b4f1e6bSMatan Azrad 				 int clear, uint32_t n_counters,
2477b4f1e6bSMatan Azrad 				 uint64_t *pkts, uint64_t *bytes,
2487b4f1e6bSMatan Azrad 				 uint32_t mkey, void *addr,
249e09d350eSOphir Munk 				 void *cmd_comp,
2507b4f1e6bSMatan Azrad 				 uint64_t async_id)
2517b4f1e6bSMatan Azrad {
2527b4f1e6bSMatan Azrad 	int out_len = MLX5_ST_SZ_BYTES(query_flow_counter_out) +
2537b4f1e6bSMatan Azrad 			MLX5_ST_SZ_BYTES(traffic_counter);
2547b4f1e6bSMatan Azrad 	uint32_t out[out_len];
2557b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_flow_counter_in)] = {0};
2567b4f1e6bSMatan Azrad 	void *stats;
2577b4f1e6bSMatan Azrad 	int rc;
2587b4f1e6bSMatan Azrad 
2597b4f1e6bSMatan Azrad 	MLX5_SET(query_flow_counter_in, in, opcode,
2607b4f1e6bSMatan Azrad 		 MLX5_CMD_OP_QUERY_FLOW_COUNTER);
2617b4f1e6bSMatan Azrad 	MLX5_SET(query_flow_counter_in, in, op_mod, 0);
2627b4f1e6bSMatan Azrad 	MLX5_SET(query_flow_counter_in, in, flow_counter_id, dcs->id);
2637b4f1e6bSMatan Azrad 	MLX5_SET(query_flow_counter_in, in, clear, !!clear);
2647b4f1e6bSMatan Azrad 
2657b4f1e6bSMatan Azrad 	if (n_counters) {
2667b4f1e6bSMatan Azrad 		MLX5_SET(query_flow_counter_in, in, num_of_counters,
2677b4f1e6bSMatan Azrad 			 n_counters);
2687b4f1e6bSMatan Azrad 		MLX5_SET(query_flow_counter_in, in, dump_to_memory, 1);
2697b4f1e6bSMatan Azrad 		MLX5_SET(query_flow_counter_in, in, mkey, mkey);
2707b4f1e6bSMatan Azrad 		MLX5_SET64(query_flow_counter_in, in, address,
2717b4f1e6bSMatan Azrad 			   (uint64_t)(uintptr_t)addr);
2727b4f1e6bSMatan Azrad 	}
2737b4f1e6bSMatan Azrad 	if (!cmd_comp)
2747b4f1e6bSMatan Azrad 		rc = mlx5_glue->devx_obj_query(dcs->obj, in, sizeof(in), out,
2757b4f1e6bSMatan Azrad 					       out_len);
2767b4f1e6bSMatan Azrad 	else
2777b4f1e6bSMatan Azrad 		rc = mlx5_glue->devx_obj_query_async(dcs->obj, in, sizeof(in),
2787b4f1e6bSMatan Azrad 						     out_len, async_id,
2797b4f1e6bSMatan Azrad 						     cmd_comp);
2807b4f1e6bSMatan Azrad 	if (rc) {
2817b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to query devx counters with rc %d", rc);
2827b4f1e6bSMatan Azrad 		rte_errno = rc;
2837b4f1e6bSMatan Azrad 		return -rc;
2847b4f1e6bSMatan Azrad 	}
2857b4f1e6bSMatan Azrad 	if (!n_counters) {
2867b4f1e6bSMatan Azrad 		stats = MLX5_ADDR_OF(query_flow_counter_out,
2877b4f1e6bSMatan Azrad 				     out, flow_statistics);
2887b4f1e6bSMatan Azrad 		*pkts = MLX5_GET64(traffic_counter, stats, packets);
2897b4f1e6bSMatan Azrad 		*bytes = MLX5_GET64(traffic_counter, stats, octets);
2907b4f1e6bSMatan Azrad 	}
2917b4f1e6bSMatan Azrad 	return 0;
2927b4f1e6bSMatan Azrad }
2937b4f1e6bSMatan Azrad 
2947b4f1e6bSMatan Azrad /**
2957b4f1e6bSMatan Azrad  * Create a new mkey.
2967b4f1e6bSMatan Azrad  *
2977b4f1e6bSMatan Azrad  * @param[in] ctx
298e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
2997b4f1e6bSMatan Azrad  * @param[in] attr
3007b4f1e6bSMatan Azrad  *   Attributes of the requested mkey.
3017b4f1e6bSMatan Azrad  *
3027b4f1e6bSMatan Azrad  * @return
3037b4f1e6bSMatan Azrad  *   Pointer to Devx mkey on success, a negative value otherwise and rte_errno
3047b4f1e6bSMatan Azrad  *   is set.
3057b4f1e6bSMatan Azrad  */
3067b4f1e6bSMatan Azrad struct mlx5_devx_obj *
307e09d350eSOphir Munk mlx5_devx_cmd_mkey_create(void *ctx,
3087b4f1e6bSMatan Azrad 			  struct mlx5_devx_mkey_attr *attr)
3097b4f1e6bSMatan Azrad {
31053ec4db0SMatan Azrad 	struct mlx5_klm *klm_array = attr->klm_array;
31153ec4db0SMatan Azrad 	int klm_num = attr->klm_num;
31253ec4db0SMatan Azrad 	int in_size_dw = MLX5_ST_SZ_DW(create_mkey_in) +
31353ec4db0SMatan Azrad 		     (klm_num ? RTE_ALIGN(klm_num, 4) : 0) * MLX5_ST_SZ_DW(klm);
31453ec4db0SMatan Azrad 	uint32_t in[in_size_dw];
3157b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_mkey_out)] = {0};
3167b4f1e6bSMatan Azrad 	void *mkc;
31766914d19SSuanming Mou 	struct mlx5_devx_obj *mkey = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*mkey),
31866914d19SSuanming Mou 						 0, SOCKET_ID_ANY);
3197b4f1e6bSMatan Azrad 	size_t pgsize;
3207b4f1e6bSMatan Azrad 	uint32_t translation_size;
3217b4f1e6bSMatan Azrad 
3227b4f1e6bSMatan Azrad 	if (!mkey) {
3237b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
3247b4f1e6bSMatan Azrad 		return NULL;
3257b4f1e6bSMatan Azrad 	}
32653ec4db0SMatan Azrad 	memset(in, 0, in_size_dw * 4);
3272aba9fc7SOphir Munk 	pgsize = rte_mem_page_size();
3282aba9fc7SOphir Munk 	if (pgsize == (size_t)-1) {
3292aba9fc7SOphir Munk 		mlx5_free(mkey);
3302aba9fc7SOphir Munk 		DRV_LOG(ERR, "Failed to get page size");
3312aba9fc7SOphir Munk 		rte_errno = ENOMEM;
3322aba9fc7SOphir Munk 		return NULL;
3332aba9fc7SOphir Munk 	}
3347b4f1e6bSMatan Azrad 	MLX5_SET(create_mkey_in, in, opcode, MLX5_CMD_OP_CREATE_MKEY);
33553ec4db0SMatan Azrad 	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);
33653ec4db0SMatan Azrad 	if (klm_num > 0) {
33753ec4db0SMatan Azrad 		int i;
33853ec4db0SMatan Azrad 		uint8_t *klm = (uint8_t *)MLX5_ADDR_OF(create_mkey_in, in,
33953ec4db0SMatan Azrad 						       klm_pas_mtt);
34053ec4db0SMatan Azrad 		translation_size = RTE_ALIGN(klm_num, 4);
34153ec4db0SMatan Azrad 		for (i = 0; i < klm_num; i++) {
34253ec4db0SMatan Azrad 			MLX5_SET(klm, klm, byte_count, klm_array[i].byte_count);
34353ec4db0SMatan Azrad 			MLX5_SET(klm, klm, mkey, klm_array[i].mkey);
34453ec4db0SMatan Azrad 			MLX5_SET64(klm, klm, address, klm_array[i].address);
34553ec4db0SMatan Azrad 			klm += MLX5_ST_SZ_BYTES(klm);
34653ec4db0SMatan Azrad 		}
34753ec4db0SMatan Azrad 		for (; i < (int)translation_size; i++) {
34853ec4db0SMatan Azrad 			MLX5_SET(klm, klm, mkey, 0x0);
34953ec4db0SMatan Azrad 			MLX5_SET64(klm, klm, address, 0x0);
35053ec4db0SMatan Azrad 			klm += MLX5_ST_SZ_BYTES(klm);
35153ec4db0SMatan Azrad 		}
35253ec4db0SMatan Azrad 		MLX5_SET(mkc, mkc, access_mode_1_0, attr->log_entity_size ?
35353ec4db0SMatan Azrad 			 MLX5_MKC_ACCESS_MODE_KLM_FBS :
35453ec4db0SMatan Azrad 			 MLX5_MKC_ACCESS_MODE_KLM);
35553ec4db0SMatan Azrad 		MLX5_SET(mkc, mkc, log_page_size, attr->log_entity_size);
35653ec4db0SMatan Azrad 	} else {
35753ec4db0SMatan Azrad 		translation_size = (RTE_ALIGN(attr->size, pgsize) * 8) / 16;
35853ec4db0SMatan Azrad 		MLX5_SET(mkc, mkc, access_mode_1_0, MLX5_MKC_ACCESS_MODE_MTT);
35953ec4db0SMatan Azrad 		MLX5_SET(mkc, mkc, log_page_size, rte_log2_u32(pgsize));
36053ec4db0SMatan Azrad 	}
3617b4f1e6bSMatan Azrad 	MLX5_SET(create_mkey_in, in, translations_octword_actual_size,
3627b4f1e6bSMatan Azrad 		 translation_size);
3637b4f1e6bSMatan Azrad 	MLX5_SET(create_mkey_in, in, mkey_umem_id, attr->umem_id);
36453ec4db0SMatan Azrad 	MLX5_SET(create_mkey_in, in, pg_access, attr->pg_access);
3657b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, lw, 0x1);
3667b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, lr, 0x1);
3670111a74eSDekel Peled 	if (attr->set_remote_rw) {
3680111a74eSDekel Peled 		MLX5_SET(mkc, mkc, rw, 0x1);
3690111a74eSDekel Peled 		MLX5_SET(mkc, mkc, rr, 0x1);
3700111a74eSDekel Peled 	}
3717b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, qpn, 0xffffff);
3727b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, pd, attr->pd);
3737b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, mkey_7_0, attr->umem_id & 0xFF);
374f2054291SSuanming Mou 	MLX5_SET(mkc, mkc, umr_en, attr->umr_en);
3757b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, translations_octword_size, translation_size);
376e82ddd28STal Shnaiderman 	MLX5_SET(mkc, mkc, relaxed_ordering_write,
377e82ddd28STal Shnaiderman 		 attr->relaxed_ordering_write);
378f002358cSMichael Baum 	MLX5_SET(mkc, mkc, relaxed_ordering_read, attr->relaxed_ordering_read);
3797b4f1e6bSMatan Azrad 	MLX5_SET64(mkc, mkc, start_addr, attr->addr);
3807b4f1e6bSMatan Azrad 	MLX5_SET64(mkc, mkc, len, attr->size);
3810111a74eSDekel Peled 	MLX5_SET(mkc, mkc, crypto_en, attr->crypto_en);
3820111a74eSDekel Peled 	if (attr->crypto_en) {
3830111a74eSDekel Peled 		MLX5_SET(mkc, mkc, bsf_en, attr->crypto_en);
3840111a74eSDekel Peled 		MLX5_SET(mkc, mkc, bsf_octword_size, 4);
3850111a74eSDekel Peled 	}
38653ec4db0SMatan Azrad 	mkey->obj = mlx5_glue->devx_obj_create(ctx, in, in_size_dw * 4, out,
3877b4f1e6bSMatan Azrad 					       sizeof(out));
3887b4f1e6bSMatan Azrad 	if (!mkey->obj) {
3892d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, klm_num ? "create indirect mkey"
3902d8dde8dSGregory Etelson 					       : "create direct key", NULL, 0);
39166914d19SSuanming Mou 		mlx5_free(mkey);
3927b4f1e6bSMatan Azrad 		return NULL;
3937b4f1e6bSMatan Azrad 	}
3947b4f1e6bSMatan Azrad 	mkey->id = MLX5_GET(create_mkey_out, out, mkey_index);
3957b4f1e6bSMatan Azrad 	mkey->id = (mkey->id << 8) | (attr->umem_id & 0xFF);
3967b4f1e6bSMatan Azrad 	return mkey;
3977b4f1e6bSMatan Azrad }
3987b4f1e6bSMatan Azrad 
3997b4f1e6bSMatan Azrad /**
4007b4f1e6bSMatan Azrad  * Get status of devx command response.
4017b4f1e6bSMatan Azrad  * Mainly used for asynchronous commands.
4027b4f1e6bSMatan Azrad  *
4037b4f1e6bSMatan Azrad  * @param[in] out
4047b4f1e6bSMatan Azrad  *   The out response buffer.
4057b4f1e6bSMatan Azrad  *
4067b4f1e6bSMatan Azrad  * @return
4077b4f1e6bSMatan Azrad  *   0 on success, non-zero value otherwise.
4087b4f1e6bSMatan Azrad  */
4097b4f1e6bSMatan Azrad int
4107b4f1e6bSMatan Azrad mlx5_devx_get_out_command_status(void *out)
4117b4f1e6bSMatan Azrad {
4127b4f1e6bSMatan Azrad 	int status;
4137b4f1e6bSMatan Azrad 
4147b4f1e6bSMatan Azrad 	if (!out)
4157b4f1e6bSMatan Azrad 		return -EINVAL;
4167b4f1e6bSMatan Azrad 	status = MLX5_GET(query_flow_counter_out, out, status);
4177b4f1e6bSMatan Azrad 	if (status) {
4187b4f1e6bSMatan Azrad 		int syndrome = MLX5_GET(query_flow_counter_out, out, syndrome);
4197b4f1e6bSMatan Azrad 
420f002358cSMichael Baum 		DRV_LOG(ERR, "Bad DevX status %x, syndrome = %x", status,
4217b4f1e6bSMatan Azrad 			syndrome);
4227b4f1e6bSMatan Azrad 	}
4237b4f1e6bSMatan Azrad 	return status;
4247b4f1e6bSMatan Azrad }
4257b4f1e6bSMatan Azrad 
4267b4f1e6bSMatan Azrad /**
4277b4f1e6bSMatan Azrad  * Destroy any object allocated by a Devx API.
4287b4f1e6bSMatan Azrad  *
4297b4f1e6bSMatan Azrad  * @param[in] obj
4307b4f1e6bSMatan Azrad  *   Pointer to a general object.
4317b4f1e6bSMatan Azrad  *
4327b4f1e6bSMatan Azrad  * @return
4337b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
4347b4f1e6bSMatan Azrad  */
4357b4f1e6bSMatan Azrad int
4367b4f1e6bSMatan Azrad mlx5_devx_cmd_destroy(struct mlx5_devx_obj *obj)
4377b4f1e6bSMatan Azrad {
4387b4f1e6bSMatan Azrad 	int ret;
4397b4f1e6bSMatan Azrad 
4407b4f1e6bSMatan Azrad 	if (!obj)
4417b4f1e6bSMatan Azrad 		return 0;
4427b4f1e6bSMatan Azrad 	ret =  mlx5_glue->devx_obj_destroy(obj->obj);
44366914d19SSuanming Mou 	mlx5_free(obj);
4447b4f1e6bSMatan Azrad 	return ret;
4457b4f1e6bSMatan Azrad }
4467b4f1e6bSMatan Azrad 
4477b4f1e6bSMatan Azrad /**
4487b4f1e6bSMatan Azrad  * Query NIC vport context.
4497b4f1e6bSMatan Azrad  * Fills minimal inline attribute.
4507b4f1e6bSMatan Azrad  *
4517b4f1e6bSMatan Azrad  * @param[in] ctx
4527b4f1e6bSMatan Azrad  *   ibv contexts returned from mlx5dv_open_device.
4537b4f1e6bSMatan Azrad  * @param[in] vport
4547b4f1e6bSMatan Azrad  *   vport index
4557b4f1e6bSMatan Azrad  * @param[out] attr
4567b4f1e6bSMatan Azrad  *   Attributes device values.
4577b4f1e6bSMatan Azrad  *
4587b4f1e6bSMatan Azrad  * @return
4597b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
4607b4f1e6bSMatan Azrad  */
4617b4f1e6bSMatan Azrad static int
462e09d350eSOphir Munk mlx5_devx_cmd_query_nic_vport_context(void *ctx,
4637b4f1e6bSMatan Azrad 				      unsigned int vport,
4647b4f1e6bSMatan Azrad 				      struct mlx5_hca_attr *attr)
4657b4f1e6bSMatan Azrad {
4667b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_nic_vport_context_in)] = {0};
4677b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_nic_vport_context_out)] = {0};
4687b4f1e6bSMatan Azrad 	void *vctx;
469b0067860SGregory Etelson 	int rc;
4707b4f1e6bSMatan Azrad 
4717b4f1e6bSMatan Azrad 	/* Query NIC vport context to determine inline mode. */
4727b4f1e6bSMatan Azrad 	MLX5_SET(query_nic_vport_context_in, in, opcode,
4737b4f1e6bSMatan Azrad 		 MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT);
4747b4f1e6bSMatan Azrad 	MLX5_SET(query_nic_vport_context_in, in, vport_number, vport);
4757b4f1e6bSMatan Azrad 	if (vport)
4767b4f1e6bSMatan Azrad 		MLX5_SET(query_nic_vport_context_in, in, other_vport, 1);
4777b4f1e6bSMatan Azrad 	rc = mlx5_glue->devx_general_cmd(ctx,
4787b4f1e6bSMatan Azrad 					 in, sizeof(in),
4797b4f1e6bSMatan Azrad 					 out, sizeof(out));
480b0067860SGregory Etelson 	if (rc || MLX5_FW_STATUS(out)) {
4812d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "query NIC vport context", NULL, 0);
482b0067860SGregory Etelson 		return MLX5_DEVX_ERR_RC(rc);
4837b4f1e6bSMatan Azrad 	}
4847b4f1e6bSMatan Azrad 	vctx = MLX5_ADDR_OF(query_nic_vport_context_out, out,
4857b4f1e6bSMatan Azrad 			    nic_vport_context);
4867b4f1e6bSMatan Azrad 	attr->vport_inline_mode = MLX5_GET(nic_vport_context, vctx,
4877b4f1e6bSMatan Azrad 					   min_wqe_inline_mode);
4887b4f1e6bSMatan Azrad 	return 0;
4897b4f1e6bSMatan Azrad }
4907b4f1e6bSMatan Azrad 
4917b4f1e6bSMatan Azrad /**
492ba1768c4SMatan Azrad  * Query NIC vDPA attributes.
493ba1768c4SMatan Azrad  *
494ba1768c4SMatan Azrad  * @param[in] ctx
495e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
496ba1768c4SMatan Azrad  * @param[out] vdpa_attr
497ba1768c4SMatan Azrad  *   vDPA Attributes structure to fill.
498ba1768c4SMatan Azrad  */
499ba1768c4SMatan Azrad static void
500e09d350eSOphir Munk mlx5_devx_cmd_query_hca_vdpa_attr(void *ctx,
501ba1768c4SMatan Azrad 				  struct mlx5_hca_vdpa_attr *vdpa_attr)
502ba1768c4SMatan Azrad {
5039c410b28SViacheslav Ovsiienko 	uint32_t in[MLX5_ST_SZ_DW(query_hca_cap_in)];
5049c410b28SViacheslav Ovsiienko 	uint32_t out[MLX5_ST_SZ_DW(query_hca_cap_out)];
5059c410b28SViacheslav Ovsiienko 	void *hcattr;
506ba1768c4SMatan Azrad 
5079c410b28SViacheslav Ovsiienko 	hcattr = mlx5_devx_get_hca_cap(ctx, in, out, NULL,
508ba1768c4SMatan Azrad 			MLX5_GET_HCA_CAP_OP_MOD_VDPA_EMULATION |
509ba1768c4SMatan Azrad 			MLX5_HCA_CAP_OPMOD_GET_CUR);
5109c410b28SViacheslav Ovsiienko 	if (!hcattr) {
5119c410b28SViacheslav Ovsiienko 		RTE_LOG(DEBUG, PMD, "Failed to query devx VDPA capabilities");
512ba1768c4SMatan Azrad 		vdpa_attr->valid = 0;
513ba1768c4SMatan Azrad 	} else {
514ba1768c4SMatan Azrad 		vdpa_attr->valid = 1;
515ba1768c4SMatan Azrad 		vdpa_attr->desc_tunnel_offload_type =
516ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
517ba1768c4SMatan Azrad 				 desc_tunnel_offload_type);
518ba1768c4SMatan Azrad 		vdpa_attr->eth_frame_offload_type =
519ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
520ba1768c4SMatan Azrad 				 eth_frame_offload_type);
521ba1768c4SMatan Azrad 		vdpa_attr->virtio_version_1_0 =
522ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
523ba1768c4SMatan Azrad 				 virtio_version_1_0);
524ba1768c4SMatan Azrad 		vdpa_attr->tso_ipv4 = MLX5_GET(virtio_emulation_cap, hcattr,
525ba1768c4SMatan Azrad 					       tso_ipv4);
526ba1768c4SMatan Azrad 		vdpa_attr->tso_ipv6 = MLX5_GET(virtio_emulation_cap, hcattr,
527ba1768c4SMatan Azrad 					       tso_ipv6);
528ba1768c4SMatan Azrad 		vdpa_attr->tx_csum = MLX5_GET(virtio_emulation_cap, hcattr,
529ba1768c4SMatan Azrad 					      tx_csum);
530ba1768c4SMatan Azrad 		vdpa_attr->rx_csum = MLX5_GET(virtio_emulation_cap, hcattr,
531ba1768c4SMatan Azrad 					      rx_csum);
532ba1768c4SMatan Azrad 		vdpa_attr->event_mode = MLX5_GET(virtio_emulation_cap, hcattr,
533ba1768c4SMatan Azrad 						 event_mode);
534ba1768c4SMatan Azrad 		vdpa_attr->virtio_queue_type =
535ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
536ba1768c4SMatan Azrad 				 virtio_queue_type);
537ba1768c4SMatan Azrad 		vdpa_attr->log_doorbell_stride =
538ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
539ba1768c4SMatan Azrad 				 log_doorbell_stride);
5402ac90aecSLi Zhang 		vdpa_attr->vnet_modify_ext =
5412ac90aecSLi Zhang 			MLX5_GET(virtio_emulation_cap, hcattr,
5422ac90aecSLi Zhang 				 vnet_modify_ext);
5432ac90aecSLi Zhang 		vdpa_attr->virtio_net_q_addr_modify =
5442ac90aecSLi Zhang 			MLX5_GET(virtio_emulation_cap, hcattr,
5452ac90aecSLi Zhang 				 virtio_net_q_addr_modify);
5462ac90aecSLi Zhang 		vdpa_attr->virtio_q_index_modify =
5472ac90aecSLi Zhang 			MLX5_GET(virtio_emulation_cap, hcattr,
5482ac90aecSLi Zhang 				 virtio_q_index_modify);
549ba1768c4SMatan Azrad 		vdpa_attr->log_doorbell_bar_size =
550ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
551ba1768c4SMatan Azrad 				 log_doorbell_bar_size);
552ba1768c4SMatan Azrad 		vdpa_attr->doorbell_bar_offset =
553ba1768c4SMatan Azrad 			MLX5_GET64(virtio_emulation_cap, hcattr,
554ba1768c4SMatan Azrad 				   doorbell_bar_offset);
555ba1768c4SMatan Azrad 		vdpa_attr->max_num_virtio_queues =
556ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
557ba1768c4SMatan Azrad 				 max_num_virtio_queues);
5588712c80aSMatan Azrad 		vdpa_attr->umems[0].a = MLX5_GET(virtio_emulation_cap, hcattr,
559ba1768c4SMatan Azrad 						 umem_1_buffer_param_a);
5608712c80aSMatan Azrad 		vdpa_attr->umems[0].b = MLX5_GET(virtio_emulation_cap, hcattr,
561ba1768c4SMatan Azrad 						 umem_1_buffer_param_b);
5628712c80aSMatan Azrad 		vdpa_attr->umems[1].a = MLX5_GET(virtio_emulation_cap, hcattr,
563ba1768c4SMatan Azrad 						 umem_2_buffer_param_a);
5648712c80aSMatan Azrad 		vdpa_attr->umems[1].b = MLX5_GET(virtio_emulation_cap, hcattr,
5658712c80aSMatan Azrad 						 umem_2_buffer_param_b);
5668712c80aSMatan Azrad 		vdpa_attr->umems[2].a = MLX5_GET(virtio_emulation_cap, hcattr,
567ba1768c4SMatan Azrad 						 umem_3_buffer_param_a);
5688712c80aSMatan Azrad 		vdpa_attr->umems[2].b = MLX5_GET(virtio_emulation_cap, hcattr,
569ba1768c4SMatan Azrad 						 umem_3_buffer_param_b);
570ba1768c4SMatan Azrad 	}
571ba1768c4SMatan Azrad }
572ba1768c4SMatan Azrad 
57338119ebeSBing Zhao int
57438119ebeSBing Zhao mlx5_devx_cmd_query_parse_samples(struct mlx5_devx_obj *flex_obj,
57538119ebeSBing Zhao 				  uint32_t ids[], uint32_t num)
57638119ebeSBing Zhao {
57738119ebeSBing Zhao 	uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0};
57838119ebeSBing Zhao 	uint32_t out[MLX5_ST_SZ_DW(create_flex_parser_out)] = {0};
57938119ebeSBing Zhao 	void *hdr = MLX5_ADDR_OF(create_flex_parser_out, in, hdr);
58038119ebeSBing Zhao 	void *flex = MLX5_ADDR_OF(create_flex_parser_out, out, flex);
58138119ebeSBing Zhao 	void *sample = MLX5_ADDR_OF(parse_graph_flex, flex, sample_table);
58238119ebeSBing Zhao 	int ret;
58338119ebeSBing Zhao 	uint32_t idx = 0;
58438119ebeSBing Zhao 	uint32_t i;
58538119ebeSBing Zhao 
58638119ebeSBing Zhao 	if (num > MLX5_GRAPH_NODE_SAMPLE_NUM) {
58738119ebeSBing Zhao 		rte_errno = EINVAL;
58838119ebeSBing Zhao 		DRV_LOG(ERR, "Too many sample IDs to be fetched.");
58938119ebeSBing Zhao 		return -rte_errno;
59038119ebeSBing Zhao 	}
59138119ebeSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
59238119ebeSBing Zhao 		 MLX5_CMD_OP_QUERY_GENERAL_OBJECT);
59338119ebeSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
59438119ebeSBing Zhao 		 MLX5_GENERAL_OBJ_TYPE_FLEX_PARSE_GRAPH);
59538119ebeSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, flex_obj->id);
59638119ebeSBing Zhao 	ret = mlx5_glue->devx_obj_query(flex_obj->obj, in, sizeof(in),
59738119ebeSBing Zhao 					out, sizeof(out));
59838119ebeSBing Zhao 	if (ret) {
59938119ebeSBing Zhao 		rte_errno = ret;
60038119ebeSBing Zhao 		DRV_LOG(ERR, "Failed to query sample IDs with object %p.",
60138119ebeSBing Zhao 			(void *)flex_obj);
60238119ebeSBing Zhao 		return -rte_errno;
60338119ebeSBing Zhao 	}
60438119ebeSBing Zhao 	for (i = 0; i < MLX5_GRAPH_NODE_SAMPLE_NUM; i++) {
60538119ebeSBing Zhao 		void *s_off = (void *)((char *)sample + i *
60638119ebeSBing Zhao 			      MLX5_ST_SZ_BYTES(parse_graph_flow_match_sample));
60738119ebeSBing Zhao 		uint32_t en;
60838119ebeSBing Zhao 
60938119ebeSBing Zhao 		en = MLX5_GET(parse_graph_flow_match_sample, s_off,
61038119ebeSBing Zhao 			      flow_match_sample_en);
61138119ebeSBing Zhao 		if (!en)
61238119ebeSBing Zhao 			continue;
61338119ebeSBing Zhao 		ids[idx++] = MLX5_GET(parse_graph_flow_match_sample, s_off,
61438119ebeSBing Zhao 				  flow_match_sample_field_id);
61538119ebeSBing Zhao 	}
61638119ebeSBing Zhao 	if (num != idx) {
61738119ebeSBing Zhao 		rte_errno = EINVAL;
61838119ebeSBing Zhao 		DRV_LOG(ERR, "Number of sample IDs are not as expected.");
61938119ebeSBing Zhao 		return -rte_errno;
62038119ebeSBing Zhao 	}
62138119ebeSBing Zhao 	return ret;
62238119ebeSBing Zhao }
62338119ebeSBing Zhao 
62438119ebeSBing Zhao struct mlx5_devx_obj *
62538119ebeSBing Zhao mlx5_devx_cmd_create_flex_parser(void *ctx,
62638119ebeSBing Zhao 				 struct mlx5_devx_graph_node_attr *data)
62738119ebeSBing Zhao {
62838119ebeSBing Zhao 	uint32_t in[MLX5_ST_SZ_DW(create_flex_parser_in)] = {0};
62938119ebeSBing Zhao 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
63038119ebeSBing Zhao 	void *hdr = MLX5_ADDR_OF(create_flex_parser_in, in, hdr);
63138119ebeSBing Zhao 	void *flex = MLX5_ADDR_OF(create_flex_parser_in, in, flex);
63238119ebeSBing Zhao 	void *sample = MLX5_ADDR_OF(parse_graph_flex, flex, sample_table);
63338119ebeSBing Zhao 	void *in_arc = MLX5_ADDR_OF(parse_graph_flex, flex, input_arc);
63438119ebeSBing Zhao 	void *out_arc = MLX5_ADDR_OF(parse_graph_flex, flex, output_arc);
635f84d733cSMichael Baum 	struct mlx5_devx_obj *parse_flex_obj = mlx5_malloc
636f84d733cSMichael Baum 		     (MLX5_MEM_ZERO, sizeof(*parse_flex_obj), 0, SOCKET_ID_ANY);
63738119ebeSBing Zhao 	uint32_t i;
63838119ebeSBing Zhao 
63938119ebeSBing Zhao 	if (!parse_flex_obj) {
640f84d733cSMichael Baum 		DRV_LOG(ERR, "Failed to allocate flex parser data.");
64138119ebeSBing Zhao 		rte_errno = ENOMEM;
64238119ebeSBing Zhao 		return NULL;
64338119ebeSBing Zhao 	}
64438119ebeSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
64538119ebeSBing Zhao 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
64638119ebeSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
64738119ebeSBing Zhao 		 MLX5_GENERAL_OBJ_TYPE_FLEX_PARSE_GRAPH);
64838119ebeSBing Zhao 	MLX5_SET(parse_graph_flex, flex, header_length_mode,
64938119ebeSBing Zhao 		 data->header_length_mode);
650b28025baSGregory Etelson 	MLX5_SET64(parse_graph_flex, flex, modify_field_select,
651b28025baSGregory Etelson 		   data->modify_field_select);
65238119ebeSBing Zhao 	MLX5_SET(parse_graph_flex, flex, header_length_base_value,
65338119ebeSBing Zhao 		 data->header_length_base_value);
65438119ebeSBing Zhao 	MLX5_SET(parse_graph_flex, flex, header_length_field_offset,
65538119ebeSBing Zhao 		 data->header_length_field_offset);
65638119ebeSBing Zhao 	MLX5_SET(parse_graph_flex, flex, header_length_field_shift,
65738119ebeSBing Zhao 		 data->header_length_field_shift);
658b28025baSGregory Etelson 	MLX5_SET(parse_graph_flex, flex, next_header_field_offset,
659b28025baSGregory Etelson 		 data->next_header_field_offset);
660b28025baSGregory Etelson 	MLX5_SET(parse_graph_flex, flex, next_header_field_size,
661b28025baSGregory Etelson 		 data->next_header_field_size);
66238119ebeSBing Zhao 	MLX5_SET(parse_graph_flex, flex, header_length_field_mask,
66338119ebeSBing Zhao 		 data->header_length_field_mask);
66438119ebeSBing Zhao 	for (i = 0; i < MLX5_GRAPH_NODE_SAMPLE_NUM; i++) {
66538119ebeSBing Zhao 		struct mlx5_devx_match_sample_attr *s = &data->sample[i];
66638119ebeSBing Zhao 		void *s_off = (void *)((char *)sample + i *
66738119ebeSBing Zhao 			      MLX5_ST_SZ_BYTES(parse_graph_flow_match_sample));
66838119ebeSBing Zhao 
66938119ebeSBing Zhao 		if (!s->flow_match_sample_en)
67038119ebeSBing Zhao 			continue;
67138119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
67238119ebeSBing Zhao 			 flow_match_sample_en, !!s->flow_match_sample_en);
67338119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
67438119ebeSBing Zhao 			 flow_match_sample_field_offset,
67538119ebeSBing Zhao 			 s->flow_match_sample_field_offset);
67638119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
67738119ebeSBing Zhao 			 flow_match_sample_offset_mode,
67838119ebeSBing Zhao 			 s->flow_match_sample_offset_mode);
67938119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
68038119ebeSBing Zhao 			 flow_match_sample_field_offset_mask,
68138119ebeSBing Zhao 			 s->flow_match_sample_field_offset_mask);
68238119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
68338119ebeSBing Zhao 			 flow_match_sample_field_offset_shift,
68438119ebeSBing Zhao 			 s->flow_match_sample_field_offset_shift);
68538119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
68638119ebeSBing Zhao 			 flow_match_sample_field_base_offset,
68738119ebeSBing Zhao 			 s->flow_match_sample_field_base_offset);
68838119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
68938119ebeSBing Zhao 			 flow_match_sample_tunnel_mode,
69038119ebeSBing Zhao 			 s->flow_match_sample_tunnel_mode);
69138119ebeSBing Zhao 	}
69238119ebeSBing Zhao 	for (i = 0; i < MLX5_GRAPH_NODE_ARC_NUM; i++) {
69338119ebeSBing Zhao 		struct mlx5_devx_graph_arc_attr *ia = &data->in[i];
69438119ebeSBing Zhao 		struct mlx5_devx_graph_arc_attr *oa = &data->out[i];
69538119ebeSBing Zhao 		void *in_off = (void *)((char *)in_arc + i *
69638119ebeSBing Zhao 			      MLX5_ST_SZ_BYTES(parse_graph_arc));
69738119ebeSBing Zhao 		void *out_off = (void *)((char *)out_arc + i *
69838119ebeSBing Zhao 			      MLX5_ST_SZ_BYTES(parse_graph_arc));
69938119ebeSBing Zhao 
70038119ebeSBing Zhao 		if (ia->arc_parse_graph_node != 0) {
70138119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, in_off,
70238119ebeSBing Zhao 				 compare_condition_value,
70338119ebeSBing Zhao 				 ia->compare_condition_value);
70438119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, in_off, start_inner_tunnel,
70538119ebeSBing Zhao 				 ia->start_inner_tunnel);
70638119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, in_off, arc_parse_graph_node,
70738119ebeSBing Zhao 				 ia->arc_parse_graph_node);
70838119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, in_off,
70938119ebeSBing Zhao 				 parse_graph_node_handle,
71038119ebeSBing Zhao 				 ia->parse_graph_node_handle);
71138119ebeSBing Zhao 		}
71238119ebeSBing Zhao 		if (oa->arc_parse_graph_node != 0) {
71338119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, out_off,
71438119ebeSBing Zhao 				 compare_condition_value,
71538119ebeSBing Zhao 				 oa->compare_condition_value);
71638119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, out_off, start_inner_tunnel,
71738119ebeSBing Zhao 				 oa->start_inner_tunnel);
71838119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, out_off, arc_parse_graph_node,
71938119ebeSBing Zhao 				 oa->arc_parse_graph_node);
72038119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, out_off,
72138119ebeSBing Zhao 				 parse_graph_node_handle,
72238119ebeSBing Zhao 				 oa->parse_graph_node_handle);
72338119ebeSBing Zhao 		}
72438119ebeSBing Zhao 	}
72538119ebeSBing Zhao 	parse_flex_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
72638119ebeSBing Zhao 							 out, sizeof(out));
72738119ebeSBing Zhao 	if (!parse_flex_obj->obj) {
7282d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create FLEX PARSE GRAPH", NULL, 0);
72966914d19SSuanming Mou 		mlx5_free(parse_flex_obj);
73038119ebeSBing Zhao 		return NULL;
73138119ebeSBing Zhao 	}
73238119ebeSBing Zhao 	parse_flex_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
73338119ebeSBing Zhao 	return parse_flex_obj;
73438119ebeSBing Zhao }
73538119ebeSBing Zhao 
7360f250a4bSGregory Etelson static int
73765be2ca6SGregory Etelson mlx5_devx_cmd_query_hca_parse_graph_node_cap
73865be2ca6SGregory Etelson 	(void *ctx, struct mlx5_hca_flex_attr *attr)
73965be2ca6SGregory Etelson {
74065be2ca6SGregory Etelson 	uint32_t in[MLX5_ST_SZ_DW(query_hca_cap_in)];
74165be2ca6SGregory Etelson 	uint32_t out[MLX5_ST_SZ_DW(query_hca_cap_out)];
74265be2ca6SGregory Etelson 	void *hcattr;
74365be2ca6SGregory Etelson 	int rc;
74465be2ca6SGregory Etelson 
74565be2ca6SGregory Etelson 	hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
74665be2ca6SGregory Etelson 			MLX5_GET_HCA_CAP_OP_MOD_PARSE_GRAPH_NODE_CAP |
74765be2ca6SGregory Etelson 			MLX5_HCA_CAP_OPMOD_GET_CUR);
74865be2ca6SGregory Etelson 	if (!hcattr)
74965be2ca6SGregory Etelson 		return rc;
75065be2ca6SGregory Etelson 	attr->node_in = MLX5_GET(parse_graph_node_cap, hcattr, node_in);
75165be2ca6SGregory Etelson 	attr->node_out = MLX5_GET(parse_graph_node_cap, hcattr, node_out);
75265be2ca6SGregory Etelson 	attr->header_length_mode = MLX5_GET(parse_graph_node_cap, hcattr,
75365be2ca6SGregory Etelson 					    header_length_mode);
75465be2ca6SGregory Etelson 	attr->sample_offset_mode = MLX5_GET(parse_graph_node_cap, hcattr,
75565be2ca6SGregory Etelson 					    sample_offset_mode);
75665be2ca6SGregory Etelson 	attr->max_num_arc_in = MLX5_GET(parse_graph_node_cap, hcattr,
75765be2ca6SGregory Etelson 					max_num_arc_in);
75865be2ca6SGregory Etelson 	attr->max_num_arc_out = MLX5_GET(parse_graph_node_cap, hcattr,
75965be2ca6SGregory Etelson 					 max_num_arc_out);
76065be2ca6SGregory Etelson 	attr->max_num_sample = MLX5_GET(parse_graph_node_cap, hcattr,
76165be2ca6SGregory Etelson 					max_num_sample);
76265be2ca6SGregory Etelson 	attr->sample_id_in_out = MLX5_GET(parse_graph_node_cap, hcattr,
76365be2ca6SGregory Etelson 					  sample_id_in_out);
76465be2ca6SGregory Etelson 	attr->max_base_header_length = MLX5_GET(parse_graph_node_cap, hcattr,
76565be2ca6SGregory Etelson 						max_base_header_length);
76665be2ca6SGregory Etelson 	attr->max_sample_base_offset = MLX5_GET(parse_graph_node_cap, hcattr,
76765be2ca6SGregory Etelson 						max_sample_base_offset);
76865be2ca6SGregory Etelson 	attr->max_next_header_offset = MLX5_GET(parse_graph_node_cap, hcattr,
76965be2ca6SGregory Etelson 						max_next_header_offset);
77065be2ca6SGregory Etelson 	attr->header_length_mask_width = MLX5_GET(parse_graph_node_cap, hcattr,
77165be2ca6SGregory Etelson 						  header_length_mask_width);
77265be2ca6SGregory Etelson 	/* Get the max supported samples from HCA CAP 2 */
77365be2ca6SGregory Etelson 	hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
77465be2ca6SGregory Etelson 			MLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE_2 |
77565be2ca6SGregory Etelson 			MLX5_HCA_CAP_OPMOD_GET_CUR);
77665be2ca6SGregory Etelson 	if (!hcattr)
77765be2ca6SGregory Etelson 		return rc;
77865be2ca6SGregory Etelson 	attr->max_num_prog_sample =
77965be2ca6SGregory Etelson 		MLX5_GET(cmd_hca_cap_2, hcattr,	max_num_prog_sample_field);
78065be2ca6SGregory Etelson 	return 0;
78165be2ca6SGregory Etelson }
78265be2ca6SGregory Etelson 
78365be2ca6SGregory Etelson static int
7840f250a4bSGregory Etelson mlx5_devx_query_pkt_integrity_match(void *hcattr)
7850f250a4bSGregory Etelson {
7860f250a4bSGregory Etelson 	return MLX5_GET(flow_table_nic_cap, hcattr,
7870f250a4bSGregory Etelson 			ft_field_support_2_nic_receive.inner_l3_ok) &&
7880f250a4bSGregory Etelson 	       MLX5_GET(flow_table_nic_cap, hcattr,
7890f250a4bSGregory Etelson 			ft_field_support_2_nic_receive.inner_l4_ok) &&
7900f250a4bSGregory Etelson 	       MLX5_GET(flow_table_nic_cap, hcattr,
7910f250a4bSGregory Etelson 			ft_field_support_2_nic_receive.outer_l3_ok) &&
7920f250a4bSGregory Etelson 	       MLX5_GET(flow_table_nic_cap, hcattr,
7930f250a4bSGregory Etelson 			ft_field_support_2_nic_receive.outer_l4_ok) &&
7940f250a4bSGregory Etelson 	       MLX5_GET(flow_table_nic_cap, hcattr,
7950f250a4bSGregory Etelson 			ft_field_support_2_nic_receive
7960f250a4bSGregory Etelson 				.inner_ipv4_checksum_ok) &&
7970f250a4bSGregory Etelson 	       MLX5_GET(flow_table_nic_cap, hcattr,
7980f250a4bSGregory Etelson 			ft_field_support_2_nic_receive.inner_l4_checksum_ok) &&
7990f250a4bSGregory Etelson 	       MLX5_GET(flow_table_nic_cap, hcattr,
8000f250a4bSGregory Etelson 			ft_field_support_2_nic_receive
8010f250a4bSGregory Etelson 				.outer_ipv4_checksum_ok) &&
8020f250a4bSGregory Etelson 	       MLX5_GET(flow_table_nic_cap, hcattr,
8030f250a4bSGregory Etelson 			ft_field_support_2_nic_receive.outer_l4_checksum_ok);
8040f250a4bSGregory Etelson }
8050f250a4bSGregory Etelson 
806ba1768c4SMatan Azrad /**
8077b4f1e6bSMatan Azrad  * Query HCA attributes.
8087b4f1e6bSMatan Azrad  * Using those attributes we can check on run time if the device
8097b4f1e6bSMatan Azrad  * is having the required capabilities.
8107b4f1e6bSMatan Azrad  *
8117b4f1e6bSMatan Azrad  * @param[in] ctx
812e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
8137b4f1e6bSMatan Azrad  * @param[out] attr
8147b4f1e6bSMatan Azrad  *   Attributes device values.
8157b4f1e6bSMatan Azrad  *
8167b4f1e6bSMatan Azrad  * @return
8177b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
8187b4f1e6bSMatan Azrad  */
8197b4f1e6bSMatan Azrad int
820e09d350eSOphir Munk mlx5_devx_cmd_query_hca_attr(void *ctx,
8217b4f1e6bSMatan Azrad 			     struct mlx5_hca_attr *attr)
8227b4f1e6bSMatan Azrad {
8237b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_hca_cap_in)] = {0};
8247b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_hca_cap_out)] = {0};
82510599cf8SMichael Baum 	bool hca_cap_2_sup;
826876d4702SDekel Peled 	uint64_t general_obj_types_supported = 0;
8279c410b28SViacheslav Ovsiienko 	void *hcattr;
8289c410b28SViacheslav Ovsiienko 	int rc, i;
8297b4f1e6bSMatan Azrad 
8309c410b28SViacheslav Ovsiienko 	hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
8317b4f1e6bSMatan Azrad 			MLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE |
8327b4f1e6bSMatan Azrad 			MLX5_HCA_CAP_OPMOD_GET_CUR);
8339c410b28SViacheslav Ovsiienko 	if (!hcattr)
8349c410b28SViacheslav Ovsiienko 		return rc;
83510599cf8SMichael Baum 	hca_cap_2_sup = MLX5_GET(cmd_hca_cap, hcattr, hca_cap_2);
836ba707cdbSRaja Zidane 	attr->max_wqe_sz_sq = MLX5_GET(cmd_hca_cap, hcattr, max_wqe_sz_sq);
8377b4f1e6bSMatan Azrad 	attr->flow_counter_bulk_alloc_bitmap =
8387b4f1e6bSMatan Azrad 			MLX5_GET(cmd_hca_cap, hcattr, flow_counter_bulk_alloc);
8397b4f1e6bSMatan Azrad 	attr->flow_counters_dump = MLX5_GET(cmd_hca_cap, hcattr,
8407b4f1e6bSMatan Azrad 					    flow_counters_dump);
841ee160711SXueming Li 	attr->log_max_rmp = MLX5_GET(cmd_hca_cap, hcattr, log_max_rmp);
842ee160711SXueming Li 	attr->mem_rq_rmp = MLX5_GET(cmd_hca_cap, hcattr, mem_rq_rmp);
8432d3c670cSMatan Azrad 	attr->log_max_rqt_size = MLX5_GET(cmd_hca_cap, hcattr,
8442d3c670cSMatan Azrad 					  log_max_rqt_size);
8457b4f1e6bSMatan Azrad 	attr->eswitch_manager = MLX5_GET(cmd_hca_cap, hcattr, eswitch_manager);
8467b4f1e6bSMatan Azrad 	attr->hairpin = MLX5_GET(cmd_hca_cap, hcattr, hairpin);
8477b4f1e6bSMatan Azrad 	attr->log_max_hairpin_queues = MLX5_GET(cmd_hca_cap, hcattr,
8487b4f1e6bSMatan Azrad 						log_max_hairpin_queues);
8497b4f1e6bSMatan Azrad 	attr->log_max_hairpin_wq_data_sz = MLX5_GET(cmd_hca_cap, hcattr,
8507b4f1e6bSMatan Azrad 						    log_max_hairpin_wq_data_sz);
8517b4f1e6bSMatan Azrad 	attr->log_max_hairpin_num_packets = MLX5_GET
8527b4f1e6bSMatan Azrad 		(cmd_hca_cap, hcattr, log_min_hairpin_wq_data_sz);
8537b4f1e6bSMatan Azrad 	attr->vhca_id = MLX5_GET(cmd_hca_cap, hcattr, vhca_id);
854ffd5b302SShiri Kuzin 	attr->relaxed_ordering_write = MLX5_GET(cmd_hca_cap, hcattr,
855ffd5b302SShiri Kuzin 						relaxed_ordering_write);
856ffd5b302SShiri Kuzin 	attr->relaxed_ordering_read = MLX5_GET(cmd_hca_cap, hcattr,
857ffd5b302SShiri Kuzin 					       relaxed_ordering_read);
858972a1bf8SViacheslav Ovsiienko 	attr->access_register_user = MLX5_GET(cmd_hca_cap, hcattr,
859972a1bf8SViacheslav Ovsiienko 					      access_register_user);
8607b4f1e6bSMatan Azrad 	attr->eth_net_offloads = MLX5_GET(cmd_hca_cap, hcattr,
8617b4f1e6bSMatan Azrad 					  eth_net_offloads);
8627b4f1e6bSMatan Azrad 	attr->eth_virt = MLX5_GET(cmd_hca_cap, hcattr, eth_virt);
8637b4f1e6bSMatan Azrad 	attr->flex_parser_protocols = MLX5_GET(cmd_hca_cap, hcattr,
8647b4f1e6bSMatan Azrad 					       flex_parser_protocols);
8651324ff18SShiri Kuzin 	attr->max_geneve_tlv_options = MLX5_GET(cmd_hca_cap, hcattr,
8661324ff18SShiri Kuzin 			max_geneve_tlv_options);
8671324ff18SShiri Kuzin 	attr->max_geneve_tlv_option_data_len = MLX5_GET(cmd_hca_cap, hcattr,
8681324ff18SShiri Kuzin 			max_geneve_tlv_option_data_len);
8697b4f1e6bSMatan Azrad 	attr->qos.sup = MLX5_GET(cmd_hca_cap, hcattr, qos);
8705b9e24aeSLi Zhang 	attr->qos.flow_meter_aso_sup = !!(MLX5_GET64(cmd_hca_cap, hcattr,
8715b9e24aeSLi Zhang 					 general_obj_types) &
8725b9e24aeSLi Zhang 			      MLX5_GENERAL_OBJ_TYPES_CAP_FLOW_METER_ASO);
873ba1768c4SMatan Azrad 	attr->vdpa.valid = !!(MLX5_GET64(cmd_hca_cap, hcattr,
874ba1768c4SMatan Azrad 					 general_obj_types) &
875ba1768c4SMatan Azrad 			      MLX5_GENERAL_OBJ_TYPES_CAP_VIRTQ_NET_Q);
876796ae7bbSMatan Azrad 	attr->vdpa.queue_counters_valid = !!(MLX5_GET64(cmd_hca_cap, hcattr,
877796ae7bbSMatan Azrad 							general_obj_types) &
878796ae7bbSMatan Azrad 				  MLX5_GENERAL_OBJ_TYPES_CAP_VIRTIO_Q_COUNTERS);
87938119ebeSBing Zhao 	attr->parse_graph_flex_node = !!(MLX5_GET64(cmd_hca_cap, hcattr,
88038119ebeSBing Zhao 					 general_obj_types) &
88138119ebeSBing Zhao 			      MLX5_GENERAL_OBJ_TYPES_CAP_PARSE_GRAPH_FLEX_NODE);
88279a7e409SViacheslav Ovsiienko 	attr->wqe_index_ignore = MLX5_GET(cmd_hca_cap, hcattr,
88379a7e409SViacheslav Ovsiienko 					  wqe_index_ignore_cap);
88479a7e409SViacheslav Ovsiienko 	attr->cross_channel = MLX5_GET(cmd_hca_cap, hcattr, cd);
88579a7e409SViacheslav Ovsiienko 	attr->non_wire_sq = MLX5_GET(cmd_hca_cap, hcattr, non_wire_sq);
88679a7e409SViacheslav Ovsiienko 	attr->log_max_static_sq_wq = MLX5_GET(cmd_hca_cap, hcattr,
88779a7e409SViacheslav Ovsiienko 					      log_max_static_sq_wq);
8881cbdad1bSXueming Li 	attr->num_lag_ports = MLX5_GET(cmd_hca_cap, hcattr, num_lag_ports);
88979a7e409SViacheslav Ovsiienko 	attr->dev_freq_khz = MLX5_GET(cmd_hca_cap, hcattr,
89079a7e409SViacheslav Ovsiienko 				      device_frequency_khz);
89191f7338eSSuanming Mou 	attr->scatter_fcs_w_decap_disable =
89291f7338eSSuanming Mou 		MLX5_GET(cmd_hca_cap, hcattr, scatter_fcs_w_decap_disable);
893569ffbc9SViacheslav Ovsiienko 	attr->roce = MLX5_GET(cmd_hca_cap, hcattr, roce);
894569ffbc9SViacheslav Ovsiienko 	attr->rq_ts_format = MLX5_GET(cmd_hca_cap, hcattr, rq_ts_format);
895569ffbc9SViacheslav Ovsiienko 	attr->sq_ts_format = MLX5_GET(cmd_hca_cap, hcattr, sq_ts_format);
89696f85ec4SDong Zhou 	attr->steering_format_version =
89796f85ec4SDong Zhou 		MLX5_GET(cmd_hca_cap, hcattr, steering_format_version);
8982044860eSAdy Agbarih 	attr->regexp_params = MLX5_GET(cmd_hca_cap, hcattr, regexp_params);
8992044860eSAdy Agbarih 	attr->regexp_version = MLX5_GET(cmd_hca_cap, hcattr, regexp_version);
900cfc672a9SOri Kam 	attr->regexp_num_of_engines = MLX5_GET(cmd_hca_cap, hcattr,
901cfc672a9SOri Kam 					       regexp_num_of_engines);
902876d4702SDekel Peled 	/* Read the general_obj_types bitmap and extract the relevant bits. */
903876d4702SDekel Peled 	general_obj_types_supported = MLX5_GET64(cmd_hca_cap, hcattr,
904876d4702SDekel Peled 						 general_obj_types);
905876d4702SDekel Peled 	attr->vdpa.valid = !!(general_obj_types_supported &
906876d4702SDekel Peled 			      MLX5_GENERAL_OBJ_TYPES_CAP_VIRTQ_NET_Q);
907876d4702SDekel Peled 	attr->vdpa.queue_counters_valid =
908876d4702SDekel Peled 			!!(general_obj_types_supported &
909876d4702SDekel Peled 			   MLX5_GENERAL_OBJ_TYPES_CAP_VIRTIO_Q_COUNTERS);
910876d4702SDekel Peled 	attr->parse_graph_flex_node =
911876d4702SDekel Peled 			!!(general_obj_types_supported &
912876d4702SDekel Peled 			   MLX5_GENERAL_OBJ_TYPES_CAP_PARSE_GRAPH_FLEX_NODE);
913876d4702SDekel Peled 	attr->flow_hit_aso = !!(general_obj_types_supported &
91401b8b5b6SDekel Peled 				MLX5_GENERAL_OBJ_TYPES_CAP_FLOW_HIT_ASO);
915876d4702SDekel Peled 	attr->geneve_tlv_opt = !!(general_obj_types_supported &
9161324ff18SShiri Kuzin 				  MLX5_GENERAL_OBJ_TYPES_CAP_GENEVE_TLV_OPT);
917178d8c50SDekel Peled 	attr->dek = !!(general_obj_types_supported &
918178d8c50SDekel Peled 		       MLX5_GENERAL_OBJ_TYPES_CAP_DEK);
91921ca2494SDekel Peled 	attr->import_kek = !!(general_obj_types_supported &
92021ca2494SDekel Peled 			      MLX5_GENERAL_OBJ_TYPES_CAP_IMPORT_KEK);
921abda4fd9SDekel Peled 	attr->credential = !!(general_obj_types_supported &
922abda4fd9SDekel Peled 			      MLX5_GENERAL_OBJ_TYPES_CAP_CREDENTIAL);
92338e4780bSDekel Peled 	attr->crypto_login = !!(general_obj_types_supported &
92438e4780bSDekel Peled 				MLX5_GENERAL_OBJ_TYPES_CAP_CRYPTO_LOGIN);
925876d4702SDekel Peled 	/* Add reading of other GENERAL_OBJ_TYPES_CAP bits above this line. */
92604223e45STal Shnaiderman 	attr->log_max_cq = MLX5_GET(cmd_hca_cap, hcattr, log_max_cq);
92704223e45STal Shnaiderman 	attr->log_max_qp = MLX5_GET(cmd_hca_cap, hcattr, log_max_qp);
92804223e45STal Shnaiderman 	attr->log_max_cq_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_cq_sz);
92904223e45STal Shnaiderman 	attr->log_max_qp_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_qp_sz);
93004223e45STal Shnaiderman 	attr->log_max_mrw_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_mrw_sz);
93104223e45STal Shnaiderman 	attr->log_max_pd = MLX5_GET(cmd_hca_cap, hcattr, log_max_pd);
93204223e45STal Shnaiderman 	attr->log_max_srq = MLX5_GET(cmd_hca_cap, hcattr, log_max_srq);
93304223e45STal Shnaiderman 	attr->log_max_srq_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_srq_sz);
934efa6a7e2SJiawei Wang 	attr->reg_c_preserve =
935efa6a7e2SJiawei Wang 		MLX5_GET(cmd_hca_cap, hcattr, reg_c_preserve);
936cbc4c13aSRaja Zidane 	attr->mmo_regex_qp_en = MLX5_GET(cmd_hca_cap, hcattr, regexp_mmo_qp);
937cbc4c13aSRaja Zidane 	attr->mmo_regex_sq_en = MLX5_GET(cmd_hca_cap, hcattr, regexp_mmo_sq);
938cbc4c13aSRaja Zidane 	attr->mmo_dma_sq_en = MLX5_GET(cmd_hca_cap, hcattr, dma_mmo_sq);
939cbc4c13aSRaja Zidane 	attr->mmo_compress_sq_en = MLX5_GET(cmd_hca_cap, hcattr,
940cbc4c13aSRaja Zidane 			compress_mmo_sq);
941cbc4c13aSRaja Zidane 	attr->mmo_decompress_sq_en = MLX5_GET(cmd_hca_cap, hcattr,
942cbc4c13aSRaja Zidane 			decompress_mmo_sq);
943cbc4c13aSRaja Zidane 	attr->mmo_dma_qp_en = MLX5_GET(cmd_hca_cap, hcattr, dma_mmo_qp);
944cbc4c13aSRaja Zidane 	attr->mmo_compress_qp_en = MLX5_GET(cmd_hca_cap, hcattr,
945cbc4c13aSRaja Zidane 			compress_mmo_qp);
946cbc4c13aSRaja Zidane 	attr->mmo_decompress_qp_en = MLX5_GET(cmd_hca_cap, hcattr,
947cbc4c13aSRaja Zidane 			decompress_mmo_qp);
948ae5c165bSMatan Azrad 	attr->compress_min_block_size = MLX5_GET(cmd_hca_cap, hcattr,
949ae5c165bSMatan Azrad 						 compress_min_block_size);
950ae5c165bSMatan Azrad 	attr->log_max_mmo_dma = MLX5_GET(cmd_hca_cap, hcattr, log_dma_mmo_size);
951ae5c165bSMatan Azrad 	attr->log_max_mmo_compress = MLX5_GET(cmd_hca_cap, hcattr,
952ae5c165bSMatan Azrad 					      log_compress_mmo_size);
953ae5c165bSMatan Azrad 	attr->log_max_mmo_decompress = MLX5_GET(cmd_hca_cap, hcattr,
954ae5c165bSMatan Azrad 						log_decompress_mmo_size);
9553d3f4e6dSAlexander Kozyrev 	attr->cqe_compression = MLX5_GET(cmd_hca_cap, hcattr, cqe_compression);
9563d3f4e6dSAlexander Kozyrev 	attr->mini_cqe_resp_flow_tag = MLX5_GET(cmd_hca_cap, hcattr,
9573d3f4e6dSAlexander Kozyrev 						mini_cqe_resp_flow_tag);
9583d3f4e6dSAlexander Kozyrev 	attr->mini_cqe_resp_l3_l4_tag = MLX5_GET(cmd_hca_cap, hcattr,
9593d3f4e6dSAlexander Kozyrev 						 mini_cqe_resp_l3_l4_tag);
960f2054291SSuanming Mou 	attr->umr_indirect_mkey_disabled =
961f2054291SSuanming Mou 		MLX5_GET(cmd_hca_cap, hcattr, umr_indirect_mkey_disabled);
962f2054291SSuanming Mou 	attr->umr_modify_entity_size_disabled =
963f2054291SSuanming Mou 		MLX5_GET(cmd_hca_cap, hcattr, umr_modify_entity_size_disabled);
9647dac7abeSViacheslav Ovsiienko 	attr->wait_on_time = MLX5_GET(cmd_hca_cap, hcattr, wait_on_time);
965f7d1f11cSDekel Peled 	attr->crypto = MLX5_GET(cmd_hca_cap, hcattr, crypto);
9660c6285b7SBing Zhao 	attr->ct_offload = !!(MLX5_GET64(cmd_hca_cap, hcattr,
9670c6285b7SBing Zhao 					 general_obj_types) &
9680c6285b7SBing Zhao 			      MLX5_GENERAL_OBJ_TYPES_CAP_CONN_TRACK_OFFLOAD);
969febcac7bSBing Zhao 	attr->rq_delay_drop = MLX5_GET(cmd_hca_cap, hcattr, rq_delay_drop);
970f12c41bfSRaja Zidane 	if (attr->crypto) {
971f12c41bfSRaja Zidane 		attr->aes_xts = MLX5_GET(cmd_hca_cap, hcattr, aes_xts);
972f12c41bfSRaja Zidane 		hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
973f12c41bfSRaja Zidane 				MLX5_GET_HCA_CAP_OP_MOD_CRYPTO |
974f12c41bfSRaja Zidane 				MLX5_HCA_CAP_OPMOD_GET_CUR);
975f12c41bfSRaja Zidane 		if (!hcattr)
976f12c41bfSRaja Zidane 			return -1;
977f12c41bfSRaja Zidane 		attr->crypto_wrapped_import_method = !!(MLX5_GET(crypto_caps,
978f12c41bfSRaja Zidane 						hcattr, wrapped_import_method)
979f12c41bfSRaja Zidane 						& 1 << 2);
980f12c41bfSRaja Zidane 	}
98110599cf8SMichael Baum 	if (hca_cap_2_sup) {
98210599cf8SMichael Baum 		hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
98310599cf8SMichael Baum 				MLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE_2 |
98410599cf8SMichael Baum 				MLX5_HCA_CAP_OPMOD_GET_CUR);
98510599cf8SMichael Baum 		if (!hcattr) {
98610599cf8SMichael Baum 			DRV_LOG(DEBUG,
98710599cf8SMichael Baum 				"Failed to query DevX HCA capabilities 2.");
98810599cf8SMichael Baum 			return rc;
98910599cf8SMichael Baum 		}
99010599cf8SMichael Baum 		attr->log_min_stride_wqe_sz = MLX5_GET(cmd_hca_cap_2, hcattr,
99110599cf8SMichael Baum 						       log_min_stride_wqe_sz);
992e58c372dSDariusz Sosnowski 		attr->hairpin_sq_wqe_bb_size = MLX5_GET(cmd_hca_cap_2, hcattr,
993e58c372dSDariusz Sosnowski 							hairpin_sq_wqe_bb_size);
994e58c372dSDariusz Sosnowski 		attr->hairpin_sq_wq_in_host_mem = MLX5_GET(cmd_hca_cap_2, hcattr,
995e58c372dSDariusz Sosnowski 							   hairpin_sq_wq_in_host_mem);
996f9fe5a5bSDariusz Sosnowski 		attr->hairpin_data_buffer_locked = MLX5_GET(cmd_hca_cap_2, hcattr,
997f9fe5a5bSDariusz Sosnowski 							    hairpin_data_buffer_locked);
99810599cf8SMichael Baum 	}
99910599cf8SMichael Baum 	if (attr->log_min_stride_wqe_sz == 0)
100010599cf8SMichael Baum 		attr->log_min_stride_wqe_sz = MLX5_MPRQ_LOG_MIN_STRIDE_WQE_SIZE;
10017b4f1e6bSMatan Azrad 	if (attr->qos.sup) {
10029c410b28SViacheslav Ovsiienko 		hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
10037b4f1e6bSMatan Azrad 				MLX5_GET_HCA_CAP_OP_MOD_QOS_CAP |
10047b4f1e6bSMatan Azrad 				MLX5_HCA_CAP_OPMOD_GET_CUR);
10059c410b28SViacheslav Ovsiienko 		if (!hcattr) {
10069c410b28SViacheslav Ovsiienko 			DRV_LOG(DEBUG, "Failed to query devx QOS capabilities");
10079c410b28SViacheslav Ovsiienko 			return rc;
10087b4f1e6bSMatan Azrad 		}
1009b6505738SDekel Peled 		attr->qos.flow_meter_old =
1010b6505738SDekel Peled 				MLX5_GET(qos_cap, hcattr, flow_meter_old);
10117b4f1e6bSMatan Azrad 		attr->qos.log_max_flow_meter =
10127b4f1e6bSMatan Azrad 				MLX5_GET(qos_cap, hcattr, log_max_flow_meter);
10137b4f1e6bSMatan Azrad 		attr->qos.flow_meter_reg_c_ids =
10147b4f1e6bSMatan Azrad 				MLX5_GET(qos_cap, hcattr, flow_meter_reg_id);
1015b6505738SDekel Peled 		attr->qos.flow_meter =
1016b6505738SDekel Peled 				MLX5_GET(qos_cap, hcattr, flow_meter);
101779a7e409SViacheslav Ovsiienko 		attr->qos.packet_pacing =
101879a7e409SViacheslav Ovsiienko 				MLX5_GET(qos_cap, hcattr, packet_pacing);
101979a7e409SViacheslav Ovsiienko 		attr->qos.wqe_rate_pp =
102079a7e409SViacheslav Ovsiienko 				MLX5_GET(qos_cap, hcattr, wqe_rate_pp);
10215b9e24aeSLi Zhang 		if (attr->qos.flow_meter_aso_sup) {
10225b9e24aeSLi Zhang 			attr->qos.log_meter_aso_granularity =
10235b9e24aeSLi Zhang 				MLX5_GET(qos_cap, hcattr,
10245b9e24aeSLi Zhang 					log_meter_aso_granularity);
10255b9e24aeSLi Zhang 			attr->qos.log_meter_aso_max_alloc =
10265b9e24aeSLi Zhang 				MLX5_GET(qos_cap, hcattr,
10275b9e24aeSLi Zhang 					log_meter_aso_max_alloc);
10285b9e24aeSLi Zhang 			attr->qos.log_max_num_meter_aso =
10295b9e24aeSLi Zhang 				MLX5_GET(qos_cap, hcattr,
10305b9e24aeSLi Zhang 					log_max_num_meter_aso);
10315b9e24aeSLi Zhang 		}
10327b4f1e6bSMatan Azrad 	}
103365be2ca6SGregory Etelson 	/*
103465be2ca6SGregory Etelson 	 * Flex item support needs max_num_prog_sample_field
103565be2ca6SGregory Etelson 	 * from the Capabilities 2 table for PARSE_GRAPH_NODE
103665be2ca6SGregory Etelson 	 */
103765be2ca6SGregory Etelson 	if (attr->parse_graph_flex_node) {
103865be2ca6SGregory Etelson 		rc = mlx5_devx_cmd_query_hca_parse_graph_node_cap
103965be2ca6SGregory Etelson 			(ctx, &attr->flex);
104065be2ca6SGregory Etelson 		if (rc)
104165be2ca6SGregory Etelson 			return -1;
104265be2ca6SGregory Etelson 	}
1043ba1768c4SMatan Azrad 	if (attr->vdpa.valid)
1044ba1768c4SMatan Azrad 		mlx5_devx_cmd_query_hca_vdpa_attr(ctx, &attr->vdpa);
10457b4f1e6bSMatan Azrad 	if (!attr->eth_net_offloads)
10467b4f1e6bSMatan Azrad 		return 0;
10478cc34c08SJiawei Wang 	/* Query Flow Sampler Capability From FLow Table Properties Layout. */
10489c410b28SViacheslav Ovsiienko 	hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
10498cc34c08SJiawei Wang 			MLX5_GET_HCA_CAP_OP_MOD_NIC_FLOW_TABLE |
10508cc34c08SJiawei Wang 			MLX5_HCA_CAP_OPMOD_GET_CUR);
10519c410b28SViacheslav Ovsiienko 	if (!hcattr) {
10528cc34c08SJiawei Wang 		attr->log_max_ft_sampler_num = 0;
10539c410b28SViacheslav Ovsiienko 		return rc;
10548cc34c08SJiawei Wang 	}
10550f250a4bSGregory Etelson 	attr->log_max_ft_sampler_num = MLX5_GET
10560f250a4bSGregory Etelson 		(flow_table_nic_cap, hcattr,
10570f250a4bSGregory Etelson 		 flow_table_properties_nic_receive.log_max_ft_sampler_num);
1058630a587bSRongwei Liu 	attr->flow.tunnel_header_0_1 = MLX5_GET
1059630a587bSRongwei Liu 		(flow_table_nic_cap, hcattr,
1060630a587bSRongwei Liu 		 ft_field_support_2_nic_receive.tunnel_header_0_1);
10615c4d4917SSean Zhang 	attr->flow.tunnel_header_2_3 = MLX5_GET
10625c4d4917SSean Zhang 		(flow_table_nic_cap, hcattr,
10635c4d4917SSean Zhang 		 ft_field_support_2_nic_receive.tunnel_header_2_3);
1064097d84a4SSean Zhang 	attr->modify_outer_ip_ecn = MLX5_GET
1065097d84a4SSean Zhang 		(flow_table_nic_cap, hcattr,
1066097d84a4SSean Zhang 		 ft_header_modify_nic_receive.outer_ip_ecn);
1067*5f44fb19SBing Zhao 	attr->set_reg_c = 0xff;
1068*5f44fb19SBing Zhao 	if (attr->nic_flow_table) {
1069*5f44fb19SBing Zhao #define GET_RX_REG_X_BITS \
1070*5f44fb19SBing Zhao 		MLX5_GET(flow_table_nic_cap, hcattr, \
1071*5f44fb19SBing Zhao 			 ft_header_modify_nic_receive.metadata_reg_c_x)
1072*5f44fb19SBing Zhao #define GET_TX_REG_X_BITS \
1073*5f44fb19SBing Zhao 		MLX5_GET(flow_table_nic_cap, hcattr, \
1074*5f44fb19SBing Zhao 			 ft_header_modify_nic_transmit.metadata_reg_c_x)
1075*5f44fb19SBing Zhao 
1076*5f44fb19SBing Zhao 		uint32_t tx_reg, rx_reg;
1077*5f44fb19SBing Zhao 
1078*5f44fb19SBing Zhao 		tx_reg = GET_TX_REG_X_BITS;
1079*5f44fb19SBing Zhao 		rx_reg = GET_RX_REG_X_BITS;
1080*5f44fb19SBing Zhao 		attr->set_reg_c &= (rx_reg & tx_reg);
1081*5f44fb19SBing Zhao 
1082*5f44fb19SBing Zhao #undef GET_RX_REG_X_BITS
1083*5f44fb19SBing Zhao #undef GET_TX_REG_X_BITS
1084*5f44fb19SBing Zhao 	}
10850f250a4bSGregory Etelson 	attr->pkt_integrity_match = mlx5_devx_query_pkt_integrity_match(hcattr);
1086c410e1d5SGregory Etelson 	attr->inner_ipv4_ihl = MLX5_GET
1087c410e1d5SGregory Etelson 		(flow_table_nic_cap, hcattr,
1088c410e1d5SGregory Etelson 		 ft_field_support_2_nic_receive.inner_ipv4_ihl);
1089c410e1d5SGregory Etelson 	attr->outer_ipv4_ihl = MLX5_GET
1090c410e1d5SGregory Etelson 		(flow_table_nic_cap, hcattr,
1091c410e1d5SGregory Etelson 		 ft_field_support_2_nic_receive.outer_ipv4_ihl);
10927b4f1e6bSMatan Azrad 	/* Query HCA offloads for Ethernet protocol. */
10939c410b28SViacheslav Ovsiienko 	hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
10947b4f1e6bSMatan Azrad 			MLX5_GET_HCA_CAP_OP_MOD_ETHERNET_OFFLOAD_CAPS |
10957b4f1e6bSMatan Azrad 			MLX5_HCA_CAP_OPMOD_GET_CUR);
10969c410b28SViacheslav Ovsiienko 	if (!hcattr) {
10977b4f1e6bSMatan Azrad 		attr->eth_net_offloads = 0;
10989c410b28SViacheslav Ovsiienko 		return rc;
10997b4f1e6bSMatan Azrad 	}
11007b4f1e6bSMatan Azrad 	attr->wqe_vlan_insert = MLX5_GET(per_protocol_networking_offload_caps,
11017b4f1e6bSMatan Azrad 					 hcattr, wqe_vlan_insert);
110211e61a94STal Shnaiderman 	attr->csum_cap = MLX5_GET(per_protocol_networking_offload_caps,
110311e61a94STal Shnaiderman 					 hcattr, csum_cap);
11043440836dSTal Shnaiderman 	attr->vlan_cap = MLX5_GET(per_protocol_networking_offload_caps,
11053440836dSTal Shnaiderman 					 hcattr, vlan_cap);
11067b4f1e6bSMatan Azrad 	attr->lro_cap = MLX5_GET(per_protocol_networking_offload_caps, hcattr,
11077b4f1e6bSMatan Azrad 				 lro_cap);
1108d338df99STal Shnaiderman 	attr->max_lso_cap = MLX5_GET(per_protocol_networking_offload_caps,
1109d338df99STal Shnaiderman 				 hcattr, max_lso_cap);
111058a95badSTal Shnaiderman 	attr->scatter_fcs = MLX5_GET(per_protocol_networking_offload_caps,
111158a95badSTal Shnaiderman 				 hcattr, scatter_fcs);
11127b4f1e6bSMatan Azrad 	attr->tunnel_lro_gre = MLX5_GET(per_protocol_networking_offload_caps,
11137b4f1e6bSMatan Azrad 					hcattr, tunnel_lro_gre);
11147b4f1e6bSMatan Azrad 	attr->tunnel_lro_vxlan = MLX5_GET(per_protocol_networking_offload_caps,
11157b4f1e6bSMatan Azrad 					  hcattr, tunnel_lro_vxlan);
1116643e4db0STal Shnaiderman 	attr->swp = MLX5_GET(per_protocol_networking_offload_caps,
1117643e4db0STal Shnaiderman 					  hcattr, swp);
1118cf9b3c1bSTal Shnaiderman 	attr->tunnel_stateless_gre =
1119cf9b3c1bSTal Shnaiderman 				MLX5_GET(per_protocol_networking_offload_caps,
1120cf9b3c1bSTal Shnaiderman 					  hcattr, tunnel_stateless_gre);
1121cf9b3c1bSTal Shnaiderman 	attr->tunnel_stateless_vxlan =
1122cf9b3c1bSTal Shnaiderman 				MLX5_GET(per_protocol_networking_offload_caps,
1123cf9b3c1bSTal Shnaiderman 					  hcattr, tunnel_stateless_vxlan);
1124643e4db0STal Shnaiderman 	attr->swp_csum = MLX5_GET(per_protocol_networking_offload_caps,
1125643e4db0STal Shnaiderman 					  hcattr, swp_csum);
1126643e4db0STal Shnaiderman 	attr->swp_lso = MLX5_GET(per_protocol_networking_offload_caps,
1127643e4db0STal Shnaiderman 					  hcattr, swp_lso);
11287b4f1e6bSMatan Azrad 	attr->lro_max_msg_sz_mode = MLX5_GET
11297b4f1e6bSMatan Azrad 					(per_protocol_networking_offload_caps,
11307b4f1e6bSMatan Azrad 					 hcattr, lro_max_msg_sz_mode);
113143e73483SThomas Monjalon 	for (i = 0 ; i < MLX5_LRO_NUM_SUPP_PERIODS ; i++) {
11327b4f1e6bSMatan Azrad 		attr->lro_timer_supported_periods[i] =
11337b4f1e6bSMatan Azrad 			MLX5_GET(per_protocol_networking_offload_caps, hcattr,
11347b4f1e6bSMatan Azrad 				 lro_timer_supported_periods[i]);
11357b4f1e6bSMatan Azrad 	}
1136613d64e4SDekel Peled 	attr->lro_min_mss_size = MLX5_GET(per_protocol_networking_offload_caps,
1137613d64e4SDekel Peled 					  hcattr, lro_min_mss_size);
11387b4f1e6bSMatan Azrad 	attr->tunnel_stateless_geneve_rx =
11397b4f1e6bSMatan Azrad 			    MLX5_GET(per_protocol_networking_offload_caps,
11407b4f1e6bSMatan Azrad 				     hcattr, tunnel_stateless_geneve_rx);
11417b4f1e6bSMatan Azrad 	attr->geneve_max_opt_len =
11427b4f1e6bSMatan Azrad 		    MLX5_GET(per_protocol_networking_offload_caps,
11437b4f1e6bSMatan Azrad 			     hcattr, max_geneve_opt_len);
11447b4f1e6bSMatan Azrad 	attr->wqe_inline_mode = MLX5_GET(per_protocol_networking_offload_caps,
11457b4f1e6bSMatan Azrad 					 hcattr, wqe_inline_mode);
11467b4f1e6bSMatan Azrad 	attr->tunnel_stateless_gtp = MLX5_GET
11477b4f1e6bSMatan Azrad 					(per_protocol_networking_offload_caps,
11487b4f1e6bSMatan Azrad 					 hcattr, tunnel_stateless_gtp);
114904223e45STal Shnaiderman 	attr->rss_ind_tbl_cap = MLX5_GET
115004223e45STal Shnaiderman 					(per_protocol_networking_offload_caps,
115104223e45STal Shnaiderman 					 hcattr, rss_ind_tbl_cap);
1152569ffbc9SViacheslav Ovsiienko 	/* Query HCA attribute for ROCE. */
1153569ffbc9SViacheslav Ovsiienko 	if (attr->roce) {
11549c410b28SViacheslav Ovsiienko 		hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
1155569ffbc9SViacheslav Ovsiienko 				MLX5_GET_HCA_CAP_OP_MOD_ROCE |
1156569ffbc9SViacheslav Ovsiienko 				MLX5_HCA_CAP_OPMOD_GET_CUR);
11579c410b28SViacheslav Ovsiienko 		if (!hcattr) {
1158569ffbc9SViacheslav Ovsiienko 			DRV_LOG(DEBUG,
11599c410b28SViacheslav Ovsiienko 				"Failed to query devx HCA ROCE capabilities");
11609c410b28SViacheslav Ovsiienko 			return rc;
1161569ffbc9SViacheslav Ovsiienko 		}
1162569ffbc9SViacheslav Ovsiienko 		attr->qp_ts_format = MLX5_GET(roce_caps, hcattr, qp_ts_format);
1163569ffbc9SViacheslav Ovsiienko 	}
1164569ffbc9SViacheslav Ovsiienko 	if (attr->eth_virt &&
1165569ffbc9SViacheslav Ovsiienko 	    attr->wqe_inline_mode == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT) {
11667b4f1e6bSMatan Azrad 		rc = mlx5_devx_cmd_query_nic_vport_context(ctx, 0, attr);
11677b4f1e6bSMatan Azrad 		if (rc) {
11687b4f1e6bSMatan Azrad 			attr->eth_virt = 0;
11697b4f1e6bSMatan Azrad 			goto error;
11707b4f1e6bSMatan Azrad 		}
11717b4f1e6bSMatan Azrad 	}
117238eb5c9fSShun Hao 	if (attr->eswitch_manager) {
117338eb5c9fSShun Hao 		hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
117438eb5c9fSShun Hao 				MLX5_SET_HCA_CAP_OP_MOD_ESW |
117538eb5c9fSShun Hao 				MLX5_HCA_CAP_OPMOD_GET_CUR);
117638eb5c9fSShun Hao 		if (!hcattr)
117738eb5c9fSShun Hao 			return rc;
117838eb5c9fSShun Hao 		attr->esw_mgr_vport_id_valid =
117938eb5c9fSShun Hao 			MLX5_GET(esw_cap, hcattr,
118038eb5c9fSShun Hao 				 esw_manager_vport_number_valid);
118138eb5c9fSShun Hao 		attr->esw_mgr_vport_id =
118238eb5c9fSShun Hao 			MLX5_GET(esw_cap, hcattr, esw_manager_vport_number);
118338eb5c9fSShun Hao 	}
1184*5f44fb19SBing Zhao 	if (attr->eswitch_manager) {
1185*5f44fb19SBing Zhao 		uint32_t esw_reg;
1186*5f44fb19SBing Zhao 
1187*5f44fb19SBing Zhao 		hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
1188*5f44fb19SBing Zhao 				MLX5_GET_HCA_CAP_OP_MOD_ESW_FLOW_TABLE |
1189*5f44fb19SBing Zhao 				MLX5_HCA_CAP_OPMOD_GET_CUR);
1190*5f44fb19SBing Zhao 		if (!hcattr)
1191*5f44fb19SBing Zhao 			return rc;
1192*5f44fb19SBing Zhao 		esw_reg = MLX5_GET(flow_table_esw_cap, hcattr,
1193*5f44fb19SBing Zhao 				   ft_header_modify_esw_fdb.metadata_reg_c_x);
1194*5f44fb19SBing Zhao 		attr->set_reg_c &= esw_reg;
1195*5f44fb19SBing Zhao 	}
11967b4f1e6bSMatan Azrad 	return 0;
11977b4f1e6bSMatan Azrad error:
11987b4f1e6bSMatan Azrad 	rc = (rc > 0) ? -rc : rc;
11997b4f1e6bSMatan Azrad 	return rc;
12007b4f1e6bSMatan Azrad }
12017b4f1e6bSMatan Azrad 
12027b4f1e6bSMatan Azrad /**
12037b4f1e6bSMatan Azrad  * Query TIS transport domain from QP verbs object using DevX API.
12047b4f1e6bSMatan Azrad  *
12057b4f1e6bSMatan Azrad  * @param[in] qp
12067b4f1e6bSMatan Azrad  *   Pointer to verbs QP returned by ibv_create_qp .
12077b4f1e6bSMatan Azrad  * @param[in] tis_num
12087b4f1e6bSMatan Azrad  *   TIS number of TIS to query.
12097b4f1e6bSMatan Azrad  * @param[out] tis_td
12107b4f1e6bSMatan Azrad  *   Pointer to TIS transport domain variable, to be set by the routine.
12117b4f1e6bSMatan Azrad  *
12127b4f1e6bSMatan Azrad  * @return
12137b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
12147b4f1e6bSMatan Azrad  */
12157b4f1e6bSMatan Azrad int
1216e09d350eSOphir Munk mlx5_devx_cmd_qp_query_tis_td(void *qp, uint32_t tis_num,
12177b4f1e6bSMatan Azrad 			      uint32_t *tis_td)
12187b4f1e6bSMatan Azrad {
1219170572d8SOphir Munk #ifdef HAVE_IBV_FLOW_DV_SUPPORT
12207b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_tis_in)] = {0};
12217b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_tis_out)] = {0};
12227b4f1e6bSMatan Azrad 	int rc;
12237b4f1e6bSMatan Azrad 	void *tis_ctx;
12247b4f1e6bSMatan Azrad 
12257b4f1e6bSMatan Azrad 	MLX5_SET(query_tis_in, in, opcode, MLX5_CMD_OP_QUERY_TIS);
12267b4f1e6bSMatan Azrad 	MLX5_SET(query_tis_in, in, tisn, tis_num);
12277b4f1e6bSMatan Azrad 	rc = mlx5_glue->devx_qp_query(qp, in, sizeof(in), out, sizeof(out));
12287b4f1e6bSMatan Azrad 	if (rc) {
12297b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to query QP using DevX");
12307b4f1e6bSMatan Azrad 		return -rc;
12317b4f1e6bSMatan Azrad 	};
12327b4f1e6bSMatan Azrad 	tis_ctx = MLX5_ADDR_OF(query_tis_out, out, tis_context);
12337b4f1e6bSMatan Azrad 	*tis_td = MLX5_GET(tisc, tis_ctx, transport_domain);
12347b4f1e6bSMatan Azrad 	return 0;
1235170572d8SOphir Munk #else
1236170572d8SOphir Munk 	(void)qp;
1237170572d8SOphir Munk 	(void)tis_num;
1238170572d8SOphir Munk 	(void)tis_td;
1239170572d8SOphir Munk 	return -ENOTSUP;
1240170572d8SOphir Munk #endif
12417b4f1e6bSMatan Azrad }
12427b4f1e6bSMatan Azrad 
12437b4f1e6bSMatan Azrad /**
12447b4f1e6bSMatan Azrad  * Fill WQ data for DevX API command.
12457b4f1e6bSMatan Azrad  * Utility function for use when creating DevX objects containing a WQ.
12467b4f1e6bSMatan Azrad  *
12477b4f1e6bSMatan Azrad  * @param[in] wq_ctx
12487b4f1e6bSMatan Azrad  *   Pointer to WQ context to fill with data.
12497b4f1e6bSMatan Azrad  * @param [in] wq_attr
12507b4f1e6bSMatan Azrad  *   Pointer to WQ attributes structure to fill in WQ context.
12517b4f1e6bSMatan Azrad  */
12527b4f1e6bSMatan Azrad static void
12537b4f1e6bSMatan Azrad devx_cmd_fill_wq_data(void *wq_ctx, struct mlx5_devx_wq_attr *wq_attr)
12547b4f1e6bSMatan Azrad {
12557b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, wq_type, wq_attr->wq_type);
12567b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, wq_signature, wq_attr->wq_signature);
12577b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, end_padding_mode, wq_attr->end_padding_mode);
12587b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, cd_slave, wq_attr->cd_slave);
12597b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, hds_skip_first_sge, wq_attr->hds_skip_first_sge);
12607b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log2_hds_buf_size, wq_attr->log2_hds_buf_size);
12617b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, page_offset, wq_attr->page_offset);
12627b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, lwm, wq_attr->lwm);
12637b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, pd, wq_attr->pd);
12647b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, uar_page, wq_attr->uar_page);
12657b4f1e6bSMatan Azrad 	MLX5_SET64(wq, wq_ctx, dbr_addr, wq_attr->dbr_addr);
12667b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, hw_counter, wq_attr->hw_counter);
12677b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, sw_counter, wq_attr->sw_counter);
12687b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log_wq_stride, wq_attr->log_wq_stride);
1269f002358cSMichael Baum 	if (wq_attr->log_wq_pg_sz > MLX5_ADAPTER_PAGE_SHIFT)
1270f002358cSMichael Baum 		MLX5_SET(wq, wq_ctx, log_wq_pg_sz,
1271f002358cSMichael Baum 			 wq_attr->log_wq_pg_sz - MLX5_ADAPTER_PAGE_SHIFT);
12727b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log_wq_sz, wq_attr->log_wq_sz);
12737b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, dbr_umem_valid, wq_attr->dbr_umem_valid);
12747b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, wq_umem_valid, wq_attr->wq_umem_valid);
12757b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log_hairpin_num_packets,
12767b4f1e6bSMatan Azrad 		 wq_attr->log_hairpin_num_packets);
12777b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log_hairpin_data_sz, wq_attr->log_hairpin_data_sz);
12787b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, single_wqe_log_num_of_strides,
12797b4f1e6bSMatan Azrad 		 wq_attr->single_wqe_log_num_of_strides);
12807b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, two_byte_shift_en, wq_attr->two_byte_shift_en);
12817b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, single_stride_log_num_of_bytes,
12827b4f1e6bSMatan Azrad 		 wq_attr->single_stride_log_num_of_bytes);
12837b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, dbr_umem_id, wq_attr->dbr_umem_id);
12847b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, wq_umem_id, wq_attr->wq_umem_id);
12857b4f1e6bSMatan Azrad 	MLX5_SET64(wq, wq_ctx, wq_umem_offset, wq_attr->wq_umem_offset);
12867b4f1e6bSMatan Azrad }
12877b4f1e6bSMatan Azrad 
12887b4f1e6bSMatan Azrad /**
12897b4f1e6bSMatan Azrad  * Create RQ using DevX API.
12907b4f1e6bSMatan Azrad  *
12917b4f1e6bSMatan Azrad  * @param[in] ctx
1292e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
12937b4f1e6bSMatan Azrad  * @param [in] rq_attr
12947b4f1e6bSMatan Azrad  *   Pointer to create RQ attributes structure.
12957b4f1e6bSMatan Azrad  * @param [in] socket
12967b4f1e6bSMatan Azrad  *   CPU socket ID for allocations.
12977b4f1e6bSMatan Azrad  *
12987b4f1e6bSMatan Azrad  * @return
12997b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
13007b4f1e6bSMatan Azrad  */
13017b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1302e09d350eSOphir Munk mlx5_devx_cmd_create_rq(void *ctx,
13037b4f1e6bSMatan Azrad 			struct mlx5_devx_create_rq_attr *rq_attr,
13047b4f1e6bSMatan Azrad 			int socket)
13057b4f1e6bSMatan Azrad {
13067b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_rq_in)] = {0};
13077b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_rq_out)] = {0};
13087b4f1e6bSMatan Azrad 	void *rq_ctx, *wq_ctx;
13097b4f1e6bSMatan Azrad 	struct mlx5_devx_wq_attr *wq_attr;
13107b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *rq = NULL;
13117b4f1e6bSMatan Azrad 
131266914d19SSuanming Mou 	rq = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*rq), 0, socket);
13137b4f1e6bSMatan Azrad 	if (!rq) {
13147b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate RQ data");
13157b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
13167b4f1e6bSMatan Azrad 		return NULL;
13177b4f1e6bSMatan Azrad 	}
13187b4f1e6bSMatan Azrad 	MLX5_SET(create_rq_in, in, opcode, MLX5_CMD_OP_CREATE_RQ);
13197b4f1e6bSMatan Azrad 	rq_ctx = MLX5_ADDR_OF(create_rq_in, in, ctx);
13207b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, rlky, rq_attr->rlky);
13217b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, delay_drop_en, rq_attr->delay_drop_en);
13227b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, scatter_fcs, rq_attr->scatter_fcs);
13237b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, vsd, rq_attr->vsd);
13247b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, mem_rq_type, rq_attr->mem_rq_type);
13257b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, state, rq_attr->state);
13267b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, flush_in_error_en, rq_attr->flush_in_error_en);
13277b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, hairpin, rq_attr->hairpin);
1328f9fe5a5bSDariusz Sosnowski 	MLX5_SET(rqc, rq_ctx, hairpin_data_buffer_type, rq_attr->hairpin_data_buffer_type);
13297b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, user_index, rq_attr->user_index);
13307b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, cqn, rq_attr->cqn);
13317b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, counter_set_id, rq_attr->counter_set_id);
13327b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, rmpn, rq_attr->rmpn);
1333569ffbc9SViacheslav Ovsiienko 	MLX5_SET(sqc, rq_ctx, ts_format, rq_attr->ts_format);
13347b4f1e6bSMatan Azrad 	wq_ctx = MLX5_ADDR_OF(rqc, rq_ctx, wq);
13357b4f1e6bSMatan Azrad 	wq_attr = &rq_attr->wq_attr;
13367b4f1e6bSMatan Azrad 	devx_cmd_fill_wq_data(wq_ctx, wq_attr);
13377b4f1e6bSMatan Azrad 	rq->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
13387b4f1e6bSMatan Azrad 						  out, sizeof(out));
13397b4f1e6bSMatan Azrad 	if (!rq->obj) {
13402d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create RQ", NULL, 0);
134166914d19SSuanming Mou 		mlx5_free(rq);
13427b4f1e6bSMatan Azrad 		return NULL;
13437b4f1e6bSMatan Azrad 	}
13447b4f1e6bSMatan Azrad 	rq->id = MLX5_GET(create_rq_out, out, rqn);
13457b4f1e6bSMatan Azrad 	return rq;
13467b4f1e6bSMatan Azrad }
13477b4f1e6bSMatan Azrad 
13487b4f1e6bSMatan Azrad /**
13497b4f1e6bSMatan Azrad  * Modify RQ using DevX API.
13507b4f1e6bSMatan Azrad  *
13517b4f1e6bSMatan Azrad  * @param[in] rq
13527b4f1e6bSMatan Azrad  *   Pointer to RQ object structure.
13537b4f1e6bSMatan Azrad  * @param [in] rq_attr
13547b4f1e6bSMatan Azrad  *   Pointer to modify RQ attributes structure.
13557b4f1e6bSMatan Azrad  *
13567b4f1e6bSMatan Azrad  * @return
13577b4f1e6bSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
13587b4f1e6bSMatan Azrad  */
13597b4f1e6bSMatan Azrad int
13607b4f1e6bSMatan Azrad mlx5_devx_cmd_modify_rq(struct mlx5_devx_obj *rq,
13617b4f1e6bSMatan Azrad 			struct mlx5_devx_modify_rq_attr *rq_attr)
13627b4f1e6bSMatan Azrad {
13637b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(modify_rq_in)] = {0};
13647b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(modify_rq_out)] = {0};
13657b4f1e6bSMatan Azrad 	void *rq_ctx, *wq_ctx;
13667b4f1e6bSMatan Azrad 	int ret;
13677b4f1e6bSMatan Azrad 
13687b4f1e6bSMatan Azrad 	MLX5_SET(modify_rq_in, in, opcode, MLX5_CMD_OP_MODIFY_RQ);
13697b4f1e6bSMatan Azrad 	MLX5_SET(modify_rq_in, in, rq_state, rq_attr->rq_state);
13707b4f1e6bSMatan Azrad 	MLX5_SET(modify_rq_in, in, rqn, rq->id);
13717b4f1e6bSMatan Azrad 	MLX5_SET64(modify_rq_in, in, modify_bitmask, rq_attr->modify_bitmask);
13727b4f1e6bSMatan Azrad 	rq_ctx = MLX5_ADDR_OF(modify_rq_in, in, ctx);
13737b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, state, rq_attr->state);
13747b4f1e6bSMatan Azrad 	if (rq_attr->modify_bitmask &
13757b4f1e6bSMatan Azrad 			MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS)
13767b4f1e6bSMatan Azrad 		MLX5_SET(rqc, rq_ctx, scatter_fcs, rq_attr->scatter_fcs);
13777b4f1e6bSMatan Azrad 	if (rq_attr->modify_bitmask & MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD)
13787b4f1e6bSMatan Azrad 		MLX5_SET(rqc, rq_ctx, vsd, rq_attr->vsd);
13797b4f1e6bSMatan Azrad 	if (rq_attr->modify_bitmask &
13807b4f1e6bSMatan Azrad 			MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID)
13817b4f1e6bSMatan Azrad 		MLX5_SET(rqc, rq_ctx, counter_set_id, rq_attr->counter_set_id);
13827b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, hairpin_peer_sq, rq_attr->hairpin_peer_sq);
13837b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, hairpin_peer_vhca, rq_attr->hairpin_peer_vhca);
13847b4f1e6bSMatan Azrad 	if (rq_attr->modify_bitmask & MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_WQ_LWM) {
13857b4f1e6bSMatan Azrad 		wq_ctx = MLX5_ADDR_OF(rqc, rq_ctx, wq);
13867b4f1e6bSMatan Azrad 		MLX5_SET(wq, wq_ctx, lwm, rq_attr->lwm);
13877b4f1e6bSMatan Azrad 	}
13887b4f1e6bSMatan Azrad 	ret = mlx5_glue->devx_obj_modify(rq->obj, in, sizeof(in),
13897b4f1e6bSMatan Azrad 					 out, sizeof(out));
13907b4f1e6bSMatan Azrad 	if (ret) {
13917b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to modify RQ using DevX");
13927b4f1e6bSMatan Azrad 		rte_errno = errno;
13937b4f1e6bSMatan Azrad 		return -errno;
13947b4f1e6bSMatan Azrad 	}
13957b4f1e6bSMatan Azrad 	return ret;
13967b4f1e6bSMatan Azrad }
13977b4f1e6bSMatan Azrad 
13987b4f1e6bSMatan Azrad /**
1399ee160711SXueming Li  * Create RMP using DevX API.
1400ee160711SXueming Li  *
1401ee160711SXueming Li  * @param[in] ctx
1402ee160711SXueming Li  *   Context returned from mlx5 open_device() glue function.
1403ee160711SXueming Li  * @param [in] rmp_attr
1404ee160711SXueming Li  *   Pointer to create RMP attributes structure.
1405ee160711SXueming Li  * @param [in] socket
1406ee160711SXueming Li  *   CPU socket ID for allocations.
1407ee160711SXueming Li  *
1408ee160711SXueming Li  * @return
1409ee160711SXueming Li  *   The DevX object created, NULL otherwise and rte_errno is set.
1410ee160711SXueming Li  */
1411ee160711SXueming Li struct mlx5_devx_obj *
1412ee160711SXueming Li mlx5_devx_cmd_create_rmp(void *ctx,
1413ee160711SXueming Li 			 struct mlx5_devx_create_rmp_attr *rmp_attr,
1414ee160711SXueming Li 			 int socket)
1415ee160711SXueming Li {
1416ee160711SXueming Li 	uint32_t in[MLX5_ST_SZ_DW(create_rmp_in)] = {0};
1417ee160711SXueming Li 	uint32_t out[MLX5_ST_SZ_DW(create_rmp_out)] = {0};
1418ee160711SXueming Li 	void *rmp_ctx, *wq_ctx;
1419ee160711SXueming Li 	struct mlx5_devx_wq_attr *wq_attr;
1420ee160711SXueming Li 	struct mlx5_devx_obj *rmp = NULL;
1421ee160711SXueming Li 
1422ee160711SXueming Li 	rmp = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*rmp), 0, socket);
1423ee160711SXueming Li 	if (!rmp) {
1424ee160711SXueming Li 		DRV_LOG(ERR, "Failed to allocate RMP data");
1425ee160711SXueming Li 		rte_errno = ENOMEM;
1426ee160711SXueming Li 		return NULL;
1427ee160711SXueming Li 	}
1428ee160711SXueming Li 	MLX5_SET(create_rmp_in, in, opcode, MLX5_CMD_OP_CREATE_RMP);
1429ee160711SXueming Li 	rmp_ctx = MLX5_ADDR_OF(create_rmp_in, in, ctx);
1430ee160711SXueming Li 	MLX5_SET(rmpc, rmp_ctx, state, rmp_attr->state);
1431ee160711SXueming Li 	MLX5_SET(rmpc, rmp_ctx, basic_cyclic_rcv_wqe,
1432ee160711SXueming Li 		 rmp_attr->basic_cyclic_rcv_wqe);
1433ee160711SXueming Li 	wq_ctx = MLX5_ADDR_OF(rmpc, rmp_ctx, wq);
1434ee160711SXueming Li 	wq_attr = &rmp_attr->wq_attr;
1435ee160711SXueming Li 	devx_cmd_fill_wq_data(wq_ctx, wq_attr);
1436ee160711SXueming Li 	rmp->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
1437ee160711SXueming Li 					      sizeof(out));
1438ee160711SXueming Li 	if (!rmp->obj) {
14392d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create RMP", NULL, 0);
1440ee160711SXueming Li 		mlx5_free(rmp);
1441ee160711SXueming Li 		return NULL;
1442ee160711SXueming Li 	}
1443ee160711SXueming Li 	rmp->id = MLX5_GET(create_rmp_out, out, rmpn);
1444ee160711SXueming Li 	return rmp;
1445ee160711SXueming Li }
1446ee160711SXueming Li 
1447ee160711SXueming Li /*
14487b4f1e6bSMatan Azrad  * Create TIR using DevX API.
14497b4f1e6bSMatan Azrad  *
14507b4f1e6bSMatan Azrad  * @param[in] ctx
1451e09d350eSOphir Munk  *  Context returned from mlx5 open_device() glue function.
14527b4f1e6bSMatan Azrad  * @param [in] tir_attr
14537b4f1e6bSMatan Azrad  *   Pointer to TIR attributes structure.
14547b4f1e6bSMatan Azrad  *
14557b4f1e6bSMatan Azrad  * @return
14567b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
14577b4f1e6bSMatan Azrad  */
14587b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1459e09d350eSOphir Munk mlx5_devx_cmd_create_tir(void *ctx,
14607b4f1e6bSMatan Azrad 			 struct mlx5_devx_tir_attr *tir_attr)
14617b4f1e6bSMatan Azrad {
14627b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_tir_in)] = {0};
14637b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_tir_out)] = {0};
1464a4e6ea97SDekel Peled 	void *tir_ctx, *outer, *inner, *rss_key;
14657b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *tir = NULL;
14667b4f1e6bSMatan Azrad 
146766914d19SSuanming Mou 	tir = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*tir), 0, SOCKET_ID_ANY);
14687b4f1e6bSMatan Azrad 	if (!tir) {
14697b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate TIR data");
14707b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
14717b4f1e6bSMatan Azrad 		return NULL;
14727b4f1e6bSMatan Azrad 	}
14737b4f1e6bSMatan Azrad 	MLX5_SET(create_tir_in, in, opcode, MLX5_CMD_OP_CREATE_TIR);
14747b4f1e6bSMatan Azrad 	tir_ctx = MLX5_ADDR_OF(create_tir_in, in, ctx);
14757b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, disp_type, tir_attr->disp_type);
14767b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, lro_timeout_period_usecs,
14777b4f1e6bSMatan Azrad 		 tir_attr->lro_timeout_period_usecs);
14787b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, lro_enable_mask, tir_attr->lro_enable_mask);
14797b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, lro_max_msg_sz, tir_attr->lro_max_msg_sz);
14807b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, inline_rqn, tir_attr->inline_rqn);
14817b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, rx_hash_symmetric, tir_attr->rx_hash_symmetric);
14827b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, tunneled_offload_en,
14837b4f1e6bSMatan Azrad 		 tir_attr->tunneled_offload_en);
14847b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, indirect_table, tir_attr->indirect_table);
14857b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, rx_hash_fn, tir_attr->rx_hash_fn);
14867b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, self_lb_block, tir_attr->self_lb_block);
14877b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, transport_domain, tir_attr->transport_domain);
1488a4e6ea97SDekel Peled 	rss_key = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_toeplitz_key);
1489a4e6ea97SDekel Peled 	memcpy(rss_key, tir_attr->rx_hash_toeplitz_key, MLX5_RSS_HASH_KEY_LEN);
14907b4f1e6bSMatan Azrad 	outer = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_field_selector_outer);
14917b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, outer, l3_prot_type,
14927b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_outer.l3_prot_type);
14937b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, outer, l4_prot_type,
14947b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_outer.l4_prot_type);
14957b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, outer, selected_fields,
14967b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_outer.selected_fields);
14977b4f1e6bSMatan Azrad 	inner = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_field_selector_inner);
14987b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, inner, l3_prot_type,
14997b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_inner.l3_prot_type);
15007b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, inner, l4_prot_type,
15017b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_inner.l4_prot_type);
15027b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, inner, selected_fields,
15037b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_inner.selected_fields);
15047b4f1e6bSMatan Azrad 	tir->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
15057b4f1e6bSMatan Azrad 						   out, sizeof(out));
15067b4f1e6bSMatan Azrad 	if (!tir->obj) {
15072d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create TIR", NULL, 0);
150866914d19SSuanming Mou 		mlx5_free(tir);
15097b4f1e6bSMatan Azrad 		return NULL;
15107b4f1e6bSMatan Azrad 	}
15117b4f1e6bSMatan Azrad 	tir->id = MLX5_GET(create_tir_out, out, tirn);
15127b4f1e6bSMatan Azrad 	return tir;
15137b4f1e6bSMatan Azrad }
15147b4f1e6bSMatan Azrad 
15157b4f1e6bSMatan Azrad /**
1516847d9789SAndrey Vesnovaty  * Modify TIR using DevX API.
1517847d9789SAndrey Vesnovaty  *
1518847d9789SAndrey Vesnovaty  * @param[in] tir
1519847d9789SAndrey Vesnovaty  *   Pointer to TIR DevX object structure.
1520847d9789SAndrey Vesnovaty  * @param [in] modify_tir_attr
1521847d9789SAndrey Vesnovaty  *   Pointer to TIR modification attributes structure.
1522847d9789SAndrey Vesnovaty  *
1523847d9789SAndrey Vesnovaty  * @return
1524847d9789SAndrey Vesnovaty  *   0 on success, a negative errno value otherwise and rte_errno is set.
1525847d9789SAndrey Vesnovaty  */
1526847d9789SAndrey Vesnovaty int
1527847d9789SAndrey Vesnovaty mlx5_devx_cmd_modify_tir(struct mlx5_devx_obj *tir,
1528847d9789SAndrey Vesnovaty 			 struct mlx5_devx_modify_tir_attr *modify_tir_attr)
1529847d9789SAndrey Vesnovaty {
1530847d9789SAndrey Vesnovaty 	struct mlx5_devx_tir_attr *tir_attr = &modify_tir_attr->tir;
1531847d9789SAndrey Vesnovaty 	uint32_t in[MLX5_ST_SZ_DW(modify_tir_in)] = {0};
1532847d9789SAndrey Vesnovaty 	uint32_t out[MLX5_ST_SZ_DW(modify_tir_out)] = {0};
1533847d9789SAndrey Vesnovaty 	void *tir_ctx;
1534847d9789SAndrey Vesnovaty 	int ret;
1535847d9789SAndrey Vesnovaty 
1536847d9789SAndrey Vesnovaty 	MLX5_SET(modify_tir_in, in, opcode, MLX5_CMD_OP_MODIFY_TIR);
1537847d9789SAndrey Vesnovaty 	MLX5_SET(modify_tir_in, in, tirn, modify_tir_attr->tirn);
1538847d9789SAndrey Vesnovaty 	MLX5_SET64(modify_tir_in, in, modify_bitmask,
1539847d9789SAndrey Vesnovaty 		   modify_tir_attr->modify_bitmask);
1540847d9789SAndrey Vesnovaty 	tir_ctx = MLX5_ADDR_OF(modify_rq_in, in, ctx);
1541847d9789SAndrey Vesnovaty 	if (modify_tir_attr->modify_bitmask &
1542847d9789SAndrey Vesnovaty 			MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_LRO) {
1543847d9789SAndrey Vesnovaty 		MLX5_SET(tirc, tir_ctx, lro_timeout_period_usecs,
1544847d9789SAndrey Vesnovaty 			 tir_attr->lro_timeout_period_usecs);
1545847d9789SAndrey Vesnovaty 		MLX5_SET(tirc, tir_ctx, lro_enable_mask,
1546847d9789SAndrey Vesnovaty 			 tir_attr->lro_enable_mask);
1547847d9789SAndrey Vesnovaty 		MLX5_SET(tirc, tir_ctx, lro_max_msg_sz,
1548847d9789SAndrey Vesnovaty 			 tir_attr->lro_max_msg_sz);
1549847d9789SAndrey Vesnovaty 	}
1550847d9789SAndrey Vesnovaty 	if (modify_tir_attr->modify_bitmask &
1551847d9789SAndrey Vesnovaty 			MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_INDIRECT_TABLE)
1552847d9789SAndrey Vesnovaty 		MLX5_SET(tirc, tir_ctx, indirect_table,
1553847d9789SAndrey Vesnovaty 			 tir_attr->indirect_table);
1554847d9789SAndrey Vesnovaty 	if (modify_tir_attr->modify_bitmask &
1555847d9789SAndrey Vesnovaty 			MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_HASH) {
1556847d9789SAndrey Vesnovaty 		int i;
1557847d9789SAndrey Vesnovaty 		void *outer, *inner;
1558847d9789SAndrey Vesnovaty 
1559847d9789SAndrey Vesnovaty 		MLX5_SET(tirc, tir_ctx, rx_hash_symmetric,
1560847d9789SAndrey Vesnovaty 			 tir_attr->rx_hash_symmetric);
1561847d9789SAndrey Vesnovaty 		MLX5_SET(tirc, tir_ctx, rx_hash_fn, tir_attr->rx_hash_fn);
1562847d9789SAndrey Vesnovaty 		for (i = 0; i < 10; i++) {
1563847d9789SAndrey Vesnovaty 			MLX5_SET(tirc, tir_ctx, rx_hash_toeplitz_key[i],
1564847d9789SAndrey Vesnovaty 				 tir_attr->rx_hash_toeplitz_key[i]);
1565847d9789SAndrey Vesnovaty 		}
1566847d9789SAndrey Vesnovaty 		outer = MLX5_ADDR_OF(tirc, tir_ctx,
1567847d9789SAndrey Vesnovaty 				     rx_hash_field_selector_outer);
1568847d9789SAndrey Vesnovaty 		MLX5_SET(rx_hash_field_select, outer, l3_prot_type,
1569847d9789SAndrey Vesnovaty 			 tir_attr->rx_hash_field_selector_outer.l3_prot_type);
1570847d9789SAndrey Vesnovaty 		MLX5_SET(rx_hash_field_select, outer, l4_prot_type,
1571847d9789SAndrey Vesnovaty 			 tir_attr->rx_hash_field_selector_outer.l4_prot_type);
1572847d9789SAndrey Vesnovaty 		MLX5_SET
1573847d9789SAndrey Vesnovaty 		(rx_hash_field_select, outer, selected_fields,
1574847d9789SAndrey Vesnovaty 		 tir_attr->rx_hash_field_selector_outer.selected_fields);
1575847d9789SAndrey Vesnovaty 		inner = MLX5_ADDR_OF(tirc, tir_ctx,
1576847d9789SAndrey Vesnovaty 				     rx_hash_field_selector_inner);
1577847d9789SAndrey Vesnovaty 		MLX5_SET(rx_hash_field_select, inner, l3_prot_type,
1578847d9789SAndrey Vesnovaty 			 tir_attr->rx_hash_field_selector_inner.l3_prot_type);
1579847d9789SAndrey Vesnovaty 		MLX5_SET(rx_hash_field_select, inner, l4_prot_type,
1580847d9789SAndrey Vesnovaty 			 tir_attr->rx_hash_field_selector_inner.l4_prot_type);
1581847d9789SAndrey Vesnovaty 		MLX5_SET
1582847d9789SAndrey Vesnovaty 		(rx_hash_field_select, inner, selected_fields,
1583847d9789SAndrey Vesnovaty 		 tir_attr->rx_hash_field_selector_inner.selected_fields);
1584847d9789SAndrey Vesnovaty 	}
1585847d9789SAndrey Vesnovaty 	if (modify_tir_attr->modify_bitmask &
1586847d9789SAndrey Vesnovaty 	    MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_SELF_LB_EN) {
1587847d9789SAndrey Vesnovaty 		MLX5_SET(tirc, tir_ctx, self_lb_block, tir_attr->self_lb_block);
1588847d9789SAndrey Vesnovaty 	}
1589847d9789SAndrey Vesnovaty 	ret = mlx5_glue->devx_obj_modify(tir->obj, in, sizeof(in),
1590847d9789SAndrey Vesnovaty 					 out, sizeof(out));
1591847d9789SAndrey Vesnovaty 	if (ret) {
1592847d9789SAndrey Vesnovaty 		DRV_LOG(ERR, "Failed to modify TIR using DevX");
1593847d9789SAndrey Vesnovaty 		rte_errno = errno;
1594847d9789SAndrey Vesnovaty 		return -errno;
1595847d9789SAndrey Vesnovaty 	}
1596847d9789SAndrey Vesnovaty 	return ret;
1597847d9789SAndrey Vesnovaty }
1598847d9789SAndrey Vesnovaty 
1599847d9789SAndrey Vesnovaty /**
16007b4f1e6bSMatan Azrad  * Create RQT using DevX API.
16017b4f1e6bSMatan Azrad  *
16027b4f1e6bSMatan Azrad  * @param[in] ctx
1603e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
16047b4f1e6bSMatan Azrad  * @param [in] rqt_attr
16057b4f1e6bSMatan Azrad  *   Pointer to RQT attributes structure.
16067b4f1e6bSMatan Azrad  *
16077b4f1e6bSMatan Azrad  * @return
16087b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
16097b4f1e6bSMatan Azrad  */
16107b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1611e09d350eSOphir Munk mlx5_devx_cmd_create_rqt(void *ctx,
16127b4f1e6bSMatan Azrad 			 struct mlx5_devx_rqt_attr *rqt_attr)
16137b4f1e6bSMatan Azrad {
16147b4f1e6bSMatan Azrad 	uint32_t *in = NULL;
16157b4f1e6bSMatan Azrad 	uint32_t inlen = MLX5_ST_SZ_BYTES(create_rqt_in) +
16167b4f1e6bSMatan Azrad 			 rqt_attr->rqt_actual_size * sizeof(uint32_t);
16177b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_rqt_out)] = {0};
16187b4f1e6bSMatan Azrad 	void *rqt_ctx;
16197b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *rqt = NULL;
16207b4f1e6bSMatan Azrad 	int i;
16217b4f1e6bSMatan Azrad 
162266914d19SSuanming Mou 	in = mlx5_malloc(MLX5_MEM_ZERO, inlen, 0, SOCKET_ID_ANY);
16237b4f1e6bSMatan Azrad 	if (!in) {
16247b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate RQT IN data");
16257b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
16267b4f1e6bSMatan Azrad 		return NULL;
16277b4f1e6bSMatan Azrad 	}
162866914d19SSuanming Mou 	rqt = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*rqt), 0, SOCKET_ID_ANY);
16297b4f1e6bSMatan Azrad 	if (!rqt) {
16307b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate RQT data");
16317b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
163266914d19SSuanming Mou 		mlx5_free(in);
16337b4f1e6bSMatan Azrad 		return NULL;
16347b4f1e6bSMatan Azrad 	}
16357b4f1e6bSMatan Azrad 	MLX5_SET(create_rqt_in, in, opcode, MLX5_CMD_OP_CREATE_RQT);
16367b4f1e6bSMatan Azrad 	rqt_ctx = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);
16370eb60e67SMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, list_q_type, rqt_attr->rq_type);
16387b4f1e6bSMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, rqt_max_size, rqt_attr->rqt_max_size);
16397b4f1e6bSMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, rqt_actual_size, rqt_attr->rqt_actual_size);
16407b4f1e6bSMatan Azrad 	for (i = 0; i < rqt_attr->rqt_actual_size; i++)
16417b4f1e6bSMatan Azrad 		MLX5_SET(rqtc, rqt_ctx, rq_num[i], rqt_attr->rq_list[i]);
16427b4f1e6bSMatan Azrad 	rqt->obj = mlx5_glue->devx_obj_create(ctx, in, inlen, out, sizeof(out));
164366914d19SSuanming Mou 	mlx5_free(in);
16447b4f1e6bSMatan Azrad 	if (!rqt->obj) {
16452d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create RQT", NULL, 0);
164666914d19SSuanming Mou 		mlx5_free(rqt);
16477b4f1e6bSMatan Azrad 		return NULL;
16487b4f1e6bSMatan Azrad 	}
16497b4f1e6bSMatan Azrad 	rqt->id = MLX5_GET(create_rqt_out, out, rqtn);
16507b4f1e6bSMatan Azrad 	return rqt;
16517b4f1e6bSMatan Azrad }
16527b4f1e6bSMatan Azrad 
16537b4f1e6bSMatan Azrad /**
1654e1da60a8SMatan Azrad  * Modify RQT using DevX API.
1655e1da60a8SMatan Azrad  *
1656e1da60a8SMatan Azrad  * @param[in] rqt
1657e1da60a8SMatan Azrad  *   Pointer to RQT DevX object structure.
1658e1da60a8SMatan Azrad  * @param [in] rqt_attr
1659e1da60a8SMatan Azrad  *   Pointer to RQT attributes structure.
1660e1da60a8SMatan Azrad  *
1661e1da60a8SMatan Azrad  * @return
1662e1da60a8SMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
1663e1da60a8SMatan Azrad  */
1664e1da60a8SMatan Azrad int
1665e1da60a8SMatan Azrad mlx5_devx_cmd_modify_rqt(struct mlx5_devx_obj *rqt,
1666e1da60a8SMatan Azrad 			 struct mlx5_devx_rqt_attr *rqt_attr)
1667e1da60a8SMatan Azrad {
1668e1da60a8SMatan Azrad 	uint32_t inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) +
1669e1da60a8SMatan Azrad 			 rqt_attr->rqt_actual_size * sizeof(uint32_t);
1670e1da60a8SMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(modify_rqt_out)] = {0};
167166914d19SSuanming Mou 	uint32_t *in = mlx5_malloc(MLX5_MEM_ZERO, inlen, 0, SOCKET_ID_ANY);
1672e1da60a8SMatan Azrad 	void *rqt_ctx;
1673e1da60a8SMatan Azrad 	int i;
1674e1da60a8SMatan Azrad 	int ret;
1675e1da60a8SMatan Azrad 
1676e1da60a8SMatan Azrad 	if (!in) {
1677e1da60a8SMatan Azrad 		DRV_LOG(ERR, "Failed to allocate RQT modify IN data.");
1678e1da60a8SMatan Azrad 		rte_errno = ENOMEM;
1679e1da60a8SMatan Azrad 		return -ENOMEM;
1680e1da60a8SMatan Azrad 	}
1681e1da60a8SMatan Azrad 	MLX5_SET(modify_rqt_in, in, opcode, MLX5_CMD_OP_MODIFY_RQT);
1682e1da60a8SMatan Azrad 	MLX5_SET(modify_rqt_in, in, rqtn, rqt->id);
1683e1da60a8SMatan Azrad 	MLX5_SET64(modify_rqt_in, in, modify_bitmask, 0x1);
1684e1da60a8SMatan Azrad 	rqt_ctx = MLX5_ADDR_OF(modify_rqt_in, in, rqt_context);
1685e1da60a8SMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, list_q_type, rqt_attr->rq_type);
1686e1da60a8SMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, rqt_max_size, rqt_attr->rqt_max_size);
1687e1da60a8SMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, rqt_actual_size, rqt_attr->rqt_actual_size);
1688e1da60a8SMatan Azrad 	for (i = 0; i < rqt_attr->rqt_actual_size; i++)
1689e1da60a8SMatan Azrad 		MLX5_SET(rqtc, rqt_ctx, rq_num[i], rqt_attr->rq_list[i]);
1690e1da60a8SMatan Azrad 	ret = mlx5_glue->devx_obj_modify(rqt->obj, in, inlen, out, sizeof(out));
169166914d19SSuanming Mou 	mlx5_free(in);
1692e1da60a8SMatan Azrad 	if (ret) {
1693e1da60a8SMatan Azrad 		DRV_LOG(ERR, "Failed to modify RQT using DevX.");
1694e1da60a8SMatan Azrad 		rte_errno = errno;
1695e1da60a8SMatan Azrad 		return -rte_errno;
1696e1da60a8SMatan Azrad 	}
1697e1da60a8SMatan Azrad 	return ret;
1698e1da60a8SMatan Azrad }
1699e1da60a8SMatan Azrad 
1700e1da60a8SMatan Azrad /**
17017b4f1e6bSMatan Azrad  * Create SQ using DevX API.
17027b4f1e6bSMatan Azrad  *
17037b4f1e6bSMatan Azrad  * @param[in] ctx
1704e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
17057b4f1e6bSMatan Azrad  * @param [in] sq_attr
17067b4f1e6bSMatan Azrad  *   Pointer to SQ attributes structure.
17077b4f1e6bSMatan Azrad  * @param [in] socket
17087b4f1e6bSMatan Azrad  *   CPU socket ID for allocations.
17097b4f1e6bSMatan Azrad  *
17107b4f1e6bSMatan Azrad  * @return
17117b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
17127b4f1e6bSMatan Azrad  **/
17137b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1714e09d350eSOphir Munk mlx5_devx_cmd_create_sq(void *ctx,
17157b4f1e6bSMatan Azrad 			struct mlx5_devx_create_sq_attr *sq_attr)
17167b4f1e6bSMatan Azrad {
17177b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_sq_in)] = {0};
17187b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_sq_out)] = {0};
17197b4f1e6bSMatan Azrad 	void *sq_ctx;
17207b4f1e6bSMatan Azrad 	void *wq_ctx;
17217b4f1e6bSMatan Azrad 	struct mlx5_devx_wq_attr *wq_attr;
17227b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *sq = NULL;
17237b4f1e6bSMatan Azrad 
172466914d19SSuanming Mou 	sq = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*sq), 0, SOCKET_ID_ANY);
17257b4f1e6bSMatan Azrad 	if (!sq) {
17267b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate SQ data");
17277b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
17287b4f1e6bSMatan Azrad 		return NULL;
17297b4f1e6bSMatan Azrad 	}
17307b4f1e6bSMatan Azrad 	MLX5_SET(create_sq_in, in, opcode, MLX5_CMD_OP_CREATE_SQ);
17317b4f1e6bSMatan Azrad 	sq_ctx = MLX5_ADDR_OF(create_sq_in, in, ctx);
17327b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, rlky, sq_attr->rlky);
17337b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, cd_master, sq_attr->cd_master);
17347b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, fre, sq_attr->fre);
17357b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, flush_in_error_en, sq_attr->flush_in_error_en);
17367b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, allow_multi_pkt_send_wqe,
17371912d158STal Shnaiderman 		 sq_attr->allow_multi_pkt_send_wqe);
17387b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, min_wqe_inline_mode,
17397b4f1e6bSMatan Azrad 		 sq_attr->min_wqe_inline_mode);
17407b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, state, sq_attr->state);
17417b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, reg_umr, sq_attr->reg_umr);
17427b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, allow_swp, sq_attr->allow_swp);
17437b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, hairpin, sq_attr->hairpin);
174479a7e409SViacheslav Ovsiienko 	MLX5_SET(sqc, sq_ctx, non_wire, sq_attr->non_wire);
174579a7e409SViacheslav Ovsiienko 	MLX5_SET(sqc, sq_ctx, static_sq_wq, sq_attr->static_sq_wq);
1746e58c372dSDariusz Sosnowski 	MLX5_SET(sqc, sq_ctx, hairpin_wq_buffer_type, sq_attr->hairpin_wq_buffer_type);
17477b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, user_index, sq_attr->user_index);
17487b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, cqn, sq_attr->cqn);
17497b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, packet_pacing_rate_limit_index,
17507b4f1e6bSMatan Azrad 		 sq_attr->packet_pacing_rate_limit_index);
17517b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, tis_lst_sz, sq_attr->tis_lst_sz);
17527b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, tis_num_0, sq_attr->tis_num);
1753569ffbc9SViacheslav Ovsiienko 	MLX5_SET(sqc, sq_ctx, ts_format, sq_attr->ts_format);
17547b4f1e6bSMatan Azrad 	wq_ctx = MLX5_ADDR_OF(sqc, sq_ctx, wq);
17557b4f1e6bSMatan Azrad 	wq_attr = &sq_attr->wq_attr;
17567b4f1e6bSMatan Azrad 	devx_cmd_fill_wq_data(wq_ctx, wq_attr);
17577b4f1e6bSMatan Azrad 	sq->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
17587b4f1e6bSMatan Azrad 					     out, sizeof(out));
17597b4f1e6bSMatan Azrad 	if (!sq->obj) {
17602d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create SQ", NULL, 0);
176166914d19SSuanming Mou 		mlx5_free(sq);
17627b4f1e6bSMatan Azrad 		return NULL;
17637b4f1e6bSMatan Azrad 	}
17647b4f1e6bSMatan Azrad 	sq->id = MLX5_GET(create_sq_out, out, sqn);
17657b4f1e6bSMatan Azrad 	return sq;
17667b4f1e6bSMatan Azrad }
17677b4f1e6bSMatan Azrad 
17687b4f1e6bSMatan Azrad /**
17697b4f1e6bSMatan Azrad  * Modify SQ using DevX API.
17707b4f1e6bSMatan Azrad  *
17717b4f1e6bSMatan Azrad  * @param[in] sq
17727b4f1e6bSMatan Azrad  *   Pointer to SQ object structure.
17737b4f1e6bSMatan Azrad  * @param [in] sq_attr
17747b4f1e6bSMatan Azrad  *   Pointer to SQ attributes structure.
17757b4f1e6bSMatan Azrad  *
17767b4f1e6bSMatan Azrad  * @return
17777b4f1e6bSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
17787b4f1e6bSMatan Azrad  */
17797b4f1e6bSMatan Azrad int
17807b4f1e6bSMatan Azrad mlx5_devx_cmd_modify_sq(struct mlx5_devx_obj *sq,
17817b4f1e6bSMatan Azrad 			struct mlx5_devx_modify_sq_attr *sq_attr)
17827b4f1e6bSMatan Azrad {
17837b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(modify_sq_in)] = {0};
17847b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(modify_sq_out)] = {0};
17857b4f1e6bSMatan Azrad 	void *sq_ctx;
17867b4f1e6bSMatan Azrad 	int ret;
17877b4f1e6bSMatan Azrad 
17887b4f1e6bSMatan Azrad 	MLX5_SET(modify_sq_in, in, opcode, MLX5_CMD_OP_MODIFY_SQ);
17897b4f1e6bSMatan Azrad 	MLX5_SET(modify_sq_in, in, sq_state, sq_attr->sq_state);
17907b4f1e6bSMatan Azrad 	MLX5_SET(modify_sq_in, in, sqn, sq->id);
17917b4f1e6bSMatan Azrad 	sq_ctx = MLX5_ADDR_OF(modify_sq_in, in, ctx);
17927b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, state, sq_attr->state);
17937b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, hairpin_peer_rq, sq_attr->hairpin_peer_rq);
17947b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, hairpin_peer_vhca, sq_attr->hairpin_peer_vhca);
17957b4f1e6bSMatan Azrad 	ret = mlx5_glue->devx_obj_modify(sq->obj, in, sizeof(in),
17967b4f1e6bSMatan Azrad 					 out, sizeof(out));
17977b4f1e6bSMatan Azrad 	if (ret) {
17987b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to modify SQ using DevX");
17997b4f1e6bSMatan Azrad 		rte_errno = errno;
180038119ebeSBing Zhao 		return -rte_errno;
18017b4f1e6bSMatan Azrad 	}
18027b4f1e6bSMatan Azrad 	return ret;
18037b4f1e6bSMatan Azrad }
18047b4f1e6bSMatan Azrad 
18057b4f1e6bSMatan Azrad /**
18067b4f1e6bSMatan Azrad  * Create TIS using DevX API.
18077b4f1e6bSMatan Azrad  *
18087b4f1e6bSMatan Azrad  * @param[in] ctx
1809e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
18107b4f1e6bSMatan Azrad  * @param [in] tis_attr
18117b4f1e6bSMatan Azrad  *   Pointer to TIS attributes structure.
18127b4f1e6bSMatan Azrad  *
18137b4f1e6bSMatan Azrad  * @return
18147b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
18157b4f1e6bSMatan Azrad  */
18167b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1817e09d350eSOphir Munk mlx5_devx_cmd_create_tis(void *ctx,
18187b4f1e6bSMatan Azrad 			 struct mlx5_devx_tis_attr *tis_attr)
18197b4f1e6bSMatan Azrad {
18207b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
18217b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_tis_out)] = {0};
18227b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *tis = NULL;
18237b4f1e6bSMatan Azrad 	void *tis_ctx;
18247b4f1e6bSMatan Azrad 
182566914d19SSuanming Mou 	tis = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*tis), 0, SOCKET_ID_ANY);
18267b4f1e6bSMatan Azrad 	if (!tis) {
18277b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate TIS object");
18287b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
18297b4f1e6bSMatan Azrad 		return NULL;
18307b4f1e6bSMatan Azrad 	}
18317b4f1e6bSMatan Azrad 	MLX5_SET(create_tis_in, in, opcode, MLX5_CMD_OP_CREATE_TIS);
18327b4f1e6bSMatan Azrad 	tis_ctx = MLX5_ADDR_OF(create_tis_in, in, ctx);
18337b4f1e6bSMatan Azrad 	MLX5_SET(tisc, tis_ctx, strict_lag_tx_port_affinity,
18347b4f1e6bSMatan Azrad 		 tis_attr->strict_lag_tx_port_affinity);
18351cbdad1bSXueming Li 	MLX5_SET(tisc, tis_ctx, lag_tx_port_affinity,
18361cbdad1bSXueming Li 		 tis_attr->lag_tx_port_affinity);
18377b4f1e6bSMatan Azrad 	MLX5_SET(tisc, tis_ctx, prio, tis_attr->prio);
18387b4f1e6bSMatan Azrad 	MLX5_SET(tisc, tis_ctx, transport_domain,
18397b4f1e6bSMatan Azrad 		 tis_attr->transport_domain);
18407b4f1e6bSMatan Azrad 	tis->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
18417b4f1e6bSMatan Azrad 					      out, sizeof(out));
18427b4f1e6bSMatan Azrad 	if (!tis->obj) {
18432d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create TIS", NULL, 0);
184466914d19SSuanming Mou 		mlx5_free(tis);
18457b4f1e6bSMatan Azrad 		return NULL;
18467b4f1e6bSMatan Azrad 	}
18477b4f1e6bSMatan Azrad 	tis->id = MLX5_GET(create_tis_out, out, tisn);
18487b4f1e6bSMatan Azrad 	return tis;
18497b4f1e6bSMatan Azrad }
18507b4f1e6bSMatan Azrad 
18517b4f1e6bSMatan Azrad /**
18527b4f1e6bSMatan Azrad  * Create transport domain using DevX API.
18537b4f1e6bSMatan Azrad  *
18547b4f1e6bSMatan Azrad  * @param[in] ctx
1855e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
18567b4f1e6bSMatan Azrad  * @return
18577b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
18587b4f1e6bSMatan Azrad  */
18597b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1860e09d350eSOphir Munk mlx5_devx_cmd_create_td(void *ctx)
18617b4f1e6bSMatan Azrad {
18627b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(alloc_transport_domain_in)] = {0};
18637b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(alloc_transport_domain_out)] = {0};
18647b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *td = NULL;
18657b4f1e6bSMatan Azrad 
186666914d19SSuanming Mou 	td = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*td), 0, SOCKET_ID_ANY);
18677b4f1e6bSMatan Azrad 	if (!td) {
18687b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate TD object");
18697b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
18707b4f1e6bSMatan Azrad 		return NULL;
18717b4f1e6bSMatan Azrad 	}
18727b4f1e6bSMatan Azrad 	MLX5_SET(alloc_transport_domain_in, in, opcode,
18737b4f1e6bSMatan Azrad 		 MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN);
18747b4f1e6bSMatan Azrad 	td->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
18757b4f1e6bSMatan Azrad 					     out, sizeof(out));
18767b4f1e6bSMatan Azrad 	if (!td->obj) {
18772d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create TIS", NULL, 0);
187866914d19SSuanming Mou 		mlx5_free(td);
18797b4f1e6bSMatan Azrad 		return NULL;
18807b4f1e6bSMatan Azrad 	}
18817b4f1e6bSMatan Azrad 	td->id = MLX5_GET(alloc_transport_domain_out, out,
18827b4f1e6bSMatan Azrad 			   transport_domain);
18837b4f1e6bSMatan Azrad 	return td;
18847b4f1e6bSMatan Azrad }
18857b4f1e6bSMatan Azrad 
18867b4f1e6bSMatan Azrad /**
18877b4f1e6bSMatan Azrad  * Dump all flows to file.
18887b4f1e6bSMatan Azrad  *
18897b4f1e6bSMatan Azrad  * @param[in] fdb_domain
18907b4f1e6bSMatan Azrad  *   FDB domain.
18917b4f1e6bSMatan Azrad  * @param[in] rx_domain
18927b4f1e6bSMatan Azrad  *   RX domain.
18937b4f1e6bSMatan Azrad  * @param[in] tx_domain
18947b4f1e6bSMatan Azrad  *   TX domain.
18957b4f1e6bSMatan Azrad  * @param[out] file
18967b4f1e6bSMatan Azrad  *   Pointer to file stream.
18977b4f1e6bSMatan Azrad  *
18987b4f1e6bSMatan Azrad  * @return
18997be78d02SJosh Soref  *   0 on success, a negative value otherwise.
19007b4f1e6bSMatan Azrad  */
19017b4f1e6bSMatan Azrad int
19027b4f1e6bSMatan Azrad mlx5_devx_cmd_flow_dump(void *fdb_domain __rte_unused,
19037b4f1e6bSMatan Azrad 			void *rx_domain __rte_unused,
19047b4f1e6bSMatan Azrad 			void *tx_domain __rte_unused, FILE *file __rte_unused)
19057b4f1e6bSMatan Azrad {
19067b4f1e6bSMatan Azrad 	int ret = 0;
19077b4f1e6bSMatan Azrad 
19087b4f1e6bSMatan Azrad #ifdef HAVE_MLX5_DR_FLOW_DUMP
19097b4f1e6bSMatan Azrad 	if (fdb_domain) {
19107b4f1e6bSMatan Azrad 		ret = mlx5_glue->dr_dump_domain(file, fdb_domain);
19117b4f1e6bSMatan Azrad 		if (ret)
19127b4f1e6bSMatan Azrad 			return ret;
19137b4f1e6bSMatan Azrad 	}
19148e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(rx_domain);
19157b4f1e6bSMatan Azrad 	ret = mlx5_glue->dr_dump_domain(file, rx_domain);
19167b4f1e6bSMatan Azrad 	if (ret)
19177b4f1e6bSMatan Azrad 		return ret;
19188e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(tx_domain);
19197b4f1e6bSMatan Azrad 	ret = mlx5_glue->dr_dump_domain(file, tx_domain);
19207b4f1e6bSMatan Azrad #else
19217b4f1e6bSMatan Azrad 	ret = ENOTSUP;
19227b4f1e6bSMatan Azrad #endif
19237b4f1e6bSMatan Azrad 	return -ret;
19247b4f1e6bSMatan Azrad }
1925446c3781SMatan Azrad 
1926a38d22edSHaifei Luo int
1927a38d22edSHaifei Luo mlx5_devx_cmd_flow_single_dump(void *rule_info __rte_unused,
1928a38d22edSHaifei Luo 			FILE *file __rte_unused)
1929a38d22edSHaifei Luo {
1930a38d22edSHaifei Luo 	int ret = 0;
1931a38d22edSHaifei Luo #ifdef HAVE_MLX5_DR_FLOW_DUMP_RULE
1932a38d22edSHaifei Luo 	if (rule_info)
1933a38d22edSHaifei Luo 		ret = mlx5_glue->dr_dump_rule(file, rule_info);
1934a38d22edSHaifei Luo #else
1935a38d22edSHaifei Luo 	ret = ENOTSUP;
1936a38d22edSHaifei Luo #endif
1937a38d22edSHaifei Luo 	return -ret;
1938a38d22edSHaifei Luo }
1939a38d22edSHaifei Luo 
1940446c3781SMatan Azrad /*
1941446c3781SMatan Azrad  * Create CQ using DevX API.
1942446c3781SMatan Azrad  *
1943446c3781SMatan Azrad  * @param[in] ctx
1944e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
1945446c3781SMatan Azrad  * @param [in] attr
1946446c3781SMatan Azrad  *   Pointer to CQ attributes structure.
1947446c3781SMatan Azrad  *
1948446c3781SMatan Azrad  * @return
1949446c3781SMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
1950446c3781SMatan Azrad  */
1951446c3781SMatan Azrad struct mlx5_devx_obj *
1952e09d350eSOphir Munk mlx5_devx_cmd_create_cq(void *ctx, struct mlx5_devx_cq_attr *attr)
1953446c3781SMatan Azrad {
1954446c3781SMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_cq_in)] = {0};
1955446c3781SMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_cq_out)] = {0};
195666914d19SSuanming Mou 	struct mlx5_devx_obj *cq_obj = mlx5_malloc(MLX5_MEM_ZERO,
195766914d19SSuanming Mou 						   sizeof(*cq_obj),
195866914d19SSuanming Mou 						   0, SOCKET_ID_ANY);
1959446c3781SMatan Azrad 	void *cqctx = MLX5_ADDR_OF(create_cq_in, in, cq_context);
1960446c3781SMatan Azrad 
1961446c3781SMatan Azrad 	if (!cq_obj) {
1962446c3781SMatan Azrad 		DRV_LOG(ERR, "Failed to allocate CQ object memory.");
1963446c3781SMatan Azrad 		rte_errno = ENOMEM;
1964446c3781SMatan Azrad 		return NULL;
1965446c3781SMatan Azrad 	}
1966446c3781SMatan Azrad 	MLX5_SET(create_cq_in, in, opcode, MLX5_CMD_OP_CREATE_CQ);
1967446c3781SMatan Azrad 	if (attr->db_umem_valid) {
1968446c3781SMatan Azrad 		MLX5_SET(cqc, cqctx, dbr_umem_valid, attr->db_umem_valid);
1969446c3781SMatan Azrad 		MLX5_SET(cqc, cqctx, dbr_umem_id, attr->db_umem_id);
1970446c3781SMatan Azrad 		MLX5_SET64(cqc, cqctx, dbr_addr, attr->db_umem_offset);
1971446c3781SMatan Azrad 	} else {
1972446c3781SMatan Azrad 		MLX5_SET64(cqc, cqctx, dbr_addr, attr->db_addr);
1973446c3781SMatan Azrad 	}
1974a2521c8fSMichael Baum 	MLX5_SET(cqc, cqctx, cqe_sz, (RTE_CACHE_LINE_SIZE == 128) ?
1975a2521c8fSMichael Baum 				     MLX5_CQE_SIZE_128B : MLX5_CQE_SIZE_64B);
1976446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, cc, attr->use_first_only);
1977446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, oi, attr->overrun_ignore);
1978446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, log_cq_size, attr->log_cq_size);
1979f002358cSMichael Baum 	if (attr->log_page_size > MLX5_ADAPTER_PAGE_SHIFT)
1980f002358cSMichael Baum 		MLX5_SET(cqc, cqctx, log_page_size,
1981f002358cSMichael Baum 			 attr->log_page_size - MLX5_ADAPTER_PAGE_SHIFT);
1982446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, c_eqn, attr->eqn);
1983446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, uar_page, attr->uar_page_id);
198454c2d46bSAlexander Kozyrev 	MLX5_SET(cqc, cqctx, cqe_comp_en, !!attr->cqe_comp_en);
1985f002358cSMichael Baum 	MLX5_SET(cqc, cqctx, mini_cqe_res_format, attr->mini_cqe_res_format);
198654c2d46bSAlexander Kozyrev 	MLX5_SET(cqc, cqctx, mini_cqe_res_format_ext,
198754c2d46bSAlexander Kozyrev 		 attr->mini_cqe_res_format_ext);
1988446c3781SMatan Azrad 	if (attr->q_umem_valid) {
1989446c3781SMatan Azrad 		MLX5_SET(create_cq_in, in, cq_umem_valid, attr->q_umem_valid);
1990446c3781SMatan Azrad 		MLX5_SET(create_cq_in, in, cq_umem_id, attr->q_umem_id);
1991446c3781SMatan Azrad 		MLX5_SET64(create_cq_in, in, cq_umem_offset,
1992446c3781SMatan Azrad 			   attr->q_umem_offset);
1993446c3781SMatan Azrad 	}
1994446c3781SMatan Azrad 	cq_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
1995446c3781SMatan Azrad 						 sizeof(out));
1996446c3781SMatan Azrad 	if (!cq_obj->obj) {
19972d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create CQ", NULL, 0);
199866914d19SSuanming Mou 		mlx5_free(cq_obj);
1999446c3781SMatan Azrad 		return NULL;
2000446c3781SMatan Azrad 	}
2001446c3781SMatan Azrad 	cq_obj->id = MLX5_GET(create_cq_out, out, cqn);
2002446c3781SMatan Azrad 	return cq_obj;
2003446c3781SMatan Azrad }
20048712c80aSMatan Azrad 
20058712c80aSMatan Azrad /**
20068712c80aSMatan Azrad  * Create VIRTQ using DevX API.
20078712c80aSMatan Azrad  *
20088712c80aSMatan Azrad  * @param[in] ctx
2009e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
20108712c80aSMatan Azrad  * @param [in] attr
20118712c80aSMatan Azrad  *   Pointer to VIRTQ attributes structure.
20128712c80aSMatan Azrad  *
20138712c80aSMatan Azrad  * @return
20148712c80aSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
20158712c80aSMatan Azrad  */
20168712c80aSMatan Azrad struct mlx5_devx_obj *
2017e09d350eSOphir Munk mlx5_devx_cmd_create_virtq(void *ctx,
20188712c80aSMatan Azrad 			   struct mlx5_devx_virtq_attr *attr)
20198712c80aSMatan Azrad {
20208712c80aSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_virtq_in)] = {0};
20218712c80aSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
202266914d19SSuanming Mou 	struct mlx5_devx_obj *virtq_obj = mlx5_malloc(MLX5_MEM_ZERO,
202366914d19SSuanming Mou 						     sizeof(*virtq_obj),
202466914d19SSuanming Mou 						     0, SOCKET_ID_ANY);
20258712c80aSMatan Azrad 	void *virtq = MLX5_ADDR_OF(create_virtq_in, in, virtq);
20268712c80aSMatan Azrad 	void *hdr = MLX5_ADDR_OF(create_virtq_in, in, hdr);
20278712c80aSMatan Azrad 	void *virtctx = MLX5_ADDR_OF(virtio_net_q, virtq, virtio_q_context);
20288712c80aSMatan Azrad 
20298712c80aSMatan Azrad 	if (!virtq_obj) {
20308712c80aSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate virtq data.");
20318712c80aSMatan Azrad 		rte_errno = ENOMEM;
20328712c80aSMatan Azrad 		return NULL;
20338712c80aSMatan Azrad 	}
20348712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
20358712c80aSMatan Azrad 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
20368712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
20378712c80aSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTQ);
20388712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, hw_available_index,
20398712c80aSMatan Azrad 		   attr->hw_available_index);
20408712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, hw_used_index, attr->hw_used_index);
20418712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, tso_ipv4, attr->tso_ipv4);
20428712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, tso_ipv6, attr->tso_ipv6);
20438712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, tx_csum, attr->tx_csum);
20448712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, rx_csum, attr->rx_csum);
20458712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, virtio_version_1_0,
20468712c80aSMatan Azrad 		   attr->virtio_version_1_0);
20478712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, event_mode, attr->event_mode);
20488712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, event_qpn_or_msix, attr->qp_id);
20498712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, desc_addr, attr->desc_addr);
20508712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, used_addr, attr->used_addr);
20518712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, available_addr, attr->available_addr);
20528712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, queue_index, attr->queue_index);
20538712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, queue_size, attr->q_size);
20548712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, virtio_q_mkey, attr->mkey);
20558712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_1_id, attr->umems[0].id);
20568712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_1_size, attr->umems[0].size);
20578712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, umem_1_offset, attr->umems[0].offset);
20588712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_2_id, attr->umems[1].id);
20598712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_2_size, attr->umems[1].size);
20608712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, umem_2_offset, attr->umems[1].offset);
20618712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_3_id, attr->umems[2].id);
20628712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_3_size, attr->umems[2].size);
20638712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, umem_3_offset, attr->umems[2].offset);
2064796ae7bbSMatan Azrad 	MLX5_SET(virtio_q, virtctx, counter_set_id, attr->counters_obj_id);
2065473d8e67SMatan Azrad 	MLX5_SET(virtio_q, virtctx, pd, attr->pd);
20666623dc2bSXueming Li 	MLX5_SET(virtio_q, virtctx, queue_period_mode, attr->hw_latency_mode);
20676623dc2bSXueming Li 	MLX5_SET(virtio_q, virtctx, queue_period_us, attr->hw_max_latency_us);
20686623dc2bSXueming Li 	MLX5_SET(virtio_q, virtctx, queue_max_count, attr->hw_max_pending_comp);
20698712c80aSMatan Azrad 	MLX5_SET(virtio_net_q, virtq, tisn_or_qpn, attr->tis_id);
20708712c80aSMatan Azrad 	virtq_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
20718712c80aSMatan Azrad 						    sizeof(out));
20728712c80aSMatan Azrad 	if (!virtq_obj->obj) {
20732d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create VIRTQ", NULL, 0);
207466914d19SSuanming Mou 		mlx5_free(virtq_obj);
20758712c80aSMatan Azrad 		return NULL;
20768712c80aSMatan Azrad 	}
20778712c80aSMatan Azrad 	virtq_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
20788712c80aSMatan Azrad 	return virtq_obj;
20798712c80aSMatan Azrad }
20808712c80aSMatan Azrad 
20818712c80aSMatan Azrad /**
20828712c80aSMatan Azrad  * Modify VIRTQ using DevX API.
20838712c80aSMatan Azrad  *
20848712c80aSMatan Azrad  * @param[in] virtq_obj
20858712c80aSMatan Azrad  *   Pointer to virtq object structure.
20868712c80aSMatan Azrad  * @param [in] attr
20878712c80aSMatan Azrad  *   Pointer to modify virtq attributes structure.
20888712c80aSMatan Azrad  *
20898712c80aSMatan Azrad  * @return
20908712c80aSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
20918712c80aSMatan Azrad  */
20928712c80aSMatan Azrad int
20938712c80aSMatan Azrad mlx5_devx_cmd_modify_virtq(struct mlx5_devx_obj *virtq_obj,
20948712c80aSMatan Azrad 			   struct mlx5_devx_virtq_attr *attr)
20958712c80aSMatan Azrad {
20968712c80aSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_virtq_in)] = {0};
20978712c80aSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
20988712c80aSMatan Azrad 	void *virtq = MLX5_ADDR_OF(create_virtq_in, in, virtq);
20998712c80aSMatan Azrad 	void *hdr = MLX5_ADDR_OF(create_virtq_in, in, hdr);
21008712c80aSMatan Azrad 	void *virtctx = MLX5_ADDR_OF(virtio_net_q, virtq, virtio_q_context);
21018712c80aSMatan Azrad 	int ret;
21028712c80aSMatan Azrad 
21038712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
21048712c80aSMatan Azrad 		 MLX5_CMD_OP_MODIFY_GENERAL_OBJECT);
21058712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
21068712c80aSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTQ);
21078712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, virtq_obj->id);
21082ac90aecSLi Zhang 	MLX5_SET64(virtio_net_q, virtq, modify_field_select,
21092ac90aecSLi Zhang 		attr->mod_fields_bitmap);
21108712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, queue_index, attr->queue_index);
21112ac90aecSLi Zhang 	if (!attr->mod_fields_bitmap) {
21122ac90aecSLi Zhang 		DRV_LOG(ERR, "Failed to modify VIRTQ for no type set.");
21132ac90aecSLi Zhang 		rte_errno = EINVAL;
21142ac90aecSLi Zhang 		return -rte_errno;
21152ac90aecSLi Zhang 	}
21162ac90aecSLi Zhang 	if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_STATE)
21178712c80aSMatan Azrad 		MLX5_SET16(virtio_net_q, virtq, state, attr->state);
21182ac90aecSLi Zhang 	if (attr->mod_fields_bitmap &
21192ac90aecSLi Zhang 	    MLX5_VIRTQ_MODIFY_TYPE_DIRTY_BITMAP_PARAMS) {
21208712c80aSMatan Azrad 		MLX5_SET(virtio_net_q, virtq, dirty_bitmap_mkey,
21218712c80aSMatan Azrad 			 attr->dirty_bitmap_mkey);
21228712c80aSMatan Azrad 		MLX5_SET64(virtio_net_q, virtq, dirty_bitmap_addr,
21238712c80aSMatan Azrad 			 attr->dirty_bitmap_addr);
21248712c80aSMatan Azrad 		MLX5_SET(virtio_net_q, virtq, dirty_bitmap_size,
21258712c80aSMatan Azrad 			 attr->dirty_bitmap_size);
21262ac90aecSLi Zhang 	}
21272ac90aecSLi Zhang 	if (attr->mod_fields_bitmap &
21282ac90aecSLi Zhang 	    MLX5_VIRTQ_MODIFY_TYPE_DIRTY_BITMAP_DUMP_ENABLE)
21298712c80aSMatan Azrad 		MLX5_SET(virtio_net_q, virtq, dirty_bitmap_dump_enable,
21308712c80aSMatan Azrad 			 attr->dirty_bitmap_dump_enable);
21312ac90aecSLi Zhang 	if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_QUEUE_PERIOD) {
21322ac90aecSLi Zhang 		MLX5_SET(virtio_q, virtctx, queue_period_mode,
21332ac90aecSLi Zhang 			attr->hw_latency_mode);
21342ac90aecSLi Zhang 		MLX5_SET(virtio_q, virtctx, queue_period_us,
21352ac90aecSLi Zhang 			attr->hw_max_latency_us);
21362ac90aecSLi Zhang 		MLX5_SET(virtio_q, virtctx, queue_max_count,
21372ac90aecSLi Zhang 			attr->hw_max_pending_comp);
21382ac90aecSLi Zhang 	}
21392ac90aecSLi Zhang 	if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_ADDR) {
21402ac90aecSLi Zhang 		MLX5_SET64(virtio_q, virtctx, desc_addr, attr->desc_addr);
21412ac90aecSLi Zhang 		MLX5_SET64(virtio_q, virtctx, used_addr, attr->used_addr);
21422ac90aecSLi Zhang 		MLX5_SET64(virtio_q, virtctx, available_addr,
21432ac90aecSLi Zhang 			attr->available_addr);
21442ac90aecSLi Zhang 	}
21452ac90aecSLi Zhang 	if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_HW_AVAILABLE_INDEX)
21462ac90aecSLi Zhang 		MLX5_SET16(virtio_net_q, virtq, hw_available_index,
21472ac90aecSLi Zhang 		   attr->hw_available_index);
21482ac90aecSLi Zhang 	if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_HW_USED_INDEX)
21492ac90aecSLi Zhang 		MLX5_SET16(virtio_net_q, virtq, hw_used_index,
21502ac90aecSLi Zhang 			attr->hw_used_index);
21512ac90aecSLi Zhang 	if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_Q_TYPE)
21522ac90aecSLi Zhang 		MLX5_SET16(virtio_q, virtctx, virtio_q_type, attr->q_type);
21532ac90aecSLi Zhang 	if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_VERSION_1_0)
21542ac90aecSLi Zhang 		MLX5_SET16(virtio_q, virtctx, virtio_version_1_0,
21552ac90aecSLi Zhang 		   attr->virtio_version_1_0);
21562ac90aecSLi Zhang 	if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_Q_MKEY)
21572ac90aecSLi Zhang 		MLX5_SET(virtio_q, virtctx, virtio_q_mkey, attr->mkey);
21582ac90aecSLi Zhang 	if (attr->mod_fields_bitmap &
21592ac90aecSLi Zhang 		MLX5_VIRTQ_MODIFY_TYPE_QUEUE_FEATURE_BIT_MASK) {
21602ac90aecSLi Zhang 		MLX5_SET16(virtio_net_q, virtq, tso_ipv4, attr->tso_ipv4);
21612ac90aecSLi Zhang 		MLX5_SET16(virtio_net_q, virtq, tso_ipv6, attr->tso_ipv6);
21622ac90aecSLi Zhang 		MLX5_SET16(virtio_net_q, virtq, tx_csum, attr->tx_csum);
21632ac90aecSLi Zhang 		MLX5_SET16(virtio_net_q, virtq, rx_csum, attr->rx_csum);
21642ac90aecSLi Zhang 	}
21652ac90aecSLi Zhang 	if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_EVENT_MODE) {
21662ac90aecSLi Zhang 		MLX5_SET16(virtio_q, virtctx, event_mode, attr->event_mode);
21672ac90aecSLi Zhang 		MLX5_SET(virtio_q, virtctx, event_qpn_or_msix, attr->qp_id);
21688712c80aSMatan Azrad 	}
21698712c80aSMatan Azrad 	ret = mlx5_glue->devx_obj_modify(virtq_obj->obj, in, sizeof(in),
21708712c80aSMatan Azrad 					 out, sizeof(out));
21718712c80aSMatan Azrad 	if (ret) {
21728712c80aSMatan Azrad 		DRV_LOG(ERR, "Failed to modify VIRTQ using DevX.");
21738712c80aSMatan Azrad 		rte_errno = errno;
217438119ebeSBing Zhao 		return -rte_errno;
21758712c80aSMatan Azrad 	}
21768712c80aSMatan Azrad 	return ret;
21778712c80aSMatan Azrad }
21788712c80aSMatan Azrad 
21798712c80aSMatan Azrad /**
21808712c80aSMatan Azrad  * Query VIRTQ using DevX API.
21818712c80aSMatan Azrad  *
21828712c80aSMatan Azrad  * @param[in] virtq_obj
21838712c80aSMatan Azrad  *   Pointer to virtq object structure.
21848712c80aSMatan Azrad  * @param [in/out] attr
21858712c80aSMatan Azrad  *   Pointer to virtq attributes structure.
21868712c80aSMatan Azrad  *
21878712c80aSMatan Azrad  * @return
21888712c80aSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
21898712c80aSMatan Azrad  */
21908712c80aSMatan Azrad int
21918712c80aSMatan Azrad mlx5_devx_cmd_query_virtq(struct mlx5_devx_obj *virtq_obj,
21928712c80aSMatan Azrad 			   struct mlx5_devx_virtq_attr *attr)
21938712c80aSMatan Azrad {
21948712c80aSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0};
21958712c80aSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_virtq_out)] = {0};
21968712c80aSMatan Azrad 	void *hdr = MLX5_ADDR_OF(query_virtq_out, in, hdr);
21978712c80aSMatan Azrad 	void *virtq = MLX5_ADDR_OF(query_virtq_out, out, virtq);
21988712c80aSMatan Azrad 	int ret;
21998712c80aSMatan Azrad 
22008712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
22018712c80aSMatan Azrad 		 MLX5_CMD_OP_QUERY_GENERAL_OBJECT);
22028712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
22038712c80aSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTQ);
22048712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, virtq_obj->id);
22058712c80aSMatan Azrad 	ret = mlx5_glue->devx_obj_query(virtq_obj->obj, in, sizeof(in),
22068712c80aSMatan Azrad 					 out, sizeof(out));
22078712c80aSMatan Azrad 	if (ret) {
22088712c80aSMatan Azrad 		DRV_LOG(ERR, "Failed to modify VIRTQ using DevX.");
22098712c80aSMatan Azrad 		rte_errno = errno;
22108712c80aSMatan Azrad 		return -errno;
22118712c80aSMatan Azrad 	}
22128712c80aSMatan Azrad 	attr->hw_available_index = MLX5_GET16(virtio_net_q, virtq,
22138712c80aSMatan Azrad 					      hw_available_index);
22148712c80aSMatan Azrad 	attr->hw_used_index = MLX5_GET16(virtio_net_q, virtq, hw_used_index);
2215aed98b66SXueming Li 	attr->state = MLX5_GET16(virtio_net_q, virtq, state);
2216aed98b66SXueming Li 	attr->error_type = MLX5_GET16(virtio_net_q, virtq,
2217aed98b66SXueming Li 				      virtio_q_context.error_type);
22188712c80aSMatan Azrad 	return ret;
22198712c80aSMatan Azrad }
222015c3807eSMatan Azrad 
222115c3807eSMatan Azrad /**
222215c3807eSMatan Azrad  * Create QP using DevX API.
222315c3807eSMatan Azrad  *
222415c3807eSMatan Azrad  * @param[in] ctx
2225e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
222615c3807eSMatan Azrad  * @param [in] attr
222715c3807eSMatan Azrad  *   Pointer to QP attributes structure.
222815c3807eSMatan Azrad  *
222915c3807eSMatan Azrad  * @return
223015c3807eSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
223115c3807eSMatan Azrad  */
223215c3807eSMatan Azrad struct mlx5_devx_obj *
2233e09d350eSOphir Munk mlx5_devx_cmd_create_qp(void *ctx,
223415c3807eSMatan Azrad 			struct mlx5_devx_qp_attr *attr)
223515c3807eSMatan Azrad {
223615c3807eSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_qp_in)] = {0};
223715c3807eSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_qp_out)] = {0};
223866914d19SSuanming Mou 	struct mlx5_devx_obj *qp_obj = mlx5_malloc(MLX5_MEM_ZERO,
223966914d19SSuanming Mou 						   sizeof(*qp_obj),
224066914d19SSuanming Mou 						   0, SOCKET_ID_ANY);
224115c3807eSMatan Azrad 	void *qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
224215c3807eSMatan Azrad 
224315c3807eSMatan Azrad 	if (!qp_obj) {
224415c3807eSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate QP data.");
224515c3807eSMatan Azrad 		rte_errno = ENOMEM;
224615c3807eSMatan Azrad 		return NULL;
224715c3807eSMatan Azrad 	}
224815c3807eSMatan Azrad 	MLX5_SET(create_qp_in, in, opcode, MLX5_CMD_OP_CREATE_QP);
224915c3807eSMatan Azrad 	MLX5_SET(qpc, qpc, st, MLX5_QP_ST_RC);
225015c3807eSMatan Azrad 	MLX5_SET(qpc, qpc, pd, attr->pd);
2251569ffbc9SViacheslav Ovsiienko 	MLX5_SET(qpc, qpc, ts_format, attr->ts_format);
2252f9213ab1SRaja Zidane 	MLX5_SET(qpc, qpc, user_index, attr->user_index);
225315c3807eSMatan Azrad 	if (attr->uar_index) {
2254ddda0006SRaja Zidane 		if (attr->mmo) {
2255ddda0006SRaja Zidane 			void *qpc_ext_and_pas_list = MLX5_ADDR_OF(create_qp_in,
2256ddda0006SRaja Zidane 				in, qpc_extension_and_pas_list);
2257ddda0006SRaja Zidane 			void *qpc_ext = MLX5_ADDR_OF(qpc_extension_and_pas_list,
2258ddda0006SRaja Zidane 				qpc_ext_and_pas_list, qpc_data_extension);
2259f66898ebSRaja Zidane 
2260f66898ebSRaja Zidane 			MLX5_SET(create_qp_in, in, qpc_ext, 1);
2261ddda0006SRaja Zidane 			MLX5_SET(qpc_extension, qpc_ext, mmo, 1);
2262ddda0006SRaja Zidane 		}
226315c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
226415c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, uar_page, attr->uar_index);
2265f002358cSMichael Baum 		if (attr->log_page_size > MLX5_ADAPTER_PAGE_SHIFT)
2266f002358cSMichael Baum 			MLX5_SET(qpc, qpc, log_page_size,
2267f002358cSMichael Baum 				 attr->log_page_size - MLX5_ADAPTER_PAGE_SHIFT);
2268ba707cdbSRaja Zidane 		if (attr->num_of_send_wqbbs) {
2269ba707cdbSRaja Zidane 			MLX5_ASSERT(RTE_IS_POWER_OF_2(attr->num_of_send_wqbbs));
227015c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, cqn_snd, attr->cqn);
227115c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, log_sq_size,
2272ba707cdbSRaja Zidane 				 rte_log2_u32(attr->num_of_send_wqbbs));
227315c3807eSMatan Azrad 		} else {
227415c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, no_sq, 1);
227515c3807eSMatan Azrad 		}
2276ba707cdbSRaja Zidane 		if (attr->num_of_receive_wqes) {
2277ba707cdbSRaja Zidane 			MLX5_ASSERT(RTE_IS_POWER_OF_2(
2278ba707cdbSRaja Zidane 					attr->num_of_receive_wqes));
227915c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, cqn_rcv, attr->cqn);
228015c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, log_rq_stride, attr->log_rq_stride -
228115c3807eSMatan Azrad 				 MLX5_LOG_RQ_STRIDE_SHIFT);
228215c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, log_rq_size,
2283ba707cdbSRaja Zidane 				 rte_log2_u32(attr->num_of_receive_wqes));
228415c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, rq_type, MLX5_NON_ZERO_RQ);
228515c3807eSMatan Azrad 		} else {
228615c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, rq_type, MLX5_ZERO_LEN_RQ);
228715c3807eSMatan Azrad 		}
228815c3807eSMatan Azrad 		if (attr->dbr_umem_valid) {
228915c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, dbr_umem_valid,
229015c3807eSMatan Azrad 				 attr->dbr_umem_valid);
229115c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, dbr_umem_id, attr->dbr_umem_id);
229215c3807eSMatan Azrad 		}
229315c3807eSMatan Azrad 		MLX5_SET64(qpc, qpc, dbr_addr, attr->dbr_address);
229415c3807eSMatan Azrad 		MLX5_SET64(create_qp_in, in, wq_umem_offset,
229515c3807eSMatan Azrad 			   attr->wq_umem_offset);
229615c3807eSMatan Azrad 		MLX5_SET(create_qp_in, in, wq_umem_id, attr->wq_umem_id);
229715c3807eSMatan Azrad 		MLX5_SET(create_qp_in, in, wq_umem_valid, 1);
229815c3807eSMatan Azrad 	} else {
229915c3807eSMatan Azrad 		/* Special QP to be managed by FW - no SQ\RQ\CQ\UAR\DB rec. */
230015c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, rq_type, MLX5_ZERO_LEN_RQ);
230115c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, no_sq, 1);
230215c3807eSMatan Azrad 	}
230315c3807eSMatan Azrad 	qp_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
230415c3807eSMatan Azrad 						 sizeof(out));
230515c3807eSMatan Azrad 	if (!qp_obj->obj) {
23062d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create QP", NULL, 0);
230766914d19SSuanming Mou 		mlx5_free(qp_obj);
230815c3807eSMatan Azrad 		return NULL;
230915c3807eSMatan Azrad 	}
231015c3807eSMatan Azrad 	qp_obj->id = MLX5_GET(create_qp_out, out, qpn);
231115c3807eSMatan Azrad 	return qp_obj;
231215c3807eSMatan Azrad }
231315c3807eSMatan Azrad 
231415c3807eSMatan Azrad /**
231515c3807eSMatan Azrad  * Modify QP using DevX API.
231615c3807eSMatan Azrad  * Currently supports only force loop-back QP.
231715c3807eSMatan Azrad  *
231815c3807eSMatan Azrad  * @param[in] qp
231915c3807eSMatan Azrad  *   Pointer to QP object structure.
232015c3807eSMatan Azrad  * @param [in] qp_st_mod_op
232115c3807eSMatan Azrad  *   The QP state modification operation.
232215c3807eSMatan Azrad  * @param [in] remote_qp_id
232315c3807eSMatan Azrad  *   The remote QP ID for MLX5_CMD_OP_INIT2RTR_QP operation.
232415c3807eSMatan Azrad  *
232515c3807eSMatan Azrad  * @return
232615c3807eSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
232715c3807eSMatan Azrad  */
232815c3807eSMatan Azrad int
232915c3807eSMatan Azrad mlx5_devx_cmd_modify_qp_state(struct mlx5_devx_obj *qp, uint32_t qp_st_mod_op,
233015c3807eSMatan Azrad 			      uint32_t remote_qp_id)
233115c3807eSMatan Azrad {
233215c3807eSMatan Azrad 	union {
233315c3807eSMatan Azrad 		uint32_t rst2init[MLX5_ST_SZ_DW(rst2init_qp_in)];
233415c3807eSMatan Azrad 		uint32_t init2rtr[MLX5_ST_SZ_DW(init2rtr_qp_in)];
233515c3807eSMatan Azrad 		uint32_t rtr2rts[MLX5_ST_SZ_DW(rtr2rts_qp_in)];
2336de45de90SYajun Wu 		uint32_t qp2rst[MLX5_ST_SZ_DW(2rst_qp_in)];
233715c3807eSMatan Azrad 	} in;
233815c3807eSMatan Azrad 	union {
233915c3807eSMatan Azrad 		uint32_t rst2init[MLX5_ST_SZ_DW(rst2init_qp_out)];
234015c3807eSMatan Azrad 		uint32_t init2rtr[MLX5_ST_SZ_DW(init2rtr_qp_out)];
234115c3807eSMatan Azrad 		uint32_t rtr2rts[MLX5_ST_SZ_DW(rtr2rts_qp_out)];
2342de45de90SYajun Wu 		uint32_t qp2rst[MLX5_ST_SZ_DW(2rst_qp_out)];
234315c3807eSMatan Azrad 	} out;
234415c3807eSMatan Azrad 	void *qpc;
234515c3807eSMatan Azrad 	int ret;
234615c3807eSMatan Azrad 	unsigned int inlen;
234715c3807eSMatan Azrad 	unsigned int outlen;
234815c3807eSMatan Azrad 
234915c3807eSMatan Azrad 	memset(&in, 0, sizeof(in));
235015c3807eSMatan Azrad 	memset(&out, 0, sizeof(out));
235115c3807eSMatan Azrad 	MLX5_SET(rst2init_qp_in, &in, opcode, qp_st_mod_op);
235215c3807eSMatan Azrad 	switch (qp_st_mod_op) {
235315c3807eSMatan Azrad 	case MLX5_CMD_OP_RST2INIT_QP:
235415c3807eSMatan Azrad 		MLX5_SET(rst2init_qp_in, &in, qpn, qp->id);
235515c3807eSMatan Azrad 		qpc = MLX5_ADDR_OF(rst2init_qp_in, &in, qpc);
235615c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, primary_address_path.vhca_port_num, 1);
235715c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, rre, 1);
235815c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, rwe, 1);
235915c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
236015c3807eSMatan Azrad 		inlen = sizeof(in.rst2init);
236115c3807eSMatan Azrad 		outlen = sizeof(out.rst2init);
236215c3807eSMatan Azrad 		break;
236315c3807eSMatan Azrad 	case MLX5_CMD_OP_INIT2RTR_QP:
236415c3807eSMatan Azrad 		MLX5_SET(init2rtr_qp_in, &in, qpn, qp->id);
236515c3807eSMatan Azrad 		qpc = MLX5_ADDR_OF(init2rtr_qp_in, &in, qpc);
236615c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, primary_address_path.fl, 1);
236715c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, primary_address_path.vhca_port_num, 1);
236815c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, mtu, 1);
236915c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, log_msg_max, 30);
237015c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, remote_qpn, remote_qp_id);
237115c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, min_rnr_nak, 0);
237215c3807eSMatan Azrad 		inlen = sizeof(in.init2rtr);
237315c3807eSMatan Azrad 		outlen = sizeof(out.init2rtr);
237415c3807eSMatan Azrad 		break;
237515c3807eSMatan Azrad 	case MLX5_CMD_OP_RTR2RTS_QP:
237615c3807eSMatan Azrad 		qpc = MLX5_ADDR_OF(rtr2rts_qp_in, &in, qpc);
237715c3807eSMatan Azrad 		MLX5_SET(rtr2rts_qp_in, &in, qpn, qp->id);
237805b54bf0SYajun Wu 		MLX5_SET(qpc, qpc, primary_address_path.ack_timeout, 16);
237915c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, log_ack_req_freq, 0);
238015c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, retry_count, 7);
238115c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, rnr_retry, 7);
238215c3807eSMatan Azrad 		inlen = sizeof(in.rtr2rts);
238315c3807eSMatan Azrad 		outlen = sizeof(out.rtr2rts);
238415c3807eSMatan Azrad 		break;
2385de45de90SYajun Wu 	case MLX5_CMD_OP_QP_2RST:
2386de45de90SYajun Wu 		MLX5_SET(2rst_qp_in, &in, qpn, qp->id);
2387de45de90SYajun Wu 		inlen = sizeof(in.qp2rst);
2388de45de90SYajun Wu 		outlen = sizeof(out.qp2rst);
2389de45de90SYajun Wu 		break;
239015c3807eSMatan Azrad 	default:
239115c3807eSMatan Azrad 		DRV_LOG(ERR, "Invalid or unsupported QP modify op %u.",
239215c3807eSMatan Azrad 			qp_st_mod_op);
239315c3807eSMatan Azrad 		rte_errno = EINVAL;
239415c3807eSMatan Azrad 		return -rte_errno;
239515c3807eSMatan Azrad 	}
239615c3807eSMatan Azrad 	ret = mlx5_glue->devx_obj_modify(qp->obj, &in, inlen, &out, outlen);
239715c3807eSMatan Azrad 	if (ret) {
239815c3807eSMatan Azrad 		DRV_LOG(ERR, "Failed to modify QP using DevX.");
239915c3807eSMatan Azrad 		rte_errno = errno;
240038119ebeSBing Zhao 		return -rte_errno;
240115c3807eSMatan Azrad 	}
240215c3807eSMatan Azrad 	return ret;
240315c3807eSMatan Azrad }
2404796ae7bbSMatan Azrad 
2405796ae7bbSMatan Azrad struct mlx5_devx_obj *
2406796ae7bbSMatan Azrad mlx5_devx_cmd_create_virtio_q_counters(void *ctx)
2407796ae7bbSMatan Azrad {
2408796ae7bbSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_virtio_q_counters_in)] = {0};
2409796ae7bbSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
241066914d19SSuanming Mou 	struct mlx5_devx_obj *couners_obj = mlx5_malloc(MLX5_MEM_ZERO,
241166914d19SSuanming Mou 						       sizeof(*couners_obj), 0,
241266914d19SSuanming Mou 						       SOCKET_ID_ANY);
2413796ae7bbSMatan Azrad 	void *hdr = MLX5_ADDR_OF(create_virtio_q_counters_in, in, hdr);
2414796ae7bbSMatan Azrad 
2415796ae7bbSMatan Azrad 	if (!couners_obj) {
2416796ae7bbSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate virtio queue counters data.");
2417796ae7bbSMatan Azrad 		rte_errno = ENOMEM;
2418796ae7bbSMatan Azrad 		return NULL;
2419796ae7bbSMatan Azrad 	}
2420796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
2421796ae7bbSMatan Azrad 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
2422796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
2423796ae7bbSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTIO_Q_COUNTERS);
2424796ae7bbSMatan Azrad 	couners_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
2425796ae7bbSMatan Azrad 						      sizeof(out));
2426796ae7bbSMatan Azrad 	if (!couners_obj->obj) {
24272d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create virtio queue counters Obj", NULL,
24282d8dde8dSGregory Etelson 			     0);
242966914d19SSuanming Mou 		mlx5_free(couners_obj);
2430796ae7bbSMatan Azrad 		return NULL;
2431796ae7bbSMatan Azrad 	}
2432796ae7bbSMatan Azrad 	couners_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
2433796ae7bbSMatan Azrad 	return couners_obj;
2434796ae7bbSMatan Azrad }
2435796ae7bbSMatan Azrad 
2436796ae7bbSMatan Azrad int
2437796ae7bbSMatan Azrad mlx5_devx_cmd_query_virtio_q_counters(struct mlx5_devx_obj *couners_obj,
2438796ae7bbSMatan Azrad 				   struct mlx5_devx_virtio_q_couners_attr *attr)
2439796ae7bbSMatan Azrad {
2440796ae7bbSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0};
2441796ae7bbSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_virtio_q_counters_out)] = {0};
2442796ae7bbSMatan Azrad 	void *hdr = MLX5_ADDR_OF(query_virtio_q_counters_out, in, hdr);
2443796ae7bbSMatan Azrad 	void *virtio_q_counters = MLX5_ADDR_OF(query_virtio_q_counters_out, out,
2444796ae7bbSMatan Azrad 					       virtio_q_counters);
2445796ae7bbSMatan Azrad 	int ret;
2446796ae7bbSMatan Azrad 
2447796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
2448796ae7bbSMatan Azrad 		 MLX5_CMD_OP_QUERY_GENERAL_OBJECT);
2449796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
2450796ae7bbSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTIO_Q_COUNTERS);
2451796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, couners_obj->id);
2452796ae7bbSMatan Azrad 	ret = mlx5_glue->devx_obj_query(couners_obj->obj, in, sizeof(in), out,
2453796ae7bbSMatan Azrad 					sizeof(out));
2454796ae7bbSMatan Azrad 	if (ret) {
2455796ae7bbSMatan Azrad 		DRV_LOG(ERR, "Failed to query virtio q counters using DevX.");
2456796ae7bbSMatan Azrad 		rte_errno = errno;
2457796ae7bbSMatan Azrad 		return -errno;
2458796ae7bbSMatan Azrad 	}
2459796ae7bbSMatan Azrad 	attr->received_desc = MLX5_GET64(virtio_q_counters, virtio_q_counters,
2460796ae7bbSMatan Azrad 					 received_desc);
2461796ae7bbSMatan Azrad 	attr->completed_desc = MLX5_GET64(virtio_q_counters, virtio_q_counters,
2462796ae7bbSMatan Azrad 					  completed_desc);
2463796ae7bbSMatan Azrad 	attr->error_cqes = MLX5_GET(virtio_q_counters, virtio_q_counters,
2464796ae7bbSMatan Azrad 				    error_cqes);
2465796ae7bbSMatan Azrad 	attr->bad_desc_errors = MLX5_GET(virtio_q_counters, virtio_q_counters,
2466796ae7bbSMatan Azrad 					 bad_desc_errors);
2467796ae7bbSMatan Azrad 	attr->exceed_max_chain = MLX5_GET(virtio_q_counters, virtio_q_counters,
2468796ae7bbSMatan Azrad 					  exceed_max_chain);
2469796ae7bbSMatan Azrad 	attr->invalid_buffer = MLX5_GET(virtio_q_counters, virtio_q_counters,
2470796ae7bbSMatan Azrad 					invalid_buffer);
2471796ae7bbSMatan Azrad 	return ret;
2472796ae7bbSMatan Azrad }
2473369e5092SDekel Peled 
2474369e5092SDekel Peled /**
2475369e5092SDekel Peled  * Create general object of type FLOW_HIT_ASO using DevX API.
2476369e5092SDekel Peled  *
2477369e5092SDekel Peled  * @param[in] ctx
2478369e5092SDekel Peled  *   Context returned from mlx5 open_device() glue function.
2479369e5092SDekel Peled  * @param [in] pd
2480369e5092SDekel Peled  *   PD value to associate the FLOW_HIT_ASO object with.
2481369e5092SDekel Peled  *
2482369e5092SDekel Peled  * @return
2483369e5092SDekel Peled  *   The DevX object created, NULL otherwise and rte_errno is set.
2484369e5092SDekel Peled  */
2485369e5092SDekel Peled struct mlx5_devx_obj *
2486369e5092SDekel Peled mlx5_devx_cmd_create_flow_hit_aso_obj(void *ctx, uint32_t pd)
2487369e5092SDekel Peled {
2488369e5092SDekel Peled 	uint32_t in[MLX5_ST_SZ_DW(create_flow_hit_aso_in)] = {0};
2489369e5092SDekel Peled 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
2490369e5092SDekel Peled 	struct mlx5_devx_obj *flow_hit_aso_obj = NULL;
2491369e5092SDekel Peled 	void *ptr = NULL;
2492369e5092SDekel Peled 
2493369e5092SDekel Peled 	flow_hit_aso_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*flow_hit_aso_obj),
2494369e5092SDekel Peled 				       0, SOCKET_ID_ANY);
2495369e5092SDekel Peled 	if (!flow_hit_aso_obj) {
2496369e5092SDekel Peled 		DRV_LOG(ERR, "Failed to allocate FLOW_HIT_ASO object data");
2497369e5092SDekel Peled 		rte_errno = ENOMEM;
2498369e5092SDekel Peled 		return NULL;
2499369e5092SDekel Peled 	}
2500369e5092SDekel Peled 	ptr = MLX5_ADDR_OF(create_flow_hit_aso_in, in, hdr);
2501369e5092SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
2502369e5092SDekel Peled 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
2503369e5092SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
2504369e5092SDekel Peled 		 MLX5_GENERAL_OBJ_TYPE_FLOW_HIT_ASO);
2505369e5092SDekel Peled 	ptr = MLX5_ADDR_OF(create_flow_hit_aso_in, in, flow_hit_aso);
2506369e5092SDekel Peled 	MLX5_SET(flow_hit_aso, ptr, access_pd, pd);
2507369e5092SDekel Peled 	flow_hit_aso_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
2508369e5092SDekel Peled 							   out, sizeof(out));
2509369e5092SDekel Peled 	if (!flow_hit_aso_obj->obj) {
25102d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create FLOW_HIT_ASO", NULL, 0);
2511369e5092SDekel Peled 		mlx5_free(flow_hit_aso_obj);
2512369e5092SDekel Peled 		return NULL;
2513369e5092SDekel Peled 	}
2514369e5092SDekel Peled 	flow_hit_aso_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
2515369e5092SDekel Peled 	return flow_hit_aso_obj;
2516369e5092SDekel Peled }
25177ae7f458STal Shnaiderman 
25187ae7f458STal Shnaiderman /*
25197ae7f458STal Shnaiderman  * Create PD using DevX API.
25207ae7f458STal Shnaiderman  *
25217ae7f458STal Shnaiderman  * @param[in] ctx
25227ae7f458STal Shnaiderman  *   Context returned from mlx5 open_device() glue function.
25237ae7f458STal Shnaiderman  *
25247ae7f458STal Shnaiderman  * @return
25257ae7f458STal Shnaiderman  *   The DevX object created, NULL otherwise and rte_errno is set.
25267ae7f458STal Shnaiderman  */
25277ae7f458STal Shnaiderman struct mlx5_devx_obj *
25287ae7f458STal Shnaiderman mlx5_devx_cmd_alloc_pd(void *ctx)
25297ae7f458STal Shnaiderman {
25307ae7f458STal Shnaiderman 	struct mlx5_devx_obj *ppd =
25317ae7f458STal Shnaiderman 		mlx5_malloc(MLX5_MEM_ZERO, sizeof(*ppd), 0, SOCKET_ID_ANY);
25327ae7f458STal Shnaiderman 	u32 in[MLX5_ST_SZ_DW(alloc_pd_in)] = {0};
25337ae7f458STal Shnaiderman 	u32 out[MLX5_ST_SZ_DW(alloc_pd_out)] = {0};
25347ae7f458STal Shnaiderman 
25357ae7f458STal Shnaiderman 	if (!ppd) {
25367ae7f458STal Shnaiderman 		DRV_LOG(ERR, "Failed to allocate PD data.");
25377ae7f458STal Shnaiderman 		rte_errno = ENOMEM;
25387ae7f458STal Shnaiderman 		return NULL;
25397ae7f458STal Shnaiderman 	}
25407ae7f458STal Shnaiderman 	MLX5_SET(alloc_pd_in, in, opcode, MLX5_CMD_OP_ALLOC_PD);
25417ae7f458STal Shnaiderman 	ppd->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
25427ae7f458STal Shnaiderman 				out, sizeof(out));
25437ae7f458STal Shnaiderman 	if (!ppd->obj) {
25447ae7f458STal Shnaiderman 		mlx5_free(ppd);
25457ae7f458STal Shnaiderman 		DRV_LOG(ERR, "Failed to allocate PD Obj using DevX.");
25467ae7f458STal Shnaiderman 		rte_errno = errno;
25477ae7f458STal Shnaiderman 		return NULL;
25487ae7f458STal Shnaiderman 	}
25497ae7f458STal Shnaiderman 	ppd->id = MLX5_GET(alloc_pd_out, out, pd);
25507ae7f458STal Shnaiderman 	return ppd;
25517ae7f458STal Shnaiderman }
25525be10a9dSShiri Kuzin 
25535be10a9dSShiri Kuzin /**
2554894711d3SLi Zhang  * Create general object of type FLOW_METER_ASO using DevX API.
2555894711d3SLi Zhang  *
2556894711d3SLi Zhang  * @param[in] ctx
2557894711d3SLi Zhang  *   Context returned from mlx5 open_device() glue function.
2558894711d3SLi Zhang  * @param [in] pd
2559894711d3SLi Zhang  *   PD value to associate the FLOW_METER_ASO object with.
2560894711d3SLi Zhang  * @param [in] log_obj_size
2561894711d3SLi Zhang  *   log_obj_size define to allocate number of 2 * meters
2562894711d3SLi Zhang  *   in one FLOW_METER_ASO object.
2563894711d3SLi Zhang  *
2564894711d3SLi Zhang  * @return
2565894711d3SLi Zhang  *   The DevX object created, NULL otherwise and rte_errno is set.
2566894711d3SLi Zhang  */
2567894711d3SLi Zhang struct mlx5_devx_obj *
2568894711d3SLi Zhang mlx5_devx_cmd_create_flow_meter_aso_obj(void *ctx, uint32_t pd,
2569894711d3SLi Zhang 						uint32_t log_obj_size)
2570894711d3SLi Zhang {
2571894711d3SLi Zhang 	uint32_t in[MLX5_ST_SZ_DW(create_flow_meter_aso_in)] = {0};
2572894711d3SLi Zhang 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)];
2573894711d3SLi Zhang 	struct mlx5_devx_obj *flow_meter_aso_obj;
2574894711d3SLi Zhang 	void *ptr;
2575894711d3SLi Zhang 
2576894711d3SLi Zhang 	flow_meter_aso_obj = mlx5_malloc(MLX5_MEM_ZERO,
2577894711d3SLi Zhang 						sizeof(*flow_meter_aso_obj),
2578894711d3SLi Zhang 						0, SOCKET_ID_ANY);
2579894711d3SLi Zhang 	if (!flow_meter_aso_obj) {
2580894711d3SLi Zhang 		DRV_LOG(ERR, "Failed to allocate FLOW_METER_ASO object data");
2581894711d3SLi Zhang 		rte_errno = ENOMEM;
2582894711d3SLi Zhang 		return NULL;
2583894711d3SLi Zhang 	}
2584894711d3SLi Zhang 	ptr = MLX5_ADDR_OF(create_flow_meter_aso_in, in, hdr);
2585894711d3SLi Zhang 	MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
2586894711d3SLi Zhang 		MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
2587894711d3SLi Zhang 	MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
2588894711d3SLi Zhang 		MLX5_GENERAL_OBJ_TYPE_FLOW_METER_ASO);
2589894711d3SLi Zhang 	MLX5_SET(general_obj_in_cmd_hdr, ptr, log_obj_range,
2590894711d3SLi Zhang 		log_obj_size);
2591894711d3SLi Zhang 	ptr = MLX5_ADDR_OF(create_flow_meter_aso_in, in, flow_meter_aso);
2592894711d3SLi Zhang 	MLX5_SET(flow_meter_aso, ptr, access_pd, pd);
2593894711d3SLi Zhang 	flow_meter_aso_obj->obj = mlx5_glue->devx_obj_create(
2594894711d3SLi Zhang 							ctx, in, sizeof(in),
2595894711d3SLi Zhang 							out, sizeof(out));
2596894711d3SLi Zhang 	if (!flow_meter_aso_obj->obj) {
25972d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create FLOW_METTER_ASO", NULL, 0);
2598894711d3SLi Zhang 		mlx5_free(flow_meter_aso_obj);
2599894711d3SLi Zhang 		return NULL;
2600894711d3SLi Zhang 	}
2601894711d3SLi Zhang 	flow_meter_aso_obj->id = MLX5_GET(general_obj_out_cmd_hdr,
2602894711d3SLi Zhang 								out, obj_id);
2603894711d3SLi Zhang 	return flow_meter_aso_obj;
2604894711d3SLi Zhang }
2605894711d3SLi Zhang 
26068207e84bSBing Zhao /*
26078207e84bSBing Zhao  * Create general object of type CONN_TRACK_OFFLOAD using DevX API.
26088207e84bSBing Zhao  *
26098207e84bSBing Zhao  * @param[in] ctx
26108207e84bSBing Zhao  *   Context returned from mlx5 open_device() glue function.
26118207e84bSBing Zhao  * @param [in] pd
26128207e84bSBing Zhao  *   PD value to associate the CONN_TRACK_OFFLOAD ASO object with.
26138207e84bSBing Zhao  * @param [in] log_obj_size
26148207e84bSBing Zhao  *   log_obj_size to allocate its power of 2 * objects
26158207e84bSBing Zhao  *   in one CONN_TRACK_OFFLOAD bulk allocation.
26168207e84bSBing Zhao  *
26178207e84bSBing Zhao  * @return
26188207e84bSBing Zhao  *   The DevX object created, NULL otherwise and rte_errno is set.
26198207e84bSBing Zhao  */
26208207e84bSBing Zhao struct mlx5_devx_obj *
26218207e84bSBing Zhao mlx5_devx_cmd_create_conn_track_offload_obj(void *ctx, uint32_t pd,
26228207e84bSBing Zhao 					    uint32_t log_obj_size)
26238207e84bSBing Zhao {
26248207e84bSBing Zhao 	uint32_t in[MLX5_ST_SZ_DW(create_conn_track_aso_in)] = {0};
26258207e84bSBing Zhao 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)];
26268207e84bSBing Zhao 	struct mlx5_devx_obj *ct_aso_obj;
26278207e84bSBing Zhao 	void *ptr;
26288207e84bSBing Zhao 
26298207e84bSBing Zhao 	ct_aso_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*ct_aso_obj),
26308207e84bSBing Zhao 				 0, SOCKET_ID_ANY);
26318207e84bSBing Zhao 	if (!ct_aso_obj) {
26328207e84bSBing Zhao 		DRV_LOG(ERR, "Failed to allocate CONN_TRACK_OFFLOAD object.");
26338207e84bSBing Zhao 		rte_errno = ENOMEM;
26348207e84bSBing Zhao 		return NULL;
26358207e84bSBing Zhao 	}
26368207e84bSBing Zhao 	ptr = MLX5_ADDR_OF(create_conn_track_aso_in, in, hdr);
26378207e84bSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
26388207e84bSBing Zhao 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
26398207e84bSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
26408207e84bSBing Zhao 		 MLX5_GENERAL_OBJ_TYPE_CONN_TRACK_OFFLOAD);
26418207e84bSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, ptr, log_obj_range, log_obj_size);
26428207e84bSBing Zhao 	ptr = MLX5_ADDR_OF(create_conn_track_aso_in, in, conn_track_offload);
26438207e84bSBing Zhao 	MLX5_SET(conn_track_offload, ptr, conn_track_aso_access_pd, pd);
26448207e84bSBing Zhao 	ct_aso_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
26458207e84bSBing Zhao 						     out, sizeof(out));
26468207e84bSBing Zhao 	if (!ct_aso_obj->obj) {
26472d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create CONN_TRACK_OFFLOAD", NULL, 0);
26488207e84bSBing Zhao 		mlx5_free(ct_aso_obj);
26498207e84bSBing Zhao 		return NULL;
26508207e84bSBing Zhao 	}
26518207e84bSBing Zhao 	ct_aso_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
26528207e84bSBing Zhao 	return ct_aso_obj;
26538207e84bSBing Zhao }
26548207e84bSBing Zhao 
2655894711d3SLi Zhang /**
26565be10a9dSShiri Kuzin  * Create general object of type GENEVE TLV option using DevX API.
26575be10a9dSShiri Kuzin  *
26585be10a9dSShiri Kuzin  * @param[in] ctx
26595be10a9dSShiri Kuzin  *   Context returned from mlx5 open_device() glue function.
26605be10a9dSShiri Kuzin  * @param [in] class
26615be10a9dSShiri Kuzin  *   TLV option variable value of class
26625be10a9dSShiri Kuzin  * @param [in] type
26635be10a9dSShiri Kuzin  *   TLV option variable value of type
26645be10a9dSShiri Kuzin  * @param [in] len
26655be10a9dSShiri Kuzin  *   TLV option variable value of len
26665be10a9dSShiri Kuzin  *
26675be10a9dSShiri Kuzin  * @return
26685be10a9dSShiri Kuzin  *   The DevX object created, NULL otherwise and rte_errno is set.
26695be10a9dSShiri Kuzin  */
26705be10a9dSShiri Kuzin struct mlx5_devx_obj *
26715be10a9dSShiri Kuzin mlx5_devx_cmd_create_geneve_tlv_option(void *ctx,
26725be10a9dSShiri Kuzin 		uint16_t class, uint8_t type, uint8_t len)
26735be10a9dSShiri Kuzin {
26745be10a9dSShiri Kuzin 	uint32_t in[MLX5_ST_SZ_DW(create_geneve_tlv_option_in)] = {0};
26755be10a9dSShiri Kuzin 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
26765be10a9dSShiri Kuzin 	struct mlx5_devx_obj *geneve_tlv_opt_obj = mlx5_malloc(MLX5_MEM_ZERO,
26775be10a9dSShiri Kuzin 						   sizeof(*geneve_tlv_opt_obj),
26785be10a9dSShiri Kuzin 						   0, SOCKET_ID_ANY);
26795be10a9dSShiri Kuzin 
26805be10a9dSShiri Kuzin 	if (!geneve_tlv_opt_obj) {
26815be10a9dSShiri Kuzin 		DRV_LOG(ERR, "Failed to allocate geneve tlv option object.");
26825be10a9dSShiri Kuzin 		rte_errno = ENOMEM;
26835be10a9dSShiri Kuzin 		return NULL;
26845be10a9dSShiri Kuzin 	}
26855be10a9dSShiri Kuzin 	void *hdr = MLX5_ADDR_OF(create_geneve_tlv_option_in, in, hdr);
26865be10a9dSShiri Kuzin 	void *opt = MLX5_ADDR_OF(create_geneve_tlv_option_in, in,
26875be10a9dSShiri Kuzin 			geneve_tlv_opt);
26885be10a9dSShiri Kuzin 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
26895be10a9dSShiri Kuzin 			MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
26905be10a9dSShiri Kuzin 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
2691753a7c08SDekel Peled 		 MLX5_GENERAL_OBJ_TYPE_GENEVE_TLV_OPT);
26925be10a9dSShiri Kuzin 	MLX5_SET(geneve_tlv_option, opt, option_class,
26935be10a9dSShiri Kuzin 			rte_be_to_cpu_16(class));
26945be10a9dSShiri Kuzin 	MLX5_SET(geneve_tlv_option, opt, option_type, type);
26955be10a9dSShiri Kuzin 	MLX5_SET(geneve_tlv_option, opt, option_data_length, len);
26965be10a9dSShiri Kuzin 	geneve_tlv_opt_obj->obj = mlx5_glue->devx_obj_create(ctx, in,
26975be10a9dSShiri Kuzin 					sizeof(in), out, sizeof(out));
26985be10a9dSShiri Kuzin 	if (!geneve_tlv_opt_obj->obj) {
26992d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create GENEVE TLV", NULL, 0);
27005be10a9dSShiri Kuzin 		mlx5_free(geneve_tlv_opt_obj);
27015be10a9dSShiri Kuzin 		return NULL;
27025be10a9dSShiri Kuzin 	}
27035be10a9dSShiri Kuzin 	geneve_tlv_opt_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
27045be10a9dSShiri Kuzin 	return geneve_tlv_opt_obj;
27055be10a9dSShiri Kuzin }
27065be10a9dSShiri Kuzin 
2707542689e9SMatan Azrad int
2708542689e9SMatan Azrad mlx5_devx_cmd_wq_query(void *wq, uint32_t *counter_set_id)
2709542689e9SMatan Azrad {
2710542689e9SMatan Azrad #ifdef HAVE_IBV_FLOW_DV_SUPPORT
2711542689e9SMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_rq_in)] = {0};
2712542689e9SMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_rq_out)] = {0};
2713542689e9SMatan Azrad 	int rc;
2714542689e9SMatan Azrad 	void *rq_ctx;
2715542689e9SMatan Azrad 
2716542689e9SMatan Azrad 	MLX5_SET(query_rq_in, in, opcode, MLX5_CMD_OP_QUERY_RQ);
2717542689e9SMatan Azrad 	MLX5_SET(query_rq_in, in, rqn, ((struct ibv_wq *)wq)->wq_num);
2718542689e9SMatan Azrad 	rc = mlx5_glue->devx_wq_query(wq, in, sizeof(in), out, sizeof(out));
2719542689e9SMatan Azrad 	if (rc) {
2720542689e9SMatan Azrad 		rte_errno = errno;
2721542689e9SMatan Azrad 		DRV_LOG(ERR, "Failed to query WQ counter set ID using DevX - "
2722542689e9SMatan Azrad 			"rc = %d, errno = %d.", rc, errno);
2723542689e9SMatan Azrad 		return -rc;
2724542689e9SMatan Azrad 	};
2725542689e9SMatan Azrad 	rq_ctx = MLX5_ADDR_OF(query_rq_out, out, rq_context);
2726542689e9SMatan Azrad 	*counter_set_id = MLX5_GET(rqc, rq_ctx, counter_set_id);
2727542689e9SMatan Azrad 	return 0;
2728542689e9SMatan Azrad #else
2729542689e9SMatan Azrad 	(void)wq;
2730542689e9SMatan Azrad 	(void)counter_set_id;
2731542689e9SMatan Azrad 	return -ENOTSUP;
2732542689e9SMatan Azrad #endif
2733542689e9SMatan Azrad }
2734542689e9SMatan Azrad 
2735750e48c7SMatan Azrad /*
2736750e48c7SMatan Azrad  * Allocate queue counters via devx interface.
2737750e48c7SMatan Azrad  *
2738750e48c7SMatan Azrad  * @param[in] ctx
2739750e48c7SMatan Azrad  *   Context returned from mlx5 open_device() glue function.
2740750e48c7SMatan Azrad  *
2741750e48c7SMatan Azrad  * @return
2742750e48c7SMatan Azrad  *   Pointer to counter object on success, a NULL value otherwise and
2743750e48c7SMatan Azrad  *   rte_errno is set.
2744750e48c7SMatan Azrad  */
2745750e48c7SMatan Azrad struct mlx5_devx_obj *
2746750e48c7SMatan Azrad mlx5_devx_cmd_queue_counter_alloc(void *ctx)
2747750e48c7SMatan Azrad {
2748750e48c7SMatan Azrad 	struct mlx5_devx_obj *dcs = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dcs), 0,
2749750e48c7SMatan Azrad 						SOCKET_ID_ANY);
2750750e48c7SMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(alloc_q_counter_in)]   = {0};
2751750e48c7SMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(alloc_q_counter_out)] = {0};
2752750e48c7SMatan Azrad 
2753750e48c7SMatan Azrad 	if (!dcs) {
2754750e48c7SMatan Azrad 		rte_errno = ENOMEM;
2755750e48c7SMatan Azrad 		return NULL;
2756750e48c7SMatan Azrad 	}
2757750e48c7SMatan Azrad 	MLX5_SET(alloc_q_counter_in, in, opcode, MLX5_CMD_OP_ALLOC_Q_COUNTER);
2758750e48c7SMatan Azrad 	dcs->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
2759750e48c7SMatan Azrad 					      sizeof(out));
2760750e48c7SMatan Azrad 	if (!dcs->obj) {
27612d8dde8dSGregory Etelson 		DEVX_DRV_LOG(DEBUG, out, "create q counter set", NULL, 0);
2762750e48c7SMatan Azrad 		mlx5_free(dcs);
2763750e48c7SMatan Azrad 		return NULL;
2764750e48c7SMatan Azrad 	}
2765750e48c7SMatan Azrad 	dcs->id = MLX5_GET(alloc_q_counter_out, out, counter_set_id);
2766750e48c7SMatan Azrad 	return dcs;
2767750e48c7SMatan Azrad }
2768750e48c7SMatan Azrad 
2769750e48c7SMatan Azrad /**
2770750e48c7SMatan Azrad  * Query queue counters values.
2771750e48c7SMatan Azrad  *
2772750e48c7SMatan Azrad  * @param[in] dcs
2773750e48c7SMatan Azrad  *   devx object of the queue counter set.
2774750e48c7SMatan Azrad  * @param[in] clear
2775750e48c7SMatan Azrad  *   Whether hardware should clear the counters after the query or not.
2776750e48c7SMatan Azrad  *  @param[out] out_of_buffers
2777750e48c7SMatan Azrad  *   Number of dropped occurred due to lack of WQE for the associated QPs/RQs.
2778750e48c7SMatan Azrad  *
2779750e48c7SMatan Azrad  * @return
2780750e48c7SMatan Azrad  *   0 on success, a negative value otherwise.
2781750e48c7SMatan Azrad  */
2782750e48c7SMatan Azrad int
2783750e48c7SMatan Azrad mlx5_devx_cmd_queue_counter_query(struct mlx5_devx_obj *dcs, int clear,
2784750e48c7SMatan Azrad 				  uint32_t *out_of_buffers)
2785750e48c7SMatan Azrad {
2786750e48c7SMatan Azrad 	uint32_t out[MLX5_ST_SZ_BYTES(query_q_counter_out)] = {0};
2787750e48c7SMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_q_counter_in)] = {0};
2788750e48c7SMatan Azrad 	int rc;
2789750e48c7SMatan Azrad 
2790750e48c7SMatan Azrad 	MLX5_SET(query_q_counter_in, in, opcode,
2791750e48c7SMatan Azrad 		 MLX5_CMD_OP_QUERY_Q_COUNTER);
2792750e48c7SMatan Azrad 	MLX5_SET(query_q_counter_in, in, op_mod, 0);
2793750e48c7SMatan Azrad 	MLX5_SET(query_q_counter_in, in, counter_set_id, dcs->id);
2794750e48c7SMatan Azrad 	MLX5_SET(query_q_counter_in, in, clear, !!clear);
2795750e48c7SMatan Azrad 	rc = mlx5_glue->devx_obj_query(dcs->obj, in, sizeof(in), out,
2796750e48c7SMatan Azrad 				       sizeof(out));
2797750e48c7SMatan Azrad 	if (rc) {
2798750e48c7SMatan Azrad 		DRV_LOG(ERR, "Failed to query devx q counter set - rc %d", rc);
2799750e48c7SMatan Azrad 		rte_errno = rc;
2800750e48c7SMatan Azrad 		return -rc;
2801750e48c7SMatan Azrad 	}
2802750e48c7SMatan Azrad 	*out_of_buffers = MLX5_GET(query_q_counter_out, out, out_of_buffer);
2803750e48c7SMatan Azrad 	return 0;
2804750e48c7SMatan Azrad }
2805178d8c50SDekel Peled 
2806178d8c50SDekel Peled /**
2807178d8c50SDekel Peled  * Create general object of type DEK using DevX API.
2808178d8c50SDekel Peled  *
2809178d8c50SDekel Peled  * @param[in] ctx
2810178d8c50SDekel Peled  *   Context returned from mlx5 open_device() glue function.
2811178d8c50SDekel Peled  * @param [in] attr
2812178d8c50SDekel Peled  *   Pointer to DEK attributes structure.
2813178d8c50SDekel Peled  *
2814178d8c50SDekel Peled  * @return
2815178d8c50SDekel Peled  *   The DevX object created, NULL otherwise and rte_errno is set.
2816178d8c50SDekel Peled  */
2817178d8c50SDekel Peled struct mlx5_devx_obj *
2818178d8c50SDekel Peled mlx5_devx_cmd_create_dek_obj(void *ctx, struct mlx5_devx_dek_attr *attr)
2819178d8c50SDekel Peled {
2820178d8c50SDekel Peled 	uint32_t in[MLX5_ST_SZ_DW(create_dek_in)] = {0};
2821178d8c50SDekel Peled 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
2822178d8c50SDekel Peled 	struct mlx5_devx_obj *dek_obj = NULL;
2823178d8c50SDekel Peled 	void *ptr = NULL, *key_addr = NULL;
2824178d8c50SDekel Peled 
2825178d8c50SDekel Peled 	dek_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dek_obj),
2826178d8c50SDekel Peled 			      0, SOCKET_ID_ANY);
2827178d8c50SDekel Peled 	if (dek_obj == NULL) {
2828178d8c50SDekel Peled 		DRV_LOG(ERR, "Failed to allocate DEK object data");
2829178d8c50SDekel Peled 		rte_errno = ENOMEM;
2830178d8c50SDekel Peled 		return NULL;
2831178d8c50SDekel Peled 	}
2832178d8c50SDekel Peled 	ptr = MLX5_ADDR_OF(create_dek_in, in, hdr);
2833178d8c50SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
2834178d8c50SDekel Peled 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
2835178d8c50SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
2836178d8c50SDekel Peled 		 MLX5_GENERAL_OBJ_TYPE_DEK);
2837178d8c50SDekel Peled 	ptr = MLX5_ADDR_OF(create_dek_in, in, dek);
2838178d8c50SDekel Peled 	MLX5_SET(dek, ptr, key_size, attr->key_size);
2839178d8c50SDekel Peled 	MLX5_SET(dek, ptr, has_keytag, attr->has_keytag);
2840178d8c50SDekel Peled 	MLX5_SET(dek, ptr, key_purpose, attr->key_purpose);
2841178d8c50SDekel Peled 	MLX5_SET(dek, ptr, pd, attr->pd);
2842178d8c50SDekel Peled 	MLX5_SET64(dek, ptr, opaque, attr->opaque);
2843178d8c50SDekel Peled 	key_addr = MLX5_ADDR_OF(dek, ptr, key);
2844178d8c50SDekel Peled 	memcpy(key_addr, (void *)(attr->key), MLX5_CRYPTO_KEY_MAX_SIZE);
2845178d8c50SDekel Peled 	dek_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
2846178d8c50SDekel Peled 						  out, sizeof(out));
2847178d8c50SDekel Peled 	if (dek_obj->obj == NULL) {
28482d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create DEK", NULL, 0);
2849178d8c50SDekel Peled 		mlx5_free(dek_obj);
2850178d8c50SDekel Peled 		return NULL;
2851178d8c50SDekel Peled 	}
2852178d8c50SDekel Peled 	dek_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
2853178d8c50SDekel Peled 	return dek_obj;
2854178d8c50SDekel Peled }
285521ca2494SDekel Peled 
285621ca2494SDekel Peled /**
285721ca2494SDekel Peled  * Create general object of type IMPORT_KEK using DevX API.
285821ca2494SDekel Peled  *
285921ca2494SDekel Peled  * @param[in] ctx
286021ca2494SDekel Peled  *   Context returned from mlx5 open_device() glue function.
286121ca2494SDekel Peled  * @param [in] attr
286221ca2494SDekel Peled  *   Pointer to IMPORT_KEK attributes structure.
286321ca2494SDekel Peled  *
286421ca2494SDekel Peled  * @return
286521ca2494SDekel Peled  *   The DevX object created, NULL otherwise and rte_errno is set.
286621ca2494SDekel Peled  */
286721ca2494SDekel Peled struct mlx5_devx_obj *
286821ca2494SDekel Peled mlx5_devx_cmd_create_import_kek_obj(void *ctx,
286921ca2494SDekel Peled 				    struct mlx5_devx_import_kek_attr *attr)
287021ca2494SDekel Peled {
287121ca2494SDekel Peled 	uint32_t in[MLX5_ST_SZ_DW(create_import_kek_in)] = {0};
287221ca2494SDekel Peled 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
287321ca2494SDekel Peled 	struct mlx5_devx_obj *import_kek_obj = NULL;
287421ca2494SDekel Peled 	void *ptr = NULL, *key_addr = NULL;
287521ca2494SDekel Peled 
287621ca2494SDekel Peled 	import_kek_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*import_kek_obj),
287721ca2494SDekel Peled 				     0, SOCKET_ID_ANY);
287821ca2494SDekel Peled 	if (import_kek_obj == NULL) {
287921ca2494SDekel Peled 		DRV_LOG(ERR, "Failed to allocate IMPORT_KEK object data");
288021ca2494SDekel Peled 		rte_errno = ENOMEM;
288121ca2494SDekel Peled 		return NULL;
288221ca2494SDekel Peled 	}
288321ca2494SDekel Peled 	ptr = MLX5_ADDR_OF(create_import_kek_in, in, hdr);
288421ca2494SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
288521ca2494SDekel Peled 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
288621ca2494SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
288721ca2494SDekel Peled 		 MLX5_GENERAL_OBJ_TYPE_IMPORT_KEK);
288821ca2494SDekel Peled 	ptr = MLX5_ADDR_OF(create_import_kek_in, in, import_kek);
288921ca2494SDekel Peled 	MLX5_SET(import_kek, ptr, key_size, attr->key_size);
289021ca2494SDekel Peled 	key_addr = MLX5_ADDR_OF(import_kek, ptr, key);
289121ca2494SDekel Peled 	memcpy(key_addr, (void *)(attr->key), MLX5_CRYPTO_KEY_MAX_SIZE);
289221ca2494SDekel Peled 	import_kek_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
289321ca2494SDekel Peled 							 out, sizeof(out));
289421ca2494SDekel Peled 	if (import_kek_obj->obj == NULL) {
28952d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create IMPORT_KEK", NULL, 0);
289621ca2494SDekel Peled 		mlx5_free(import_kek_obj);
289721ca2494SDekel Peled 		return NULL;
289821ca2494SDekel Peled 	}
289921ca2494SDekel Peled 	import_kek_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
290021ca2494SDekel Peled 	return import_kek_obj;
290121ca2494SDekel Peled }
290238e4780bSDekel Peled 
290338e4780bSDekel Peled /**
2904abda4fd9SDekel Peled  * Create general object of type CREDENTIAL using DevX API.
2905abda4fd9SDekel Peled  *
2906abda4fd9SDekel Peled  * @param[in] ctx
2907abda4fd9SDekel Peled  *   Context returned from mlx5 open_device() glue function.
2908abda4fd9SDekel Peled  * @param [in] attr
2909abda4fd9SDekel Peled  *   Pointer to CREDENTIAL attributes structure.
2910abda4fd9SDekel Peled  *
2911abda4fd9SDekel Peled  * @return
2912abda4fd9SDekel Peled  *   The DevX object created, NULL otherwise and rte_errno is set.
2913abda4fd9SDekel Peled  */
2914abda4fd9SDekel Peled struct mlx5_devx_obj *
2915abda4fd9SDekel Peled mlx5_devx_cmd_create_credential_obj(void *ctx,
2916abda4fd9SDekel Peled 				    struct mlx5_devx_credential_attr *attr)
2917abda4fd9SDekel Peled {
2918abda4fd9SDekel Peled 	uint32_t in[MLX5_ST_SZ_DW(create_credential_in)] = {0};
2919abda4fd9SDekel Peled 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
2920abda4fd9SDekel Peled 	struct mlx5_devx_obj *credential_obj = NULL;
2921abda4fd9SDekel Peled 	void *ptr = NULL, *credential_addr = NULL;
2922abda4fd9SDekel Peled 
2923abda4fd9SDekel Peled 	credential_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*credential_obj),
2924abda4fd9SDekel Peled 				     0, SOCKET_ID_ANY);
2925abda4fd9SDekel Peled 	if (credential_obj == NULL) {
2926abda4fd9SDekel Peled 		DRV_LOG(ERR, "Failed to allocate CREDENTIAL object data");
2927abda4fd9SDekel Peled 		rte_errno = ENOMEM;
2928abda4fd9SDekel Peled 		return NULL;
2929abda4fd9SDekel Peled 	}
2930abda4fd9SDekel Peled 	ptr = MLX5_ADDR_OF(create_credential_in, in, hdr);
2931abda4fd9SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
2932abda4fd9SDekel Peled 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
2933abda4fd9SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
2934abda4fd9SDekel Peled 		 MLX5_GENERAL_OBJ_TYPE_CREDENTIAL);
2935abda4fd9SDekel Peled 	ptr = MLX5_ADDR_OF(create_credential_in, in, credential);
2936abda4fd9SDekel Peled 	MLX5_SET(credential, ptr, credential_role, attr->credential_role);
2937abda4fd9SDekel Peled 	credential_addr = MLX5_ADDR_OF(credential, ptr, credential);
2938abda4fd9SDekel Peled 	memcpy(credential_addr, (void *)(attr->credential),
2939abda4fd9SDekel Peled 	       MLX5_CRYPTO_CREDENTIAL_SIZE);
2940abda4fd9SDekel Peled 	credential_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
2941abda4fd9SDekel Peled 							 out, sizeof(out));
2942abda4fd9SDekel Peled 	if (credential_obj->obj == NULL) {
29432d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create CREDENTIAL", NULL, 0);
2944abda4fd9SDekel Peled 		mlx5_free(credential_obj);
2945abda4fd9SDekel Peled 		return NULL;
2946abda4fd9SDekel Peled 	}
2947abda4fd9SDekel Peled 	credential_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
2948abda4fd9SDekel Peled 	return credential_obj;
2949abda4fd9SDekel Peled }
2950abda4fd9SDekel Peled 
2951abda4fd9SDekel Peled /**
295238e4780bSDekel Peled  * Create general object of type CRYPTO_LOGIN using DevX API.
295338e4780bSDekel Peled  *
295438e4780bSDekel Peled  * @param[in] ctx
295538e4780bSDekel Peled  *   Context returned from mlx5 open_device() glue function.
295638e4780bSDekel Peled  * @param [in] attr
295738e4780bSDekel Peled  *   Pointer to CRYPTO_LOGIN attributes structure.
295838e4780bSDekel Peled  *
295938e4780bSDekel Peled  * @return
296038e4780bSDekel Peled  *   The DevX object created, NULL otherwise and rte_errno is set.
296138e4780bSDekel Peled  */
296238e4780bSDekel Peled struct mlx5_devx_obj *
296338e4780bSDekel Peled mlx5_devx_cmd_create_crypto_login_obj(void *ctx,
296438e4780bSDekel Peled 				      struct mlx5_devx_crypto_login_attr *attr)
296538e4780bSDekel Peled {
296638e4780bSDekel Peled 	uint32_t in[MLX5_ST_SZ_DW(create_crypto_login_in)] = {0};
296738e4780bSDekel Peled 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
296838e4780bSDekel Peled 	struct mlx5_devx_obj *crypto_login_obj = NULL;
296938e4780bSDekel Peled 	void *ptr = NULL, *credential_addr = NULL;
297038e4780bSDekel Peled 
297138e4780bSDekel Peled 	crypto_login_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*crypto_login_obj),
297238e4780bSDekel Peled 				       0, SOCKET_ID_ANY);
297338e4780bSDekel Peled 	if (crypto_login_obj == NULL) {
297438e4780bSDekel Peled 		DRV_LOG(ERR, "Failed to allocate CRYPTO_LOGIN object data");
297538e4780bSDekel Peled 		rte_errno = ENOMEM;
297638e4780bSDekel Peled 		return NULL;
297738e4780bSDekel Peled 	}
297838e4780bSDekel Peled 	ptr = MLX5_ADDR_OF(create_crypto_login_in, in, hdr);
297938e4780bSDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
298038e4780bSDekel Peled 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
298138e4780bSDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
298238e4780bSDekel Peled 		 MLX5_GENERAL_OBJ_TYPE_CRYPTO_LOGIN);
298338e4780bSDekel Peled 	ptr = MLX5_ADDR_OF(create_crypto_login_in, in, crypto_login);
298438e4780bSDekel Peled 	MLX5_SET(crypto_login, ptr, credential_pointer,
298538e4780bSDekel Peled 		 attr->credential_pointer);
298638e4780bSDekel Peled 	MLX5_SET(crypto_login, ptr, session_import_kek_ptr,
298738e4780bSDekel Peled 		 attr->session_import_kek_ptr);
298838e4780bSDekel Peled 	credential_addr = MLX5_ADDR_OF(crypto_login, ptr, credential);
298938e4780bSDekel Peled 	memcpy(credential_addr, (void *)(attr->credential),
2990abda4fd9SDekel Peled 	       MLX5_CRYPTO_CREDENTIAL_SIZE);
299138e4780bSDekel Peled 	crypto_login_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
299238e4780bSDekel Peled 							   out, sizeof(out));
299338e4780bSDekel Peled 	if (crypto_login_obj->obj == NULL) {
29942d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create CRYPTO_LOGIN", NULL, 0);
299538e4780bSDekel Peled 		mlx5_free(crypto_login_obj);
299638e4780bSDekel Peled 		return NULL;
299738e4780bSDekel Peled 	}
299838e4780bSDekel Peled 	crypto_login_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
299938e4780bSDekel Peled 	return crypto_login_obj;
300038e4780bSDekel Peled }
3001cf5ac38dSRongwei Liu 
3002cf5ac38dSRongwei Liu /**
3003cf5ac38dSRongwei Liu  * Query LAG context.
3004cf5ac38dSRongwei Liu  *
3005cf5ac38dSRongwei Liu  * @param[in] ctx
3006cf5ac38dSRongwei Liu  *   Pointer to ibv_context, returned from mlx5dv_open_device.
3007cf5ac38dSRongwei Liu  * @param[out] lag_ctx
3008cf5ac38dSRongwei Liu  *   Pointer to struct mlx5_devx_lag_context, to be set by the routine.
3009cf5ac38dSRongwei Liu  *
3010cf5ac38dSRongwei Liu  * @return
3011cf5ac38dSRongwei Liu  *   0 on success, a negative value otherwise.
3012cf5ac38dSRongwei Liu  */
3013cf5ac38dSRongwei Liu int
3014cf5ac38dSRongwei Liu mlx5_devx_cmd_query_lag(void *ctx,
3015cf5ac38dSRongwei Liu 			struct mlx5_devx_lag_context *lag_ctx)
3016cf5ac38dSRongwei Liu {
3017cf5ac38dSRongwei Liu 	uint32_t in[MLX5_ST_SZ_DW(query_lag_in)] = {0};
3018cf5ac38dSRongwei Liu 	uint32_t out[MLX5_ST_SZ_DW(query_lag_out)] = {0};
3019cf5ac38dSRongwei Liu 	void *lctx;
3020cf5ac38dSRongwei Liu 	int rc;
3021cf5ac38dSRongwei Liu 
3022cf5ac38dSRongwei Liu 	MLX5_SET(query_lag_in, in, opcode, MLX5_CMD_OP_QUERY_LAG);
3023cf5ac38dSRongwei Liu 	rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, sizeof(out));
3024cf5ac38dSRongwei Liu 	if (rc)
3025cf5ac38dSRongwei Liu 		goto error;
3026cf5ac38dSRongwei Liu 	lctx = MLX5_ADDR_OF(query_lag_out, out, context);
3027cf5ac38dSRongwei Liu 	lag_ctx->fdb_selection_mode = MLX5_GET(lag_context, lctx,
3028cf5ac38dSRongwei Liu 					       fdb_selection_mode);
3029cf5ac38dSRongwei Liu 	lag_ctx->port_select_mode = MLX5_GET(lag_context, lctx,
3030cf5ac38dSRongwei Liu 					       port_select_mode);
3031cf5ac38dSRongwei Liu 	lag_ctx->lag_state = MLX5_GET(lag_context, lctx, lag_state);
3032cf5ac38dSRongwei Liu 	lag_ctx->tx_remap_affinity_2 = MLX5_GET(lag_context, lctx,
3033cf5ac38dSRongwei Liu 						tx_remap_affinity_2);
3034cf5ac38dSRongwei Liu 	lag_ctx->tx_remap_affinity_1 = MLX5_GET(lag_context, lctx,
3035cf5ac38dSRongwei Liu 						tx_remap_affinity_1);
3036cf5ac38dSRongwei Liu 	return 0;
3037cf5ac38dSRongwei Liu error:
3038cf5ac38dSRongwei Liu 	rc = (rc > 0) ? -rc : rc;
3039cf5ac38dSRongwei Liu 	return rc;
3040cf5ac38dSRongwei Liu }
3041