xref: /dpdk/drivers/common/mlx5/mlx5_devx_cmds.c (revision 5c4d4917916b4d39f0888cfad28c89186502f772)
11a2d8c3fSDekel Peled /* SPDX-License-Identifier: BSD-3-Clause
21a2d8c3fSDekel Peled  * Copyright 2018 Mellanox Technologies, Ltd
31a2d8c3fSDekel Peled  */
47b4f1e6bSMatan Azrad 
57b4f1e6bSMatan Azrad #include <unistd.h>
67b4f1e6bSMatan Azrad 
77b4f1e6bSMatan Azrad #include <rte_errno.h>
87b4f1e6bSMatan Azrad #include <rte_malloc.h>
92aba9fc7SOphir Munk #include <rte_eal_paging.h>
107b4f1e6bSMatan Azrad 
117b4f1e6bSMatan Azrad #include "mlx5_prm.h"
127b4f1e6bSMatan Azrad #include "mlx5_devx_cmds.h"
1325245d5dSShiri Kuzin #include "mlx5_common_log.h"
1466914d19SSuanming Mou #include "mlx5_malloc.h"
157b4f1e6bSMatan Azrad 
169c410b28SViacheslav Ovsiienko static void *
179c410b28SViacheslav Ovsiienko mlx5_devx_get_hca_cap(void *ctx, uint32_t *in, uint32_t *out,
189c410b28SViacheslav Ovsiienko 		      int *err, uint32_t flags)
199c410b28SViacheslav Ovsiienko {
209c410b28SViacheslav Ovsiienko 	const size_t size_in = MLX5_ST_SZ_DW(query_hca_cap_in) * sizeof(int);
219c410b28SViacheslav Ovsiienko 	const size_t size_out = MLX5_ST_SZ_DW(query_hca_cap_out) * sizeof(int);
229c410b28SViacheslav Ovsiienko 	int status, syndrome, rc;
239c410b28SViacheslav Ovsiienko 
249c410b28SViacheslav Ovsiienko 	if (err)
259c410b28SViacheslav Ovsiienko 		*err = 0;
269c410b28SViacheslav Ovsiienko 	memset(in, 0, size_in);
279c410b28SViacheslav Ovsiienko 	memset(out, 0, size_out);
289c410b28SViacheslav Ovsiienko 	MLX5_SET(query_hca_cap_in, in, opcode, MLX5_CMD_OP_QUERY_HCA_CAP);
299c410b28SViacheslav Ovsiienko 	MLX5_SET(query_hca_cap_in, in, op_mod, flags);
309c410b28SViacheslav Ovsiienko 	rc = mlx5_glue->devx_general_cmd(ctx, in, size_in, out, size_out);
319c410b28SViacheslav Ovsiienko 	if (rc) {
329c410b28SViacheslav Ovsiienko 		DRV_LOG(ERR,
339c410b28SViacheslav Ovsiienko 			"Failed to query devx HCA capabilities func %#02x",
349c410b28SViacheslav Ovsiienko 			flags >> 1);
359c410b28SViacheslav Ovsiienko 		if (err)
369c410b28SViacheslav Ovsiienko 			*err = rc > 0 ? -rc : rc;
379c410b28SViacheslav Ovsiienko 		return NULL;
389c410b28SViacheslav Ovsiienko 	}
399c410b28SViacheslav Ovsiienko 	status = MLX5_GET(query_hca_cap_out, out, status);
409c410b28SViacheslav Ovsiienko 	syndrome = MLX5_GET(query_hca_cap_out, out, syndrome);
419c410b28SViacheslav Ovsiienko 	if (status) {
429c410b28SViacheslav Ovsiienko 		DRV_LOG(ERR,
439c410b28SViacheslav Ovsiienko 			"Failed to query devx HCA capabilities func %#02x status %x, syndrome = %x",
449c410b28SViacheslav Ovsiienko 			flags >> 1, status, syndrome);
459c410b28SViacheslav Ovsiienko 		if (err)
469c410b28SViacheslav Ovsiienko 			*err = -1;
479c410b28SViacheslav Ovsiienko 		return NULL;
489c410b28SViacheslav Ovsiienko 	}
499c410b28SViacheslav Ovsiienko 	return MLX5_ADDR_OF(query_hca_cap_out, out, capability);
509c410b28SViacheslav Ovsiienko }
519c410b28SViacheslav Ovsiienko 
527b4f1e6bSMatan Azrad /**
53bb7ef9a9SViacheslav Ovsiienko  * Perform read access to the registers. Reads data from register
54bb7ef9a9SViacheslav Ovsiienko  * and writes ones to the specified buffer.
55bb7ef9a9SViacheslav Ovsiienko  *
56bb7ef9a9SViacheslav Ovsiienko  * @param[in] ctx
57bb7ef9a9SViacheslav Ovsiienko  *   Context returned from mlx5 open_device() glue function.
58bb7ef9a9SViacheslav Ovsiienko  * @param[in] reg_id
59bb7ef9a9SViacheslav Ovsiienko  *   Register identifier according to the PRM.
60bb7ef9a9SViacheslav Ovsiienko  * @param[in] arg
61bb7ef9a9SViacheslav Ovsiienko  *   Register access auxiliary parameter according to the PRM.
62bb7ef9a9SViacheslav Ovsiienko  * @param[out] data
63bb7ef9a9SViacheslav Ovsiienko  *   Pointer to the buffer to store read data.
64bb7ef9a9SViacheslav Ovsiienko  * @param[in] dw_cnt
65bb7ef9a9SViacheslav Ovsiienko  *   Buffer size in double words.
66bb7ef9a9SViacheslav Ovsiienko  *
67bb7ef9a9SViacheslav Ovsiienko  * @return
68bb7ef9a9SViacheslav Ovsiienko  *   0 on success, a negative value otherwise.
69bb7ef9a9SViacheslav Ovsiienko  */
70bb7ef9a9SViacheslav Ovsiienko int
71bb7ef9a9SViacheslav Ovsiienko mlx5_devx_cmd_register_read(void *ctx, uint16_t reg_id, uint32_t arg,
72bb7ef9a9SViacheslav Ovsiienko 			    uint32_t *data, uint32_t dw_cnt)
73bb7ef9a9SViacheslav Ovsiienko {
74bb7ef9a9SViacheslav Ovsiienko 	uint32_t in[MLX5_ST_SZ_DW(access_register_in)]   = {0};
75bb7ef9a9SViacheslav Ovsiienko 	uint32_t out[MLX5_ST_SZ_DW(access_register_out) +
76bb7ef9a9SViacheslav Ovsiienko 		     MLX5_ACCESS_REGISTER_DATA_DWORD_MAX] = {0};
77bb7ef9a9SViacheslav Ovsiienko 	int status, rc;
78bb7ef9a9SViacheslav Ovsiienko 
79bb7ef9a9SViacheslav Ovsiienko 	MLX5_ASSERT(data && dw_cnt);
80bb7ef9a9SViacheslav Ovsiienko 	MLX5_ASSERT(dw_cnt <= MLX5_ACCESS_REGISTER_DATA_DWORD_MAX);
81bb7ef9a9SViacheslav Ovsiienko 	if (dw_cnt  > MLX5_ACCESS_REGISTER_DATA_DWORD_MAX) {
82bb7ef9a9SViacheslav Ovsiienko 		DRV_LOG(ERR, "Not enough  buffer for register read data");
83bb7ef9a9SViacheslav Ovsiienko 		return -1;
84bb7ef9a9SViacheslav Ovsiienko 	}
85bb7ef9a9SViacheslav Ovsiienko 	MLX5_SET(access_register_in, in, opcode,
86bb7ef9a9SViacheslav Ovsiienko 		 MLX5_CMD_OP_ACCESS_REGISTER_USER);
87bb7ef9a9SViacheslav Ovsiienko 	MLX5_SET(access_register_in, in, op_mod,
88bb7ef9a9SViacheslav Ovsiienko 					MLX5_ACCESS_REGISTER_IN_OP_MOD_READ);
89bb7ef9a9SViacheslav Ovsiienko 	MLX5_SET(access_register_in, in, register_id, reg_id);
90bb7ef9a9SViacheslav Ovsiienko 	MLX5_SET(access_register_in, in, argument, arg);
91bb7ef9a9SViacheslav Ovsiienko 	rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out,
92dd9e9d54SDekel Peled 					 MLX5_ST_SZ_BYTES(access_register_out) +
93dd9e9d54SDekel Peled 					 sizeof(uint32_t) * dw_cnt);
94bb7ef9a9SViacheslav Ovsiienko 	if (rc)
95bb7ef9a9SViacheslav Ovsiienko 		goto error;
96bb7ef9a9SViacheslav Ovsiienko 	status = MLX5_GET(access_register_out, out, status);
97bb7ef9a9SViacheslav Ovsiienko 	if (status) {
98bb7ef9a9SViacheslav Ovsiienko 		int syndrome = MLX5_GET(access_register_out, out, syndrome);
99bb7ef9a9SViacheslav Ovsiienko 
1001a2d8c3fSDekel Peled 		DRV_LOG(DEBUG, "Failed to read access NIC register 0x%X, "
101bb7ef9a9SViacheslav Ovsiienko 			       "status %x, syndrome = %x",
102bb7ef9a9SViacheslav Ovsiienko 			       reg_id, status, syndrome);
103bb7ef9a9SViacheslav Ovsiienko 		return -1;
104bb7ef9a9SViacheslav Ovsiienko 	}
105bb7ef9a9SViacheslav Ovsiienko 	memcpy(data, &out[MLX5_ST_SZ_DW(access_register_out)],
106bb7ef9a9SViacheslav Ovsiienko 	       dw_cnt * sizeof(uint32_t));
107bb7ef9a9SViacheslav Ovsiienko 	return 0;
108bb7ef9a9SViacheslav Ovsiienko error:
109bb7ef9a9SViacheslav Ovsiienko 	rc = (rc > 0) ? -rc : rc;
110bb7ef9a9SViacheslav Ovsiienko 	return rc;
111bb7ef9a9SViacheslav Ovsiienko }
112bb7ef9a9SViacheslav Ovsiienko 
113bb7ef9a9SViacheslav Ovsiienko /**
1141a2d8c3fSDekel Peled  * Perform write access to the registers.
1151a2d8c3fSDekel Peled  *
1161a2d8c3fSDekel Peled  * @param[in] ctx
1171a2d8c3fSDekel Peled  *   Context returned from mlx5 open_device() glue function.
1181a2d8c3fSDekel Peled  * @param[in] reg_id
1191a2d8c3fSDekel Peled  *   Register identifier according to the PRM.
1201a2d8c3fSDekel Peled  * @param[in] arg
1211a2d8c3fSDekel Peled  *   Register access auxiliary parameter according to the PRM.
1221a2d8c3fSDekel Peled  * @param[out] data
1231a2d8c3fSDekel Peled  *   Pointer to the buffer containing data to write.
1241a2d8c3fSDekel Peled  * @param[in] dw_cnt
1251a2d8c3fSDekel Peled  *   Buffer size in double words (32bit units).
1261a2d8c3fSDekel Peled  *
1271a2d8c3fSDekel Peled  * @return
1281a2d8c3fSDekel Peled  *   0 on success, a negative value otherwise.
1291a2d8c3fSDekel Peled  */
1301a2d8c3fSDekel Peled int
1311a2d8c3fSDekel Peled mlx5_devx_cmd_register_write(void *ctx, uint16_t reg_id, uint32_t arg,
1321a2d8c3fSDekel Peled 			     uint32_t *data, uint32_t dw_cnt)
1331a2d8c3fSDekel Peled {
1341a2d8c3fSDekel Peled 	uint32_t in[MLX5_ST_SZ_DW(access_register_in) +
1351a2d8c3fSDekel Peled 		    MLX5_ACCESS_REGISTER_DATA_DWORD_MAX] = {0};
1361a2d8c3fSDekel Peled 	uint32_t out[MLX5_ST_SZ_DW(access_register_out)] = {0};
1371a2d8c3fSDekel Peled 	int status, rc;
1381a2d8c3fSDekel Peled 	void *ptr;
1391a2d8c3fSDekel Peled 
1401a2d8c3fSDekel Peled 	MLX5_ASSERT(data && dw_cnt);
1411a2d8c3fSDekel Peled 	MLX5_ASSERT(dw_cnt <= MLX5_ACCESS_REGISTER_DATA_DWORD_MAX);
1421a2d8c3fSDekel Peled 	if (dw_cnt > MLX5_ACCESS_REGISTER_DATA_DWORD_MAX) {
1431a2d8c3fSDekel Peled 		DRV_LOG(ERR, "Data to write exceeds max size");
1441a2d8c3fSDekel Peled 		return -1;
1451a2d8c3fSDekel Peled 	}
1461a2d8c3fSDekel Peled 	MLX5_SET(access_register_in, in, opcode,
1471a2d8c3fSDekel Peled 		 MLX5_CMD_OP_ACCESS_REGISTER_USER);
1481a2d8c3fSDekel Peled 	MLX5_SET(access_register_in, in, op_mod,
1491a2d8c3fSDekel Peled 		 MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE);
1501a2d8c3fSDekel Peled 	MLX5_SET(access_register_in, in, register_id, reg_id);
1511a2d8c3fSDekel Peled 	MLX5_SET(access_register_in, in, argument, arg);
1521a2d8c3fSDekel Peled 	ptr = MLX5_ADDR_OF(access_register_in, in, register_data);
1531a2d8c3fSDekel Peled 	memcpy(ptr, data, dw_cnt * sizeof(uint32_t));
1541a2d8c3fSDekel Peled 	rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, sizeof(out));
1551a2d8c3fSDekel Peled 
1561a2d8c3fSDekel Peled 	rc = mlx5_glue->devx_general_cmd(ctx, in,
1571a2d8c3fSDekel Peled 					 MLX5_ST_SZ_BYTES(access_register_in) +
1581a2d8c3fSDekel Peled 					 dw_cnt * sizeof(uint32_t),
1591a2d8c3fSDekel Peled 					 out, sizeof(out));
1601a2d8c3fSDekel Peled 	if (rc)
1611a2d8c3fSDekel Peled 		goto error;
1621a2d8c3fSDekel Peled 	status = MLX5_GET(access_register_out, out, status);
1631a2d8c3fSDekel Peled 	if (status) {
1641a2d8c3fSDekel Peled 		int syndrome = MLX5_GET(access_register_out, out, syndrome);
1651a2d8c3fSDekel Peled 
1661a2d8c3fSDekel Peled 		DRV_LOG(DEBUG, "Failed to write access NIC register 0x%X, "
1671a2d8c3fSDekel Peled 			       "status %x, syndrome = %x",
1681a2d8c3fSDekel Peled 			       reg_id, status, syndrome);
1691a2d8c3fSDekel Peled 		return -1;
1701a2d8c3fSDekel Peled 	}
1711a2d8c3fSDekel Peled 	return 0;
1721a2d8c3fSDekel Peled error:
1731a2d8c3fSDekel Peled 	rc = (rc > 0) ? -rc : rc;
1741a2d8c3fSDekel Peled 	return rc;
1751a2d8c3fSDekel Peled }
1761a2d8c3fSDekel Peled 
1771a2d8c3fSDekel Peled /**
1787b4f1e6bSMatan Azrad  * Allocate flow counters via devx interface.
1797b4f1e6bSMatan Azrad  *
1807b4f1e6bSMatan Azrad  * @param[in] ctx
181e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
1827b4f1e6bSMatan Azrad  * @param dcs
1837b4f1e6bSMatan Azrad  *   Pointer to counters properties structure to be filled by the routine.
1847b4f1e6bSMatan Azrad  * @param bulk_n_128
1857b4f1e6bSMatan Azrad  *   Bulk counter numbers in 128 counters units.
1867b4f1e6bSMatan Azrad  *
1877b4f1e6bSMatan Azrad  * @return
1887b4f1e6bSMatan Azrad  *   Pointer to counter object on success, a negative value otherwise and
1897b4f1e6bSMatan Azrad  *   rte_errno is set.
1907b4f1e6bSMatan Azrad  */
1917b4f1e6bSMatan Azrad struct mlx5_devx_obj *
192e09d350eSOphir Munk mlx5_devx_cmd_flow_counter_alloc(void *ctx, uint32_t bulk_n_128)
1937b4f1e6bSMatan Azrad {
19466914d19SSuanming Mou 	struct mlx5_devx_obj *dcs = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dcs),
19566914d19SSuanming Mou 						0, SOCKET_ID_ANY);
1967b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(alloc_flow_counter_in)]   = {0};
1977b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(alloc_flow_counter_out)] = {0};
1987b4f1e6bSMatan Azrad 
1997b4f1e6bSMatan Azrad 	if (!dcs) {
2007b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
2017b4f1e6bSMatan Azrad 		return NULL;
2027b4f1e6bSMatan Azrad 	}
2037b4f1e6bSMatan Azrad 	MLX5_SET(alloc_flow_counter_in, in, opcode,
2047b4f1e6bSMatan Azrad 		 MLX5_CMD_OP_ALLOC_FLOW_COUNTER);
2057b4f1e6bSMatan Azrad 	MLX5_SET(alloc_flow_counter_in, in, flow_counter_bulk, bulk_n_128);
2067b4f1e6bSMatan Azrad 	dcs->obj = mlx5_glue->devx_obj_create(ctx, in,
2077b4f1e6bSMatan Azrad 					      sizeof(in), out, sizeof(out));
2087b4f1e6bSMatan Azrad 	if (!dcs->obj) {
2097b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Can't allocate counters - error %d", errno);
2107b4f1e6bSMatan Azrad 		rte_errno = errno;
21166914d19SSuanming Mou 		mlx5_free(dcs);
2127b4f1e6bSMatan Azrad 		return NULL;
2137b4f1e6bSMatan Azrad 	}
2147b4f1e6bSMatan Azrad 	dcs->id = MLX5_GET(alloc_flow_counter_out, out, flow_counter_id);
2157b4f1e6bSMatan Azrad 	return dcs;
2167b4f1e6bSMatan Azrad }
2177b4f1e6bSMatan Azrad 
2187b4f1e6bSMatan Azrad /**
2197b4f1e6bSMatan Azrad  * Query flow counters values.
2207b4f1e6bSMatan Azrad  *
2217b4f1e6bSMatan Azrad  * @param[in] dcs
2227b4f1e6bSMatan Azrad  *   devx object that was obtained from mlx5_devx_cmd_fc_alloc.
2237b4f1e6bSMatan Azrad  * @param[in] clear
2247b4f1e6bSMatan Azrad  *   Whether hardware should clear the counters after the query or not.
2257b4f1e6bSMatan Azrad  * @param[in] n_counters
2267b4f1e6bSMatan Azrad  *   0 in case of 1 counter to read, otherwise the counter number to read.
2277b4f1e6bSMatan Azrad  *  @param pkts
2287b4f1e6bSMatan Azrad  *   The number of packets that matched the flow.
2297b4f1e6bSMatan Azrad  *  @param bytes
2307b4f1e6bSMatan Azrad  *    The number of bytes that matched the flow.
2317b4f1e6bSMatan Azrad  *  @param mkey
2327b4f1e6bSMatan Azrad  *   The mkey key for batch query.
2337b4f1e6bSMatan Azrad  *  @param addr
2347b4f1e6bSMatan Azrad  *    The address in the mkey range for batch query.
2357b4f1e6bSMatan Azrad  *  @param cmd_comp
2367b4f1e6bSMatan Azrad  *   The completion object for asynchronous batch query.
2377b4f1e6bSMatan Azrad  *  @param async_id
2387b4f1e6bSMatan Azrad  *    The ID to be returned in the asynchronous batch query response.
2397b4f1e6bSMatan Azrad  *
2407b4f1e6bSMatan Azrad  * @return
2417b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
2427b4f1e6bSMatan Azrad  */
2437b4f1e6bSMatan Azrad int
2447b4f1e6bSMatan Azrad mlx5_devx_cmd_flow_counter_query(struct mlx5_devx_obj *dcs,
2457b4f1e6bSMatan Azrad 				 int clear, uint32_t n_counters,
2467b4f1e6bSMatan Azrad 				 uint64_t *pkts, uint64_t *bytes,
2477b4f1e6bSMatan Azrad 				 uint32_t mkey, void *addr,
248e09d350eSOphir Munk 				 void *cmd_comp,
2497b4f1e6bSMatan Azrad 				 uint64_t async_id)
2507b4f1e6bSMatan Azrad {
2517b4f1e6bSMatan Azrad 	int out_len = MLX5_ST_SZ_BYTES(query_flow_counter_out) +
2527b4f1e6bSMatan Azrad 			MLX5_ST_SZ_BYTES(traffic_counter);
2537b4f1e6bSMatan Azrad 	uint32_t out[out_len];
2547b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_flow_counter_in)] = {0};
2557b4f1e6bSMatan Azrad 	void *stats;
2567b4f1e6bSMatan Azrad 	int rc;
2577b4f1e6bSMatan Azrad 
2587b4f1e6bSMatan Azrad 	MLX5_SET(query_flow_counter_in, in, opcode,
2597b4f1e6bSMatan Azrad 		 MLX5_CMD_OP_QUERY_FLOW_COUNTER);
2607b4f1e6bSMatan Azrad 	MLX5_SET(query_flow_counter_in, in, op_mod, 0);
2617b4f1e6bSMatan Azrad 	MLX5_SET(query_flow_counter_in, in, flow_counter_id, dcs->id);
2627b4f1e6bSMatan Azrad 	MLX5_SET(query_flow_counter_in, in, clear, !!clear);
2637b4f1e6bSMatan Azrad 
2647b4f1e6bSMatan Azrad 	if (n_counters) {
2657b4f1e6bSMatan Azrad 		MLX5_SET(query_flow_counter_in, in, num_of_counters,
2667b4f1e6bSMatan Azrad 			 n_counters);
2677b4f1e6bSMatan Azrad 		MLX5_SET(query_flow_counter_in, in, dump_to_memory, 1);
2687b4f1e6bSMatan Azrad 		MLX5_SET(query_flow_counter_in, in, mkey, mkey);
2697b4f1e6bSMatan Azrad 		MLX5_SET64(query_flow_counter_in, in, address,
2707b4f1e6bSMatan Azrad 			   (uint64_t)(uintptr_t)addr);
2717b4f1e6bSMatan Azrad 	}
2727b4f1e6bSMatan Azrad 	if (!cmd_comp)
2737b4f1e6bSMatan Azrad 		rc = mlx5_glue->devx_obj_query(dcs->obj, in, sizeof(in), out,
2747b4f1e6bSMatan Azrad 					       out_len);
2757b4f1e6bSMatan Azrad 	else
2767b4f1e6bSMatan Azrad 		rc = mlx5_glue->devx_obj_query_async(dcs->obj, in, sizeof(in),
2777b4f1e6bSMatan Azrad 						     out_len, async_id,
2787b4f1e6bSMatan Azrad 						     cmd_comp);
2797b4f1e6bSMatan Azrad 	if (rc) {
2807b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to query devx counters with rc %d", rc);
2817b4f1e6bSMatan Azrad 		rte_errno = rc;
2827b4f1e6bSMatan Azrad 		return -rc;
2837b4f1e6bSMatan Azrad 	}
2847b4f1e6bSMatan Azrad 	if (!n_counters) {
2857b4f1e6bSMatan Azrad 		stats = MLX5_ADDR_OF(query_flow_counter_out,
2867b4f1e6bSMatan Azrad 				     out, flow_statistics);
2877b4f1e6bSMatan Azrad 		*pkts = MLX5_GET64(traffic_counter, stats, packets);
2887b4f1e6bSMatan Azrad 		*bytes = MLX5_GET64(traffic_counter, stats, octets);
2897b4f1e6bSMatan Azrad 	}
2907b4f1e6bSMatan Azrad 	return 0;
2917b4f1e6bSMatan Azrad }
2927b4f1e6bSMatan Azrad 
2937b4f1e6bSMatan Azrad /**
2947b4f1e6bSMatan Azrad  * Create a new mkey.
2957b4f1e6bSMatan Azrad  *
2967b4f1e6bSMatan Azrad  * @param[in] ctx
297e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
2987b4f1e6bSMatan Azrad  * @param[in] attr
2997b4f1e6bSMatan Azrad  *   Attributes of the requested mkey.
3007b4f1e6bSMatan Azrad  *
3017b4f1e6bSMatan Azrad  * @return
3027b4f1e6bSMatan Azrad  *   Pointer to Devx mkey on success, a negative value otherwise and rte_errno
3037b4f1e6bSMatan Azrad  *   is set.
3047b4f1e6bSMatan Azrad  */
3057b4f1e6bSMatan Azrad struct mlx5_devx_obj *
306e09d350eSOphir Munk mlx5_devx_cmd_mkey_create(void *ctx,
3077b4f1e6bSMatan Azrad 			  struct mlx5_devx_mkey_attr *attr)
3087b4f1e6bSMatan Azrad {
30953ec4db0SMatan Azrad 	struct mlx5_klm *klm_array = attr->klm_array;
31053ec4db0SMatan Azrad 	int klm_num = attr->klm_num;
31153ec4db0SMatan Azrad 	int in_size_dw = MLX5_ST_SZ_DW(create_mkey_in) +
31253ec4db0SMatan Azrad 		     (klm_num ? RTE_ALIGN(klm_num, 4) : 0) * MLX5_ST_SZ_DW(klm);
31353ec4db0SMatan Azrad 	uint32_t in[in_size_dw];
3147b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_mkey_out)] = {0};
3157b4f1e6bSMatan Azrad 	void *mkc;
31666914d19SSuanming Mou 	struct mlx5_devx_obj *mkey = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*mkey),
31766914d19SSuanming Mou 						 0, SOCKET_ID_ANY);
3187b4f1e6bSMatan Azrad 	size_t pgsize;
3197b4f1e6bSMatan Azrad 	uint32_t translation_size;
3207b4f1e6bSMatan Azrad 
3217b4f1e6bSMatan Azrad 	if (!mkey) {
3227b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
3237b4f1e6bSMatan Azrad 		return NULL;
3247b4f1e6bSMatan Azrad 	}
32553ec4db0SMatan Azrad 	memset(in, 0, in_size_dw * 4);
3262aba9fc7SOphir Munk 	pgsize = rte_mem_page_size();
3272aba9fc7SOphir Munk 	if (pgsize == (size_t)-1) {
3282aba9fc7SOphir Munk 		mlx5_free(mkey);
3292aba9fc7SOphir Munk 		DRV_LOG(ERR, "Failed to get page size");
3302aba9fc7SOphir Munk 		rte_errno = ENOMEM;
3312aba9fc7SOphir Munk 		return NULL;
3322aba9fc7SOphir Munk 	}
3337b4f1e6bSMatan Azrad 	MLX5_SET(create_mkey_in, in, opcode, MLX5_CMD_OP_CREATE_MKEY);
33453ec4db0SMatan Azrad 	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);
33553ec4db0SMatan Azrad 	if (klm_num > 0) {
33653ec4db0SMatan Azrad 		int i;
33753ec4db0SMatan Azrad 		uint8_t *klm = (uint8_t *)MLX5_ADDR_OF(create_mkey_in, in,
33853ec4db0SMatan Azrad 						       klm_pas_mtt);
33953ec4db0SMatan Azrad 		translation_size = RTE_ALIGN(klm_num, 4);
34053ec4db0SMatan Azrad 		for (i = 0; i < klm_num; i++) {
34153ec4db0SMatan Azrad 			MLX5_SET(klm, klm, byte_count, klm_array[i].byte_count);
34253ec4db0SMatan Azrad 			MLX5_SET(klm, klm, mkey, klm_array[i].mkey);
34353ec4db0SMatan Azrad 			MLX5_SET64(klm, klm, address, klm_array[i].address);
34453ec4db0SMatan Azrad 			klm += MLX5_ST_SZ_BYTES(klm);
34553ec4db0SMatan Azrad 		}
34653ec4db0SMatan Azrad 		for (; i < (int)translation_size; i++) {
34753ec4db0SMatan Azrad 			MLX5_SET(klm, klm, mkey, 0x0);
34853ec4db0SMatan Azrad 			MLX5_SET64(klm, klm, address, 0x0);
34953ec4db0SMatan Azrad 			klm += MLX5_ST_SZ_BYTES(klm);
35053ec4db0SMatan Azrad 		}
35153ec4db0SMatan Azrad 		MLX5_SET(mkc, mkc, access_mode_1_0, attr->log_entity_size ?
35253ec4db0SMatan Azrad 			 MLX5_MKC_ACCESS_MODE_KLM_FBS :
35353ec4db0SMatan Azrad 			 MLX5_MKC_ACCESS_MODE_KLM);
35453ec4db0SMatan Azrad 		MLX5_SET(mkc, mkc, log_page_size, attr->log_entity_size);
35553ec4db0SMatan Azrad 	} else {
35653ec4db0SMatan Azrad 		translation_size = (RTE_ALIGN(attr->size, pgsize) * 8) / 16;
35753ec4db0SMatan Azrad 		MLX5_SET(mkc, mkc, access_mode_1_0, MLX5_MKC_ACCESS_MODE_MTT);
35853ec4db0SMatan Azrad 		MLX5_SET(mkc, mkc, log_page_size, rte_log2_u32(pgsize));
35953ec4db0SMatan Azrad 	}
3607b4f1e6bSMatan Azrad 	MLX5_SET(create_mkey_in, in, translations_octword_actual_size,
3617b4f1e6bSMatan Azrad 		 translation_size);
3627b4f1e6bSMatan Azrad 	MLX5_SET(create_mkey_in, in, mkey_umem_id, attr->umem_id);
36353ec4db0SMatan Azrad 	MLX5_SET(create_mkey_in, in, pg_access, attr->pg_access);
3647b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, lw, 0x1);
3657b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, lr, 0x1);
3660111a74eSDekel Peled 	if (attr->set_remote_rw) {
3670111a74eSDekel Peled 		MLX5_SET(mkc, mkc, rw, 0x1);
3680111a74eSDekel Peled 		MLX5_SET(mkc, mkc, rr, 0x1);
3690111a74eSDekel Peled 	}
3707b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, qpn, 0xffffff);
3717b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, pd, attr->pd);
3727b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, mkey_7_0, attr->umem_id & 0xFF);
373f2054291SSuanming Mou 	MLX5_SET(mkc, mkc, umr_en, attr->umr_en);
3747b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, translations_octword_size, translation_size);
375e82ddd28STal Shnaiderman 	MLX5_SET(mkc, mkc, relaxed_ordering_write,
376e82ddd28STal Shnaiderman 		 attr->relaxed_ordering_write);
377f002358cSMichael Baum 	MLX5_SET(mkc, mkc, relaxed_ordering_read, attr->relaxed_ordering_read);
3787b4f1e6bSMatan Azrad 	MLX5_SET64(mkc, mkc, start_addr, attr->addr);
3797b4f1e6bSMatan Azrad 	MLX5_SET64(mkc, mkc, len, attr->size);
3800111a74eSDekel Peled 	MLX5_SET(mkc, mkc, crypto_en, attr->crypto_en);
3810111a74eSDekel Peled 	if (attr->crypto_en) {
3820111a74eSDekel Peled 		MLX5_SET(mkc, mkc, bsf_en, attr->crypto_en);
3830111a74eSDekel Peled 		MLX5_SET(mkc, mkc, bsf_octword_size, 4);
3840111a74eSDekel Peled 	}
38553ec4db0SMatan Azrad 	mkey->obj = mlx5_glue->devx_obj_create(ctx, in, in_size_dw * 4, out,
3867b4f1e6bSMatan Azrad 					       sizeof(out));
3877b4f1e6bSMatan Azrad 	if (!mkey->obj) {
3881b9e9826SThomas Monjalon 		DRV_LOG(ERR, "Can't create %sdirect mkey - error %d",
38953ec4db0SMatan Azrad 			klm_num ? "an in" : "a ", errno);
3907b4f1e6bSMatan Azrad 		rte_errno = errno;
39166914d19SSuanming Mou 		mlx5_free(mkey);
3927b4f1e6bSMatan Azrad 		return NULL;
3937b4f1e6bSMatan Azrad 	}
3947b4f1e6bSMatan Azrad 	mkey->id = MLX5_GET(create_mkey_out, out, mkey_index);
3957b4f1e6bSMatan Azrad 	mkey->id = (mkey->id << 8) | (attr->umem_id & 0xFF);
3967b4f1e6bSMatan Azrad 	return mkey;
3977b4f1e6bSMatan Azrad }
3987b4f1e6bSMatan Azrad 
3997b4f1e6bSMatan Azrad /**
4007b4f1e6bSMatan Azrad  * Get status of devx command response.
4017b4f1e6bSMatan Azrad  * Mainly used for asynchronous commands.
4027b4f1e6bSMatan Azrad  *
4037b4f1e6bSMatan Azrad  * @param[in] out
4047b4f1e6bSMatan Azrad  *   The out response buffer.
4057b4f1e6bSMatan Azrad  *
4067b4f1e6bSMatan Azrad  * @return
4077b4f1e6bSMatan Azrad  *   0 on success, non-zero value otherwise.
4087b4f1e6bSMatan Azrad  */
4097b4f1e6bSMatan Azrad int
4107b4f1e6bSMatan Azrad mlx5_devx_get_out_command_status(void *out)
4117b4f1e6bSMatan Azrad {
4127b4f1e6bSMatan Azrad 	int status;
4137b4f1e6bSMatan Azrad 
4147b4f1e6bSMatan Azrad 	if (!out)
4157b4f1e6bSMatan Azrad 		return -EINVAL;
4167b4f1e6bSMatan Azrad 	status = MLX5_GET(query_flow_counter_out, out, status);
4177b4f1e6bSMatan Azrad 	if (status) {
4187b4f1e6bSMatan Azrad 		int syndrome = MLX5_GET(query_flow_counter_out, out, syndrome);
4197b4f1e6bSMatan Azrad 
420f002358cSMichael Baum 		DRV_LOG(ERR, "Bad DevX status %x, syndrome = %x", status,
4217b4f1e6bSMatan Azrad 			syndrome);
4227b4f1e6bSMatan Azrad 	}
4237b4f1e6bSMatan Azrad 	return status;
4247b4f1e6bSMatan Azrad }
4257b4f1e6bSMatan Azrad 
4267b4f1e6bSMatan Azrad /**
4277b4f1e6bSMatan Azrad  * Destroy any object allocated by a Devx API.
4287b4f1e6bSMatan Azrad  *
4297b4f1e6bSMatan Azrad  * @param[in] obj
4307b4f1e6bSMatan Azrad  *   Pointer to a general object.
4317b4f1e6bSMatan Azrad  *
4327b4f1e6bSMatan Azrad  * @return
4337b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
4347b4f1e6bSMatan Azrad  */
4357b4f1e6bSMatan Azrad int
4367b4f1e6bSMatan Azrad mlx5_devx_cmd_destroy(struct mlx5_devx_obj *obj)
4377b4f1e6bSMatan Azrad {
4387b4f1e6bSMatan Azrad 	int ret;
4397b4f1e6bSMatan Azrad 
4407b4f1e6bSMatan Azrad 	if (!obj)
4417b4f1e6bSMatan Azrad 		return 0;
4427b4f1e6bSMatan Azrad 	ret =  mlx5_glue->devx_obj_destroy(obj->obj);
44366914d19SSuanming Mou 	mlx5_free(obj);
4447b4f1e6bSMatan Azrad 	return ret;
4457b4f1e6bSMatan Azrad }
4467b4f1e6bSMatan Azrad 
4477b4f1e6bSMatan Azrad /**
4487b4f1e6bSMatan Azrad  * Query NIC vport context.
4497b4f1e6bSMatan Azrad  * Fills minimal inline attribute.
4507b4f1e6bSMatan Azrad  *
4517b4f1e6bSMatan Azrad  * @param[in] ctx
4527b4f1e6bSMatan Azrad  *   ibv contexts returned from mlx5dv_open_device.
4537b4f1e6bSMatan Azrad  * @param[in] vport
4547b4f1e6bSMatan Azrad  *   vport index
4557b4f1e6bSMatan Azrad  * @param[out] attr
4567b4f1e6bSMatan Azrad  *   Attributes device values.
4577b4f1e6bSMatan Azrad  *
4587b4f1e6bSMatan Azrad  * @return
4597b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
4607b4f1e6bSMatan Azrad  */
4617b4f1e6bSMatan Azrad static int
462e09d350eSOphir Munk mlx5_devx_cmd_query_nic_vport_context(void *ctx,
4637b4f1e6bSMatan Azrad 				      unsigned int vport,
4647b4f1e6bSMatan Azrad 				      struct mlx5_hca_attr *attr)
4657b4f1e6bSMatan Azrad {
4667b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_nic_vport_context_in)] = {0};
4677b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_nic_vport_context_out)] = {0};
4687b4f1e6bSMatan Azrad 	void *vctx;
4697b4f1e6bSMatan Azrad 	int status, syndrome, rc;
4707b4f1e6bSMatan Azrad 
4717b4f1e6bSMatan Azrad 	/* Query NIC vport context to determine inline mode. */
4727b4f1e6bSMatan Azrad 	MLX5_SET(query_nic_vport_context_in, in, opcode,
4737b4f1e6bSMatan Azrad 		 MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT);
4747b4f1e6bSMatan Azrad 	MLX5_SET(query_nic_vport_context_in, in, vport_number, vport);
4757b4f1e6bSMatan Azrad 	if (vport)
4767b4f1e6bSMatan Azrad 		MLX5_SET(query_nic_vport_context_in, in, other_vport, 1);
4777b4f1e6bSMatan Azrad 	rc = mlx5_glue->devx_general_cmd(ctx,
4787b4f1e6bSMatan Azrad 					 in, sizeof(in),
4797b4f1e6bSMatan Azrad 					 out, sizeof(out));
4807b4f1e6bSMatan Azrad 	if (rc)
4817b4f1e6bSMatan Azrad 		goto error;
4827b4f1e6bSMatan Azrad 	status = MLX5_GET(query_nic_vport_context_out, out, status);
4837b4f1e6bSMatan Azrad 	syndrome = MLX5_GET(query_nic_vport_context_out, out, syndrome);
4847b4f1e6bSMatan Azrad 	if (status) {
4857b4f1e6bSMatan Azrad 		DRV_LOG(DEBUG, "Failed to query NIC vport context, "
486f002358cSMichael Baum 			"status %x, syndrome = %x", status, syndrome);
4877b4f1e6bSMatan Azrad 		return -1;
4887b4f1e6bSMatan Azrad 	}
4897b4f1e6bSMatan Azrad 	vctx = MLX5_ADDR_OF(query_nic_vport_context_out, out,
4907b4f1e6bSMatan Azrad 			    nic_vport_context);
4917b4f1e6bSMatan Azrad 	attr->vport_inline_mode = MLX5_GET(nic_vport_context, vctx,
4927b4f1e6bSMatan Azrad 					   min_wqe_inline_mode);
4937b4f1e6bSMatan Azrad 	return 0;
4947b4f1e6bSMatan Azrad error:
4957b4f1e6bSMatan Azrad 	rc = (rc > 0) ? -rc : rc;
4967b4f1e6bSMatan Azrad 	return rc;
4977b4f1e6bSMatan Azrad }
4987b4f1e6bSMatan Azrad 
4997b4f1e6bSMatan Azrad /**
500ba1768c4SMatan Azrad  * Query NIC vDPA attributes.
501ba1768c4SMatan Azrad  *
502ba1768c4SMatan Azrad  * @param[in] ctx
503e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
504ba1768c4SMatan Azrad  * @param[out] vdpa_attr
505ba1768c4SMatan Azrad  *   vDPA Attributes structure to fill.
506ba1768c4SMatan Azrad  */
507ba1768c4SMatan Azrad static void
508e09d350eSOphir Munk mlx5_devx_cmd_query_hca_vdpa_attr(void *ctx,
509ba1768c4SMatan Azrad 				  struct mlx5_hca_vdpa_attr *vdpa_attr)
510ba1768c4SMatan Azrad {
5119c410b28SViacheslav Ovsiienko 	uint32_t in[MLX5_ST_SZ_DW(query_hca_cap_in)];
5129c410b28SViacheslav Ovsiienko 	uint32_t out[MLX5_ST_SZ_DW(query_hca_cap_out)];
5139c410b28SViacheslav Ovsiienko 	void *hcattr;
514ba1768c4SMatan Azrad 
5159c410b28SViacheslav Ovsiienko 	hcattr = mlx5_devx_get_hca_cap(ctx, in, out, NULL,
516ba1768c4SMatan Azrad 			MLX5_GET_HCA_CAP_OP_MOD_VDPA_EMULATION |
517ba1768c4SMatan Azrad 			MLX5_HCA_CAP_OPMOD_GET_CUR);
5189c410b28SViacheslav Ovsiienko 	if (!hcattr) {
5199c410b28SViacheslav Ovsiienko 		RTE_LOG(DEBUG, PMD, "Failed to query devx VDPA capabilities");
520ba1768c4SMatan Azrad 		vdpa_attr->valid = 0;
521ba1768c4SMatan Azrad 	} else {
522ba1768c4SMatan Azrad 		vdpa_attr->valid = 1;
523ba1768c4SMatan Azrad 		vdpa_attr->desc_tunnel_offload_type =
524ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
525ba1768c4SMatan Azrad 				 desc_tunnel_offload_type);
526ba1768c4SMatan Azrad 		vdpa_attr->eth_frame_offload_type =
527ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
528ba1768c4SMatan Azrad 				 eth_frame_offload_type);
529ba1768c4SMatan Azrad 		vdpa_attr->virtio_version_1_0 =
530ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
531ba1768c4SMatan Azrad 				 virtio_version_1_0);
532ba1768c4SMatan Azrad 		vdpa_attr->tso_ipv4 = MLX5_GET(virtio_emulation_cap, hcattr,
533ba1768c4SMatan Azrad 					       tso_ipv4);
534ba1768c4SMatan Azrad 		vdpa_attr->tso_ipv6 = MLX5_GET(virtio_emulation_cap, hcattr,
535ba1768c4SMatan Azrad 					       tso_ipv6);
536ba1768c4SMatan Azrad 		vdpa_attr->tx_csum = MLX5_GET(virtio_emulation_cap, hcattr,
537ba1768c4SMatan Azrad 					      tx_csum);
538ba1768c4SMatan Azrad 		vdpa_attr->rx_csum = MLX5_GET(virtio_emulation_cap, hcattr,
539ba1768c4SMatan Azrad 					      rx_csum);
540ba1768c4SMatan Azrad 		vdpa_attr->event_mode = MLX5_GET(virtio_emulation_cap, hcattr,
541ba1768c4SMatan Azrad 						 event_mode);
542ba1768c4SMatan Azrad 		vdpa_attr->virtio_queue_type =
543ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
544ba1768c4SMatan Azrad 				 virtio_queue_type);
545ba1768c4SMatan Azrad 		vdpa_attr->log_doorbell_stride =
546ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
547ba1768c4SMatan Azrad 				 log_doorbell_stride);
548ba1768c4SMatan Azrad 		vdpa_attr->log_doorbell_bar_size =
549ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
550ba1768c4SMatan Azrad 				 log_doorbell_bar_size);
551ba1768c4SMatan Azrad 		vdpa_attr->doorbell_bar_offset =
552ba1768c4SMatan Azrad 			MLX5_GET64(virtio_emulation_cap, hcattr,
553ba1768c4SMatan Azrad 				   doorbell_bar_offset);
554ba1768c4SMatan Azrad 		vdpa_attr->max_num_virtio_queues =
555ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
556ba1768c4SMatan Azrad 				 max_num_virtio_queues);
5578712c80aSMatan Azrad 		vdpa_attr->umems[0].a = MLX5_GET(virtio_emulation_cap, hcattr,
558ba1768c4SMatan Azrad 						 umem_1_buffer_param_a);
5598712c80aSMatan Azrad 		vdpa_attr->umems[0].b = MLX5_GET(virtio_emulation_cap, hcattr,
560ba1768c4SMatan Azrad 						 umem_1_buffer_param_b);
5618712c80aSMatan Azrad 		vdpa_attr->umems[1].a = MLX5_GET(virtio_emulation_cap, hcattr,
562ba1768c4SMatan Azrad 						 umem_2_buffer_param_a);
5638712c80aSMatan Azrad 		vdpa_attr->umems[1].b = MLX5_GET(virtio_emulation_cap, hcattr,
5648712c80aSMatan Azrad 						 umem_2_buffer_param_b);
5658712c80aSMatan Azrad 		vdpa_attr->umems[2].a = MLX5_GET(virtio_emulation_cap, hcattr,
566ba1768c4SMatan Azrad 						 umem_3_buffer_param_a);
5678712c80aSMatan Azrad 		vdpa_attr->umems[2].b = MLX5_GET(virtio_emulation_cap, hcattr,
568ba1768c4SMatan Azrad 						 umem_3_buffer_param_b);
569ba1768c4SMatan Azrad 	}
570ba1768c4SMatan Azrad }
571ba1768c4SMatan Azrad 
57238119ebeSBing Zhao int
57338119ebeSBing Zhao mlx5_devx_cmd_query_parse_samples(struct mlx5_devx_obj *flex_obj,
57438119ebeSBing Zhao 				  uint32_t ids[], uint32_t num)
57538119ebeSBing Zhao {
57638119ebeSBing Zhao 	uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0};
57738119ebeSBing Zhao 	uint32_t out[MLX5_ST_SZ_DW(create_flex_parser_out)] = {0};
57838119ebeSBing Zhao 	void *hdr = MLX5_ADDR_OF(create_flex_parser_out, in, hdr);
57938119ebeSBing Zhao 	void *flex = MLX5_ADDR_OF(create_flex_parser_out, out, flex);
58038119ebeSBing Zhao 	void *sample = MLX5_ADDR_OF(parse_graph_flex, flex, sample_table);
58138119ebeSBing Zhao 	int ret;
58238119ebeSBing Zhao 	uint32_t idx = 0;
58338119ebeSBing Zhao 	uint32_t i;
58438119ebeSBing Zhao 
58538119ebeSBing Zhao 	if (num > MLX5_GRAPH_NODE_SAMPLE_NUM) {
58638119ebeSBing Zhao 		rte_errno = EINVAL;
58738119ebeSBing Zhao 		DRV_LOG(ERR, "Too many sample IDs to be fetched.");
58838119ebeSBing Zhao 		return -rte_errno;
58938119ebeSBing Zhao 	}
59038119ebeSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
59138119ebeSBing Zhao 		 MLX5_CMD_OP_QUERY_GENERAL_OBJECT);
59238119ebeSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
59338119ebeSBing Zhao 		 MLX5_GENERAL_OBJ_TYPE_FLEX_PARSE_GRAPH);
59438119ebeSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, flex_obj->id);
59538119ebeSBing Zhao 	ret = mlx5_glue->devx_obj_query(flex_obj->obj, in, sizeof(in),
59638119ebeSBing Zhao 					out, sizeof(out));
59738119ebeSBing Zhao 	if (ret) {
59838119ebeSBing Zhao 		rte_errno = ret;
59938119ebeSBing Zhao 		DRV_LOG(ERR, "Failed to query sample IDs with object %p.",
60038119ebeSBing Zhao 			(void *)flex_obj);
60138119ebeSBing Zhao 		return -rte_errno;
60238119ebeSBing Zhao 	}
60338119ebeSBing Zhao 	for (i = 0; i < MLX5_GRAPH_NODE_SAMPLE_NUM; i++) {
60438119ebeSBing Zhao 		void *s_off = (void *)((char *)sample + i *
60538119ebeSBing Zhao 			      MLX5_ST_SZ_BYTES(parse_graph_flow_match_sample));
60638119ebeSBing Zhao 		uint32_t en;
60738119ebeSBing Zhao 
60838119ebeSBing Zhao 		en = MLX5_GET(parse_graph_flow_match_sample, s_off,
60938119ebeSBing Zhao 			      flow_match_sample_en);
61038119ebeSBing Zhao 		if (!en)
61138119ebeSBing Zhao 			continue;
61238119ebeSBing Zhao 		ids[idx++] = MLX5_GET(parse_graph_flow_match_sample, s_off,
61338119ebeSBing Zhao 				  flow_match_sample_field_id);
61438119ebeSBing Zhao 	}
61538119ebeSBing Zhao 	if (num != idx) {
61638119ebeSBing Zhao 		rte_errno = EINVAL;
61738119ebeSBing Zhao 		DRV_LOG(ERR, "Number of sample IDs are not as expected.");
61838119ebeSBing Zhao 		return -rte_errno;
61938119ebeSBing Zhao 	}
62038119ebeSBing Zhao 	return ret;
62138119ebeSBing Zhao }
62238119ebeSBing Zhao 
62338119ebeSBing Zhao struct mlx5_devx_obj *
62438119ebeSBing Zhao mlx5_devx_cmd_create_flex_parser(void *ctx,
62538119ebeSBing Zhao 				 struct mlx5_devx_graph_node_attr *data)
62638119ebeSBing Zhao {
62738119ebeSBing Zhao 	uint32_t in[MLX5_ST_SZ_DW(create_flex_parser_in)] = {0};
62838119ebeSBing Zhao 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
62938119ebeSBing Zhao 	void *hdr = MLX5_ADDR_OF(create_flex_parser_in, in, hdr);
63038119ebeSBing Zhao 	void *flex = MLX5_ADDR_OF(create_flex_parser_in, in, flex);
63138119ebeSBing Zhao 	void *sample = MLX5_ADDR_OF(parse_graph_flex, flex, sample_table);
63238119ebeSBing Zhao 	void *in_arc = MLX5_ADDR_OF(parse_graph_flex, flex, input_arc);
63338119ebeSBing Zhao 	void *out_arc = MLX5_ADDR_OF(parse_graph_flex, flex, output_arc);
634f84d733cSMichael Baum 	struct mlx5_devx_obj *parse_flex_obj = mlx5_malloc
635f84d733cSMichael Baum 		     (MLX5_MEM_ZERO, sizeof(*parse_flex_obj), 0, SOCKET_ID_ANY);
63638119ebeSBing Zhao 	uint32_t i;
63738119ebeSBing Zhao 
63838119ebeSBing Zhao 	if (!parse_flex_obj) {
639f84d733cSMichael Baum 		DRV_LOG(ERR, "Failed to allocate flex parser data.");
64038119ebeSBing Zhao 		rte_errno = ENOMEM;
64138119ebeSBing Zhao 		return NULL;
64238119ebeSBing Zhao 	}
64338119ebeSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
64438119ebeSBing Zhao 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
64538119ebeSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
64638119ebeSBing Zhao 		 MLX5_GENERAL_OBJ_TYPE_FLEX_PARSE_GRAPH);
64738119ebeSBing Zhao 	MLX5_SET(parse_graph_flex, flex, header_length_mode,
64838119ebeSBing Zhao 		 data->header_length_mode);
649b28025baSGregory Etelson 	MLX5_SET64(parse_graph_flex, flex, modify_field_select,
650b28025baSGregory Etelson 		   data->modify_field_select);
65138119ebeSBing Zhao 	MLX5_SET(parse_graph_flex, flex, header_length_base_value,
65238119ebeSBing Zhao 		 data->header_length_base_value);
65338119ebeSBing Zhao 	MLX5_SET(parse_graph_flex, flex, header_length_field_offset,
65438119ebeSBing Zhao 		 data->header_length_field_offset);
65538119ebeSBing Zhao 	MLX5_SET(parse_graph_flex, flex, header_length_field_shift,
65638119ebeSBing Zhao 		 data->header_length_field_shift);
657b28025baSGregory Etelson 	MLX5_SET(parse_graph_flex, flex, next_header_field_offset,
658b28025baSGregory Etelson 		 data->next_header_field_offset);
659b28025baSGregory Etelson 	MLX5_SET(parse_graph_flex, flex, next_header_field_size,
660b28025baSGregory Etelson 		 data->next_header_field_size);
66138119ebeSBing Zhao 	MLX5_SET(parse_graph_flex, flex, header_length_field_mask,
66238119ebeSBing Zhao 		 data->header_length_field_mask);
66338119ebeSBing Zhao 	for (i = 0; i < MLX5_GRAPH_NODE_SAMPLE_NUM; i++) {
66438119ebeSBing Zhao 		struct mlx5_devx_match_sample_attr *s = &data->sample[i];
66538119ebeSBing Zhao 		void *s_off = (void *)((char *)sample + i *
66638119ebeSBing Zhao 			      MLX5_ST_SZ_BYTES(parse_graph_flow_match_sample));
66738119ebeSBing Zhao 
66838119ebeSBing Zhao 		if (!s->flow_match_sample_en)
66938119ebeSBing Zhao 			continue;
67038119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
67138119ebeSBing Zhao 			 flow_match_sample_en, !!s->flow_match_sample_en);
67238119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
67338119ebeSBing Zhao 			 flow_match_sample_field_offset,
67438119ebeSBing Zhao 			 s->flow_match_sample_field_offset);
67538119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
67638119ebeSBing Zhao 			 flow_match_sample_offset_mode,
67738119ebeSBing Zhao 			 s->flow_match_sample_offset_mode);
67838119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
67938119ebeSBing Zhao 			 flow_match_sample_field_offset_mask,
68038119ebeSBing Zhao 			 s->flow_match_sample_field_offset_mask);
68138119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
68238119ebeSBing Zhao 			 flow_match_sample_field_offset_shift,
68338119ebeSBing Zhao 			 s->flow_match_sample_field_offset_shift);
68438119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
68538119ebeSBing Zhao 			 flow_match_sample_field_base_offset,
68638119ebeSBing Zhao 			 s->flow_match_sample_field_base_offset);
68738119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
68838119ebeSBing Zhao 			 flow_match_sample_tunnel_mode,
68938119ebeSBing Zhao 			 s->flow_match_sample_tunnel_mode);
69038119ebeSBing Zhao 	}
69138119ebeSBing Zhao 	for (i = 0; i < MLX5_GRAPH_NODE_ARC_NUM; i++) {
69238119ebeSBing Zhao 		struct mlx5_devx_graph_arc_attr *ia = &data->in[i];
69338119ebeSBing Zhao 		struct mlx5_devx_graph_arc_attr *oa = &data->out[i];
69438119ebeSBing Zhao 		void *in_off = (void *)((char *)in_arc + i *
69538119ebeSBing Zhao 			      MLX5_ST_SZ_BYTES(parse_graph_arc));
69638119ebeSBing Zhao 		void *out_off = (void *)((char *)out_arc + i *
69738119ebeSBing Zhao 			      MLX5_ST_SZ_BYTES(parse_graph_arc));
69838119ebeSBing Zhao 
69938119ebeSBing Zhao 		if (ia->arc_parse_graph_node != 0) {
70038119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, in_off,
70138119ebeSBing Zhao 				 compare_condition_value,
70238119ebeSBing Zhao 				 ia->compare_condition_value);
70338119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, in_off, start_inner_tunnel,
70438119ebeSBing Zhao 				 ia->start_inner_tunnel);
70538119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, in_off, arc_parse_graph_node,
70638119ebeSBing Zhao 				 ia->arc_parse_graph_node);
70738119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, in_off,
70838119ebeSBing Zhao 				 parse_graph_node_handle,
70938119ebeSBing Zhao 				 ia->parse_graph_node_handle);
71038119ebeSBing Zhao 		}
71138119ebeSBing Zhao 		if (oa->arc_parse_graph_node != 0) {
71238119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, out_off,
71338119ebeSBing Zhao 				 compare_condition_value,
71438119ebeSBing Zhao 				 oa->compare_condition_value);
71538119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, out_off, start_inner_tunnel,
71638119ebeSBing Zhao 				 oa->start_inner_tunnel);
71738119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, out_off, arc_parse_graph_node,
71838119ebeSBing Zhao 				 oa->arc_parse_graph_node);
71938119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, out_off,
72038119ebeSBing Zhao 				 parse_graph_node_handle,
72138119ebeSBing Zhao 				 oa->parse_graph_node_handle);
72238119ebeSBing Zhao 		}
72338119ebeSBing Zhao 	}
72438119ebeSBing Zhao 	parse_flex_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
72538119ebeSBing Zhao 							 out, sizeof(out));
72638119ebeSBing Zhao 	if (!parse_flex_obj->obj) {
72738119ebeSBing Zhao 		rte_errno = errno;
72838119ebeSBing Zhao 		DRV_LOG(ERR, "Failed to create FLEX PARSE GRAPH object "
72938119ebeSBing Zhao 			"by using DevX.");
73066914d19SSuanming Mou 		mlx5_free(parse_flex_obj);
73138119ebeSBing Zhao 		return NULL;
73238119ebeSBing Zhao 	}
73338119ebeSBing Zhao 	parse_flex_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
73438119ebeSBing Zhao 	return parse_flex_obj;
73538119ebeSBing Zhao }
73638119ebeSBing Zhao 
7370f250a4bSGregory Etelson static int
73865be2ca6SGregory Etelson mlx5_devx_cmd_query_hca_parse_graph_node_cap
73965be2ca6SGregory Etelson 	(void *ctx, struct mlx5_hca_flex_attr *attr)
74065be2ca6SGregory Etelson {
74165be2ca6SGregory Etelson 	uint32_t in[MLX5_ST_SZ_DW(query_hca_cap_in)];
74265be2ca6SGregory Etelson 	uint32_t out[MLX5_ST_SZ_DW(query_hca_cap_out)];
74365be2ca6SGregory Etelson 	void *hcattr;
74465be2ca6SGregory Etelson 	int rc;
74565be2ca6SGregory Etelson 
74665be2ca6SGregory Etelson 	hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
74765be2ca6SGregory Etelson 			MLX5_GET_HCA_CAP_OP_MOD_PARSE_GRAPH_NODE_CAP |
74865be2ca6SGregory Etelson 			MLX5_HCA_CAP_OPMOD_GET_CUR);
74965be2ca6SGregory Etelson 	if (!hcattr)
75065be2ca6SGregory Etelson 		return rc;
75165be2ca6SGregory Etelson 	attr->node_in = MLX5_GET(parse_graph_node_cap, hcattr, node_in);
75265be2ca6SGregory Etelson 	attr->node_out = MLX5_GET(parse_graph_node_cap, hcattr, node_out);
75365be2ca6SGregory Etelson 	attr->header_length_mode = MLX5_GET(parse_graph_node_cap, hcattr,
75465be2ca6SGregory Etelson 					    header_length_mode);
75565be2ca6SGregory Etelson 	attr->sample_offset_mode = MLX5_GET(parse_graph_node_cap, hcattr,
75665be2ca6SGregory Etelson 					    sample_offset_mode);
75765be2ca6SGregory Etelson 	attr->max_num_arc_in = MLX5_GET(parse_graph_node_cap, hcattr,
75865be2ca6SGregory Etelson 					max_num_arc_in);
75965be2ca6SGregory Etelson 	attr->max_num_arc_out = MLX5_GET(parse_graph_node_cap, hcattr,
76065be2ca6SGregory Etelson 					 max_num_arc_out);
76165be2ca6SGregory Etelson 	attr->max_num_sample = MLX5_GET(parse_graph_node_cap, hcattr,
76265be2ca6SGregory Etelson 					max_num_sample);
76365be2ca6SGregory Etelson 	attr->sample_id_in_out = MLX5_GET(parse_graph_node_cap, hcattr,
76465be2ca6SGregory Etelson 					  sample_id_in_out);
76565be2ca6SGregory Etelson 	attr->max_base_header_length = MLX5_GET(parse_graph_node_cap, hcattr,
76665be2ca6SGregory Etelson 						max_base_header_length);
76765be2ca6SGregory Etelson 	attr->max_sample_base_offset = MLX5_GET(parse_graph_node_cap, hcattr,
76865be2ca6SGregory Etelson 						max_sample_base_offset);
76965be2ca6SGregory Etelson 	attr->max_next_header_offset = MLX5_GET(parse_graph_node_cap, hcattr,
77065be2ca6SGregory Etelson 						max_next_header_offset);
77165be2ca6SGregory Etelson 	attr->header_length_mask_width = MLX5_GET(parse_graph_node_cap, hcattr,
77265be2ca6SGregory Etelson 						  header_length_mask_width);
77365be2ca6SGregory Etelson 	/* Get the max supported samples from HCA CAP 2 */
77465be2ca6SGregory Etelson 	hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
77565be2ca6SGregory Etelson 			MLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE_2 |
77665be2ca6SGregory Etelson 			MLX5_HCA_CAP_OPMOD_GET_CUR);
77765be2ca6SGregory Etelson 	if (!hcattr)
77865be2ca6SGregory Etelson 		return rc;
77965be2ca6SGregory Etelson 	attr->max_num_prog_sample =
78065be2ca6SGregory Etelson 		MLX5_GET(cmd_hca_cap_2, hcattr,	max_num_prog_sample_field);
78165be2ca6SGregory Etelson 	return 0;
78265be2ca6SGregory Etelson }
78365be2ca6SGregory Etelson 
78465be2ca6SGregory Etelson static int
7850f250a4bSGregory Etelson mlx5_devx_query_pkt_integrity_match(void *hcattr)
7860f250a4bSGregory Etelson {
7870f250a4bSGregory Etelson 	return MLX5_GET(flow_table_nic_cap, hcattr,
7880f250a4bSGregory Etelson 			ft_field_support_2_nic_receive.inner_l3_ok) &&
7890f250a4bSGregory Etelson 	       MLX5_GET(flow_table_nic_cap, hcattr,
7900f250a4bSGregory Etelson 			ft_field_support_2_nic_receive.inner_l4_ok) &&
7910f250a4bSGregory Etelson 	       MLX5_GET(flow_table_nic_cap, hcattr,
7920f250a4bSGregory Etelson 			ft_field_support_2_nic_receive.outer_l3_ok) &&
7930f250a4bSGregory Etelson 	       MLX5_GET(flow_table_nic_cap, hcattr,
7940f250a4bSGregory Etelson 			ft_field_support_2_nic_receive.outer_l4_ok) &&
7950f250a4bSGregory Etelson 	       MLX5_GET(flow_table_nic_cap, hcattr,
7960f250a4bSGregory Etelson 			ft_field_support_2_nic_receive
7970f250a4bSGregory Etelson 				.inner_ipv4_checksum_ok) &&
7980f250a4bSGregory Etelson 	       MLX5_GET(flow_table_nic_cap, hcattr,
7990f250a4bSGregory Etelson 			ft_field_support_2_nic_receive.inner_l4_checksum_ok) &&
8000f250a4bSGregory Etelson 	       MLX5_GET(flow_table_nic_cap, hcattr,
8010f250a4bSGregory Etelson 			ft_field_support_2_nic_receive
8020f250a4bSGregory Etelson 				.outer_ipv4_checksum_ok) &&
8030f250a4bSGregory Etelson 	       MLX5_GET(flow_table_nic_cap, hcattr,
8040f250a4bSGregory Etelson 			ft_field_support_2_nic_receive.outer_l4_checksum_ok);
8050f250a4bSGregory Etelson }
8060f250a4bSGregory Etelson 
807ba1768c4SMatan Azrad /**
8087b4f1e6bSMatan Azrad  * Query HCA attributes.
8097b4f1e6bSMatan Azrad  * Using those attributes we can check on run time if the device
8107b4f1e6bSMatan Azrad  * is having the required capabilities.
8117b4f1e6bSMatan Azrad  *
8127b4f1e6bSMatan Azrad  * @param[in] ctx
813e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
8147b4f1e6bSMatan Azrad  * @param[out] attr
8157b4f1e6bSMatan Azrad  *   Attributes device values.
8167b4f1e6bSMatan Azrad  *
8177b4f1e6bSMatan Azrad  * @return
8187b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
8197b4f1e6bSMatan Azrad  */
8207b4f1e6bSMatan Azrad int
821e09d350eSOphir Munk mlx5_devx_cmd_query_hca_attr(void *ctx,
8227b4f1e6bSMatan Azrad 			     struct mlx5_hca_attr *attr)
8237b4f1e6bSMatan Azrad {
8247b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_hca_cap_in)] = {0};
8257b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_hca_cap_out)] = {0};
82610599cf8SMichael Baum 	bool hca_cap_2_sup;
827876d4702SDekel Peled 	uint64_t general_obj_types_supported = 0;
8289c410b28SViacheslav Ovsiienko 	void *hcattr;
8299c410b28SViacheslav Ovsiienko 	int rc, i;
8307b4f1e6bSMatan Azrad 
8319c410b28SViacheslav Ovsiienko 	hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
8327b4f1e6bSMatan Azrad 			MLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE |
8337b4f1e6bSMatan Azrad 			MLX5_HCA_CAP_OPMOD_GET_CUR);
8349c410b28SViacheslav Ovsiienko 	if (!hcattr)
8359c410b28SViacheslav Ovsiienko 		return rc;
83610599cf8SMichael Baum 	hca_cap_2_sup = MLX5_GET(cmd_hca_cap, hcattr, hca_cap_2);
837ba707cdbSRaja Zidane 	attr->max_wqe_sz_sq = MLX5_GET(cmd_hca_cap, hcattr, max_wqe_sz_sq);
8387b4f1e6bSMatan Azrad 	attr->flow_counter_bulk_alloc_bitmap =
8397b4f1e6bSMatan Azrad 			MLX5_GET(cmd_hca_cap, hcattr, flow_counter_bulk_alloc);
8407b4f1e6bSMatan Azrad 	attr->flow_counters_dump = MLX5_GET(cmd_hca_cap, hcattr,
8417b4f1e6bSMatan Azrad 					    flow_counters_dump);
842ee160711SXueming Li 	attr->log_max_rmp = MLX5_GET(cmd_hca_cap, hcattr, log_max_rmp);
843ee160711SXueming Li 	attr->mem_rq_rmp = MLX5_GET(cmd_hca_cap, hcattr, mem_rq_rmp);
8442d3c670cSMatan Azrad 	attr->log_max_rqt_size = MLX5_GET(cmd_hca_cap, hcattr,
8452d3c670cSMatan Azrad 					  log_max_rqt_size);
8467b4f1e6bSMatan Azrad 	attr->eswitch_manager = MLX5_GET(cmd_hca_cap, hcattr, eswitch_manager);
8477b4f1e6bSMatan Azrad 	attr->hairpin = MLX5_GET(cmd_hca_cap, hcattr, hairpin);
8487b4f1e6bSMatan Azrad 	attr->log_max_hairpin_queues = MLX5_GET(cmd_hca_cap, hcattr,
8497b4f1e6bSMatan Azrad 						log_max_hairpin_queues);
8507b4f1e6bSMatan Azrad 	attr->log_max_hairpin_wq_data_sz = MLX5_GET(cmd_hca_cap, hcattr,
8517b4f1e6bSMatan Azrad 						    log_max_hairpin_wq_data_sz);
8527b4f1e6bSMatan Azrad 	attr->log_max_hairpin_num_packets = MLX5_GET
8537b4f1e6bSMatan Azrad 		(cmd_hca_cap, hcattr, log_min_hairpin_wq_data_sz);
8547b4f1e6bSMatan Azrad 	attr->vhca_id = MLX5_GET(cmd_hca_cap, hcattr, vhca_id);
855ffd5b302SShiri Kuzin 	attr->relaxed_ordering_write = MLX5_GET(cmd_hca_cap, hcattr,
856ffd5b302SShiri Kuzin 						relaxed_ordering_write);
857ffd5b302SShiri Kuzin 	attr->relaxed_ordering_read = MLX5_GET(cmd_hca_cap, hcattr,
858ffd5b302SShiri Kuzin 					       relaxed_ordering_read);
859972a1bf8SViacheslav Ovsiienko 	attr->access_register_user = MLX5_GET(cmd_hca_cap, hcattr,
860972a1bf8SViacheslav Ovsiienko 					      access_register_user);
8617b4f1e6bSMatan Azrad 	attr->eth_net_offloads = MLX5_GET(cmd_hca_cap, hcattr,
8627b4f1e6bSMatan Azrad 					  eth_net_offloads);
8637b4f1e6bSMatan Azrad 	attr->eth_virt = MLX5_GET(cmd_hca_cap, hcattr, eth_virt);
8647b4f1e6bSMatan Azrad 	attr->flex_parser_protocols = MLX5_GET(cmd_hca_cap, hcattr,
8657b4f1e6bSMatan Azrad 					       flex_parser_protocols);
8661324ff18SShiri Kuzin 	attr->max_geneve_tlv_options = MLX5_GET(cmd_hca_cap, hcattr,
8671324ff18SShiri Kuzin 			max_geneve_tlv_options);
8681324ff18SShiri Kuzin 	attr->max_geneve_tlv_option_data_len = MLX5_GET(cmd_hca_cap, hcattr,
8691324ff18SShiri Kuzin 			max_geneve_tlv_option_data_len);
8707b4f1e6bSMatan Azrad 	attr->qos.sup = MLX5_GET(cmd_hca_cap, hcattr, qos);
8715b9e24aeSLi Zhang 	attr->qos.flow_meter_aso_sup = !!(MLX5_GET64(cmd_hca_cap, hcattr,
8725b9e24aeSLi Zhang 					 general_obj_types) &
8735b9e24aeSLi Zhang 			      MLX5_GENERAL_OBJ_TYPES_CAP_FLOW_METER_ASO);
874ba1768c4SMatan Azrad 	attr->vdpa.valid = !!(MLX5_GET64(cmd_hca_cap, hcattr,
875ba1768c4SMatan Azrad 					 general_obj_types) &
876ba1768c4SMatan Azrad 			      MLX5_GENERAL_OBJ_TYPES_CAP_VIRTQ_NET_Q);
877796ae7bbSMatan Azrad 	attr->vdpa.queue_counters_valid = !!(MLX5_GET64(cmd_hca_cap, hcattr,
878796ae7bbSMatan Azrad 							general_obj_types) &
879796ae7bbSMatan Azrad 				  MLX5_GENERAL_OBJ_TYPES_CAP_VIRTIO_Q_COUNTERS);
88038119ebeSBing Zhao 	attr->parse_graph_flex_node = !!(MLX5_GET64(cmd_hca_cap, hcattr,
88138119ebeSBing Zhao 					 general_obj_types) &
88238119ebeSBing Zhao 			      MLX5_GENERAL_OBJ_TYPES_CAP_PARSE_GRAPH_FLEX_NODE);
88379a7e409SViacheslav Ovsiienko 	attr->wqe_index_ignore = MLX5_GET(cmd_hca_cap, hcattr,
88479a7e409SViacheslav Ovsiienko 					  wqe_index_ignore_cap);
88579a7e409SViacheslav Ovsiienko 	attr->cross_channel = MLX5_GET(cmd_hca_cap, hcattr, cd);
88679a7e409SViacheslav Ovsiienko 	attr->non_wire_sq = MLX5_GET(cmd_hca_cap, hcattr, non_wire_sq);
88779a7e409SViacheslav Ovsiienko 	attr->log_max_static_sq_wq = MLX5_GET(cmd_hca_cap, hcattr,
88879a7e409SViacheslav Ovsiienko 					      log_max_static_sq_wq);
8891cbdad1bSXueming Li 	attr->num_lag_ports = MLX5_GET(cmd_hca_cap, hcattr, num_lag_ports);
89079a7e409SViacheslav Ovsiienko 	attr->dev_freq_khz = MLX5_GET(cmd_hca_cap, hcattr,
89179a7e409SViacheslav Ovsiienko 				      device_frequency_khz);
89291f7338eSSuanming Mou 	attr->scatter_fcs_w_decap_disable =
89391f7338eSSuanming Mou 		MLX5_GET(cmd_hca_cap, hcattr, scatter_fcs_w_decap_disable);
894569ffbc9SViacheslav Ovsiienko 	attr->roce = MLX5_GET(cmd_hca_cap, hcattr, roce);
895569ffbc9SViacheslav Ovsiienko 	attr->rq_ts_format = MLX5_GET(cmd_hca_cap, hcattr, rq_ts_format);
896569ffbc9SViacheslav Ovsiienko 	attr->sq_ts_format = MLX5_GET(cmd_hca_cap, hcattr, sq_ts_format);
89796f85ec4SDong Zhou 	attr->steering_format_version =
89896f85ec4SDong Zhou 		MLX5_GET(cmd_hca_cap, hcattr, steering_format_version);
8992044860eSAdy Agbarih 	attr->regexp_params = MLX5_GET(cmd_hca_cap, hcattr, regexp_params);
9002044860eSAdy Agbarih 	attr->regexp_version = MLX5_GET(cmd_hca_cap, hcattr, regexp_version);
901cfc672a9SOri Kam 	attr->regexp_num_of_engines = MLX5_GET(cmd_hca_cap, hcattr,
902cfc672a9SOri Kam 					       regexp_num_of_engines);
903876d4702SDekel Peled 	/* Read the general_obj_types bitmap and extract the relevant bits. */
904876d4702SDekel Peled 	general_obj_types_supported = MLX5_GET64(cmd_hca_cap, hcattr,
905876d4702SDekel Peled 						 general_obj_types);
906876d4702SDekel Peled 	attr->vdpa.valid = !!(general_obj_types_supported &
907876d4702SDekel Peled 			      MLX5_GENERAL_OBJ_TYPES_CAP_VIRTQ_NET_Q);
908876d4702SDekel Peled 	attr->vdpa.queue_counters_valid =
909876d4702SDekel Peled 			!!(general_obj_types_supported &
910876d4702SDekel Peled 			   MLX5_GENERAL_OBJ_TYPES_CAP_VIRTIO_Q_COUNTERS);
911876d4702SDekel Peled 	attr->parse_graph_flex_node =
912876d4702SDekel Peled 			!!(general_obj_types_supported &
913876d4702SDekel Peled 			   MLX5_GENERAL_OBJ_TYPES_CAP_PARSE_GRAPH_FLEX_NODE);
914876d4702SDekel Peled 	attr->flow_hit_aso = !!(general_obj_types_supported &
91501b8b5b6SDekel Peled 				MLX5_GENERAL_OBJ_TYPES_CAP_FLOW_HIT_ASO);
916876d4702SDekel Peled 	attr->geneve_tlv_opt = !!(general_obj_types_supported &
9171324ff18SShiri Kuzin 				  MLX5_GENERAL_OBJ_TYPES_CAP_GENEVE_TLV_OPT);
918178d8c50SDekel Peled 	attr->dek = !!(general_obj_types_supported &
919178d8c50SDekel Peled 		       MLX5_GENERAL_OBJ_TYPES_CAP_DEK);
92021ca2494SDekel Peled 	attr->import_kek = !!(general_obj_types_supported &
92121ca2494SDekel Peled 			      MLX5_GENERAL_OBJ_TYPES_CAP_IMPORT_KEK);
922abda4fd9SDekel Peled 	attr->credential = !!(general_obj_types_supported &
923abda4fd9SDekel Peled 			      MLX5_GENERAL_OBJ_TYPES_CAP_CREDENTIAL);
92438e4780bSDekel Peled 	attr->crypto_login = !!(general_obj_types_supported &
92538e4780bSDekel Peled 				MLX5_GENERAL_OBJ_TYPES_CAP_CRYPTO_LOGIN);
926876d4702SDekel Peled 	/* Add reading of other GENERAL_OBJ_TYPES_CAP bits above this line. */
92704223e45STal Shnaiderman 	attr->log_max_cq = MLX5_GET(cmd_hca_cap, hcattr, log_max_cq);
92804223e45STal Shnaiderman 	attr->log_max_qp = MLX5_GET(cmd_hca_cap, hcattr, log_max_qp);
92904223e45STal Shnaiderman 	attr->log_max_cq_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_cq_sz);
93004223e45STal Shnaiderman 	attr->log_max_qp_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_qp_sz);
93104223e45STal Shnaiderman 	attr->log_max_mrw_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_mrw_sz);
93204223e45STal Shnaiderman 	attr->log_max_pd = MLX5_GET(cmd_hca_cap, hcattr, log_max_pd);
93304223e45STal Shnaiderman 	attr->log_max_srq = MLX5_GET(cmd_hca_cap, hcattr, log_max_srq);
93404223e45STal Shnaiderman 	attr->log_max_srq_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_srq_sz);
935efa6a7e2SJiawei Wang 	attr->reg_c_preserve =
936efa6a7e2SJiawei Wang 		MLX5_GET(cmd_hca_cap, hcattr, reg_c_preserve);
937cbc4c13aSRaja Zidane 	attr->mmo_regex_qp_en = MLX5_GET(cmd_hca_cap, hcattr, regexp_mmo_qp);
938cbc4c13aSRaja Zidane 	attr->mmo_regex_sq_en = MLX5_GET(cmd_hca_cap, hcattr, regexp_mmo_sq);
939cbc4c13aSRaja Zidane 	attr->mmo_dma_sq_en = MLX5_GET(cmd_hca_cap, hcattr, dma_mmo_sq);
940cbc4c13aSRaja Zidane 	attr->mmo_compress_sq_en = MLX5_GET(cmd_hca_cap, hcattr,
941cbc4c13aSRaja Zidane 			compress_mmo_sq);
942cbc4c13aSRaja Zidane 	attr->mmo_decompress_sq_en = MLX5_GET(cmd_hca_cap, hcattr,
943cbc4c13aSRaja Zidane 			decompress_mmo_sq);
944cbc4c13aSRaja Zidane 	attr->mmo_dma_qp_en = MLX5_GET(cmd_hca_cap, hcattr, dma_mmo_qp);
945cbc4c13aSRaja Zidane 	attr->mmo_compress_qp_en = MLX5_GET(cmd_hca_cap, hcattr,
946cbc4c13aSRaja Zidane 			compress_mmo_qp);
947cbc4c13aSRaja Zidane 	attr->mmo_decompress_qp_en = MLX5_GET(cmd_hca_cap, hcattr,
948cbc4c13aSRaja Zidane 			decompress_mmo_qp);
949ae5c165bSMatan Azrad 	attr->compress_min_block_size = MLX5_GET(cmd_hca_cap, hcattr,
950ae5c165bSMatan Azrad 						 compress_min_block_size);
951ae5c165bSMatan Azrad 	attr->log_max_mmo_dma = MLX5_GET(cmd_hca_cap, hcattr, log_dma_mmo_size);
952ae5c165bSMatan Azrad 	attr->log_max_mmo_compress = MLX5_GET(cmd_hca_cap, hcattr,
953ae5c165bSMatan Azrad 					      log_compress_mmo_size);
954ae5c165bSMatan Azrad 	attr->log_max_mmo_decompress = MLX5_GET(cmd_hca_cap, hcattr,
955ae5c165bSMatan Azrad 						log_decompress_mmo_size);
9563d3f4e6dSAlexander Kozyrev 	attr->cqe_compression = MLX5_GET(cmd_hca_cap, hcattr, cqe_compression);
9573d3f4e6dSAlexander Kozyrev 	attr->mini_cqe_resp_flow_tag = MLX5_GET(cmd_hca_cap, hcattr,
9583d3f4e6dSAlexander Kozyrev 						mini_cqe_resp_flow_tag);
9593d3f4e6dSAlexander Kozyrev 	attr->mini_cqe_resp_l3_l4_tag = MLX5_GET(cmd_hca_cap, hcattr,
9603d3f4e6dSAlexander Kozyrev 						 mini_cqe_resp_l3_l4_tag);
961f2054291SSuanming Mou 	attr->umr_indirect_mkey_disabled =
962f2054291SSuanming Mou 		MLX5_GET(cmd_hca_cap, hcattr, umr_indirect_mkey_disabled);
963f2054291SSuanming Mou 	attr->umr_modify_entity_size_disabled =
964f2054291SSuanming Mou 		MLX5_GET(cmd_hca_cap, hcattr, umr_modify_entity_size_disabled);
9657dac7abeSViacheslav Ovsiienko 	attr->wait_on_time = MLX5_GET(cmd_hca_cap, hcattr, wait_on_time);
966f7d1f11cSDekel Peled 	attr->crypto = MLX5_GET(cmd_hca_cap, hcattr, crypto);
967f7d1f11cSDekel Peled 	if (attr->crypto)
968f7d1f11cSDekel Peled 		attr->aes_xts = MLX5_GET(cmd_hca_cap, hcattr, aes_xts);
9690c6285b7SBing Zhao 	attr->ct_offload = !!(MLX5_GET64(cmd_hca_cap, hcattr,
9700c6285b7SBing Zhao 					 general_obj_types) &
9710c6285b7SBing Zhao 			      MLX5_GENERAL_OBJ_TYPES_CAP_CONN_TRACK_OFFLOAD);
972febcac7bSBing Zhao 	attr->rq_delay_drop = MLX5_GET(cmd_hca_cap, hcattr, rq_delay_drop);
97310599cf8SMichael Baum 	if (hca_cap_2_sup) {
97410599cf8SMichael Baum 		hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
97510599cf8SMichael Baum 				MLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE_2 |
97610599cf8SMichael Baum 				MLX5_HCA_CAP_OPMOD_GET_CUR);
97710599cf8SMichael Baum 		if (!hcattr) {
97810599cf8SMichael Baum 			DRV_LOG(DEBUG,
97910599cf8SMichael Baum 				"Failed to query DevX HCA capabilities 2.");
98010599cf8SMichael Baum 			return rc;
98110599cf8SMichael Baum 		}
98210599cf8SMichael Baum 		attr->log_min_stride_wqe_sz = MLX5_GET(cmd_hca_cap_2, hcattr,
98310599cf8SMichael Baum 						       log_min_stride_wqe_sz);
98410599cf8SMichael Baum 	}
98510599cf8SMichael Baum 	if (attr->log_min_stride_wqe_sz == 0)
98610599cf8SMichael Baum 		attr->log_min_stride_wqe_sz = MLX5_MPRQ_LOG_MIN_STRIDE_WQE_SIZE;
9877b4f1e6bSMatan Azrad 	if (attr->qos.sup) {
9889c410b28SViacheslav Ovsiienko 		hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
9897b4f1e6bSMatan Azrad 				MLX5_GET_HCA_CAP_OP_MOD_QOS_CAP |
9907b4f1e6bSMatan Azrad 				MLX5_HCA_CAP_OPMOD_GET_CUR);
9919c410b28SViacheslav Ovsiienko 		if (!hcattr) {
9929c410b28SViacheslav Ovsiienko 			DRV_LOG(DEBUG, "Failed to query devx QOS capabilities");
9939c410b28SViacheslav Ovsiienko 			return rc;
9947b4f1e6bSMatan Azrad 		}
995b6505738SDekel Peled 		attr->qos.flow_meter_old =
996b6505738SDekel Peled 				MLX5_GET(qos_cap, hcattr, flow_meter_old);
9977b4f1e6bSMatan Azrad 		attr->qos.log_max_flow_meter =
9987b4f1e6bSMatan Azrad 				MLX5_GET(qos_cap, hcattr, log_max_flow_meter);
9997b4f1e6bSMatan Azrad 		attr->qos.flow_meter_reg_c_ids =
10007b4f1e6bSMatan Azrad 				MLX5_GET(qos_cap, hcattr, flow_meter_reg_id);
1001b6505738SDekel Peled 		attr->qos.flow_meter =
1002b6505738SDekel Peled 				MLX5_GET(qos_cap, hcattr, flow_meter);
100379a7e409SViacheslav Ovsiienko 		attr->qos.packet_pacing =
100479a7e409SViacheslav Ovsiienko 				MLX5_GET(qos_cap, hcattr, packet_pacing);
100579a7e409SViacheslav Ovsiienko 		attr->qos.wqe_rate_pp =
100679a7e409SViacheslav Ovsiienko 				MLX5_GET(qos_cap, hcattr, wqe_rate_pp);
10075b9e24aeSLi Zhang 		if (attr->qos.flow_meter_aso_sup) {
10085b9e24aeSLi Zhang 			attr->qos.log_meter_aso_granularity =
10095b9e24aeSLi Zhang 				MLX5_GET(qos_cap, hcattr,
10105b9e24aeSLi Zhang 					log_meter_aso_granularity);
10115b9e24aeSLi Zhang 			attr->qos.log_meter_aso_max_alloc =
10125b9e24aeSLi Zhang 				MLX5_GET(qos_cap, hcattr,
10135b9e24aeSLi Zhang 					log_meter_aso_max_alloc);
10145b9e24aeSLi Zhang 			attr->qos.log_max_num_meter_aso =
10155b9e24aeSLi Zhang 				MLX5_GET(qos_cap, hcattr,
10165b9e24aeSLi Zhang 					log_max_num_meter_aso);
10175b9e24aeSLi Zhang 		}
10187b4f1e6bSMatan Azrad 	}
101965be2ca6SGregory Etelson 	/*
102065be2ca6SGregory Etelson 	 * Flex item support needs max_num_prog_sample_field
102165be2ca6SGregory Etelson 	 * from the Capabilities 2 table for PARSE_GRAPH_NODE
102265be2ca6SGregory Etelson 	 */
102365be2ca6SGregory Etelson 	if (attr->parse_graph_flex_node) {
102465be2ca6SGregory Etelson 		rc = mlx5_devx_cmd_query_hca_parse_graph_node_cap
102565be2ca6SGregory Etelson 			(ctx, &attr->flex);
102665be2ca6SGregory Etelson 		if (rc)
102765be2ca6SGregory Etelson 			return -1;
102865be2ca6SGregory Etelson 	}
1029ba1768c4SMatan Azrad 	if (attr->vdpa.valid)
1030ba1768c4SMatan Azrad 		mlx5_devx_cmd_query_hca_vdpa_attr(ctx, &attr->vdpa);
10317b4f1e6bSMatan Azrad 	if (!attr->eth_net_offloads)
10327b4f1e6bSMatan Azrad 		return 0;
10338cc34c08SJiawei Wang 	/* Query Flow Sampler Capability From FLow Table Properties Layout. */
10349c410b28SViacheslav Ovsiienko 	hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
10358cc34c08SJiawei Wang 			MLX5_GET_HCA_CAP_OP_MOD_NIC_FLOW_TABLE |
10368cc34c08SJiawei Wang 			MLX5_HCA_CAP_OPMOD_GET_CUR);
10379c410b28SViacheslav Ovsiienko 	if (!hcattr) {
10388cc34c08SJiawei Wang 		attr->log_max_ft_sampler_num = 0;
10399c410b28SViacheslav Ovsiienko 		return rc;
10408cc34c08SJiawei Wang 	}
10410f250a4bSGregory Etelson 	attr->log_max_ft_sampler_num = MLX5_GET
10420f250a4bSGregory Etelson 		(flow_table_nic_cap, hcattr,
10430f250a4bSGregory Etelson 		 flow_table_properties_nic_receive.log_max_ft_sampler_num);
1044630a587bSRongwei Liu 	attr->flow.tunnel_header_0_1 = MLX5_GET
1045630a587bSRongwei Liu 		(flow_table_nic_cap, hcattr,
1046630a587bSRongwei Liu 		 ft_field_support_2_nic_receive.tunnel_header_0_1);
1047*5c4d4917SSean Zhang 	attr->flow.tunnel_header_2_3 = MLX5_GET
1048*5c4d4917SSean Zhang 		(flow_table_nic_cap, hcattr,
1049*5c4d4917SSean Zhang 		 ft_field_support_2_nic_receive.tunnel_header_2_3);
10500f250a4bSGregory Etelson 	attr->pkt_integrity_match = mlx5_devx_query_pkt_integrity_match(hcattr);
1051c410e1d5SGregory Etelson 	attr->inner_ipv4_ihl = MLX5_GET
1052c410e1d5SGregory Etelson 		(flow_table_nic_cap, hcattr,
1053c410e1d5SGregory Etelson 		 ft_field_support_2_nic_receive.inner_ipv4_ihl);
1054c410e1d5SGregory Etelson 	attr->outer_ipv4_ihl = MLX5_GET
1055c410e1d5SGregory Etelson 		(flow_table_nic_cap, hcattr,
1056c410e1d5SGregory Etelson 		 ft_field_support_2_nic_receive.outer_ipv4_ihl);
10577b4f1e6bSMatan Azrad 	/* Query HCA offloads for Ethernet protocol. */
10589c410b28SViacheslav Ovsiienko 	hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
10597b4f1e6bSMatan Azrad 			MLX5_GET_HCA_CAP_OP_MOD_ETHERNET_OFFLOAD_CAPS |
10607b4f1e6bSMatan Azrad 			MLX5_HCA_CAP_OPMOD_GET_CUR);
10619c410b28SViacheslav Ovsiienko 	if (!hcattr) {
10627b4f1e6bSMatan Azrad 		attr->eth_net_offloads = 0;
10639c410b28SViacheslav Ovsiienko 		return rc;
10647b4f1e6bSMatan Azrad 	}
10657b4f1e6bSMatan Azrad 	attr->wqe_vlan_insert = MLX5_GET(per_protocol_networking_offload_caps,
10667b4f1e6bSMatan Azrad 					 hcattr, wqe_vlan_insert);
106711e61a94STal Shnaiderman 	attr->csum_cap = MLX5_GET(per_protocol_networking_offload_caps,
106811e61a94STal Shnaiderman 					 hcattr, csum_cap);
10693440836dSTal Shnaiderman 	attr->vlan_cap = MLX5_GET(per_protocol_networking_offload_caps,
10703440836dSTal Shnaiderman 					 hcattr, vlan_cap);
10717b4f1e6bSMatan Azrad 	attr->lro_cap = MLX5_GET(per_protocol_networking_offload_caps, hcattr,
10727b4f1e6bSMatan Azrad 				 lro_cap);
1073d338df99STal Shnaiderman 	attr->max_lso_cap = MLX5_GET(per_protocol_networking_offload_caps,
1074d338df99STal Shnaiderman 				 hcattr, max_lso_cap);
107558a95badSTal Shnaiderman 	attr->scatter_fcs = MLX5_GET(per_protocol_networking_offload_caps,
107658a95badSTal Shnaiderman 				 hcattr, scatter_fcs);
10777b4f1e6bSMatan Azrad 	attr->tunnel_lro_gre = MLX5_GET(per_protocol_networking_offload_caps,
10787b4f1e6bSMatan Azrad 					hcattr, tunnel_lro_gre);
10797b4f1e6bSMatan Azrad 	attr->tunnel_lro_vxlan = MLX5_GET(per_protocol_networking_offload_caps,
10807b4f1e6bSMatan Azrad 					  hcattr, tunnel_lro_vxlan);
1081643e4db0STal Shnaiderman 	attr->swp = MLX5_GET(per_protocol_networking_offload_caps,
1082643e4db0STal Shnaiderman 					  hcattr, swp);
1083cf9b3c1bSTal Shnaiderman 	attr->tunnel_stateless_gre =
1084cf9b3c1bSTal Shnaiderman 				MLX5_GET(per_protocol_networking_offload_caps,
1085cf9b3c1bSTal Shnaiderman 					  hcattr, tunnel_stateless_gre);
1086cf9b3c1bSTal Shnaiderman 	attr->tunnel_stateless_vxlan =
1087cf9b3c1bSTal Shnaiderman 				MLX5_GET(per_protocol_networking_offload_caps,
1088cf9b3c1bSTal Shnaiderman 					  hcattr, tunnel_stateless_vxlan);
1089643e4db0STal Shnaiderman 	attr->swp_csum = MLX5_GET(per_protocol_networking_offload_caps,
1090643e4db0STal Shnaiderman 					  hcattr, swp_csum);
1091643e4db0STal Shnaiderman 	attr->swp_lso = MLX5_GET(per_protocol_networking_offload_caps,
1092643e4db0STal Shnaiderman 					  hcattr, swp_lso);
10937b4f1e6bSMatan Azrad 	attr->lro_max_msg_sz_mode = MLX5_GET
10947b4f1e6bSMatan Azrad 					(per_protocol_networking_offload_caps,
10957b4f1e6bSMatan Azrad 					 hcattr, lro_max_msg_sz_mode);
109643e73483SThomas Monjalon 	for (i = 0 ; i < MLX5_LRO_NUM_SUPP_PERIODS ; i++) {
10977b4f1e6bSMatan Azrad 		attr->lro_timer_supported_periods[i] =
10987b4f1e6bSMatan Azrad 			MLX5_GET(per_protocol_networking_offload_caps, hcattr,
10997b4f1e6bSMatan Azrad 				 lro_timer_supported_periods[i]);
11007b4f1e6bSMatan Azrad 	}
1101613d64e4SDekel Peled 	attr->lro_min_mss_size = MLX5_GET(per_protocol_networking_offload_caps,
1102613d64e4SDekel Peled 					  hcattr, lro_min_mss_size);
11037b4f1e6bSMatan Azrad 	attr->tunnel_stateless_geneve_rx =
11047b4f1e6bSMatan Azrad 			    MLX5_GET(per_protocol_networking_offload_caps,
11057b4f1e6bSMatan Azrad 				     hcattr, tunnel_stateless_geneve_rx);
11067b4f1e6bSMatan Azrad 	attr->geneve_max_opt_len =
11077b4f1e6bSMatan Azrad 		    MLX5_GET(per_protocol_networking_offload_caps,
11087b4f1e6bSMatan Azrad 			     hcattr, max_geneve_opt_len);
11097b4f1e6bSMatan Azrad 	attr->wqe_inline_mode = MLX5_GET(per_protocol_networking_offload_caps,
11107b4f1e6bSMatan Azrad 					 hcattr, wqe_inline_mode);
11117b4f1e6bSMatan Azrad 	attr->tunnel_stateless_gtp = MLX5_GET
11127b4f1e6bSMatan Azrad 					(per_protocol_networking_offload_caps,
11137b4f1e6bSMatan Azrad 					 hcattr, tunnel_stateless_gtp);
111404223e45STal Shnaiderman 	attr->rss_ind_tbl_cap = MLX5_GET
111504223e45STal Shnaiderman 					(per_protocol_networking_offload_caps,
111604223e45STal Shnaiderman 					 hcattr, rss_ind_tbl_cap);
1117569ffbc9SViacheslav Ovsiienko 	/* Query HCA attribute for ROCE. */
1118569ffbc9SViacheslav Ovsiienko 	if (attr->roce) {
11199c410b28SViacheslav Ovsiienko 		hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
1120569ffbc9SViacheslav Ovsiienko 				MLX5_GET_HCA_CAP_OP_MOD_ROCE |
1121569ffbc9SViacheslav Ovsiienko 				MLX5_HCA_CAP_OPMOD_GET_CUR);
11229c410b28SViacheslav Ovsiienko 		if (!hcattr) {
1123569ffbc9SViacheslav Ovsiienko 			DRV_LOG(DEBUG,
11249c410b28SViacheslav Ovsiienko 				"Failed to query devx HCA ROCE capabilities");
11259c410b28SViacheslav Ovsiienko 			return rc;
1126569ffbc9SViacheslav Ovsiienko 		}
1127569ffbc9SViacheslav Ovsiienko 		attr->qp_ts_format = MLX5_GET(roce_caps, hcattr, qp_ts_format);
1128569ffbc9SViacheslav Ovsiienko 	}
1129569ffbc9SViacheslav Ovsiienko 	if (attr->eth_virt &&
1130569ffbc9SViacheslav Ovsiienko 	    attr->wqe_inline_mode == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT) {
11317b4f1e6bSMatan Azrad 		rc = mlx5_devx_cmd_query_nic_vport_context(ctx, 0, attr);
11327b4f1e6bSMatan Azrad 		if (rc) {
11337b4f1e6bSMatan Azrad 			attr->eth_virt = 0;
11347b4f1e6bSMatan Azrad 			goto error;
11357b4f1e6bSMatan Azrad 		}
11367b4f1e6bSMatan Azrad 	}
113738eb5c9fSShun Hao 	if (attr->eswitch_manager) {
113838eb5c9fSShun Hao 		hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
113938eb5c9fSShun Hao 				MLX5_SET_HCA_CAP_OP_MOD_ESW |
114038eb5c9fSShun Hao 				MLX5_HCA_CAP_OPMOD_GET_CUR);
114138eb5c9fSShun Hao 		if (!hcattr)
114238eb5c9fSShun Hao 			return rc;
114338eb5c9fSShun Hao 		attr->esw_mgr_vport_id_valid =
114438eb5c9fSShun Hao 			MLX5_GET(esw_cap, hcattr,
114538eb5c9fSShun Hao 				 esw_manager_vport_number_valid);
114638eb5c9fSShun Hao 		attr->esw_mgr_vport_id =
114738eb5c9fSShun Hao 			MLX5_GET(esw_cap, hcattr, esw_manager_vport_number);
114838eb5c9fSShun Hao 	}
11497b4f1e6bSMatan Azrad 	return 0;
11507b4f1e6bSMatan Azrad error:
11517b4f1e6bSMatan Azrad 	rc = (rc > 0) ? -rc : rc;
11527b4f1e6bSMatan Azrad 	return rc;
11537b4f1e6bSMatan Azrad }
11547b4f1e6bSMatan Azrad 
11557b4f1e6bSMatan Azrad /**
11567b4f1e6bSMatan Azrad  * Query TIS transport domain from QP verbs object using DevX API.
11577b4f1e6bSMatan Azrad  *
11587b4f1e6bSMatan Azrad  * @param[in] qp
11597b4f1e6bSMatan Azrad  *   Pointer to verbs QP returned by ibv_create_qp .
11607b4f1e6bSMatan Azrad  * @param[in] tis_num
11617b4f1e6bSMatan Azrad  *   TIS number of TIS to query.
11627b4f1e6bSMatan Azrad  * @param[out] tis_td
11637b4f1e6bSMatan Azrad  *   Pointer to TIS transport domain variable, to be set by the routine.
11647b4f1e6bSMatan Azrad  *
11657b4f1e6bSMatan Azrad  * @return
11667b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
11677b4f1e6bSMatan Azrad  */
11687b4f1e6bSMatan Azrad int
1169e09d350eSOphir Munk mlx5_devx_cmd_qp_query_tis_td(void *qp, uint32_t tis_num,
11707b4f1e6bSMatan Azrad 			      uint32_t *tis_td)
11717b4f1e6bSMatan Azrad {
1172170572d8SOphir Munk #ifdef HAVE_IBV_FLOW_DV_SUPPORT
11737b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_tis_in)] = {0};
11747b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_tis_out)] = {0};
11757b4f1e6bSMatan Azrad 	int rc;
11767b4f1e6bSMatan Azrad 	void *tis_ctx;
11777b4f1e6bSMatan Azrad 
11787b4f1e6bSMatan Azrad 	MLX5_SET(query_tis_in, in, opcode, MLX5_CMD_OP_QUERY_TIS);
11797b4f1e6bSMatan Azrad 	MLX5_SET(query_tis_in, in, tisn, tis_num);
11807b4f1e6bSMatan Azrad 	rc = mlx5_glue->devx_qp_query(qp, in, sizeof(in), out, sizeof(out));
11817b4f1e6bSMatan Azrad 	if (rc) {
11827b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to query QP using DevX");
11837b4f1e6bSMatan Azrad 		return -rc;
11847b4f1e6bSMatan Azrad 	};
11857b4f1e6bSMatan Azrad 	tis_ctx = MLX5_ADDR_OF(query_tis_out, out, tis_context);
11867b4f1e6bSMatan Azrad 	*tis_td = MLX5_GET(tisc, tis_ctx, transport_domain);
11877b4f1e6bSMatan Azrad 	return 0;
1188170572d8SOphir Munk #else
1189170572d8SOphir Munk 	(void)qp;
1190170572d8SOphir Munk 	(void)tis_num;
1191170572d8SOphir Munk 	(void)tis_td;
1192170572d8SOphir Munk 	return -ENOTSUP;
1193170572d8SOphir Munk #endif
11947b4f1e6bSMatan Azrad }
11957b4f1e6bSMatan Azrad 
11967b4f1e6bSMatan Azrad /**
11977b4f1e6bSMatan Azrad  * Fill WQ data for DevX API command.
11987b4f1e6bSMatan Azrad  * Utility function for use when creating DevX objects containing a WQ.
11997b4f1e6bSMatan Azrad  *
12007b4f1e6bSMatan Azrad  * @param[in] wq_ctx
12017b4f1e6bSMatan Azrad  *   Pointer to WQ context to fill with data.
12027b4f1e6bSMatan Azrad  * @param [in] wq_attr
12037b4f1e6bSMatan Azrad  *   Pointer to WQ attributes structure to fill in WQ context.
12047b4f1e6bSMatan Azrad  */
12057b4f1e6bSMatan Azrad static void
12067b4f1e6bSMatan Azrad devx_cmd_fill_wq_data(void *wq_ctx, struct mlx5_devx_wq_attr *wq_attr)
12077b4f1e6bSMatan Azrad {
12087b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, wq_type, wq_attr->wq_type);
12097b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, wq_signature, wq_attr->wq_signature);
12107b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, end_padding_mode, wq_attr->end_padding_mode);
12117b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, cd_slave, wq_attr->cd_slave);
12127b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, hds_skip_first_sge, wq_attr->hds_skip_first_sge);
12137b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log2_hds_buf_size, wq_attr->log2_hds_buf_size);
12147b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, page_offset, wq_attr->page_offset);
12157b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, lwm, wq_attr->lwm);
12167b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, pd, wq_attr->pd);
12177b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, uar_page, wq_attr->uar_page);
12187b4f1e6bSMatan Azrad 	MLX5_SET64(wq, wq_ctx, dbr_addr, wq_attr->dbr_addr);
12197b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, hw_counter, wq_attr->hw_counter);
12207b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, sw_counter, wq_attr->sw_counter);
12217b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log_wq_stride, wq_attr->log_wq_stride);
1222f002358cSMichael Baum 	if (wq_attr->log_wq_pg_sz > MLX5_ADAPTER_PAGE_SHIFT)
1223f002358cSMichael Baum 		MLX5_SET(wq, wq_ctx, log_wq_pg_sz,
1224f002358cSMichael Baum 			 wq_attr->log_wq_pg_sz - MLX5_ADAPTER_PAGE_SHIFT);
12257b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log_wq_sz, wq_attr->log_wq_sz);
12267b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, dbr_umem_valid, wq_attr->dbr_umem_valid);
12277b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, wq_umem_valid, wq_attr->wq_umem_valid);
12287b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log_hairpin_num_packets,
12297b4f1e6bSMatan Azrad 		 wq_attr->log_hairpin_num_packets);
12307b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log_hairpin_data_sz, wq_attr->log_hairpin_data_sz);
12317b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, single_wqe_log_num_of_strides,
12327b4f1e6bSMatan Azrad 		 wq_attr->single_wqe_log_num_of_strides);
12337b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, two_byte_shift_en, wq_attr->two_byte_shift_en);
12347b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, single_stride_log_num_of_bytes,
12357b4f1e6bSMatan Azrad 		 wq_attr->single_stride_log_num_of_bytes);
12367b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, dbr_umem_id, wq_attr->dbr_umem_id);
12377b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, wq_umem_id, wq_attr->wq_umem_id);
12387b4f1e6bSMatan Azrad 	MLX5_SET64(wq, wq_ctx, wq_umem_offset, wq_attr->wq_umem_offset);
12397b4f1e6bSMatan Azrad }
12407b4f1e6bSMatan Azrad 
12417b4f1e6bSMatan Azrad /**
12427b4f1e6bSMatan Azrad  * Create RQ using DevX API.
12437b4f1e6bSMatan Azrad  *
12447b4f1e6bSMatan Azrad  * @param[in] ctx
1245e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
12467b4f1e6bSMatan Azrad  * @param [in] rq_attr
12477b4f1e6bSMatan Azrad  *   Pointer to create RQ attributes structure.
12487b4f1e6bSMatan Azrad  * @param [in] socket
12497b4f1e6bSMatan Azrad  *   CPU socket ID for allocations.
12507b4f1e6bSMatan Azrad  *
12517b4f1e6bSMatan Azrad  * @return
12527b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
12537b4f1e6bSMatan Azrad  */
12547b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1255e09d350eSOphir Munk mlx5_devx_cmd_create_rq(void *ctx,
12567b4f1e6bSMatan Azrad 			struct mlx5_devx_create_rq_attr *rq_attr,
12577b4f1e6bSMatan Azrad 			int socket)
12587b4f1e6bSMatan Azrad {
12597b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_rq_in)] = {0};
12607b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_rq_out)] = {0};
12617b4f1e6bSMatan Azrad 	void *rq_ctx, *wq_ctx;
12627b4f1e6bSMatan Azrad 	struct mlx5_devx_wq_attr *wq_attr;
12637b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *rq = NULL;
12647b4f1e6bSMatan Azrad 
126566914d19SSuanming Mou 	rq = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*rq), 0, socket);
12667b4f1e6bSMatan Azrad 	if (!rq) {
12677b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate RQ data");
12687b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
12697b4f1e6bSMatan Azrad 		return NULL;
12707b4f1e6bSMatan Azrad 	}
12717b4f1e6bSMatan Azrad 	MLX5_SET(create_rq_in, in, opcode, MLX5_CMD_OP_CREATE_RQ);
12727b4f1e6bSMatan Azrad 	rq_ctx = MLX5_ADDR_OF(create_rq_in, in, ctx);
12737b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, rlky, rq_attr->rlky);
12747b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, delay_drop_en, rq_attr->delay_drop_en);
12757b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, scatter_fcs, rq_attr->scatter_fcs);
12767b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, vsd, rq_attr->vsd);
12777b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, mem_rq_type, rq_attr->mem_rq_type);
12787b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, state, rq_attr->state);
12797b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, flush_in_error_en, rq_attr->flush_in_error_en);
12807b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, hairpin, rq_attr->hairpin);
12817b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, user_index, rq_attr->user_index);
12827b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, cqn, rq_attr->cqn);
12837b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, counter_set_id, rq_attr->counter_set_id);
12847b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, rmpn, rq_attr->rmpn);
1285569ffbc9SViacheslav Ovsiienko 	MLX5_SET(sqc, rq_ctx, ts_format, rq_attr->ts_format);
12867b4f1e6bSMatan Azrad 	wq_ctx = MLX5_ADDR_OF(rqc, rq_ctx, wq);
12877b4f1e6bSMatan Azrad 	wq_attr = &rq_attr->wq_attr;
12887b4f1e6bSMatan Azrad 	devx_cmd_fill_wq_data(wq_ctx, wq_attr);
12897b4f1e6bSMatan Azrad 	rq->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
12907b4f1e6bSMatan Azrad 						  out, sizeof(out));
12917b4f1e6bSMatan Azrad 	if (!rq->obj) {
12927b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to create RQ using DevX");
12937b4f1e6bSMatan Azrad 		rte_errno = errno;
129466914d19SSuanming Mou 		mlx5_free(rq);
12957b4f1e6bSMatan Azrad 		return NULL;
12967b4f1e6bSMatan Azrad 	}
12977b4f1e6bSMatan Azrad 	rq->id = MLX5_GET(create_rq_out, out, rqn);
12987b4f1e6bSMatan Azrad 	return rq;
12997b4f1e6bSMatan Azrad }
13007b4f1e6bSMatan Azrad 
13017b4f1e6bSMatan Azrad /**
13027b4f1e6bSMatan Azrad  * Modify RQ using DevX API.
13037b4f1e6bSMatan Azrad  *
13047b4f1e6bSMatan Azrad  * @param[in] rq
13057b4f1e6bSMatan Azrad  *   Pointer to RQ object structure.
13067b4f1e6bSMatan Azrad  * @param [in] rq_attr
13077b4f1e6bSMatan Azrad  *   Pointer to modify RQ attributes structure.
13087b4f1e6bSMatan Azrad  *
13097b4f1e6bSMatan Azrad  * @return
13107b4f1e6bSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
13117b4f1e6bSMatan Azrad  */
13127b4f1e6bSMatan Azrad int
13137b4f1e6bSMatan Azrad mlx5_devx_cmd_modify_rq(struct mlx5_devx_obj *rq,
13147b4f1e6bSMatan Azrad 			struct mlx5_devx_modify_rq_attr *rq_attr)
13157b4f1e6bSMatan Azrad {
13167b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(modify_rq_in)] = {0};
13177b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(modify_rq_out)] = {0};
13187b4f1e6bSMatan Azrad 	void *rq_ctx, *wq_ctx;
13197b4f1e6bSMatan Azrad 	int ret;
13207b4f1e6bSMatan Azrad 
13217b4f1e6bSMatan Azrad 	MLX5_SET(modify_rq_in, in, opcode, MLX5_CMD_OP_MODIFY_RQ);
13227b4f1e6bSMatan Azrad 	MLX5_SET(modify_rq_in, in, rq_state, rq_attr->rq_state);
13237b4f1e6bSMatan Azrad 	MLX5_SET(modify_rq_in, in, rqn, rq->id);
13247b4f1e6bSMatan Azrad 	MLX5_SET64(modify_rq_in, in, modify_bitmask, rq_attr->modify_bitmask);
13257b4f1e6bSMatan Azrad 	rq_ctx = MLX5_ADDR_OF(modify_rq_in, in, ctx);
13267b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, state, rq_attr->state);
13277b4f1e6bSMatan Azrad 	if (rq_attr->modify_bitmask &
13287b4f1e6bSMatan Azrad 			MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS)
13297b4f1e6bSMatan Azrad 		MLX5_SET(rqc, rq_ctx, scatter_fcs, rq_attr->scatter_fcs);
13307b4f1e6bSMatan Azrad 	if (rq_attr->modify_bitmask & MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD)
13317b4f1e6bSMatan Azrad 		MLX5_SET(rqc, rq_ctx, vsd, rq_attr->vsd);
13327b4f1e6bSMatan Azrad 	if (rq_attr->modify_bitmask &
13337b4f1e6bSMatan Azrad 			MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID)
13347b4f1e6bSMatan Azrad 		MLX5_SET(rqc, rq_ctx, counter_set_id, rq_attr->counter_set_id);
13357b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, hairpin_peer_sq, rq_attr->hairpin_peer_sq);
13367b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, hairpin_peer_vhca, rq_attr->hairpin_peer_vhca);
13377b4f1e6bSMatan Azrad 	if (rq_attr->modify_bitmask & MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_WQ_LWM) {
13387b4f1e6bSMatan Azrad 		wq_ctx = MLX5_ADDR_OF(rqc, rq_ctx, wq);
13397b4f1e6bSMatan Azrad 		MLX5_SET(wq, wq_ctx, lwm, rq_attr->lwm);
13407b4f1e6bSMatan Azrad 	}
13417b4f1e6bSMatan Azrad 	ret = mlx5_glue->devx_obj_modify(rq->obj, in, sizeof(in),
13427b4f1e6bSMatan Azrad 					 out, sizeof(out));
13437b4f1e6bSMatan Azrad 	if (ret) {
13447b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to modify RQ using DevX");
13457b4f1e6bSMatan Azrad 		rte_errno = errno;
13467b4f1e6bSMatan Azrad 		return -errno;
13477b4f1e6bSMatan Azrad 	}
13487b4f1e6bSMatan Azrad 	return ret;
13497b4f1e6bSMatan Azrad }
13507b4f1e6bSMatan Azrad 
13517b4f1e6bSMatan Azrad /**
1352ee160711SXueming Li  * Create RMP using DevX API.
1353ee160711SXueming Li  *
1354ee160711SXueming Li  * @param[in] ctx
1355ee160711SXueming Li  *   Context returned from mlx5 open_device() glue function.
1356ee160711SXueming Li  * @param [in] rmp_attr
1357ee160711SXueming Li  *   Pointer to create RMP attributes structure.
1358ee160711SXueming Li  * @param [in] socket
1359ee160711SXueming Li  *   CPU socket ID for allocations.
1360ee160711SXueming Li  *
1361ee160711SXueming Li  * @return
1362ee160711SXueming Li  *   The DevX object created, NULL otherwise and rte_errno is set.
1363ee160711SXueming Li  */
1364ee160711SXueming Li struct mlx5_devx_obj *
1365ee160711SXueming Li mlx5_devx_cmd_create_rmp(void *ctx,
1366ee160711SXueming Li 			 struct mlx5_devx_create_rmp_attr *rmp_attr,
1367ee160711SXueming Li 			 int socket)
1368ee160711SXueming Li {
1369ee160711SXueming Li 	uint32_t in[MLX5_ST_SZ_DW(create_rmp_in)] = {0};
1370ee160711SXueming Li 	uint32_t out[MLX5_ST_SZ_DW(create_rmp_out)] = {0};
1371ee160711SXueming Li 	void *rmp_ctx, *wq_ctx;
1372ee160711SXueming Li 	struct mlx5_devx_wq_attr *wq_attr;
1373ee160711SXueming Li 	struct mlx5_devx_obj *rmp = NULL;
1374ee160711SXueming Li 
1375ee160711SXueming Li 	rmp = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*rmp), 0, socket);
1376ee160711SXueming Li 	if (!rmp) {
1377ee160711SXueming Li 		DRV_LOG(ERR, "Failed to allocate RMP data");
1378ee160711SXueming Li 		rte_errno = ENOMEM;
1379ee160711SXueming Li 		return NULL;
1380ee160711SXueming Li 	}
1381ee160711SXueming Li 	MLX5_SET(create_rmp_in, in, opcode, MLX5_CMD_OP_CREATE_RMP);
1382ee160711SXueming Li 	rmp_ctx = MLX5_ADDR_OF(create_rmp_in, in, ctx);
1383ee160711SXueming Li 	MLX5_SET(rmpc, rmp_ctx, state, rmp_attr->state);
1384ee160711SXueming Li 	MLX5_SET(rmpc, rmp_ctx, basic_cyclic_rcv_wqe,
1385ee160711SXueming Li 		 rmp_attr->basic_cyclic_rcv_wqe);
1386ee160711SXueming Li 	wq_ctx = MLX5_ADDR_OF(rmpc, rmp_ctx, wq);
1387ee160711SXueming Li 	wq_attr = &rmp_attr->wq_attr;
1388ee160711SXueming Li 	devx_cmd_fill_wq_data(wq_ctx, wq_attr);
1389ee160711SXueming Li 	rmp->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
1390ee160711SXueming Li 					      sizeof(out));
1391ee160711SXueming Li 	if (!rmp->obj) {
1392ee160711SXueming Li 		DRV_LOG(ERR, "Failed to create RMP using DevX");
1393ee160711SXueming Li 		rte_errno = errno;
1394ee160711SXueming Li 		mlx5_free(rmp);
1395ee160711SXueming Li 		return NULL;
1396ee160711SXueming Li 	}
1397ee160711SXueming Li 	rmp->id = MLX5_GET(create_rmp_out, out, rmpn);
1398ee160711SXueming Li 	return rmp;
1399ee160711SXueming Li }
1400ee160711SXueming Li 
1401ee160711SXueming Li /*
14027b4f1e6bSMatan Azrad  * Create TIR using DevX API.
14037b4f1e6bSMatan Azrad  *
14047b4f1e6bSMatan Azrad  * @param[in] ctx
1405e09d350eSOphir Munk  *  Context returned from mlx5 open_device() glue function.
14067b4f1e6bSMatan Azrad  * @param [in] tir_attr
14077b4f1e6bSMatan Azrad  *   Pointer to TIR attributes structure.
14087b4f1e6bSMatan Azrad  *
14097b4f1e6bSMatan Azrad  * @return
14107b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
14117b4f1e6bSMatan Azrad  */
14127b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1413e09d350eSOphir Munk mlx5_devx_cmd_create_tir(void *ctx,
14147b4f1e6bSMatan Azrad 			 struct mlx5_devx_tir_attr *tir_attr)
14157b4f1e6bSMatan Azrad {
14167b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_tir_in)] = {0};
14177b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_tir_out)] = {0};
1418a4e6ea97SDekel Peled 	void *tir_ctx, *outer, *inner, *rss_key;
14197b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *tir = NULL;
14207b4f1e6bSMatan Azrad 
142166914d19SSuanming Mou 	tir = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*tir), 0, SOCKET_ID_ANY);
14227b4f1e6bSMatan Azrad 	if (!tir) {
14237b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate TIR data");
14247b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
14257b4f1e6bSMatan Azrad 		return NULL;
14267b4f1e6bSMatan Azrad 	}
14277b4f1e6bSMatan Azrad 	MLX5_SET(create_tir_in, in, opcode, MLX5_CMD_OP_CREATE_TIR);
14287b4f1e6bSMatan Azrad 	tir_ctx = MLX5_ADDR_OF(create_tir_in, in, ctx);
14297b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, disp_type, tir_attr->disp_type);
14307b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, lro_timeout_period_usecs,
14317b4f1e6bSMatan Azrad 		 tir_attr->lro_timeout_period_usecs);
14327b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, lro_enable_mask, tir_attr->lro_enable_mask);
14337b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, lro_max_msg_sz, tir_attr->lro_max_msg_sz);
14347b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, inline_rqn, tir_attr->inline_rqn);
14357b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, rx_hash_symmetric, tir_attr->rx_hash_symmetric);
14367b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, tunneled_offload_en,
14377b4f1e6bSMatan Azrad 		 tir_attr->tunneled_offload_en);
14387b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, indirect_table, tir_attr->indirect_table);
14397b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, rx_hash_fn, tir_attr->rx_hash_fn);
14407b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, self_lb_block, tir_attr->self_lb_block);
14417b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, transport_domain, tir_attr->transport_domain);
1442a4e6ea97SDekel Peled 	rss_key = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_toeplitz_key);
1443a4e6ea97SDekel Peled 	memcpy(rss_key, tir_attr->rx_hash_toeplitz_key, MLX5_RSS_HASH_KEY_LEN);
14447b4f1e6bSMatan Azrad 	outer = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_field_selector_outer);
14457b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, outer, l3_prot_type,
14467b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_outer.l3_prot_type);
14477b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, outer, l4_prot_type,
14487b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_outer.l4_prot_type);
14497b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, outer, selected_fields,
14507b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_outer.selected_fields);
14517b4f1e6bSMatan Azrad 	inner = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_field_selector_inner);
14527b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, inner, l3_prot_type,
14537b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_inner.l3_prot_type);
14547b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, inner, l4_prot_type,
14557b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_inner.l4_prot_type);
14567b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, inner, selected_fields,
14577b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_inner.selected_fields);
14587b4f1e6bSMatan Azrad 	tir->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
14597b4f1e6bSMatan Azrad 						   out, sizeof(out));
14607b4f1e6bSMatan Azrad 	if (!tir->obj) {
14617b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to create TIR using DevX");
14627b4f1e6bSMatan Azrad 		rte_errno = errno;
146366914d19SSuanming Mou 		mlx5_free(tir);
14647b4f1e6bSMatan Azrad 		return NULL;
14657b4f1e6bSMatan Azrad 	}
14667b4f1e6bSMatan Azrad 	tir->id = MLX5_GET(create_tir_out, out, tirn);
14677b4f1e6bSMatan Azrad 	return tir;
14687b4f1e6bSMatan Azrad }
14697b4f1e6bSMatan Azrad 
14707b4f1e6bSMatan Azrad /**
1471847d9789SAndrey Vesnovaty  * Modify TIR using DevX API.
1472847d9789SAndrey Vesnovaty  *
1473847d9789SAndrey Vesnovaty  * @param[in] tir
1474847d9789SAndrey Vesnovaty  *   Pointer to TIR DevX object structure.
1475847d9789SAndrey Vesnovaty  * @param [in] modify_tir_attr
1476847d9789SAndrey Vesnovaty  *   Pointer to TIR modification attributes structure.
1477847d9789SAndrey Vesnovaty  *
1478847d9789SAndrey Vesnovaty  * @return
1479847d9789SAndrey Vesnovaty  *   0 on success, a negative errno value otherwise and rte_errno is set.
1480847d9789SAndrey Vesnovaty  */
1481847d9789SAndrey Vesnovaty int
1482847d9789SAndrey Vesnovaty mlx5_devx_cmd_modify_tir(struct mlx5_devx_obj *tir,
1483847d9789SAndrey Vesnovaty 			 struct mlx5_devx_modify_tir_attr *modify_tir_attr)
1484847d9789SAndrey Vesnovaty {
1485847d9789SAndrey Vesnovaty 	struct mlx5_devx_tir_attr *tir_attr = &modify_tir_attr->tir;
1486847d9789SAndrey Vesnovaty 	uint32_t in[MLX5_ST_SZ_DW(modify_tir_in)] = {0};
1487847d9789SAndrey Vesnovaty 	uint32_t out[MLX5_ST_SZ_DW(modify_tir_out)] = {0};
1488847d9789SAndrey Vesnovaty 	void *tir_ctx;
1489847d9789SAndrey Vesnovaty 	int ret;
1490847d9789SAndrey Vesnovaty 
1491847d9789SAndrey Vesnovaty 	MLX5_SET(modify_tir_in, in, opcode, MLX5_CMD_OP_MODIFY_TIR);
1492847d9789SAndrey Vesnovaty 	MLX5_SET(modify_tir_in, in, tirn, modify_tir_attr->tirn);
1493847d9789SAndrey Vesnovaty 	MLX5_SET64(modify_tir_in, in, modify_bitmask,
1494847d9789SAndrey Vesnovaty 		   modify_tir_attr->modify_bitmask);
1495847d9789SAndrey Vesnovaty 	tir_ctx = MLX5_ADDR_OF(modify_rq_in, in, ctx);
1496847d9789SAndrey Vesnovaty 	if (modify_tir_attr->modify_bitmask &
1497847d9789SAndrey Vesnovaty 			MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_LRO) {
1498847d9789SAndrey Vesnovaty 		MLX5_SET(tirc, tir_ctx, lro_timeout_period_usecs,
1499847d9789SAndrey Vesnovaty 			 tir_attr->lro_timeout_period_usecs);
1500847d9789SAndrey Vesnovaty 		MLX5_SET(tirc, tir_ctx, lro_enable_mask,
1501847d9789SAndrey Vesnovaty 			 tir_attr->lro_enable_mask);
1502847d9789SAndrey Vesnovaty 		MLX5_SET(tirc, tir_ctx, lro_max_msg_sz,
1503847d9789SAndrey Vesnovaty 			 tir_attr->lro_max_msg_sz);
1504847d9789SAndrey Vesnovaty 	}
1505847d9789SAndrey Vesnovaty 	if (modify_tir_attr->modify_bitmask &
1506847d9789SAndrey Vesnovaty 			MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_INDIRECT_TABLE)
1507847d9789SAndrey Vesnovaty 		MLX5_SET(tirc, tir_ctx, indirect_table,
1508847d9789SAndrey Vesnovaty 			 tir_attr->indirect_table);
1509847d9789SAndrey Vesnovaty 	if (modify_tir_attr->modify_bitmask &
1510847d9789SAndrey Vesnovaty 			MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_HASH) {
1511847d9789SAndrey Vesnovaty 		int i;
1512847d9789SAndrey Vesnovaty 		void *outer, *inner;
1513847d9789SAndrey Vesnovaty 
1514847d9789SAndrey Vesnovaty 		MLX5_SET(tirc, tir_ctx, rx_hash_symmetric,
1515847d9789SAndrey Vesnovaty 			 tir_attr->rx_hash_symmetric);
1516847d9789SAndrey Vesnovaty 		MLX5_SET(tirc, tir_ctx, rx_hash_fn, tir_attr->rx_hash_fn);
1517847d9789SAndrey Vesnovaty 		for (i = 0; i < 10; i++) {
1518847d9789SAndrey Vesnovaty 			MLX5_SET(tirc, tir_ctx, rx_hash_toeplitz_key[i],
1519847d9789SAndrey Vesnovaty 				 tir_attr->rx_hash_toeplitz_key[i]);
1520847d9789SAndrey Vesnovaty 		}
1521847d9789SAndrey Vesnovaty 		outer = MLX5_ADDR_OF(tirc, tir_ctx,
1522847d9789SAndrey Vesnovaty 				     rx_hash_field_selector_outer);
1523847d9789SAndrey Vesnovaty 		MLX5_SET(rx_hash_field_select, outer, l3_prot_type,
1524847d9789SAndrey Vesnovaty 			 tir_attr->rx_hash_field_selector_outer.l3_prot_type);
1525847d9789SAndrey Vesnovaty 		MLX5_SET(rx_hash_field_select, outer, l4_prot_type,
1526847d9789SAndrey Vesnovaty 			 tir_attr->rx_hash_field_selector_outer.l4_prot_type);
1527847d9789SAndrey Vesnovaty 		MLX5_SET
1528847d9789SAndrey Vesnovaty 		(rx_hash_field_select, outer, selected_fields,
1529847d9789SAndrey Vesnovaty 		 tir_attr->rx_hash_field_selector_outer.selected_fields);
1530847d9789SAndrey Vesnovaty 		inner = MLX5_ADDR_OF(tirc, tir_ctx,
1531847d9789SAndrey Vesnovaty 				     rx_hash_field_selector_inner);
1532847d9789SAndrey Vesnovaty 		MLX5_SET(rx_hash_field_select, inner, l3_prot_type,
1533847d9789SAndrey Vesnovaty 			 tir_attr->rx_hash_field_selector_inner.l3_prot_type);
1534847d9789SAndrey Vesnovaty 		MLX5_SET(rx_hash_field_select, inner, l4_prot_type,
1535847d9789SAndrey Vesnovaty 			 tir_attr->rx_hash_field_selector_inner.l4_prot_type);
1536847d9789SAndrey Vesnovaty 		MLX5_SET
1537847d9789SAndrey Vesnovaty 		(rx_hash_field_select, inner, selected_fields,
1538847d9789SAndrey Vesnovaty 		 tir_attr->rx_hash_field_selector_inner.selected_fields);
1539847d9789SAndrey Vesnovaty 	}
1540847d9789SAndrey Vesnovaty 	if (modify_tir_attr->modify_bitmask &
1541847d9789SAndrey Vesnovaty 	    MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_SELF_LB_EN) {
1542847d9789SAndrey Vesnovaty 		MLX5_SET(tirc, tir_ctx, self_lb_block, tir_attr->self_lb_block);
1543847d9789SAndrey Vesnovaty 	}
1544847d9789SAndrey Vesnovaty 	ret = mlx5_glue->devx_obj_modify(tir->obj, in, sizeof(in),
1545847d9789SAndrey Vesnovaty 					 out, sizeof(out));
1546847d9789SAndrey Vesnovaty 	if (ret) {
1547847d9789SAndrey Vesnovaty 		DRV_LOG(ERR, "Failed to modify TIR using DevX");
1548847d9789SAndrey Vesnovaty 		rte_errno = errno;
1549847d9789SAndrey Vesnovaty 		return -errno;
1550847d9789SAndrey Vesnovaty 	}
1551847d9789SAndrey Vesnovaty 	return ret;
1552847d9789SAndrey Vesnovaty }
1553847d9789SAndrey Vesnovaty 
1554847d9789SAndrey Vesnovaty /**
15557b4f1e6bSMatan Azrad  * Create RQT using DevX API.
15567b4f1e6bSMatan Azrad  *
15577b4f1e6bSMatan Azrad  * @param[in] ctx
1558e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
15597b4f1e6bSMatan Azrad  * @param [in] rqt_attr
15607b4f1e6bSMatan Azrad  *   Pointer to RQT attributes structure.
15617b4f1e6bSMatan Azrad  *
15627b4f1e6bSMatan Azrad  * @return
15637b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
15647b4f1e6bSMatan Azrad  */
15657b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1566e09d350eSOphir Munk mlx5_devx_cmd_create_rqt(void *ctx,
15677b4f1e6bSMatan Azrad 			 struct mlx5_devx_rqt_attr *rqt_attr)
15687b4f1e6bSMatan Azrad {
15697b4f1e6bSMatan Azrad 	uint32_t *in = NULL;
15707b4f1e6bSMatan Azrad 	uint32_t inlen = MLX5_ST_SZ_BYTES(create_rqt_in) +
15717b4f1e6bSMatan Azrad 			 rqt_attr->rqt_actual_size * sizeof(uint32_t);
15727b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_rqt_out)] = {0};
15737b4f1e6bSMatan Azrad 	void *rqt_ctx;
15747b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *rqt = NULL;
15757b4f1e6bSMatan Azrad 	int i;
15767b4f1e6bSMatan Azrad 
157766914d19SSuanming Mou 	in = mlx5_malloc(MLX5_MEM_ZERO, inlen, 0, SOCKET_ID_ANY);
15787b4f1e6bSMatan Azrad 	if (!in) {
15797b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate RQT IN data");
15807b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
15817b4f1e6bSMatan Azrad 		return NULL;
15827b4f1e6bSMatan Azrad 	}
158366914d19SSuanming Mou 	rqt = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*rqt), 0, SOCKET_ID_ANY);
15847b4f1e6bSMatan Azrad 	if (!rqt) {
15857b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate RQT data");
15867b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
158766914d19SSuanming Mou 		mlx5_free(in);
15887b4f1e6bSMatan Azrad 		return NULL;
15897b4f1e6bSMatan Azrad 	}
15907b4f1e6bSMatan Azrad 	MLX5_SET(create_rqt_in, in, opcode, MLX5_CMD_OP_CREATE_RQT);
15917b4f1e6bSMatan Azrad 	rqt_ctx = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);
15920eb60e67SMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, list_q_type, rqt_attr->rq_type);
15937b4f1e6bSMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, rqt_max_size, rqt_attr->rqt_max_size);
15947b4f1e6bSMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, rqt_actual_size, rqt_attr->rqt_actual_size);
15957b4f1e6bSMatan Azrad 	for (i = 0; i < rqt_attr->rqt_actual_size; i++)
15967b4f1e6bSMatan Azrad 		MLX5_SET(rqtc, rqt_ctx, rq_num[i], rqt_attr->rq_list[i]);
15977b4f1e6bSMatan Azrad 	rqt->obj = mlx5_glue->devx_obj_create(ctx, in, inlen, out, sizeof(out));
159866914d19SSuanming Mou 	mlx5_free(in);
15997b4f1e6bSMatan Azrad 	if (!rqt->obj) {
16007b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to create RQT using DevX");
16017b4f1e6bSMatan Azrad 		rte_errno = errno;
160266914d19SSuanming Mou 		mlx5_free(rqt);
16037b4f1e6bSMatan Azrad 		return NULL;
16047b4f1e6bSMatan Azrad 	}
16057b4f1e6bSMatan Azrad 	rqt->id = MLX5_GET(create_rqt_out, out, rqtn);
16067b4f1e6bSMatan Azrad 	return rqt;
16077b4f1e6bSMatan Azrad }
16087b4f1e6bSMatan Azrad 
16097b4f1e6bSMatan Azrad /**
1610e1da60a8SMatan Azrad  * Modify RQT using DevX API.
1611e1da60a8SMatan Azrad  *
1612e1da60a8SMatan Azrad  * @param[in] rqt
1613e1da60a8SMatan Azrad  *   Pointer to RQT DevX object structure.
1614e1da60a8SMatan Azrad  * @param [in] rqt_attr
1615e1da60a8SMatan Azrad  *   Pointer to RQT attributes structure.
1616e1da60a8SMatan Azrad  *
1617e1da60a8SMatan Azrad  * @return
1618e1da60a8SMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
1619e1da60a8SMatan Azrad  */
1620e1da60a8SMatan Azrad int
1621e1da60a8SMatan Azrad mlx5_devx_cmd_modify_rqt(struct mlx5_devx_obj *rqt,
1622e1da60a8SMatan Azrad 			 struct mlx5_devx_rqt_attr *rqt_attr)
1623e1da60a8SMatan Azrad {
1624e1da60a8SMatan Azrad 	uint32_t inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) +
1625e1da60a8SMatan Azrad 			 rqt_attr->rqt_actual_size * sizeof(uint32_t);
1626e1da60a8SMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(modify_rqt_out)] = {0};
162766914d19SSuanming Mou 	uint32_t *in = mlx5_malloc(MLX5_MEM_ZERO, inlen, 0, SOCKET_ID_ANY);
1628e1da60a8SMatan Azrad 	void *rqt_ctx;
1629e1da60a8SMatan Azrad 	int i;
1630e1da60a8SMatan Azrad 	int ret;
1631e1da60a8SMatan Azrad 
1632e1da60a8SMatan Azrad 	if (!in) {
1633e1da60a8SMatan Azrad 		DRV_LOG(ERR, "Failed to allocate RQT modify IN data.");
1634e1da60a8SMatan Azrad 		rte_errno = ENOMEM;
1635e1da60a8SMatan Azrad 		return -ENOMEM;
1636e1da60a8SMatan Azrad 	}
1637e1da60a8SMatan Azrad 	MLX5_SET(modify_rqt_in, in, opcode, MLX5_CMD_OP_MODIFY_RQT);
1638e1da60a8SMatan Azrad 	MLX5_SET(modify_rqt_in, in, rqtn, rqt->id);
1639e1da60a8SMatan Azrad 	MLX5_SET64(modify_rqt_in, in, modify_bitmask, 0x1);
1640e1da60a8SMatan Azrad 	rqt_ctx = MLX5_ADDR_OF(modify_rqt_in, in, rqt_context);
1641e1da60a8SMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, list_q_type, rqt_attr->rq_type);
1642e1da60a8SMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, rqt_max_size, rqt_attr->rqt_max_size);
1643e1da60a8SMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, rqt_actual_size, rqt_attr->rqt_actual_size);
1644e1da60a8SMatan Azrad 	for (i = 0; i < rqt_attr->rqt_actual_size; i++)
1645e1da60a8SMatan Azrad 		MLX5_SET(rqtc, rqt_ctx, rq_num[i], rqt_attr->rq_list[i]);
1646e1da60a8SMatan Azrad 	ret = mlx5_glue->devx_obj_modify(rqt->obj, in, inlen, out, sizeof(out));
164766914d19SSuanming Mou 	mlx5_free(in);
1648e1da60a8SMatan Azrad 	if (ret) {
1649e1da60a8SMatan Azrad 		DRV_LOG(ERR, "Failed to modify RQT using DevX.");
1650e1da60a8SMatan Azrad 		rte_errno = errno;
1651e1da60a8SMatan Azrad 		return -rte_errno;
1652e1da60a8SMatan Azrad 	}
1653e1da60a8SMatan Azrad 	return ret;
1654e1da60a8SMatan Azrad }
1655e1da60a8SMatan Azrad 
1656e1da60a8SMatan Azrad /**
16577b4f1e6bSMatan Azrad  * Create SQ using DevX API.
16587b4f1e6bSMatan Azrad  *
16597b4f1e6bSMatan Azrad  * @param[in] ctx
1660e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
16617b4f1e6bSMatan Azrad  * @param [in] sq_attr
16627b4f1e6bSMatan Azrad  *   Pointer to SQ attributes structure.
16637b4f1e6bSMatan Azrad  * @param [in] socket
16647b4f1e6bSMatan Azrad  *   CPU socket ID for allocations.
16657b4f1e6bSMatan Azrad  *
16667b4f1e6bSMatan Azrad  * @return
16677b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
16687b4f1e6bSMatan Azrad  **/
16697b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1670e09d350eSOphir Munk mlx5_devx_cmd_create_sq(void *ctx,
16717b4f1e6bSMatan Azrad 			struct mlx5_devx_create_sq_attr *sq_attr)
16727b4f1e6bSMatan Azrad {
16737b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_sq_in)] = {0};
16747b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_sq_out)] = {0};
16757b4f1e6bSMatan Azrad 	void *sq_ctx;
16767b4f1e6bSMatan Azrad 	void *wq_ctx;
16777b4f1e6bSMatan Azrad 	struct mlx5_devx_wq_attr *wq_attr;
16787b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *sq = NULL;
16797b4f1e6bSMatan Azrad 
168066914d19SSuanming Mou 	sq = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*sq), 0, SOCKET_ID_ANY);
16817b4f1e6bSMatan Azrad 	if (!sq) {
16827b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate SQ data");
16837b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
16847b4f1e6bSMatan Azrad 		return NULL;
16857b4f1e6bSMatan Azrad 	}
16867b4f1e6bSMatan Azrad 	MLX5_SET(create_sq_in, in, opcode, MLX5_CMD_OP_CREATE_SQ);
16877b4f1e6bSMatan Azrad 	sq_ctx = MLX5_ADDR_OF(create_sq_in, in, ctx);
16887b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, rlky, sq_attr->rlky);
16897b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, cd_master, sq_attr->cd_master);
16907b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, fre, sq_attr->fre);
16917b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, flush_in_error_en, sq_attr->flush_in_error_en);
16927b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, allow_multi_pkt_send_wqe,
16931912d158STal Shnaiderman 		 sq_attr->allow_multi_pkt_send_wqe);
16947b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, min_wqe_inline_mode,
16957b4f1e6bSMatan Azrad 		 sq_attr->min_wqe_inline_mode);
16967b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, state, sq_attr->state);
16977b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, reg_umr, sq_attr->reg_umr);
16987b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, allow_swp, sq_attr->allow_swp);
16997b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, hairpin, sq_attr->hairpin);
170079a7e409SViacheslav Ovsiienko 	MLX5_SET(sqc, sq_ctx, non_wire, sq_attr->non_wire);
170179a7e409SViacheslav Ovsiienko 	MLX5_SET(sqc, sq_ctx, static_sq_wq, sq_attr->static_sq_wq);
17027b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, user_index, sq_attr->user_index);
17037b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, cqn, sq_attr->cqn);
17047b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, packet_pacing_rate_limit_index,
17057b4f1e6bSMatan Azrad 		 sq_attr->packet_pacing_rate_limit_index);
17067b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, tis_lst_sz, sq_attr->tis_lst_sz);
17077b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, tis_num_0, sq_attr->tis_num);
1708569ffbc9SViacheslav Ovsiienko 	MLX5_SET(sqc, sq_ctx, ts_format, sq_attr->ts_format);
17097b4f1e6bSMatan Azrad 	wq_ctx = MLX5_ADDR_OF(sqc, sq_ctx, wq);
17107b4f1e6bSMatan Azrad 	wq_attr = &sq_attr->wq_attr;
17117b4f1e6bSMatan Azrad 	devx_cmd_fill_wq_data(wq_ctx, wq_attr);
17127b4f1e6bSMatan Azrad 	sq->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
17137b4f1e6bSMatan Azrad 					     out, sizeof(out));
17147b4f1e6bSMatan Azrad 	if (!sq->obj) {
17157b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to create SQ using DevX");
17167b4f1e6bSMatan Azrad 		rte_errno = errno;
171766914d19SSuanming Mou 		mlx5_free(sq);
17187b4f1e6bSMatan Azrad 		return NULL;
17197b4f1e6bSMatan Azrad 	}
17207b4f1e6bSMatan Azrad 	sq->id = MLX5_GET(create_sq_out, out, sqn);
17217b4f1e6bSMatan Azrad 	return sq;
17227b4f1e6bSMatan Azrad }
17237b4f1e6bSMatan Azrad 
17247b4f1e6bSMatan Azrad /**
17257b4f1e6bSMatan Azrad  * Modify SQ using DevX API.
17267b4f1e6bSMatan Azrad  *
17277b4f1e6bSMatan Azrad  * @param[in] sq
17287b4f1e6bSMatan Azrad  *   Pointer to SQ object structure.
17297b4f1e6bSMatan Azrad  * @param [in] sq_attr
17307b4f1e6bSMatan Azrad  *   Pointer to SQ attributes structure.
17317b4f1e6bSMatan Azrad  *
17327b4f1e6bSMatan Azrad  * @return
17337b4f1e6bSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
17347b4f1e6bSMatan Azrad  */
17357b4f1e6bSMatan Azrad int
17367b4f1e6bSMatan Azrad mlx5_devx_cmd_modify_sq(struct mlx5_devx_obj *sq,
17377b4f1e6bSMatan Azrad 			struct mlx5_devx_modify_sq_attr *sq_attr)
17387b4f1e6bSMatan Azrad {
17397b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(modify_sq_in)] = {0};
17407b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(modify_sq_out)] = {0};
17417b4f1e6bSMatan Azrad 	void *sq_ctx;
17427b4f1e6bSMatan Azrad 	int ret;
17437b4f1e6bSMatan Azrad 
17447b4f1e6bSMatan Azrad 	MLX5_SET(modify_sq_in, in, opcode, MLX5_CMD_OP_MODIFY_SQ);
17457b4f1e6bSMatan Azrad 	MLX5_SET(modify_sq_in, in, sq_state, sq_attr->sq_state);
17467b4f1e6bSMatan Azrad 	MLX5_SET(modify_sq_in, in, sqn, sq->id);
17477b4f1e6bSMatan Azrad 	sq_ctx = MLX5_ADDR_OF(modify_sq_in, in, ctx);
17487b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, state, sq_attr->state);
17497b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, hairpin_peer_rq, sq_attr->hairpin_peer_rq);
17507b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, hairpin_peer_vhca, sq_attr->hairpin_peer_vhca);
17517b4f1e6bSMatan Azrad 	ret = mlx5_glue->devx_obj_modify(sq->obj, in, sizeof(in),
17527b4f1e6bSMatan Azrad 					 out, sizeof(out));
17537b4f1e6bSMatan Azrad 	if (ret) {
17547b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to modify SQ using DevX");
17557b4f1e6bSMatan Azrad 		rte_errno = errno;
175638119ebeSBing Zhao 		return -rte_errno;
17577b4f1e6bSMatan Azrad 	}
17587b4f1e6bSMatan Azrad 	return ret;
17597b4f1e6bSMatan Azrad }
17607b4f1e6bSMatan Azrad 
17617b4f1e6bSMatan Azrad /**
17627b4f1e6bSMatan Azrad  * Create TIS using DevX API.
17637b4f1e6bSMatan Azrad  *
17647b4f1e6bSMatan Azrad  * @param[in] ctx
1765e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
17667b4f1e6bSMatan Azrad  * @param [in] tis_attr
17677b4f1e6bSMatan Azrad  *   Pointer to TIS attributes structure.
17687b4f1e6bSMatan Azrad  *
17697b4f1e6bSMatan Azrad  * @return
17707b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
17717b4f1e6bSMatan Azrad  */
17727b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1773e09d350eSOphir Munk mlx5_devx_cmd_create_tis(void *ctx,
17747b4f1e6bSMatan Azrad 			 struct mlx5_devx_tis_attr *tis_attr)
17757b4f1e6bSMatan Azrad {
17767b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
17777b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_tis_out)] = {0};
17787b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *tis = NULL;
17797b4f1e6bSMatan Azrad 	void *tis_ctx;
17807b4f1e6bSMatan Azrad 
178166914d19SSuanming Mou 	tis = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*tis), 0, SOCKET_ID_ANY);
17827b4f1e6bSMatan Azrad 	if (!tis) {
17837b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate TIS object");
17847b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
17857b4f1e6bSMatan Azrad 		return NULL;
17867b4f1e6bSMatan Azrad 	}
17877b4f1e6bSMatan Azrad 	MLX5_SET(create_tis_in, in, opcode, MLX5_CMD_OP_CREATE_TIS);
17887b4f1e6bSMatan Azrad 	tis_ctx = MLX5_ADDR_OF(create_tis_in, in, ctx);
17897b4f1e6bSMatan Azrad 	MLX5_SET(tisc, tis_ctx, strict_lag_tx_port_affinity,
17907b4f1e6bSMatan Azrad 		 tis_attr->strict_lag_tx_port_affinity);
17911cbdad1bSXueming Li 	MLX5_SET(tisc, tis_ctx, lag_tx_port_affinity,
17921cbdad1bSXueming Li 		 tis_attr->lag_tx_port_affinity);
17937b4f1e6bSMatan Azrad 	MLX5_SET(tisc, tis_ctx, prio, tis_attr->prio);
17947b4f1e6bSMatan Azrad 	MLX5_SET(tisc, tis_ctx, transport_domain,
17957b4f1e6bSMatan Azrad 		 tis_attr->transport_domain);
17967b4f1e6bSMatan Azrad 	tis->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
17977b4f1e6bSMatan Azrad 					      out, sizeof(out));
17987b4f1e6bSMatan Azrad 	if (!tis->obj) {
17997b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to create TIS using DevX");
18007b4f1e6bSMatan Azrad 		rte_errno = errno;
180166914d19SSuanming Mou 		mlx5_free(tis);
18027b4f1e6bSMatan Azrad 		return NULL;
18037b4f1e6bSMatan Azrad 	}
18047b4f1e6bSMatan Azrad 	tis->id = MLX5_GET(create_tis_out, out, tisn);
18057b4f1e6bSMatan Azrad 	return tis;
18067b4f1e6bSMatan Azrad }
18077b4f1e6bSMatan Azrad 
18087b4f1e6bSMatan Azrad /**
18097b4f1e6bSMatan Azrad  * Create transport domain using DevX API.
18107b4f1e6bSMatan Azrad  *
18117b4f1e6bSMatan Azrad  * @param[in] ctx
1812e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
18137b4f1e6bSMatan Azrad  * @return
18147b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
18157b4f1e6bSMatan Azrad  */
18167b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1817e09d350eSOphir Munk mlx5_devx_cmd_create_td(void *ctx)
18187b4f1e6bSMatan Azrad {
18197b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(alloc_transport_domain_in)] = {0};
18207b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(alloc_transport_domain_out)] = {0};
18217b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *td = NULL;
18227b4f1e6bSMatan Azrad 
182366914d19SSuanming Mou 	td = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*td), 0, SOCKET_ID_ANY);
18247b4f1e6bSMatan Azrad 	if (!td) {
18257b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate TD object");
18267b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
18277b4f1e6bSMatan Azrad 		return NULL;
18287b4f1e6bSMatan Azrad 	}
18297b4f1e6bSMatan Azrad 	MLX5_SET(alloc_transport_domain_in, in, opcode,
18307b4f1e6bSMatan Azrad 		 MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN);
18317b4f1e6bSMatan Azrad 	td->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
18327b4f1e6bSMatan Azrad 					     out, sizeof(out));
18337b4f1e6bSMatan Azrad 	if (!td->obj) {
18347b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to create TIS using DevX");
18357b4f1e6bSMatan Azrad 		rte_errno = errno;
183666914d19SSuanming Mou 		mlx5_free(td);
18377b4f1e6bSMatan Azrad 		return NULL;
18387b4f1e6bSMatan Azrad 	}
18397b4f1e6bSMatan Azrad 	td->id = MLX5_GET(alloc_transport_domain_out, out,
18407b4f1e6bSMatan Azrad 			   transport_domain);
18417b4f1e6bSMatan Azrad 	return td;
18427b4f1e6bSMatan Azrad }
18437b4f1e6bSMatan Azrad 
18447b4f1e6bSMatan Azrad /**
18457b4f1e6bSMatan Azrad  * Dump all flows to file.
18467b4f1e6bSMatan Azrad  *
18477b4f1e6bSMatan Azrad  * @param[in] fdb_domain
18487b4f1e6bSMatan Azrad  *   FDB domain.
18497b4f1e6bSMatan Azrad  * @param[in] rx_domain
18507b4f1e6bSMatan Azrad  *   RX domain.
18517b4f1e6bSMatan Azrad  * @param[in] tx_domain
18527b4f1e6bSMatan Azrad  *   TX domain.
18537b4f1e6bSMatan Azrad  * @param[out] file
18547b4f1e6bSMatan Azrad  *   Pointer to file stream.
18557b4f1e6bSMatan Azrad  *
18567b4f1e6bSMatan Azrad  * @return
18577be78d02SJosh Soref  *   0 on success, a negative value otherwise.
18587b4f1e6bSMatan Azrad  */
18597b4f1e6bSMatan Azrad int
18607b4f1e6bSMatan Azrad mlx5_devx_cmd_flow_dump(void *fdb_domain __rte_unused,
18617b4f1e6bSMatan Azrad 			void *rx_domain __rte_unused,
18627b4f1e6bSMatan Azrad 			void *tx_domain __rte_unused, FILE *file __rte_unused)
18637b4f1e6bSMatan Azrad {
18647b4f1e6bSMatan Azrad 	int ret = 0;
18657b4f1e6bSMatan Azrad 
18667b4f1e6bSMatan Azrad #ifdef HAVE_MLX5_DR_FLOW_DUMP
18677b4f1e6bSMatan Azrad 	if (fdb_domain) {
18687b4f1e6bSMatan Azrad 		ret = mlx5_glue->dr_dump_domain(file, fdb_domain);
18697b4f1e6bSMatan Azrad 		if (ret)
18707b4f1e6bSMatan Azrad 			return ret;
18717b4f1e6bSMatan Azrad 	}
18728e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(rx_domain);
18737b4f1e6bSMatan Azrad 	ret = mlx5_glue->dr_dump_domain(file, rx_domain);
18747b4f1e6bSMatan Azrad 	if (ret)
18757b4f1e6bSMatan Azrad 		return ret;
18768e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(tx_domain);
18777b4f1e6bSMatan Azrad 	ret = mlx5_glue->dr_dump_domain(file, tx_domain);
18787b4f1e6bSMatan Azrad #else
18797b4f1e6bSMatan Azrad 	ret = ENOTSUP;
18807b4f1e6bSMatan Azrad #endif
18817b4f1e6bSMatan Azrad 	return -ret;
18827b4f1e6bSMatan Azrad }
1883446c3781SMatan Azrad 
1884a38d22edSHaifei Luo int
1885a38d22edSHaifei Luo mlx5_devx_cmd_flow_single_dump(void *rule_info __rte_unused,
1886a38d22edSHaifei Luo 			FILE *file __rte_unused)
1887a38d22edSHaifei Luo {
1888a38d22edSHaifei Luo 	int ret = 0;
1889a38d22edSHaifei Luo #ifdef HAVE_MLX5_DR_FLOW_DUMP_RULE
1890a38d22edSHaifei Luo 	if (rule_info)
1891a38d22edSHaifei Luo 		ret = mlx5_glue->dr_dump_rule(file, rule_info);
1892a38d22edSHaifei Luo #else
1893a38d22edSHaifei Luo 	ret = ENOTSUP;
1894a38d22edSHaifei Luo #endif
1895a38d22edSHaifei Luo 	return -ret;
1896a38d22edSHaifei Luo }
1897a38d22edSHaifei Luo 
1898446c3781SMatan Azrad /*
1899446c3781SMatan Azrad  * Create CQ using DevX API.
1900446c3781SMatan Azrad  *
1901446c3781SMatan Azrad  * @param[in] ctx
1902e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
1903446c3781SMatan Azrad  * @param [in] attr
1904446c3781SMatan Azrad  *   Pointer to CQ attributes structure.
1905446c3781SMatan Azrad  *
1906446c3781SMatan Azrad  * @return
1907446c3781SMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
1908446c3781SMatan Azrad  */
1909446c3781SMatan Azrad struct mlx5_devx_obj *
1910e09d350eSOphir Munk mlx5_devx_cmd_create_cq(void *ctx, struct mlx5_devx_cq_attr *attr)
1911446c3781SMatan Azrad {
1912446c3781SMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_cq_in)] = {0};
1913446c3781SMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_cq_out)] = {0};
191466914d19SSuanming Mou 	struct mlx5_devx_obj *cq_obj = mlx5_malloc(MLX5_MEM_ZERO,
191566914d19SSuanming Mou 						   sizeof(*cq_obj),
191666914d19SSuanming Mou 						   0, SOCKET_ID_ANY);
1917446c3781SMatan Azrad 	void *cqctx = MLX5_ADDR_OF(create_cq_in, in, cq_context);
1918446c3781SMatan Azrad 
1919446c3781SMatan Azrad 	if (!cq_obj) {
1920446c3781SMatan Azrad 		DRV_LOG(ERR, "Failed to allocate CQ object memory.");
1921446c3781SMatan Azrad 		rte_errno = ENOMEM;
1922446c3781SMatan Azrad 		return NULL;
1923446c3781SMatan Azrad 	}
1924446c3781SMatan Azrad 	MLX5_SET(create_cq_in, in, opcode, MLX5_CMD_OP_CREATE_CQ);
1925446c3781SMatan Azrad 	if (attr->db_umem_valid) {
1926446c3781SMatan Azrad 		MLX5_SET(cqc, cqctx, dbr_umem_valid, attr->db_umem_valid);
1927446c3781SMatan Azrad 		MLX5_SET(cqc, cqctx, dbr_umem_id, attr->db_umem_id);
1928446c3781SMatan Azrad 		MLX5_SET64(cqc, cqctx, dbr_addr, attr->db_umem_offset);
1929446c3781SMatan Azrad 	} else {
1930446c3781SMatan Azrad 		MLX5_SET64(cqc, cqctx, dbr_addr, attr->db_addr);
1931446c3781SMatan Azrad 	}
1932a2521c8fSMichael Baum 	MLX5_SET(cqc, cqctx, cqe_sz, (RTE_CACHE_LINE_SIZE == 128) ?
1933a2521c8fSMichael Baum 				     MLX5_CQE_SIZE_128B : MLX5_CQE_SIZE_64B);
1934446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, cc, attr->use_first_only);
1935446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, oi, attr->overrun_ignore);
1936446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, log_cq_size, attr->log_cq_size);
1937f002358cSMichael Baum 	if (attr->log_page_size > MLX5_ADAPTER_PAGE_SHIFT)
1938f002358cSMichael Baum 		MLX5_SET(cqc, cqctx, log_page_size,
1939f002358cSMichael Baum 			 attr->log_page_size - MLX5_ADAPTER_PAGE_SHIFT);
1940446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, c_eqn, attr->eqn);
1941446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, uar_page, attr->uar_page_id);
194254c2d46bSAlexander Kozyrev 	MLX5_SET(cqc, cqctx, cqe_comp_en, !!attr->cqe_comp_en);
1943f002358cSMichael Baum 	MLX5_SET(cqc, cqctx, mini_cqe_res_format, attr->mini_cqe_res_format);
194454c2d46bSAlexander Kozyrev 	MLX5_SET(cqc, cqctx, mini_cqe_res_format_ext,
194554c2d46bSAlexander Kozyrev 		 attr->mini_cqe_res_format_ext);
1946446c3781SMatan Azrad 	if (attr->q_umem_valid) {
1947446c3781SMatan Azrad 		MLX5_SET(create_cq_in, in, cq_umem_valid, attr->q_umem_valid);
1948446c3781SMatan Azrad 		MLX5_SET(create_cq_in, in, cq_umem_id, attr->q_umem_id);
1949446c3781SMatan Azrad 		MLX5_SET64(create_cq_in, in, cq_umem_offset,
1950446c3781SMatan Azrad 			   attr->q_umem_offset);
1951446c3781SMatan Azrad 	}
1952446c3781SMatan Azrad 	cq_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
1953446c3781SMatan Azrad 						 sizeof(out));
1954446c3781SMatan Azrad 	if (!cq_obj->obj) {
1955446c3781SMatan Azrad 		rte_errno = errno;
1956446c3781SMatan Azrad 		DRV_LOG(ERR, "Failed to create CQ using DevX errno=%d.", errno);
195766914d19SSuanming Mou 		mlx5_free(cq_obj);
1958446c3781SMatan Azrad 		return NULL;
1959446c3781SMatan Azrad 	}
1960446c3781SMatan Azrad 	cq_obj->id = MLX5_GET(create_cq_out, out, cqn);
1961446c3781SMatan Azrad 	return cq_obj;
1962446c3781SMatan Azrad }
19638712c80aSMatan Azrad 
19648712c80aSMatan Azrad /**
19658712c80aSMatan Azrad  * Create VIRTQ using DevX API.
19668712c80aSMatan Azrad  *
19678712c80aSMatan Azrad  * @param[in] ctx
1968e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
19698712c80aSMatan Azrad  * @param [in] attr
19708712c80aSMatan Azrad  *   Pointer to VIRTQ attributes structure.
19718712c80aSMatan Azrad  *
19728712c80aSMatan Azrad  * @return
19738712c80aSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
19748712c80aSMatan Azrad  */
19758712c80aSMatan Azrad struct mlx5_devx_obj *
1976e09d350eSOphir Munk mlx5_devx_cmd_create_virtq(void *ctx,
19778712c80aSMatan Azrad 			   struct mlx5_devx_virtq_attr *attr)
19788712c80aSMatan Azrad {
19798712c80aSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_virtq_in)] = {0};
19808712c80aSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
198166914d19SSuanming Mou 	struct mlx5_devx_obj *virtq_obj = mlx5_malloc(MLX5_MEM_ZERO,
198266914d19SSuanming Mou 						     sizeof(*virtq_obj),
198366914d19SSuanming Mou 						     0, SOCKET_ID_ANY);
19848712c80aSMatan Azrad 	void *virtq = MLX5_ADDR_OF(create_virtq_in, in, virtq);
19858712c80aSMatan Azrad 	void *hdr = MLX5_ADDR_OF(create_virtq_in, in, hdr);
19868712c80aSMatan Azrad 	void *virtctx = MLX5_ADDR_OF(virtio_net_q, virtq, virtio_q_context);
19878712c80aSMatan Azrad 
19888712c80aSMatan Azrad 	if (!virtq_obj) {
19898712c80aSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate virtq data.");
19908712c80aSMatan Azrad 		rte_errno = ENOMEM;
19918712c80aSMatan Azrad 		return NULL;
19928712c80aSMatan Azrad 	}
19938712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
19948712c80aSMatan Azrad 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
19958712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
19968712c80aSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTQ);
19978712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, hw_available_index,
19988712c80aSMatan Azrad 		   attr->hw_available_index);
19998712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, hw_used_index, attr->hw_used_index);
20008712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, tso_ipv4, attr->tso_ipv4);
20018712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, tso_ipv6, attr->tso_ipv6);
20028712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, tx_csum, attr->tx_csum);
20038712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, rx_csum, attr->rx_csum);
20048712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, virtio_version_1_0,
20058712c80aSMatan Azrad 		   attr->virtio_version_1_0);
20068712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, event_mode, attr->event_mode);
20078712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, event_qpn_or_msix, attr->qp_id);
20088712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, desc_addr, attr->desc_addr);
20098712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, used_addr, attr->used_addr);
20108712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, available_addr, attr->available_addr);
20118712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, queue_index, attr->queue_index);
20128712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, queue_size, attr->q_size);
20138712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, virtio_q_mkey, attr->mkey);
20148712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_1_id, attr->umems[0].id);
20158712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_1_size, attr->umems[0].size);
20168712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, umem_1_offset, attr->umems[0].offset);
20178712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_2_id, attr->umems[1].id);
20188712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_2_size, attr->umems[1].size);
20198712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, umem_2_offset, attr->umems[1].offset);
20208712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_3_id, attr->umems[2].id);
20218712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_3_size, attr->umems[2].size);
20228712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, umem_3_offset, attr->umems[2].offset);
2023796ae7bbSMatan Azrad 	MLX5_SET(virtio_q, virtctx, counter_set_id, attr->counters_obj_id);
2024473d8e67SMatan Azrad 	MLX5_SET(virtio_q, virtctx, pd, attr->pd);
20256623dc2bSXueming Li 	MLX5_SET(virtio_q, virtctx, queue_period_mode, attr->hw_latency_mode);
20266623dc2bSXueming Li 	MLX5_SET(virtio_q, virtctx, queue_period_us, attr->hw_max_latency_us);
20276623dc2bSXueming Li 	MLX5_SET(virtio_q, virtctx, queue_max_count, attr->hw_max_pending_comp);
20288712c80aSMatan Azrad 	MLX5_SET(virtio_net_q, virtq, tisn_or_qpn, attr->tis_id);
20298712c80aSMatan Azrad 	virtq_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
20308712c80aSMatan Azrad 						    sizeof(out));
20318712c80aSMatan Azrad 	if (!virtq_obj->obj) {
20328712c80aSMatan Azrad 		rte_errno = errno;
20338712c80aSMatan Azrad 		DRV_LOG(ERR, "Failed to create VIRTQ Obj using DevX.");
203466914d19SSuanming Mou 		mlx5_free(virtq_obj);
20358712c80aSMatan Azrad 		return NULL;
20368712c80aSMatan Azrad 	}
20378712c80aSMatan Azrad 	virtq_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
20388712c80aSMatan Azrad 	return virtq_obj;
20398712c80aSMatan Azrad }
20408712c80aSMatan Azrad 
20418712c80aSMatan Azrad /**
20428712c80aSMatan Azrad  * Modify VIRTQ using DevX API.
20438712c80aSMatan Azrad  *
20448712c80aSMatan Azrad  * @param[in] virtq_obj
20458712c80aSMatan Azrad  *   Pointer to virtq object structure.
20468712c80aSMatan Azrad  * @param [in] attr
20478712c80aSMatan Azrad  *   Pointer to modify virtq attributes structure.
20488712c80aSMatan Azrad  *
20498712c80aSMatan Azrad  * @return
20508712c80aSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
20518712c80aSMatan Azrad  */
20528712c80aSMatan Azrad int
20538712c80aSMatan Azrad mlx5_devx_cmd_modify_virtq(struct mlx5_devx_obj *virtq_obj,
20548712c80aSMatan Azrad 			   struct mlx5_devx_virtq_attr *attr)
20558712c80aSMatan Azrad {
20568712c80aSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_virtq_in)] = {0};
20578712c80aSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
20588712c80aSMatan Azrad 	void *virtq = MLX5_ADDR_OF(create_virtq_in, in, virtq);
20598712c80aSMatan Azrad 	void *hdr = MLX5_ADDR_OF(create_virtq_in, in, hdr);
20608712c80aSMatan Azrad 	void *virtctx = MLX5_ADDR_OF(virtio_net_q, virtq, virtio_q_context);
20618712c80aSMatan Azrad 	int ret;
20628712c80aSMatan Azrad 
20638712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
20648712c80aSMatan Azrad 		 MLX5_CMD_OP_MODIFY_GENERAL_OBJECT);
20658712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
20668712c80aSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTQ);
20678712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, virtq_obj->id);
20688712c80aSMatan Azrad 	MLX5_SET64(virtio_net_q, virtq, modify_field_select, attr->type);
20698712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, queue_index, attr->queue_index);
20708712c80aSMatan Azrad 	switch (attr->type) {
20718712c80aSMatan Azrad 	case MLX5_VIRTQ_MODIFY_TYPE_STATE:
20728712c80aSMatan Azrad 		MLX5_SET16(virtio_net_q, virtq, state, attr->state);
20738712c80aSMatan Azrad 		break;
20748712c80aSMatan Azrad 	case MLX5_VIRTQ_MODIFY_TYPE_DIRTY_BITMAP_PARAMS:
20758712c80aSMatan Azrad 		MLX5_SET(virtio_net_q, virtq, dirty_bitmap_mkey,
20768712c80aSMatan Azrad 			 attr->dirty_bitmap_mkey);
20778712c80aSMatan Azrad 		MLX5_SET64(virtio_net_q, virtq, dirty_bitmap_addr,
20788712c80aSMatan Azrad 			 attr->dirty_bitmap_addr);
20798712c80aSMatan Azrad 		MLX5_SET(virtio_net_q, virtq, dirty_bitmap_size,
20808712c80aSMatan Azrad 			 attr->dirty_bitmap_size);
20818712c80aSMatan Azrad 		break;
20828712c80aSMatan Azrad 	case MLX5_VIRTQ_MODIFY_TYPE_DIRTY_BITMAP_DUMP_ENABLE:
20838712c80aSMatan Azrad 		MLX5_SET(virtio_net_q, virtq, dirty_bitmap_dump_enable,
20848712c80aSMatan Azrad 			 attr->dirty_bitmap_dump_enable);
20858712c80aSMatan Azrad 		break;
20868712c80aSMatan Azrad 	default:
20878712c80aSMatan Azrad 		rte_errno = EINVAL;
20888712c80aSMatan Azrad 		return -rte_errno;
20898712c80aSMatan Azrad 	}
20908712c80aSMatan Azrad 	ret = mlx5_glue->devx_obj_modify(virtq_obj->obj, in, sizeof(in),
20918712c80aSMatan Azrad 					 out, sizeof(out));
20928712c80aSMatan Azrad 	if (ret) {
20938712c80aSMatan Azrad 		DRV_LOG(ERR, "Failed to modify VIRTQ using DevX.");
20948712c80aSMatan Azrad 		rte_errno = errno;
209538119ebeSBing Zhao 		return -rte_errno;
20968712c80aSMatan Azrad 	}
20978712c80aSMatan Azrad 	return ret;
20988712c80aSMatan Azrad }
20998712c80aSMatan Azrad 
21008712c80aSMatan Azrad /**
21018712c80aSMatan Azrad  * Query VIRTQ using DevX API.
21028712c80aSMatan Azrad  *
21038712c80aSMatan Azrad  * @param[in] virtq_obj
21048712c80aSMatan Azrad  *   Pointer to virtq object structure.
21058712c80aSMatan Azrad  * @param [in/out] attr
21068712c80aSMatan Azrad  *   Pointer to virtq attributes structure.
21078712c80aSMatan Azrad  *
21088712c80aSMatan Azrad  * @return
21098712c80aSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
21108712c80aSMatan Azrad  */
21118712c80aSMatan Azrad int
21128712c80aSMatan Azrad mlx5_devx_cmd_query_virtq(struct mlx5_devx_obj *virtq_obj,
21138712c80aSMatan Azrad 			   struct mlx5_devx_virtq_attr *attr)
21148712c80aSMatan Azrad {
21158712c80aSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0};
21168712c80aSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_virtq_out)] = {0};
21178712c80aSMatan Azrad 	void *hdr = MLX5_ADDR_OF(query_virtq_out, in, hdr);
21188712c80aSMatan Azrad 	void *virtq = MLX5_ADDR_OF(query_virtq_out, out, virtq);
21198712c80aSMatan Azrad 	int ret;
21208712c80aSMatan Azrad 
21218712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
21228712c80aSMatan Azrad 		 MLX5_CMD_OP_QUERY_GENERAL_OBJECT);
21238712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
21248712c80aSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTQ);
21258712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, virtq_obj->id);
21268712c80aSMatan Azrad 	ret = mlx5_glue->devx_obj_query(virtq_obj->obj, in, sizeof(in),
21278712c80aSMatan Azrad 					 out, sizeof(out));
21288712c80aSMatan Azrad 	if (ret) {
21298712c80aSMatan Azrad 		DRV_LOG(ERR, "Failed to modify VIRTQ using DevX.");
21308712c80aSMatan Azrad 		rte_errno = errno;
21318712c80aSMatan Azrad 		return -errno;
21328712c80aSMatan Azrad 	}
21338712c80aSMatan Azrad 	attr->hw_available_index = MLX5_GET16(virtio_net_q, virtq,
21348712c80aSMatan Azrad 					      hw_available_index);
21358712c80aSMatan Azrad 	attr->hw_used_index = MLX5_GET16(virtio_net_q, virtq, hw_used_index);
2136aed98b66SXueming Li 	attr->state = MLX5_GET16(virtio_net_q, virtq, state);
2137aed98b66SXueming Li 	attr->error_type = MLX5_GET16(virtio_net_q, virtq,
2138aed98b66SXueming Li 				      virtio_q_context.error_type);
21398712c80aSMatan Azrad 	return ret;
21408712c80aSMatan Azrad }
214115c3807eSMatan Azrad 
214215c3807eSMatan Azrad /**
214315c3807eSMatan Azrad  * Create QP using DevX API.
214415c3807eSMatan Azrad  *
214515c3807eSMatan Azrad  * @param[in] ctx
2146e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
214715c3807eSMatan Azrad  * @param [in] attr
214815c3807eSMatan Azrad  *   Pointer to QP attributes structure.
214915c3807eSMatan Azrad  *
215015c3807eSMatan Azrad  * @return
215115c3807eSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
215215c3807eSMatan Azrad  */
215315c3807eSMatan Azrad struct mlx5_devx_obj *
2154e09d350eSOphir Munk mlx5_devx_cmd_create_qp(void *ctx,
215515c3807eSMatan Azrad 			struct mlx5_devx_qp_attr *attr)
215615c3807eSMatan Azrad {
215715c3807eSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_qp_in)] = {0};
215815c3807eSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_qp_out)] = {0};
215966914d19SSuanming Mou 	struct mlx5_devx_obj *qp_obj = mlx5_malloc(MLX5_MEM_ZERO,
216066914d19SSuanming Mou 						   sizeof(*qp_obj),
216166914d19SSuanming Mou 						   0, SOCKET_ID_ANY);
216215c3807eSMatan Azrad 	void *qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
216315c3807eSMatan Azrad 
216415c3807eSMatan Azrad 	if (!qp_obj) {
216515c3807eSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate QP data.");
216615c3807eSMatan Azrad 		rte_errno = ENOMEM;
216715c3807eSMatan Azrad 		return NULL;
216815c3807eSMatan Azrad 	}
216915c3807eSMatan Azrad 	MLX5_SET(create_qp_in, in, opcode, MLX5_CMD_OP_CREATE_QP);
217015c3807eSMatan Azrad 	MLX5_SET(qpc, qpc, st, MLX5_QP_ST_RC);
217115c3807eSMatan Azrad 	MLX5_SET(qpc, qpc, pd, attr->pd);
2172569ffbc9SViacheslav Ovsiienko 	MLX5_SET(qpc, qpc, ts_format, attr->ts_format);
2173f9213ab1SRaja Zidane 	MLX5_SET(qpc, qpc, user_index, attr->user_index);
217415c3807eSMatan Azrad 	if (attr->uar_index) {
2175ddda0006SRaja Zidane 		if (attr->mmo) {
2176ddda0006SRaja Zidane 			void *qpc_ext_and_pas_list = MLX5_ADDR_OF(create_qp_in,
2177ddda0006SRaja Zidane 				in, qpc_extension_and_pas_list);
2178ddda0006SRaja Zidane 			void *qpc_ext = MLX5_ADDR_OF(qpc_extension_and_pas_list,
2179ddda0006SRaja Zidane 				qpc_ext_and_pas_list, qpc_data_extension);
2180f66898ebSRaja Zidane 
2181f66898ebSRaja Zidane 			MLX5_SET(create_qp_in, in, qpc_ext, 1);
2182ddda0006SRaja Zidane 			MLX5_SET(qpc_extension, qpc_ext, mmo, 1);
2183ddda0006SRaja Zidane 		}
218415c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
218515c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, uar_page, attr->uar_index);
2186f002358cSMichael Baum 		if (attr->log_page_size > MLX5_ADAPTER_PAGE_SHIFT)
2187f002358cSMichael Baum 			MLX5_SET(qpc, qpc, log_page_size,
2188f002358cSMichael Baum 				 attr->log_page_size - MLX5_ADAPTER_PAGE_SHIFT);
2189ba707cdbSRaja Zidane 		if (attr->num_of_send_wqbbs) {
2190ba707cdbSRaja Zidane 			MLX5_ASSERT(RTE_IS_POWER_OF_2(attr->num_of_send_wqbbs));
219115c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, cqn_snd, attr->cqn);
219215c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, log_sq_size,
2193ba707cdbSRaja Zidane 				 rte_log2_u32(attr->num_of_send_wqbbs));
219415c3807eSMatan Azrad 		} else {
219515c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, no_sq, 1);
219615c3807eSMatan Azrad 		}
2197ba707cdbSRaja Zidane 		if (attr->num_of_receive_wqes) {
2198ba707cdbSRaja Zidane 			MLX5_ASSERT(RTE_IS_POWER_OF_2(
2199ba707cdbSRaja Zidane 					attr->num_of_receive_wqes));
220015c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, cqn_rcv, attr->cqn);
220115c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, log_rq_stride, attr->log_rq_stride -
220215c3807eSMatan Azrad 				 MLX5_LOG_RQ_STRIDE_SHIFT);
220315c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, log_rq_size,
2204ba707cdbSRaja Zidane 				 rte_log2_u32(attr->num_of_receive_wqes));
220515c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, rq_type, MLX5_NON_ZERO_RQ);
220615c3807eSMatan Azrad 		} else {
220715c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, rq_type, MLX5_ZERO_LEN_RQ);
220815c3807eSMatan Azrad 		}
220915c3807eSMatan Azrad 		if (attr->dbr_umem_valid) {
221015c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, dbr_umem_valid,
221115c3807eSMatan Azrad 				 attr->dbr_umem_valid);
221215c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, dbr_umem_id, attr->dbr_umem_id);
221315c3807eSMatan Azrad 		}
221415c3807eSMatan Azrad 		MLX5_SET64(qpc, qpc, dbr_addr, attr->dbr_address);
221515c3807eSMatan Azrad 		MLX5_SET64(create_qp_in, in, wq_umem_offset,
221615c3807eSMatan Azrad 			   attr->wq_umem_offset);
221715c3807eSMatan Azrad 		MLX5_SET(create_qp_in, in, wq_umem_id, attr->wq_umem_id);
221815c3807eSMatan Azrad 		MLX5_SET(create_qp_in, in, wq_umem_valid, 1);
221915c3807eSMatan Azrad 	} else {
222015c3807eSMatan Azrad 		/* Special QP to be managed by FW - no SQ\RQ\CQ\UAR\DB rec. */
222115c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, rq_type, MLX5_ZERO_LEN_RQ);
222215c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, no_sq, 1);
222315c3807eSMatan Azrad 	}
222415c3807eSMatan Azrad 	qp_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
222515c3807eSMatan Azrad 						 sizeof(out));
222615c3807eSMatan Azrad 	if (!qp_obj->obj) {
222715c3807eSMatan Azrad 		rte_errno = errno;
222815c3807eSMatan Azrad 		DRV_LOG(ERR, "Failed to create QP Obj using DevX.");
222966914d19SSuanming Mou 		mlx5_free(qp_obj);
223015c3807eSMatan Azrad 		return NULL;
223115c3807eSMatan Azrad 	}
223215c3807eSMatan Azrad 	qp_obj->id = MLX5_GET(create_qp_out, out, qpn);
223315c3807eSMatan Azrad 	return qp_obj;
223415c3807eSMatan Azrad }
223515c3807eSMatan Azrad 
223615c3807eSMatan Azrad /**
223715c3807eSMatan Azrad  * Modify QP using DevX API.
223815c3807eSMatan Azrad  * Currently supports only force loop-back QP.
223915c3807eSMatan Azrad  *
224015c3807eSMatan Azrad  * @param[in] qp
224115c3807eSMatan Azrad  *   Pointer to QP object structure.
224215c3807eSMatan Azrad  * @param [in] qp_st_mod_op
224315c3807eSMatan Azrad  *   The QP state modification operation.
224415c3807eSMatan Azrad  * @param [in] remote_qp_id
224515c3807eSMatan Azrad  *   The remote QP ID for MLX5_CMD_OP_INIT2RTR_QP operation.
224615c3807eSMatan Azrad  *
224715c3807eSMatan Azrad  * @return
224815c3807eSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
224915c3807eSMatan Azrad  */
225015c3807eSMatan Azrad int
225115c3807eSMatan Azrad mlx5_devx_cmd_modify_qp_state(struct mlx5_devx_obj *qp, uint32_t qp_st_mod_op,
225215c3807eSMatan Azrad 			      uint32_t remote_qp_id)
225315c3807eSMatan Azrad {
225415c3807eSMatan Azrad 	union {
225515c3807eSMatan Azrad 		uint32_t rst2init[MLX5_ST_SZ_DW(rst2init_qp_in)];
225615c3807eSMatan Azrad 		uint32_t init2rtr[MLX5_ST_SZ_DW(init2rtr_qp_in)];
225715c3807eSMatan Azrad 		uint32_t rtr2rts[MLX5_ST_SZ_DW(rtr2rts_qp_in)];
225815c3807eSMatan Azrad 	} in;
225915c3807eSMatan Azrad 	union {
226015c3807eSMatan Azrad 		uint32_t rst2init[MLX5_ST_SZ_DW(rst2init_qp_out)];
226115c3807eSMatan Azrad 		uint32_t init2rtr[MLX5_ST_SZ_DW(init2rtr_qp_out)];
226215c3807eSMatan Azrad 		uint32_t rtr2rts[MLX5_ST_SZ_DW(rtr2rts_qp_out)];
226315c3807eSMatan Azrad 	} out;
226415c3807eSMatan Azrad 	void *qpc;
226515c3807eSMatan Azrad 	int ret;
226615c3807eSMatan Azrad 	unsigned int inlen;
226715c3807eSMatan Azrad 	unsigned int outlen;
226815c3807eSMatan Azrad 
226915c3807eSMatan Azrad 	memset(&in, 0, sizeof(in));
227015c3807eSMatan Azrad 	memset(&out, 0, sizeof(out));
227115c3807eSMatan Azrad 	MLX5_SET(rst2init_qp_in, &in, opcode, qp_st_mod_op);
227215c3807eSMatan Azrad 	switch (qp_st_mod_op) {
227315c3807eSMatan Azrad 	case MLX5_CMD_OP_RST2INIT_QP:
227415c3807eSMatan Azrad 		MLX5_SET(rst2init_qp_in, &in, qpn, qp->id);
227515c3807eSMatan Azrad 		qpc = MLX5_ADDR_OF(rst2init_qp_in, &in, qpc);
227615c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, primary_address_path.vhca_port_num, 1);
227715c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, rre, 1);
227815c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, rwe, 1);
227915c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
228015c3807eSMatan Azrad 		inlen = sizeof(in.rst2init);
228115c3807eSMatan Azrad 		outlen = sizeof(out.rst2init);
228215c3807eSMatan Azrad 		break;
228315c3807eSMatan Azrad 	case MLX5_CMD_OP_INIT2RTR_QP:
228415c3807eSMatan Azrad 		MLX5_SET(init2rtr_qp_in, &in, qpn, qp->id);
228515c3807eSMatan Azrad 		qpc = MLX5_ADDR_OF(init2rtr_qp_in, &in, qpc);
228615c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, primary_address_path.fl, 1);
228715c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, primary_address_path.vhca_port_num, 1);
228815c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, mtu, 1);
228915c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, log_msg_max, 30);
229015c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, remote_qpn, remote_qp_id);
229115c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, min_rnr_nak, 0);
229215c3807eSMatan Azrad 		inlen = sizeof(in.init2rtr);
229315c3807eSMatan Azrad 		outlen = sizeof(out.init2rtr);
229415c3807eSMatan Azrad 		break;
229515c3807eSMatan Azrad 	case MLX5_CMD_OP_RTR2RTS_QP:
229615c3807eSMatan Azrad 		qpc = MLX5_ADDR_OF(rtr2rts_qp_in, &in, qpc);
229715c3807eSMatan Azrad 		MLX5_SET(rtr2rts_qp_in, &in, qpn, qp->id);
229805b54bf0SYajun Wu 		MLX5_SET(qpc, qpc, primary_address_path.ack_timeout, 16);
229915c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, log_ack_req_freq, 0);
230015c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, retry_count, 7);
230115c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, rnr_retry, 7);
230215c3807eSMatan Azrad 		inlen = sizeof(in.rtr2rts);
230315c3807eSMatan Azrad 		outlen = sizeof(out.rtr2rts);
230415c3807eSMatan Azrad 		break;
230515c3807eSMatan Azrad 	default:
230615c3807eSMatan Azrad 		DRV_LOG(ERR, "Invalid or unsupported QP modify op %u.",
230715c3807eSMatan Azrad 			qp_st_mod_op);
230815c3807eSMatan Azrad 		rte_errno = EINVAL;
230915c3807eSMatan Azrad 		return -rte_errno;
231015c3807eSMatan Azrad 	}
231115c3807eSMatan Azrad 	ret = mlx5_glue->devx_obj_modify(qp->obj, &in, inlen, &out, outlen);
231215c3807eSMatan Azrad 	if (ret) {
231315c3807eSMatan Azrad 		DRV_LOG(ERR, "Failed to modify QP using DevX.");
231415c3807eSMatan Azrad 		rte_errno = errno;
231538119ebeSBing Zhao 		return -rte_errno;
231615c3807eSMatan Azrad 	}
231715c3807eSMatan Azrad 	return ret;
231815c3807eSMatan Azrad }
2319796ae7bbSMatan Azrad 
2320796ae7bbSMatan Azrad struct mlx5_devx_obj *
2321796ae7bbSMatan Azrad mlx5_devx_cmd_create_virtio_q_counters(void *ctx)
2322796ae7bbSMatan Azrad {
2323796ae7bbSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_virtio_q_counters_in)] = {0};
2324796ae7bbSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
232566914d19SSuanming Mou 	struct mlx5_devx_obj *couners_obj = mlx5_malloc(MLX5_MEM_ZERO,
232666914d19SSuanming Mou 						       sizeof(*couners_obj), 0,
232766914d19SSuanming Mou 						       SOCKET_ID_ANY);
2328796ae7bbSMatan Azrad 	void *hdr = MLX5_ADDR_OF(create_virtio_q_counters_in, in, hdr);
2329796ae7bbSMatan Azrad 
2330796ae7bbSMatan Azrad 	if (!couners_obj) {
2331796ae7bbSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate virtio queue counters data.");
2332796ae7bbSMatan Azrad 		rte_errno = ENOMEM;
2333796ae7bbSMatan Azrad 		return NULL;
2334796ae7bbSMatan Azrad 	}
2335796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
2336796ae7bbSMatan Azrad 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
2337796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
2338796ae7bbSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTIO_Q_COUNTERS);
2339796ae7bbSMatan Azrad 	couners_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
2340796ae7bbSMatan Azrad 						      sizeof(out));
2341796ae7bbSMatan Azrad 	if (!couners_obj->obj) {
2342796ae7bbSMatan Azrad 		rte_errno = errno;
2343796ae7bbSMatan Azrad 		DRV_LOG(ERR, "Failed to create virtio queue counters Obj using"
2344796ae7bbSMatan Azrad 			" DevX.");
234566914d19SSuanming Mou 		mlx5_free(couners_obj);
2346796ae7bbSMatan Azrad 		return NULL;
2347796ae7bbSMatan Azrad 	}
2348796ae7bbSMatan Azrad 	couners_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
2349796ae7bbSMatan Azrad 	return couners_obj;
2350796ae7bbSMatan Azrad }
2351796ae7bbSMatan Azrad 
2352796ae7bbSMatan Azrad int
2353796ae7bbSMatan Azrad mlx5_devx_cmd_query_virtio_q_counters(struct mlx5_devx_obj *couners_obj,
2354796ae7bbSMatan Azrad 				   struct mlx5_devx_virtio_q_couners_attr *attr)
2355796ae7bbSMatan Azrad {
2356796ae7bbSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0};
2357796ae7bbSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_virtio_q_counters_out)] = {0};
2358796ae7bbSMatan Azrad 	void *hdr = MLX5_ADDR_OF(query_virtio_q_counters_out, in, hdr);
2359796ae7bbSMatan Azrad 	void *virtio_q_counters = MLX5_ADDR_OF(query_virtio_q_counters_out, out,
2360796ae7bbSMatan Azrad 					       virtio_q_counters);
2361796ae7bbSMatan Azrad 	int ret;
2362796ae7bbSMatan Azrad 
2363796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
2364796ae7bbSMatan Azrad 		 MLX5_CMD_OP_QUERY_GENERAL_OBJECT);
2365796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
2366796ae7bbSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTIO_Q_COUNTERS);
2367796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, couners_obj->id);
2368796ae7bbSMatan Azrad 	ret = mlx5_glue->devx_obj_query(couners_obj->obj, in, sizeof(in), out,
2369796ae7bbSMatan Azrad 					sizeof(out));
2370796ae7bbSMatan Azrad 	if (ret) {
2371796ae7bbSMatan Azrad 		DRV_LOG(ERR, "Failed to query virtio q counters using DevX.");
2372796ae7bbSMatan Azrad 		rte_errno = errno;
2373796ae7bbSMatan Azrad 		return -errno;
2374796ae7bbSMatan Azrad 	}
2375796ae7bbSMatan Azrad 	attr->received_desc = MLX5_GET64(virtio_q_counters, virtio_q_counters,
2376796ae7bbSMatan Azrad 					 received_desc);
2377796ae7bbSMatan Azrad 	attr->completed_desc = MLX5_GET64(virtio_q_counters, virtio_q_counters,
2378796ae7bbSMatan Azrad 					  completed_desc);
2379796ae7bbSMatan Azrad 	attr->error_cqes = MLX5_GET(virtio_q_counters, virtio_q_counters,
2380796ae7bbSMatan Azrad 				    error_cqes);
2381796ae7bbSMatan Azrad 	attr->bad_desc_errors = MLX5_GET(virtio_q_counters, virtio_q_counters,
2382796ae7bbSMatan Azrad 					 bad_desc_errors);
2383796ae7bbSMatan Azrad 	attr->exceed_max_chain = MLX5_GET(virtio_q_counters, virtio_q_counters,
2384796ae7bbSMatan Azrad 					  exceed_max_chain);
2385796ae7bbSMatan Azrad 	attr->invalid_buffer = MLX5_GET(virtio_q_counters, virtio_q_counters,
2386796ae7bbSMatan Azrad 					invalid_buffer);
2387796ae7bbSMatan Azrad 	return ret;
2388796ae7bbSMatan Azrad }
2389369e5092SDekel Peled 
2390369e5092SDekel Peled /**
2391369e5092SDekel Peled  * Create general object of type FLOW_HIT_ASO using DevX API.
2392369e5092SDekel Peled  *
2393369e5092SDekel Peled  * @param[in] ctx
2394369e5092SDekel Peled  *   Context returned from mlx5 open_device() glue function.
2395369e5092SDekel Peled  * @param [in] pd
2396369e5092SDekel Peled  *   PD value to associate the FLOW_HIT_ASO object with.
2397369e5092SDekel Peled  *
2398369e5092SDekel Peled  * @return
2399369e5092SDekel Peled  *   The DevX object created, NULL otherwise and rte_errno is set.
2400369e5092SDekel Peled  */
2401369e5092SDekel Peled struct mlx5_devx_obj *
2402369e5092SDekel Peled mlx5_devx_cmd_create_flow_hit_aso_obj(void *ctx, uint32_t pd)
2403369e5092SDekel Peled {
2404369e5092SDekel Peled 	uint32_t in[MLX5_ST_SZ_DW(create_flow_hit_aso_in)] = {0};
2405369e5092SDekel Peled 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
2406369e5092SDekel Peled 	struct mlx5_devx_obj *flow_hit_aso_obj = NULL;
2407369e5092SDekel Peled 	void *ptr = NULL;
2408369e5092SDekel Peled 
2409369e5092SDekel Peled 	flow_hit_aso_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*flow_hit_aso_obj),
2410369e5092SDekel Peled 				       0, SOCKET_ID_ANY);
2411369e5092SDekel Peled 	if (!flow_hit_aso_obj) {
2412369e5092SDekel Peled 		DRV_LOG(ERR, "Failed to allocate FLOW_HIT_ASO object data");
2413369e5092SDekel Peled 		rte_errno = ENOMEM;
2414369e5092SDekel Peled 		return NULL;
2415369e5092SDekel Peled 	}
2416369e5092SDekel Peled 	ptr = MLX5_ADDR_OF(create_flow_hit_aso_in, in, hdr);
2417369e5092SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
2418369e5092SDekel Peled 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
2419369e5092SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
2420369e5092SDekel Peled 		 MLX5_GENERAL_OBJ_TYPE_FLOW_HIT_ASO);
2421369e5092SDekel Peled 	ptr = MLX5_ADDR_OF(create_flow_hit_aso_in, in, flow_hit_aso);
2422369e5092SDekel Peled 	MLX5_SET(flow_hit_aso, ptr, access_pd, pd);
2423369e5092SDekel Peled 	flow_hit_aso_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
2424369e5092SDekel Peled 							   out, sizeof(out));
2425369e5092SDekel Peled 	if (!flow_hit_aso_obj->obj) {
2426369e5092SDekel Peled 		rte_errno = errno;
2427369e5092SDekel Peled 		DRV_LOG(ERR, "Failed to create FLOW_HIT_ASO obj using DevX.");
2428369e5092SDekel Peled 		mlx5_free(flow_hit_aso_obj);
2429369e5092SDekel Peled 		return NULL;
2430369e5092SDekel Peled 	}
2431369e5092SDekel Peled 	flow_hit_aso_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
2432369e5092SDekel Peled 	return flow_hit_aso_obj;
2433369e5092SDekel Peled }
24347ae7f458STal Shnaiderman 
24357ae7f458STal Shnaiderman /*
24367ae7f458STal Shnaiderman  * Create PD using DevX API.
24377ae7f458STal Shnaiderman  *
24387ae7f458STal Shnaiderman  * @param[in] ctx
24397ae7f458STal Shnaiderman  *   Context returned from mlx5 open_device() glue function.
24407ae7f458STal Shnaiderman  *
24417ae7f458STal Shnaiderman  * @return
24427ae7f458STal Shnaiderman  *   The DevX object created, NULL otherwise and rte_errno is set.
24437ae7f458STal Shnaiderman  */
24447ae7f458STal Shnaiderman struct mlx5_devx_obj *
24457ae7f458STal Shnaiderman mlx5_devx_cmd_alloc_pd(void *ctx)
24467ae7f458STal Shnaiderman {
24477ae7f458STal Shnaiderman 	struct mlx5_devx_obj *ppd =
24487ae7f458STal Shnaiderman 		mlx5_malloc(MLX5_MEM_ZERO, sizeof(*ppd), 0, SOCKET_ID_ANY);
24497ae7f458STal Shnaiderman 	u32 in[MLX5_ST_SZ_DW(alloc_pd_in)] = {0};
24507ae7f458STal Shnaiderman 	u32 out[MLX5_ST_SZ_DW(alloc_pd_out)] = {0};
24517ae7f458STal Shnaiderman 
24527ae7f458STal Shnaiderman 	if (!ppd) {
24537ae7f458STal Shnaiderman 		DRV_LOG(ERR, "Failed to allocate PD data.");
24547ae7f458STal Shnaiderman 		rte_errno = ENOMEM;
24557ae7f458STal Shnaiderman 		return NULL;
24567ae7f458STal Shnaiderman 	}
24577ae7f458STal Shnaiderman 	MLX5_SET(alloc_pd_in, in, opcode, MLX5_CMD_OP_ALLOC_PD);
24587ae7f458STal Shnaiderman 	ppd->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
24597ae7f458STal Shnaiderman 				out, sizeof(out));
24607ae7f458STal Shnaiderman 	if (!ppd->obj) {
24617ae7f458STal Shnaiderman 		mlx5_free(ppd);
24627ae7f458STal Shnaiderman 		DRV_LOG(ERR, "Failed to allocate PD Obj using DevX.");
24637ae7f458STal Shnaiderman 		rte_errno = errno;
24647ae7f458STal Shnaiderman 		return NULL;
24657ae7f458STal Shnaiderman 	}
24667ae7f458STal Shnaiderman 	ppd->id = MLX5_GET(alloc_pd_out, out, pd);
24677ae7f458STal Shnaiderman 	return ppd;
24687ae7f458STal Shnaiderman }
24695be10a9dSShiri Kuzin 
24705be10a9dSShiri Kuzin /**
2471894711d3SLi Zhang  * Create general object of type FLOW_METER_ASO using DevX API.
2472894711d3SLi Zhang  *
2473894711d3SLi Zhang  * @param[in] ctx
2474894711d3SLi Zhang  *   Context returned from mlx5 open_device() glue function.
2475894711d3SLi Zhang  * @param [in] pd
2476894711d3SLi Zhang  *   PD value to associate the FLOW_METER_ASO object with.
2477894711d3SLi Zhang  * @param [in] log_obj_size
2478894711d3SLi Zhang  *   log_obj_size define to allocate number of 2 * meters
2479894711d3SLi Zhang  *   in one FLOW_METER_ASO object.
2480894711d3SLi Zhang  *
2481894711d3SLi Zhang  * @return
2482894711d3SLi Zhang  *   The DevX object created, NULL otherwise and rte_errno is set.
2483894711d3SLi Zhang  */
2484894711d3SLi Zhang struct mlx5_devx_obj *
2485894711d3SLi Zhang mlx5_devx_cmd_create_flow_meter_aso_obj(void *ctx, uint32_t pd,
2486894711d3SLi Zhang 						uint32_t log_obj_size)
2487894711d3SLi Zhang {
2488894711d3SLi Zhang 	uint32_t in[MLX5_ST_SZ_DW(create_flow_meter_aso_in)] = {0};
2489894711d3SLi Zhang 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)];
2490894711d3SLi Zhang 	struct mlx5_devx_obj *flow_meter_aso_obj;
2491894711d3SLi Zhang 	void *ptr;
2492894711d3SLi Zhang 
2493894711d3SLi Zhang 	flow_meter_aso_obj = mlx5_malloc(MLX5_MEM_ZERO,
2494894711d3SLi Zhang 						sizeof(*flow_meter_aso_obj),
2495894711d3SLi Zhang 						0, SOCKET_ID_ANY);
2496894711d3SLi Zhang 	if (!flow_meter_aso_obj) {
2497894711d3SLi Zhang 		DRV_LOG(ERR, "Failed to allocate FLOW_METER_ASO object data");
2498894711d3SLi Zhang 		rte_errno = ENOMEM;
2499894711d3SLi Zhang 		return NULL;
2500894711d3SLi Zhang 	}
2501894711d3SLi Zhang 	ptr = MLX5_ADDR_OF(create_flow_meter_aso_in, in, hdr);
2502894711d3SLi Zhang 	MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
2503894711d3SLi Zhang 		MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
2504894711d3SLi Zhang 	MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
2505894711d3SLi Zhang 		MLX5_GENERAL_OBJ_TYPE_FLOW_METER_ASO);
2506894711d3SLi Zhang 	MLX5_SET(general_obj_in_cmd_hdr, ptr, log_obj_range,
2507894711d3SLi Zhang 		log_obj_size);
2508894711d3SLi Zhang 	ptr = MLX5_ADDR_OF(create_flow_meter_aso_in, in, flow_meter_aso);
2509894711d3SLi Zhang 	MLX5_SET(flow_meter_aso, ptr, access_pd, pd);
2510894711d3SLi Zhang 	flow_meter_aso_obj->obj = mlx5_glue->devx_obj_create(
2511894711d3SLi Zhang 							ctx, in, sizeof(in),
2512894711d3SLi Zhang 							out, sizeof(out));
2513894711d3SLi Zhang 	if (!flow_meter_aso_obj->obj) {
2514894711d3SLi Zhang 		rte_errno = errno;
2515894711d3SLi Zhang 		DRV_LOG(ERR, "Failed to create FLOW_METER_ASO obj using DevX.");
2516894711d3SLi Zhang 		mlx5_free(flow_meter_aso_obj);
2517894711d3SLi Zhang 		return NULL;
2518894711d3SLi Zhang 	}
2519894711d3SLi Zhang 	flow_meter_aso_obj->id = MLX5_GET(general_obj_out_cmd_hdr,
2520894711d3SLi Zhang 								out, obj_id);
2521894711d3SLi Zhang 	return flow_meter_aso_obj;
2522894711d3SLi Zhang }
2523894711d3SLi Zhang 
25248207e84bSBing Zhao /*
25258207e84bSBing Zhao  * Create general object of type CONN_TRACK_OFFLOAD using DevX API.
25268207e84bSBing Zhao  *
25278207e84bSBing Zhao  * @param[in] ctx
25288207e84bSBing Zhao  *   Context returned from mlx5 open_device() glue function.
25298207e84bSBing Zhao  * @param [in] pd
25308207e84bSBing Zhao  *   PD value to associate the CONN_TRACK_OFFLOAD ASO object with.
25318207e84bSBing Zhao  * @param [in] log_obj_size
25328207e84bSBing Zhao  *   log_obj_size to allocate its power of 2 * objects
25338207e84bSBing Zhao  *   in one CONN_TRACK_OFFLOAD bulk allocation.
25348207e84bSBing Zhao  *
25358207e84bSBing Zhao  * @return
25368207e84bSBing Zhao  *   The DevX object created, NULL otherwise and rte_errno is set.
25378207e84bSBing Zhao  */
25388207e84bSBing Zhao struct mlx5_devx_obj *
25398207e84bSBing Zhao mlx5_devx_cmd_create_conn_track_offload_obj(void *ctx, uint32_t pd,
25408207e84bSBing Zhao 					    uint32_t log_obj_size)
25418207e84bSBing Zhao {
25428207e84bSBing Zhao 	uint32_t in[MLX5_ST_SZ_DW(create_conn_track_aso_in)] = {0};
25438207e84bSBing Zhao 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)];
25448207e84bSBing Zhao 	struct mlx5_devx_obj *ct_aso_obj;
25458207e84bSBing Zhao 	void *ptr;
25468207e84bSBing Zhao 
25478207e84bSBing Zhao 	ct_aso_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*ct_aso_obj),
25488207e84bSBing Zhao 				 0, SOCKET_ID_ANY);
25498207e84bSBing Zhao 	if (!ct_aso_obj) {
25508207e84bSBing Zhao 		DRV_LOG(ERR, "Failed to allocate CONN_TRACK_OFFLOAD object.");
25518207e84bSBing Zhao 		rte_errno = ENOMEM;
25528207e84bSBing Zhao 		return NULL;
25538207e84bSBing Zhao 	}
25548207e84bSBing Zhao 	ptr = MLX5_ADDR_OF(create_conn_track_aso_in, in, hdr);
25558207e84bSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
25568207e84bSBing Zhao 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
25578207e84bSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
25588207e84bSBing Zhao 		 MLX5_GENERAL_OBJ_TYPE_CONN_TRACK_OFFLOAD);
25598207e84bSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, ptr, log_obj_range, log_obj_size);
25608207e84bSBing Zhao 	ptr = MLX5_ADDR_OF(create_conn_track_aso_in, in, conn_track_offload);
25618207e84bSBing Zhao 	MLX5_SET(conn_track_offload, ptr, conn_track_aso_access_pd, pd);
25628207e84bSBing Zhao 	ct_aso_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
25638207e84bSBing Zhao 						     out, sizeof(out));
25648207e84bSBing Zhao 	if (!ct_aso_obj->obj) {
25658207e84bSBing Zhao 		rte_errno = errno;
25668207e84bSBing Zhao 		DRV_LOG(ERR, "Failed to create CONN_TRACK_OFFLOAD obj by using DevX.");
25678207e84bSBing Zhao 		mlx5_free(ct_aso_obj);
25688207e84bSBing Zhao 		return NULL;
25698207e84bSBing Zhao 	}
25708207e84bSBing Zhao 	ct_aso_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
25718207e84bSBing Zhao 	return ct_aso_obj;
25728207e84bSBing Zhao }
25738207e84bSBing Zhao 
2574894711d3SLi Zhang /**
25755be10a9dSShiri Kuzin  * Create general object of type GENEVE TLV option using DevX API.
25765be10a9dSShiri Kuzin  *
25775be10a9dSShiri Kuzin  * @param[in] ctx
25785be10a9dSShiri Kuzin  *   Context returned from mlx5 open_device() glue function.
25795be10a9dSShiri Kuzin  * @param [in] class
25805be10a9dSShiri Kuzin  *   TLV option variable value of class
25815be10a9dSShiri Kuzin  * @param [in] type
25825be10a9dSShiri Kuzin  *   TLV option variable value of type
25835be10a9dSShiri Kuzin  * @param [in] len
25845be10a9dSShiri Kuzin  *   TLV option variable value of len
25855be10a9dSShiri Kuzin  *
25865be10a9dSShiri Kuzin  * @return
25875be10a9dSShiri Kuzin  *   The DevX object created, NULL otherwise and rte_errno is set.
25885be10a9dSShiri Kuzin  */
25895be10a9dSShiri Kuzin struct mlx5_devx_obj *
25905be10a9dSShiri Kuzin mlx5_devx_cmd_create_geneve_tlv_option(void *ctx,
25915be10a9dSShiri Kuzin 		uint16_t class, uint8_t type, uint8_t len)
25925be10a9dSShiri Kuzin {
25935be10a9dSShiri Kuzin 	uint32_t in[MLX5_ST_SZ_DW(create_geneve_tlv_option_in)] = {0};
25945be10a9dSShiri Kuzin 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
25955be10a9dSShiri Kuzin 	struct mlx5_devx_obj *geneve_tlv_opt_obj = mlx5_malloc(MLX5_MEM_ZERO,
25965be10a9dSShiri Kuzin 						   sizeof(*geneve_tlv_opt_obj),
25975be10a9dSShiri Kuzin 						   0, SOCKET_ID_ANY);
25985be10a9dSShiri Kuzin 
25995be10a9dSShiri Kuzin 	if (!geneve_tlv_opt_obj) {
26005be10a9dSShiri Kuzin 		DRV_LOG(ERR, "Failed to allocate geneve tlv option object.");
26015be10a9dSShiri Kuzin 		rte_errno = ENOMEM;
26025be10a9dSShiri Kuzin 		return NULL;
26035be10a9dSShiri Kuzin 	}
26045be10a9dSShiri Kuzin 	void *hdr = MLX5_ADDR_OF(create_geneve_tlv_option_in, in, hdr);
26055be10a9dSShiri Kuzin 	void *opt = MLX5_ADDR_OF(create_geneve_tlv_option_in, in,
26065be10a9dSShiri Kuzin 			geneve_tlv_opt);
26075be10a9dSShiri Kuzin 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
26085be10a9dSShiri Kuzin 			MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
26095be10a9dSShiri Kuzin 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
2610753a7c08SDekel Peled 		 MLX5_GENERAL_OBJ_TYPE_GENEVE_TLV_OPT);
26115be10a9dSShiri Kuzin 	MLX5_SET(geneve_tlv_option, opt, option_class,
26125be10a9dSShiri Kuzin 			rte_be_to_cpu_16(class));
26135be10a9dSShiri Kuzin 	MLX5_SET(geneve_tlv_option, opt, option_type, type);
26145be10a9dSShiri Kuzin 	MLX5_SET(geneve_tlv_option, opt, option_data_length, len);
26155be10a9dSShiri Kuzin 	geneve_tlv_opt_obj->obj = mlx5_glue->devx_obj_create(ctx, in,
26165be10a9dSShiri Kuzin 					sizeof(in), out, sizeof(out));
26175be10a9dSShiri Kuzin 	if (!geneve_tlv_opt_obj->obj) {
26185be10a9dSShiri Kuzin 		rte_errno = errno;
26195be10a9dSShiri Kuzin 		DRV_LOG(ERR, "Failed to create Geneve tlv option "
26205be10a9dSShiri Kuzin 				"Obj using DevX.");
26215be10a9dSShiri Kuzin 		mlx5_free(geneve_tlv_opt_obj);
26225be10a9dSShiri Kuzin 		return NULL;
26235be10a9dSShiri Kuzin 	}
26245be10a9dSShiri Kuzin 	geneve_tlv_opt_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
26255be10a9dSShiri Kuzin 	return geneve_tlv_opt_obj;
26265be10a9dSShiri Kuzin }
26275be10a9dSShiri Kuzin 
2628542689e9SMatan Azrad int
2629542689e9SMatan Azrad mlx5_devx_cmd_wq_query(void *wq, uint32_t *counter_set_id)
2630542689e9SMatan Azrad {
2631542689e9SMatan Azrad #ifdef HAVE_IBV_FLOW_DV_SUPPORT
2632542689e9SMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_rq_in)] = {0};
2633542689e9SMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_rq_out)] = {0};
2634542689e9SMatan Azrad 	int rc;
2635542689e9SMatan Azrad 	void *rq_ctx;
2636542689e9SMatan Azrad 
2637542689e9SMatan Azrad 	MLX5_SET(query_rq_in, in, opcode, MLX5_CMD_OP_QUERY_RQ);
2638542689e9SMatan Azrad 	MLX5_SET(query_rq_in, in, rqn, ((struct ibv_wq *)wq)->wq_num);
2639542689e9SMatan Azrad 	rc = mlx5_glue->devx_wq_query(wq, in, sizeof(in), out, sizeof(out));
2640542689e9SMatan Azrad 	if (rc) {
2641542689e9SMatan Azrad 		rte_errno = errno;
2642542689e9SMatan Azrad 		DRV_LOG(ERR, "Failed to query WQ counter set ID using DevX - "
2643542689e9SMatan Azrad 			"rc = %d, errno = %d.", rc, errno);
2644542689e9SMatan Azrad 		return -rc;
2645542689e9SMatan Azrad 	};
2646542689e9SMatan Azrad 	rq_ctx = MLX5_ADDR_OF(query_rq_out, out, rq_context);
2647542689e9SMatan Azrad 	*counter_set_id = MLX5_GET(rqc, rq_ctx, counter_set_id);
2648542689e9SMatan Azrad 	return 0;
2649542689e9SMatan Azrad #else
2650542689e9SMatan Azrad 	(void)wq;
2651542689e9SMatan Azrad 	(void)counter_set_id;
2652542689e9SMatan Azrad 	return -ENOTSUP;
2653542689e9SMatan Azrad #endif
2654542689e9SMatan Azrad }
2655542689e9SMatan Azrad 
2656750e48c7SMatan Azrad /*
2657750e48c7SMatan Azrad  * Allocate queue counters via devx interface.
2658750e48c7SMatan Azrad  *
2659750e48c7SMatan Azrad  * @param[in] ctx
2660750e48c7SMatan Azrad  *   Context returned from mlx5 open_device() glue function.
2661750e48c7SMatan Azrad  *
2662750e48c7SMatan Azrad  * @return
2663750e48c7SMatan Azrad  *   Pointer to counter object on success, a NULL value otherwise and
2664750e48c7SMatan Azrad  *   rte_errno is set.
2665750e48c7SMatan Azrad  */
2666750e48c7SMatan Azrad struct mlx5_devx_obj *
2667750e48c7SMatan Azrad mlx5_devx_cmd_queue_counter_alloc(void *ctx)
2668750e48c7SMatan Azrad {
2669750e48c7SMatan Azrad 	struct mlx5_devx_obj *dcs = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dcs), 0,
2670750e48c7SMatan Azrad 						SOCKET_ID_ANY);
2671750e48c7SMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(alloc_q_counter_in)]   = {0};
2672750e48c7SMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(alloc_q_counter_out)] = {0};
2673750e48c7SMatan Azrad 
2674750e48c7SMatan Azrad 	if (!dcs) {
2675750e48c7SMatan Azrad 		rte_errno = ENOMEM;
2676750e48c7SMatan Azrad 		return NULL;
2677750e48c7SMatan Azrad 	}
2678750e48c7SMatan Azrad 	MLX5_SET(alloc_q_counter_in, in, opcode, MLX5_CMD_OP_ALLOC_Q_COUNTER);
2679750e48c7SMatan Azrad 	dcs->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
2680750e48c7SMatan Azrad 					      sizeof(out));
2681750e48c7SMatan Azrad 	if (!dcs->obj) {
2682750e48c7SMatan Azrad 		DRV_LOG(DEBUG, "Can't allocate q counter set by DevX - error "
2683750e48c7SMatan Azrad 			"%d.", errno);
2684750e48c7SMatan Azrad 		rte_errno = errno;
2685750e48c7SMatan Azrad 		mlx5_free(dcs);
2686750e48c7SMatan Azrad 		return NULL;
2687750e48c7SMatan Azrad 	}
2688750e48c7SMatan Azrad 	dcs->id = MLX5_GET(alloc_q_counter_out, out, counter_set_id);
2689750e48c7SMatan Azrad 	return dcs;
2690750e48c7SMatan Azrad }
2691750e48c7SMatan Azrad 
2692750e48c7SMatan Azrad /**
2693750e48c7SMatan Azrad  * Query queue counters values.
2694750e48c7SMatan Azrad  *
2695750e48c7SMatan Azrad  * @param[in] dcs
2696750e48c7SMatan Azrad  *   devx object of the queue counter set.
2697750e48c7SMatan Azrad  * @param[in] clear
2698750e48c7SMatan Azrad  *   Whether hardware should clear the counters after the query or not.
2699750e48c7SMatan Azrad  *  @param[out] out_of_buffers
2700750e48c7SMatan Azrad  *   Number of dropped occurred due to lack of WQE for the associated QPs/RQs.
2701750e48c7SMatan Azrad  *
2702750e48c7SMatan Azrad  * @return
2703750e48c7SMatan Azrad  *   0 on success, a negative value otherwise.
2704750e48c7SMatan Azrad  */
2705750e48c7SMatan Azrad int
2706750e48c7SMatan Azrad mlx5_devx_cmd_queue_counter_query(struct mlx5_devx_obj *dcs, int clear,
2707750e48c7SMatan Azrad 				  uint32_t *out_of_buffers)
2708750e48c7SMatan Azrad {
2709750e48c7SMatan Azrad 	uint32_t out[MLX5_ST_SZ_BYTES(query_q_counter_out)] = {0};
2710750e48c7SMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_q_counter_in)] = {0};
2711750e48c7SMatan Azrad 	int rc;
2712750e48c7SMatan Azrad 
2713750e48c7SMatan Azrad 	MLX5_SET(query_q_counter_in, in, opcode,
2714750e48c7SMatan Azrad 		 MLX5_CMD_OP_QUERY_Q_COUNTER);
2715750e48c7SMatan Azrad 	MLX5_SET(query_q_counter_in, in, op_mod, 0);
2716750e48c7SMatan Azrad 	MLX5_SET(query_q_counter_in, in, counter_set_id, dcs->id);
2717750e48c7SMatan Azrad 	MLX5_SET(query_q_counter_in, in, clear, !!clear);
2718750e48c7SMatan Azrad 	rc = mlx5_glue->devx_obj_query(dcs->obj, in, sizeof(in), out,
2719750e48c7SMatan Azrad 				       sizeof(out));
2720750e48c7SMatan Azrad 	if (rc) {
2721750e48c7SMatan Azrad 		DRV_LOG(ERR, "Failed to query devx q counter set - rc %d", rc);
2722750e48c7SMatan Azrad 		rte_errno = rc;
2723750e48c7SMatan Azrad 		return -rc;
2724750e48c7SMatan Azrad 	}
2725750e48c7SMatan Azrad 	*out_of_buffers = MLX5_GET(query_q_counter_out, out, out_of_buffer);
2726750e48c7SMatan Azrad 	return 0;
2727750e48c7SMatan Azrad }
2728178d8c50SDekel Peled 
2729178d8c50SDekel Peled /**
2730178d8c50SDekel Peled  * Create general object of type DEK using DevX API.
2731178d8c50SDekel Peled  *
2732178d8c50SDekel Peled  * @param[in] ctx
2733178d8c50SDekel Peled  *   Context returned from mlx5 open_device() glue function.
2734178d8c50SDekel Peled  * @param [in] attr
2735178d8c50SDekel Peled  *   Pointer to DEK attributes structure.
2736178d8c50SDekel Peled  *
2737178d8c50SDekel Peled  * @return
2738178d8c50SDekel Peled  *   The DevX object created, NULL otherwise and rte_errno is set.
2739178d8c50SDekel Peled  */
2740178d8c50SDekel Peled struct mlx5_devx_obj *
2741178d8c50SDekel Peled mlx5_devx_cmd_create_dek_obj(void *ctx, struct mlx5_devx_dek_attr *attr)
2742178d8c50SDekel Peled {
2743178d8c50SDekel Peled 	uint32_t in[MLX5_ST_SZ_DW(create_dek_in)] = {0};
2744178d8c50SDekel Peled 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
2745178d8c50SDekel Peled 	struct mlx5_devx_obj *dek_obj = NULL;
2746178d8c50SDekel Peled 	void *ptr = NULL, *key_addr = NULL;
2747178d8c50SDekel Peled 
2748178d8c50SDekel Peled 	dek_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dek_obj),
2749178d8c50SDekel Peled 			      0, SOCKET_ID_ANY);
2750178d8c50SDekel Peled 	if (dek_obj == NULL) {
2751178d8c50SDekel Peled 		DRV_LOG(ERR, "Failed to allocate DEK object data");
2752178d8c50SDekel Peled 		rte_errno = ENOMEM;
2753178d8c50SDekel Peled 		return NULL;
2754178d8c50SDekel Peled 	}
2755178d8c50SDekel Peled 	ptr = MLX5_ADDR_OF(create_dek_in, in, hdr);
2756178d8c50SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
2757178d8c50SDekel Peled 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
2758178d8c50SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
2759178d8c50SDekel Peled 		 MLX5_GENERAL_OBJ_TYPE_DEK);
2760178d8c50SDekel Peled 	ptr = MLX5_ADDR_OF(create_dek_in, in, dek);
2761178d8c50SDekel Peled 	MLX5_SET(dek, ptr, key_size, attr->key_size);
2762178d8c50SDekel Peled 	MLX5_SET(dek, ptr, has_keytag, attr->has_keytag);
2763178d8c50SDekel Peled 	MLX5_SET(dek, ptr, key_purpose, attr->key_purpose);
2764178d8c50SDekel Peled 	MLX5_SET(dek, ptr, pd, attr->pd);
2765178d8c50SDekel Peled 	MLX5_SET64(dek, ptr, opaque, attr->opaque);
2766178d8c50SDekel Peled 	key_addr = MLX5_ADDR_OF(dek, ptr, key);
2767178d8c50SDekel Peled 	memcpy(key_addr, (void *)(attr->key), MLX5_CRYPTO_KEY_MAX_SIZE);
2768178d8c50SDekel Peled 	dek_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
2769178d8c50SDekel Peled 						  out, sizeof(out));
2770178d8c50SDekel Peled 	if (dek_obj->obj == NULL) {
2771178d8c50SDekel Peled 		rte_errno = errno;
2772178d8c50SDekel Peled 		DRV_LOG(ERR, "Failed to create DEK obj using DevX.");
2773178d8c50SDekel Peled 		mlx5_free(dek_obj);
2774178d8c50SDekel Peled 		return NULL;
2775178d8c50SDekel Peled 	}
2776178d8c50SDekel Peled 	dek_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
2777178d8c50SDekel Peled 	return dek_obj;
2778178d8c50SDekel Peled }
277921ca2494SDekel Peled 
278021ca2494SDekel Peled /**
278121ca2494SDekel Peled  * Create general object of type IMPORT_KEK using DevX API.
278221ca2494SDekel Peled  *
278321ca2494SDekel Peled  * @param[in] ctx
278421ca2494SDekel Peled  *   Context returned from mlx5 open_device() glue function.
278521ca2494SDekel Peled  * @param [in] attr
278621ca2494SDekel Peled  *   Pointer to IMPORT_KEK attributes structure.
278721ca2494SDekel Peled  *
278821ca2494SDekel Peled  * @return
278921ca2494SDekel Peled  *   The DevX object created, NULL otherwise and rte_errno is set.
279021ca2494SDekel Peled  */
279121ca2494SDekel Peled struct mlx5_devx_obj *
279221ca2494SDekel Peled mlx5_devx_cmd_create_import_kek_obj(void *ctx,
279321ca2494SDekel Peled 				    struct mlx5_devx_import_kek_attr *attr)
279421ca2494SDekel Peled {
279521ca2494SDekel Peled 	uint32_t in[MLX5_ST_SZ_DW(create_import_kek_in)] = {0};
279621ca2494SDekel Peled 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
279721ca2494SDekel Peled 	struct mlx5_devx_obj *import_kek_obj = NULL;
279821ca2494SDekel Peled 	void *ptr = NULL, *key_addr = NULL;
279921ca2494SDekel Peled 
280021ca2494SDekel Peled 	import_kek_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*import_kek_obj),
280121ca2494SDekel Peled 				     0, SOCKET_ID_ANY);
280221ca2494SDekel Peled 	if (import_kek_obj == NULL) {
280321ca2494SDekel Peled 		DRV_LOG(ERR, "Failed to allocate IMPORT_KEK object data");
280421ca2494SDekel Peled 		rte_errno = ENOMEM;
280521ca2494SDekel Peled 		return NULL;
280621ca2494SDekel Peled 	}
280721ca2494SDekel Peled 	ptr = MLX5_ADDR_OF(create_import_kek_in, in, hdr);
280821ca2494SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
280921ca2494SDekel Peled 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
281021ca2494SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
281121ca2494SDekel Peled 		 MLX5_GENERAL_OBJ_TYPE_IMPORT_KEK);
281221ca2494SDekel Peled 	ptr = MLX5_ADDR_OF(create_import_kek_in, in, import_kek);
281321ca2494SDekel Peled 	MLX5_SET(import_kek, ptr, key_size, attr->key_size);
281421ca2494SDekel Peled 	key_addr = MLX5_ADDR_OF(import_kek, ptr, key);
281521ca2494SDekel Peled 	memcpy(key_addr, (void *)(attr->key), MLX5_CRYPTO_KEY_MAX_SIZE);
281621ca2494SDekel Peled 	import_kek_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
281721ca2494SDekel Peled 							 out, sizeof(out));
281821ca2494SDekel Peled 	if (import_kek_obj->obj == NULL) {
281921ca2494SDekel Peled 		rte_errno = errno;
282021ca2494SDekel Peled 		DRV_LOG(ERR, "Failed to create IMPORT_KEK object using DevX.");
282121ca2494SDekel Peled 		mlx5_free(import_kek_obj);
282221ca2494SDekel Peled 		return NULL;
282321ca2494SDekel Peled 	}
282421ca2494SDekel Peled 	import_kek_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
282521ca2494SDekel Peled 	return import_kek_obj;
282621ca2494SDekel Peled }
282738e4780bSDekel Peled 
282838e4780bSDekel Peled /**
2829abda4fd9SDekel Peled  * Create general object of type CREDENTIAL using DevX API.
2830abda4fd9SDekel Peled  *
2831abda4fd9SDekel Peled  * @param[in] ctx
2832abda4fd9SDekel Peled  *   Context returned from mlx5 open_device() glue function.
2833abda4fd9SDekel Peled  * @param [in] attr
2834abda4fd9SDekel Peled  *   Pointer to CREDENTIAL attributes structure.
2835abda4fd9SDekel Peled  *
2836abda4fd9SDekel Peled  * @return
2837abda4fd9SDekel Peled  *   The DevX object created, NULL otherwise and rte_errno is set.
2838abda4fd9SDekel Peled  */
2839abda4fd9SDekel Peled struct mlx5_devx_obj *
2840abda4fd9SDekel Peled mlx5_devx_cmd_create_credential_obj(void *ctx,
2841abda4fd9SDekel Peled 				    struct mlx5_devx_credential_attr *attr)
2842abda4fd9SDekel Peled {
2843abda4fd9SDekel Peled 	uint32_t in[MLX5_ST_SZ_DW(create_credential_in)] = {0};
2844abda4fd9SDekel Peled 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
2845abda4fd9SDekel Peled 	struct mlx5_devx_obj *credential_obj = NULL;
2846abda4fd9SDekel Peled 	void *ptr = NULL, *credential_addr = NULL;
2847abda4fd9SDekel Peled 
2848abda4fd9SDekel Peled 	credential_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*credential_obj),
2849abda4fd9SDekel Peled 				     0, SOCKET_ID_ANY);
2850abda4fd9SDekel Peled 	if (credential_obj == NULL) {
2851abda4fd9SDekel Peled 		DRV_LOG(ERR, "Failed to allocate CREDENTIAL object data");
2852abda4fd9SDekel Peled 		rte_errno = ENOMEM;
2853abda4fd9SDekel Peled 		return NULL;
2854abda4fd9SDekel Peled 	}
2855abda4fd9SDekel Peled 	ptr = MLX5_ADDR_OF(create_credential_in, in, hdr);
2856abda4fd9SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
2857abda4fd9SDekel Peled 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
2858abda4fd9SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
2859abda4fd9SDekel Peled 		 MLX5_GENERAL_OBJ_TYPE_CREDENTIAL);
2860abda4fd9SDekel Peled 	ptr = MLX5_ADDR_OF(create_credential_in, in, credential);
2861abda4fd9SDekel Peled 	MLX5_SET(credential, ptr, credential_role, attr->credential_role);
2862abda4fd9SDekel Peled 	credential_addr = MLX5_ADDR_OF(credential, ptr, credential);
2863abda4fd9SDekel Peled 	memcpy(credential_addr, (void *)(attr->credential),
2864abda4fd9SDekel Peled 	       MLX5_CRYPTO_CREDENTIAL_SIZE);
2865abda4fd9SDekel Peled 	credential_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
2866abda4fd9SDekel Peled 							 out, sizeof(out));
2867abda4fd9SDekel Peled 	if (credential_obj->obj == NULL) {
2868abda4fd9SDekel Peled 		rte_errno = errno;
2869abda4fd9SDekel Peled 		DRV_LOG(ERR, "Failed to create CREDENTIAL object using DevX.");
2870abda4fd9SDekel Peled 		mlx5_free(credential_obj);
2871abda4fd9SDekel Peled 		return NULL;
2872abda4fd9SDekel Peled 	}
2873abda4fd9SDekel Peled 	credential_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
2874abda4fd9SDekel Peled 	return credential_obj;
2875abda4fd9SDekel Peled }
2876abda4fd9SDekel Peled 
2877abda4fd9SDekel Peled /**
287838e4780bSDekel Peled  * Create general object of type CRYPTO_LOGIN using DevX API.
287938e4780bSDekel Peled  *
288038e4780bSDekel Peled  * @param[in] ctx
288138e4780bSDekel Peled  *   Context returned from mlx5 open_device() glue function.
288238e4780bSDekel Peled  * @param [in] attr
288338e4780bSDekel Peled  *   Pointer to CRYPTO_LOGIN attributes structure.
288438e4780bSDekel Peled  *
288538e4780bSDekel Peled  * @return
288638e4780bSDekel Peled  *   The DevX object created, NULL otherwise and rte_errno is set.
288738e4780bSDekel Peled  */
288838e4780bSDekel Peled struct mlx5_devx_obj *
288938e4780bSDekel Peled mlx5_devx_cmd_create_crypto_login_obj(void *ctx,
289038e4780bSDekel Peled 				      struct mlx5_devx_crypto_login_attr *attr)
289138e4780bSDekel Peled {
289238e4780bSDekel Peled 	uint32_t in[MLX5_ST_SZ_DW(create_crypto_login_in)] = {0};
289338e4780bSDekel Peled 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
289438e4780bSDekel Peled 	struct mlx5_devx_obj *crypto_login_obj = NULL;
289538e4780bSDekel Peled 	void *ptr = NULL, *credential_addr = NULL;
289638e4780bSDekel Peled 
289738e4780bSDekel Peled 	crypto_login_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*crypto_login_obj),
289838e4780bSDekel Peled 				       0, SOCKET_ID_ANY);
289938e4780bSDekel Peled 	if (crypto_login_obj == NULL) {
290038e4780bSDekel Peled 		DRV_LOG(ERR, "Failed to allocate CRYPTO_LOGIN object data");
290138e4780bSDekel Peled 		rte_errno = ENOMEM;
290238e4780bSDekel Peled 		return NULL;
290338e4780bSDekel Peled 	}
290438e4780bSDekel Peled 	ptr = MLX5_ADDR_OF(create_crypto_login_in, in, hdr);
290538e4780bSDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
290638e4780bSDekel Peled 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
290738e4780bSDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
290838e4780bSDekel Peled 		 MLX5_GENERAL_OBJ_TYPE_CRYPTO_LOGIN);
290938e4780bSDekel Peled 	ptr = MLX5_ADDR_OF(create_crypto_login_in, in, crypto_login);
291038e4780bSDekel Peled 	MLX5_SET(crypto_login, ptr, credential_pointer,
291138e4780bSDekel Peled 		 attr->credential_pointer);
291238e4780bSDekel Peled 	MLX5_SET(crypto_login, ptr, session_import_kek_ptr,
291338e4780bSDekel Peled 		 attr->session_import_kek_ptr);
291438e4780bSDekel Peled 	credential_addr = MLX5_ADDR_OF(crypto_login, ptr, credential);
291538e4780bSDekel Peled 	memcpy(credential_addr, (void *)(attr->credential),
2916abda4fd9SDekel Peled 	       MLX5_CRYPTO_CREDENTIAL_SIZE);
291738e4780bSDekel Peled 	crypto_login_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
291838e4780bSDekel Peled 							   out, sizeof(out));
291938e4780bSDekel Peled 	if (crypto_login_obj->obj == NULL) {
292038e4780bSDekel Peled 		rte_errno = errno;
292138e4780bSDekel Peled 		DRV_LOG(ERR, "Failed to create CRYPTO_LOGIN obj using DevX.");
292238e4780bSDekel Peled 		mlx5_free(crypto_login_obj);
292338e4780bSDekel Peled 		return NULL;
292438e4780bSDekel Peled 	}
292538e4780bSDekel Peled 	crypto_login_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
292638e4780bSDekel Peled 	return crypto_login_obj;
292738e4780bSDekel Peled }
2928cf5ac38dSRongwei Liu 
2929cf5ac38dSRongwei Liu /**
2930cf5ac38dSRongwei Liu  * Query LAG context.
2931cf5ac38dSRongwei Liu  *
2932cf5ac38dSRongwei Liu  * @param[in] ctx
2933cf5ac38dSRongwei Liu  *   Pointer to ibv_context, returned from mlx5dv_open_device.
2934cf5ac38dSRongwei Liu  * @param[out] lag_ctx
2935cf5ac38dSRongwei Liu  *   Pointer to struct mlx5_devx_lag_context, to be set by the routine.
2936cf5ac38dSRongwei Liu  *
2937cf5ac38dSRongwei Liu  * @return
2938cf5ac38dSRongwei Liu  *   0 on success, a negative value otherwise.
2939cf5ac38dSRongwei Liu  */
2940cf5ac38dSRongwei Liu int
2941cf5ac38dSRongwei Liu mlx5_devx_cmd_query_lag(void *ctx,
2942cf5ac38dSRongwei Liu 			struct mlx5_devx_lag_context *lag_ctx)
2943cf5ac38dSRongwei Liu {
2944cf5ac38dSRongwei Liu 	uint32_t in[MLX5_ST_SZ_DW(query_lag_in)] = {0};
2945cf5ac38dSRongwei Liu 	uint32_t out[MLX5_ST_SZ_DW(query_lag_out)] = {0};
2946cf5ac38dSRongwei Liu 	void *lctx;
2947cf5ac38dSRongwei Liu 	int rc;
2948cf5ac38dSRongwei Liu 
2949cf5ac38dSRongwei Liu 	MLX5_SET(query_lag_in, in, opcode, MLX5_CMD_OP_QUERY_LAG);
2950cf5ac38dSRongwei Liu 	rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, sizeof(out));
2951cf5ac38dSRongwei Liu 	if (rc)
2952cf5ac38dSRongwei Liu 		goto error;
2953cf5ac38dSRongwei Liu 	lctx = MLX5_ADDR_OF(query_lag_out, out, context);
2954cf5ac38dSRongwei Liu 	lag_ctx->fdb_selection_mode = MLX5_GET(lag_context, lctx,
2955cf5ac38dSRongwei Liu 					       fdb_selection_mode);
2956cf5ac38dSRongwei Liu 	lag_ctx->port_select_mode = MLX5_GET(lag_context, lctx,
2957cf5ac38dSRongwei Liu 					       port_select_mode);
2958cf5ac38dSRongwei Liu 	lag_ctx->lag_state = MLX5_GET(lag_context, lctx, lag_state);
2959cf5ac38dSRongwei Liu 	lag_ctx->tx_remap_affinity_2 = MLX5_GET(lag_context, lctx,
2960cf5ac38dSRongwei Liu 						tx_remap_affinity_2);
2961cf5ac38dSRongwei Liu 	lag_ctx->tx_remap_affinity_1 = MLX5_GET(lag_context, lctx,
2962cf5ac38dSRongwei Liu 						tx_remap_affinity_1);
2963cf5ac38dSRongwei Liu 	return 0;
2964cf5ac38dSRongwei Liu error:
2965cf5ac38dSRongwei Liu 	rc = (rc > 0) ? -rc : rc;
2966cf5ac38dSRongwei Liu 	return rc;
2967cf5ac38dSRongwei Liu }
2968