xref: /dpdk/drivers/common/mlx5/mlx5_devx_cmds.c (revision 38119ebe01d678eaee8fb5ea4529fae22ea0fd1a)
17b4f1e6bSMatan Azrad // SPDX-License-Identifier: BSD-3-Clause
27b4f1e6bSMatan Azrad /* Copyright 2018 Mellanox Technologies, Ltd */
37b4f1e6bSMatan Azrad 
47b4f1e6bSMatan Azrad #include <unistd.h>
57b4f1e6bSMatan Azrad 
67b4f1e6bSMatan Azrad #include <rte_errno.h>
77b4f1e6bSMatan Azrad #include <rte_malloc.h>
87b4f1e6bSMatan Azrad 
97b4f1e6bSMatan Azrad #include "mlx5_prm.h"
107b4f1e6bSMatan Azrad #include "mlx5_devx_cmds.h"
117b4f1e6bSMatan Azrad #include "mlx5_common_utils.h"
127b4f1e6bSMatan Azrad 
137b4f1e6bSMatan Azrad 
147b4f1e6bSMatan Azrad /**
15bb7ef9a9SViacheslav Ovsiienko  * Perform read access to the registers. Reads data from register
16bb7ef9a9SViacheslav Ovsiienko  * and writes ones to the specified buffer.
17bb7ef9a9SViacheslav Ovsiienko  *
18bb7ef9a9SViacheslav Ovsiienko  * @param[in] ctx
19bb7ef9a9SViacheslav Ovsiienko  *   Context returned from mlx5 open_device() glue function.
20bb7ef9a9SViacheslav Ovsiienko  * @param[in] reg_id
21bb7ef9a9SViacheslav Ovsiienko  *   Register identifier according to the PRM.
22bb7ef9a9SViacheslav Ovsiienko  * @param[in] arg
23bb7ef9a9SViacheslav Ovsiienko  *   Register access auxiliary parameter according to the PRM.
24bb7ef9a9SViacheslav Ovsiienko  * @param[out] data
25bb7ef9a9SViacheslav Ovsiienko  *   Pointer to the buffer to store read data.
26bb7ef9a9SViacheslav Ovsiienko  * @param[in] dw_cnt
27bb7ef9a9SViacheslav Ovsiienko  *   Buffer size in double words.
28bb7ef9a9SViacheslav Ovsiienko  *
29bb7ef9a9SViacheslav Ovsiienko  * @return
30bb7ef9a9SViacheslav Ovsiienko  *   0 on success, a negative value otherwise.
31bb7ef9a9SViacheslav Ovsiienko  */
32bb7ef9a9SViacheslav Ovsiienko int
33bb7ef9a9SViacheslav Ovsiienko mlx5_devx_cmd_register_read(void *ctx, uint16_t reg_id, uint32_t arg,
34bb7ef9a9SViacheslav Ovsiienko 			    uint32_t *data, uint32_t dw_cnt)
35bb7ef9a9SViacheslav Ovsiienko {
36bb7ef9a9SViacheslav Ovsiienko 	uint32_t in[MLX5_ST_SZ_DW(access_register_in)]   = {0};
37bb7ef9a9SViacheslav Ovsiienko 	uint32_t out[MLX5_ST_SZ_DW(access_register_out) +
38bb7ef9a9SViacheslav Ovsiienko 		     MLX5_ACCESS_REGISTER_DATA_DWORD_MAX] = {0};
39bb7ef9a9SViacheslav Ovsiienko 	int status, rc;
40bb7ef9a9SViacheslav Ovsiienko 
41bb7ef9a9SViacheslav Ovsiienko 	MLX5_ASSERT(data && dw_cnt);
42bb7ef9a9SViacheslav Ovsiienko 	MLX5_ASSERT(dw_cnt <= MLX5_ACCESS_REGISTER_DATA_DWORD_MAX);
43bb7ef9a9SViacheslav Ovsiienko 	if (dw_cnt  > MLX5_ACCESS_REGISTER_DATA_DWORD_MAX) {
44bb7ef9a9SViacheslav Ovsiienko 		DRV_LOG(ERR, "Not enough  buffer for register read data");
45bb7ef9a9SViacheslav Ovsiienko 		return -1;
46bb7ef9a9SViacheslav Ovsiienko 	}
47bb7ef9a9SViacheslav Ovsiienko 	MLX5_SET(access_register_in, in, opcode,
48bb7ef9a9SViacheslav Ovsiienko 		 MLX5_CMD_OP_ACCESS_REGISTER_USER);
49bb7ef9a9SViacheslav Ovsiienko 	MLX5_SET(access_register_in, in, op_mod,
50bb7ef9a9SViacheslav Ovsiienko 					MLX5_ACCESS_REGISTER_IN_OP_MOD_READ);
51bb7ef9a9SViacheslav Ovsiienko 	MLX5_SET(access_register_in, in, register_id, reg_id);
52bb7ef9a9SViacheslav Ovsiienko 	MLX5_SET(access_register_in, in, argument, arg);
53bb7ef9a9SViacheslav Ovsiienko 	rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out,
54bb7ef9a9SViacheslav Ovsiienko 					 MLX5_ST_SZ_DW(access_register_out) *
55bb7ef9a9SViacheslav Ovsiienko 					 sizeof(uint32_t) + dw_cnt);
56bb7ef9a9SViacheslav Ovsiienko 	if (rc)
57bb7ef9a9SViacheslav Ovsiienko 		goto error;
58bb7ef9a9SViacheslav Ovsiienko 	status = MLX5_GET(access_register_out, out, status);
59bb7ef9a9SViacheslav Ovsiienko 	if (status) {
60bb7ef9a9SViacheslav Ovsiienko 		int syndrome = MLX5_GET(access_register_out, out, syndrome);
61bb7ef9a9SViacheslav Ovsiienko 
62bb7ef9a9SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "Failed to access NIC register 0x%X, "
63bb7ef9a9SViacheslav Ovsiienko 			       "status %x, syndrome = %x",
64bb7ef9a9SViacheslav Ovsiienko 			       reg_id, status, syndrome);
65bb7ef9a9SViacheslav Ovsiienko 		return -1;
66bb7ef9a9SViacheslav Ovsiienko 	}
67bb7ef9a9SViacheslav Ovsiienko 	memcpy(data, &out[MLX5_ST_SZ_DW(access_register_out)],
68bb7ef9a9SViacheslav Ovsiienko 	       dw_cnt * sizeof(uint32_t));
69bb7ef9a9SViacheslav Ovsiienko 	return 0;
70bb7ef9a9SViacheslav Ovsiienko error:
71bb7ef9a9SViacheslav Ovsiienko 	rc = (rc > 0) ? -rc : rc;
72bb7ef9a9SViacheslav Ovsiienko 	return rc;
73bb7ef9a9SViacheslav Ovsiienko }
74bb7ef9a9SViacheslav Ovsiienko 
75bb7ef9a9SViacheslav Ovsiienko /**
767b4f1e6bSMatan Azrad  * Allocate flow counters via devx interface.
777b4f1e6bSMatan Azrad  *
787b4f1e6bSMatan Azrad  * @param[in] ctx
79e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
807b4f1e6bSMatan Azrad  * @param dcs
817b4f1e6bSMatan Azrad  *   Pointer to counters properties structure to be filled by the routine.
827b4f1e6bSMatan Azrad  * @param bulk_n_128
837b4f1e6bSMatan Azrad  *   Bulk counter numbers in 128 counters units.
847b4f1e6bSMatan Azrad  *
857b4f1e6bSMatan Azrad  * @return
867b4f1e6bSMatan Azrad  *   Pointer to counter object on success, a negative value otherwise and
877b4f1e6bSMatan Azrad  *   rte_errno is set.
887b4f1e6bSMatan Azrad  */
897b4f1e6bSMatan Azrad struct mlx5_devx_obj *
90e09d350eSOphir Munk mlx5_devx_cmd_flow_counter_alloc(void *ctx, uint32_t bulk_n_128)
917b4f1e6bSMatan Azrad {
927b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *dcs = rte_zmalloc("dcs", sizeof(*dcs), 0);
937b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(alloc_flow_counter_in)]   = {0};
947b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(alloc_flow_counter_out)] = {0};
957b4f1e6bSMatan Azrad 
967b4f1e6bSMatan Azrad 	if (!dcs) {
977b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
987b4f1e6bSMatan Azrad 		return NULL;
997b4f1e6bSMatan Azrad 	}
1007b4f1e6bSMatan Azrad 	MLX5_SET(alloc_flow_counter_in, in, opcode,
1017b4f1e6bSMatan Azrad 		 MLX5_CMD_OP_ALLOC_FLOW_COUNTER);
1027b4f1e6bSMatan Azrad 	MLX5_SET(alloc_flow_counter_in, in, flow_counter_bulk, bulk_n_128);
1037b4f1e6bSMatan Azrad 	dcs->obj = mlx5_glue->devx_obj_create(ctx, in,
1047b4f1e6bSMatan Azrad 					      sizeof(in), out, sizeof(out));
1057b4f1e6bSMatan Azrad 	if (!dcs->obj) {
1067b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Can't allocate counters - error %d", errno);
1077b4f1e6bSMatan Azrad 		rte_errno = errno;
1087b4f1e6bSMatan Azrad 		rte_free(dcs);
1097b4f1e6bSMatan Azrad 		return NULL;
1107b4f1e6bSMatan Azrad 	}
1117b4f1e6bSMatan Azrad 	dcs->id = MLX5_GET(alloc_flow_counter_out, out, flow_counter_id);
1127b4f1e6bSMatan Azrad 	return dcs;
1137b4f1e6bSMatan Azrad }
1147b4f1e6bSMatan Azrad 
1157b4f1e6bSMatan Azrad /**
1167b4f1e6bSMatan Azrad  * Query flow counters values.
1177b4f1e6bSMatan Azrad  *
1187b4f1e6bSMatan Azrad  * @param[in] dcs
1197b4f1e6bSMatan Azrad  *   devx object that was obtained from mlx5_devx_cmd_fc_alloc.
1207b4f1e6bSMatan Azrad  * @param[in] clear
1217b4f1e6bSMatan Azrad  *   Whether hardware should clear the counters after the query or not.
1227b4f1e6bSMatan Azrad  * @param[in] n_counters
1237b4f1e6bSMatan Azrad  *   0 in case of 1 counter to read, otherwise the counter number to read.
1247b4f1e6bSMatan Azrad  *  @param pkts
1257b4f1e6bSMatan Azrad  *   The number of packets that matched the flow.
1267b4f1e6bSMatan Azrad  *  @param bytes
1277b4f1e6bSMatan Azrad  *    The number of bytes that matched the flow.
1287b4f1e6bSMatan Azrad  *  @param mkey
1297b4f1e6bSMatan Azrad  *   The mkey key for batch query.
1307b4f1e6bSMatan Azrad  *  @param addr
1317b4f1e6bSMatan Azrad  *    The address in the mkey range for batch query.
1327b4f1e6bSMatan Azrad  *  @param cmd_comp
1337b4f1e6bSMatan Azrad  *   The completion object for asynchronous batch query.
1347b4f1e6bSMatan Azrad  *  @param async_id
1357b4f1e6bSMatan Azrad  *    The ID to be returned in the asynchronous batch query response.
1367b4f1e6bSMatan Azrad  *
1377b4f1e6bSMatan Azrad  * @return
1387b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
1397b4f1e6bSMatan Azrad  */
1407b4f1e6bSMatan Azrad int
1417b4f1e6bSMatan Azrad mlx5_devx_cmd_flow_counter_query(struct mlx5_devx_obj *dcs,
1427b4f1e6bSMatan Azrad 				 int clear, uint32_t n_counters,
1437b4f1e6bSMatan Azrad 				 uint64_t *pkts, uint64_t *bytes,
1447b4f1e6bSMatan Azrad 				 uint32_t mkey, void *addr,
145e09d350eSOphir Munk 				 void *cmd_comp,
1467b4f1e6bSMatan Azrad 				 uint64_t async_id)
1477b4f1e6bSMatan Azrad {
1487b4f1e6bSMatan Azrad 	int out_len = MLX5_ST_SZ_BYTES(query_flow_counter_out) +
1497b4f1e6bSMatan Azrad 			MLX5_ST_SZ_BYTES(traffic_counter);
1507b4f1e6bSMatan Azrad 	uint32_t out[out_len];
1517b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_flow_counter_in)] = {0};
1527b4f1e6bSMatan Azrad 	void *stats;
1537b4f1e6bSMatan Azrad 	int rc;
1547b4f1e6bSMatan Azrad 
1557b4f1e6bSMatan Azrad 	MLX5_SET(query_flow_counter_in, in, opcode,
1567b4f1e6bSMatan Azrad 		 MLX5_CMD_OP_QUERY_FLOW_COUNTER);
1577b4f1e6bSMatan Azrad 	MLX5_SET(query_flow_counter_in, in, op_mod, 0);
1587b4f1e6bSMatan Azrad 	MLX5_SET(query_flow_counter_in, in, flow_counter_id, dcs->id);
1597b4f1e6bSMatan Azrad 	MLX5_SET(query_flow_counter_in, in, clear, !!clear);
1607b4f1e6bSMatan Azrad 
1617b4f1e6bSMatan Azrad 	if (n_counters) {
1627b4f1e6bSMatan Azrad 		MLX5_SET(query_flow_counter_in, in, num_of_counters,
1637b4f1e6bSMatan Azrad 			 n_counters);
1647b4f1e6bSMatan Azrad 		MLX5_SET(query_flow_counter_in, in, dump_to_memory, 1);
1657b4f1e6bSMatan Azrad 		MLX5_SET(query_flow_counter_in, in, mkey, mkey);
1667b4f1e6bSMatan Azrad 		MLX5_SET64(query_flow_counter_in, in, address,
1677b4f1e6bSMatan Azrad 			   (uint64_t)(uintptr_t)addr);
1687b4f1e6bSMatan Azrad 	}
1697b4f1e6bSMatan Azrad 	if (!cmd_comp)
1707b4f1e6bSMatan Azrad 		rc = mlx5_glue->devx_obj_query(dcs->obj, in, sizeof(in), out,
1717b4f1e6bSMatan Azrad 					       out_len);
1727b4f1e6bSMatan Azrad 	else
1737b4f1e6bSMatan Azrad 		rc = mlx5_glue->devx_obj_query_async(dcs->obj, in, sizeof(in),
1747b4f1e6bSMatan Azrad 						     out_len, async_id,
1757b4f1e6bSMatan Azrad 						     cmd_comp);
1767b4f1e6bSMatan Azrad 	if (rc) {
1777b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to query devx counters with rc %d", rc);
1787b4f1e6bSMatan Azrad 		rte_errno = rc;
1797b4f1e6bSMatan Azrad 		return -rc;
1807b4f1e6bSMatan Azrad 	}
1817b4f1e6bSMatan Azrad 	if (!n_counters) {
1827b4f1e6bSMatan Azrad 		stats = MLX5_ADDR_OF(query_flow_counter_out,
1837b4f1e6bSMatan Azrad 				     out, flow_statistics);
1847b4f1e6bSMatan Azrad 		*pkts = MLX5_GET64(traffic_counter, stats, packets);
1857b4f1e6bSMatan Azrad 		*bytes = MLX5_GET64(traffic_counter, stats, octets);
1867b4f1e6bSMatan Azrad 	}
1877b4f1e6bSMatan Azrad 	return 0;
1887b4f1e6bSMatan Azrad }
1897b4f1e6bSMatan Azrad 
1907b4f1e6bSMatan Azrad /**
1917b4f1e6bSMatan Azrad  * Create a new mkey.
1927b4f1e6bSMatan Azrad  *
1937b4f1e6bSMatan Azrad  * @param[in] ctx
194e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
1957b4f1e6bSMatan Azrad  * @param[in] attr
1967b4f1e6bSMatan Azrad  *   Attributes of the requested mkey.
1977b4f1e6bSMatan Azrad  *
1987b4f1e6bSMatan Azrad  * @return
1997b4f1e6bSMatan Azrad  *   Pointer to Devx mkey on success, a negative value otherwise and rte_errno
2007b4f1e6bSMatan Azrad  *   is set.
2017b4f1e6bSMatan Azrad  */
2027b4f1e6bSMatan Azrad struct mlx5_devx_obj *
203e09d350eSOphir Munk mlx5_devx_cmd_mkey_create(void *ctx,
2047b4f1e6bSMatan Azrad 			  struct mlx5_devx_mkey_attr *attr)
2057b4f1e6bSMatan Azrad {
20653ec4db0SMatan Azrad 	struct mlx5_klm *klm_array = attr->klm_array;
20753ec4db0SMatan Azrad 	int klm_num = attr->klm_num;
20853ec4db0SMatan Azrad 	int in_size_dw = MLX5_ST_SZ_DW(create_mkey_in) +
20953ec4db0SMatan Azrad 		     (klm_num ? RTE_ALIGN(klm_num, 4) : 0) * MLX5_ST_SZ_DW(klm);
21053ec4db0SMatan Azrad 	uint32_t in[in_size_dw];
2117b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_mkey_out)] = {0};
2127b4f1e6bSMatan Azrad 	void *mkc;
2137b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *mkey = rte_zmalloc("mkey", sizeof(*mkey), 0);
2147b4f1e6bSMatan Azrad 	size_t pgsize;
2157b4f1e6bSMatan Azrad 	uint32_t translation_size;
2167b4f1e6bSMatan Azrad 
2177b4f1e6bSMatan Azrad 	if (!mkey) {
2187b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
2197b4f1e6bSMatan Azrad 		return NULL;
2207b4f1e6bSMatan Azrad 	}
22153ec4db0SMatan Azrad 	memset(in, 0, in_size_dw * 4);
2227b4f1e6bSMatan Azrad 	pgsize = sysconf(_SC_PAGESIZE);
2237b4f1e6bSMatan Azrad 	MLX5_SET(create_mkey_in, in, opcode, MLX5_CMD_OP_CREATE_MKEY);
22453ec4db0SMatan Azrad 	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);
22553ec4db0SMatan Azrad 	if (klm_num > 0) {
22653ec4db0SMatan Azrad 		int i;
22753ec4db0SMatan Azrad 		uint8_t *klm = (uint8_t *)MLX5_ADDR_OF(create_mkey_in, in,
22853ec4db0SMatan Azrad 						       klm_pas_mtt);
22953ec4db0SMatan Azrad 		translation_size = RTE_ALIGN(klm_num, 4);
23053ec4db0SMatan Azrad 		for (i = 0; i < klm_num; i++) {
23153ec4db0SMatan Azrad 			MLX5_SET(klm, klm, byte_count, klm_array[i].byte_count);
23253ec4db0SMatan Azrad 			MLX5_SET(klm, klm, mkey, klm_array[i].mkey);
23353ec4db0SMatan Azrad 			MLX5_SET64(klm, klm, address, klm_array[i].address);
23453ec4db0SMatan Azrad 			klm += MLX5_ST_SZ_BYTES(klm);
23553ec4db0SMatan Azrad 		}
23653ec4db0SMatan Azrad 		for (; i < (int)translation_size; i++) {
23753ec4db0SMatan Azrad 			MLX5_SET(klm, klm, mkey, 0x0);
23853ec4db0SMatan Azrad 			MLX5_SET64(klm, klm, address, 0x0);
23953ec4db0SMatan Azrad 			klm += MLX5_ST_SZ_BYTES(klm);
24053ec4db0SMatan Azrad 		}
24153ec4db0SMatan Azrad 		MLX5_SET(mkc, mkc, access_mode_1_0, attr->log_entity_size ?
24253ec4db0SMatan Azrad 			 MLX5_MKC_ACCESS_MODE_KLM_FBS :
24353ec4db0SMatan Azrad 			 MLX5_MKC_ACCESS_MODE_KLM);
24453ec4db0SMatan Azrad 		MLX5_SET(mkc, mkc, log_page_size, attr->log_entity_size);
24553ec4db0SMatan Azrad 	} else {
24653ec4db0SMatan Azrad 		translation_size = (RTE_ALIGN(attr->size, pgsize) * 8) / 16;
24753ec4db0SMatan Azrad 		MLX5_SET(mkc, mkc, access_mode_1_0, MLX5_MKC_ACCESS_MODE_MTT);
24853ec4db0SMatan Azrad 		MLX5_SET(mkc, mkc, log_page_size, rte_log2_u32(pgsize));
24953ec4db0SMatan Azrad 	}
2507b4f1e6bSMatan Azrad 	MLX5_SET(create_mkey_in, in, translations_octword_actual_size,
2517b4f1e6bSMatan Azrad 		 translation_size);
2527b4f1e6bSMatan Azrad 	MLX5_SET(create_mkey_in, in, mkey_umem_id, attr->umem_id);
25353ec4db0SMatan Azrad 	MLX5_SET(create_mkey_in, in, pg_access, attr->pg_access);
2547b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, lw, 0x1);
2557b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, lr, 0x1);
2567b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, qpn, 0xffffff);
2577b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, pd, attr->pd);
2587b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, mkey_7_0, attr->umem_id & 0xFF);
2597b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, translations_octword_size, translation_size);
26053ac93f7SShiri Kuzin 	if (attr->relaxed_ordering == 1) {
26153ac93f7SShiri Kuzin 		MLX5_SET(mkc, mkc, relaxed_ordering_write, 0x1);
26253ac93f7SShiri Kuzin 		MLX5_SET(mkc, mkc, relaxed_ordering_read, 0x1);
26353ac93f7SShiri Kuzin 	}
2647b4f1e6bSMatan Azrad 	MLX5_SET64(mkc, mkc, start_addr, attr->addr);
2657b4f1e6bSMatan Azrad 	MLX5_SET64(mkc, mkc, len, attr->size);
26653ec4db0SMatan Azrad 	mkey->obj = mlx5_glue->devx_obj_create(ctx, in, in_size_dw * 4, out,
2677b4f1e6bSMatan Azrad 					       sizeof(out));
2687b4f1e6bSMatan Azrad 	if (!mkey->obj) {
26953ec4db0SMatan Azrad 		DRV_LOG(ERR, "Can't create %sdirect mkey - error %d\n",
27053ec4db0SMatan Azrad 			klm_num ? "an in" : "a ", errno);
2717b4f1e6bSMatan Azrad 		rte_errno = errno;
2727b4f1e6bSMatan Azrad 		rte_free(mkey);
2737b4f1e6bSMatan Azrad 		return NULL;
2747b4f1e6bSMatan Azrad 	}
2757b4f1e6bSMatan Azrad 	mkey->id = MLX5_GET(create_mkey_out, out, mkey_index);
2767b4f1e6bSMatan Azrad 	mkey->id = (mkey->id << 8) | (attr->umem_id & 0xFF);
2777b4f1e6bSMatan Azrad 	return mkey;
2787b4f1e6bSMatan Azrad }
2797b4f1e6bSMatan Azrad 
2807b4f1e6bSMatan Azrad /**
2817b4f1e6bSMatan Azrad  * Get status of devx command response.
2827b4f1e6bSMatan Azrad  * Mainly used for asynchronous commands.
2837b4f1e6bSMatan Azrad  *
2847b4f1e6bSMatan Azrad  * @param[in] out
2857b4f1e6bSMatan Azrad  *   The out response buffer.
2867b4f1e6bSMatan Azrad  *
2877b4f1e6bSMatan Azrad  * @return
2887b4f1e6bSMatan Azrad  *   0 on success, non-zero value otherwise.
2897b4f1e6bSMatan Azrad  */
2907b4f1e6bSMatan Azrad int
2917b4f1e6bSMatan Azrad mlx5_devx_get_out_command_status(void *out)
2927b4f1e6bSMatan Azrad {
2937b4f1e6bSMatan Azrad 	int status;
2947b4f1e6bSMatan Azrad 
2957b4f1e6bSMatan Azrad 	if (!out)
2967b4f1e6bSMatan Azrad 		return -EINVAL;
2977b4f1e6bSMatan Azrad 	status = MLX5_GET(query_flow_counter_out, out, status);
2987b4f1e6bSMatan Azrad 	if (status) {
2997b4f1e6bSMatan Azrad 		int syndrome = MLX5_GET(query_flow_counter_out, out, syndrome);
3007b4f1e6bSMatan Azrad 
3017b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Bad devX status %x, syndrome = %x", status,
3027b4f1e6bSMatan Azrad 			syndrome);
3037b4f1e6bSMatan Azrad 	}
3047b4f1e6bSMatan Azrad 	return status;
3057b4f1e6bSMatan Azrad }
3067b4f1e6bSMatan Azrad 
3077b4f1e6bSMatan Azrad /**
3087b4f1e6bSMatan Azrad  * Destroy any object allocated by a Devx API.
3097b4f1e6bSMatan Azrad  *
3107b4f1e6bSMatan Azrad  * @param[in] obj
3117b4f1e6bSMatan Azrad  *   Pointer to a general object.
3127b4f1e6bSMatan Azrad  *
3137b4f1e6bSMatan Azrad  * @return
3147b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
3157b4f1e6bSMatan Azrad  */
3167b4f1e6bSMatan Azrad int
3177b4f1e6bSMatan Azrad mlx5_devx_cmd_destroy(struct mlx5_devx_obj *obj)
3187b4f1e6bSMatan Azrad {
3197b4f1e6bSMatan Azrad 	int ret;
3207b4f1e6bSMatan Azrad 
3217b4f1e6bSMatan Azrad 	if (!obj)
3227b4f1e6bSMatan Azrad 		return 0;
3237b4f1e6bSMatan Azrad 	ret =  mlx5_glue->devx_obj_destroy(obj->obj);
3247b4f1e6bSMatan Azrad 	rte_free(obj);
3257b4f1e6bSMatan Azrad 	return ret;
3267b4f1e6bSMatan Azrad }
3277b4f1e6bSMatan Azrad 
3287b4f1e6bSMatan Azrad /**
3297b4f1e6bSMatan Azrad  * Query NIC vport context.
3307b4f1e6bSMatan Azrad  * Fills minimal inline attribute.
3317b4f1e6bSMatan Azrad  *
3327b4f1e6bSMatan Azrad  * @param[in] ctx
3337b4f1e6bSMatan Azrad  *   ibv contexts returned from mlx5dv_open_device.
3347b4f1e6bSMatan Azrad  * @param[in] vport
3357b4f1e6bSMatan Azrad  *   vport index
3367b4f1e6bSMatan Azrad  * @param[out] attr
3377b4f1e6bSMatan Azrad  *   Attributes device values.
3387b4f1e6bSMatan Azrad  *
3397b4f1e6bSMatan Azrad  * @return
3407b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
3417b4f1e6bSMatan Azrad  */
3427b4f1e6bSMatan Azrad static int
343e09d350eSOphir Munk mlx5_devx_cmd_query_nic_vport_context(void *ctx,
3447b4f1e6bSMatan Azrad 				      unsigned int vport,
3457b4f1e6bSMatan Azrad 				      struct mlx5_hca_attr *attr)
3467b4f1e6bSMatan Azrad {
3477b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_nic_vport_context_in)] = {0};
3487b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_nic_vport_context_out)] = {0};
3497b4f1e6bSMatan Azrad 	void *vctx;
3507b4f1e6bSMatan Azrad 	int status, syndrome, rc;
3517b4f1e6bSMatan Azrad 
3527b4f1e6bSMatan Azrad 	/* Query NIC vport context to determine inline mode. */
3537b4f1e6bSMatan Azrad 	MLX5_SET(query_nic_vport_context_in, in, opcode,
3547b4f1e6bSMatan Azrad 		 MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT);
3557b4f1e6bSMatan Azrad 	MLX5_SET(query_nic_vport_context_in, in, vport_number, vport);
3567b4f1e6bSMatan Azrad 	if (vport)
3577b4f1e6bSMatan Azrad 		MLX5_SET(query_nic_vport_context_in, in, other_vport, 1);
3587b4f1e6bSMatan Azrad 	rc = mlx5_glue->devx_general_cmd(ctx,
3597b4f1e6bSMatan Azrad 					 in, sizeof(in),
3607b4f1e6bSMatan Azrad 					 out, sizeof(out));
3617b4f1e6bSMatan Azrad 	if (rc)
3627b4f1e6bSMatan Azrad 		goto error;
3637b4f1e6bSMatan Azrad 	status = MLX5_GET(query_nic_vport_context_out, out, status);
3647b4f1e6bSMatan Azrad 	syndrome = MLX5_GET(query_nic_vport_context_out, out, syndrome);
3657b4f1e6bSMatan Azrad 	if (status) {
3667b4f1e6bSMatan Azrad 		DRV_LOG(DEBUG, "Failed to query NIC vport context, "
3677b4f1e6bSMatan Azrad 			"status %x, syndrome = %x",
3687b4f1e6bSMatan Azrad 			status, syndrome);
3697b4f1e6bSMatan Azrad 		return -1;
3707b4f1e6bSMatan Azrad 	}
3717b4f1e6bSMatan Azrad 	vctx = MLX5_ADDR_OF(query_nic_vport_context_out, out,
3727b4f1e6bSMatan Azrad 			    nic_vport_context);
3737b4f1e6bSMatan Azrad 	attr->vport_inline_mode = MLX5_GET(nic_vport_context, vctx,
3747b4f1e6bSMatan Azrad 					   min_wqe_inline_mode);
3757b4f1e6bSMatan Azrad 	return 0;
3767b4f1e6bSMatan Azrad error:
3777b4f1e6bSMatan Azrad 	rc = (rc > 0) ? -rc : rc;
3787b4f1e6bSMatan Azrad 	return rc;
3797b4f1e6bSMatan Azrad }
3807b4f1e6bSMatan Azrad 
3817b4f1e6bSMatan Azrad /**
382ba1768c4SMatan Azrad  * Query NIC vDPA attributes.
383ba1768c4SMatan Azrad  *
384ba1768c4SMatan Azrad  * @param[in] ctx
385e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
386ba1768c4SMatan Azrad  * @param[out] vdpa_attr
387ba1768c4SMatan Azrad  *   vDPA Attributes structure to fill.
388ba1768c4SMatan Azrad  */
389ba1768c4SMatan Azrad static void
390e09d350eSOphir Munk mlx5_devx_cmd_query_hca_vdpa_attr(void *ctx,
391ba1768c4SMatan Azrad 				  struct mlx5_hca_vdpa_attr *vdpa_attr)
392ba1768c4SMatan Azrad {
393ba1768c4SMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_hca_cap_in)] = {0};
394ba1768c4SMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_hca_cap_out)] = {0};
395ba1768c4SMatan Azrad 	void *hcattr = MLX5_ADDR_OF(query_hca_cap_out, out, capability);
396ba1768c4SMatan Azrad 	int status, syndrome, rc;
397ba1768c4SMatan Azrad 
398ba1768c4SMatan Azrad 	MLX5_SET(query_hca_cap_in, in, opcode, MLX5_CMD_OP_QUERY_HCA_CAP);
399ba1768c4SMatan Azrad 	MLX5_SET(query_hca_cap_in, in, op_mod,
400ba1768c4SMatan Azrad 		 MLX5_GET_HCA_CAP_OP_MOD_VDPA_EMULATION |
401ba1768c4SMatan Azrad 		 MLX5_HCA_CAP_OPMOD_GET_CUR);
402ba1768c4SMatan Azrad 	rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, sizeof(out));
403ba1768c4SMatan Azrad 	status = MLX5_GET(query_hca_cap_out, out, status);
404ba1768c4SMatan Azrad 	syndrome = MLX5_GET(query_hca_cap_out, out, syndrome);
405ba1768c4SMatan Azrad 	if (rc || status) {
406ba1768c4SMatan Azrad 		RTE_LOG(DEBUG, PMD, "Failed to query devx VDPA capabilities,"
407ba1768c4SMatan Azrad 			" status %x, syndrome = %x", status, syndrome);
408ba1768c4SMatan Azrad 		vdpa_attr->valid = 0;
409ba1768c4SMatan Azrad 	} else {
410ba1768c4SMatan Azrad 		vdpa_attr->valid = 1;
411ba1768c4SMatan Azrad 		vdpa_attr->desc_tunnel_offload_type =
412ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
413ba1768c4SMatan Azrad 				 desc_tunnel_offload_type);
414ba1768c4SMatan Azrad 		vdpa_attr->eth_frame_offload_type =
415ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
416ba1768c4SMatan Azrad 				 eth_frame_offload_type);
417ba1768c4SMatan Azrad 		vdpa_attr->virtio_version_1_0 =
418ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
419ba1768c4SMatan Azrad 				 virtio_version_1_0);
420ba1768c4SMatan Azrad 		vdpa_attr->tso_ipv4 = MLX5_GET(virtio_emulation_cap, hcattr,
421ba1768c4SMatan Azrad 					       tso_ipv4);
422ba1768c4SMatan Azrad 		vdpa_attr->tso_ipv6 = MLX5_GET(virtio_emulation_cap, hcattr,
423ba1768c4SMatan Azrad 					       tso_ipv6);
424ba1768c4SMatan Azrad 		vdpa_attr->tx_csum = MLX5_GET(virtio_emulation_cap, hcattr,
425ba1768c4SMatan Azrad 					      tx_csum);
426ba1768c4SMatan Azrad 		vdpa_attr->rx_csum = MLX5_GET(virtio_emulation_cap, hcattr,
427ba1768c4SMatan Azrad 					      rx_csum);
428ba1768c4SMatan Azrad 		vdpa_attr->event_mode = MLX5_GET(virtio_emulation_cap, hcattr,
429ba1768c4SMatan Azrad 						 event_mode);
430ba1768c4SMatan Azrad 		vdpa_attr->virtio_queue_type =
431ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
432ba1768c4SMatan Azrad 				 virtio_queue_type);
433ba1768c4SMatan Azrad 		vdpa_attr->log_doorbell_stride =
434ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
435ba1768c4SMatan Azrad 				 log_doorbell_stride);
436ba1768c4SMatan Azrad 		vdpa_attr->log_doorbell_bar_size =
437ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
438ba1768c4SMatan Azrad 				 log_doorbell_bar_size);
439ba1768c4SMatan Azrad 		vdpa_attr->doorbell_bar_offset =
440ba1768c4SMatan Azrad 			MLX5_GET64(virtio_emulation_cap, hcattr,
441ba1768c4SMatan Azrad 				   doorbell_bar_offset);
442ba1768c4SMatan Azrad 		vdpa_attr->max_num_virtio_queues =
443ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
444ba1768c4SMatan Azrad 				 max_num_virtio_queues);
4458712c80aSMatan Azrad 		vdpa_attr->umems[0].a = MLX5_GET(virtio_emulation_cap, hcattr,
446ba1768c4SMatan Azrad 						 umem_1_buffer_param_a);
4478712c80aSMatan Azrad 		vdpa_attr->umems[0].b = MLX5_GET(virtio_emulation_cap, hcattr,
448ba1768c4SMatan Azrad 						 umem_1_buffer_param_b);
4498712c80aSMatan Azrad 		vdpa_attr->umems[1].a = MLX5_GET(virtio_emulation_cap, hcattr,
450ba1768c4SMatan Azrad 						 umem_2_buffer_param_a);
4518712c80aSMatan Azrad 		vdpa_attr->umems[1].b = MLX5_GET(virtio_emulation_cap, hcattr,
4528712c80aSMatan Azrad 						 umem_2_buffer_param_b);
4538712c80aSMatan Azrad 		vdpa_attr->umems[2].a = MLX5_GET(virtio_emulation_cap, hcattr,
454ba1768c4SMatan Azrad 						 umem_3_buffer_param_a);
4558712c80aSMatan Azrad 		vdpa_attr->umems[2].b = MLX5_GET(virtio_emulation_cap, hcattr,
456ba1768c4SMatan Azrad 						 umem_3_buffer_param_b);
457ba1768c4SMatan Azrad 	}
458ba1768c4SMatan Azrad }
459ba1768c4SMatan Azrad 
460*38119ebeSBing Zhao int
461*38119ebeSBing Zhao mlx5_devx_cmd_query_parse_samples(struct mlx5_devx_obj *flex_obj,
462*38119ebeSBing Zhao 				  uint32_t ids[], uint32_t num)
463*38119ebeSBing Zhao {
464*38119ebeSBing Zhao 	uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0};
465*38119ebeSBing Zhao 	uint32_t out[MLX5_ST_SZ_DW(create_flex_parser_out)] = {0};
466*38119ebeSBing Zhao 	void *hdr = MLX5_ADDR_OF(create_flex_parser_out, in, hdr);
467*38119ebeSBing Zhao 	void *flex = MLX5_ADDR_OF(create_flex_parser_out, out, flex);
468*38119ebeSBing Zhao 	void *sample = MLX5_ADDR_OF(parse_graph_flex, flex, sample_table);
469*38119ebeSBing Zhao 	int ret;
470*38119ebeSBing Zhao 	uint32_t idx = 0;
471*38119ebeSBing Zhao 	uint32_t i;
472*38119ebeSBing Zhao 
473*38119ebeSBing Zhao 	if (num > MLX5_GRAPH_NODE_SAMPLE_NUM) {
474*38119ebeSBing Zhao 		rte_errno = EINVAL;
475*38119ebeSBing Zhao 		DRV_LOG(ERR, "Too many sample IDs to be fetched.");
476*38119ebeSBing Zhao 		return -rte_errno;
477*38119ebeSBing Zhao 	}
478*38119ebeSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
479*38119ebeSBing Zhao 		 MLX5_CMD_OP_QUERY_GENERAL_OBJECT);
480*38119ebeSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
481*38119ebeSBing Zhao 		 MLX5_GENERAL_OBJ_TYPE_FLEX_PARSE_GRAPH);
482*38119ebeSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, flex_obj->id);
483*38119ebeSBing Zhao 	ret = mlx5_glue->devx_obj_query(flex_obj->obj, in, sizeof(in),
484*38119ebeSBing Zhao 					out, sizeof(out));
485*38119ebeSBing Zhao 	if (ret) {
486*38119ebeSBing Zhao 		rte_errno = ret;
487*38119ebeSBing Zhao 		DRV_LOG(ERR, "Failed to query sample IDs with object %p.",
488*38119ebeSBing Zhao 			(void *)flex_obj);
489*38119ebeSBing Zhao 		return -rte_errno;
490*38119ebeSBing Zhao 	}
491*38119ebeSBing Zhao 	for (i = 0; i < MLX5_GRAPH_NODE_SAMPLE_NUM; i++) {
492*38119ebeSBing Zhao 		void *s_off = (void *)((char *)sample + i *
493*38119ebeSBing Zhao 			      MLX5_ST_SZ_BYTES(parse_graph_flow_match_sample));
494*38119ebeSBing Zhao 		uint32_t en;
495*38119ebeSBing Zhao 
496*38119ebeSBing Zhao 		en = MLX5_GET(parse_graph_flow_match_sample, s_off,
497*38119ebeSBing Zhao 			      flow_match_sample_en);
498*38119ebeSBing Zhao 		if (!en)
499*38119ebeSBing Zhao 			continue;
500*38119ebeSBing Zhao 		ids[idx++] = MLX5_GET(parse_graph_flow_match_sample, s_off,
501*38119ebeSBing Zhao 				  flow_match_sample_field_id);
502*38119ebeSBing Zhao 	}
503*38119ebeSBing Zhao 	if (num != idx) {
504*38119ebeSBing Zhao 		rte_errno = EINVAL;
505*38119ebeSBing Zhao 		DRV_LOG(ERR, "Number of sample IDs are not as expected.");
506*38119ebeSBing Zhao 		return -rte_errno;
507*38119ebeSBing Zhao 	}
508*38119ebeSBing Zhao 	return ret;
509*38119ebeSBing Zhao }
510*38119ebeSBing Zhao 
511*38119ebeSBing Zhao 
512*38119ebeSBing Zhao struct mlx5_devx_obj *
513*38119ebeSBing Zhao mlx5_devx_cmd_create_flex_parser(void *ctx,
514*38119ebeSBing Zhao 			      struct mlx5_devx_graph_node_attr *data)
515*38119ebeSBing Zhao {
516*38119ebeSBing Zhao 	uint32_t in[MLX5_ST_SZ_DW(create_flex_parser_in)] = {0};
517*38119ebeSBing Zhao 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
518*38119ebeSBing Zhao 	void *hdr = MLX5_ADDR_OF(create_flex_parser_in, in, hdr);
519*38119ebeSBing Zhao 	void *flex = MLX5_ADDR_OF(create_flex_parser_in, in, flex);
520*38119ebeSBing Zhao 	void *sample = MLX5_ADDR_OF(parse_graph_flex, flex, sample_table);
521*38119ebeSBing Zhao 	void *in_arc = MLX5_ADDR_OF(parse_graph_flex, flex, input_arc);
522*38119ebeSBing Zhao 	void *out_arc = MLX5_ADDR_OF(parse_graph_flex, flex, output_arc);
523*38119ebeSBing Zhao 	struct mlx5_devx_obj *parse_flex_obj = NULL;
524*38119ebeSBing Zhao 	uint32_t i;
525*38119ebeSBing Zhao 
526*38119ebeSBing Zhao 	parse_flex_obj = rte_calloc(__func__, 1, sizeof(*parse_flex_obj), 0);
527*38119ebeSBing Zhao 	if (!parse_flex_obj) {
528*38119ebeSBing Zhao 		DRV_LOG(ERR, "Failed to allocate flex parser data");
529*38119ebeSBing Zhao 		rte_errno = ENOMEM;
530*38119ebeSBing Zhao 		rte_free(in);
531*38119ebeSBing Zhao 		return NULL;
532*38119ebeSBing Zhao 	}
533*38119ebeSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
534*38119ebeSBing Zhao 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
535*38119ebeSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
536*38119ebeSBing Zhao 		 MLX5_GENERAL_OBJ_TYPE_FLEX_PARSE_GRAPH);
537*38119ebeSBing Zhao 	MLX5_SET(parse_graph_flex, flex, header_length_mode,
538*38119ebeSBing Zhao 		 data->header_length_mode);
539*38119ebeSBing Zhao 	MLX5_SET(parse_graph_flex, flex, header_length_base_value,
540*38119ebeSBing Zhao 		 data->header_length_base_value);
541*38119ebeSBing Zhao 	MLX5_SET(parse_graph_flex, flex, header_length_field_offset,
542*38119ebeSBing Zhao 		 data->header_length_field_offset);
543*38119ebeSBing Zhao 	MLX5_SET(parse_graph_flex, flex, header_length_field_shift,
544*38119ebeSBing Zhao 		 data->header_length_field_shift);
545*38119ebeSBing Zhao 	MLX5_SET(parse_graph_flex, flex, header_length_field_mask,
546*38119ebeSBing Zhao 		 data->header_length_field_mask);
547*38119ebeSBing Zhao 	for (i = 0; i < MLX5_GRAPH_NODE_SAMPLE_NUM; i++) {
548*38119ebeSBing Zhao 		struct mlx5_devx_match_sample_attr *s = &data->sample[i];
549*38119ebeSBing Zhao 		void *s_off = (void *)((char *)sample + i *
550*38119ebeSBing Zhao 			      MLX5_ST_SZ_BYTES(parse_graph_flow_match_sample));
551*38119ebeSBing Zhao 
552*38119ebeSBing Zhao 		if (!s->flow_match_sample_en)
553*38119ebeSBing Zhao 			continue;
554*38119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
555*38119ebeSBing Zhao 			 flow_match_sample_en, !!s->flow_match_sample_en);
556*38119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
557*38119ebeSBing Zhao 			 flow_match_sample_field_offset,
558*38119ebeSBing Zhao 			 s->flow_match_sample_field_offset);
559*38119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
560*38119ebeSBing Zhao 			 flow_match_sample_offset_mode,
561*38119ebeSBing Zhao 			 s->flow_match_sample_offset_mode);
562*38119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
563*38119ebeSBing Zhao 			 flow_match_sample_field_offset_mask,
564*38119ebeSBing Zhao 			 s->flow_match_sample_field_offset_mask);
565*38119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
566*38119ebeSBing Zhao 			 flow_match_sample_field_offset_shift,
567*38119ebeSBing Zhao 			 s->flow_match_sample_field_offset_shift);
568*38119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
569*38119ebeSBing Zhao 			 flow_match_sample_field_base_offset,
570*38119ebeSBing Zhao 			 s->flow_match_sample_field_base_offset);
571*38119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
572*38119ebeSBing Zhao 			 flow_match_sample_tunnel_mode,
573*38119ebeSBing Zhao 			 s->flow_match_sample_tunnel_mode);
574*38119ebeSBing Zhao 	}
575*38119ebeSBing Zhao 	for (i = 0; i < MLX5_GRAPH_NODE_ARC_NUM; i++) {
576*38119ebeSBing Zhao 		struct mlx5_devx_graph_arc_attr *ia = &data->in[i];
577*38119ebeSBing Zhao 		struct mlx5_devx_graph_arc_attr *oa = &data->out[i];
578*38119ebeSBing Zhao 		void *in_off = (void *)((char *)in_arc + i *
579*38119ebeSBing Zhao 			      MLX5_ST_SZ_BYTES(parse_graph_arc));
580*38119ebeSBing Zhao 		void *out_off = (void *)((char *)out_arc + i *
581*38119ebeSBing Zhao 			      MLX5_ST_SZ_BYTES(parse_graph_arc));
582*38119ebeSBing Zhao 
583*38119ebeSBing Zhao 		if (ia->arc_parse_graph_node != 0) {
584*38119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, in_off,
585*38119ebeSBing Zhao 				 compare_condition_value,
586*38119ebeSBing Zhao 				 ia->compare_condition_value);
587*38119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, in_off, start_inner_tunnel,
588*38119ebeSBing Zhao 				 ia->start_inner_tunnel);
589*38119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, in_off, arc_parse_graph_node,
590*38119ebeSBing Zhao 				 ia->arc_parse_graph_node);
591*38119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, in_off,
592*38119ebeSBing Zhao 				 parse_graph_node_handle,
593*38119ebeSBing Zhao 				 ia->parse_graph_node_handle);
594*38119ebeSBing Zhao 		}
595*38119ebeSBing Zhao 		if (oa->arc_parse_graph_node != 0) {
596*38119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, out_off,
597*38119ebeSBing Zhao 				 compare_condition_value,
598*38119ebeSBing Zhao 				 oa->compare_condition_value);
599*38119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, out_off, start_inner_tunnel,
600*38119ebeSBing Zhao 				 oa->start_inner_tunnel);
601*38119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, out_off, arc_parse_graph_node,
602*38119ebeSBing Zhao 				 oa->arc_parse_graph_node);
603*38119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, out_off,
604*38119ebeSBing Zhao 				 parse_graph_node_handle,
605*38119ebeSBing Zhao 				 oa->parse_graph_node_handle);
606*38119ebeSBing Zhao 		}
607*38119ebeSBing Zhao 	}
608*38119ebeSBing Zhao 	parse_flex_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
609*38119ebeSBing Zhao 							 out, sizeof(out));
610*38119ebeSBing Zhao 	if (!parse_flex_obj->obj) {
611*38119ebeSBing Zhao 		rte_errno = errno;
612*38119ebeSBing Zhao 		DRV_LOG(ERR, "Failed to create FLEX PARSE GRAPH object "
613*38119ebeSBing Zhao 			"by using DevX.");
614*38119ebeSBing Zhao 		rte_free(parse_flex_obj);
615*38119ebeSBing Zhao 		return NULL;
616*38119ebeSBing Zhao 	}
617*38119ebeSBing Zhao 	parse_flex_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
618*38119ebeSBing Zhao 	return parse_flex_obj;
619*38119ebeSBing Zhao }
620*38119ebeSBing Zhao 
621ba1768c4SMatan Azrad /**
6227b4f1e6bSMatan Azrad  * Query HCA attributes.
6237b4f1e6bSMatan Azrad  * Using those attributes we can check on run time if the device
6247b4f1e6bSMatan Azrad  * is having the required capabilities.
6257b4f1e6bSMatan Azrad  *
6267b4f1e6bSMatan Azrad  * @param[in] ctx
627e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
6287b4f1e6bSMatan Azrad  * @param[out] attr
6297b4f1e6bSMatan Azrad  *   Attributes device values.
6307b4f1e6bSMatan Azrad  *
6317b4f1e6bSMatan Azrad  * @return
6327b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
6337b4f1e6bSMatan Azrad  */
6347b4f1e6bSMatan Azrad int
635e09d350eSOphir Munk mlx5_devx_cmd_query_hca_attr(void *ctx,
6367b4f1e6bSMatan Azrad 			     struct mlx5_hca_attr *attr)
6377b4f1e6bSMatan Azrad {
6387b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_hca_cap_in)] = {0};
6397b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_hca_cap_out)] = {0};
6407b4f1e6bSMatan Azrad 	void *hcattr;
64143e73483SThomas Monjalon 	int status, syndrome, rc, i;
6427b4f1e6bSMatan Azrad 
6437b4f1e6bSMatan Azrad 	MLX5_SET(query_hca_cap_in, in, opcode, MLX5_CMD_OP_QUERY_HCA_CAP);
6447b4f1e6bSMatan Azrad 	MLX5_SET(query_hca_cap_in, in, op_mod,
6457b4f1e6bSMatan Azrad 		 MLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE |
6467b4f1e6bSMatan Azrad 		 MLX5_HCA_CAP_OPMOD_GET_CUR);
6477b4f1e6bSMatan Azrad 
6487b4f1e6bSMatan Azrad 	rc = mlx5_glue->devx_general_cmd(ctx,
6497b4f1e6bSMatan Azrad 					 in, sizeof(in), out, sizeof(out));
6507b4f1e6bSMatan Azrad 	if (rc)
6517b4f1e6bSMatan Azrad 		goto error;
6527b4f1e6bSMatan Azrad 	status = MLX5_GET(query_hca_cap_out, out, status);
6537b4f1e6bSMatan Azrad 	syndrome = MLX5_GET(query_hca_cap_out, out, syndrome);
6547b4f1e6bSMatan Azrad 	if (status) {
6557b4f1e6bSMatan Azrad 		DRV_LOG(DEBUG, "Failed to query devx HCA capabilities, "
6567b4f1e6bSMatan Azrad 			"status %x, syndrome = %x",
6577b4f1e6bSMatan Azrad 			status, syndrome);
6587b4f1e6bSMatan Azrad 		return -1;
6597b4f1e6bSMatan Azrad 	}
6607b4f1e6bSMatan Azrad 	hcattr = MLX5_ADDR_OF(query_hca_cap_out, out, capability);
6617b4f1e6bSMatan Azrad 	attr->flow_counter_bulk_alloc_bitmap =
6627b4f1e6bSMatan Azrad 			MLX5_GET(cmd_hca_cap, hcattr, flow_counter_bulk_alloc);
6637b4f1e6bSMatan Azrad 	attr->flow_counters_dump = MLX5_GET(cmd_hca_cap, hcattr,
6647b4f1e6bSMatan Azrad 					    flow_counters_dump);
6652d3c670cSMatan Azrad 	attr->log_max_rqt_size = MLX5_GET(cmd_hca_cap, hcattr,
6662d3c670cSMatan Azrad 					  log_max_rqt_size);
6677b4f1e6bSMatan Azrad 	attr->eswitch_manager = MLX5_GET(cmd_hca_cap, hcattr, eswitch_manager);
6687b4f1e6bSMatan Azrad 	attr->hairpin = MLX5_GET(cmd_hca_cap, hcattr, hairpin);
6697b4f1e6bSMatan Azrad 	attr->log_max_hairpin_queues = MLX5_GET(cmd_hca_cap, hcattr,
6707b4f1e6bSMatan Azrad 						log_max_hairpin_queues);
6717b4f1e6bSMatan Azrad 	attr->log_max_hairpin_wq_data_sz = MLX5_GET(cmd_hca_cap, hcattr,
6727b4f1e6bSMatan Azrad 						    log_max_hairpin_wq_data_sz);
6737b4f1e6bSMatan Azrad 	attr->log_max_hairpin_num_packets = MLX5_GET
6747b4f1e6bSMatan Azrad 		(cmd_hca_cap, hcattr, log_min_hairpin_wq_data_sz);
6757b4f1e6bSMatan Azrad 	attr->vhca_id = MLX5_GET(cmd_hca_cap, hcattr, vhca_id);
676ffd5b302SShiri Kuzin 	attr->relaxed_ordering_write = MLX5_GET(cmd_hca_cap, hcattr,
677ffd5b302SShiri Kuzin 			relaxed_ordering_write);
678ffd5b302SShiri Kuzin 	attr->relaxed_ordering_read = MLX5_GET(cmd_hca_cap, hcattr,
679ffd5b302SShiri Kuzin 			relaxed_ordering_read);
6807b4f1e6bSMatan Azrad 	attr->eth_net_offloads = MLX5_GET(cmd_hca_cap, hcattr,
6817b4f1e6bSMatan Azrad 					  eth_net_offloads);
6827b4f1e6bSMatan Azrad 	attr->eth_virt = MLX5_GET(cmd_hca_cap, hcattr, eth_virt);
6837b4f1e6bSMatan Azrad 	attr->flex_parser_protocols = MLX5_GET(cmd_hca_cap, hcattr,
6847b4f1e6bSMatan Azrad 					       flex_parser_protocols);
6857b4f1e6bSMatan Azrad 	attr->qos.sup = MLX5_GET(cmd_hca_cap, hcattr, qos);
686ba1768c4SMatan Azrad 	attr->vdpa.valid = !!(MLX5_GET64(cmd_hca_cap, hcattr,
687ba1768c4SMatan Azrad 					 general_obj_types) &
688ba1768c4SMatan Azrad 			      MLX5_GENERAL_OBJ_TYPES_CAP_VIRTQ_NET_Q);
689796ae7bbSMatan Azrad 	attr->vdpa.queue_counters_valid = !!(MLX5_GET64(cmd_hca_cap, hcattr,
690796ae7bbSMatan Azrad 							general_obj_types) &
691796ae7bbSMatan Azrad 				  MLX5_GENERAL_OBJ_TYPES_CAP_VIRTIO_Q_COUNTERS);
692*38119ebeSBing Zhao 	attr->parse_graph_flex_node = !!(MLX5_GET64(cmd_hca_cap, hcattr,
693*38119ebeSBing Zhao 					 general_obj_types) &
694*38119ebeSBing Zhao 			      MLX5_GENERAL_OBJ_TYPES_CAP_PARSE_GRAPH_FLEX_NODE);
69579a7e409SViacheslav Ovsiienko 	attr->wqe_index_ignore = MLX5_GET(cmd_hca_cap, hcattr,
69679a7e409SViacheslav Ovsiienko 					  wqe_index_ignore_cap);
69779a7e409SViacheslav Ovsiienko 	attr->cross_channel = MLX5_GET(cmd_hca_cap, hcattr, cd);
69879a7e409SViacheslav Ovsiienko 	attr->non_wire_sq = MLX5_GET(cmd_hca_cap, hcattr, non_wire_sq);
69979a7e409SViacheslav Ovsiienko 	attr->log_max_static_sq_wq = MLX5_GET(cmd_hca_cap, hcattr,
70079a7e409SViacheslav Ovsiienko 					      log_max_static_sq_wq);
70179a7e409SViacheslav Ovsiienko 	attr->dev_freq_khz = MLX5_GET(cmd_hca_cap, hcattr,
70279a7e409SViacheslav Ovsiienko 				      device_frequency_khz);
703cfc672a9SOri Kam 	attr->regex = MLX5_GET(cmd_hca_cap, hcattr, regexp);
704cfc672a9SOri Kam 	attr->regexp_num_of_engines = MLX5_GET(cmd_hca_cap, hcattr,
705cfc672a9SOri Kam 					       regexp_num_of_engines);
7067b4f1e6bSMatan Azrad 	if (attr->qos.sup) {
7077b4f1e6bSMatan Azrad 		MLX5_SET(query_hca_cap_in, in, op_mod,
7087b4f1e6bSMatan Azrad 			 MLX5_GET_HCA_CAP_OP_MOD_QOS_CAP |
7097b4f1e6bSMatan Azrad 			 MLX5_HCA_CAP_OPMOD_GET_CUR);
7107b4f1e6bSMatan Azrad 		rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in),
7117b4f1e6bSMatan Azrad 						 out, sizeof(out));
7127b4f1e6bSMatan Azrad 		if (rc)
7137b4f1e6bSMatan Azrad 			goto error;
7147b4f1e6bSMatan Azrad 		if (status) {
7157b4f1e6bSMatan Azrad 			DRV_LOG(DEBUG, "Failed to query devx QOS capabilities,"
7167b4f1e6bSMatan Azrad 				" status %x, syndrome = %x",
7177b4f1e6bSMatan Azrad 				status, syndrome);
7187b4f1e6bSMatan Azrad 			return -1;
7197b4f1e6bSMatan Azrad 		}
7207b4f1e6bSMatan Azrad 		hcattr = MLX5_ADDR_OF(query_hca_cap_out, out, capability);
7217b4f1e6bSMatan Azrad 		attr->qos.srtcm_sup =
7227b4f1e6bSMatan Azrad 				MLX5_GET(qos_cap, hcattr, flow_meter_srtcm);
7237b4f1e6bSMatan Azrad 		attr->qos.log_max_flow_meter =
7247b4f1e6bSMatan Azrad 				MLX5_GET(qos_cap, hcattr, log_max_flow_meter);
7257b4f1e6bSMatan Azrad 		attr->qos.flow_meter_reg_c_ids =
7267b4f1e6bSMatan Azrad 				MLX5_GET(qos_cap, hcattr, flow_meter_reg_id);
7277b4f1e6bSMatan Azrad 		attr->qos.flow_meter_reg_share =
7287b4f1e6bSMatan Azrad 				MLX5_GET(qos_cap, hcattr, flow_meter_reg_share);
72979a7e409SViacheslav Ovsiienko 		attr->qos.packet_pacing =
73079a7e409SViacheslav Ovsiienko 				MLX5_GET(qos_cap, hcattr, packet_pacing);
73179a7e409SViacheslav Ovsiienko 		attr->qos.wqe_rate_pp =
73279a7e409SViacheslav Ovsiienko 				MLX5_GET(qos_cap, hcattr, wqe_rate_pp);
7337b4f1e6bSMatan Azrad 	}
734ba1768c4SMatan Azrad 	if (attr->vdpa.valid)
735ba1768c4SMatan Azrad 		mlx5_devx_cmd_query_hca_vdpa_attr(ctx, &attr->vdpa);
7367b4f1e6bSMatan Azrad 	if (!attr->eth_net_offloads)
7377b4f1e6bSMatan Azrad 		return 0;
7387b4f1e6bSMatan Azrad 
7397b4f1e6bSMatan Azrad 	/* Query HCA offloads for Ethernet protocol. */
7407b4f1e6bSMatan Azrad 	memset(in, 0, sizeof(in));
7417b4f1e6bSMatan Azrad 	memset(out, 0, sizeof(out));
7427b4f1e6bSMatan Azrad 	MLX5_SET(query_hca_cap_in, in, opcode, MLX5_CMD_OP_QUERY_HCA_CAP);
7437b4f1e6bSMatan Azrad 	MLX5_SET(query_hca_cap_in, in, op_mod,
7447b4f1e6bSMatan Azrad 		 MLX5_GET_HCA_CAP_OP_MOD_ETHERNET_OFFLOAD_CAPS |
7457b4f1e6bSMatan Azrad 		 MLX5_HCA_CAP_OPMOD_GET_CUR);
7467b4f1e6bSMatan Azrad 
7477b4f1e6bSMatan Azrad 	rc = mlx5_glue->devx_general_cmd(ctx,
7487b4f1e6bSMatan Azrad 					 in, sizeof(in),
7497b4f1e6bSMatan Azrad 					 out, sizeof(out));
7507b4f1e6bSMatan Azrad 	if (rc) {
7517b4f1e6bSMatan Azrad 		attr->eth_net_offloads = 0;
7527b4f1e6bSMatan Azrad 		goto error;
7537b4f1e6bSMatan Azrad 	}
7547b4f1e6bSMatan Azrad 	status = MLX5_GET(query_hca_cap_out, out, status);
7557b4f1e6bSMatan Azrad 	syndrome = MLX5_GET(query_hca_cap_out, out, syndrome);
7567b4f1e6bSMatan Azrad 	if (status) {
7577b4f1e6bSMatan Azrad 		DRV_LOG(DEBUG, "Failed to query devx HCA capabilities, "
7587b4f1e6bSMatan Azrad 			"status %x, syndrome = %x",
7597b4f1e6bSMatan Azrad 			status, syndrome);
7607b4f1e6bSMatan Azrad 		attr->eth_net_offloads = 0;
7617b4f1e6bSMatan Azrad 		return -1;
7627b4f1e6bSMatan Azrad 	}
7637b4f1e6bSMatan Azrad 	hcattr = MLX5_ADDR_OF(query_hca_cap_out, out, capability);
7647b4f1e6bSMatan Azrad 	attr->wqe_vlan_insert = MLX5_GET(per_protocol_networking_offload_caps,
7657b4f1e6bSMatan Azrad 					 hcattr, wqe_vlan_insert);
7667b4f1e6bSMatan Azrad 	attr->lro_cap = MLX5_GET(per_protocol_networking_offload_caps, hcattr,
7677b4f1e6bSMatan Azrad 				 lro_cap);
7687b4f1e6bSMatan Azrad 	attr->tunnel_lro_gre = MLX5_GET(per_protocol_networking_offload_caps,
7697b4f1e6bSMatan Azrad 					hcattr, tunnel_lro_gre);
7707b4f1e6bSMatan Azrad 	attr->tunnel_lro_vxlan = MLX5_GET(per_protocol_networking_offload_caps,
7717b4f1e6bSMatan Azrad 					  hcattr, tunnel_lro_vxlan);
7727b4f1e6bSMatan Azrad 	attr->lro_max_msg_sz_mode = MLX5_GET
7737b4f1e6bSMatan Azrad 					(per_protocol_networking_offload_caps,
7747b4f1e6bSMatan Azrad 					 hcattr, lro_max_msg_sz_mode);
77543e73483SThomas Monjalon 	for (i = 0 ; i < MLX5_LRO_NUM_SUPP_PERIODS ; i++) {
7767b4f1e6bSMatan Azrad 		attr->lro_timer_supported_periods[i] =
7777b4f1e6bSMatan Azrad 			MLX5_GET(per_protocol_networking_offload_caps, hcattr,
7787b4f1e6bSMatan Azrad 				 lro_timer_supported_periods[i]);
7797b4f1e6bSMatan Azrad 	}
7807b4f1e6bSMatan Azrad 	attr->tunnel_stateless_geneve_rx =
7817b4f1e6bSMatan Azrad 			    MLX5_GET(per_protocol_networking_offload_caps,
7827b4f1e6bSMatan Azrad 				     hcattr, tunnel_stateless_geneve_rx);
7837b4f1e6bSMatan Azrad 	attr->geneve_max_opt_len =
7847b4f1e6bSMatan Azrad 		    MLX5_GET(per_protocol_networking_offload_caps,
7857b4f1e6bSMatan Azrad 			     hcattr, max_geneve_opt_len);
7867b4f1e6bSMatan Azrad 	attr->wqe_inline_mode = MLX5_GET(per_protocol_networking_offload_caps,
7877b4f1e6bSMatan Azrad 					 hcattr, wqe_inline_mode);
7887b4f1e6bSMatan Azrad 	attr->tunnel_stateless_gtp = MLX5_GET
7897b4f1e6bSMatan Azrad 					(per_protocol_networking_offload_caps,
7907b4f1e6bSMatan Azrad 					 hcattr, tunnel_stateless_gtp);
7917b4f1e6bSMatan Azrad 	if (attr->wqe_inline_mode != MLX5_CAP_INLINE_MODE_VPORT_CONTEXT)
7927b4f1e6bSMatan Azrad 		return 0;
7937b4f1e6bSMatan Azrad 	if (attr->eth_virt) {
7947b4f1e6bSMatan Azrad 		rc = mlx5_devx_cmd_query_nic_vport_context(ctx, 0, attr);
7957b4f1e6bSMatan Azrad 		if (rc) {
7967b4f1e6bSMatan Azrad 			attr->eth_virt = 0;
7977b4f1e6bSMatan Azrad 			goto error;
7987b4f1e6bSMatan Azrad 		}
7997b4f1e6bSMatan Azrad 	}
8007b4f1e6bSMatan Azrad 	return 0;
8017b4f1e6bSMatan Azrad error:
8027b4f1e6bSMatan Azrad 	rc = (rc > 0) ? -rc : rc;
8037b4f1e6bSMatan Azrad 	return rc;
8047b4f1e6bSMatan Azrad }
8057b4f1e6bSMatan Azrad 
8067b4f1e6bSMatan Azrad /**
8077b4f1e6bSMatan Azrad  * Query TIS transport domain from QP verbs object using DevX API.
8087b4f1e6bSMatan Azrad  *
8097b4f1e6bSMatan Azrad  * @param[in] qp
8107b4f1e6bSMatan Azrad  *   Pointer to verbs QP returned by ibv_create_qp .
8117b4f1e6bSMatan Azrad  * @param[in] tis_num
8127b4f1e6bSMatan Azrad  *   TIS number of TIS to query.
8137b4f1e6bSMatan Azrad  * @param[out] tis_td
8147b4f1e6bSMatan Azrad  *   Pointer to TIS transport domain variable, to be set by the routine.
8157b4f1e6bSMatan Azrad  *
8167b4f1e6bSMatan Azrad  * @return
8177b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
8187b4f1e6bSMatan Azrad  */
8197b4f1e6bSMatan Azrad int
820e09d350eSOphir Munk mlx5_devx_cmd_qp_query_tis_td(void *qp, uint32_t tis_num,
8217b4f1e6bSMatan Azrad 			      uint32_t *tis_td)
8227b4f1e6bSMatan Azrad {
823170572d8SOphir Munk #ifdef HAVE_IBV_FLOW_DV_SUPPORT
8247b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_tis_in)] = {0};
8257b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_tis_out)] = {0};
8267b4f1e6bSMatan Azrad 	int rc;
8277b4f1e6bSMatan Azrad 	void *tis_ctx;
8287b4f1e6bSMatan Azrad 
8297b4f1e6bSMatan Azrad 	MLX5_SET(query_tis_in, in, opcode, MLX5_CMD_OP_QUERY_TIS);
8307b4f1e6bSMatan Azrad 	MLX5_SET(query_tis_in, in, tisn, tis_num);
8317b4f1e6bSMatan Azrad 	rc = mlx5_glue->devx_qp_query(qp, in, sizeof(in), out, sizeof(out));
8327b4f1e6bSMatan Azrad 	if (rc) {
8337b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to query QP using DevX");
8347b4f1e6bSMatan Azrad 		return -rc;
8357b4f1e6bSMatan Azrad 	};
8367b4f1e6bSMatan Azrad 	tis_ctx = MLX5_ADDR_OF(query_tis_out, out, tis_context);
8377b4f1e6bSMatan Azrad 	*tis_td = MLX5_GET(tisc, tis_ctx, transport_domain);
8387b4f1e6bSMatan Azrad 	return 0;
839170572d8SOphir Munk #else
840170572d8SOphir Munk 	(void)qp;
841170572d8SOphir Munk 	(void)tis_num;
842170572d8SOphir Munk 	(void)tis_td;
843170572d8SOphir Munk 	return -ENOTSUP;
844170572d8SOphir Munk #endif
8457b4f1e6bSMatan Azrad }
8467b4f1e6bSMatan Azrad 
8477b4f1e6bSMatan Azrad /**
8487b4f1e6bSMatan Azrad  * Fill WQ data for DevX API command.
8497b4f1e6bSMatan Azrad  * Utility function for use when creating DevX objects containing a WQ.
8507b4f1e6bSMatan Azrad  *
8517b4f1e6bSMatan Azrad  * @param[in] wq_ctx
8527b4f1e6bSMatan Azrad  *   Pointer to WQ context to fill with data.
8537b4f1e6bSMatan Azrad  * @param [in] wq_attr
8547b4f1e6bSMatan Azrad  *   Pointer to WQ attributes structure to fill in WQ context.
8557b4f1e6bSMatan Azrad  */
8567b4f1e6bSMatan Azrad static void
8577b4f1e6bSMatan Azrad devx_cmd_fill_wq_data(void *wq_ctx, struct mlx5_devx_wq_attr *wq_attr)
8587b4f1e6bSMatan Azrad {
8597b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, wq_type, wq_attr->wq_type);
8607b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, wq_signature, wq_attr->wq_signature);
8617b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, end_padding_mode, wq_attr->end_padding_mode);
8627b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, cd_slave, wq_attr->cd_slave);
8637b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, hds_skip_first_sge, wq_attr->hds_skip_first_sge);
8647b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log2_hds_buf_size, wq_attr->log2_hds_buf_size);
8657b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, page_offset, wq_attr->page_offset);
8667b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, lwm, wq_attr->lwm);
8677b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, pd, wq_attr->pd);
8687b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, uar_page, wq_attr->uar_page);
8697b4f1e6bSMatan Azrad 	MLX5_SET64(wq, wq_ctx, dbr_addr, wq_attr->dbr_addr);
8707b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, hw_counter, wq_attr->hw_counter);
8717b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, sw_counter, wq_attr->sw_counter);
8727b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log_wq_stride, wq_attr->log_wq_stride);
8737b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log_wq_pg_sz, wq_attr->log_wq_pg_sz);
8747b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log_wq_sz, wq_attr->log_wq_sz);
8757b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, dbr_umem_valid, wq_attr->dbr_umem_valid);
8767b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, wq_umem_valid, wq_attr->wq_umem_valid);
8777b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log_hairpin_num_packets,
8787b4f1e6bSMatan Azrad 		 wq_attr->log_hairpin_num_packets);
8797b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log_hairpin_data_sz, wq_attr->log_hairpin_data_sz);
8807b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, single_wqe_log_num_of_strides,
8817b4f1e6bSMatan Azrad 		 wq_attr->single_wqe_log_num_of_strides);
8827b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, two_byte_shift_en, wq_attr->two_byte_shift_en);
8837b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, single_stride_log_num_of_bytes,
8847b4f1e6bSMatan Azrad 		 wq_attr->single_stride_log_num_of_bytes);
8857b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, dbr_umem_id, wq_attr->dbr_umem_id);
8867b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, wq_umem_id, wq_attr->wq_umem_id);
8877b4f1e6bSMatan Azrad 	MLX5_SET64(wq, wq_ctx, wq_umem_offset, wq_attr->wq_umem_offset);
8887b4f1e6bSMatan Azrad }
8897b4f1e6bSMatan Azrad 
8907b4f1e6bSMatan Azrad /**
8917b4f1e6bSMatan Azrad  * Create RQ using DevX API.
8927b4f1e6bSMatan Azrad  *
8937b4f1e6bSMatan Azrad  * @param[in] ctx
894e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
8957b4f1e6bSMatan Azrad  * @param [in] rq_attr
8967b4f1e6bSMatan Azrad  *   Pointer to create RQ attributes structure.
8977b4f1e6bSMatan Azrad  * @param [in] socket
8987b4f1e6bSMatan Azrad  *   CPU socket ID for allocations.
8997b4f1e6bSMatan Azrad  *
9007b4f1e6bSMatan Azrad  * @return
9017b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
9027b4f1e6bSMatan Azrad  */
9037b4f1e6bSMatan Azrad struct mlx5_devx_obj *
904e09d350eSOphir Munk mlx5_devx_cmd_create_rq(void *ctx,
9057b4f1e6bSMatan Azrad 			struct mlx5_devx_create_rq_attr *rq_attr,
9067b4f1e6bSMatan Azrad 			int socket)
9077b4f1e6bSMatan Azrad {
9087b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_rq_in)] = {0};
9097b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_rq_out)] = {0};
9107b4f1e6bSMatan Azrad 	void *rq_ctx, *wq_ctx;
9117b4f1e6bSMatan Azrad 	struct mlx5_devx_wq_attr *wq_attr;
9127b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *rq = NULL;
9137b4f1e6bSMatan Azrad 
9147b4f1e6bSMatan Azrad 	rq = rte_calloc_socket(__func__, 1, sizeof(*rq), 0, socket);
9157b4f1e6bSMatan Azrad 	if (!rq) {
9167b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate RQ data");
9177b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
9187b4f1e6bSMatan Azrad 		return NULL;
9197b4f1e6bSMatan Azrad 	}
9207b4f1e6bSMatan Azrad 	MLX5_SET(create_rq_in, in, opcode, MLX5_CMD_OP_CREATE_RQ);
9217b4f1e6bSMatan Azrad 	rq_ctx = MLX5_ADDR_OF(create_rq_in, in, ctx);
9227b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, rlky, rq_attr->rlky);
9237b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, delay_drop_en, rq_attr->delay_drop_en);
9247b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, scatter_fcs, rq_attr->scatter_fcs);
9257b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, vsd, rq_attr->vsd);
9267b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, mem_rq_type, rq_attr->mem_rq_type);
9277b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, state, rq_attr->state);
9287b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, flush_in_error_en, rq_attr->flush_in_error_en);
9297b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, hairpin, rq_attr->hairpin);
9307b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, user_index, rq_attr->user_index);
9317b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, cqn, rq_attr->cqn);
9327b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, counter_set_id, rq_attr->counter_set_id);
9337b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, rmpn, rq_attr->rmpn);
9347b4f1e6bSMatan Azrad 	wq_ctx = MLX5_ADDR_OF(rqc, rq_ctx, wq);
9357b4f1e6bSMatan Azrad 	wq_attr = &rq_attr->wq_attr;
9367b4f1e6bSMatan Azrad 	devx_cmd_fill_wq_data(wq_ctx, wq_attr);
9377b4f1e6bSMatan Azrad 	rq->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
9387b4f1e6bSMatan Azrad 						  out, sizeof(out));
9397b4f1e6bSMatan Azrad 	if (!rq->obj) {
9407b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to create RQ using DevX");
9417b4f1e6bSMatan Azrad 		rte_errno = errno;
9427b4f1e6bSMatan Azrad 		rte_free(rq);
9437b4f1e6bSMatan Azrad 		return NULL;
9447b4f1e6bSMatan Azrad 	}
9457b4f1e6bSMatan Azrad 	rq->id = MLX5_GET(create_rq_out, out, rqn);
9467b4f1e6bSMatan Azrad 	return rq;
9477b4f1e6bSMatan Azrad }
9487b4f1e6bSMatan Azrad 
9497b4f1e6bSMatan Azrad /**
9507b4f1e6bSMatan Azrad  * Modify RQ using DevX API.
9517b4f1e6bSMatan Azrad  *
9527b4f1e6bSMatan Azrad  * @param[in] rq
9537b4f1e6bSMatan Azrad  *   Pointer to RQ object structure.
9547b4f1e6bSMatan Azrad  * @param [in] rq_attr
9557b4f1e6bSMatan Azrad  *   Pointer to modify RQ attributes structure.
9567b4f1e6bSMatan Azrad  *
9577b4f1e6bSMatan Azrad  * @return
9587b4f1e6bSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
9597b4f1e6bSMatan Azrad  */
9607b4f1e6bSMatan Azrad int
9617b4f1e6bSMatan Azrad mlx5_devx_cmd_modify_rq(struct mlx5_devx_obj *rq,
9627b4f1e6bSMatan Azrad 			struct mlx5_devx_modify_rq_attr *rq_attr)
9637b4f1e6bSMatan Azrad {
9647b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(modify_rq_in)] = {0};
9657b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(modify_rq_out)] = {0};
9667b4f1e6bSMatan Azrad 	void *rq_ctx, *wq_ctx;
9677b4f1e6bSMatan Azrad 	int ret;
9687b4f1e6bSMatan Azrad 
9697b4f1e6bSMatan Azrad 	MLX5_SET(modify_rq_in, in, opcode, MLX5_CMD_OP_MODIFY_RQ);
9707b4f1e6bSMatan Azrad 	MLX5_SET(modify_rq_in, in, rq_state, rq_attr->rq_state);
9717b4f1e6bSMatan Azrad 	MLX5_SET(modify_rq_in, in, rqn, rq->id);
9727b4f1e6bSMatan Azrad 	MLX5_SET64(modify_rq_in, in, modify_bitmask, rq_attr->modify_bitmask);
9737b4f1e6bSMatan Azrad 	rq_ctx = MLX5_ADDR_OF(modify_rq_in, in, ctx);
9747b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, state, rq_attr->state);
9757b4f1e6bSMatan Azrad 	if (rq_attr->modify_bitmask &
9767b4f1e6bSMatan Azrad 			MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS)
9777b4f1e6bSMatan Azrad 		MLX5_SET(rqc, rq_ctx, scatter_fcs, rq_attr->scatter_fcs);
9787b4f1e6bSMatan Azrad 	if (rq_attr->modify_bitmask & MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD)
9797b4f1e6bSMatan Azrad 		MLX5_SET(rqc, rq_ctx, vsd, rq_attr->vsd);
9807b4f1e6bSMatan Azrad 	if (rq_attr->modify_bitmask &
9817b4f1e6bSMatan Azrad 			MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID)
9827b4f1e6bSMatan Azrad 		MLX5_SET(rqc, rq_ctx, counter_set_id, rq_attr->counter_set_id);
9837b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, hairpin_peer_sq, rq_attr->hairpin_peer_sq);
9847b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, hairpin_peer_vhca, rq_attr->hairpin_peer_vhca);
9857b4f1e6bSMatan Azrad 	if (rq_attr->modify_bitmask & MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_WQ_LWM) {
9867b4f1e6bSMatan Azrad 		wq_ctx = MLX5_ADDR_OF(rqc, rq_ctx, wq);
9877b4f1e6bSMatan Azrad 		MLX5_SET(wq, wq_ctx, lwm, rq_attr->lwm);
9887b4f1e6bSMatan Azrad 	}
9897b4f1e6bSMatan Azrad 	ret = mlx5_glue->devx_obj_modify(rq->obj, in, sizeof(in),
9907b4f1e6bSMatan Azrad 					 out, sizeof(out));
9917b4f1e6bSMatan Azrad 	if (ret) {
9927b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to modify RQ using DevX");
9937b4f1e6bSMatan Azrad 		rte_errno = errno;
9947b4f1e6bSMatan Azrad 		return -errno;
9957b4f1e6bSMatan Azrad 	}
9967b4f1e6bSMatan Azrad 	return ret;
9977b4f1e6bSMatan Azrad }
9987b4f1e6bSMatan Azrad 
9997b4f1e6bSMatan Azrad /**
10007b4f1e6bSMatan Azrad  * Create TIR using DevX API.
10017b4f1e6bSMatan Azrad  *
10027b4f1e6bSMatan Azrad  * @param[in] ctx
1003e09d350eSOphir Munk  *  Context returned from mlx5 open_device() glue function.
10047b4f1e6bSMatan Azrad  * @param [in] tir_attr
10057b4f1e6bSMatan Azrad  *   Pointer to TIR attributes structure.
10067b4f1e6bSMatan Azrad  *
10077b4f1e6bSMatan Azrad  * @return
10087b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
10097b4f1e6bSMatan Azrad  */
10107b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1011e09d350eSOphir Munk mlx5_devx_cmd_create_tir(void *ctx,
10127b4f1e6bSMatan Azrad 			 struct mlx5_devx_tir_attr *tir_attr)
10137b4f1e6bSMatan Azrad {
10147b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_tir_in)] = {0};
10157b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_tir_out)] = {0};
1016a4e6ea97SDekel Peled 	void *tir_ctx, *outer, *inner, *rss_key;
10177b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *tir = NULL;
10187b4f1e6bSMatan Azrad 
10197b4f1e6bSMatan Azrad 	tir = rte_calloc(__func__, 1, sizeof(*tir), 0);
10207b4f1e6bSMatan Azrad 	if (!tir) {
10217b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate TIR data");
10227b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
10237b4f1e6bSMatan Azrad 		return NULL;
10247b4f1e6bSMatan Azrad 	}
10257b4f1e6bSMatan Azrad 	MLX5_SET(create_tir_in, in, opcode, MLX5_CMD_OP_CREATE_TIR);
10267b4f1e6bSMatan Azrad 	tir_ctx = MLX5_ADDR_OF(create_tir_in, in, ctx);
10277b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, disp_type, tir_attr->disp_type);
10287b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, lro_timeout_period_usecs,
10297b4f1e6bSMatan Azrad 		 tir_attr->lro_timeout_period_usecs);
10307b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, lro_enable_mask, tir_attr->lro_enable_mask);
10317b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, lro_max_msg_sz, tir_attr->lro_max_msg_sz);
10327b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, inline_rqn, tir_attr->inline_rqn);
10337b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, rx_hash_symmetric, tir_attr->rx_hash_symmetric);
10347b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, tunneled_offload_en,
10357b4f1e6bSMatan Azrad 		 tir_attr->tunneled_offload_en);
10367b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, indirect_table, tir_attr->indirect_table);
10377b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, rx_hash_fn, tir_attr->rx_hash_fn);
10387b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, self_lb_block, tir_attr->self_lb_block);
10397b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, transport_domain, tir_attr->transport_domain);
1040a4e6ea97SDekel Peled 	rss_key = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_toeplitz_key);
1041a4e6ea97SDekel Peled 	memcpy(rss_key, tir_attr->rx_hash_toeplitz_key, MLX5_RSS_HASH_KEY_LEN);
10427b4f1e6bSMatan Azrad 	outer = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_field_selector_outer);
10437b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, outer, l3_prot_type,
10447b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_outer.l3_prot_type);
10457b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, outer, l4_prot_type,
10467b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_outer.l4_prot_type);
10477b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, outer, selected_fields,
10487b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_outer.selected_fields);
10497b4f1e6bSMatan Azrad 	inner = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_field_selector_inner);
10507b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, inner, l3_prot_type,
10517b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_inner.l3_prot_type);
10527b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, inner, l4_prot_type,
10537b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_inner.l4_prot_type);
10547b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, inner, selected_fields,
10557b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_inner.selected_fields);
10567b4f1e6bSMatan Azrad 	tir->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
10577b4f1e6bSMatan Azrad 						   out, sizeof(out));
10587b4f1e6bSMatan Azrad 	if (!tir->obj) {
10597b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to create TIR using DevX");
10607b4f1e6bSMatan Azrad 		rte_errno = errno;
10617b4f1e6bSMatan Azrad 		rte_free(tir);
10627b4f1e6bSMatan Azrad 		return NULL;
10637b4f1e6bSMatan Azrad 	}
10647b4f1e6bSMatan Azrad 	tir->id = MLX5_GET(create_tir_out, out, tirn);
10657b4f1e6bSMatan Azrad 	return tir;
10667b4f1e6bSMatan Azrad }
10677b4f1e6bSMatan Azrad 
10687b4f1e6bSMatan Azrad /**
10697b4f1e6bSMatan Azrad  * Create RQT using DevX API.
10707b4f1e6bSMatan Azrad  *
10717b4f1e6bSMatan Azrad  * @param[in] ctx
1072e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
10737b4f1e6bSMatan Azrad  * @param [in] rqt_attr
10747b4f1e6bSMatan Azrad  *   Pointer to RQT attributes structure.
10757b4f1e6bSMatan Azrad  *
10767b4f1e6bSMatan Azrad  * @return
10777b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
10787b4f1e6bSMatan Azrad  */
10797b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1080e09d350eSOphir Munk mlx5_devx_cmd_create_rqt(void *ctx,
10817b4f1e6bSMatan Azrad 			 struct mlx5_devx_rqt_attr *rqt_attr)
10827b4f1e6bSMatan Azrad {
10837b4f1e6bSMatan Azrad 	uint32_t *in = NULL;
10847b4f1e6bSMatan Azrad 	uint32_t inlen = MLX5_ST_SZ_BYTES(create_rqt_in) +
10857b4f1e6bSMatan Azrad 			 rqt_attr->rqt_actual_size * sizeof(uint32_t);
10867b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_rqt_out)] = {0};
10877b4f1e6bSMatan Azrad 	void *rqt_ctx;
10887b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *rqt = NULL;
10897b4f1e6bSMatan Azrad 	int i;
10907b4f1e6bSMatan Azrad 
10917b4f1e6bSMatan Azrad 	in = rte_calloc(__func__, 1, inlen, 0);
10927b4f1e6bSMatan Azrad 	if (!in) {
10937b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate RQT IN data");
10947b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
10957b4f1e6bSMatan Azrad 		return NULL;
10967b4f1e6bSMatan Azrad 	}
10977b4f1e6bSMatan Azrad 	rqt = rte_calloc(__func__, 1, sizeof(*rqt), 0);
10987b4f1e6bSMatan Azrad 	if (!rqt) {
10997b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate RQT data");
11007b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
11017b4f1e6bSMatan Azrad 		rte_free(in);
11027b4f1e6bSMatan Azrad 		return NULL;
11037b4f1e6bSMatan Azrad 	}
11047b4f1e6bSMatan Azrad 	MLX5_SET(create_rqt_in, in, opcode, MLX5_CMD_OP_CREATE_RQT);
11057b4f1e6bSMatan Azrad 	rqt_ctx = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);
11060eb60e67SMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, list_q_type, rqt_attr->rq_type);
11077b4f1e6bSMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, rqt_max_size, rqt_attr->rqt_max_size);
11087b4f1e6bSMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, rqt_actual_size, rqt_attr->rqt_actual_size);
11097b4f1e6bSMatan Azrad 	for (i = 0; i < rqt_attr->rqt_actual_size; i++)
11107b4f1e6bSMatan Azrad 		MLX5_SET(rqtc, rqt_ctx, rq_num[i], rqt_attr->rq_list[i]);
11117b4f1e6bSMatan Azrad 	rqt->obj = mlx5_glue->devx_obj_create(ctx, in, inlen, out, sizeof(out));
11127b4f1e6bSMatan Azrad 	rte_free(in);
11137b4f1e6bSMatan Azrad 	if (!rqt->obj) {
11147b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to create RQT using DevX");
11157b4f1e6bSMatan Azrad 		rte_errno = errno;
11167b4f1e6bSMatan Azrad 		rte_free(rqt);
11177b4f1e6bSMatan Azrad 		return NULL;
11187b4f1e6bSMatan Azrad 	}
11197b4f1e6bSMatan Azrad 	rqt->id = MLX5_GET(create_rqt_out, out, rqtn);
11207b4f1e6bSMatan Azrad 	return rqt;
11217b4f1e6bSMatan Azrad }
11227b4f1e6bSMatan Azrad 
11237b4f1e6bSMatan Azrad /**
1124e1da60a8SMatan Azrad  * Modify RQT using DevX API.
1125e1da60a8SMatan Azrad  *
1126e1da60a8SMatan Azrad  * @param[in] rqt
1127e1da60a8SMatan Azrad  *   Pointer to RQT DevX object structure.
1128e1da60a8SMatan Azrad  * @param [in] rqt_attr
1129e1da60a8SMatan Azrad  *   Pointer to RQT attributes structure.
1130e1da60a8SMatan Azrad  *
1131e1da60a8SMatan Azrad  * @return
1132e1da60a8SMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
1133e1da60a8SMatan Azrad  */
1134e1da60a8SMatan Azrad int
1135e1da60a8SMatan Azrad mlx5_devx_cmd_modify_rqt(struct mlx5_devx_obj *rqt,
1136e1da60a8SMatan Azrad 			 struct mlx5_devx_rqt_attr *rqt_attr)
1137e1da60a8SMatan Azrad {
1138e1da60a8SMatan Azrad 	uint32_t inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) +
1139e1da60a8SMatan Azrad 			 rqt_attr->rqt_actual_size * sizeof(uint32_t);
1140e1da60a8SMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(modify_rqt_out)] = {0};
1141e1da60a8SMatan Azrad 	uint32_t *in = rte_calloc(__func__, 1, inlen, 0);
1142e1da60a8SMatan Azrad 	void *rqt_ctx;
1143e1da60a8SMatan Azrad 	int i;
1144e1da60a8SMatan Azrad 	int ret;
1145e1da60a8SMatan Azrad 
1146e1da60a8SMatan Azrad 	if (!in) {
1147e1da60a8SMatan Azrad 		DRV_LOG(ERR, "Failed to allocate RQT modify IN data.");
1148e1da60a8SMatan Azrad 		rte_errno = ENOMEM;
1149e1da60a8SMatan Azrad 		return -ENOMEM;
1150e1da60a8SMatan Azrad 	}
1151e1da60a8SMatan Azrad 	MLX5_SET(modify_rqt_in, in, opcode, MLX5_CMD_OP_MODIFY_RQT);
1152e1da60a8SMatan Azrad 	MLX5_SET(modify_rqt_in, in, rqtn, rqt->id);
1153e1da60a8SMatan Azrad 	MLX5_SET64(modify_rqt_in, in, modify_bitmask, 0x1);
1154e1da60a8SMatan Azrad 	rqt_ctx = MLX5_ADDR_OF(modify_rqt_in, in, rqt_context);
1155e1da60a8SMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, list_q_type, rqt_attr->rq_type);
1156e1da60a8SMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, rqt_max_size, rqt_attr->rqt_max_size);
1157e1da60a8SMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, rqt_actual_size, rqt_attr->rqt_actual_size);
1158e1da60a8SMatan Azrad 	for (i = 0; i < rqt_attr->rqt_actual_size; i++)
1159e1da60a8SMatan Azrad 		MLX5_SET(rqtc, rqt_ctx, rq_num[i], rqt_attr->rq_list[i]);
1160e1da60a8SMatan Azrad 	ret = mlx5_glue->devx_obj_modify(rqt->obj, in, inlen, out, sizeof(out));
1161e1da60a8SMatan Azrad 	rte_free(in);
1162e1da60a8SMatan Azrad 	if (ret) {
1163e1da60a8SMatan Azrad 		DRV_LOG(ERR, "Failed to modify RQT using DevX.");
1164e1da60a8SMatan Azrad 		rte_errno = errno;
1165e1da60a8SMatan Azrad 		return -rte_errno;
1166e1da60a8SMatan Azrad 	}
1167e1da60a8SMatan Azrad 	return ret;
1168e1da60a8SMatan Azrad }
1169e1da60a8SMatan Azrad 
1170e1da60a8SMatan Azrad /**
11717b4f1e6bSMatan Azrad  * Create SQ using DevX API.
11727b4f1e6bSMatan Azrad  *
11737b4f1e6bSMatan Azrad  * @param[in] ctx
1174e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
11757b4f1e6bSMatan Azrad  * @param [in] sq_attr
11767b4f1e6bSMatan Azrad  *   Pointer to SQ attributes structure.
11777b4f1e6bSMatan Azrad  * @param [in] socket
11787b4f1e6bSMatan Azrad  *   CPU socket ID for allocations.
11797b4f1e6bSMatan Azrad  *
11807b4f1e6bSMatan Azrad  * @return
11817b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
11827b4f1e6bSMatan Azrad  **/
11837b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1184e09d350eSOphir Munk mlx5_devx_cmd_create_sq(void *ctx,
11857b4f1e6bSMatan Azrad 			struct mlx5_devx_create_sq_attr *sq_attr)
11867b4f1e6bSMatan Azrad {
11877b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_sq_in)] = {0};
11887b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_sq_out)] = {0};
11897b4f1e6bSMatan Azrad 	void *sq_ctx;
11907b4f1e6bSMatan Azrad 	void *wq_ctx;
11917b4f1e6bSMatan Azrad 	struct mlx5_devx_wq_attr *wq_attr;
11927b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *sq = NULL;
11937b4f1e6bSMatan Azrad 
11947b4f1e6bSMatan Azrad 	sq = rte_calloc(__func__, 1, sizeof(*sq), 0);
11957b4f1e6bSMatan Azrad 	if (!sq) {
11967b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate SQ data");
11977b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
11987b4f1e6bSMatan Azrad 		return NULL;
11997b4f1e6bSMatan Azrad 	}
12007b4f1e6bSMatan Azrad 	MLX5_SET(create_sq_in, in, opcode, MLX5_CMD_OP_CREATE_SQ);
12017b4f1e6bSMatan Azrad 	sq_ctx = MLX5_ADDR_OF(create_sq_in, in, ctx);
12027b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, rlky, sq_attr->rlky);
12037b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, cd_master, sq_attr->cd_master);
12047b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, fre, sq_attr->fre);
12057b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, flush_in_error_en, sq_attr->flush_in_error_en);
12067b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, allow_multi_pkt_send_wqe,
12077b4f1e6bSMatan Azrad 		 sq_attr->flush_in_error_en);
12087b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, min_wqe_inline_mode,
12097b4f1e6bSMatan Azrad 		 sq_attr->min_wqe_inline_mode);
12107b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, state, sq_attr->state);
12117b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, reg_umr, sq_attr->reg_umr);
12127b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, allow_swp, sq_attr->allow_swp);
12137b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, hairpin, sq_attr->hairpin);
121479a7e409SViacheslav Ovsiienko 	MLX5_SET(sqc, sq_ctx, non_wire, sq_attr->non_wire);
121579a7e409SViacheslav Ovsiienko 	MLX5_SET(sqc, sq_ctx, static_sq_wq, sq_attr->static_sq_wq);
12167b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, user_index, sq_attr->user_index);
12177b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, cqn, sq_attr->cqn);
12187b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, packet_pacing_rate_limit_index,
12197b4f1e6bSMatan Azrad 		 sq_attr->packet_pacing_rate_limit_index);
12207b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, tis_lst_sz, sq_attr->tis_lst_sz);
12217b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, tis_num_0, sq_attr->tis_num);
12227b4f1e6bSMatan Azrad 	wq_ctx = MLX5_ADDR_OF(sqc, sq_ctx, wq);
12237b4f1e6bSMatan Azrad 	wq_attr = &sq_attr->wq_attr;
12247b4f1e6bSMatan Azrad 	devx_cmd_fill_wq_data(wq_ctx, wq_attr);
12257b4f1e6bSMatan Azrad 	sq->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
12267b4f1e6bSMatan Azrad 					     out, sizeof(out));
12277b4f1e6bSMatan Azrad 	if (!sq->obj) {
12287b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to create SQ using DevX");
12297b4f1e6bSMatan Azrad 		rte_errno = errno;
12307b4f1e6bSMatan Azrad 		rte_free(sq);
12317b4f1e6bSMatan Azrad 		return NULL;
12327b4f1e6bSMatan Azrad 	}
12337b4f1e6bSMatan Azrad 	sq->id = MLX5_GET(create_sq_out, out, sqn);
12347b4f1e6bSMatan Azrad 	return sq;
12357b4f1e6bSMatan Azrad }
12367b4f1e6bSMatan Azrad 
12377b4f1e6bSMatan Azrad /**
12387b4f1e6bSMatan Azrad  * Modify SQ using DevX API.
12397b4f1e6bSMatan Azrad  *
12407b4f1e6bSMatan Azrad  * @param[in] sq
12417b4f1e6bSMatan Azrad  *   Pointer to SQ object structure.
12427b4f1e6bSMatan Azrad  * @param [in] sq_attr
12437b4f1e6bSMatan Azrad  *   Pointer to SQ attributes structure.
12447b4f1e6bSMatan Azrad  *
12457b4f1e6bSMatan Azrad  * @return
12467b4f1e6bSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
12477b4f1e6bSMatan Azrad  */
12487b4f1e6bSMatan Azrad int
12497b4f1e6bSMatan Azrad mlx5_devx_cmd_modify_sq(struct mlx5_devx_obj *sq,
12507b4f1e6bSMatan Azrad 			struct mlx5_devx_modify_sq_attr *sq_attr)
12517b4f1e6bSMatan Azrad {
12527b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(modify_sq_in)] = {0};
12537b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(modify_sq_out)] = {0};
12547b4f1e6bSMatan Azrad 	void *sq_ctx;
12557b4f1e6bSMatan Azrad 	int ret;
12567b4f1e6bSMatan Azrad 
12577b4f1e6bSMatan Azrad 	MLX5_SET(modify_sq_in, in, opcode, MLX5_CMD_OP_MODIFY_SQ);
12587b4f1e6bSMatan Azrad 	MLX5_SET(modify_sq_in, in, sq_state, sq_attr->sq_state);
12597b4f1e6bSMatan Azrad 	MLX5_SET(modify_sq_in, in, sqn, sq->id);
12607b4f1e6bSMatan Azrad 	sq_ctx = MLX5_ADDR_OF(modify_sq_in, in, ctx);
12617b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, state, sq_attr->state);
12627b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, hairpin_peer_rq, sq_attr->hairpin_peer_rq);
12637b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, hairpin_peer_vhca, sq_attr->hairpin_peer_vhca);
12647b4f1e6bSMatan Azrad 	ret = mlx5_glue->devx_obj_modify(sq->obj, in, sizeof(in),
12657b4f1e6bSMatan Azrad 					 out, sizeof(out));
12667b4f1e6bSMatan Azrad 	if (ret) {
12677b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to modify SQ using DevX");
12687b4f1e6bSMatan Azrad 		rte_errno = errno;
1269*38119ebeSBing Zhao 		return -rte_errno;
12707b4f1e6bSMatan Azrad 	}
12717b4f1e6bSMatan Azrad 	return ret;
12727b4f1e6bSMatan Azrad }
12737b4f1e6bSMatan Azrad 
12747b4f1e6bSMatan Azrad /**
12757b4f1e6bSMatan Azrad  * Create TIS using DevX API.
12767b4f1e6bSMatan Azrad  *
12777b4f1e6bSMatan Azrad  * @param[in] ctx
1278e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
12797b4f1e6bSMatan Azrad  * @param [in] tis_attr
12807b4f1e6bSMatan Azrad  *   Pointer to TIS attributes structure.
12817b4f1e6bSMatan Azrad  *
12827b4f1e6bSMatan Azrad  * @return
12837b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
12847b4f1e6bSMatan Azrad  */
12857b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1286e09d350eSOphir Munk mlx5_devx_cmd_create_tis(void *ctx,
12877b4f1e6bSMatan Azrad 			 struct mlx5_devx_tis_attr *tis_attr)
12887b4f1e6bSMatan Azrad {
12897b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
12907b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_tis_out)] = {0};
12917b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *tis = NULL;
12927b4f1e6bSMatan Azrad 	void *tis_ctx;
12937b4f1e6bSMatan Azrad 
12947b4f1e6bSMatan Azrad 	tis = rte_calloc(__func__, 1, sizeof(*tis), 0);
12957b4f1e6bSMatan Azrad 	if (!tis) {
12967b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate TIS object");
12977b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
12987b4f1e6bSMatan Azrad 		return NULL;
12997b4f1e6bSMatan Azrad 	}
13007b4f1e6bSMatan Azrad 	MLX5_SET(create_tis_in, in, opcode, MLX5_CMD_OP_CREATE_TIS);
13017b4f1e6bSMatan Azrad 	tis_ctx = MLX5_ADDR_OF(create_tis_in, in, ctx);
13027b4f1e6bSMatan Azrad 	MLX5_SET(tisc, tis_ctx, strict_lag_tx_port_affinity,
13037b4f1e6bSMatan Azrad 		 tis_attr->strict_lag_tx_port_affinity);
13047b4f1e6bSMatan Azrad 	MLX5_SET(tisc, tis_ctx, strict_lag_tx_port_affinity,
13057b4f1e6bSMatan Azrad 		 tis_attr->strict_lag_tx_port_affinity);
13067b4f1e6bSMatan Azrad 	MLX5_SET(tisc, tis_ctx, prio, tis_attr->prio);
13077b4f1e6bSMatan Azrad 	MLX5_SET(tisc, tis_ctx, transport_domain,
13087b4f1e6bSMatan Azrad 		 tis_attr->transport_domain);
13097b4f1e6bSMatan Azrad 	tis->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
13107b4f1e6bSMatan Azrad 					      out, sizeof(out));
13117b4f1e6bSMatan Azrad 	if (!tis->obj) {
13127b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to create TIS using DevX");
13137b4f1e6bSMatan Azrad 		rte_errno = errno;
13147b4f1e6bSMatan Azrad 		rte_free(tis);
13157b4f1e6bSMatan Azrad 		return NULL;
13167b4f1e6bSMatan Azrad 	}
13177b4f1e6bSMatan Azrad 	tis->id = MLX5_GET(create_tis_out, out, tisn);
13187b4f1e6bSMatan Azrad 	return tis;
13197b4f1e6bSMatan Azrad }
13207b4f1e6bSMatan Azrad 
13217b4f1e6bSMatan Azrad /**
13227b4f1e6bSMatan Azrad  * Create transport domain using DevX API.
13237b4f1e6bSMatan Azrad  *
13247b4f1e6bSMatan Azrad  * @param[in] ctx
1325e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
13267b4f1e6bSMatan Azrad  * @return
13277b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
13287b4f1e6bSMatan Azrad  */
13297b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1330e09d350eSOphir Munk mlx5_devx_cmd_create_td(void *ctx)
13317b4f1e6bSMatan Azrad {
13327b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(alloc_transport_domain_in)] = {0};
13337b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(alloc_transport_domain_out)] = {0};
13347b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *td = NULL;
13357b4f1e6bSMatan Azrad 
13367b4f1e6bSMatan Azrad 	td = rte_calloc(__func__, 1, sizeof(*td), 0);
13377b4f1e6bSMatan Azrad 	if (!td) {
13387b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate TD object");
13397b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
13407b4f1e6bSMatan Azrad 		return NULL;
13417b4f1e6bSMatan Azrad 	}
13427b4f1e6bSMatan Azrad 	MLX5_SET(alloc_transport_domain_in, in, opcode,
13437b4f1e6bSMatan Azrad 		 MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN);
13447b4f1e6bSMatan Azrad 	td->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
13457b4f1e6bSMatan Azrad 					     out, sizeof(out));
13467b4f1e6bSMatan Azrad 	if (!td->obj) {
13477b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to create TIS using DevX");
13487b4f1e6bSMatan Azrad 		rte_errno = errno;
13497b4f1e6bSMatan Azrad 		rte_free(td);
13507b4f1e6bSMatan Azrad 		return NULL;
13517b4f1e6bSMatan Azrad 	}
13527b4f1e6bSMatan Azrad 	td->id = MLX5_GET(alloc_transport_domain_out, out,
13537b4f1e6bSMatan Azrad 			   transport_domain);
13547b4f1e6bSMatan Azrad 	return td;
13557b4f1e6bSMatan Azrad }
13567b4f1e6bSMatan Azrad 
13577b4f1e6bSMatan Azrad /**
13587b4f1e6bSMatan Azrad  * Dump all flows to file.
13597b4f1e6bSMatan Azrad  *
13607b4f1e6bSMatan Azrad  * @param[in] fdb_domain
13617b4f1e6bSMatan Azrad  *   FDB domain.
13627b4f1e6bSMatan Azrad  * @param[in] rx_domain
13637b4f1e6bSMatan Azrad  *   RX domain.
13647b4f1e6bSMatan Azrad  * @param[in] tx_domain
13657b4f1e6bSMatan Azrad  *   TX domain.
13667b4f1e6bSMatan Azrad  * @param[out] file
13677b4f1e6bSMatan Azrad  *   Pointer to file stream.
13687b4f1e6bSMatan Azrad  *
13697b4f1e6bSMatan Azrad  * @return
13707b4f1e6bSMatan Azrad  *   0 on success, a nagative value otherwise.
13717b4f1e6bSMatan Azrad  */
13727b4f1e6bSMatan Azrad int
13737b4f1e6bSMatan Azrad mlx5_devx_cmd_flow_dump(void *fdb_domain __rte_unused,
13747b4f1e6bSMatan Azrad 			void *rx_domain __rte_unused,
13757b4f1e6bSMatan Azrad 			void *tx_domain __rte_unused, FILE *file __rte_unused)
13767b4f1e6bSMatan Azrad {
13777b4f1e6bSMatan Azrad 	int ret = 0;
13787b4f1e6bSMatan Azrad 
13797b4f1e6bSMatan Azrad #ifdef HAVE_MLX5_DR_FLOW_DUMP
13807b4f1e6bSMatan Azrad 	if (fdb_domain) {
13817b4f1e6bSMatan Azrad 		ret = mlx5_glue->dr_dump_domain(file, fdb_domain);
13827b4f1e6bSMatan Azrad 		if (ret)
13837b4f1e6bSMatan Azrad 			return ret;
13847b4f1e6bSMatan Azrad 	}
13858e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(rx_domain);
13867b4f1e6bSMatan Azrad 	ret = mlx5_glue->dr_dump_domain(file, rx_domain);
13877b4f1e6bSMatan Azrad 	if (ret)
13887b4f1e6bSMatan Azrad 		return ret;
13898e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(tx_domain);
13907b4f1e6bSMatan Azrad 	ret = mlx5_glue->dr_dump_domain(file, tx_domain);
13917b4f1e6bSMatan Azrad #else
13927b4f1e6bSMatan Azrad 	ret = ENOTSUP;
13937b4f1e6bSMatan Azrad #endif
13947b4f1e6bSMatan Azrad 	return -ret;
13957b4f1e6bSMatan Azrad }
1396446c3781SMatan Azrad 
1397446c3781SMatan Azrad /*
1398446c3781SMatan Azrad  * Create CQ using DevX API.
1399446c3781SMatan Azrad  *
1400446c3781SMatan Azrad  * @param[in] ctx
1401e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
1402446c3781SMatan Azrad  * @param [in] attr
1403446c3781SMatan Azrad  *   Pointer to CQ attributes structure.
1404446c3781SMatan Azrad  *
1405446c3781SMatan Azrad  * @return
1406446c3781SMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
1407446c3781SMatan Azrad  */
1408446c3781SMatan Azrad struct mlx5_devx_obj *
1409e09d350eSOphir Munk mlx5_devx_cmd_create_cq(void *ctx, struct mlx5_devx_cq_attr *attr)
1410446c3781SMatan Azrad {
1411446c3781SMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_cq_in)] = {0};
1412446c3781SMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_cq_out)] = {0};
1413446c3781SMatan Azrad 	struct mlx5_devx_obj *cq_obj = rte_zmalloc(__func__, sizeof(*cq_obj),
1414446c3781SMatan Azrad 						   0);
1415446c3781SMatan Azrad 	void *cqctx = MLX5_ADDR_OF(create_cq_in, in, cq_context);
1416446c3781SMatan Azrad 
1417446c3781SMatan Azrad 	if (!cq_obj) {
1418446c3781SMatan Azrad 		DRV_LOG(ERR, "Failed to allocate CQ object memory.");
1419446c3781SMatan Azrad 		rte_errno = ENOMEM;
1420446c3781SMatan Azrad 		return NULL;
1421446c3781SMatan Azrad 	}
1422446c3781SMatan Azrad 	MLX5_SET(create_cq_in, in, opcode, MLX5_CMD_OP_CREATE_CQ);
1423446c3781SMatan Azrad 	if (attr->db_umem_valid) {
1424446c3781SMatan Azrad 		MLX5_SET(cqc, cqctx, dbr_umem_valid, attr->db_umem_valid);
1425446c3781SMatan Azrad 		MLX5_SET(cqc, cqctx, dbr_umem_id, attr->db_umem_id);
1426446c3781SMatan Azrad 		MLX5_SET64(cqc, cqctx, dbr_addr, attr->db_umem_offset);
1427446c3781SMatan Azrad 	} else {
1428446c3781SMatan Azrad 		MLX5_SET64(cqc, cqctx, dbr_addr, attr->db_addr);
1429446c3781SMatan Azrad 	}
143079a7e409SViacheslav Ovsiienko 	MLX5_SET(cqc, cqctx, cqe_sz, attr->cqe_size);
1431446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, cc, attr->use_first_only);
1432446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, oi, attr->overrun_ignore);
1433446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, log_cq_size, attr->log_cq_size);
143415c3807eSMatan Azrad 	MLX5_SET(cqc, cqctx, log_page_size, attr->log_page_size -
143515c3807eSMatan Azrad 		 MLX5_ADAPTER_PAGE_SHIFT);
1436446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, c_eqn, attr->eqn);
1437446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, uar_page, attr->uar_page_id);
1438446c3781SMatan Azrad 	if (attr->q_umem_valid) {
1439446c3781SMatan Azrad 		MLX5_SET(create_cq_in, in, cq_umem_valid, attr->q_umem_valid);
1440446c3781SMatan Azrad 		MLX5_SET(create_cq_in, in, cq_umem_id, attr->q_umem_id);
1441446c3781SMatan Azrad 		MLX5_SET64(create_cq_in, in, cq_umem_offset,
1442446c3781SMatan Azrad 			   attr->q_umem_offset);
1443446c3781SMatan Azrad 	}
1444446c3781SMatan Azrad 	cq_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
1445446c3781SMatan Azrad 						 sizeof(out));
1446446c3781SMatan Azrad 	if (!cq_obj->obj) {
1447446c3781SMatan Azrad 		rte_errno = errno;
1448446c3781SMatan Azrad 		DRV_LOG(ERR, "Failed to create CQ using DevX errno=%d.", errno);
1449446c3781SMatan Azrad 		rte_free(cq_obj);
1450446c3781SMatan Azrad 		return NULL;
1451446c3781SMatan Azrad 	}
1452446c3781SMatan Azrad 	cq_obj->id = MLX5_GET(create_cq_out, out, cqn);
1453446c3781SMatan Azrad 	return cq_obj;
1454446c3781SMatan Azrad }
14558712c80aSMatan Azrad 
14568712c80aSMatan Azrad /**
14578712c80aSMatan Azrad  * Create VIRTQ using DevX API.
14588712c80aSMatan Azrad  *
14598712c80aSMatan Azrad  * @param[in] ctx
1460e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
14618712c80aSMatan Azrad  * @param [in] attr
14628712c80aSMatan Azrad  *   Pointer to VIRTQ attributes structure.
14638712c80aSMatan Azrad  *
14648712c80aSMatan Azrad  * @return
14658712c80aSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
14668712c80aSMatan Azrad  */
14678712c80aSMatan Azrad struct mlx5_devx_obj *
1468e09d350eSOphir Munk mlx5_devx_cmd_create_virtq(void *ctx,
14698712c80aSMatan Azrad 			   struct mlx5_devx_virtq_attr *attr)
14708712c80aSMatan Azrad {
14718712c80aSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_virtq_in)] = {0};
14728712c80aSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
14738712c80aSMatan Azrad 	struct mlx5_devx_obj *virtq_obj = rte_zmalloc(__func__,
14748712c80aSMatan Azrad 						     sizeof(*virtq_obj), 0);
14758712c80aSMatan Azrad 	void *virtq = MLX5_ADDR_OF(create_virtq_in, in, virtq);
14768712c80aSMatan Azrad 	void *hdr = MLX5_ADDR_OF(create_virtq_in, in, hdr);
14778712c80aSMatan Azrad 	void *virtctx = MLX5_ADDR_OF(virtio_net_q, virtq, virtio_q_context);
14788712c80aSMatan Azrad 
14798712c80aSMatan Azrad 	if (!virtq_obj) {
14808712c80aSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate virtq data.");
14818712c80aSMatan Azrad 		rte_errno = ENOMEM;
14828712c80aSMatan Azrad 		return NULL;
14838712c80aSMatan Azrad 	}
14848712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
14858712c80aSMatan Azrad 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
14868712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
14878712c80aSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTQ);
14888712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, hw_available_index,
14898712c80aSMatan Azrad 		   attr->hw_available_index);
14908712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, hw_used_index, attr->hw_used_index);
14918712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, tso_ipv4, attr->tso_ipv4);
14928712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, tso_ipv6, attr->tso_ipv6);
14938712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, tx_csum, attr->tx_csum);
14948712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, rx_csum, attr->rx_csum);
14958712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, virtio_version_1_0,
14968712c80aSMatan Azrad 		   attr->virtio_version_1_0);
14978712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, event_mode, attr->event_mode);
14988712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, event_qpn_or_msix, attr->qp_id);
14998712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, desc_addr, attr->desc_addr);
15008712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, used_addr, attr->used_addr);
15018712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, available_addr, attr->available_addr);
15028712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, queue_index, attr->queue_index);
15038712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, queue_size, attr->q_size);
15048712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, virtio_q_mkey, attr->mkey);
15058712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_1_id, attr->umems[0].id);
15068712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_1_size, attr->umems[0].size);
15078712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, umem_1_offset, attr->umems[0].offset);
15088712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_2_id, attr->umems[1].id);
15098712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_2_size, attr->umems[1].size);
15108712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, umem_2_offset, attr->umems[1].offset);
15118712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_3_id, attr->umems[2].id);
15128712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_3_size, attr->umems[2].size);
15138712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, umem_3_offset, attr->umems[2].offset);
1514796ae7bbSMatan Azrad 	MLX5_SET(virtio_q, virtctx, counter_set_id, attr->counters_obj_id);
1515473d8e67SMatan Azrad 	MLX5_SET(virtio_q, virtctx, pd, attr->pd);
15168712c80aSMatan Azrad 	MLX5_SET(virtio_net_q, virtq, tisn_or_qpn, attr->tis_id);
15178712c80aSMatan Azrad 	virtq_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
15188712c80aSMatan Azrad 						    sizeof(out));
15198712c80aSMatan Azrad 	if (!virtq_obj->obj) {
15208712c80aSMatan Azrad 		rte_errno = errno;
15218712c80aSMatan Azrad 		DRV_LOG(ERR, "Failed to create VIRTQ Obj using DevX.");
15228712c80aSMatan Azrad 		rte_free(virtq_obj);
15238712c80aSMatan Azrad 		return NULL;
15248712c80aSMatan Azrad 	}
15258712c80aSMatan Azrad 	virtq_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
15268712c80aSMatan Azrad 	return virtq_obj;
15278712c80aSMatan Azrad }
15288712c80aSMatan Azrad 
15298712c80aSMatan Azrad /**
15308712c80aSMatan Azrad  * Modify VIRTQ using DevX API.
15318712c80aSMatan Azrad  *
15328712c80aSMatan Azrad  * @param[in] virtq_obj
15338712c80aSMatan Azrad  *   Pointer to virtq object structure.
15348712c80aSMatan Azrad  * @param [in] attr
15358712c80aSMatan Azrad  *   Pointer to modify virtq attributes structure.
15368712c80aSMatan Azrad  *
15378712c80aSMatan Azrad  * @return
15388712c80aSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
15398712c80aSMatan Azrad  */
15408712c80aSMatan Azrad int
15418712c80aSMatan Azrad mlx5_devx_cmd_modify_virtq(struct mlx5_devx_obj *virtq_obj,
15428712c80aSMatan Azrad 			   struct mlx5_devx_virtq_attr *attr)
15438712c80aSMatan Azrad {
15448712c80aSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_virtq_in)] = {0};
15458712c80aSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
15468712c80aSMatan Azrad 	void *virtq = MLX5_ADDR_OF(create_virtq_in, in, virtq);
15478712c80aSMatan Azrad 	void *hdr = MLX5_ADDR_OF(create_virtq_in, in, hdr);
15488712c80aSMatan Azrad 	void *virtctx = MLX5_ADDR_OF(virtio_net_q, virtq, virtio_q_context);
15498712c80aSMatan Azrad 	int ret;
15508712c80aSMatan Azrad 
15518712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
15528712c80aSMatan Azrad 		 MLX5_CMD_OP_MODIFY_GENERAL_OBJECT);
15538712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
15548712c80aSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTQ);
15558712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, virtq_obj->id);
15568712c80aSMatan Azrad 	MLX5_SET64(virtio_net_q, virtq, modify_field_select, attr->type);
15578712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, queue_index, attr->queue_index);
15588712c80aSMatan Azrad 	switch (attr->type) {
15598712c80aSMatan Azrad 	case MLX5_VIRTQ_MODIFY_TYPE_STATE:
15608712c80aSMatan Azrad 		MLX5_SET16(virtio_net_q, virtq, state, attr->state);
15618712c80aSMatan Azrad 		break;
15628712c80aSMatan Azrad 	case MLX5_VIRTQ_MODIFY_TYPE_DIRTY_BITMAP_PARAMS:
15638712c80aSMatan Azrad 		MLX5_SET(virtio_net_q, virtq, dirty_bitmap_mkey,
15648712c80aSMatan Azrad 			 attr->dirty_bitmap_mkey);
15658712c80aSMatan Azrad 		MLX5_SET64(virtio_net_q, virtq, dirty_bitmap_addr,
15668712c80aSMatan Azrad 			 attr->dirty_bitmap_addr);
15678712c80aSMatan Azrad 		MLX5_SET(virtio_net_q, virtq, dirty_bitmap_size,
15688712c80aSMatan Azrad 			 attr->dirty_bitmap_size);
15698712c80aSMatan Azrad 		break;
15708712c80aSMatan Azrad 	case MLX5_VIRTQ_MODIFY_TYPE_DIRTY_BITMAP_DUMP_ENABLE:
15718712c80aSMatan Azrad 		MLX5_SET(virtio_net_q, virtq, dirty_bitmap_dump_enable,
15728712c80aSMatan Azrad 			 attr->dirty_bitmap_dump_enable);
15738712c80aSMatan Azrad 		break;
15748712c80aSMatan Azrad 	default:
15758712c80aSMatan Azrad 		rte_errno = EINVAL;
15768712c80aSMatan Azrad 		return -rte_errno;
15778712c80aSMatan Azrad 	}
15788712c80aSMatan Azrad 	ret = mlx5_glue->devx_obj_modify(virtq_obj->obj, in, sizeof(in),
15798712c80aSMatan Azrad 					 out, sizeof(out));
15808712c80aSMatan Azrad 	if (ret) {
15818712c80aSMatan Azrad 		DRV_LOG(ERR, "Failed to modify VIRTQ using DevX.");
15828712c80aSMatan Azrad 		rte_errno = errno;
1583*38119ebeSBing Zhao 		return -rte_errno;
15848712c80aSMatan Azrad 	}
15858712c80aSMatan Azrad 	return ret;
15868712c80aSMatan Azrad }
15878712c80aSMatan Azrad 
15888712c80aSMatan Azrad /**
15898712c80aSMatan Azrad  * Query VIRTQ using DevX API.
15908712c80aSMatan Azrad  *
15918712c80aSMatan Azrad  * @param[in] virtq_obj
15928712c80aSMatan Azrad  *   Pointer to virtq object structure.
15938712c80aSMatan Azrad  * @param [in/out] attr
15948712c80aSMatan Azrad  *   Pointer to virtq attributes structure.
15958712c80aSMatan Azrad  *
15968712c80aSMatan Azrad  * @return
15978712c80aSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
15988712c80aSMatan Azrad  */
15998712c80aSMatan Azrad int
16008712c80aSMatan Azrad mlx5_devx_cmd_query_virtq(struct mlx5_devx_obj *virtq_obj,
16018712c80aSMatan Azrad 			   struct mlx5_devx_virtq_attr *attr)
16028712c80aSMatan Azrad {
16038712c80aSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0};
16048712c80aSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_virtq_out)] = {0};
16058712c80aSMatan Azrad 	void *hdr = MLX5_ADDR_OF(query_virtq_out, in, hdr);
16068712c80aSMatan Azrad 	void *virtq = MLX5_ADDR_OF(query_virtq_out, out, virtq);
16078712c80aSMatan Azrad 	int ret;
16088712c80aSMatan Azrad 
16098712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
16108712c80aSMatan Azrad 		 MLX5_CMD_OP_QUERY_GENERAL_OBJECT);
16118712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
16128712c80aSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTQ);
16138712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, virtq_obj->id);
16148712c80aSMatan Azrad 	ret = mlx5_glue->devx_obj_query(virtq_obj->obj, in, sizeof(in),
16158712c80aSMatan Azrad 					 out, sizeof(out));
16168712c80aSMatan Azrad 	if (ret) {
16178712c80aSMatan Azrad 		DRV_LOG(ERR, "Failed to modify VIRTQ using DevX.");
16188712c80aSMatan Azrad 		rte_errno = errno;
16198712c80aSMatan Azrad 		return -errno;
16208712c80aSMatan Azrad 	}
16218712c80aSMatan Azrad 	attr->hw_available_index = MLX5_GET16(virtio_net_q, virtq,
16228712c80aSMatan Azrad 					      hw_available_index);
16238712c80aSMatan Azrad 	attr->hw_used_index = MLX5_GET16(virtio_net_q, virtq, hw_used_index);
16248712c80aSMatan Azrad 	return ret;
16258712c80aSMatan Azrad }
162615c3807eSMatan Azrad 
162715c3807eSMatan Azrad /**
162815c3807eSMatan Azrad  * Create QP using DevX API.
162915c3807eSMatan Azrad  *
163015c3807eSMatan Azrad  * @param[in] ctx
1631e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
163215c3807eSMatan Azrad  * @param [in] attr
163315c3807eSMatan Azrad  *   Pointer to QP attributes structure.
163415c3807eSMatan Azrad  *
163515c3807eSMatan Azrad  * @return
163615c3807eSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
163715c3807eSMatan Azrad  */
163815c3807eSMatan Azrad struct mlx5_devx_obj *
1639e09d350eSOphir Munk mlx5_devx_cmd_create_qp(void *ctx,
164015c3807eSMatan Azrad 			struct mlx5_devx_qp_attr *attr)
164115c3807eSMatan Azrad {
164215c3807eSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_qp_in)] = {0};
164315c3807eSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_qp_out)] = {0};
164415c3807eSMatan Azrad 	struct mlx5_devx_obj *qp_obj = rte_zmalloc(__func__, sizeof(*qp_obj),
164515c3807eSMatan Azrad 						   0);
164615c3807eSMatan Azrad 	void *qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
164715c3807eSMatan Azrad 
164815c3807eSMatan Azrad 	if (!qp_obj) {
164915c3807eSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate QP data.");
165015c3807eSMatan Azrad 		rte_errno = ENOMEM;
165115c3807eSMatan Azrad 		return NULL;
165215c3807eSMatan Azrad 	}
165315c3807eSMatan Azrad 	MLX5_SET(create_qp_in, in, opcode, MLX5_CMD_OP_CREATE_QP);
165415c3807eSMatan Azrad 	MLX5_SET(qpc, qpc, st, MLX5_QP_ST_RC);
165515c3807eSMatan Azrad 	MLX5_SET(qpc, qpc, pd, attr->pd);
165615c3807eSMatan Azrad 	if (attr->uar_index) {
165715c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
165815c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, uar_page, attr->uar_index);
165915c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, log_page_size, attr->log_page_size -
166015c3807eSMatan Azrad 			 MLX5_ADAPTER_PAGE_SHIFT);
166115c3807eSMatan Azrad 		if (attr->sq_size) {
16628e46d4e1SAlexander Kozyrev 			MLX5_ASSERT(RTE_IS_POWER_OF_2(attr->sq_size));
166315c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, cqn_snd, attr->cqn);
166415c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, log_sq_size,
166515c3807eSMatan Azrad 				 rte_log2_u32(attr->sq_size));
166615c3807eSMatan Azrad 		} else {
166715c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, no_sq, 1);
166815c3807eSMatan Azrad 		}
166915c3807eSMatan Azrad 		if (attr->rq_size) {
16708e46d4e1SAlexander Kozyrev 			MLX5_ASSERT(RTE_IS_POWER_OF_2(attr->rq_size));
167115c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, cqn_rcv, attr->cqn);
167215c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, log_rq_stride, attr->log_rq_stride -
167315c3807eSMatan Azrad 				 MLX5_LOG_RQ_STRIDE_SHIFT);
167415c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, log_rq_size,
167515c3807eSMatan Azrad 				 rte_log2_u32(attr->rq_size));
167615c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, rq_type, MLX5_NON_ZERO_RQ);
167715c3807eSMatan Azrad 		} else {
167815c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, rq_type, MLX5_ZERO_LEN_RQ);
167915c3807eSMatan Azrad 		}
168015c3807eSMatan Azrad 		if (attr->dbr_umem_valid) {
168115c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, dbr_umem_valid,
168215c3807eSMatan Azrad 				 attr->dbr_umem_valid);
168315c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, dbr_umem_id, attr->dbr_umem_id);
168415c3807eSMatan Azrad 		}
168515c3807eSMatan Azrad 		MLX5_SET64(qpc, qpc, dbr_addr, attr->dbr_address);
168615c3807eSMatan Azrad 		MLX5_SET64(create_qp_in, in, wq_umem_offset,
168715c3807eSMatan Azrad 			   attr->wq_umem_offset);
168815c3807eSMatan Azrad 		MLX5_SET(create_qp_in, in, wq_umem_id, attr->wq_umem_id);
168915c3807eSMatan Azrad 		MLX5_SET(create_qp_in, in, wq_umem_valid, 1);
169015c3807eSMatan Azrad 	} else {
169115c3807eSMatan Azrad 		/* Special QP to be managed by FW - no SQ\RQ\CQ\UAR\DB rec. */
169215c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, rq_type, MLX5_ZERO_LEN_RQ);
169315c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, no_sq, 1);
169415c3807eSMatan Azrad 	}
169515c3807eSMatan Azrad 	qp_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
169615c3807eSMatan Azrad 						 sizeof(out));
169715c3807eSMatan Azrad 	if (!qp_obj->obj) {
169815c3807eSMatan Azrad 		rte_errno = errno;
169915c3807eSMatan Azrad 		DRV_LOG(ERR, "Failed to create QP Obj using DevX.");
170015c3807eSMatan Azrad 		rte_free(qp_obj);
170115c3807eSMatan Azrad 		return NULL;
170215c3807eSMatan Azrad 	}
170315c3807eSMatan Azrad 	qp_obj->id = MLX5_GET(create_qp_out, out, qpn);
170415c3807eSMatan Azrad 	return qp_obj;
170515c3807eSMatan Azrad }
170615c3807eSMatan Azrad 
170715c3807eSMatan Azrad /**
170815c3807eSMatan Azrad  * Modify QP using DevX API.
170915c3807eSMatan Azrad  * Currently supports only force loop-back QP.
171015c3807eSMatan Azrad  *
171115c3807eSMatan Azrad  * @param[in] qp
171215c3807eSMatan Azrad  *   Pointer to QP object structure.
171315c3807eSMatan Azrad  * @param [in] qp_st_mod_op
171415c3807eSMatan Azrad  *   The QP state modification operation.
171515c3807eSMatan Azrad  * @param [in] remote_qp_id
171615c3807eSMatan Azrad  *   The remote QP ID for MLX5_CMD_OP_INIT2RTR_QP operation.
171715c3807eSMatan Azrad  *
171815c3807eSMatan Azrad  * @return
171915c3807eSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
172015c3807eSMatan Azrad  */
172115c3807eSMatan Azrad int
172215c3807eSMatan Azrad mlx5_devx_cmd_modify_qp_state(struct mlx5_devx_obj *qp, uint32_t qp_st_mod_op,
172315c3807eSMatan Azrad 			      uint32_t remote_qp_id)
172415c3807eSMatan Azrad {
172515c3807eSMatan Azrad 	union {
172615c3807eSMatan Azrad 		uint32_t rst2init[MLX5_ST_SZ_DW(rst2init_qp_in)];
172715c3807eSMatan Azrad 		uint32_t init2rtr[MLX5_ST_SZ_DW(init2rtr_qp_in)];
172815c3807eSMatan Azrad 		uint32_t rtr2rts[MLX5_ST_SZ_DW(rtr2rts_qp_in)];
172915c3807eSMatan Azrad 	} in;
173015c3807eSMatan Azrad 	union {
173115c3807eSMatan Azrad 		uint32_t rst2init[MLX5_ST_SZ_DW(rst2init_qp_out)];
173215c3807eSMatan Azrad 		uint32_t init2rtr[MLX5_ST_SZ_DW(init2rtr_qp_out)];
173315c3807eSMatan Azrad 		uint32_t rtr2rts[MLX5_ST_SZ_DW(rtr2rts_qp_out)];
173415c3807eSMatan Azrad 	} out;
173515c3807eSMatan Azrad 	void *qpc;
173615c3807eSMatan Azrad 	int ret;
173715c3807eSMatan Azrad 	unsigned int inlen;
173815c3807eSMatan Azrad 	unsigned int outlen;
173915c3807eSMatan Azrad 
174015c3807eSMatan Azrad 	memset(&in, 0, sizeof(in));
174115c3807eSMatan Azrad 	memset(&out, 0, sizeof(out));
174215c3807eSMatan Azrad 	MLX5_SET(rst2init_qp_in, &in, opcode, qp_st_mod_op);
174315c3807eSMatan Azrad 	switch (qp_st_mod_op) {
174415c3807eSMatan Azrad 	case MLX5_CMD_OP_RST2INIT_QP:
174515c3807eSMatan Azrad 		MLX5_SET(rst2init_qp_in, &in, qpn, qp->id);
174615c3807eSMatan Azrad 		qpc = MLX5_ADDR_OF(rst2init_qp_in, &in, qpc);
174715c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, primary_address_path.vhca_port_num, 1);
174815c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, rre, 1);
174915c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, rwe, 1);
175015c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
175115c3807eSMatan Azrad 		inlen = sizeof(in.rst2init);
175215c3807eSMatan Azrad 		outlen = sizeof(out.rst2init);
175315c3807eSMatan Azrad 		break;
175415c3807eSMatan Azrad 	case MLX5_CMD_OP_INIT2RTR_QP:
175515c3807eSMatan Azrad 		MLX5_SET(init2rtr_qp_in, &in, qpn, qp->id);
175615c3807eSMatan Azrad 		qpc = MLX5_ADDR_OF(init2rtr_qp_in, &in, qpc);
175715c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, primary_address_path.fl, 1);
175815c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, primary_address_path.vhca_port_num, 1);
175915c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, mtu, 1);
176015c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, log_msg_max, 30);
176115c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, remote_qpn, remote_qp_id);
176215c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, min_rnr_nak, 0);
176315c3807eSMatan Azrad 		inlen = sizeof(in.init2rtr);
176415c3807eSMatan Azrad 		outlen = sizeof(out.init2rtr);
176515c3807eSMatan Azrad 		break;
176615c3807eSMatan Azrad 	case MLX5_CMD_OP_RTR2RTS_QP:
176715c3807eSMatan Azrad 		qpc = MLX5_ADDR_OF(rtr2rts_qp_in, &in, qpc);
176815c3807eSMatan Azrad 		MLX5_SET(rtr2rts_qp_in, &in, qpn, qp->id);
176915c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, primary_address_path.ack_timeout, 14);
177015c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, log_ack_req_freq, 0);
177115c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, retry_count, 7);
177215c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, rnr_retry, 7);
177315c3807eSMatan Azrad 		inlen = sizeof(in.rtr2rts);
177415c3807eSMatan Azrad 		outlen = sizeof(out.rtr2rts);
177515c3807eSMatan Azrad 		break;
177615c3807eSMatan Azrad 	default:
177715c3807eSMatan Azrad 		DRV_LOG(ERR, "Invalid or unsupported QP modify op %u.",
177815c3807eSMatan Azrad 			qp_st_mod_op);
177915c3807eSMatan Azrad 		rte_errno = EINVAL;
178015c3807eSMatan Azrad 		return -rte_errno;
178115c3807eSMatan Azrad 	}
178215c3807eSMatan Azrad 	ret = mlx5_glue->devx_obj_modify(qp->obj, &in, inlen, &out, outlen);
178315c3807eSMatan Azrad 	if (ret) {
178415c3807eSMatan Azrad 		DRV_LOG(ERR, "Failed to modify QP using DevX.");
178515c3807eSMatan Azrad 		rte_errno = errno;
1786*38119ebeSBing Zhao 		return -rte_errno;
178715c3807eSMatan Azrad 	}
178815c3807eSMatan Azrad 	return ret;
178915c3807eSMatan Azrad }
1790796ae7bbSMatan Azrad 
1791796ae7bbSMatan Azrad struct mlx5_devx_obj *
1792796ae7bbSMatan Azrad mlx5_devx_cmd_create_virtio_q_counters(void *ctx)
1793796ae7bbSMatan Azrad {
1794796ae7bbSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_virtio_q_counters_in)] = {0};
1795796ae7bbSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
1796796ae7bbSMatan Azrad 	struct mlx5_devx_obj *couners_obj = rte_zmalloc(__func__,
1797796ae7bbSMatan Azrad 						       sizeof(*couners_obj), 0);
1798796ae7bbSMatan Azrad 	void *hdr = MLX5_ADDR_OF(create_virtio_q_counters_in, in, hdr);
1799796ae7bbSMatan Azrad 
1800796ae7bbSMatan Azrad 	if (!couners_obj) {
1801796ae7bbSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate virtio queue counters data.");
1802796ae7bbSMatan Azrad 		rte_errno = ENOMEM;
1803796ae7bbSMatan Azrad 		return NULL;
1804796ae7bbSMatan Azrad 	}
1805796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
1806796ae7bbSMatan Azrad 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
1807796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
1808796ae7bbSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTIO_Q_COUNTERS);
1809796ae7bbSMatan Azrad 	couners_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
1810796ae7bbSMatan Azrad 						      sizeof(out));
1811796ae7bbSMatan Azrad 	if (!couners_obj->obj) {
1812796ae7bbSMatan Azrad 		rte_errno = errno;
1813796ae7bbSMatan Azrad 		DRV_LOG(ERR, "Failed to create virtio queue counters Obj using"
1814796ae7bbSMatan Azrad 			" DevX.");
1815796ae7bbSMatan Azrad 		rte_free(couners_obj);
1816796ae7bbSMatan Azrad 		return NULL;
1817796ae7bbSMatan Azrad 	}
1818796ae7bbSMatan Azrad 	couners_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
1819796ae7bbSMatan Azrad 	return couners_obj;
1820796ae7bbSMatan Azrad }
1821796ae7bbSMatan Azrad 
1822796ae7bbSMatan Azrad int
1823796ae7bbSMatan Azrad mlx5_devx_cmd_query_virtio_q_counters(struct mlx5_devx_obj *couners_obj,
1824796ae7bbSMatan Azrad 				   struct mlx5_devx_virtio_q_couners_attr *attr)
1825796ae7bbSMatan Azrad {
1826796ae7bbSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0};
1827796ae7bbSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_virtio_q_counters_out)] = {0};
1828796ae7bbSMatan Azrad 	void *hdr = MLX5_ADDR_OF(query_virtio_q_counters_out, in, hdr);
1829796ae7bbSMatan Azrad 	void *virtio_q_counters = MLX5_ADDR_OF(query_virtio_q_counters_out, out,
1830796ae7bbSMatan Azrad 					       virtio_q_counters);
1831796ae7bbSMatan Azrad 	int ret;
1832796ae7bbSMatan Azrad 
1833796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
1834796ae7bbSMatan Azrad 		 MLX5_CMD_OP_QUERY_GENERAL_OBJECT);
1835796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
1836796ae7bbSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTIO_Q_COUNTERS);
1837796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, couners_obj->id);
1838796ae7bbSMatan Azrad 	ret = mlx5_glue->devx_obj_query(couners_obj->obj, in, sizeof(in), out,
1839796ae7bbSMatan Azrad 					sizeof(out));
1840796ae7bbSMatan Azrad 	if (ret) {
1841796ae7bbSMatan Azrad 		DRV_LOG(ERR, "Failed to query virtio q counters using DevX.");
1842796ae7bbSMatan Azrad 		rte_errno = errno;
1843796ae7bbSMatan Azrad 		return -errno;
1844796ae7bbSMatan Azrad 	}
1845796ae7bbSMatan Azrad 	attr->received_desc = MLX5_GET64(virtio_q_counters, virtio_q_counters,
1846796ae7bbSMatan Azrad 					 received_desc);
1847796ae7bbSMatan Azrad 	attr->completed_desc = MLX5_GET64(virtio_q_counters, virtio_q_counters,
1848796ae7bbSMatan Azrad 					  completed_desc);
1849796ae7bbSMatan Azrad 	attr->error_cqes = MLX5_GET(virtio_q_counters, virtio_q_counters,
1850796ae7bbSMatan Azrad 				    error_cqes);
1851796ae7bbSMatan Azrad 	attr->bad_desc_errors = MLX5_GET(virtio_q_counters, virtio_q_counters,
1852796ae7bbSMatan Azrad 					 bad_desc_errors);
1853796ae7bbSMatan Azrad 	attr->exceed_max_chain = MLX5_GET(virtio_q_counters, virtio_q_counters,
1854796ae7bbSMatan Azrad 					  exceed_max_chain);
1855796ae7bbSMatan Azrad 	attr->invalid_buffer = MLX5_GET(virtio_q_counters, virtio_q_counters,
1856796ae7bbSMatan Azrad 					invalid_buffer);
1857796ae7bbSMatan Azrad 	return ret;
1858796ae7bbSMatan Azrad }
1859