xref: /dpdk/drivers/common/mlx5/mlx5_devx_cmds.c (revision 2aba9fc7253454fa12edb6b38feeb8b07b9f2fe3)
17b4f1e6bSMatan Azrad // SPDX-License-Identifier: BSD-3-Clause
27b4f1e6bSMatan Azrad /* Copyright 2018 Mellanox Technologies, Ltd */
37b4f1e6bSMatan Azrad 
47b4f1e6bSMatan Azrad #include <unistd.h>
57b4f1e6bSMatan Azrad 
67b4f1e6bSMatan Azrad #include <rte_errno.h>
77b4f1e6bSMatan Azrad #include <rte_malloc.h>
8*2aba9fc7SOphir Munk #include <rte_eal_paging.h>
97b4f1e6bSMatan Azrad 
107b4f1e6bSMatan Azrad #include "mlx5_prm.h"
117b4f1e6bSMatan Azrad #include "mlx5_devx_cmds.h"
127b4f1e6bSMatan Azrad #include "mlx5_common_utils.h"
1366914d19SSuanming Mou #include "mlx5_malloc.h"
147b4f1e6bSMatan Azrad 
157b4f1e6bSMatan Azrad 
167b4f1e6bSMatan Azrad /**
17bb7ef9a9SViacheslav Ovsiienko  * Perform read access to the registers. Reads data from register
18bb7ef9a9SViacheslav Ovsiienko  * and writes ones to the specified buffer.
19bb7ef9a9SViacheslav Ovsiienko  *
20bb7ef9a9SViacheslav Ovsiienko  * @param[in] ctx
21bb7ef9a9SViacheslav Ovsiienko  *   Context returned from mlx5 open_device() glue function.
22bb7ef9a9SViacheslav Ovsiienko  * @param[in] reg_id
23bb7ef9a9SViacheslav Ovsiienko  *   Register identifier according to the PRM.
24bb7ef9a9SViacheslav Ovsiienko  * @param[in] arg
25bb7ef9a9SViacheslav Ovsiienko  *   Register access auxiliary parameter according to the PRM.
26bb7ef9a9SViacheslav Ovsiienko  * @param[out] data
27bb7ef9a9SViacheslav Ovsiienko  *   Pointer to the buffer to store read data.
28bb7ef9a9SViacheslav Ovsiienko  * @param[in] dw_cnt
29bb7ef9a9SViacheslav Ovsiienko  *   Buffer size in double words.
30bb7ef9a9SViacheslav Ovsiienko  *
31bb7ef9a9SViacheslav Ovsiienko  * @return
32bb7ef9a9SViacheslav Ovsiienko  *   0 on success, a negative value otherwise.
33bb7ef9a9SViacheslav Ovsiienko  */
34bb7ef9a9SViacheslav Ovsiienko int
35bb7ef9a9SViacheslav Ovsiienko mlx5_devx_cmd_register_read(void *ctx, uint16_t reg_id, uint32_t arg,
36bb7ef9a9SViacheslav Ovsiienko 			    uint32_t *data, uint32_t dw_cnt)
37bb7ef9a9SViacheslav Ovsiienko {
38bb7ef9a9SViacheslav Ovsiienko 	uint32_t in[MLX5_ST_SZ_DW(access_register_in)]   = {0};
39bb7ef9a9SViacheslav Ovsiienko 	uint32_t out[MLX5_ST_SZ_DW(access_register_out) +
40bb7ef9a9SViacheslav Ovsiienko 		     MLX5_ACCESS_REGISTER_DATA_DWORD_MAX] = {0};
41bb7ef9a9SViacheslav Ovsiienko 	int status, rc;
42bb7ef9a9SViacheslav Ovsiienko 
43bb7ef9a9SViacheslav Ovsiienko 	MLX5_ASSERT(data && dw_cnt);
44bb7ef9a9SViacheslav Ovsiienko 	MLX5_ASSERT(dw_cnt <= MLX5_ACCESS_REGISTER_DATA_DWORD_MAX);
45bb7ef9a9SViacheslav Ovsiienko 	if (dw_cnt  > MLX5_ACCESS_REGISTER_DATA_DWORD_MAX) {
46bb7ef9a9SViacheslav Ovsiienko 		DRV_LOG(ERR, "Not enough  buffer for register read data");
47bb7ef9a9SViacheslav Ovsiienko 		return -1;
48bb7ef9a9SViacheslav Ovsiienko 	}
49bb7ef9a9SViacheslav Ovsiienko 	MLX5_SET(access_register_in, in, opcode,
50bb7ef9a9SViacheslav Ovsiienko 		 MLX5_CMD_OP_ACCESS_REGISTER_USER);
51bb7ef9a9SViacheslav Ovsiienko 	MLX5_SET(access_register_in, in, op_mod,
52bb7ef9a9SViacheslav Ovsiienko 					MLX5_ACCESS_REGISTER_IN_OP_MOD_READ);
53bb7ef9a9SViacheslav Ovsiienko 	MLX5_SET(access_register_in, in, register_id, reg_id);
54bb7ef9a9SViacheslav Ovsiienko 	MLX5_SET(access_register_in, in, argument, arg);
55bb7ef9a9SViacheslav Ovsiienko 	rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out,
56bb7ef9a9SViacheslav Ovsiienko 					 MLX5_ST_SZ_DW(access_register_out) *
57bb7ef9a9SViacheslav Ovsiienko 					 sizeof(uint32_t) + dw_cnt);
58bb7ef9a9SViacheslav Ovsiienko 	if (rc)
59bb7ef9a9SViacheslav Ovsiienko 		goto error;
60bb7ef9a9SViacheslav Ovsiienko 	status = MLX5_GET(access_register_out, out, status);
61bb7ef9a9SViacheslav Ovsiienko 	if (status) {
62bb7ef9a9SViacheslav Ovsiienko 		int syndrome = MLX5_GET(access_register_out, out, syndrome);
63bb7ef9a9SViacheslav Ovsiienko 
64bb7ef9a9SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "Failed to access NIC register 0x%X, "
65bb7ef9a9SViacheslav Ovsiienko 			       "status %x, syndrome = %x",
66bb7ef9a9SViacheslav Ovsiienko 			       reg_id, status, syndrome);
67bb7ef9a9SViacheslav Ovsiienko 		return -1;
68bb7ef9a9SViacheslav Ovsiienko 	}
69bb7ef9a9SViacheslav Ovsiienko 	memcpy(data, &out[MLX5_ST_SZ_DW(access_register_out)],
70bb7ef9a9SViacheslav Ovsiienko 	       dw_cnt * sizeof(uint32_t));
71bb7ef9a9SViacheslav Ovsiienko 	return 0;
72bb7ef9a9SViacheslav Ovsiienko error:
73bb7ef9a9SViacheslav Ovsiienko 	rc = (rc > 0) ? -rc : rc;
74bb7ef9a9SViacheslav Ovsiienko 	return rc;
75bb7ef9a9SViacheslav Ovsiienko }
76bb7ef9a9SViacheslav Ovsiienko 
77bb7ef9a9SViacheslav Ovsiienko /**
787b4f1e6bSMatan Azrad  * Allocate flow counters via devx interface.
797b4f1e6bSMatan Azrad  *
807b4f1e6bSMatan Azrad  * @param[in] ctx
81e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
827b4f1e6bSMatan Azrad  * @param dcs
837b4f1e6bSMatan Azrad  *   Pointer to counters properties structure to be filled by the routine.
847b4f1e6bSMatan Azrad  * @param bulk_n_128
857b4f1e6bSMatan Azrad  *   Bulk counter numbers in 128 counters units.
867b4f1e6bSMatan Azrad  *
877b4f1e6bSMatan Azrad  * @return
887b4f1e6bSMatan Azrad  *   Pointer to counter object on success, a negative value otherwise and
897b4f1e6bSMatan Azrad  *   rte_errno is set.
907b4f1e6bSMatan Azrad  */
917b4f1e6bSMatan Azrad struct mlx5_devx_obj *
92e09d350eSOphir Munk mlx5_devx_cmd_flow_counter_alloc(void *ctx, uint32_t bulk_n_128)
937b4f1e6bSMatan Azrad {
9466914d19SSuanming Mou 	struct mlx5_devx_obj *dcs = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dcs),
9566914d19SSuanming Mou 						0, SOCKET_ID_ANY);
967b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(alloc_flow_counter_in)]   = {0};
977b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(alloc_flow_counter_out)] = {0};
987b4f1e6bSMatan Azrad 
997b4f1e6bSMatan Azrad 	if (!dcs) {
1007b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
1017b4f1e6bSMatan Azrad 		return NULL;
1027b4f1e6bSMatan Azrad 	}
1037b4f1e6bSMatan Azrad 	MLX5_SET(alloc_flow_counter_in, in, opcode,
1047b4f1e6bSMatan Azrad 		 MLX5_CMD_OP_ALLOC_FLOW_COUNTER);
1057b4f1e6bSMatan Azrad 	MLX5_SET(alloc_flow_counter_in, in, flow_counter_bulk, bulk_n_128);
1067b4f1e6bSMatan Azrad 	dcs->obj = mlx5_glue->devx_obj_create(ctx, in,
1077b4f1e6bSMatan Azrad 					      sizeof(in), out, sizeof(out));
1087b4f1e6bSMatan Azrad 	if (!dcs->obj) {
1097b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Can't allocate counters - error %d", errno);
1107b4f1e6bSMatan Azrad 		rte_errno = errno;
11166914d19SSuanming Mou 		mlx5_free(dcs);
1127b4f1e6bSMatan Azrad 		return NULL;
1137b4f1e6bSMatan Azrad 	}
1147b4f1e6bSMatan Azrad 	dcs->id = MLX5_GET(alloc_flow_counter_out, out, flow_counter_id);
1157b4f1e6bSMatan Azrad 	return dcs;
1167b4f1e6bSMatan Azrad }
1177b4f1e6bSMatan Azrad 
1187b4f1e6bSMatan Azrad /**
1197b4f1e6bSMatan Azrad  * Query flow counters values.
1207b4f1e6bSMatan Azrad  *
1217b4f1e6bSMatan Azrad  * @param[in] dcs
1227b4f1e6bSMatan Azrad  *   devx object that was obtained from mlx5_devx_cmd_fc_alloc.
1237b4f1e6bSMatan Azrad  * @param[in] clear
1247b4f1e6bSMatan Azrad  *   Whether hardware should clear the counters after the query or not.
1257b4f1e6bSMatan Azrad  * @param[in] n_counters
1267b4f1e6bSMatan Azrad  *   0 in case of 1 counter to read, otherwise the counter number to read.
1277b4f1e6bSMatan Azrad  *  @param pkts
1287b4f1e6bSMatan Azrad  *   The number of packets that matched the flow.
1297b4f1e6bSMatan Azrad  *  @param bytes
1307b4f1e6bSMatan Azrad  *    The number of bytes that matched the flow.
1317b4f1e6bSMatan Azrad  *  @param mkey
1327b4f1e6bSMatan Azrad  *   The mkey key for batch query.
1337b4f1e6bSMatan Azrad  *  @param addr
1347b4f1e6bSMatan Azrad  *    The address in the mkey range for batch query.
1357b4f1e6bSMatan Azrad  *  @param cmd_comp
1367b4f1e6bSMatan Azrad  *   The completion object for asynchronous batch query.
1377b4f1e6bSMatan Azrad  *  @param async_id
1387b4f1e6bSMatan Azrad  *    The ID to be returned in the asynchronous batch query response.
1397b4f1e6bSMatan Azrad  *
1407b4f1e6bSMatan Azrad  * @return
1417b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
1427b4f1e6bSMatan Azrad  */
1437b4f1e6bSMatan Azrad int
1447b4f1e6bSMatan Azrad mlx5_devx_cmd_flow_counter_query(struct mlx5_devx_obj *dcs,
1457b4f1e6bSMatan Azrad 				 int clear, uint32_t n_counters,
1467b4f1e6bSMatan Azrad 				 uint64_t *pkts, uint64_t *bytes,
1477b4f1e6bSMatan Azrad 				 uint32_t mkey, void *addr,
148e09d350eSOphir Munk 				 void *cmd_comp,
1497b4f1e6bSMatan Azrad 				 uint64_t async_id)
1507b4f1e6bSMatan Azrad {
1517b4f1e6bSMatan Azrad 	int out_len = MLX5_ST_SZ_BYTES(query_flow_counter_out) +
1527b4f1e6bSMatan Azrad 			MLX5_ST_SZ_BYTES(traffic_counter);
1537b4f1e6bSMatan Azrad 	uint32_t out[out_len];
1547b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_flow_counter_in)] = {0};
1557b4f1e6bSMatan Azrad 	void *stats;
1567b4f1e6bSMatan Azrad 	int rc;
1577b4f1e6bSMatan Azrad 
1587b4f1e6bSMatan Azrad 	MLX5_SET(query_flow_counter_in, in, opcode,
1597b4f1e6bSMatan Azrad 		 MLX5_CMD_OP_QUERY_FLOW_COUNTER);
1607b4f1e6bSMatan Azrad 	MLX5_SET(query_flow_counter_in, in, op_mod, 0);
1617b4f1e6bSMatan Azrad 	MLX5_SET(query_flow_counter_in, in, flow_counter_id, dcs->id);
1627b4f1e6bSMatan Azrad 	MLX5_SET(query_flow_counter_in, in, clear, !!clear);
1637b4f1e6bSMatan Azrad 
1647b4f1e6bSMatan Azrad 	if (n_counters) {
1657b4f1e6bSMatan Azrad 		MLX5_SET(query_flow_counter_in, in, num_of_counters,
1667b4f1e6bSMatan Azrad 			 n_counters);
1677b4f1e6bSMatan Azrad 		MLX5_SET(query_flow_counter_in, in, dump_to_memory, 1);
1687b4f1e6bSMatan Azrad 		MLX5_SET(query_flow_counter_in, in, mkey, mkey);
1697b4f1e6bSMatan Azrad 		MLX5_SET64(query_flow_counter_in, in, address,
1707b4f1e6bSMatan Azrad 			   (uint64_t)(uintptr_t)addr);
1717b4f1e6bSMatan Azrad 	}
1727b4f1e6bSMatan Azrad 	if (!cmd_comp)
1737b4f1e6bSMatan Azrad 		rc = mlx5_glue->devx_obj_query(dcs->obj, in, sizeof(in), out,
1747b4f1e6bSMatan Azrad 					       out_len);
1757b4f1e6bSMatan Azrad 	else
1767b4f1e6bSMatan Azrad 		rc = mlx5_glue->devx_obj_query_async(dcs->obj, in, sizeof(in),
1777b4f1e6bSMatan Azrad 						     out_len, async_id,
1787b4f1e6bSMatan Azrad 						     cmd_comp);
1797b4f1e6bSMatan Azrad 	if (rc) {
1807b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to query devx counters with rc %d", rc);
1817b4f1e6bSMatan Azrad 		rte_errno = rc;
1827b4f1e6bSMatan Azrad 		return -rc;
1837b4f1e6bSMatan Azrad 	}
1847b4f1e6bSMatan Azrad 	if (!n_counters) {
1857b4f1e6bSMatan Azrad 		stats = MLX5_ADDR_OF(query_flow_counter_out,
1867b4f1e6bSMatan Azrad 				     out, flow_statistics);
1877b4f1e6bSMatan Azrad 		*pkts = MLX5_GET64(traffic_counter, stats, packets);
1887b4f1e6bSMatan Azrad 		*bytes = MLX5_GET64(traffic_counter, stats, octets);
1897b4f1e6bSMatan Azrad 	}
1907b4f1e6bSMatan Azrad 	return 0;
1917b4f1e6bSMatan Azrad }
1927b4f1e6bSMatan Azrad 
1937b4f1e6bSMatan Azrad /**
1947b4f1e6bSMatan Azrad  * Create a new mkey.
1957b4f1e6bSMatan Azrad  *
1967b4f1e6bSMatan Azrad  * @param[in] ctx
197e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
1987b4f1e6bSMatan Azrad  * @param[in] attr
1997b4f1e6bSMatan Azrad  *   Attributes of the requested mkey.
2007b4f1e6bSMatan Azrad  *
2017b4f1e6bSMatan Azrad  * @return
2027b4f1e6bSMatan Azrad  *   Pointer to Devx mkey on success, a negative value otherwise and rte_errno
2037b4f1e6bSMatan Azrad  *   is set.
2047b4f1e6bSMatan Azrad  */
2057b4f1e6bSMatan Azrad struct mlx5_devx_obj *
206e09d350eSOphir Munk mlx5_devx_cmd_mkey_create(void *ctx,
2077b4f1e6bSMatan Azrad 			  struct mlx5_devx_mkey_attr *attr)
2087b4f1e6bSMatan Azrad {
20953ec4db0SMatan Azrad 	struct mlx5_klm *klm_array = attr->klm_array;
21053ec4db0SMatan Azrad 	int klm_num = attr->klm_num;
21153ec4db0SMatan Azrad 	int in_size_dw = MLX5_ST_SZ_DW(create_mkey_in) +
21253ec4db0SMatan Azrad 		     (klm_num ? RTE_ALIGN(klm_num, 4) : 0) * MLX5_ST_SZ_DW(klm);
21353ec4db0SMatan Azrad 	uint32_t in[in_size_dw];
2147b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_mkey_out)] = {0};
2157b4f1e6bSMatan Azrad 	void *mkc;
21666914d19SSuanming Mou 	struct mlx5_devx_obj *mkey = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*mkey),
21766914d19SSuanming Mou 						 0, SOCKET_ID_ANY);
2187b4f1e6bSMatan Azrad 	size_t pgsize;
2197b4f1e6bSMatan Azrad 	uint32_t translation_size;
2207b4f1e6bSMatan Azrad 
2217b4f1e6bSMatan Azrad 	if (!mkey) {
2227b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
2237b4f1e6bSMatan Azrad 		return NULL;
2247b4f1e6bSMatan Azrad 	}
22553ec4db0SMatan Azrad 	memset(in, 0, in_size_dw * 4);
226*2aba9fc7SOphir Munk 	pgsize = rte_mem_page_size();
227*2aba9fc7SOphir Munk 	if (pgsize == (size_t)-1) {
228*2aba9fc7SOphir Munk 		mlx5_free(mkey);
229*2aba9fc7SOphir Munk 		DRV_LOG(ERR, "Failed to get page size");
230*2aba9fc7SOphir Munk 		rte_errno = ENOMEM;
231*2aba9fc7SOphir Munk 		return NULL;
232*2aba9fc7SOphir Munk 	}
2337b4f1e6bSMatan Azrad 	MLX5_SET(create_mkey_in, in, opcode, MLX5_CMD_OP_CREATE_MKEY);
23453ec4db0SMatan Azrad 	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);
23553ec4db0SMatan Azrad 	if (klm_num > 0) {
23653ec4db0SMatan Azrad 		int i;
23753ec4db0SMatan Azrad 		uint8_t *klm = (uint8_t *)MLX5_ADDR_OF(create_mkey_in, in,
23853ec4db0SMatan Azrad 						       klm_pas_mtt);
23953ec4db0SMatan Azrad 		translation_size = RTE_ALIGN(klm_num, 4);
24053ec4db0SMatan Azrad 		for (i = 0; i < klm_num; i++) {
24153ec4db0SMatan Azrad 			MLX5_SET(klm, klm, byte_count, klm_array[i].byte_count);
24253ec4db0SMatan Azrad 			MLX5_SET(klm, klm, mkey, klm_array[i].mkey);
24353ec4db0SMatan Azrad 			MLX5_SET64(klm, klm, address, klm_array[i].address);
24453ec4db0SMatan Azrad 			klm += MLX5_ST_SZ_BYTES(klm);
24553ec4db0SMatan Azrad 		}
24653ec4db0SMatan Azrad 		for (; i < (int)translation_size; i++) {
24753ec4db0SMatan Azrad 			MLX5_SET(klm, klm, mkey, 0x0);
24853ec4db0SMatan Azrad 			MLX5_SET64(klm, klm, address, 0x0);
24953ec4db0SMatan Azrad 			klm += MLX5_ST_SZ_BYTES(klm);
25053ec4db0SMatan Azrad 		}
25153ec4db0SMatan Azrad 		MLX5_SET(mkc, mkc, access_mode_1_0, attr->log_entity_size ?
25253ec4db0SMatan Azrad 			 MLX5_MKC_ACCESS_MODE_KLM_FBS :
25353ec4db0SMatan Azrad 			 MLX5_MKC_ACCESS_MODE_KLM);
25453ec4db0SMatan Azrad 		MLX5_SET(mkc, mkc, log_page_size, attr->log_entity_size);
25553ec4db0SMatan Azrad 	} else {
25653ec4db0SMatan Azrad 		translation_size = (RTE_ALIGN(attr->size, pgsize) * 8) / 16;
25753ec4db0SMatan Azrad 		MLX5_SET(mkc, mkc, access_mode_1_0, MLX5_MKC_ACCESS_MODE_MTT);
25853ec4db0SMatan Azrad 		MLX5_SET(mkc, mkc, log_page_size, rte_log2_u32(pgsize));
25953ec4db0SMatan Azrad 	}
2607b4f1e6bSMatan Azrad 	MLX5_SET(create_mkey_in, in, translations_octword_actual_size,
2617b4f1e6bSMatan Azrad 		 translation_size);
2627b4f1e6bSMatan Azrad 	MLX5_SET(create_mkey_in, in, mkey_umem_id, attr->umem_id);
26353ec4db0SMatan Azrad 	MLX5_SET(create_mkey_in, in, pg_access, attr->pg_access);
2647b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, lw, 0x1);
2657b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, lr, 0x1);
2667b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, qpn, 0xffffff);
2677b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, pd, attr->pd);
2687b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, mkey_7_0, attr->umem_id & 0xFF);
2697b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, translations_octword_size, translation_size);
27053ac93f7SShiri Kuzin 	if (attr->relaxed_ordering == 1) {
27153ac93f7SShiri Kuzin 		MLX5_SET(mkc, mkc, relaxed_ordering_write, 0x1);
27253ac93f7SShiri Kuzin 		MLX5_SET(mkc, mkc, relaxed_ordering_read, 0x1);
27353ac93f7SShiri Kuzin 	}
2747b4f1e6bSMatan Azrad 	MLX5_SET64(mkc, mkc, start_addr, attr->addr);
2757b4f1e6bSMatan Azrad 	MLX5_SET64(mkc, mkc, len, attr->size);
27653ec4db0SMatan Azrad 	mkey->obj = mlx5_glue->devx_obj_create(ctx, in, in_size_dw * 4, out,
2777b4f1e6bSMatan Azrad 					       sizeof(out));
2787b4f1e6bSMatan Azrad 	if (!mkey->obj) {
27953ec4db0SMatan Azrad 		DRV_LOG(ERR, "Can't create %sdirect mkey - error %d\n",
28053ec4db0SMatan Azrad 			klm_num ? "an in" : "a ", errno);
2817b4f1e6bSMatan Azrad 		rte_errno = errno;
28266914d19SSuanming Mou 		mlx5_free(mkey);
2837b4f1e6bSMatan Azrad 		return NULL;
2847b4f1e6bSMatan Azrad 	}
2857b4f1e6bSMatan Azrad 	mkey->id = MLX5_GET(create_mkey_out, out, mkey_index);
2867b4f1e6bSMatan Azrad 	mkey->id = (mkey->id << 8) | (attr->umem_id & 0xFF);
2877b4f1e6bSMatan Azrad 	return mkey;
2887b4f1e6bSMatan Azrad }
2897b4f1e6bSMatan Azrad 
2907b4f1e6bSMatan Azrad /**
2917b4f1e6bSMatan Azrad  * Get status of devx command response.
2927b4f1e6bSMatan Azrad  * Mainly used for asynchronous commands.
2937b4f1e6bSMatan Azrad  *
2947b4f1e6bSMatan Azrad  * @param[in] out
2957b4f1e6bSMatan Azrad  *   The out response buffer.
2967b4f1e6bSMatan Azrad  *
2977b4f1e6bSMatan Azrad  * @return
2987b4f1e6bSMatan Azrad  *   0 on success, non-zero value otherwise.
2997b4f1e6bSMatan Azrad  */
3007b4f1e6bSMatan Azrad int
3017b4f1e6bSMatan Azrad mlx5_devx_get_out_command_status(void *out)
3027b4f1e6bSMatan Azrad {
3037b4f1e6bSMatan Azrad 	int status;
3047b4f1e6bSMatan Azrad 
3057b4f1e6bSMatan Azrad 	if (!out)
3067b4f1e6bSMatan Azrad 		return -EINVAL;
3077b4f1e6bSMatan Azrad 	status = MLX5_GET(query_flow_counter_out, out, status);
3087b4f1e6bSMatan Azrad 	if (status) {
3097b4f1e6bSMatan Azrad 		int syndrome = MLX5_GET(query_flow_counter_out, out, syndrome);
3107b4f1e6bSMatan Azrad 
3117b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Bad devX status %x, syndrome = %x", status,
3127b4f1e6bSMatan Azrad 			syndrome);
3137b4f1e6bSMatan Azrad 	}
3147b4f1e6bSMatan Azrad 	return status;
3157b4f1e6bSMatan Azrad }
3167b4f1e6bSMatan Azrad 
3177b4f1e6bSMatan Azrad /**
3187b4f1e6bSMatan Azrad  * Destroy any object allocated by a Devx API.
3197b4f1e6bSMatan Azrad  *
3207b4f1e6bSMatan Azrad  * @param[in] obj
3217b4f1e6bSMatan Azrad  *   Pointer to a general object.
3227b4f1e6bSMatan Azrad  *
3237b4f1e6bSMatan Azrad  * @return
3247b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
3257b4f1e6bSMatan Azrad  */
3267b4f1e6bSMatan Azrad int
3277b4f1e6bSMatan Azrad mlx5_devx_cmd_destroy(struct mlx5_devx_obj *obj)
3287b4f1e6bSMatan Azrad {
3297b4f1e6bSMatan Azrad 	int ret;
3307b4f1e6bSMatan Azrad 
3317b4f1e6bSMatan Azrad 	if (!obj)
3327b4f1e6bSMatan Azrad 		return 0;
3337b4f1e6bSMatan Azrad 	ret =  mlx5_glue->devx_obj_destroy(obj->obj);
33466914d19SSuanming Mou 	mlx5_free(obj);
3357b4f1e6bSMatan Azrad 	return ret;
3367b4f1e6bSMatan Azrad }
3377b4f1e6bSMatan Azrad 
3387b4f1e6bSMatan Azrad /**
3397b4f1e6bSMatan Azrad  * Query NIC vport context.
3407b4f1e6bSMatan Azrad  * Fills minimal inline attribute.
3417b4f1e6bSMatan Azrad  *
3427b4f1e6bSMatan Azrad  * @param[in] ctx
3437b4f1e6bSMatan Azrad  *   ibv contexts returned from mlx5dv_open_device.
3447b4f1e6bSMatan Azrad  * @param[in] vport
3457b4f1e6bSMatan Azrad  *   vport index
3467b4f1e6bSMatan Azrad  * @param[out] attr
3477b4f1e6bSMatan Azrad  *   Attributes device values.
3487b4f1e6bSMatan Azrad  *
3497b4f1e6bSMatan Azrad  * @return
3507b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
3517b4f1e6bSMatan Azrad  */
3527b4f1e6bSMatan Azrad static int
353e09d350eSOphir Munk mlx5_devx_cmd_query_nic_vport_context(void *ctx,
3547b4f1e6bSMatan Azrad 				      unsigned int vport,
3557b4f1e6bSMatan Azrad 				      struct mlx5_hca_attr *attr)
3567b4f1e6bSMatan Azrad {
3577b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_nic_vport_context_in)] = {0};
3587b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_nic_vport_context_out)] = {0};
3597b4f1e6bSMatan Azrad 	void *vctx;
3607b4f1e6bSMatan Azrad 	int status, syndrome, rc;
3617b4f1e6bSMatan Azrad 
3627b4f1e6bSMatan Azrad 	/* Query NIC vport context to determine inline mode. */
3637b4f1e6bSMatan Azrad 	MLX5_SET(query_nic_vport_context_in, in, opcode,
3647b4f1e6bSMatan Azrad 		 MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT);
3657b4f1e6bSMatan Azrad 	MLX5_SET(query_nic_vport_context_in, in, vport_number, vport);
3667b4f1e6bSMatan Azrad 	if (vport)
3677b4f1e6bSMatan Azrad 		MLX5_SET(query_nic_vport_context_in, in, other_vport, 1);
3687b4f1e6bSMatan Azrad 	rc = mlx5_glue->devx_general_cmd(ctx,
3697b4f1e6bSMatan Azrad 					 in, sizeof(in),
3707b4f1e6bSMatan Azrad 					 out, sizeof(out));
3717b4f1e6bSMatan Azrad 	if (rc)
3727b4f1e6bSMatan Azrad 		goto error;
3737b4f1e6bSMatan Azrad 	status = MLX5_GET(query_nic_vport_context_out, out, status);
3747b4f1e6bSMatan Azrad 	syndrome = MLX5_GET(query_nic_vport_context_out, out, syndrome);
3757b4f1e6bSMatan Azrad 	if (status) {
3767b4f1e6bSMatan Azrad 		DRV_LOG(DEBUG, "Failed to query NIC vport context, "
3777b4f1e6bSMatan Azrad 			"status %x, syndrome = %x",
3787b4f1e6bSMatan Azrad 			status, syndrome);
3797b4f1e6bSMatan Azrad 		return -1;
3807b4f1e6bSMatan Azrad 	}
3817b4f1e6bSMatan Azrad 	vctx = MLX5_ADDR_OF(query_nic_vport_context_out, out,
3827b4f1e6bSMatan Azrad 			    nic_vport_context);
3837b4f1e6bSMatan Azrad 	attr->vport_inline_mode = MLX5_GET(nic_vport_context, vctx,
3847b4f1e6bSMatan Azrad 					   min_wqe_inline_mode);
3857b4f1e6bSMatan Azrad 	return 0;
3867b4f1e6bSMatan Azrad error:
3877b4f1e6bSMatan Azrad 	rc = (rc > 0) ? -rc : rc;
3887b4f1e6bSMatan Azrad 	return rc;
3897b4f1e6bSMatan Azrad }
3907b4f1e6bSMatan Azrad 
3917b4f1e6bSMatan Azrad /**
392ba1768c4SMatan Azrad  * Query NIC vDPA attributes.
393ba1768c4SMatan Azrad  *
394ba1768c4SMatan Azrad  * @param[in] ctx
395e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
396ba1768c4SMatan Azrad  * @param[out] vdpa_attr
397ba1768c4SMatan Azrad  *   vDPA Attributes structure to fill.
398ba1768c4SMatan Azrad  */
399ba1768c4SMatan Azrad static void
400e09d350eSOphir Munk mlx5_devx_cmd_query_hca_vdpa_attr(void *ctx,
401ba1768c4SMatan Azrad 				  struct mlx5_hca_vdpa_attr *vdpa_attr)
402ba1768c4SMatan Azrad {
403ba1768c4SMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_hca_cap_in)] = {0};
404ba1768c4SMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_hca_cap_out)] = {0};
405ba1768c4SMatan Azrad 	void *hcattr = MLX5_ADDR_OF(query_hca_cap_out, out, capability);
406ba1768c4SMatan Azrad 	int status, syndrome, rc;
407ba1768c4SMatan Azrad 
408ba1768c4SMatan Azrad 	MLX5_SET(query_hca_cap_in, in, opcode, MLX5_CMD_OP_QUERY_HCA_CAP);
409ba1768c4SMatan Azrad 	MLX5_SET(query_hca_cap_in, in, op_mod,
410ba1768c4SMatan Azrad 		 MLX5_GET_HCA_CAP_OP_MOD_VDPA_EMULATION |
411ba1768c4SMatan Azrad 		 MLX5_HCA_CAP_OPMOD_GET_CUR);
412ba1768c4SMatan Azrad 	rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, sizeof(out));
413ba1768c4SMatan Azrad 	status = MLX5_GET(query_hca_cap_out, out, status);
414ba1768c4SMatan Azrad 	syndrome = MLX5_GET(query_hca_cap_out, out, syndrome);
415ba1768c4SMatan Azrad 	if (rc || status) {
416ba1768c4SMatan Azrad 		RTE_LOG(DEBUG, PMD, "Failed to query devx VDPA capabilities,"
417ba1768c4SMatan Azrad 			" status %x, syndrome = %x", status, syndrome);
418ba1768c4SMatan Azrad 		vdpa_attr->valid = 0;
419ba1768c4SMatan Azrad 	} else {
420ba1768c4SMatan Azrad 		vdpa_attr->valid = 1;
421ba1768c4SMatan Azrad 		vdpa_attr->desc_tunnel_offload_type =
422ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
423ba1768c4SMatan Azrad 				 desc_tunnel_offload_type);
424ba1768c4SMatan Azrad 		vdpa_attr->eth_frame_offload_type =
425ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
426ba1768c4SMatan Azrad 				 eth_frame_offload_type);
427ba1768c4SMatan Azrad 		vdpa_attr->virtio_version_1_0 =
428ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
429ba1768c4SMatan Azrad 				 virtio_version_1_0);
430ba1768c4SMatan Azrad 		vdpa_attr->tso_ipv4 = MLX5_GET(virtio_emulation_cap, hcattr,
431ba1768c4SMatan Azrad 					       tso_ipv4);
432ba1768c4SMatan Azrad 		vdpa_attr->tso_ipv6 = MLX5_GET(virtio_emulation_cap, hcattr,
433ba1768c4SMatan Azrad 					       tso_ipv6);
434ba1768c4SMatan Azrad 		vdpa_attr->tx_csum = MLX5_GET(virtio_emulation_cap, hcattr,
435ba1768c4SMatan Azrad 					      tx_csum);
436ba1768c4SMatan Azrad 		vdpa_attr->rx_csum = MLX5_GET(virtio_emulation_cap, hcattr,
437ba1768c4SMatan Azrad 					      rx_csum);
438ba1768c4SMatan Azrad 		vdpa_attr->event_mode = MLX5_GET(virtio_emulation_cap, hcattr,
439ba1768c4SMatan Azrad 						 event_mode);
440ba1768c4SMatan Azrad 		vdpa_attr->virtio_queue_type =
441ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
442ba1768c4SMatan Azrad 				 virtio_queue_type);
443ba1768c4SMatan Azrad 		vdpa_attr->log_doorbell_stride =
444ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
445ba1768c4SMatan Azrad 				 log_doorbell_stride);
446ba1768c4SMatan Azrad 		vdpa_attr->log_doorbell_bar_size =
447ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
448ba1768c4SMatan Azrad 				 log_doorbell_bar_size);
449ba1768c4SMatan Azrad 		vdpa_attr->doorbell_bar_offset =
450ba1768c4SMatan Azrad 			MLX5_GET64(virtio_emulation_cap, hcattr,
451ba1768c4SMatan Azrad 				   doorbell_bar_offset);
452ba1768c4SMatan Azrad 		vdpa_attr->max_num_virtio_queues =
453ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
454ba1768c4SMatan Azrad 				 max_num_virtio_queues);
4558712c80aSMatan Azrad 		vdpa_attr->umems[0].a = MLX5_GET(virtio_emulation_cap, hcattr,
456ba1768c4SMatan Azrad 						 umem_1_buffer_param_a);
4578712c80aSMatan Azrad 		vdpa_attr->umems[0].b = MLX5_GET(virtio_emulation_cap, hcattr,
458ba1768c4SMatan Azrad 						 umem_1_buffer_param_b);
4598712c80aSMatan Azrad 		vdpa_attr->umems[1].a = MLX5_GET(virtio_emulation_cap, hcattr,
460ba1768c4SMatan Azrad 						 umem_2_buffer_param_a);
4618712c80aSMatan Azrad 		vdpa_attr->umems[1].b = MLX5_GET(virtio_emulation_cap, hcattr,
4628712c80aSMatan Azrad 						 umem_2_buffer_param_b);
4638712c80aSMatan Azrad 		vdpa_attr->umems[2].a = MLX5_GET(virtio_emulation_cap, hcattr,
464ba1768c4SMatan Azrad 						 umem_3_buffer_param_a);
4658712c80aSMatan Azrad 		vdpa_attr->umems[2].b = MLX5_GET(virtio_emulation_cap, hcattr,
466ba1768c4SMatan Azrad 						 umem_3_buffer_param_b);
467ba1768c4SMatan Azrad 	}
468ba1768c4SMatan Azrad }
469ba1768c4SMatan Azrad 
47038119ebeSBing Zhao int
47138119ebeSBing Zhao mlx5_devx_cmd_query_parse_samples(struct mlx5_devx_obj *flex_obj,
47238119ebeSBing Zhao 				  uint32_t ids[], uint32_t num)
47338119ebeSBing Zhao {
47438119ebeSBing Zhao 	uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0};
47538119ebeSBing Zhao 	uint32_t out[MLX5_ST_SZ_DW(create_flex_parser_out)] = {0};
47638119ebeSBing Zhao 	void *hdr = MLX5_ADDR_OF(create_flex_parser_out, in, hdr);
47738119ebeSBing Zhao 	void *flex = MLX5_ADDR_OF(create_flex_parser_out, out, flex);
47838119ebeSBing Zhao 	void *sample = MLX5_ADDR_OF(parse_graph_flex, flex, sample_table);
47938119ebeSBing Zhao 	int ret;
48038119ebeSBing Zhao 	uint32_t idx = 0;
48138119ebeSBing Zhao 	uint32_t i;
48238119ebeSBing Zhao 
48338119ebeSBing Zhao 	if (num > MLX5_GRAPH_NODE_SAMPLE_NUM) {
48438119ebeSBing Zhao 		rte_errno = EINVAL;
48538119ebeSBing Zhao 		DRV_LOG(ERR, "Too many sample IDs to be fetched.");
48638119ebeSBing Zhao 		return -rte_errno;
48738119ebeSBing Zhao 	}
48838119ebeSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
48938119ebeSBing Zhao 		 MLX5_CMD_OP_QUERY_GENERAL_OBJECT);
49038119ebeSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
49138119ebeSBing Zhao 		 MLX5_GENERAL_OBJ_TYPE_FLEX_PARSE_GRAPH);
49238119ebeSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, flex_obj->id);
49338119ebeSBing Zhao 	ret = mlx5_glue->devx_obj_query(flex_obj->obj, in, sizeof(in),
49438119ebeSBing Zhao 					out, sizeof(out));
49538119ebeSBing Zhao 	if (ret) {
49638119ebeSBing Zhao 		rte_errno = ret;
49738119ebeSBing Zhao 		DRV_LOG(ERR, "Failed to query sample IDs with object %p.",
49838119ebeSBing Zhao 			(void *)flex_obj);
49938119ebeSBing Zhao 		return -rte_errno;
50038119ebeSBing Zhao 	}
50138119ebeSBing Zhao 	for (i = 0; i < MLX5_GRAPH_NODE_SAMPLE_NUM; i++) {
50238119ebeSBing Zhao 		void *s_off = (void *)((char *)sample + i *
50338119ebeSBing Zhao 			      MLX5_ST_SZ_BYTES(parse_graph_flow_match_sample));
50438119ebeSBing Zhao 		uint32_t en;
50538119ebeSBing Zhao 
50638119ebeSBing Zhao 		en = MLX5_GET(parse_graph_flow_match_sample, s_off,
50738119ebeSBing Zhao 			      flow_match_sample_en);
50838119ebeSBing Zhao 		if (!en)
50938119ebeSBing Zhao 			continue;
51038119ebeSBing Zhao 		ids[idx++] = MLX5_GET(parse_graph_flow_match_sample, s_off,
51138119ebeSBing Zhao 				  flow_match_sample_field_id);
51238119ebeSBing Zhao 	}
51338119ebeSBing Zhao 	if (num != idx) {
51438119ebeSBing Zhao 		rte_errno = EINVAL;
51538119ebeSBing Zhao 		DRV_LOG(ERR, "Number of sample IDs are not as expected.");
51638119ebeSBing Zhao 		return -rte_errno;
51738119ebeSBing Zhao 	}
51838119ebeSBing Zhao 	return ret;
51938119ebeSBing Zhao }
52038119ebeSBing Zhao 
52138119ebeSBing Zhao 
52238119ebeSBing Zhao struct mlx5_devx_obj *
52338119ebeSBing Zhao mlx5_devx_cmd_create_flex_parser(void *ctx,
52438119ebeSBing Zhao 			      struct mlx5_devx_graph_node_attr *data)
52538119ebeSBing Zhao {
52638119ebeSBing Zhao 	uint32_t in[MLX5_ST_SZ_DW(create_flex_parser_in)] = {0};
52738119ebeSBing Zhao 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
52838119ebeSBing Zhao 	void *hdr = MLX5_ADDR_OF(create_flex_parser_in, in, hdr);
52938119ebeSBing Zhao 	void *flex = MLX5_ADDR_OF(create_flex_parser_in, in, flex);
53038119ebeSBing Zhao 	void *sample = MLX5_ADDR_OF(parse_graph_flex, flex, sample_table);
53138119ebeSBing Zhao 	void *in_arc = MLX5_ADDR_OF(parse_graph_flex, flex, input_arc);
53238119ebeSBing Zhao 	void *out_arc = MLX5_ADDR_OF(parse_graph_flex, flex, output_arc);
53338119ebeSBing Zhao 	struct mlx5_devx_obj *parse_flex_obj = NULL;
53438119ebeSBing Zhao 	uint32_t i;
53538119ebeSBing Zhao 
53666914d19SSuanming Mou 	parse_flex_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*parse_flex_obj), 0,
53766914d19SSuanming Mou 				     SOCKET_ID_ANY);
53838119ebeSBing Zhao 	if (!parse_flex_obj) {
53938119ebeSBing Zhao 		DRV_LOG(ERR, "Failed to allocate flex parser data");
54038119ebeSBing Zhao 		rte_errno = ENOMEM;
54166914d19SSuanming Mou 		mlx5_free(in);
54238119ebeSBing Zhao 		return NULL;
54338119ebeSBing Zhao 	}
54438119ebeSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
54538119ebeSBing Zhao 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
54638119ebeSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
54738119ebeSBing Zhao 		 MLX5_GENERAL_OBJ_TYPE_FLEX_PARSE_GRAPH);
54838119ebeSBing Zhao 	MLX5_SET(parse_graph_flex, flex, header_length_mode,
54938119ebeSBing Zhao 		 data->header_length_mode);
55038119ebeSBing Zhao 	MLX5_SET(parse_graph_flex, flex, header_length_base_value,
55138119ebeSBing Zhao 		 data->header_length_base_value);
55238119ebeSBing Zhao 	MLX5_SET(parse_graph_flex, flex, header_length_field_offset,
55338119ebeSBing Zhao 		 data->header_length_field_offset);
55438119ebeSBing Zhao 	MLX5_SET(parse_graph_flex, flex, header_length_field_shift,
55538119ebeSBing Zhao 		 data->header_length_field_shift);
55638119ebeSBing Zhao 	MLX5_SET(parse_graph_flex, flex, header_length_field_mask,
55738119ebeSBing Zhao 		 data->header_length_field_mask);
55838119ebeSBing Zhao 	for (i = 0; i < MLX5_GRAPH_NODE_SAMPLE_NUM; i++) {
55938119ebeSBing Zhao 		struct mlx5_devx_match_sample_attr *s = &data->sample[i];
56038119ebeSBing Zhao 		void *s_off = (void *)((char *)sample + i *
56138119ebeSBing Zhao 			      MLX5_ST_SZ_BYTES(parse_graph_flow_match_sample));
56238119ebeSBing Zhao 
56338119ebeSBing Zhao 		if (!s->flow_match_sample_en)
56438119ebeSBing Zhao 			continue;
56538119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
56638119ebeSBing Zhao 			 flow_match_sample_en, !!s->flow_match_sample_en);
56738119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
56838119ebeSBing Zhao 			 flow_match_sample_field_offset,
56938119ebeSBing Zhao 			 s->flow_match_sample_field_offset);
57038119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
57138119ebeSBing Zhao 			 flow_match_sample_offset_mode,
57238119ebeSBing Zhao 			 s->flow_match_sample_offset_mode);
57338119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
57438119ebeSBing Zhao 			 flow_match_sample_field_offset_mask,
57538119ebeSBing Zhao 			 s->flow_match_sample_field_offset_mask);
57638119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
57738119ebeSBing Zhao 			 flow_match_sample_field_offset_shift,
57838119ebeSBing Zhao 			 s->flow_match_sample_field_offset_shift);
57938119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
58038119ebeSBing Zhao 			 flow_match_sample_field_base_offset,
58138119ebeSBing Zhao 			 s->flow_match_sample_field_base_offset);
58238119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
58338119ebeSBing Zhao 			 flow_match_sample_tunnel_mode,
58438119ebeSBing Zhao 			 s->flow_match_sample_tunnel_mode);
58538119ebeSBing Zhao 	}
58638119ebeSBing Zhao 	for (i = 0; i < MLX5_GRAPH_NODE_ARC_NUM; i++) {
58738119ebeSBing Zhao 		struct mlx5_devx_graph_arc_attr *ia = &data->in[i];
58838119ebeSBing Zhao 		struct mlx5_devx_graph_arc_attr *oa = &data->out[i];
58938119ebeSBing Zhao 		void *in_off = (void *)((char *)in_arc + i *
59038119ebeSBing Zhao 			      MLX5_ST_SZ_BYTES(parse_graph_arc));
59138119ebeSBing Zhao 		void *out_off = (void *)((char *)out_arc + i *
59238119ebeSBing Zhao 			      MLX5_ST_SZ_BYTES(parse_graph_arc));
59338119ebeSBing Zhao 
59438119ebeSBing Zhao 		if (ia->arc_parse_graph_node != 0) {
59538119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, in_off,
59638119ebeSBing Zhao 				 compare_condition_value,
59738119ebeSBing Zhao 				 ia->compare_condition_value);
59838119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, in_off, start_inner_tunnel,
59938119ebeSBing Zhao 				 ia->start_inner_tunnel);
60038119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, in_off, arc_parse_graph_node,
60138119ebeSBing Zhao 				 ia->arc_parse_graph_node);
60238119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, in_off,
60338119ebeSBing Zhao 				 parse_graph_node_handle,
60438119ebeSBing Zhao 				 ia->parse_graph_node_handle);
60538119ebeSBing Zhao 		}
60638119ebeSBing Zhao 		if (oa->arc_parse_graph_node != 0) {
60738119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, out_off,
60838119ebeSBing Zhao 				 compare_condition_value,
60938119ebeSBing Zhao 				 oa->compare_condition_value);
61038119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, out_off, start_inner_tunnel,
61138119ebeSBing Zhao 				 oa->start_inner_tunnel);
61238119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, out_off, arc_parse_graph_node,
61338119ebeSBing Zhao 				 oa->arc_parse_graph_node);
61438119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, out_off,
61538119ebeSBing Zhao 				 parse_graph_node_handle,
61638119ebeSBing Zhao 				 oa->parse_graph_node_handle);
61738119ebeSBing Zhao 		}
61838119ebeSBing Zhao 	}
61938119ebeSBing Zhao 	parse_flex_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
62038119ebeSBing Zhao 							 out, sizeof(out));
62138119ebeSBing Zhao 	if (!parse_flex_obj->obj) {
62238119ebeSBing Zhao 		rte_errno = errno;
62338119ebeSBing Zhao 		DRV_LOG(ERR, "Failed to create FLEX PARSE GRAPH object "
62438119ebeSBing Zhao 			"by using DevX.");
62566914d19SSuanming Mou 		mlx5_free(parse_flex_obj);
62638119ebeSBing Zhao 		return NULL;
62738119ebeSBing Zhao 	}
62838119ebeSBing Zhao 	parse_flex_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
62938119ebeSBing Zhao 	return parse_flex_obj;
63038119ebeSBing Zhao }
63138119ebeSBing Zhao 
632ba1768c4SMatan Azrad /**
6337b4f1e6bSMatan Azrad  * Query HCA attributes.
6347b4f1e6bSMatan Azrad  * Using those attributes we can check on run time if the device
6357b4f1e6bSMatan Azrad  * is having the required capabilities.
6367b4f1e6bSMatan Azrad  *
6377b4f1e6bSMatan Azrad  * @param[in] ctx
638e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
6397b4f1e6bSMatan Azrad  * @param[out] attr
6407b4f1e6bSMatan Azrad  *   Attributes device values.
6417b4f1e6bSMatan Azrad  *
6427b4f1e6bSMatan Azrad  * @return
6437b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
6447b4f1e6bSMatan Azrad  */
6457b4f1e6bSMatan Azrad int
646e09d350eSOphir Munk mlx5_devx_cmd_query_hca_attr(void *ctx,
6477b4f1e6bSMatan Azrad 			     struct mlx5_hca_attr *attr)
6487b4f1e6bSMatan Azrad {
6497b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_hca_cap_in)] = {0};
6507b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_hca_cap_out)] = {0};
6517b4f1e6bSMatan Azrad 	void *hcattr;
65243e73483SThomas Monjalon 	int status, syndrome, rc, i;
6537b4f1e6bSMatan Azrad 
6547b4f1e6bSMatan Azrad 	MLX5_SET(query_hca_cap_in, in, opcode, MLX5_CMD_OP_QUERY_HCA_CAP);
6557b4f1e6bSMatan Azrad 	MLX5_SET(query_hca_cap_in, in, op_mod,
6567b4f1e6bSMatan Azrad 		 MLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE |
6577b4f1e6bSMatan Azrad 		 MLX5_HCA_CAP_OPMOD_GET_CUR);
6587b4f1e6bSMatan Azrad 
6597b4f1e6bSMatan Azrad 	rc = mlx5_glue->devx_general_cmd(ctx,
6607b4f1e6bSMatan Azrad 					 in, sizeof(in), out, sizeof(out));
6617b4f1e6bSMatan Azrad 	if (rc)
6627b4f1e6bSMatan Azrad 		goto error;
6637b4f1e6bSMatan Azrad 	status = MLX5_GET(query_hca_cap_out, out, status);
6647b4f1e6bSMatan Azrad 	syndrome = MLX5_GET(query_hca_cap_out, out, syndrome);
6657b4f1e6bSMatan Azrad 	if (status) {
6667b4f1e6bSMatan Azrad 		DRV_LOG(DEBUG, "Failed to query devx HCA capabilities, "
6677b4f1e6bSMatan Azrad 			"status %x, syndrome = %x",
6687b4f1e6bSMatan Azrad 			status, syndrome);
6697b4f1e6bSMatan Azrad 		return -1;
6707b4f1e6bSMatan Azrad 	}
6717b4f1e6bSMatan Azrad 	hcattr = MLX5_ADDR_OF(query_hca_cap_out, out, capability);
6727b4f1e6bSMatan Azrad 	attr->flow_counter_bulk_alloc_bitmap =
6737b4f1e6bSMatan Azrad 			MLX5_GET(cmd_hca_cap, hcattr, flow_counter_bulk_alloc);
6747b4f1e6bSMatan Azrad 	attr->flow_counters_dump = MLX5_GET(cmd_hca_cap, hcattr,
6757b4f1e6bSMatan Azrad 					    flow_counters_dump);
6762d3c670cSMatan Azrad 	attr->log_max_rqt_size = MLX5_GET(cmd_hca_cap, hcattr,
6772d3c670cSMatan Azrad 					  log_max_rqt_size);
6787b4f1e6bSMatan Azrad 	attr->eswitch_manager = MLX5_GET(cmd_hca_cap, hcattr, eswitch_manager);
6797b4f1e6bSMatan Azrad 	attr->hairpin = MLX5_GET(cmd_hca_cap, hcattr, hairpin);
6807b4f1e6bSMatan Azrad 	attr->log_max_hairpin_queues = MLX5_GET(cmd_hca_cap, hcattr,
6817b4f1e6bSMatan Azrad 						log_max_hairpin_queues);
6827b4f1e6bSMatan Azrad 	attr->log_max_hairpin_wq_data_sz = MLX5_GET(cmd_hca_cap, hcattr,
6837b4f1e6bSMatan Azrad 						    log_max_hairpin_wq_data_sz);
6847b4f1e6bSMatan Azrad 	attr->log_max_hairpin_num_packets = MLX5_GET
6857b4f1e6bSMatan Azrad 		(cmd_hca_cap, hcattr, log_min_hairpin_wq_data_sz);
6867b4f1e6bSMatan Azrad 	attr->vhca_id = MLX5_GET(cmd_hca_cap, hcattr, vhca_id);
687ffd5b302SShiri Kuzin 	attr->relaxed_ordering_write = MLX5_GET(cmd_hca_cap, hcattr,
688ffd5b302SShiri Kuzin 			relaxed_ordering_write);
689ffd5b302SShiri Kuzin 	attr->relaxed_ordering_read = MLX5_GET(cmd_hca_cap, hcattr,
690ffd5b302SShiri Kuzin 			relaxed_ordering_read);
6917b4f1e6bSMatan Azrad 	attr->eth_net_offloads = MLX5_GET(cmd_hca_cap, hcattr,
6927b4f1e6bSMatan Azrad 					  eth_net_offloads);
6937b4f1e6bSMatan Azrad 	attr->eth_virt = MLX5_GET(cmd_hca_cap, hcattr, eth_virt);
6947b4f1e6bSMatan Azrad 	attr->flex_parser_protocols = MLX5_GET(cmd_hca_cap, hcattr,
6957b4f1e6bSMatan Azrad 					       flex_parser_protocols);
6967b4f1e6bSMatan Azrad 	attr->qos.sup = MLX5_GET(cmd_hca_cap, hcattr, qos);
697ba1768c4SMatan Azrad 	attr->vdpa.valid = !!(MLX5_GET64(cmd_hca_cap, hcattr,
698ba1768c4SMatan Azrad 					 general_obj_types) &
699ba1768c4SMatan Azrad 			      MLX5_GENERAL_OBJ_TYPES_CAP_VIRTQ_NET_Q);
700796ae7bbSMatan Azrad 	attr->vdpa.queue_counters_valid = !!(MLX5_GET64(cmd_hca_cap, hcattr,
701796ae7bbSMatan Azrad 							general_obj_types) &
702796ae7bbSMatan Azrad 				  MLX5_GENERAL_OBJ_TYPES_CAP_VIRTIO_Q_COUNTERS);
70338119ebeSBing Zhao 	attr->parse_graph_flex_node = !!(MLX5_GET64(cmd_hca_cap, hcattr,
70438119ebeSBing Zhao 					 general_obj_types) &
70538119ebeSBing Zhao 			      MLX5_GENERAL_OBJ_TYPES_CAP_PARSE_GRAPH_FLEX_NODE);
70679a7e409SViacheslav Ovsiienko 	attr->wqe_index_ignore = MLX5_GET(cmd_hca_cap, hcattr,
70779a7e409SViacheslav Ovsiienko 					  wqe_index_ignore_cap);
70879a7e409SViacheslav Ovsiienko 	attr->cross_channel = MLX5_GET(cmd_hca_cap, hcattr, cd);
70979a7e409SViacheslav Ovsiienko 	attr->non_wire_sq = MLX5_GET(cmd_hca_cap, hcattr, non_wire_sq);
71079a7e409SViacheslav Ovsiienko 	attr->log_max_static_sq_wq = MLX5_GET(cmd_hca_cap, hcattr,
71179a7e409SViacheslav Ovsiienko 					      log_max_static_sq_wq);
71279a7e409SViacheslav Ovsiienko 	attr->dev_freq_khz = MLX5_GET(cmd_hca_cap, hcattr,
71379a7e409SViacheslav Ovsiienko 				      device_frequency_khz);
71491f7338eSSuanming Mou 	attr->scatter_fcs_w_decap_disable =
71591f7338eSSuanming Mou 		MLX5_GET(cmd_hca_cap, hcattr, scatter_fcs_w_decap_disable);
716cfc672a9SOri Kam 	attr->regex = MLX5_GET(cmd_hca_cap, hcattr, regexp);
717cfc672a9SOri Kam 	attr->regexp_num_of_engines = MLX5_GET(cmd_hca_cap, hcattr,
718cfc672a9SOri Kam 					       regexp_num_of_engines);
7197b4f1e6bSMatan Azrad 	if (attr->qos.sup) {
7207b4f1e6bSMatan Azrad 		MLX5_SET(query_hca_cap_in, in, op_mod,
7217b4f1e6bSMatan Azrad 			 MLX5_GET_HCA_CAP_OP_MOD_QOS_CAP |
7227b4f1e6bSMatan Azrad 			 MLX5_HCA_CAP_OPMOD_GET_CUR);
7237b4f1e6bSMatan Azrad 		rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in),
7247b4f1e6bSMatan Azrad 						 out, sizeof(out));
7257b4f1e6bSMatan Azrad 		if (rc)
7267b4f1e6bSMatan Azrad 			goto error;
7277b4f1e6bSMatan Azrad 		if (status) {
7287b4f1e6bSMatan Azrad 			DRV_LOG(DEBUG, "Failed to query devx QOS capabilities,"
7297b4f1e6bSMatan Azrad 				" status %x, syndrome = %x",
7307b4f1e6bSMatan Azrad 				status, syndrome);
7317b4f1e6bSMatan Azrad 			return -1;
7327b4f1e6bSMatan Azrad 		}
7337b4f1e6bSMatan Azrad 		hcattr = MLX5_ADDR_OF(query_hca_cap_out, out, capability);
7347b4f1e6bSMatan Azrad 		attr->qos.srtcm_sup =
7357b4f1e6bSMatan Azrad 				MLX5_GET(qos_cap, hcattr, flow_meter_srtcm);
7367b4f1e6bSMatan Azrad 		attr->qos.log_max_flow_meter =
7377b4f1e6bSMatan Azrad 				MLX5_GET(qos_cap, hcattr, log_max_flow_meter);
7387b4f1e6bSMatan Azrad 		attr->qos.flow_meter_reg_c_ids =
7397b4f1e6bSMatan Azrad 				MLX5_GET(qos_cap, hcattr, flow_meter_reg_id);
7407b4f1e6bSMatan Azrad 		attr->qos.flow_meter_reg_share =
7417b4f1e6bSMatan Azrad 				MLX5_GET(qos_cap, hcattr, flow_meter_reg_share);
74279a7e409SViacheslav Ovsiienko 		attr->qos.packet_pacing =
74379a7e409SViacheslav Ovsiienko 				MLX5_GET(qos_cap, hcattr, packet_pacing);
74479a7e409SViacheslav Ovsiienko 		attr->qos.wqe_rate_pp =
74579a7e409SViacheslav Ovsiienko 				MLX5_GET(qos_cap, hcattr, wqe_rate_pp);
7467b4f1e6bSMatan Azrad 	}
747ba1768c4SMatan Azrad 	if (attr->vdpa.valid)
748ba1768c4SMatan Azrad 		mlx5_devx_cmd_query_hca_vdpa_attr(ctx, &attr->vdpa);
7497b4f1e6bSMatan Azrad 	if (!attr->eth_net_offloads)
7507b4f1e6bSMatan Azrad 		return 0;
7517b4f1e6bSMatan Azrad 
7527b4f1e6bSMatan Azrad 	/* Query HCA offloads for Ethernet protocol. */
7537b4f1e6bSMatan Azrad 	memset(in, 0, sizeof(in));
7547b4f1e6bSMatan Azrad 	memset(out, 0, sizeof(out));
7557b4f1e6bSMatan Azrad 	MLX5_SET(query_hca_cap_in, in, opcode, MLX5_CMD_OP_QUERY_HCA_CAP);
7567b4f1e6bSMatan Azrad 	MLX5_SET(query_hca_cap_in, in, op_mod,
7577b4f1e6bSMatan Azrad 		 MLX5_GET_HCA_CAP_OP_MOD_ETHERNET_OFFLOAD_CAPS |
7587b4f1e6bSMatan Azrad 		 MLX5_HCA_CAP_OPMOD_GET_CUR);
7597b4f1e6bSMatan Azrad 
7607b4f1e6bSMatan Azrad 	rc = mlx5_glue->devx_general_cmd(ctx,
7617b4f1e6bSMatan Azrad 					 in, sizeof(in),
7627b4f1e6bSMatan Azrad 					 out, sizeof(out));
7637b4f1e6bSMatan Azrad 	if (rc) {
7647b4f1e6bSMatan Azrad 		attr->eth_net_offloads = 0;
7657b4f1e6bSMatan Azrad 		goto error;
7667b4f1e6bSMatan Azrad 	}
7677b4f1e6bSMatan Azrad 	status = MLX5_GET(query_hca_cap_out, out, status);
7687b4f1e6bSMatan Azrad 	syndrome = MLX5_GET(query_hca_cap_out, out, syndrome);
7697b4f1e6bSMatan Azrad 	if (status) {
7707b4f1e6bSMatan Azrad 		DRV_LOG(DEBUG, "Failed to query devx HCA capabilities, "
7717b4f1e6bSMatan Azrad 			"status %x, syndrome = %x",
7727b4f1e6bSMatan Azrad 			status, syndrome);
7737b4f1e6bSMatan Azrad 		attr->eth_net_offloads = 0;
7747b4f1e6bSMatan Azrad 		return -1;
7757b4f1e6bSMatan Azrad 	}
7767b4f1e6bSMatan Azrad 	hcattr = MLX5_ADDR_OF(query_hca_cap_out, out, capability);
7777b4f1e6bSMatan Azrad 	attr->wqe_vlan_insert = MLX5_GET(per_protocol_networking_offload_caps,
7787b4f1e6bSMatan Azrad 					 hcattr, wqe_vlan_insert);
7797b4f1e6bSMatan Azrad 	attr->lro_cap = MLX5_GET(per_protocol_networking_offload_caps, hcattr,
7807b4f1e6bSMatan Azrad 				 lro_cap);
7817b4f1e6bSMatan Azrad 	attr->tunnel_lro_gre = MLX5_GET(per_protocol_networking_offload_caps,
7827b4f1e6bSMatan Azrad 					hcattr, tunnel_lro_gre);
7837b4f1e6bSMatan Azrad 	attr->tunnel_lro_vxlan = MLX5_GET(per_protocol_networking_offload_caps,
7847b4f1e6bSMatan Azrad 					  hcattr, tunnel_lro_vxlan);
7857b4f1e6bSMatan Azrad 	attr->lro_max_msg_sz_mode = MLX5_GET
7867b4f1e6bSMatan Azrad 					(per_protocol_networking_offload_caps,
7877b4f1e6bSMatan Azrad 					 hcattr, lro_max_msg_sz_mode);
78843e73483SThomas Monjalon 	for (i = 0 ; i < MLX5_LRO_NUM_SUPP_PERIODS ; i++) {
7897b4f1e6bSMatan Azrad 		attr->lro_timer_supported_periods[i] =
7907b4f1e6bSMatan Azrad 			MLX5_GET(per_protocol_networking_offload_caps, hcattr,
7917b4f1e6bSMatan Azrad 				 lro_timer_supported_periods[i]);
7927b4f1e6bSMatan Azrad 	}
7937b4f1e6bSMatan Azrad 	attr->tunnel_stateless_geneve_rx =
7947b4f1e6bSMatan Azrad 			    MLX5_GET(per_protocol_networking_offload_caps,
7957b4f1e6bSMatan Azrad 				     hcattr, tunnel_stateless_geneve_rx);
7967b4f1e6bSMatan Azrad 	attr->geneve_max_opt_len =
7977b4f1e6bSMatan Azrad 		    MLX5_GET(per_protocol_networking_offload_caps,
7987b4f1e6bSMatan Azrad 			     hcattr, max_geneve_opt_len);
7997b4f1e6bSMatan Azrad 	attr->wqe_inline_mode = MLX5_GET(per_protocol_networking_offload_caps,
8007b4f1e6bSMatan Azrad 					 hcattr, wqe_inline_mode);
8017b4f1e6bSMatan Azrad 	attr->tunnel_stateless_gtp = MLX5_GET
8027b4f1e6bSMatan Azrad 					(per_protocol_networking_offload_caps,
8037b4f1e6bSMatan Azrad 					 hcattr, tunnel_stateless_gtp);
8047b4f1e6bSMatan Azrad 	if (attr->wqe_inline_mode != MLX5_CAP_INLINE_MODE_VPORT_CONTEXT)
8057b4f1e6bSMatan Azrad 		return 0;
8067b4f1e6bSMatan Azrad 	if (attr->eth_virt) {
8077b4f1e6bSMatan Azrad 		rc = mlx5_devx_cmd_query_nic_vport_context(ctx, 0, attr);
8087b4f1e6bSMatan Azrad 		if (rc) {
8097b4f1e6bSMatan Azrad 			attr->eth_virt = 0;
8107b4f1e6bSMatan Azrad 			goto error;
8117b4f1e6bSMatan Azrad 		}
8127b4f1e6bSMatan Azrad 	}
8137b4f1e6bSMatan Azrad 	return 0;
8147b4f1e6bSMatan Azrad error:
8157b4f1e6bSMatan Azrad 	rc = (rc > 0) ? -rc : rc;
8167b4f1e6bSMatan Azrad 	return rc;
8177b4f1e6bSMatan Azrad }
8187b4f1e6bSMatan Azrad 
8197b4f1e6bSMatan Azrad /**
8207b4f1e6bSMatan Azrad  * Query TIS transport domain from QP verbs object using DevX API.
8217b4f1e6bSMatan Azrad  *
8227b4f1e6bSMatan Azrad  * @param[in] qp
8237b4f1e6bSMatan Azrad  *   Pointer to verbs QP returned by ibv_create_qp .
8247b4f1e6bSMatan Azrad  * @param[in] tis_num
8257b4f1e6bSMatan Azrad  *   TIS number of TIS to query.
8267b4f1e6bSMatan Azrad  * @param[out] tis_td
8277b4f1e6bSMatan Azrad  *   Pointer to TIS transport domain variable, to be set by the routine.
8287b4f1e6bSMatan Azrad  *
8297b4f1e6bSMatan Azrad  * @return
8307b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
8317b4f1e6bSMatan Azrad  */
8327b4f1e6bSMatan Azrad int
833e09d350eSOphir Munk mlx5_devx_cmd_qp_query_tis_td(void *qp, uint32_t tis_num,
8347b4f1e6bSMatan Azrad 			      uint32_t *tis_td)
8357b4f1e6bSMatan Azrad {
836170572d8SOphir Munk #ifdef HAVE_IBV_FLOW_DV_SUPPORT
8377b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_tis_in)] = {0};
8387b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_tis_out)] = {0};
8397b4f1e6bSMatan Azrad 	int rc;
8407b4f1e6bSMatan Azrad 	void *tis_ctx;
8417b4f1e6bSMatan Azrad 
8427b4f1e6bSMatan Azrad 	MLX5_SET(query_tis_in, in, opcode, MLX5_CMD_OP_QUERY_TIS);
8437b4f1e6bSMatan Azrad 	MLX5_SET(query_tis_in, in, tisn, tis_num);
8447b4f1e6bSMatan Azrad 	rc = mlx5_glue->devx_qp_query(qp, in, sizeof(in), out, sizeof(out));
8457b4f1e6bSMatan Azrad 	if (rc) {
8467b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to query QP using DevX");
8477b4f1e6bSMatan Azrad 		return -rc;
8487b4f1e6bSMatan Azrad 	};
8497b4f1e6bSMatan Azrad 	tis_ctx = MLX5_ADDR_OF(query_tis_out, out, tis_context);
8507b4f1e6bSMatan Azrad 	*tis_td = MLX5_GET(tisc, tis_ctx, transport_domain);
8517b4f1e6bSMatan Azrad 	return 0;
852170572d8SOphir Munk #else
853170572d8SOphir Munk 	(void)qp;
854170572d8SOphir Munk 	(void)tis_num;
855170572d8SOphir Munk 	(void)tis_td;
856170572d8SOphir Munk 	return -ENOTSUP;
857170572d8SOphir Munk #endif
8587b4f1e6bSMatan Azrad }
8597b4f1e6bSMatan Azrad 
8607b4f1e6bSMatan Azrad /**
8617b4f1e6bSMatan Azrad  * Fill WQ data for DevX API command.
8627b4f1e6bSMatan Azrad  * Utility function for use when creating DevX objects containing a WQ.
8637b4f1e6bSMatan Azrad  *
8647b4f1e6bSMatan Azrad  * @param[in] wq_ctx
8657b4f1e6bSMatan Azrad  *   Pointer to WQ context to fill with data.
8667b4f1e6bSMatan Azrad  * @param [in] wq_attr
8677b4f1e6bSMatan Azrad  *   Pointer to WQ attributes structure to fill in WQ context.
8687b4f1e6bSMatan Azrad  */
8697b4f1e6bSMatan Azrad static void
8707b4f1e6bSMatan Azrad devx_cmd_fill_wq_data(void *wq_ctx, struct mlx5_devx_wq_attr *wq_attr)
8717b4f1e6bSMatan Azrad {
8727b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, wq_type, wq_attr->wq_type);
8737b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, wq_signature, wq_attr->wq_signature);
8747b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, end_padding_mode, wq_attr->end_padding_mode);
8757b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, cd_slave, wq_attr->cd_slave);
8767b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, hds_skip_first_sge, wq_attr->hds_skip_first_sge);
8777b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log2_hds_buf_size, wq_attr->log2_hds_buf_size);
8787b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, page_offset, wq_attr->page_offset);
8797b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, lwm, wq_attr->lwm);
8807b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, pd, wq_attr->pd);
8817b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, uar_page, wq_attr->uar_page);
8827b4f1e6bSMatan Azrad 	MLX5_SET64(wq, wq_ctx, dbr_addr, wq_attr->dbr_addr);
8837b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, hw_counter, wq_attr->hw_counter);
8847b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, sw_counter, wq_attr->sw_counter);
8857b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log_wq_stride, wq_attr->log_wq_stride);
8867b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log_wq_pg_sz, wq_attr->log_wq_pg_sz);
8877b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log_wq_sz, wq_attr->log_wq_sz);
8887b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, dbr_umem_valid, wq_attr->dbr_umem_valid);
8897b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, wq_umem_valid, wq_attr->wq_umem_valid);
8907b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log_hairpin_num_packets,
8917b4f1e6bSMatan Azrad 		 wq_attr->log_hairpin_num_packets);
8927b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log_hairpin_data_sz, wq_attr->log_hairpin_data_sz);
8937b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, single_wqe_log_num_of_strides,
8947b4f1e6bSMatan Azrad 		 wq_attr->single_wqe_log_num_of_strides);
8957b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, two_byte_shift_en, wq_attr->two_byte_shift_en);
8967b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, single_stride_log_num_of_bytes,
8977b4f1e6bSMatan Azrad 		 wq_attr->single_stride_log_num_of_bytes);
8987b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, dbr_umem_id, wq_attr->dbr_umem_id);
8997b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, wq_umem_id, wq_attr->wq_umem_id);
9007b4f1e6bSMatan Azrad 	MLX5_SET64(wq, wq_ctx, wq_umem_offset, wq_attr->wq_umem_offset);
9017b4f1e6bSMatan Azrad }
9027b4f1e6bSMatan Azrad 
9037b4f1e6bSMatan Azrad /**
9047b4f1e6bSMatan Azrad  * Create RQ using DevX API.
9057b4f1e6bSMatan Azrad  *
9067b4f1e6bSMatan Azrad  * @param[in] ctx
907e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
9087b4f1e6bSMatan Azrad  * @param [in] rq_attr
9097b4f1e6bSMatan Azrad  *   Pointer to create RQ attributes structure.
9107b4f1e6bSMatan Azrad  * @param [in] socket
9117b4f1e6bSMatan Azrad  *   CPU socket ID for allocations.
9127b4f1e6bSMatan Azrad  *
9137b4f1e6bSMatan Azrad  * @return
9147b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
9157b4f1e6bSMatan Azrad  */
9167b4f1e6bSMatan Azrad struct mlx5_devx_obj *
917e09d350eSOphir Munk mlx5_devx_cmd_create_rq(void *ctx,
9187b4f1e6bSMatan Azrad 			struct mlx5_devx_create_rq_attr *rq_attr,
9197b4f1e6bSMatan Azrad 			int socket)
9207b4f1e6bSMatan Azrad {
9217b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_rq_in)] = {0};
9227b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_rq_out)] = {0};
9237b4f1e6bSMatan Azrad 	void *rq_ctx, *wq_ctx;
9247b4f1e6bSMatan Azrad 	struct mlx5_devx_wq_attr *wq_attr;
9257b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *rq = NULL;
9267b4f1e6bSMatan Azrad 
92766914d19SSuanming Mou 	rq = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*rq), 0, socket);
9287b4f1e6bSMatan Azrad 	if (!rq) {
9297b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate RQ data");
9307b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
9317b4f1e6bSMatan Azrad 		return NULL;
9327b4f1e6bSMatan Azrad 	}
9337b4f1e6bSMatan Azrad 	MLX5_SET(create_rq_in, in, opcode, MLX5_CMD_OP_CREATE_RQ);
9347b4f1e6bSMatan Azrad 	rq_ctx = MLX5_ADDR_OF(create_rq_in, in, ctx);
9357b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, rlky, rq_attr->rlky);
9367b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, delay_drop_en, rq_attr->delay_drop_en);
9377b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, scatter_fcs, rq_attr->scatter_fcs);
9387b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, vsd, rq_attr->vsd);
9397b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, mem_rq_type, rq_attr->mem_rq_type);
9407b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, state, rq_attr->state);
9417b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, flush_in_error_en, rq_attr->flush_in_error_en);
9427b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, hairpin, rq_attr->hairpin);
9437b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, user_index, rq_attr->user_index);
9447b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, cqn, rq_attr->cqn);
9457b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, counter_set_id, rq_attr->counter_set_id);
9467b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, rmpn, rq_attr->rmpn);
9477b4f1e6bSMatan Azrad 	wq_ctx = MLX5_ADDR_OF(rqc, rq_ctx, wq);
9487b4f1e6bSMatan Azrad 	wq_attr = &rq_attr->wq_attr;
9497b4f1e6bSMatan Azrad 	devx_cmd_fill_wq_data(wq_ctx, wq_attr);
9507b4f1e6bSMatan Azrad 	rq->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
9517b4f1e6bSMatan Azrad 						  out, sizeof(out));
9527b4f1e6bSMatan Azrad 	if (!rq->obj) {
9537b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to create RQ using DevX");
9547b4f1e6bSMatan Azrad 		rte_errno = errno;
95566914d19SSuanming Mou 		mlx5_free(rq);
9567b4f1e6bSMatan Azrad 		return NULL;
9577b4f1e6bSMatan Azrad 	}
9587b4f1e6bSMatan Azrad 	rq->id = MLX5_GET(create_rq_out, out, rqn);
9597b4f1e6bSMatan Azrad 	return rq;
9607b4f1e6bSMatan Azrad }
9617b4f1e6bSMatan Azrad 
9627b4f1e6bSMatan Azrad /**
9637b4f1e6bSMatan Azrad  * Modify RQ using DevX API.
9647b4f1e6bSMatan Azrad  *
9657b4f1e6bSMatan Azrad  * @param[in] rq
9667b4f1e6bSMatan Azrad  *   Pointer to RQ object structure.
9677b4f1e6bSMatan Azrad  * @param [in] rq_attr
9687b4f1e6bSMatan Azrad  *   Pointer to modify RQ attributes structure.
9697b4f1e6bSMatan Azrad  *
9707b4f1e6bSMatan Azrad  * @return
9717b4f1e6bSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
9727b4f1e6bSMatan Azrad  */
9737b4f1e6bSMatan Azrad int
9747b4f1e6bSMatan Azrad mlx5_devx_cmd_modify_rq(struct mlx5_devx_obj *rq,
9757b4f1e6bSMatan Azrad 			struct mlx5_devx_modify_rq_attr *rq_attr)
9767b4f1e6bSMatan Azrad {
9777b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(modify_rq_in)] = {0};
9787b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(modify_rq_out)] = {0};
9797b4f1e6bSMatan Azrad 	void *rq_ctx, *wq_ctx;
9807b4f1e6bSMatan Azrad 	int ret;
9817b4f1e6bSMatan Azrad 
9827b4f1e6bSMatan Azrad 	MLX5_SET(modify_rq_in, in, opcode, MLX5_CMD_OP_MODIFY_RQ);
9837b4f1e6bSMatan Azrad 	MLX5_SET(modify_rq_in, in, rq_state, rq_attr->rq_state);
9847b4f1e6bSMatan Azrad 	MLX5_SET(modify_rq_in, in, rqn, rq->id);
9857b4f1e6bSMatan Azrad 	MLX5_SET64(modify_rq_in, in, modify_bitmask, rq_attr->modify_bitmask);
9867b4f1e6bSMatan Azrad 	rq_ctx = MLX5_ADDR_OF(modify_rq_in, in, ctx);
9877b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, state, rq_attr->state);
9887b4f1e6bSMatan Azrad 	if (rq_attr->modify_bitmask &
9897b4f1e6bSMatan Azrad 			MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS)
9907b4f1e6bSMatan Azrad 		MLX5_SET(rqc, rq_ctx, scatter_fcs, rq_attr->scatter_fcs);
9917b4f1e6bSMatan Azrad 	if (rq_attr->modify_bitmask & MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD)
9927b4f1e6bSMatan Azrad 		MLX5_SET(rqc, rq_ctx, vsd, rq_attr->vsd);
9937b4f1e6bSMatan Azrad 	if (rq_attr->modify_bitmask &
9947b4f1e6bSMatan Azrad 			MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID)
9957b4f1e6bSMatan Azrad 		MLX5_SET(rqc, rq_ctx, counter_set_id, rq_attr->counter_set_id);
9967b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, hairpin_peer_sq, rq_attr->hairpin_peer_sq);
9977b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, hairpin_peer_vhca, rq_attr->hairpin_peer_vhca);
9987b4f1e6bSMatan Azrad 	if (rq_attr->modify_bitmask & MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_WQ_LWM) {
9997b4f1e6bSMatan Azrad 		wq_ctx = MLX5_ADDR_OF(rqc, rq_ctx, wq);
10007b4f1e6bSMatan Azrad 		MLX5_SET(wq, wq_ctx, lwm, rq_attr->lwm);
10017b4f1e6bSMatan Azrad 	}
10027b4f1e6bSMatan Azrad 	ret = mlx5_glue->devx_obj_modify(rq->obj, in, sizeof(in),
10037b4f1e6bSMatan Azrad 					 out, sizeof(out));
10047b4f1e6bSMatan Azrad 	if (ret) {
10057b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to modify RQ using DevX");
10067b4f1e6bSMatan Azrad 		rte_errno = errno;
10077b4f1e6bSMatan Azrad 		return -errno;
10087b4f1e6bSMatan Azrad 	}
10097b4f1e6bSMatan Azrad 	return ret;
10107b4f1e6bSMatan Azrad }
10117b4f1e6bSMatan Azrad 
10127b4f1e6bSMatan Azrad /**
10137b4f1e6bSMatan Azrad  * Create TIR using DevX API.
10147b4f1e6bSMatan Azrad  *
10157b4f1e6bSMatan Azrad  * @param[in] ctx
1016e09d350eSOphir Munk  *  Context returned from mlx5 open_device() glue function.
10177b4f1e6bSMatan Azrad  * @param [in] tir_attr
10187b4f1e6bSMatan Azrad  *   Pointer to TIR attributes structure.
10197b4f1e6bSMatan Azrad  *
10207b4f1e6bSMatan Azrad  * @return
10217b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
10227b4f1e6bSMatan Azrad  */
10237b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1024e09d350eSOphir Munk mlx5_devx_cmd_create_tir(void *ctx,
10257b4f1e6bSMatan Azrad 			 struct mlx5_devx_tir_attr *tir_attr)
10267b4f1e6bSMatan Azrad {
10277b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_tir_in)] = {0};
10287b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_tir_out)] = {0};
1029a4e6ea97SDekel Peled 	void *tir_ctx, *outer, *inner, *rss_key;
10307b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *tir = NULL;
10317b4f1e6bSMatan Azrad 
103266914d19SSuanming Mou 	tir = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*tir), 0, SOCKET_ID_ANY);
10337b4f1e6bSMatan Azrad 	if (!tir) {
10347b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate TIR data");
10357b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
10367b4f1e6bSMatan Azrad 		return NULL;
10377b4f1e6bSMatan Azrad 	}
10387b4f1e6bSMatan Azrad 	MLX5_SET(create_tir_in, in, opcode, MLX5_CMD_OP_CREATE_TIR);
10397b4f1e6bSMatan Azrad 	tir_ctx = MLX5_ADDR_OF(create_tir_in, in, ctx);
10407b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, disp_type, tir_attr->disp_type);
10417b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, lro_timeout_period_usecs,
10427b4f1e6bSMatan Azrad 		 tir_attr->lro_timeout_period_usecs);
10437b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, lro_enable_mask, tir_attr->lro_enable_mask);
10447b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, lro_max_msg_sz, tir_attr->lro_max_msg_sz);
10457b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, inline_rqn, tir_attr->inline_rqn);
10467b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, rx_hash_symmetric, tir_attr->rx_hash_symmetric);
10477b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, tunneled_offload_en,
10487b4f1e6bSMatan Azrad 		 tir_attr->tunneled_offload_en);
10497b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, indirect_table, tir_attr->indirect_table);
10507b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, rx_hash_fn, tir_attr->rx_hash_fn);
10517b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, self_lb_block, tir_attr->self_lb_block);
10527b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, transport_domain, tir_attr->transport_domain);
1053a4e6ea97SDekel Peled 	rss_key = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_toeplitz_key);
1054a4e6ea97SDekel Peled 	memcpy(rss_key, tir_attr->rx_hash_toeplitz_key, MLX5_RSS_HASH_KEY_LEN);
10557b4f1e6bSMatan Azrad 	outer = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_field_selector_outer);
10567b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, outer, l3_prot_type,
10577b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_outer.l3_prot_type);
10587b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, outer, l4_prot_type,
10597b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_outer.l4_prot_type);
10607b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, outer, selected_fields,
10617b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_outer.selected_fields);
10627b4f1e6bSMatan Azrad 	inner = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_field_selector_inner);
10637b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, inner, l3_prot_type,
10647b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_inner.l3_prot_type);
10657b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, inner, l4_prot_type,
10667b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_inner.l4_prot_type);
10677b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, inner, selected_fields,
10687b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_inner.selected_fields);
10697b4f1e6bSMatan Azrad 	tir->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
10707b4f1e6bSMatan Azrad 						   out, sizeof(out));
10717b4f1e6bSMatan Azrad 	if (!tir->obj) {
10727b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to create TIR using DevX");
10737b4f1e6bSMatan Azrad 		rte_errno = errno;
107466914d19SSuanming Mou 		mlx5_free(tir);
10757b4f1e6bSMatan Azrad 		return NULL;
10767b4f1e6bSMatan Azrad 	}
10777b4f1e6bSMatan Azrad 	tir->id = MLX5_GET(create_tir_out, out, tirn);
10787b4f1e6bSMatan Azrad 	return tir;
10797b4f1e6bSMatan Azrad }
10807b4f1e6bSMatan Azrad 
10817b4f1e6bSMatan Azrad /**
10827b4f1e6bSMatan Azrad  * Create RQT using DevX API.
10837b4f1e6bSMatan Azrad  *
10847b4f1e6bSMatan Azrad  * @param[in] ctx
1085e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
10867b4f1e6bSMatan Azrad  * @param [in] rqt_attr
10877b4f1e6bSMatan Azrad  *   Pointer to RQT attributes structure.
10887b4f1e6bSMatan Azrad  *
10897b4f1e6bSMatan Azrad  * @return
10907b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
10917b4f1e6bSMatan Azrad  */
10927b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1093e09d350eSOphir Munk mlx5_devx_cmd_create_rqt(void *ctx,
10947b4f1e6bSMatan Azrad 			 struct mlx5_devx_rqt_attr *rqt_attr)
10957b4f1e6bSMatan Azrad {
10967b4f1e6bSMatan Azrad 	uint32_t *in = NULL;
10977b4f1e6bSMatan Azrad 	uint32_t inlen = MLX5_ST_SZ_BYTES(create_rqt_in) +
10987b4f1e6bSMatan Azrad 			 rqt_attr->rqt_actual_size * sizeof(uint32_t);
10997b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_rqt_out)] = {0};
11007b4f1e6bSMatan Azrad 	void *rqt_ctx;
11017b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *rqt = NULL;
11027b4f1e6bSMatan Azrad 	int i;
11037b4f1e6bSMatan Azrad 
110466914d19SSuanming Mou 	in = mlx5_malloc(MLX5_MEM_ZERO, inlen, 0, SOCKET_ID_ANY);
11057b4f1e6bSMatan Azrad 	if (!in) {
11067b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate RQT IN data");
11077b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
11087b4f1e6bSMatan Azrad 		return NULL;
11097b4f1e6bSMatan Azrad 	}
111066914d19SSuanming Mou 	rqt = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*rqt), 0, SOCKET_ID_ANY);
11117b4f1e6bSMatan Azrad 	if (!rqt) {
11127b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate RQT data");
11137b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
111466914d19SSuanming Mou 		mlx5_free(in);
11157b4f1e6bSMatan Azrad 		return NULL;
11167b4f1e6bSMatan Azrad 	}
11177b4f1e6bSMatan Azrad 	MLX5_SET(create_rqt_in, in, opcode, MLX5_CMD_OP_CREATE_RQT);
11187b4f1e6bSMatan Azrad 	rqt_ctx = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);
11190eb60e67SMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, list_q_type, rqt_attr->rq_type);
11207b4f1e6bSMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, rqt_max_size, rqt_attr->rqt_max_size);
11217b4f1e6bSMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, rqt_actual_size, rqt_attr->rqt_actual_size);
11227b4f1e6bSMatan Azrad 	for (i = 0; i < rqt_attr->rqt_actual_size; i++)
11237b4f1e6bSMatan Azrad 		MLX5_SET(rqtc, rqt_ctx, rq_num[i], rqt_attr->rq_list[i]);
11247b4f1e6bSMatan Azrad 	rqt->obj = mlx5_glue->devx_obj_create(ctx, in, inlen, out, sizeof(out));
112566914d19SSuanming Mou 	mlx5_free(in);
11267b4f1e6bSMatan Azrad 	if (!rqt->obj) {
11277b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to create RQT using DevX");
11287b4f1e6bSMatan Azrad 		rte_errno = errno;
112966914d19SSuanming Mou 		mlx5_free(rqt);
11307b4f1e6bSMatan Azrad 		return NULL;
11317b4f1e6bSMatan Azrad 	}
11327b4f1e6bSMatan Azrad 	rqt->id = MLX5_GET(create_rqt_out, out, rqtn);
11337b4f1e6bSMatan Azrad 	return rqt;
11347b4f1e6bSMatan Azrad }
11357b4f1e6bSMatan Azrad 
11367b4f1e6bSMatan Azrad /**
1137e1da60a8SMatan Azrad  * Modify RQT using DevX API.
1138e1da60a8SMatan Azrad  *
1139e1da60a8SMatan Azrad  * @param[in] rqt
1140e1da60a8SMatan Azrad  *   Pointer to RQT DevX object structure.
1141e1da60a8SMatan Azrad  * @param [in] rqt_attr
1142e1da60a8SMatan Azrad  *   Pointer to RQT attributes structure.
1143e1da60a8SMatan Azrad  *
1144e1da60a8SMatan Azrad  * @return
1145e1da60a8SMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
1146e1da60a8SMatan Azrad  */
1147e1da60a8SMatan Azrad int
1148e1da60a8SMatan Azrad mlx5_devx_cmd_modify_rqt(struct mlx5_devx_obj *rqt,
1149e1da60a8SMatan Azrad 			 struct mlx5_devx_rqt_attr *rqt_attr)
1150e1da60a8SMatan Azrad {
1151e1da60a8SMatan Azrad 	uint32_t inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) +
1152e1da60a8SMatan Azrad 			 rqt_attr->rqt_actual_size * sizeof(uint32_t);
1153e1da60a8SMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(modify_rqt_out)] = {0};
115466914d19SSuanming Mou 	uint32_t *in = mlx5_malloc(MLX5_MEM_ZERO, inlen, 0, SOCKET_ID_ANY);
1155e1da60a8SMatan Azrad 	void *rqt_ctx;
1156e1da60a8SMatan Azrad 	int i;
1157e1da60a8SMatan Azrad 	int ret;
1158e1da60a8SMatan Azrad 
1159e1da60a8SMatan Azrad 	if (!in) {
1160e1da60a8SMatan Azrad 		DRV_LOG(ERR, "Failed to allocate RQT modify IN data.");
1161e1da60a8SMatan Azrad 		rte_errno = ENOMEM;
1162e1da60a8SMatan Azrad 		return -ENOMEM;
1163e1da60a8SMatan Azrad 	}
1164e1da60a8SMatan Azrad 	MLX5_SET(modify_rqt_in, in, opcode, MLX5_CMD_OP_MODIFY_RQT);
1165e1da60a8SMatan Azrad 	MLX5_SET(modify_rqt_in, in, rqtn, rqt->id);
1166e1da60a8SMatan Azrad 	MLX5_SET64(modify_rqt_in, in, modify_bitmask, 0x1);
1167e1da60a8SMatan Azrad 	rqt_ctx = MLX5_ADDR_OF(modify_rqt_in, in, rqt_context);
1168e1da60a8SMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, list_q_type, rqt_attr->rq_type);
1169e1da60a8SMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, rqt_max_size, rqt_attr->rqt_max_size);
1170e1da60a8SMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, rqt_actual_size, rqt_attr->rqt_actual_size);
1171e1da60a8SMatan Azrad 	for (i = 0; i < rqt_attr->rqt_actual_size; i++)
1172e1da60a8SMatan Azrad 		MLX5_SET(rqtc, rqt_ctx, rq_num[i], rqt_attr->rq_list[i]);
1173e1da60a8SMatan Azrad 	ret = mlx5_glue->devx_obj_modify(rqt->obj, in, inlen, out, sizeof(out));
117466914d19SSuanming Mou 	mlx5_free(in);
1175e1da60a8SMatan Azrad 	if (ret) {
1176e1da60a8SMatan Azrad 		DRV_LOG(ERR, "Failed to modify RQT using DevX.");
1177e1da60a8SMatan Azrad 		rte_errno = errno;
1178e1da60a8SMatan Azrad 		return -rte_errno;
1179e1da60a8SMatan Azrad 	}
1180e1da60a8SMatan Azrad 	return ret;
1181e1da60a8SMatan Azrad }
1182e1da60a8SMatan Azrad 
1183e1da60a8SMatan Azrad /**
11847b4f1e6bSMatan Azrad  * Create SQ using DevX API.
11857b4f1e6bSMatan Azrad  *
11867b4f1e6bSMatan Azrad  * @param[in] ctx
1187e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
11887b4f1e6bSMatan Azrad  * @param [in] sq_attr
11897b4f1e6bSMatan Azrad  *   Pointer to SQ attributes structure.
11907b4f1e6bSMatan Azrad  * @param [in] socket
11917b4f1e6bSMatan Azrad  *   CPU socket ID for allocations.
11927b4f1e6bSMatan Azrad  *
11937b4f1e6bSMatan Azrad  * @return
11947b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
11957b4f1e6bSMatan Azrad  **/
11967b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1197e09d350eSOphir Munk mlx5_devx_cmd_create_sq(void *ctx,
11987b4f1e6bSMatan Azrad 			struct mlx5_devx_create_sq_attr *sq_attr)
11997b4f1e6bSMatan Azrad {
12007b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_sq_in)] = {0};
12017b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_sq_out)] = {0};
12027b4f1e6bSMatan Azrad 	void *sq_ctx;
12037b4f1e6bSMatan Azrad 	void *wq_ctx;
12047b4f1e6bSMatan Azrad 	struct mlx5_devx_wq_attr *wq_attr;
12057b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *sq = NULL;
12067b4f1e6bSMatan Azrad 
120766914d19SSuanming Mou 	sq = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*sq), 0, SOCKET_ID_ANY);
12087b4f1e6bSMatan Azrad 	if (!sq) {
12097b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate SQ data");
12107b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
12117b4f1e6bSMatan Azrad 		return NULL;
12127b4f1e6bSMatan Azrad 	}
12137b4f1e6bSMatan Azrad 	MLX5_SET(create_sq_in, in, opcode, MLX5_CMD_OP_CREATE_SQ);
12147b4f1e6bSMatan Azrad 	sq_ctx = MLX5_ADDR_OF(create_sq_in, in, ctx);
12157b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, rlky, sq_attr->rlky);
12167b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, cd_master, sq_attr->cd_master);
12177b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, fre, sq_attr->fre);
12187b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, flush_in_error_en, sq_attr->flush_in_error_en);
12197b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, allow_multi_pkt_send_wqe,
12207b4f1e6bSMatan Azrad 		 sq_attr->flush_in_error_en);
12217b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, min_wqe_inline_mode,
12227b4f1e6bSMatan Azrad 		 sq_attr->min_wqe_inline_mode);
12237b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, state, sq_attr->state);
12247b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, reg_umr, sq_attr->reg_umr);
12257b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, allow_swp, sq_attr->allow_swp);
12267b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, hairpin, sq_attr->hairpin);
122779a7e409SViacheslav Ovsiienko 	MLX5_SET(sqc, sq_ctx, non_wire, sq_attr->non_wire);
122879a7e409SViacheslav Ovsiienko 	MLX5_SET(sqc, sq_ctx, static_sq_wq, sq_attr->static_sq_wq);
12297b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, user_index, sq_attr->user_index);
12307b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, cqn, sq_attr->cqn);
12317b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, packet_pacing_rate_limit_index,
12327b4f1e6bSMatan Azrad 		 sq_attr->packet_pacing_rate_limit_index);
12337b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, tis_lst_sz, sq_attr->tis_lst_sz);
12347b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, tis_num_0, sq_attr->tis_num);
12357b4f1e6bSMatan Azrad 	wq_ctx = MLX5_ADDR_OF(sqc, sq_ctx, wq);
12367b4f1e6bSMatan Azrad 	wq_attr = &sq_attr->wq_attr;
12377b4f1e6bSMatan Azrad 	devx_cmd_fill_wq_data(wq_ctx, wq_attr);
12387b4f1e6bSMatan Azrad 	sq->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
12397b4f1e6bSMatan Azrad 					     out, sizeof(out));
12407b4f1e6bSMatan Azrad 	if (!sq->obj) {
12417b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to create SQ using DevX");
12427b4f1e6bSMatan Azrad 		rte_errno = errno;
124366914d19SSuanming Mou 		mlx5_free(sq);
12447b4f1e6bSMatan Azrad 		return NULL;
12457b4f1e6bSMatan Azrad 	}
12467b4f1e6bSMatan Azrad 	sq->id = MLX5_GET(create_sq_out, out, sqn);
12477b4f1e6bSMatan Azrad 	return sq;
12487b4f1e6bSMatan Azrad }
12497b4f1e6bSMatan Azrad 
12507b4f1e6bSMatan Azrad /**
12517b4f1e6bSMatan Azrad  * Modify SQ using DevX API.
12527b4f1e6bSMatan Azrad  *
12537b4f1e6bSMatan Azrad  * @param[in] sq
12547b4f1e6bSMatan Azrad  *   Pointer to SQ object structure.
12557b4f1e6bSMatan Azrad  * @param [in] sq_attr
12567b4f1e6bSMatan Azrad  *   Pointer to SQ attributes structure.
12577b4f1e6bSMatan Azrad  *
12587b4f1e6bSMatan Azrad  * @return
12597b4f1e6bSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
12607b4f1e6bSMatan Azrad  */
12617b4f1e6bSMatan Azrad int
12627b4f1e6bSMatan Azrad mlx5_devx_cmd_modify_sq(struct mlx5_devx_obj *sq,
12637b4f1e6bSMatan Azrad 			struct mlx5_devx_modify_sq_attr *sq_attr)
12647b4f1e6bSMatan Azrad {
12657b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(modify_sq_in)] = {0};
12667b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(modify_sq_out)] = {0};
12677b4f1e6bSMatan Azrad 	void *sq_ctx;
12687b4f1e6bSMatan Azrad 	int ret;
12697b4f1e6bSMatan Azrad 
12707b4f1e6bSMatan Azrad 	MLX5_SET(modify_sq_in, in, opcode, MLX5_CMD_OP_MODIFY_SQ);
12717b4f1e6bSMatan Azrad 	MLX5_SET(modify_sq_in, in, sq_state, sq_attr->sq_state);
12727b4f1e6bSMatan Azrad 	MLX5_SET(modify_sq_in, in, sqn, sq->id);
12737b4f1e6bSMatan Azrad 	sq_ctx = MLX5_ADDR_OF(modify_sq_in, in, ctx);
12747b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, state, sq_attr->state);
12757b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, hairpin_peer_rq, sq_attr->hairpin_peer_rq);
12767b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, hairpin_peer_vhca, sq_attr->hairpin_peer_vhca);
12777b4f1e6bSMatan Azrad 	ret = mlx5_glue->devx_obj_modify(sq->obj, in, sizeof(in),
12787b4f1e6bSMatan Azrad 					 out, sizeof(out));
12797b4f1e6bSMatan Azrad 	if (ret) {
12807b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to modify SQ using DevX");
12817b4f1e6bSMatan Azrad 		rte_errno = errno;
128238119ebeSBing Zhao 		return -rte_errno;
12837b4f1e6bSMatan Azrad 	}
12847b4f1e6bSMatan Azrad 	return ret;
12857b4f1e6bSMatan Azrad }
12867b4f1e6bSMatan Azrad 
12877b4f1e6bSMatan Azrad /**
12887b4f1e6bSMatan Azrad  * Create TIS using DevX API.
12897b4f1e6bSMatan Azrad  *
12907b4f1e6bSMatan Azrad  * @param[in] ctx
1291e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
12927b4f1e6bSMatan Azrad  * @param [in] tis_attr
12937b4f1e6bSMatan Azrad  *   Pointer to TIS attributes structure.
12947b4f1e6bSMatan Azrad  *
12957b4f1e6bSMatan Azrad  * @return
12967b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
12977b4f1e6bSMatan Azrad  */
12987b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1299e09d350eSOphir Munk mlx5_devx_cmd_create_tis(void *ctx,
13007b4f1e6bSMatan Azrad 			 struct mlx5_devx_tis_attr *tis_attr)
13017b4f1e6bSMatan Azrad {
13027b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
13037b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_tis_out)] = {0};
13047b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *tis = NULL;
13057b4f1e6bSMatan Azrad 	void *tis_ctx;
13067b4f1e6bSMatan Azrad 
130766914d19SSuanming Mou 	tis = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*tis), 0, SOCKET_ID_ANY);
13087b4f1e6bSMatan Azrad 	if (!tis) {
13097b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate TIS object");
13107b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
13117b4f1e6bSMatan Azrad 		return NULL;
13127b4f1e6bSMatan Azrad 	}
13137b4f1e6bSMatan Azrad 	MLX5_SET(create_tis_in, in, opcode, MLX5_CMD_OP_CREATE_TIS);
13147b4f1e6bSMatan Azrad 	tis_ctx = MLX5_ADDR_OF(create_tis_in, in, ctx);
13157b4f1e6bSMatan Azrad 	MLX5_SET(tisc, tis_ctx, strict_lag_tx_port_affinity,
13167b4f1e6bSMatan Azrad 		 tis_attr->strict_lag_tx_port_affinity);
13177b4f1e6bSMatan Azrad 	MLX5_SET(tisc, tis_ctx, strict_lag_tx_port_affinity,
13187b4f1e6bSMatan Azrad 		 tis_attr->strict_lag_tx_port_affinity);
13197b4f1e6bSMatan Azrad 	MLX5_SET(tisc, tis_ctx, prio, tis_attr->prio);
13207b4f1e6bSMatan Azrad 	MLX5_SET(tisc, tis_ctx, transport_domain,
13217b4f1e6bSMatan Azrad 		 tis_attr->transport_domain);
13227b4f1e6bSMatan Azrad 	tis->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
13237b4f1e6bSMatan Azrad 					      out, sizeof(out));
13247b4f1e6bSMatan Azrad 	if (!tis->obj) {
13257b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to create TIS using DevX");
13267b4f1e6bSMatan Azrad 		rte_errno = errno;
132766914d19SSuanming Mou 		mlx5_free(tis);
13287b4f1e6bSMatan Azrad 		return NULL;
13297b4f1e6bSMatan Azrad 	}
13307b4f1e6bSMatan Azrad 	tis->id = MLX5_GET(create_tis_out, out, tisn);
13317b4f1e6bSMatan Azrad 	return tis;
13327b4f1e6bSMatan Azrad }
13337b4f1e6bSMatan Azrad 
13347b4f1e6bSMatan Azrad /**
13357b4f1e6bSMatan Azrad  * Create transport domain using DevX API.
13367b4f1e6bSMatan Azrad  *
13377b4f1e6bSMatan Azrad  * @param[in] ctx
1338e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
13397b4f1e6bSMatan Azrad  * @return
13407b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
13417b4f1e6bSMatan Azrad  */
13427b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1343e09d350eSOphir Munk mlx5_devx_cmd_create_td(void *ctx)
13447b4f1e6bSMatan Azrad {
13457b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(alloc_transport_domain_in)] = {0};
13467b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(alloc_transport_domain_out)] = {0};
13477b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *td = NULL;
13487b4f1e6bSMatan Azrad 
134966914d19SSuanming Mou 	td = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*td), 0, SOCKET_ID_ANY);
13507b4f1e6bSMatan Azrad 	if (!td) {
13517b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate TD object");
13527b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
13537b4f1e6bSMatan Azrad 		return NULL;
13547b4f1e6bSMatan Azrad 	}
13557b4f1e6bSMatan Azrad 	MLX5_SET(alloc_transport_domain_in, in, opcode,
13567b4f1e6bSMatan Azrad 		 MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN);
13577b4f1e6bSMatan Azrad 	td->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
13587b4f1e6bSMatan Azrad 					     out, sizeof(out));
13597b4f1e6bSMatan Azrad 	if (!td->obj) {
13607b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to create TIS using DevX");
13617b4f1e6bSMatan Azrad 		rte_errno = errno;
136266914d19SSuanming Mou 		mlx5_free(td);
13637b4f1e6bSMatan Azrad 		return NULL;
13647b4f1e6bSMatan Azrad 	}
13657b4f1e6bSMatan Azrad 	td->id = MLX5_GET(alloc_transport_domain_out, out,
13667b4f1e6bSMatan Azrad 			   transport_domain);
13677b4f1e6bSMatan Azrad 	return td;
13687b4f1e6bSMatan Azrad }
13697b4f1e6bSMatan Azrad 
13707b4f1e6bSMatan Azrad /**
13717b4f1e6bSMatan Azrad  * Dump all flows to file.
13727b4f1e6bSMatan Azrad  *
13737b4f1e6bSMatan Azrad  * @param[in] fdb_domain
13747b4f1e6bSMatan Azrad  *   FDB domain.
13757b4f1e6bSMatan Azrad  * @param[in] rx_domain
13767b4f1e6bSMatan Azrad  *   RX domain.
13777b4f1e6bSMatan Azrad  * @param[in] tx_domain
13787b4f1e6bSMatan Azrad  *   TX domain.
13797b4f1e6bSMatan Azrad  * @param[out] file
13807b4f1e6bSMatan Azrad  *   Pointer to file stream.
13817b4f1e6bSMatan Azrad  *
13827b4f1e6bSMatan Azrad  * @return
13837b4f1e6bSMatan Azrad  *   0 on success, a nagative value otherwise.
13847b4f1e6bSMatan Azrad  */
13857b4f1e6bSMatan Azrad int
13867b4f1e6bSMatan Azrad mlx5_devx_cmd_flow_dump(void *fdb_domain __rte_unused,
13877b4f1e6bSMatan Azrad 			void *rx_domain __rte_unused,
13887b4f1e6bSMatan Azrad 			void *tx_domain __rte_unused, FILE *file __rte_unused)
13897b4f1e6bSMatan Azrad {
13907b4f1e6bSMatan Azrad 	int ret = 0;
13917b4f1e6bSMatan Azrad 
13927b4f1e6bSMatan Azrad #ifdef HAVE_MLX5_DR_FLOW_DUMP
13937b4f1e6bSMatan Azrad 	if (fdb_domain) {
13947b4f1e6bSMatan Azrad 		ret = mlx5_glue->dr_dump_domain(file, fdb_domain);
13957b4f1e6bSMatan Azrad 		if (ret)
13967b4f1e6bSMatan Azrad 			return ret;
13977b4f1e6bSMatan Azrad 	}
13988e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(rx_domain);
13997b4f1e6bSMatan Azrad 	ret = mlx5_glue->dr_dump_domain(file, rx_domain);
14007b4f1e6bSMatan Azrad 	if (ret)
14017b4f1e6bSMatan Azrad 		return ret;
14028e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(tx_domain);
14037b4f1e6bSMatan Azrad 	ret = mlx5_glue->dr_dump_domain(file, tx_domain);
14047b4f1e6bSMatan Azrad #else
14057b4f1e6bSMatan Azrad 	ret = ENOTSUP;
14067b4f1e6bSMatan Azrad #endif
14077b4f1e6bSMatan Azrad 	return -ret;
14087b4f1e6bSMatan Azrad }
1409446c3781SMatan Azrad 
1410446c3781SMatan Azrad /*
1411446c3781SMatan Azrad  * Create CQ using DevX API.
1412446c3781SMatan Azrad  *
1413446c3781SMatan Azrad  * @param[in] ctx
1414e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
1415446c3781SMatan Azrad  * @param [in] attr
1416446c3781SMatan Azrad  *   Pointer to CQ attributes structure.
1417446c3781SMatan Azrad  *
1418446c3781SMatan Azrad  * @return
1419446c3781SMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
1420446c3781SMatan Azrad  */
1421446c3781SMatan Azrad struct mlx5_devx_obj *
1422e09d350eSOphir Munk mlx5_devx_cmd_create_cq(void *ctx, struct mlx5_devx_cq_attr *attr)
1423446c3781SMatan Azrad {
1424446c3781SMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_cq_in)] = {0};
1425446c3781SMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_cq_out)] = {0};
142666914d19SSuanming Mou 	struct mlx5_devx_obj *cq_obj = mlx5_malloc(MLX5_MEM_ZERO,
142766914d19SSuanming Mou 						   sizeof(*cq_obj),
142866914d19SSuanming Mou 						   0, SOCKET_ID_ANY);
1429446c3781SMatan Azrad 	void *cqctx = MLX5_ADDR_OF(create_cq_in, in, cq_context);
1430446c3781SMatan Azrad 
1431446c3781SMatan Azrad 	if (!cq_obj) {
1432446c3781SMatan Azrad 		DRV_LOG(ERR, "Failed to allocate CQ object memory.");
1433446c3781SMatan Azrad 		rte_errno = ENOMEM;
1434446c3781SMatan Azrad 		return NULL;
1435446c3781SMatan Azrad 	}
1436446c3781SMatan Azrad 	MLX5_SET(create_cq_in, in, opcode, MLX5_CMD_OP_CREATE_CQ);
1437446c3781SMatan Azrad 	if (attr->db_umem_valid) {
1438446c3781SMatan Azrad 		MLX5_SET(cqc, cqctx, dbr_umem_valid, attr->db_umem_valid);
1439446c3781SMatan Azrad 		MLX5_SET(cqc, cqctx, dbr_umem_id, attr->db_umem_id);
1440446c3781SMatan Azrad 		MLX5_SET64(cqc, cqctx, dbr_addr, attr->db_umem_offset);
1441446c3781SMatan Azrad 	} else {
1442446c3781SMatan Azrad 		MLX5_SET64(cqc, cqctx, dbr_addr, attr->db_addr);
1443446c3781SMatan Azrad 	}
144479a7e409SViacheslav Ovsiienko 	MLX5_SET(cqc, cqctx, cqe_sz, attr->cqe_size);
1445446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, cc, attr->use_first_only);
1446446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, oi, attr->overrun_ignore);
1447446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, log_cq_size, attr->log_cq_size);
144815c3807eSMatan Azrad 	MLX5_SET(cqc, cqctx, log_page_size, attr->log_page_size -
144915c3807eSMatan Azrad 		 MLX5_ADAPTER_PAGE_SHIFT);
1450446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, c_eqn, attr->eqn);
1451446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, uar_page, attr->uar_page_id);
1452446c3781SMatan Azrad 	if (attr->q_umem_valid) {
1453446c3781SMatan Azrad 		MLX5_SET(create_cq_in, in, cq_umem_valid, attr->q_umem_valid);
1454446c3781SMatan Azrad 		MLX5_SET(create_cq_in, in, cq_umem_id, attr->q_umem_id);
1455446c3781SMatan Azrad 		MLX5_SET64(create_cq_in, in, cq_umem_offset,
1456446c3781SMatan Azrad 			   attr->q_umem_offset);
1457446c3781SMatan Azrad 	}
1458446c3781SMatan Azrad 	cq_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
1459446c3781SMatan Azrad 						 sizeof(out));
1460446c3781SMatan Azrad 	if (!cq_obj->obj) {
1461446c3781SMatan Azrad 		rte_errno = errno;
1462446c3781SMatan Azrad 		DRV_LOG(ERR, "Failed to create CQ using DevX errno=%d.", errno);
146366914d19SSuanming Mou 		mlx5_free(cq_obj);
1464446c3781SMatan Azrad 		return NULL;
1465446c3781SMatan Azrad 	}
1466446c3781SMatan Azrad 	cq_obj->id = MLX5_GET(create_cq_out, out, cqn);
1467446c3781SMatan Azrad 	return cq_obj;
1468446c3781SMatan Azrad }
14698712c80aSMatan Azrad 
14708712c80aSMatan Azrad /**
14718712c80aSMatan Azrad  * Create VIRTQ using DevX API.
14728712c80aSMatan Azrad  *
14738712c80aSMatan Azrad  * @param[in] ctx
1474e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
14758712c80aSMatan Azrad  * @param [in] attr
14768712c80aSMatan Azrad  *   Pointer to VIRTQ attributes structure.
14778712c80aSMatan Azrad  *
14788712c80aSMatan Azrad  * @return
14798712c80aSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
14808712c80aSMatan Azrad  */
14818712c80aSMatan Azrad struct mlx5_devx_obj *
1482e09d350eSOphir Munk mlx5_devx_cmd_create_virtq(void *ctx,
14838712c80aSMatan Azrad 			   struct mlx5_devx_virtq_attr *attr)
14848712c80aSMatan Azrad {
14858712c80aSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_virtq_in)] = {0};
14868712c80aSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
148766914d19SSuanming Mou 	struct mlx5_devx_obj *virtq_obj = mlx5_malloc(MLX5_MEM_ZERO,
148866914d19SSuanming Mou 						     sizeof(*virtq_obj),
148966914d19SSuanming Mou 						     0, SOCKET_ID_ANY);
14908712c80aSMatan Azrad 	void *virtq = MLX5_ADDR_OF(create_virtq_in, in, virtq);
14918712c80aSMatan Azrad 	void *hdr = MLX5_ADDR_OF(create_virtq_in, in, hdr);
14928712c80aSMatan Azrad 	void *virtctx = MLX5_ADDR_OF(virtio_net_q, virtq, virtio_q_context);
14938712c80aSMatan Azrad 
14948712c80aSMatan Azrad 	if (!virtq_obj) {
14958712c80aSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate virtq data.");
14968712c80aSMatan Azrad 		rte_errno = ENOMEM;
14978712c80aSMatan Azrad 		return NULL;
14988712c80aSMatan Azrad 	}
14998712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
15008712c80aSMatan Azrad 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
15018712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
15028712c80aSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTQ);
15038712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, hw_available_index,
15048712c80aSMatan Azrad 		   attr->hw_available_index);
15058712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, hw_used_index, attr->hw_used_index);
15068712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, tso_ipv4, attr->tso_ipv4);
15078712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, tso_ipv6, attr->tso_ipv6);
15088712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, tx_csum, attr->tx_csum);
15098712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, rx_csum, attr->rx_csum);
15108712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, virtio_version_1_0,
15118712c80aSMatan Azrad 		   attr->virtio_version_1_0);
15128712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, event_mode, attr->event_mode);
15138712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, event_qpn_or_msix, attr->qp_id);
15148712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, desc_addr, attr->desc_addr);
15158712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, used_addr, attr->used_addr);
15168712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, available_addr, attr->available_addr);
15178712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, queue_index, attr->queue_index);
15188712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, queue_size, attr->q_size);
15198712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, virtio_q_mkey, attr->mkey);
15208712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_1_id, attr->umems[0].id);
15218712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_1_size, attr->umems[0].size);
15228712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, umem_1_offset, attr->umems[0].offset);
15238712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_2_id, attr->umems[1].id);
15248712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_2_size, attr->umems[1].size);
15258712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, umem_2_offset, attr->umems[1].offset);
15268712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_3_id, attr->umems[2].id);
15278712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_3_size, attr->umems[2].size);
15288712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, umem_3_offset, attr->umems[2].offset);
1529796ae7bbSMatan Azrad 	MLX5_SET(virtio_q, virtctx, counter_set_id, attr->counters_obj_id);
1530473d8e67SMatan Azrad 	MLX5_SET(virtio_q, virtctx, pd, attr->pd);
15318712c80aSMatan Azrad 	MLX5_SET(virtio_net_q, virtq, tisn_or_qpn, attr->tis_id);
15328712c80aSMatan Azrad 	virtq_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
15338712c80aSMatan Azrad 						    sizeof(out));
15348712c80aSMatan Azrad 	if (!virtq_obj->obj) {
15358712c80aSMatan Azrad 		rte_errno = errno;
15368712c80aSMatan Azrad 		DRV_LOG(ERR, "Failed to create VIRTQ Obj using DevX.");
153766914d19SSuanming Mou 		mlx5_free(virtq_obj);
15388712c80aSMatan Azrad 		return NULL;
15398712c80aSMatan Azrad 	}
15408712c80aSMatan Azrad 	virtq_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
15418712c80aSMatan Azrad 	return virtq_obj;
15428712c80aSMatan Azrad }
15438712c80aSMatan Azrad 
15448712c80aSMatan Azrad /**
15458712c80aSMatan Azrad  * Modify VIRTQ using DevX API.
15468712c80aSMatan Azrad  *
15478712c80aSMatan Azrad  * @param[in] virtq_obj
15488712c80aSMatan Azrad  *   Pointer to virtq object structure.
15498712c80aSMatan Azrad  * @param [in] attr
15508712c80aSMatan Azrad  *   Pointer to modify virtq attributes structure.
15518712c80aSMatan Azrad  *
15528712c80aSMatan Azrad  * @return
15538712c80aSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
15548712c80aSMatan Azrad  */
15558712c80aSMatan Azrad int
15568712c80aSMatan Azrad mlx5_devx_cmd_modify_virtq(struct mlx5_devx_obj *virtq_obj,
15578712c80aSMatan Azrad 			   struct mlx5_devx_virtq_attr *attr)
15588712c80aSMatan Azrad {
15598712c80aSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_virtq_in)] = {0};
15608712c80aSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
15618712c80aSMatan Azrad 	void *virtq = MLX5_ADDR_OF(create_virtq_in, in, virtq);
15628712c80aSMatan Azrad 	void *hdr = MLX5_ADDR_OF(create_virtq_in, in, hdr);
15638712c80aSMatan Azrad 	void *virtctx = MLX5_ADDR_OF(virtio_net_q, virtq, virtio_q_context);
15648712c80aSMatan Azrad 	int ret;
15658712c80aSMatan Azrad 
15668712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
15678712c80aSMatan Azrad 		 MLX5_CMD_OP_MODIFY_GENERAL_OBJECT);
15688712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
15698712c80aSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTQ);
15708712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, virtq_obj->id);
15718712c80aSMatan Azrad 	MLX5_SET64(virtio_net_q, virtq, modify_field_select, attr->type);
15728712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, queue_index, attr->queue_index);
15738712c80aSMatan Azrad 	switch (attr->type) {
15748712c80aSMatan Azrad 	case MLX5_VIRTQ_MODIFY_TYPE_STATE:
15758712c80aSMatan Azrad 		MLX5_SET16(virtio_net_q, virtq, state, attr->state);
15768712c80aSMatan Azrad 		break;
15778712c80aSMatan Azrad 	case MLX5_VIRTQ_MODIFY_TYPE_DIRTY_BITMAP_PARAMS:
15788712c80aSMatan Azrad 		MLX5_SET(virtio_net_q, virtq, dirty_bitmap_mkey,
15798712c80aSMatan Azrad 			 attr->dirty_bitmap_mkey);
15808712c80aSMatan Azrad 		MLX5_SET64(virtio_net_q, virtq, dirty_bitmap_addr,
15818712c80aSMatan Azrad 			 attr->dirty_bitmap_addr);
15828712c80aSMatan Azrad 		MLX5_SET(virtio_net_q, virtq, dirty_bitmap_size,
15838712c80aSMatan Azrad 			 attr->dirty_bitmap_size);
15848712c80aSMatan Azrad 		break;
15858712c80aSMatan Azrad 	case MLX5_VIRTQ_MODIFY_TYPE_DIRTY_BITMAP_DUMP_ENABLE:
15868712c80aSMatan Azrad 		MLX5_SET(virtio_net_q, virtq, dirty_bitmap_dump_enable,
15878712c80aSMatan Azrad 			 attr->dirty_bitmap_dump_enable);
15888712c80aSMatan Azrad 		break;
15898712c80aSMatan Azrad 	default:
15908712c80aSMatan Azrad 		rte_errno = EINVAL;
15918712c80aSMatan Azrad 		return -rte_errno;
15928712c80aSMatan Azrad 	}
15938712c80aSMatan Azrad 	ret = mlx5_glue->devx_obj_modify(virtq_obj->obj, in, sizeof(in),
15948712c80aSMatan Azrad 					 out, sizeof(out));
15958712c80aSMatan Azrad 	if (ret) {
15968712c80aSMatan Azrad 		DRV_LOG(ERR, "Failed to modify VIRTQ using DevX.");
15978712c80aSMatan Azrad 		rte_errno = errno;
159838119ebeSBing Zhao 		return -rte_errno;
15998712c80aSMatan Azrad 	}
16008712c80aSMatan Azrad 	return ret;
16018712c80aSMatan Azrad }
16028712c80aSMatan Azrad 
16038712c80aSMatan Azrad /**
16048712c80aSMatan Azrad  * Query VIRTQ using DevX API.
16058712c80aSMatan Azrad  *
16068712c80aSMatan Azrad  * @param[in] virtq_obj
16078712c80aSMatan Azrad  *   Pointer to virtq object structure.
16088712c80aSMatan Azrad  * @param [in/out] attr
16098712c80aSMatan Azrad  *   Pointer to virtq attributes structure.
16108712c80aSMatan Azrad  *
16118712c80aSMatan Azrad  * @return
16128712c80aSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
16138712c80aSMatan Azrad  */
16148712c80aSMatan Azrad int
16158712c80aSMatan Azrad mlx5_devx_cmd_query_virtq(struct mlx5_devx_obj *virtq_obj,
16168712c80aSMatan Azrad 			   struct mlx5_devx_virtq_attr *attr)
16178712c80aSMatan Azrad {
16188712c80aSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0};
16198712c80aSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_virtq_out)] = {0};
16208712c80aSMatan Azrad 	void *hdr = MLX5_ADDR_OF(query_virtq_out, in, hdr);
16218712c80aSMatan Azrad 	void *virtq = MLX5_ADDR_OF(query_virtq_out, out, virtq);
16228712c80aSMatan Azrad 	int ret;
16238712c80aSMatan Azrad 
16248712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
16258712c80aSMatan Azrad 		 MLX5_CMD_OP_QUERY_GENERAL_OBJECT);
16268712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
16278712c80aSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTQ);
16288712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, virtq_obj->id);
16298712c80aSMatan Azrad 	ret = mlx5_glue->devx_obj_query(virtq_obj->obj, in, sizeof(in),
16308712c80aSMatan Azrad 					 out, sizeof(out));
16318712c80aSMatan Azrad 	if (ret) {
16328712c80aSMatan Azrad 		DRV_LOG(ERR, "Failed to modify VIRTQ using DevX.");
16338712c80aSMatan Azrad 		rte_errno = errno;
16348712c80aSMatan Azrad 		return -errno;
16358712c80aSMatan Azrad 	}
16368712c80aSMatan Azrad 	attr->hw_available_index = MLX5_GET16(virtio_net_q, virtq,
16378712c80aSMatan Azrad 					      hw_available_index);
16388712c80aSMatan Azrad 	attr->hw_used_index = MLX5_GET16(virtio_net_q, virtq, hw_used_index);
16398712c80aSMatan Azrad 	return ret;
16408712c80aSMatan Azrad }
164115c3807eSMatan Azrad 
164215c3807eSMatan Azrad /**
164315c3807eSMatan Azrad  * Create QP using DevX API.
164415c3807eSMatan Azrad  *
164515c3807eSMatan Azrad  * @param[in] ctx
1646e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
164715c3807eSMatan Azrad  * @param [in] attr
164815c3807eSMatan Azrad  *   Pointer to QP attributes structure.
164915c3807eSMatan Azrad  *
165015c3807eSMatan Azrad  * @return
165115c3807eSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
165215c3807eSMatan Azrad  */
165315c3807eSMatan Azrad struct mlx5_devx_obj *
1654e09d350eSOphir Munk mlx5_devx_cmd_create_qp(void *ctx,
165515c3807eSMatan Azrad 			struct mlx5_devx_qp_attr *attr)
165615c3807eSMatan Azrad {
165715c3807eSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_qp_in)] = {0};
165815c3807eSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_qp_out)] = {0};
165966914d19SSuanming Mou 	struct mlx5_devx_obj *qp_obj = mlx5_malloc(MLX5_MEM_ZERO,
166066914d19SSuanming Mou 						   sizeof(*qp_obj),
166166914d19SSuanming Mou 						   0, SOCKET_ID_ANY);
166215c3807eSMatan Azrad 	void *qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
166315c3807eSMatan Azrad 
166415c3807eSMatan Azrad 	if (!qp_obj) {
166515c3807eSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate QP data.");
166615c3807eSMatan Azrad 		rte_errno = ENOMEM;
166715c3807eSMatan Azrad 		return NULL;
166815c3807eSMatan Azrad 	}
166915c3807eSMatan Azrad 	MLX5_SET(create_qp_in, in, opcode, MLX5_CMD_OP_CREATE_QP);
167015c3807eSMatan Azrad 	MLX5_SET(qpc, qpc, st, MLX5_QP_ST_RC);
167115c3807eSMatan Azrad 	MLX5_SET(qpc, qpc, pd, attr->pd);
167215c3807eSMatan Azrad 	if (attr->uar_index) {
167315c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
167415c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, uar_page, attr->uar_index);
167515c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, log_page_size, attr->log_page_size -
167615c3807eSMatan Azrad 			 MLX5_ADAPTER_PAGE_SHIFT);
167715c3807eSMatan Azrad 		if (attr->sq_size) {
16788e46d4e1SAlexander Kozyrev 			MLX5_ASSERT(RTE_IS_POWER_OF_2(attr->sq_size));
167915c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, cqn_snd, attr->cqn);
168015c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, log_sq_size,
168115c3807eSMatan Azrad 				 rte_log2_u32(attr->sq_size));
168215c3807eSMatan Azrad 		} else {
168315c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, no_sq, 1);
168415c3807eSMatan Azrad 		}
168515c3807eSMatan Azrad 		if (attr->rq_size) {
16868e46d4e1SAlexander Kozyrev 			MLX5_ASSERT(RTE_IS_POWER_OF_2(attr->rq_size));
168715c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, cqn_rcv, attr->cqn);
168815c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, log_rq_stride, attr->log_rq_stride -
168915c3807eSMatan Azrad 				 MLX5_LOG_RQ_STRIDE_SHIFT);
169015c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, log_rq_size,
169115c3807eSMatan Azrad 				 rte_log2_u32(attr->rq_size));
169215c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, rq_type, MLX5_NON_ZERO_RQ);
169315c3807eSMatan Azrad 		} else {
169415c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, rq_type, MLX5_ZERO_LEN_RQ);
169515c3807eSMatan Azrad 		}
169615c3807eSMatan Azrad 		if (attr->dbr_umem_valid) {
169715c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, dbr_umem_valid,
169815c3807eSMatan Azrad 				 attr->dbr_umem_valid);
169915c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, dbr_umem_id, attr->dbr_umem_id);
170015c3807eSMatan Azrad 		}
170115c3807eSMatan Azrad 		MLX5_SET64(qpc, qpc, dbr_addr, attr->dbr_address);
170215c3807eSMatan Azrad 		MLX5_SET64(create_qp_in, in, wq_umem_offset,
170315c3807eSMatan Azrad 			   attr->wq_umem_offset);
170415c3807eSMatan Azrad 		MLX5_SET(create_qp_in, in, wq_umem_id, attr->wq_umem_id);
170515c3807eSMatan Azrad 		MLX5_SET(create_qp_in, in, wq_umem_valid, 1);
170615c3807eSMatan Azrad 	} else {
170715c3807eSMatan Azrad 		/* Special QP to be managed by FW - no SQ\RQ\CQ\UAR\DB rec. */
170815c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, rq_type, MLX5_ZERO_LEN_RQ);
170915c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, no_sq, 1);
171015c3807eSMatan Azrad 	}
171115c3807eSMatan Azrad 	qp_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
171215c3807eSMatan Azrad 						 sizeof(out));
171315c3807eSMatan Azrad 	if (!qp_obj->obj) {
171415c3807eSMatan Azrad 		rte_errno = errno;
171515c3807eSMatan Azrad 		DRV_LOG(ERR, "Failed to create QP Obj using DevX.");
171666914d19SSuanming Mou 		mlx5_free(qp_obj);
171715c3807eSMatan Azrad 		return NULL;
171815c3807eSMatan Azrad 	}
171915c3807eSMatan Azrad 	qp_obj->id = MLX5_GET(create_qp_out, out, qpn);
172015c3807eSMatan Azrad 	return qp_obj;
172115c3807eSMatan Azrad }
172215c3807eSMatan Azrad 
172315c3807eSMatan Azrad /**
172415c3807eSMatan Azrad  * Modify QP using DevX API.
172515c3807eSMatan Azrad  * Currently supports only force loop-back QP.
172615c3807eSMatan Azrad  *
172715c3807eSMatan Azrad  * @param[in] qp
172815c3807eSMatan Azrad  *   Pointer to QP object structure.
172915c3807eSMatan Azrad  * @param [in] qp_st_mod_op
173015c3807eSMatan Azrad  *   The QP state modification operation.
173115c3807eSMatan Azrad  * @param [in] remote_qp_id
173215c3807eSMatan Azrad  *   The remote QP ID for MLX5_CMD_OP_INIT2RTR_QP operation.
173315c3807eSMatan Azrad  *
173415c3807eSMatan Azrad  * @return
173515c3807eSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
173615c3807eSMatan Azrad  */
173715c3807eSMatan Azrad int
173815c3807eSMatan Azrad mlx5_devx_cmd_modify_qp_state(struct mlx5_devx_obj *qp, uint32_t qp_st_mod_op,
173915c3807eSMatan Azrad 			      uint32_t remote_qp_id)
174015c3807eSMatan Azrad {
174115c3807eSMatan Azrad 	union {
174215c3807eSMatan Azrad 		uint32_t rst2init[MLX5_ST_SZ_DW(rst2init_qp_in)];
174315c3807eSMatan Azrad 		uint32_t init2rtr[MLX5_ST_SZ_DW(init2rtr_qp_in)];
174415c3807eSMatan Azrad 		uint32_t rtr2rts[MLX5_ST_SZ_DW(rtr2rts_qp_in)];
174515c3807eSMatan Azrad 	} in;
174615c3807eSMatan Azrad 	union {
174715c3807eSMatan Azrad 		uint32_t rst2init[MLX5_ST_SZ_DW(rst2init_qp_out)];
174815c3807eSMatan Azrad 		uint32_t init2rtr[MLX5_ST_SZ_DW(init2rtr_qp_out)];
174915c3807eSMatan Azrad 		uint32_t rtr2rts[MLX5_ST_SZ_DW(rtr2rts_qp_out)];
175015c3807eSMatan Azrad 	} out;
175115c3807eSMatan Azrad 	void *qpc;
175215c3807eSMatan Azrad 	int ret;
175315c3807eSMatan Azrad 	unsigned int inlen;
175415c3807eSMatan Azrad 	unsigned int outlen;
175515c3807eSMatan Azrad 
175615c3807eSMatan Azrad 	memset(&in, 0, sizeof(in));
175715c3807eSMatan Azrad 	memset(&out, 0, sizeof(out));
175815c3807eSMatan Azrad 	MLX5_SET(rst2init_qp_in, &in, opcode, qp_st_mod_op);
175915c3807eSMatan Azrad 	switch (qp_st_mod_op) {
176015c3807eSMatan Azrad 	case MLX5_CMD_OP_RST2INIT_QP:
176115c3807eSMatan Azrad 		MLX5_SET(rst2init_qp_in, &in, qpn, qp->id);
176215c3807eSMatan Azrad 		qpc = MLX5_ADDR_OF(rst2init_qp_in, &in, qpc);
176315c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, primary_address_path.vhca_port_num, 1);
176415c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, rre, 1);
176515c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, rwe, 1);
176615c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
176715c3807eSMatan Azrad 		inlen = sizeof(in.rst2init);
176815c3807eSMatan Azrad 		outlen = sizeof(out.rst2init);
176915c3807eSMatan Azrad 		break;
177015c3807eSMatan Azrad 	case MLX5_CMD_OP_INIT2RTR_QP:
177115c3807eSMatan Azrad 		MLX5_SET(init2rtr_qp_in, &in, qpn, qp->id);
177215c3807eSMatan Azrad 		qpc = MLX5_ADDR_OF(init2rtr_qp_in, &in, qpc);
177315c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, primary_address_path.fl, 1);
177415c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, primary_address_path.vhca_port_num, 1);
177515c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, mtu, 1);
177615c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, log_msg_max, 30);
177715c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, remote_qpn, remote_qp_id);
177815c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, min_rnr_nak, 0);
177915c3807eSMatan Azrad 		inlen = sizeof(in.init2rtr);
178015c3807eSMatan Azrad 		outlen = sizeof(out.init2rtr);
178115c3807eSMatan Azrad 		break;
178215c3807eSMatan Azrad 	case MLX5_CMD_OP_RTR2RTS_QP:
178315c3807eSMatan Azrad 		qpc = MLX5_ADDR_OF(rtr2rts_qp_in, &in, qpc);
178415c3807eSMatan Azrad 		MLX5_SET(rtr2rts_qp_in, &in, qpn, qp->id);
178515c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, primary_address_path.ack_timeout, 14);
178615c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, log_ack_req_freq, 0);
178715c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, retry_count, 7);
178815c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, rnr_retry, 7);
178915c3807eSMatan Azrad 		inlen = sizeof(in.rtr2rts);
179015c3807eSMatan Azrad 		outlen = sizeof(out.rtr2rts);
179115c3807eSMatan Azrad 		break;
179215c3807eSMatan Azrad 	default:
179315c3807eSMatan Azrad 		DRV_LOG(ERR, "Invalid or unsupported QP modify op %u.",
179415c3807eSMatan Azrad 			qp_st_mod_op);
179515c3807eSMatan Azrad 		rte_errno = EINVAL;
179615c3807eSMatan Azrad 		return -rte_errno;
179715c3807eSMatan Azrad 	}
179815c3807eSMatan Azrad 	ret = mlx5_glue->devx_obj_modify(qp->obj, &in, inlen, &out, outlen);
179915c3807eSMatan Azrad 	if (ret) {
180015c3807eSMatan Azrad 		DRV_LOG(ERR, "Failed to modify QP using DevX.");
180115c3807eSMatan Azrad 		rte_errno = errno;
180238119ebeSBing Zhao 		return -rte_errno;
180315c3807eSMatan Azrad 	}
180415c3807eSMatan Azrad 	return ret;
180515c3807eSMatan Azrad }
1806796ae7bbSMatan Azrad 
1807796ae7bbSMatan Azrad struct mlx5_devx_obj *
1808796ae7bbSMatan Azrad mlx5_devx_cmd_create_virtio_q_counters(void *ctx)
1809796ae7bbSMatan Azrad {
1810796ae7bbSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_virtio_q_counters_in)] = {0};
1811796ae7bbSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
181266914d19SSuanming Mou 	struct mlx5_devx_obj *couners_obj = mlx5_malloc(MLX5_MEM_ZERO,
181366914d19SSuanming Mou 						       sizeof(*couners_obj), 0,
181466914d19SSuanming Mou 						       SOCKET_ID_ANY);
1815796ae7bbSMatan Azrad 	void *hdr = MLX5_ADDR_OF(create_virtio_q_counters_in, in, hdr);
1816796ae7bbSMatan Azrad 
1817796ae7bbSMatan Azrad 	if (!couners_obj) {
1818796ae7bbSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate virtio queue counters data.");
1819796ae7bbSMatan Azrad 		rte_errno = ENOMEM;
1820796ae7bbSMatan Azrad 		return NULL;
1821796ae7bbSMatan Azrad 	}
1822796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
1823796ae7bbSMatan Azrad 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
1824796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
1825796ae7bbSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTIO_Q_COUNTERS);
1826796ae7bbSMatan Azrad 	couners_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
1827796ae7bbSMatan Azrad 						      sizeof(out));
1828796ae7bbSMatan Azrad 	if (!couners_obj->obj) {
1829796ae7bbSMatan Azrad 		rte_errno = errno;
1830796ae7bbSMatan Azrad 		DRV_LOG(ERR, "Failed to create virtio queue counters Obj using"
1831796ae7bbSMatan Azrad 			" DevX.");
183266914d19SSuanming Mou 		mlx5_free(couners_obj);
1833796ae7bbSMatan Azrad 		return NULL;
1834796ae7bbSMatan Azrad 	}
1835796ae7bbSMatan Azrad 	couners_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
1836796ae7bbSMatan Azrad 	return couners_obj;
1837796ae7bbSMatan Azrad }
1838796ae7bbSMatan Azrad 
1839796ae7bbSMatan Azrad int
1840796ae7bbSMatan Azrad mlx5_devx_cmd_query_virtio_q_counters(struct mlx5_devx_obj *couners_obj,
1841796ae7bbSMatan Azrad 				   struct mlx5_devx_virtio_q_couners_attr *attr)
1842796ae7bbSMatan Azrad {
1843796ae7bbSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0};
1844796ae7bbSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_virtio_q_counters_out)] = {0};
1845796ae7bbSMatan Azrad 	void *hdr = MLX5_ADDR_OF(query_virtio_q_counters_out, in, hdr);
1846796ae7bbSMatan Azrad 	void *virtio_q_counters = MLX5_ADDR_OF(query_virtio_q_counters_out, out,
1847796ae7bbSMatan Azrad 					       virtio_q_counters);
1848796ae7bbSMatan Azrad 	int ret;
1849796ae7bbSMatan Azrad 
1850796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
1851796ae7bbSMatan Azrad 		 MLX5_CMD_OP_QUERY_GENERAL_OBJECT);
1852796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
1853796ae7bbSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTIO_Q_COUNTERS);
1854796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, couners_obj->id);
1855796ae7bbSMatan Azrad 	ret = mlx5_glue->devx_obj_query(couners_obj->obj, in, sizeof(in), out,
1856796ae7bbSMatan Azrad 					sizeof(out));
1857796ae7bbSMatan Azrad 	if (ret) {
1858796ae7bbSMatan Azrad 		DRV_LOG(ERR, "Failed to query virtio q counters using DevX.");
1859796ae7bbSMatan Azrad 		rte_errno = errno;
1860796ae7bbSMatan Azrad 		return -errno;
1861796ae7bbSMatan Azrad 	}
1862796ae7bbSMatan Azrad 	attr->received_desc = MLX5_GET64(virtio_q_counters, virtio_q_counters,
1863796ae7bbSMatan Azrad 					 received_desc);
1864796ae7bbSMatan Azrad 	attr->completed_desc = MLX5_GET64(virtio_q_counters, virtio_q_counters,
1865796ae7bbSMatan Azrad 					  completed_desc);
1866796ae7bbSMatan Azrad 	attr->error_cqes = MLX5_GET(virtio_q_counters, virtio_q_counters,
1867796ae7bbSMatan Azrad 				    error_cqes);
1868796ae7bbSMatan Azrad 	attr->bad_desc_errors = MLX5_GET(virtio_q_counters, virtio_q_counters,
1869796ae7bbSMatan Azrad 					 bad_desc_errors);
1870796ae7bbSMatan Azrad 	attr->exceed_max_chain = MLX5_GET(virtio_q_counters, virtio_q_counters,
1871796ae7bbSMatan Azrad 					  exceed_max_chain);
1872796ae7bbSMatan Azrad 	attr->invalid_buffer = MLX5_GET(virtio_q_counters, virtio_q_counters,
1873796ae7bbSMatan Azrad 					invalid_buffer);
1874796ae7bbSMatan Azrad 	return ret;
1875796ae7bbSMatan Azrad }
1876