17b4f1e6bSMatan Azrad // SPDX-License-Identifier: BSD-3-Clause 27b4f1e6bSMatan Azrad /* Copyright 2018 Mellanox Technologies, Ltd */ 37b4f1e6bSMatan Azrad 47b4f1e6bSMatan Azrad #include <unistd.h> 57b4f1e6bSMatan Azrad 67b4f1e6bSMatan Azrad #include <rte_errno.h> 77b4f1e6bSMatan Azrad #include <rte_malloc.h> 82aba9fc7SOphir Munk #include <rte_eal_paging.h> 97b4f1e6bSMatan Azrad 107b4f1e6bSMatan Azrad #include "mlx5_prm.h" 117b4f1e6bSMatan Azrad #include "mlx5_devx_cmds.h" 12*25245d5dSShiri Kuzin #include "mlx5_common_log.h" 1366914d19SSuanming Mou #include "mlx5_malloc.h" 147b4f1e6bSMatan Azrad 157b4f1e6bSMatan Azrad 167b4f1e6bSMatan Azrad /** 17bb7ef9a9SViacheslav Ovsiienko * Perform read access to the registers. Reads data from register 18bb7ef9a9SViacheslav Ovsiienko * and writes ones to the specified buffer. 19bb7ef9a9SViacheslav Ovsiienko * 20bb7ef9a9SViacheslav Ovsiienko * @param[in] ctx 21bb7ef9a9SViacheslav Ovsiienko * Context returned from mlx5 open_device() glue function. 22bb7ef9a9SViacheslav Ovsiienko * @param[in] reg_id 23bb7ef9a9SViacheslav Ovsiienko * Register identifier according to the PRM. 24bb7ef9a9SViacheslav Ovsiienko * @param[in] arg 25bb7ef9a9SViacheslav Ovsiienko * Register access auxiliary parameter according to the PRM. 26bb7ef9a9SViacheslav Ovsiienko * @param[out] data 27bb7ef9a9SViacheslav Ovsiienko * Pointer to the buffer to store read data. 28bb7ef9a9SViacheslav Ovsiienko * @param[in] dw_cnt 29bb7ef9a9SViacheslav Ovsiienko * Buffer size in double words. 30bb7ef9a9SViacheslav Ovsiienko * 31bb7ef9a9SViacheslav Ovsiienko * @return 32bb7ef9a9SViacheslav Ovsiienko * 0 on success, a negative value otherwise. 33bb7ef9a9SViacheslav Ovsiienko */ 34bb7ef9a9SViacheslav Ovsiienko int 35bb7ef9a9SViacheslav Ovsiienko mlx5_devx_cmd_register_read(void *ctx, uint16_t reg_id, uint32_t arg, 36bb7ef9a9SViacheslav Ovsiienko uint32_t *data, uint32_t dw_cnt) 37bb7ef9a9SViacheslav Ovsiienko { 38bb7ef9a9SViacheslav Ovsiienko uint32_t in[MLX5_ST_SZ_DW(access_register_in)] = {0}; 39bb7ef9a9SViacheslav Ovsiienko uint32_t out[MLX5_ST_SZ_DW(access_register_out) + 40bb7ef9a9SViacheslav Ovsiienko MLX5_ACCESS_REGISTER_DATA_DWORD_MAX] = {0}; 41bb7ef9a9SViacheslav Ovsiienko int status, rc; 42bb7ef9a9SViacheslav Ovsiienko 43bb7ef9a9SViacheslav Ovsiienko MLX5_ASSERT(data && dw_cnt); 44bb7ef9a9SViacheslav Ovsiienko MLX5_ASSERT(dw_cnt <= MLX5_ACCESS_REGISTER_DATA_DWORD_MAX); 45bb7ef9a9SViacheslav Ovsiienko if (dw_cnt > MLX5_ACCESS_REGISTER_DATA_DWORD_MAX) { 46bb7ef9a9SViacheslav Ovsiienko DRV_LOG(ERR, "Not enough buffer for register read data"); 47bb7ef9a9SViacheslav Ovsiienko return -1; 48bb7ef9a9SViacheslav Ovsiienko } 49bb7ef9a9SViacheslav Ovsiienko MLX5_SET(access_register_in, in, opcode, 50bb7ef9a9SViacheslav Ovsiienko MLX5_CMD_OP_ACCESS_REGISTER_USER); 51bb7ef9a9SViacheslav Ovsiienko MLX5_SET(access_register_in, in, op_mod, 52bb7ef9a9SViacheslav Ovsiienko MLX5_ACCESS_REGISTER_IN_OP_MOD_READ); 53bb7ef9a9SViacheslav Ovsiienko MLX5_SET(access_register_in, in, register_id, reg_id); 54bb7ef9a9SViacheslav Ovsiienko MLX5_SET(access_register_in, in, argument, arg); 55bb7ef9a9SViacheslav Ovsiienko rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, 56dd9e9d54SDekel Peled MLX5_ST_SZ_BYTES(access_register_out) + 57dd9e9d54SDekel Peled sizeof(uint32_t) * dw_cnt); 58bb7ef9a9SViacheslav Ovsiienko if (rc) 59bb7ef9a9SViacheslav Ovsiienko goto error; 60bb7ef9a9SViacheslav Ovsiienko status = MLX5_GET(access_register_out, out, status); 61bb7ef9a9SViacheslav Ovsiienko if (status) { 62bb7ef9a9SViacheslav Ovsiienko int syndrome = MLX5_GET(access_register_out, out, syndrome); 63bb7ef9a9SViacheslav Ovsiienko 64bb7ef9a9SViacheslav Ovsiienko DRV_LOG(DEBUG, "Failed to access NIC register 0x%X, " 65bb7ef9a9SViacheslav Ovsiienko "status %x, syndrome = %x", 66bb7ef9a9SViacheslav Ovsiienko reg_id, status, syndrome); 67bb7ef9a9SViacheslav Ovsiienko return -1; 68bb7ef9a9SViacheslav Ovsiienko } 69bb7ef9a9SViacheslav Ovsiienko memcpy(data, &out[MLX5_ST_SZ_DW(access_register_out)], 70bb7ef9a9SViacheslav Ovsiienko dw_cnt * sizeof(uint32_t)); 71bb7ef9a9SViacheslav Ovsiienko return 0; 72bb7ef9a9SViacheslav Ovsiienko error: 73bb7ef9a9SViacheslav Ovsiienko rc = (rc > 0) ? -rc : rc; 74bb7ef9a9SViacheslav Ovsiienko return rc; 75bb7ef9a9SViacheslav Ovsiienko } 76bb7ef9a9SViacheslav Ovsiienko 77bb7ef9a9SViacheslav Ovsiienko /** 787b4f1e6bSMatan Azrad * Allocate flow counters via devx interface. 797b4f1e6bSMatan Azrad * 807b4f1e6bSMatan Azrad * @param[in] ctx 81e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 827b4f1e6bSMatan Azrad * @param dcs 837b4f1e6bSMatan Azrad * Pointer to counters properties structure to be filled by the routine. 847b4f1e6bSMatan Azrad * @param bulk_n_128 857b4f1e6bSMatan Azrad * Bulk counter numbers in 128 counters units. 867b4f1e6bSMatan Azrad * 877b4f1e6bSMatan Azrad * @return 887b4f1e6bSMatan Azrad * Pointer to counter object on success, a negative value otherwise and 897b4f1e6bSMatan Azrad * rte_errno is set. 907b4f1e6bSMatan Azrad */ 917b4f1e6bSMatan Azrad struct mlx5_devx_obj * 92e09d350eSOphir Munk mlx5_devx_cmd_flow_counter_alloc(void *ctx, uint32_t bulk_n_128) 937b4f1e6bSMatan Azrad { 9466914d19SSuanming Mou struct mlx5_devx_obj *dcs = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dcs), 9566914d19SSuanming Mou 0, SOCKET_ID_ANY); 967b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(alloc_flow_counter_in)] = {0}; 977b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(alloc_flow_counter_out)] = {0}; 987b4f1e6bSMatan Azrad 997b4f1e6bSMatan Azrad if (!dcs) { 1007b4f1e6bSMatan Azrad rte_errno = ENOMEM; 1017b4f1e6bSMatan Azrad return NULL; 1027b4f1e6bSMatan Azrad } 1037b4f1e6bSMatan Azrad MLX5_SET(alloc_flow_counter_in, in, opcode, 1047b4f1e6bSMatan Azrad MLX5_CMD_OP_ALLOC_FLOW_COUNTER); 1057b4f1e6bSMatan Azrad MLX5_SET(alloc_flow_counter_in, in, flow_counter_bulk, bulk_n_128); 1067b4f1e6bSMatan Azrad dcs->obj = mlx5_glue->devx_obj_create(ctx, in, 1077b4f1e6bSMatan Azrad sizeof(in), out, sizeof(out)); 1087b4f1e6bSMatan Azrad if (!dcs->obj) { 1097b4f1e6bSMatan Azrad DRV_LOG(ERR, "Can't allocate counters - error %d", errno); 1107b4f1e6bSMatan Azrad rte_errno = errno; 11166914d19SSuanming Mou mlx5_free(dcs); 1127b4f1e6bSMatan Azrad return NULL; 1137b4f1e6bSMatan Azrad } 1147b4f1e6bSMatan Azrad dcs->id = MLX5_GET(alloc_flow_counter_out, out, flow_counter_id); 1157b4f1e6bSMatan Azrad return dcs; 1167b4f1e6bSMatan Azrad } 1177b4f1e6bSMatan Azrad 1187b4f1e6bSMatan Azrad /** 1197b4f1e6bSMatan Azrad * Query flow counters values. 1207b4f1e6bSMatan Azrad * 1217b4f1e6bSMatan Azrad * @param[in] dcs 1227b4f1e6bSMatan Azrad * devx object that was obtained from mlx5_devx_cmd_fc_alloc. 1237b4f1e6bSMatan Azrad * @param[in] clear 1247b4f1e6bSMatan Azrad * Whether hardware should clear the counters after the query or not. 1257b4f1e6bSMatan Azrad * @param[in] n_counters 1267b4f1e6bSMatan Azrad * 0 in case of 1 counter to read, otherwise the counter number to read. 1277b4f1e6bSMatan Azrad * @param pkts 1287b4f1e6bSMatan Azrad * The number of packets that matched the flow. 1297b4f1e6bSMatan Azrad * @param bytes 1307b4f1e6bSMatan Azrad * The number of bytes that matched the flow. 1317b4f1e6bSMatan Azrad * @param mkey 1327b4f1e6bSMatan Azrad * The mkey key for batch query. 1337b4f1e6bSMatan Azrad * @param addr 1347b4f1e6bSMatan Azrad * The address in the mkey range for batch query. 1357b4f1e6bSMatan Azrad * @param cmd_comp 1367b4f1e6bSMatan Azrad * The completion object for asynchronous batch query. 1377b4f1e6bSMatan Azrad * @param async_id 1387b4f1e6bSMatan Azrad * The ID to be returned in the asynchronous batch query response. 1397b4f1e6bSMatan Azrad * 1407b4f1e6bSMatan Azrad * @return 1417b4f1e6bSMatan Azrad * 0 on success, a negative value otherwise. 1427b4f1e6bSMatan Azrad */ 1437b4f1e6bSMatan Azrad int 1447b4f1e6bSMatan Azrad mlx5_devx_cmd_flow_counter_query(struct mlx5_devx_obj *dcs, 1457b4f1e6bSMatan Azrad int clear, uint32_t n_counters, 1467b4f1e6bSMatan Azrad uint64_t *pkts, uint64_t *bytes, 1477b4f1e6bSMatan Azrad uint32_t mkey, void *addr, 148e09d350eSOphir Munk void *cmd_comp, 1497b4f1e6bSMatan Azrad uint64_t async_id) 1507b4f1e6bSMatan Azrad { 1517b4f1e6bSMatan Azrad int out_len = MLX5_ST_SZ_BYTES(query_flow_counter_out) + 1527b4f1e6bSMatan Azrad MLX5_ST_SZ_BYTES(traffic_counter); 1537b4f1e6bSMatan Azrad uint32_t out[out_len]; 1547b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(query_flow_counter_in)] = {0}; 1557b4f1e6bSMatan Azrad void *stats; 1567b4f1e6bSMatan Azrad int rc; 1577b4f1e6bSMatan Azrad 1587b4f1e6bSMatan Azrad MLX5_SET(query_flow_counter_in, in, opcode, 1597b4f1e6bSMatan Azrad MLX5_CMD_OP_QUERY_FLOW_COUNTER); 1607b4f1e6bSMatan Azrad MLX5_SET(query_flow_counter_in, in, op_mod, 0); 1617b4f1e6bSMatan Azrad MLX5_SET(query_flow_counter_in, in, flow_counter_id, dcs->id); 1627b4f1e6bSMatan Azrad MLX5_SET(query_flow_counter_in, in, clear, !!clear); 1637b4f1e6bSMatan Azrad 1647b4f1e6bSMatan Azrad if (n_counters) { 1657b4f1e6bSMatan Azrad MLX5_SET(query_flow_counter_in, in, num_of_counters, 1667b4f1e6bSMatan Azrad n_counters); 1677b4f1e6bSMatan Azrad MLX5_SET(query_flow_counter_in, in, dump_to_memory, 1); 1687b4f1e6bSMatan Azrad MLX5_SET(query_flow_counter_in, in, mkey, mkey); 1697b4f1e6bSMatan Azrad MLX5_SET64(query_flow_counter_in, in, address, 1707b4f1e6bSMatan Azrad (uint64_t)(uintptr_t)addr); 1717b4f1e6bSMatan Azrad } 1727b4f1e6bSMatan Azrad if (!cmd_comp) 1737b4f1e6bSMatan Azrad rc = mlx5_glue->devx_obj_query(dcs->obj, in, sizeof(in), out, 1747b4f1e6bSMatan Azrad out_len); 1757b4f1e6bSMatan Azrad else 1767b4f1e6bSMatan Azrad rc = mlx5_glue->devx_obj_query_async(dcs->obj, in, sizeof(in), 1777b4f1e6bSMatan Azrad out_len, async_id, 1787b4f1e6bSMatan Azrad cmd_comp); 1797b4f1e6bSMatan Azrad if (rc) { 1807b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to query devx counters with rc %d", rc); 1817b4f1e6bSMatan Azrad rte_errno = rc; 1827b4f1e6bSMatan Azrad return -rc; 1837b4f1e6bSMatan Azrad } 1847b4f1e6bSMatan Azrad if (!n_counters) { 1857b4f1e6bSMatan Azrad stats = MLX5_ADDR_OF(query_flow_counter_out, 1867b4f1e6bSMatan Azrad out, flow_statistics); 1877b4f1e6bSMatan Azrad *pkts = MLX5_GET64(traffic_counter, stats, packets); 1887b4f1e6bSMatan Azrad *bytes = MLX5_GET64(traffic_counter, stats, octets); 1897b4f1e6bSMatan Azrad } 1907b4f1e6bSMatan Azrad return 0; 1917b4f1e6bSMatan Azrad } 1927b4f1e6bSMatan Azrad 1937b4f1e6bSMatan Azrad /** 1947b4f1e6bSMatan Azrad * Create a new mkey. 1957b4f1e6bSMatan Azrad * 1967b4f1e6bSMatan Azrad * @param[in] ctx 197e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 1987b4f1e6bSMatan Azrad * @param[in] attr 1997b4f1e6bSMatan Azrad * Attributes of the requested mkey. 2007b4f1e6bSMatan Azrad * 2017b4f1e6bSMatan Azrad * @return 2027b4f1e6bSMatan Azrad * Pointer to Devx mkey on success, a negative value otherwise and rte_errno 2037b4f1e6bSMatan Azrad * is set. 2047b4f1e6bSMatan Azrad */ 2057b4f1e6bSMatan Azrad struct mlx5_devx_obj * 206e09d350eSOphir Munk mlx5_devx_cmd_mkey_create(void *ctx, 2077b4f1e6bSMatan Azrad struct mlx5_devx_mkey_attr *attr) 2087b4f1e6bSMatan Azrad { 20953ec4db0SMatan Azrad struct mlx5_klm *klm_array = attr->klm_array; 21053ec4db0SMatan Azrad int klm_num = attr->klm_num; 21153ec4db0SMatan Azrad int in_size_dw = MLX5_ST_SZ_DW(create_mkey_in) + 21253ec4db0SMatan Azrad (klm_num ? RTE_ALIGN(klm_num, 4) : 0) * MLX5_ST_SZ_DW(klm); 21353ec4db0SMatan Azrad uint32_t in[in_size_dw]; 2147b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(create_mkey_out)] = {0}; 2157b4f1e6bSMatan Azrad void *mkc; 21666914d19SSuanming Mou struct mlx5_devx_obj *mkey = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*mkey), 21766914d19SSuanming Mou 0, SOCKET_ID_ANY); 2187b4f1e6bSMatan Azrad size_t pgsize; 2197b4f1e6bSMatan Azrad uint32_t translation_size; 2207b4f1e6bSMatan Azrad 2217b4f1e6bSMatan Azrad if (!mkey) { 2227b4f1e6bSMatan Azrad rte_errno = ENOMEM; 2237b4f1e6bSMatan Azrad return NULL; 2247b4f1e6bSMatan Azrad } 22553ec4db0SMatan Azrad memset(in, 0, in_size_dw * 4); 2262aba9fc7SOphir Munk pgsize = rte_mem_page_size(); 2272aba9fc7SOphir Munk if (pgsize == (size_t)-1) { 2282aba9fc7SOphir Munk mlx5_free(mkey); 2292aba9fc7SOphir Munk DRV_LOG(ERR, "Failed to get page size"); 2302aba9fc7SOphir Munk rte_errno = ENOMEM; 2312aba9fc7SOphir Munk return NULL; 2322aba9fc7SOphir Munk } 2337b4f1e6bSMatan Azrad MLX5_SET(create_mkey_in, in, opcode, MLX5_CMD_OP_CREATE_MKEY); 23453ec4db0SMatan Azrad mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry); 23553ec4db0SMatan Azrad if (klm_num > 0) { 23653ec4db0SMatan Azrad int i; 23753ec4db0SMatan Azrad uint8_t *klm = (uint8_t *)MLX5_ADDR_OF(create_mkey_in, in, 23853ec4db0SMatan Azrad klm_pas_mtt); 23953ec4db0SMatan Azrad translation_size = RTE_ALIGN(klm_num, 4); 24053ec4db0SMatan Azrad for (i = 0; i < klm_num; i++) { 24153ec4db0SMatan Azrad MLX5_SET(klm, klm, byte_count, klm_array[i].byte_count); 24253ec4db0SMatan Azrad MLX5_SET(klm, klm, mkey, klm_array[i].mkey); 24353ec4db0SMatan Azrad MLX5_SET64(klm, klm, address, klm_array[i].address); 24453ec4db0SMatan Azrad klm += MLX5_ST_SZ_BYTES(klm); 24553ec4db0SMatan Azrad } 24653ec4db0SMatan Azrad for (; i < (int)translation_size; i++) { 24753ec4db0SMatan Azrad MLX5_SET(klm, klm, mkey, 0x0); 24853ec4db0SMatan Azrad MLX5_SET64(klm, klm, address, 0x0); 24953ec4db0SMatan Azrad klm += MLX5_ST_SZ_BYTES(klm); 25053ec4db0SMatan Azrad } 25153ec4db0SMatan Azrad MLX5_SET(mkc, mkc, access_mode_1_0, attr->log_entity_size ? 25253ec4db0SMatan Azrad MLX5_MKC_ACCESS_MODE_KLM_FBS : 25353ec4db0SMatan Azrad MLX5_MKC_ACCESS_MODE_KLM); 25453ec4db0SMatan Azrad MLX5_SET(mkc, mkc, log_page_size, attr->log_entity_size); 25553ec4db0SMatan Azrad } else { 25653ec4db0SMatan Azrad translation_size = (RTE_ALIGN(attr->size, pgsize) * 8) / 16; 25753ec4db0SMatan Azrad MLX5_SET(mkc, mkc, access_mode_1_0, MLX5_MKC_ACCESS_MODE_MTT); 25853ec4db0SMatan Azrad MLX5_SET(mkc, mkc, log_page_size, rte_log2_u32(pgsize)); 25953ec4db0SMatan Azrad } 2607b4f1e6bSMatan Azrad MLX5_SET(create_mkey_in, in, translations_octword_actual_size, 2617b4f1e6bSMatan Azrad translation_size); 2627b4f1e6bSMatan Azrad MLX5_SET(create_mkey_in, in, mkey_umem_id, attr->umem_id); 26353ec4db0SMatan Azrad MLX5_SET(create_mkey_in, in, pg_access, attr->pg_access); 2647b4f1e6bSMatan Azrad MLX5_SET(mkc, mkc, lw, 0x1); 2657b4f1e6bSMatan Azrad MLX5_SET(mkc, mkc, lr, 0x1); 2660111a74eSDekel Peled if (attr->set_remote_rw) { 2670111a74eSDekel Peled MLX5_SET(mkc, mkc, rw, 0x1); 2680111a74eSDekel Peled MLX5_SET(mkc, mkc, rr, 0x1); 2690111a74eSDekel Peled } 2707b4f1e6bSMatan Azrad MLX5_SET(mkc, mkc, qpn, 0xffffff); 2717b4f1e6bSMatan Azrad MLX5_SET(mkc, mkc, pd, attr->pd); 2727b4f1e6bSMatan Azrad MLX5_SET(mkc, mkc, mkey_7_0, attr->umem_id & 0xFF); 273f2054291SSuanming Mou MLX5_SET(mkc, mkc, umr_en, attr->umr_en); 2747b4f1e6bSMatan Azrad MLX5_SET(mkc, mkc, translations_octword_size, translation_size); 275e82ddd28STal Shnaiderman MLX5_SET(mkc, mkc, relaxed_ordering_write, 276e82ddd28STal Shnaiderman attr->relaxed_ordering_write); 277f002358cSMichael Baum MLX5_SET(mkc, mkc, relaxed_ordering_read, attr->relaxed_ordering_read); 2787b4f1e6bSMatan Azrad MLX5_SET64(mkc, mkc, start_addr, attr->addr); 2797b4f1e6bSMatan Azrad MLX5_SET64(mkc, mkc, len, attr->size); 2800111a74eSDekel Peled MLX5_SET(mkc, mkc, crypto_en, attr->crypto_en); 2810111a74eSDekel Peled if (attr->crypto_en) { 2820111a74eSDekel Peled MLX5_SET(mkc, mkc, bsf_en, attr->crypto_en); 2830111a74eSDekel Peled MLX5_SET(mkc, mkc, bsf_octword_size, 4); 2840111a74eSDekel Peled } 28553ec4db0SMatan Azrad mkey->obj = mlx5_glue->devx_obj_create(ctx, in, in_size_dw * 4, out, 2867b4f1e6bSMatan Azrad sizeof(out)); 2877b4f1e6bSMatan Azrad if (!mkey->obj) { 2881b9e9826SThomas Monjalon DRV_LOG(ERR, "Can't create %sdirect mkey - error %d", 28953ec4db0SMatan Azrad klm_num ? "an in" : "a ", errno); 2907b4f1e6bSMatan Azrad rte_errno = errno; 29166914d19SSuanming Mou mlx5_free(mkey); 2927b4f1e6bSMatan Azrad return NULL; 2937b4f1e6bSMatan Azrad } 2947b4f1e6bSMatan Azrad mkey->id = MLX5_GET(create_mkey_out, out, mkey_index); 2957b4f1e6bSMatan Azrad mkey->id = (mkey->id << 8) | (attr->umem_id & 0xFF); 2967b4f1e6bSMatan Azrad return mkey; 2977b4f1e6bSMatan Azrad } 2987b4f1e6bSMatan Azrad 2997b4f1e6bSMatan Azrad /** 3007b4f1e6bSMatan Azrad * Get status of devx command response. 3017b4f1e6bSMatan Azrad * Mainly used for asynchronous commands. 3027b4f1e6bSMatan Azrad * 3037b4f1e6bSMatan Azrad * @param[in] out 3047b4f1e6bSMatan Azrad * The out response buffer. 3057b4f1e6bSMatan Azrad * 3067b4f1e6bSMatan Azrad * @return 3077b4f1e6bSMatan Azrad * 0 on success, non-zero value otherwise. 3087b4f1e6bSMatan Azrad */ 3097b4f1e6bSMatan Azrad int 3107b4f1e6bSMatan Azrad mlx5_devx_get_out_command_status(void *out) 3117b4f1e6bSMatan Azrad { 3127b4f1e6bSMatan Azrad int status; 3137b4f1e6bSMatan Azrad 3147b4f1e6bSMatan Azrad if (!out) 3157b4f1e6bSMatan Azrad return -EINVAL; 3167b4f1e6bSMatan Azrad status = MLX5_GET(query_flow_counter_out, out, status); 3177b4f1e6bSMatan Azrad if (status) { 3187b4f1e6bSMatan Azrad int syndrome = MLX5_GET(query_flow_counter_out, out, syndrome); 3197b4f1e6bSMatan Azrad 320f002358cSMichael Baum DRV_LOG(ERR, "Bad DevX status %x, syndrome = %x", status, 3217b4f1e6bSMatan Azrad syndrome); 3227b4f1e6bSMatan Azrad } 3237b4f1e6bSMatan Azrad return status; 3247b4f1e6bSMatan Azrad } 3257b4f1e6bSMatan Azrad 3267b4f1e6bSMatan Azrad /** 3277b4f1e6bSMatan Azrad * Destroy any object allocated by a Devx API. 3287b4f1e6bSMatan Azrad * 3297b4f1e6bSMatan Azrad * @param[in] obj 3307b4f1e6bSMatan Azrad * Pointer to a general object. 3317b4f1e6bSMatan Azrad * 3327b4f1e6bSMatan Azrad * @return 3337b4f1e6bSMatan Azrad * 0 on success, a negative value otherwise. 3347b4f1e6bSMatan Azrad */ 3357b4f1e6bSMatan Azrad int 3367b4f1e6bSMatan Azrad mlx5_devx_cmd_destroy(struct mlx5_devx_obj *obj) 3377b4f1e6bSMatan Azrad { 3387b4f1e6bSMatan Azrad int ret; 3397b4f1e6bSMatan Azrad 3407b4f1e6bSMatan Azrad if (!obj) 3417b4f1e6bSMatan Azrad return 0; 3427b4f1e6bSMatan Azrad ret = mlx5_glue->devx_obj_destroy(obj->obj); 34366914d19SSuanming Mou mlx5_free(obj); 3447b4f1e6bSMatan Azrad return ret; 3457b4f1e6bSMatan Azrad } 3467b4f1e6bSMatan Azrad 3477b4f1e6bSMatan Azrad /** 3487b4f1e6bSMatan Azrad * Query NIC vport context. 3497b4f1e6bSMatan Azrad * Fills minimal inline attribute. 3507b4f1e6bSMatan Azrad * 3517b4f1e6bSMatan Azrad * @param[in] ctx 3527b4f1e6bSMatan Azrad * ibv contexts returned from mlx5dv_open_device. 3537b4f1e6bSMatan Azrad * @param[in] vport 3547b4f1e6bSMatan Azrad * vport index 3557b4f1e6bSMatan Azrad * @param[out] attr 3567b4f1e6bSMatan Azrad * Attributes device values. 3577b4f1e6bSMatan Azrad * 3587b4f1e6bSMatan Azrad * @return 3597b4f1e6bSMatan Azrad * 0 on success, a negative value otherwise. 3607b4f1e6bSMatan Azrad */ 3617b4f1e6bSMatan Azrad static int 362e09d350eSOphir Munk mlx5_devx_cmd_query_nic_vport_context(void *ctx, 3637b4f1e6bSMatan Azrad unsigned int vport, 3647b4f1e6bSMatan Azrad struct mlx5_hca_attr *attr) 3657b4f1e6bSMatan Azrad { 3667b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(query_nic_vport_context_in)] = {0}; 3677b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(query_nic_vport_context_out)] = {0}; 3687b4f1e6bSMatan Azrad void *vctx; 3697b4f1e6bSMatan Azrad int status, syndrome, rc; 3707b4f1e6bSMatan Azrad 3717b4f1e6bSMatan Azrad /* Query NIC vport context to determine inline mode. */ 3727b4f1e6bSMatan Azrad MLX5_SET(query_nic_vport_context_in, in, opcode, 3737b4f1e6bSMatan Azrad MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT); 3747b4f1e6bSMatan Azrad MLX5_SET(query_nic_vport_context_in, in, vport_number, vport); 3757b4f1e6bSMatan Azrad if (vport) 3767b4f1e6bSMatan Azrad MLX5_SET(query_nic_vport_context_in, in, other_vport, 1); 3777b4f1e6bSMatan Azrad rc = mlx5_glue->devx_general_cmd(ctx, 3787b4f1e6bSMatan Azrad in, sizeof(in), 3797b4f1e6bSMatan Azrad out, sizeof(out)); 3807b4f1e6bSMatan Azrad if (rc) 3817b4f1e6bSMatan Azrad goto error; 3827b4f1e6bSMatan Azrad status = MLX5_GET(query_nic_vport_context_out, out, status); 3837b4f1e6bSMatan Azrad syndrome = MLX5_GET(query_nic_vport_context_out, out, syndrome); 3847b4f1e6bSMatan Azrad if (status) { 3857b4f1e6bSMatan Azrad DRV_LOG(DEBUG, "Failed to query NIC vport context, " 386f002358cSMichael Baum "status %x, syndrome = %x", status, syndrome); 3877b4f1e6bSMatan Azrad return -1; 3887b4f1e6bSMatan Azrad } 3897b4f1e6bSMatan Azrad vctx = MLX5_ADDR_OF(query_nic_vport_context_out, out, 3907b4f1e6bSMatan Azrad nic_vport_context); 3917b4f1e6bSMatan Azrad attr->vport_inline_mode = MLX5_GET(nic_vport_context, vctx, 3927b4f1e6bSMatan Azrad min_wqe_inline_mode); 3937b4f1e6bSMatan Azrad return 0; 3947b4f1e6bSMatan Azrad error: 3957b4f1e6bSMatan Azrad rc = (rc > 0) ? -rc : rc; 3967b4f1e6bSMatan Azrad return rc; 3977b4f1e6bSMatan Azrad } 3987b4f1e6bSMatan Azrad 3997b4f1e6bSMatan Azrad /** 400ba1768c4SMatan Azrad * Query NIC vDPA attributes. 401ba1768c4SMatan Azrad * 402ba1768c4SMatan Azrad * @param[in] ctx 403e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 404ba1768c4SMatan Azrad * @param[out] vdpa_attr 405ba1768c4SMatan Azrad * vDPA Attributes structure to fill. 406ba1768c4SMatan Azrad */ 407ba1768c4SMatan Azrad static void 408e09d350eSOphir Munk mlx5_devx_cmd_query_hca_vdpa_attr(void *ctx, 409ba1768c4SMatan Azrad struct mlx5_hca_vdpa_attr *vdpa_attr) 410ba1768c4SMatan Azrad { 411ba1768c4SMatan Azrad uint32_t in[MLX5_ST_SZ_DW(query_hca_cap_in)] = {0}; 412ba1768c4SMatan Azrad uint32_t out[MLX5_ST_SZ_DW(query_hca_cap_out)] = {0}; 413ba1768c4SMatan Azrad void *hcattr = MLX5_ADDR_OF(query_hca_cap_out, out, capability); 414ba1768c4SMatan Azrad int status, syndrome, rc; 415ba1768c4SMatan Azrad 416ba1768c4SMatan Azrad MLX5_SET(query_hca_cap_in, in, opcode, MLX5_CMD_OP_QUERY_HCA_CAP); 417ba1768c4SMatan Azrad MLX5_SET(query_hca_cap_in, in, op_mod, 418ba1768c4SMatan Azrad MLX5_GET_HCA_CAP_OP_MOD_VDPA_EMULATION | 419ba1768c4SMatan Azrad MLX5_HCA_CAP_OPMOD_GET_CUR); 420ba1768c4SMatan Azrad rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, sizeof(out)); 421ba1768c4SMatan Azrad status = MLX5_GET(query_hca_cap_out, out, status); 422ba1768c4SMatan Azrad syndrome = MLX5_GET(query_hca_cap_out, out, syndrome); 423ba1768c4SMatan Azrad if (rc || status) { 424ba1768c4SMatan Azrad RTE_LOG(DEBUG, PMD, "Failed to query devx VDPA capabilities," 425ba1768c4SMatan Azrad " status %x, syndrome = %x", status, syndrome); 426ba1768c4SMatan Azrad vdpa_attr->valid = 0; 427ba1768c4SMatan Azrad } else { 428ba1768c4SMatan Azrad vdpa_attr->valid = 1; 429ba1768c4SMatan Azrad vdpa_attr->desc_tunnel_offload_type = 430ba1768c4SMatan Azrad MLX5_GET(virtio_emulation_cap, hcattr, 431ba1768c4SMatan Azrad desc_tunnel_offload_type); 432ba1768c4SMatan Azrad vdpa_attr->eth_frame_offload_type = 433ba1768c4SMatan Azrad MLX5_GET(virtio_emulation_cap, hcattr, 434ba1768c4SMatan Azrad eth_frame_offload_type); 435ba1768c4SMatan Azrad vdpa_attr->virtio_version_1_0 = 436ba1768c4SMatan Azrad MLX5_GET(virtio_emulation_cap, hcattr, 437ba1768c4SMatan Azrad virtio_version_1_0); 438ba1768c4SMatan Azrad vdpa_attr->tso_ipv4 = MLX5_GET(virtio_emulation_cap, hcattr, 439ba1768c4SMatan Azrad tso_ipv4); 440ba1768c4SMatan Azrad vdpa_attr->tso_ipv6 = MLX5_GET(virtio_emulation_cap, hcattr, 441ba1768c4SMatan Azrad tso_ipv6); 442ba1768c4SMatan Azrad vdpa_attr->tx_csum = MLX5_GET(virtio_emulation_cap, hcattr, 443ba1768c4SMatan Azrad tx_csum); 444ba1768c4SMatan Azrad vdpa_attr->rx_csum = MLX5_GET(virtio_emulation_cap, hcattr, 445ba1768c4SMatan Azrad rx_csum); 446ba1768c4SMatan Azrad vdpa_attr->event_mode = MLX5_GET(virtio_emulation_cap, hcattr, 447ba1768c4SMatan Azrad event_mode); 448ba1768c4SMatan Azrad vdpa_attr->virtio_queue_type = 449ba1768c4SMatan Azrad MLX5_GET(virtio_emulation_cap, hcattr, 450ba1768c4SMatan Azrad virtio_queue_type); 451ba1768c4SMatan Azrad vdpa_attr->log_doorbell_stride = 452ba1768c4SMatan Azrad MLX5_GET(virtio_emulation_cap, hcattr, 453ba1768c4SMatan Azrad log_doorbell_stride); 454ba1768c4SMatan Azrad vdpa_attr->log_doorbell_bar_size = 455ba1768c4SMatan Azrad MLX5_GET(virtio_emulation_cap, hcattr, 456ba1768c4SMatan Azrad log_doorbell_bar_size); 457ba1768c4SMatan Azrad vdpa_attr->doorbell_bar_offset = 458ba1768c4SMatan Azrad MLX5_GET64(virtio_emulation_cap, hcattr, 459ba1768c4SMatan Azrad doorbell_bar_offset); 460ba1768c4SMatan Azrad vdpa_attr->max_num_virtio_queues = 461ba1768c4SMatan Azrad MLX5_GET(virtio_emulation_cap, hcattr, 462ba1768c4SMatan Azrad max_num_virtio_queues); 4638712c80aSMatan Azrad vdpa_attr->umems[0].a = MLX5_GET(virtio_emulation_cap, hcattr, 464ba1768c4SMatan Azrad umem_1_buffer_param_a); 4658712c80aSMatan Azrad vdpa_attr->umems[0].b = MLX5_GET(virtio_emulation_cap, hcattr, 466ba1768c4SMatan Azrad umem_1_buffer_param_b); 4678712c80aSMatan Azrad vdpa_attr->umems[1].a = MLX5_GET(virtio_emulation_cap, hcattr, 468ba1768c4SMatan Azrad umem_2_buffer_param_a); 4698712c80aSMatan Azrad vdpa_attr->umems[1].b = MLX5_GET(virtio_emulation_cap, hcattr, 4708712c80aSMatan Azrad umem_2_buffer_param_b); 4718712c80aSMatan Azrad vdpa_attr->umems[2].a = MLX5_GET(virtio_emulation_cap, hcattr, 472ba1768c4SMatan Azrad umem_3_buffer_param_a); 4738712c80aSMatan Azrad vdpa_attr->umems[2].b = MLX5_GET(virtio_emulation_cap, hcattr, 474ba1768c4SMatan Azrad umem_3_buffer_param_b); 475ba1768c4SMatan Azrad } 476ba1768c4SMatan Azrad } 477ba1768c4SMatan Azrad 47838119ebeSBing Zhao int 47938119ebeSBing Zhao mlx5_devx_cmd_query_parse_samples(struct mlx5_devx_obj *flex_obj, 48038119ebeSBing Zhao uint32_t ids[], uint32_t num) 48138119ebeSBing Zhao { 48238119ebeSBing Zhao uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0}; 48338119ebeSBing Zhao uint32_t out[MLX5_ST_SZ_DW(create_flex_parser_out)] = {0}; 48438119ebeSBing Zhao void *hdr = MLX5_ADDR_OF(create_flex_parser_out, in, hdr); 48538119ebeSBing Zhao void *flex = MLX5_ADDR_OF(create_flex_parser_out, out, flex); 48638119ebeSBing Zhao void *sample = MLX5_ADDR_OF(parse_graph_flex, flex, sample_table); 48738119ebeSBing Zhao int ret; 48838119ebeSBing Zhao uint32_t idx = 0; 48938119ebeSBing Zhao uint32_t i; 49038119ebeSBing Zhao 49138119ebeSBing Zhao if (num > MLX5_GRAPH_NODE_SAMPLE_NUM) { 49238119ebeSBing Zhao rte_errno = EINVAL; 49338119ebeSBing Zhao DRV_LOG(ERR, "Too many sample IDs to be fetched."); 49438119ebeSBing Zhao return -rte_errno; 49538119ebeSBing Zhao } 49638119ebeSBing Zhao MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 49738119ebeSBing Zhao MLX5_CMD_OP_QUERY_GENERAL_OBJECT); 49838119ebeSBing Zhao MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 49938119ebeSBing Zhao MLX5_GENERAL_OBJ_TYPE_FLEX_PARSE_GRAPH); 50038119ebeSBing Zhao MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, flex_obj->id); 50138119ebeSBing Zhao ret = mlx5_glue->devx_obj_query(flex_obj->obj, in, sizeof(in), 50238119ebeSBing Zhao out, sizeof(out)); 50338119ebeSBing Zhao if (ret) { 50438119ebeSBing Zhao rte_errno = ret; 50538119ebeSBing Zhao DRV_LOG(ERR, "Failed to query sample IDs with object %p.", 50638119ebeSBing Zhao (void *)flex_obj); 50738119ebeSBing Zhao return -rte_errno; 50838119ebeSBing Zhao } 50938119ebeSBing Zhao for (i = 0; i < MLX5_GRAPH_NODE_SAMPLE_NUM; i++) { 51038119ebeSBing Zhao void *s_off = (void *)((char *)sample + i * 51138119ebeSBing Zhao MLX5_ST_SZ_BYTES(parse_graph_flow_match_sample)); 51238119ebeSBing Zhao uint32_t en; 51338119ebeSBing Zhao 51438119ebeSBing Zhao en = MLX5_GET(parse_graph_flow_match_sample, s_off, 51538119ebeSBing Zhao flow_match_sample_en); 51638119ebeSBing Zhao if (!en) 51738119ebeSBing Zhao continue; 51838119ebeSBing Zhao ids[idx++] = MLX5_GET(parse_graph_flow_match_sample, s_off, 51938119ebeSBing Zhao flow_match_sample_field_id); 52038119ebeSBing Zhao } 52138119ebeSBing Zhao if (num != idx) { 52238119ebeSBing Zhao rte_errno = EINVAL; 52338119ebeSBing Zhao DRV_LOG(ERR, "Number of sample IDs are not as expected."); 52438119ebeSBing Zhao return -rte_errno; 52538119ebeSBing Zhao } 52638119ebeSBing Zhao return ret; 52738119ebeSBing Zhao } 52838119ebeSBing Zhao 52938119ebeSBing Zhao 53038119ebeSBing Zhao struct mlx5_devx_obj * 53138119ebeSBing Zhao mlx5_devx_cmd_create_flex_parser(void *ctx, 53238119ebeSBing Zhao struct mlx5_devx_graph_node_attr *data) 53338119ebeSBing Zhao { 53438119ebeSBing Zhao uint32_t in[MLX5_ST_SZ_DW(create_flex_parser_in)] = {0}; 53538119ebeSBing Zhao uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 53638119ebeSBing Zhao void *hdr = MLX5_ADDR_OF(create_flex_parser_in, in, hdr); 53738119ebeSBing Zhao void *flex = MLX5_ADDR_OF(create_flex_parser_in, in, flex); 53838119ebeSBing Zhao void *sample = MLX5_ADDR_OF(parse_graph_flex, flex, sample_table); 53938119ebeSBing Zhao void *in_arc = MLX5_ADDR_OF(parse_graph_flex, flex, input_arc); 54038119ebeSBing Zhao void *out_arc = MLX5_ADDR_OF(parse_graph_flex, flex, output_arc); 541f84d733cSMichael Baum struct mlx5_devx_obj *parse_flex_obj = mlx5_malloc 542f84d733cSMichael Baum (MLX5_MEM_ZERO, sizeof(*parse_flex_obj), 0, SOCKET_ID_ANY); 54338119ebeSBing Zhao uint32_t i; 54438119ebeSBing Zhao 54538119ebeSBing Zhao if (!parse_flex_obj) { 546f84d733cSMichael Baum DRV_LOG(ERR, "Failed to allocate flex parser data."); 54738119ebeSBing Zhao rte_errno = ENOMEM; 54838119ebeSBing Zhao return NULL; 54938119ebeSBing Zhao } 55038119ebeSBing Zhao MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 55138119ebeSBing Zhao MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 55238119ebeSBing Zhao MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 55338119ebeSBing Zhao MLX5_GENERAL_OBJ_TYPE_FLEX_PARSE_GRAPH); 55438119ebeSBing Zhao MLX5_SET(parse_graph_flex, flex, header_length_mode, 55538119ebeSBing Zhao data->header_length_mode); 55638119ebeSBing Zhao MLX5_SET(parse_graph_flex, flex, header_length_base_value, 55738119ebeSBing Zhao data->header_length_base_value); 55838119ebeSBing Zhao MLX5_SET(parse_graph_flex, flex, header_length_field_offset, 55938119ebeSBing Zhao data->header_length_field_offset); 56038119ebeSBing Zhao MLX5_SET(parse_graph_flex, flex, header_length_field_shift, 56138119ebeSBing Zhao data->header_length_field_shift); 56238119ebeSBing Zhao MLX5_SET(parse_graph_flex, flex, header_length_field_mask, 56338119ebeSBing Zhao data->header_length_field_mask); 56438119ebeSBing Zhao for (i = 0; i < MLX5_GRAPH_NODE_SAMPLE_NUM; i++) { 56538119ebeSBing Zhao struct mlx5_devx_match_sample_attr *s = &data->sample[i]; 56638119ebeSBing Zhao void *s_off = (void *)((char *)sample + i * 56738119ebeSBing Zhao MLX5_ST_SZ_BYTES(parse_graph_flow_match_sample)); 56838119ebeSBing Zhao 56938119ebeSBing Zhao if (!s->flow_match_sample_en) 57038119ebeSBing Zhao continue; 57138119ebeSBing Zhao MLX5_SET(parse_graph_flow_match_sample, s_off, 57238119ebeSBing Zhao flow_match_sample_en, !!s->flow_match_sample_en); 57338119ebeSBing Zhao MLX5_SET(parse_graph_flow_match_sample, s_off, 57438119ebeSBing Zhao flow_match_sample_field_offset, 57538119ebeSBing Zhao s->flow_match_sample_field_offset); 57638119ebeSBing Zhao MLX5_SET(parse_graph_flow_match_sample, s_off, 57738119ebeSBing Zhao flow_match_sample_offset_mode, 57838119ebeSBing Zhao s->flow_match_sample_offset_mode); 57938119ebeSBing Zhao MLX5_SET(parse_graph_flow_match_sample, s_off, 58038119ebeSBing Zhao flow_match_sample_field_offset_mask, 58138119ebeSBing Zhao s->flow_match_sample_field_offset_mask); 58238119ebeSBing Zhao MLX5_SET(parse_graph_flow_match_sample, s_off, 58338119ebeSBing Zhao flow_match_sample_field_offset_shift, 58438119ebeSBing Zhao s->flow_match_sample_field_offset_shift); 58538119ebeSBing Zhao MLX5_SET(parse_graph_flow_match_sample, s_off, 58638119ebeSBing Zhao flow_match_sample_field_base_offset, 58738119ebeSBing Zhao s->flow_match_sample_field_base_offset); 58838119ebeSBing Zhao MLX5_SET(parse_graph_flow_match_sample, s_off, 58938119ebeSBing Zhao flow_match_sample_tunnel_mode, 59038119ebeSBing Zhao s->flow_match_sample_tunnel_mode); 59138119ebeSBing Zhao } 59238119ebeSBing Zhao for (i = 0; i < MLX5_GRAPH_NODE_ARC_NUM; i++) { 59338119ebeSBing Zhao struct mlx5_devx_graph_arc_attr *ia = &data->in[i]; 59438119ebeSBing Zhao struct mlx5_devx_graph_arc_attr *oa = &data->out[i]; 59538119ebeSBing Zhao void *in_off = (void *)((char *)in_arc + i * 59638119ebeSBing Zhao MLX5_ST_SZ_BYTES(parse_graph_arc)); 59738119ebeSBing Zhao void *out_off = (void *)((char *)out_arc + i * 59838119ebeSBing Zhao MLX5_ST_SZ_BYTES(parse_graph_arc)); 59938119ebeSBing Zhao 60038119ebeSBing Zhao if (ia->arc_parse_graph_node != 0) { 60138119ebeSBing Zhao MLX5_SET(parse_graph_arc, in_off, 60238119ebeSBing Zhao compare_condition_value, 60338119ebeSBing Zhao ia->compare_condition_value); 60438119ebeSBing Zhao MLX5_SET(parse_graph_arc, in_off, start_inner_tunnel, 60538119ebeSBing Zhao ia->start_inner_tunnel); 60638119ebeSBing Zhao MLX5_SET(parse_graph_arc, in_off, arc_parse_graph_node, 60738119ebeSBing Zhao ia->arc_parse_graph_node); 60838119ebeSBing Zhao MLX5_SET(parse_graph_arc, in_off, 60938119ebeSBing Zhao parse_graph_node_handle, 61038119ebeSBing Zhao ia->parse_graph_node_handle); 61138119ebeSBing Zhao } 61238119ebeSBing Zhao if (oa->arc_parse_graph_node != 0) { 61338119ebeSBing Zhao MLX5_SET(parse_graph_arc, out_off, 61438119ebeSBing Zhao compare_condition_value, 61538119ebeSBing Zhao oa->compare_condition_value); 61638119ebeSBing Zhao MLX5_SET(parse_graph_arc, out_off, start_inner_tunnel, 61738119ebeSBing Zhao oa->start_inner_tunnel); 61838119ebeSBing Zhao MLX5_SET(parse_graph_arc, out_off, arc_parse_graph_node, 61938119ebeSBing Zhao oa->arc_parse_graph_node); 62038119ebeSBing Zhao MLX5_SET(parse_graph_arc, out_off, 62138119ebeSBing Zhao parse_graph_node_handle, 62238119ebeSBing Zhao oa->parse_graph_node_handle); 62338119ebeSBing Zhao } 62438119ebeSBing Zhao } 62538119ebeSBing Zhao parse_flex_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 62638119ebeSBing Zhao out, sizeof(out)); 62738119ebeSBing Zhao if (!parse_flex_obj->obj) { 62838119ebeSBing Zhao rte_errno = errno; 62938119ebeSBing Zhao DRV_LOG(ERR, "Failed to create FLEX PARSE GRAPH object " 63038119ebeSBing Zhao "by using DevX."); 63166914d19SSuanming Mou mlx5_free(parse_flex_obj); 63238119ebeSBing Zhao return NULL; 63338119ebeSBing Zhao } 63438119ebeSBing Zhao parse_flex_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 63538119ebeSBing Zhao return parse_flex_obj; 63638119ebeSBing Zhao } 63738119ebeSBing Zhao 638ba1768c4SMatan Azrad /** 6397b4f1e6bSMatan Azrad * Query HCA attributes. 6407b4f1e6bSMatan Azrad * Using those attributes we can check on run time if the device 6417b4f1e6bSMatan Azrad * is having the required capabilities. 6427b4f1e6bSMatan Azrad * 6437b4f1e6bSMatan Azrad * @param[in] ctx 644e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 6457b4f1e6bSMatan Azrad * @param[out] attr 6467b4f1e6bSMatan Azrad * Attributes device values. 6477b4f1e6bSMatan Azrad * 6487b4f1e6bSMatan Azrad * @return 6497b4f1e6bSMatan Azrad * 0 on success, a negative value otherwise. 6507b4f1e6bSMatan Azrad */ 6517b4f1e6bSMatan Azrad int 652e09d350eSOphir Munk mlx5_devx_cmd_query_hca_attr(void *ctx, 6537b4f1e6bSMatan Azrad struct mlx5_hca_attr *attr) 6547b4f1e6bSMatan Azrad { 6557b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(query_hca_cap_in)] = {0}; 6567b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(query_hca_cap_out)] = {0}; 6577b4f1e6bSMatan Azrad void *hcattr; 65843e73483SThomas Monjalon int status, syndrome, rc, i; 659876d4702SDekel Peled uint64_t general_obj_types_supported = 0; 6607b4f1e6bSMatan Azrad 6617b4f1e6bSMatan Azrad MLX5_SET(query_hca_cap_in, in, opcode, MLX5_CMD_OP_QUERY_HCA_CAP); 6627b4f1e6bSMatan Azrad MLX5_SET(query_hca_cap_in, in, op_mod, 6637b4f1e6bSMatan Azrad MLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE | 6647b4f1e6bSMatan Azrad MLX5_HCA_CAP_OPMOD_GET_CUR); 6657b4f1e6bSMatan Azrad 6667b4f1e6bSMatan Azrad rc = mlx5_glue->devx_general_cmd(ctx, 6677b4f1e6bSMatan Azrad in, sizeof(in), out, sizeof(out)); 6687b4f1e6bSMatan Azrad if (rc) 6697b4f1e6bSMatan Azrad goto error; 6707b4f1e6bSMatan Azrad status = MLX5_GET(query_hca_cap_out, out, status); 6717b4f1e6bSMatan Azrad syndrome = MLX5_GET(query_hca_cap_out, out, syndrome); 6727b4f1e6bSMatan Azrad if (status) { 6737b4f1e6bSMatan Azrad DRV_LOG(DEBUG, "Failed to query devx HCA capabilities, " 674f002358cSMichael Baum "status %x, syndrome = %x", status, syndrome); 6757b4f1e6bSMatan Azrad return -1; 6767b4f1e6bSMatan Azrad } 6777b4f1e6bSMatan Azrad hcattr = MLX5_ADDR_OF(query_hca_cap_out, out, capability); 6787b4f1e6bSMatan Azrad attr->flow_counter_bulk_alloc_bitmap = 6797b4f1e6bSMatan Azrad MLX5_GET(cmd_hca_cap, hcattr, flow_counter_bulk_alloc); 6807b4f1e6bSMatan Azrad attr->flow_counters_dump = MLX5_GET(cmd_hca_cap, hcattr, 6817b4f1e6bSMatan Azrad flow_counters_dump); 6822d3c670cSMatan Azrad attr->log_max_rqt_size = MLX5_GET(cmd_hca_cap, hcattr, 6832d3c670cSMatan Azrad log_max_rqt_size); 6847b4f1e6bSMatan Azrad attr->eswitch_manager = MLX5_GET(cmd_hca_cap, hcattr, eswitch_manager); 6857b4f1e6bSMatan Azrad attr->hairpin = MLX5_GET(cmd_hca_cap, hcattr, hairpin); 6867b4f1e6bSMatan Azrad attr->log_max_hairpin_queues = MLX5_GET(cmd_hca_cap, hcattr, 6877b4f1e6bSMatan Azrad log_max_hairpin_queues); 6887b4f1e6bSMatan Azrad attr->log_max_hairpin_wq_data_sz = MLX5_GET(cmd_hca_cap, hcattr, 6897b4f1e6bSMatan Azrad log_max_hairpin_wq_data_sz); 6907b4f1e6bSMatan Azrad attr->log_max_hairpin_num_packets = MLX5_GET 6917b4f1e6bSMatan Azrad (cmd_hca_cap, hcattr, log_min_hairpin_wq_data_sz); 6927b4f1e6bSMatan Azrad attr->vhca_id = MLX5_GET(cmd_hca_cap, hcattr, vhca_id); 693ffd5b302SShiri Kuzin attr->relaxed_ordering_write = MLX5_GET(cmd_hca_cap, hcattr, 694ffd5b302SShiri Kuzin relaxed_ordering_write); 695ffd5b302SShiri Kuzin attr->relaxed_ordering_read = MLX5_GET(cmd_hca_cap, hcattr, 696ffd5b302SShiri Kuzin relaxed_ordering_read); 697972a1bf8SViacheslav Ovsiienko attr->access_register_user = MLX5_GET(cmd_hca_cap, hcattr, 698972a1bf8SViacheslav Ovsiienko access_register_user); 6997b4f1e6bSMatan Azrad attr->eth_net_offloads = MLX5_GET(cmd_hca_cap, hcattr, 7007b4f1e6bSMatan Azrad eth_net_offloads); 7017b4f1e6bSMatan Azrad attr->eth_virt = MLX5_GET(cmd_hca_cap, hcattr, eth_virt); 7027b4f1e6bSMatan Azrad attr->flex_parser_protocols = MLX5_GET(cmd_hca_cap, hcattr, 7037b4f1e6bSMatan Azrad flex_parser_protocols); 7041324ff18SShiri Kuzin attr->max_geneve_tlv_options = MLX5_GET(cmd_hca_cap, hcattr, 7051324ff18SShiri Kuzin max_geneve_tlv_options); 7061324ff18SShiri Kuzin attr->max_geneve_tlv_option_data_len = MLX5_GET(cmd_hca_cap, hcattr, 7071324ff18SShiri Kuzin max_geneve_tlv_option_data_len); 7087b4f1e6bSMatan Azrad attr->qos.sup = MLX5_GET(cmd_hca_cap, hcattr, qos); 7095b9e24aeSLi Zhang attr->qos.flow_meter_aso_sup = !!(MLX5_GET64(cmd_hca_cap, hcattr, 7105b9e24aeSLi Zhang general_obj_types) & 7115b9e24aeSLi Zhang MLX5_GENERAL_OBJ_TYPES_CAP_FLOW_METER_ASO); 712ba1768c4SMatan Azrad attr->vdpa.valid = !!(MLX5_GET64(cmd_hca_cap, hcattr, 713ba1768c4SMatan Azrad general_obj_types) & 714ba1768c4SMatan Azrad MLX5_GENERAL_OBJ_TYPES_CAP_VIRTQ_NET_Q); 715796ae7bbSMatan Azrad attr->vdpa.queue_counters_valid = !!(MLX5_GET64(cmd_hca_cap, hcattr, 716796ae7bbSMatan Azrad general_obj_types) & 717796ae7bbSMatan Azrad MLX5_GENERAL_OBJ_TYPES_CAP_VIRTIO_Q_COUNTERS); 71838119ebeSBing Zhao attr->parse_graph_flex_node = !!(MLX5_GET64(cmd_hca_cap, hcattr, 71938119ebeSBing Zhao general_obj_types) & 72038119ebeSBing Zhao MLX5_GENERAL_OBJ_TYPES_CAP_PARSE_GRAPH_FLEX_NODE); 72179a7e409SViacheslav Ovsiienko attr->wqe_index_ignore = MLX5_GET(cmd_hca_cap, hcattr, 72279a7e409SViacheslav Ovsiienko wqe_index_ignore_cap); 72379a7e409SViacheslav Ovsiienko attr->cross_channel = MLX5_GET(cmd_hca_cap, hcattr, cd); 72479a7e409SViacheslav Ovsiienko attr->non_wire_sq = MLX5_GET(cmd_hca_cap, hcattr, non_wire_sq); 72579a7e409SViacheslav Ovsiienko attr->log_max_static_sq_wq = MLX5_GET(cmd_hca_cap, hcattr, 72679a7e409SViacheslav Ovsiienko log_max_static_sq_wq); 7271cbdad1bSXueming Li attr->num_lag_ports = MLX5_GET(cmd_hca_cap, hcattr, num_lag_ports); 72879a7e409SViacheslav Ovsiienko attr->dev_freq_khz = MLX5_GET(cmd_hca_cap, hcattr, 72979a7e409SViacheslav Ovsiienko device_frequency_khz); 73091f7338eSSuanming Mou attr->scatter_fcs_w_decap_disable = 73191f7338eSSuanming Mou MLX5_GET(cmd_hca_cap, hcattr, scatter_fcs_w_decap_disable); 732569ffbc9SViacheslav Ovsiienko attr->roce = MLX5_GET(cmd_hca_cap, hcattr, roce); 733569ffbc9SViacheslav Ovsiienko attr->rq_ts_format = MLX5_GET(cmd_hca_cap, hcattr, rq_ts_format); 734569ffbc9SViacheslav Ovsiienko attr->sq_ts_format = MLX5_GET(cmd_hca_cap, hcattr, sq_ts_format); 735cfc672a9SOri Kam attr->regex = MLX5_GET(cmd_hca_cap, hcattr, regexp); 736cfc672a9SOri Kam attr->regexp_num_of_engines = MLX5_GET(cmd_hca_cap, hcattr, 737cfc672a9SOri Kam regexp_num_of_engines); 738876d4702SDekel Peled /* Read the general_obj_types bitmap and extract the relevant bits. */ 739876d4702SDekel Peled general_obj_types_supported = MLX5_GET64(cmd_hca_cap, hcattr, 740876d4702SDekel Peled general_obj_types); 741876d4702SDekel Peled attr->vdpa.valid = !!(general_obj_types_supported & 742876d4702SDekel Peled MLX5_GENERAL_OBJ_TYPES_CAP_VIRTQ_NET_Q); 743876d4702SDekel Peled attr->vdpa.queue_counters_valid = 744876d4702SDekel Peled !!(general_obj_types_supported & 745876d4702SDekel Peled MLX5_GENERAL_OBJ_TYPES_CAP_VIRTIO_Q_COUNTERS); 746876d4702SDekel Peled attr->parse_graph_flex_node = 747876d4702SDekel Peled !!(general_obj_types_supported & 748876d4702SDekel Peled MLX5_GENERAL_OBJ_TYPES_CAP_PARSE_GRAPH_FLEX_NODE); 749876d4702SDekel Peled attr->flow_hit_aso = !!(general_obj_types_supported & 75001b8b5b6SDekel Peled MLX5_GENERAL_OBJ_TYPES_CAP_FLOW_HIT_ASO); 751876d4702SDekel Peled attr->geneve_tlv_opt = !!(general_obj_types_supported & 7521324ff18SShiri Kuzin MLX5_GENERAL_OBJ_TYPES_CAP_GENEVE_TLV_OPT); 753178d8c50SDekel Peled attr->dek = !!(general_obj_types_supported & 754178d8c50SDekel Peled MLX5_GENERAL_OBJ_TYPES_CAP_DEK); 75521ca2494SDekel Peled attr->import_kek = !!(general_obj_types_supported & 75621ca2494SDekel Peled MLX5_GENERAL_OBJ_TYPES_CAP_IMPORT_KEK); 75738e4780bSDekel Peled attr->crypto_login = !!(general_obj_types_supported & 75838e4780bSDekel Peled MLX5_GENERAL_OBJ_TYPES_CAP_CRYPTO_LOGIN); 759876d4702SDekel Peled /* Add reading of other GENERAL_OBJ_TYPES_CAP bits above this line. */ 76004223e45STal Shnaiderman attr->log_max_cq = MLX5_GET(cmd_hca_cap, hcattr, log_max_cq); 76104223e45STal Shnaiderman attr->log_max_qp = MLX5_GET(cmd_hca_cap, hcattr, log_max_qp); 76204223e45STal Shnaiderman attr->log_max_cq_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_cq_sz); 76304223e45STal Shnaiderman attr->log_max_qp_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_qp_sz); 76404223e45STal Shnaiderman attr->log_max_mrw_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_mrw_sz); 76504223e45STal Shnaiderman attr->log_max_pd = MLX5_GET(cmd_hca_cap, hcattr, log_max_pd); 76604223e45STal Shnaiderman attr->log_max_srq = MLX5_GET(cmd_hca_cap, hcattr, log_max_srq); 76704223e45STal Shnaiderman attr->log_max_srq_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_srq_sz); 768efa6a7e2SJiawei Wang attr->reg_c_preserve = 769efa6a7e2SJiawei Wang MLX5_GET(cmd_hca_cap, hcattr, reg_c_preserve); 770ae5c165bSMatan Azrad attr->mmo_dma_en = MLX5_GET(cmd_hca_cap, hcattr, dma_mmo); 771ae5c165bSMatan Azrad attr->mmo_compress_en = MLX5_GET(cmd_hca_cap, hcattr, compress); 772ae5c165bSMatan Azrad attr->mmo_decompress_en = MLX5_GET(cmd_hca_cap, hcattr, decompress); 773ae5c165bSMatan Azrad attr->compress_min_block_size = MLX5_GET(cmd_hca_cap, hcattr, 774ae5c165bSMatan Azrad compress_min_block_size); 775ae5c165bSMatan Azrad attr->log_max_mmo_dma = MLX5_GET(cmd_hca_cap, hcattr, log_dma_mmo_size); 776ae5c165bSMatan Azrad attr->log_max_mmo_compress = MLX5_GET(cmd_hca_cap, hcattr, 777ae5c165bSMatan Azrad log_compress_mmo_size); 778ae5c165bSMatan Azrad attr->log_max_mmo_decompress = MLX5_GET(cmd_hca_cap, hcattr, 779ae5c165bSMatan Azrad log_decompress_mmo_size); 7803d3f4e6dSAlexander Kozyrev attr->cqe_compression = MLX5_GET(cmd_hca_cap, hcattr, cqe_compression); 7813d3f4e6dSAlexander Kozyrev attr->mini_cqe_resp_flow_tag = MLX5_GET(cmd_hca_cap, hcattr, 7823d3f4e6dSAlexander Kozyrev mini_cqe_resp_flow_tag); 7833d3f4e6dSAlexander Kozyrev attr->mini_cqe_resp_l3_l4_tag = MLX5_GET(cmd_hca_cap, hcattr, 7843d3f4e6dSAlexander Kozyrev mini_cqe_resp_l3_l4_tag); 785f2054291SSuanming Mou attr->umr_indirect_mkey_disabled = 786f2054291SSuanming Mou MLX5_GET(cmd_hca_cap, hcattr, umr_indirect_mkey_disabled); 787f2054291SSuanming Mou attr->umr_modify_entity_size_disabled = 788f2054291SSuanming Mou MLX5_GET(cmd_hca_cap, hcattr, umr_modify_entity_size_disabled); 789f7d1f11cSDekel Peled attr->crypto = MLX5_GET(cmd_hca_cap, hcattr, crypto); 790f7d1f11cSDekel Peled if (attr->crypto) 791f7d1f11cSDekel Peled attr->aes_xts = MLX5_GET(cmd_hca_cap, hcattr, aes_xts); 7927b4f1e6bSMatan Azrad if (attr->qos.sup) { 7937b4f1e6bSMatan Azrad MLX5_SET(query_hca_cap_in, in, op_mod, 7947b4f1e6bSMatan Azrad MLX5_GET_HCA_CAP_OP_MOD_QOS_CAP | 7957b4f1e6bSMatan Azrad MLX5_HCA_CAP_OPMOD_GET_CUR); 7967b4f1e6bSMatan Azrad rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), 7977b4f1e6bSMatan Azrad out, sizeof(out)); 7987b4f1e6bSMatan Azrad if (rc) 7997b4f1e6bSMatan Azrad goto error; 8007b4f1e6bSMatan Azrad if (status) { 8017b4f1e6bSMatan Azrad DRV_LOG(DEBUG, "Failed to query devx QOS capabilities," 802f002358cSMichael Baum " status %x, syndrome = %x", status, syndrome); 8037b4f1e6bSMatan Azrad return -1; 8047b4f1e6bSMatan Azrad } 8057b4f1e6bSMatan Azrad hcattr = MLX5_ADDR_OF(query_hca_cap_out, out, capability); 806b6505738SDekel Peled attr->qos.flow_meter_old = 807b6505738SDekel Peled MLX5_GET(qos_cap, hcattr, flow_meter_old); 8087b4f1e6bSMatan Azrad attr->qos.log_max_flow_meter = 8097b4f1e6bSMatan Azrad MLX5_GET(qos_cap, hcattr, log_max_flow_meter); 8107b4f1e6bSMatan Azrad attr->qos.flow_meter_reg_c_ids = 8117b4f1e6bSMatan Azrad MLX5_GET(qos_cap, hcattr, flow_meter_reg_id); 812b6505738SDekel Peled attr->qos.flow_meter = 813b6505738SDekel Peled MLX5_GET(qos_cap, hcattr, flow_meter); 81479a7e409SViacheslav Ovsiienko attr->qos.packet_pacing = 81579a7e409SViacheslav Ovsiienko MLX5_GET(qos_cap, hcattr, packet_pacing); 81679a7e409SViacheslav Ovsiienko attr->qos.wqe_rate_pp = 81779a7e409SViacheslav Ovsiienko MLX5_GET(qos_cap, hcattr, wqe_rate_pp); 8185b9e24aeSLi Zhang if (attr->qos.flow_meter_aso_sup) { 8195b9e24aeSLi Zhang attr->qos.log_meter_aso_granularity = 8205b9e24aeSLi Zhang MLX5_GET(qos_cap, hcattr, 8215b9e24aeSLi Zhang log_meter_aso_granularity); 8225b9e24aeSLi Zhang attr->qos.log_meter_aso_max_alloc = 8235b9e24aeSLi Zhang MLX5_GET(qos_cap, hcattr, 8245b9e24aeSLi Zhang log_meter_aso_max_alloc); 8255b9e24aeSLi Zhang attr->qos.log_max_num_meter_aso = 8265b9e24aeSLi Zhang MLX5_GET(qos_cap, hcattr, 8275b9e24aeSLi Zhang log_max_num_meter_aso); 8285b9e24aeSLi Zhang } 8297b4f1e6bSMatan Azrad } 830ba1768c4SMatan Azrad if (attr->vdpa.valid) 831ba1768c4SMatan Azrad mlx5_devx_cmd_query_hca_vdpa_attr(ctx, &attr->vdpa); 8327b4f1e6bSMatan Azrad if (!attr->eth_net_offloads) 8337b4f1e6bSMatan Azrad return 0; 8347b4f1e6bSMatan Azrad 8358cc34c08SJiawei Wang /* Query Flow Sampler Capability From FLow Table Properties Layout. */ 8368cc34c08SJiawei Wang memset(in, 0, sizeof(in)); 8378cc34c08SJiawei Wang memset(out, 0, sizeof(out)); 8388cc34c08SJiawei Wang MLX5_SET(query_hca_cap_in, in, opcode, MLX5_CMD_OP_QUERY_HCA_CAP); 8398cc34c08SJiawei Wang MLX5_SET(query_hca_cap_in, in, op_mod, 8408cc34c08SJiawei Wang MLX5_GET_HCA_CAP_OP_MOD_NIC_FLOW_TABLE | 8418cc34c08SJiawei Wang MLX5_HCA_CAP_OPMOD_GET_CUR); 8428cc34c08SJiawei Wang 843f002358cSMichael Baum rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, sizeof(out)); 8448cc34c08SJiawei Wang if (rc) 8458cc34c08SJiawei Wang goto error; 8468cc34c08SJiawei Wang status = MLX5_GET(query_hca_cap_out, out, status); 8478cc34c08SJiawei Wang syndrome = MLX5_GET(query_hca_cap_out, out, syndrome); 8488cc34c08SJiawei Wang if (status) { 8498cc34c08SJiawei Wang DRV_LOG(DEBUG, "Failed to query devx HCA capabilities, " 850f002358cSMichael Baum "status %x, syndrome = %x", status, syndrome); 8518cc34c08SJiawei Wang attr->log_max_ft_sampler_num = 0; 8528cc34c08SJiawei Wang return -1; 8538cc34c08SJiawei Wang } 8548cc34c08SJiawei Wang hcattr = MLX5_ADDR_OF(query_hca_cap_out, out, capability); 8558cc34c08SJiawei Wang attr->log_max_ft_sampler_num = 8568cc34c08SJiawei Wang MLX5_GET(flow_table_nic_cap, 8578cc34c08SJiawei Wang hcattr, flow_table_properties.log_max_ft_sampler_num); 8588cc34c08SJiawei Wang 8597b4f1e6bSMatan Azrad /* Query HCA offloads for Ethernet protocol. */ 8607b4f1e6bSMatan Azrad memset(in, 0, sizeof(in)); 8617b4f1e6bSMatan Azrad memset(out, 0, sizeof(out)); 8627b4f1e6bSMatan Azrad MLX5_SET(query_hca_cap_in, in, opcode, MLX5_CMD_OP_QUERY_HCA_CAP); 8637b4f1e6bSMatan Azrad MLX5_SET(query_hca_cap_in, in, op_mod, 8647b4f1e6bSMatan Azrad MLX5_GET_HCA_CAP_OP_MOD_ETHERNET_OFFLOAD_CAPS | 8657b4f1e6bSMatan Azrad MLX5_HCA_CAP_OPMOD_GET_CUR); 8667b4f1e6bSMatan Azrad 867f002358cSMichael Baum rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, sizeof(out)); 8687b4f1e6bSMatan Azrad if (rc) { 8697b4f1e6bSMatan Azrad attr->eth_net_offloads = 0; 8707b4f1e6bSMatan Azrad goto error; 8717b4f1e6bSMatan Azrad } 8727b4f1e6bSMatan Azrad status = MLX5_GET(query_hca_cap_out, out, status); 8737b4f1e6bSMatan Azrad syndrome = MLX5_GET(query_hca_cap_out, out, syndrome); 8747b4f1e6bSMatan Azrad if (status) { 8757b4f1e6bSMatan Azrad DRV_LOG(DEBUG, "Failed to query devx HCA capabilities, " 876f002358cSMichael Baum "status %x, syndrome = %x", status, syndrome); 8777b4f1e6bSMatan Azrad attr->eth_net_offloads = 0; 8787b4f1e6bSMatan Azrad return -1; 8797b4f1e6bSMatan Azrad } 8807b4f1e6bSMatan Azrad hcattr = MLX5_ADDR_OF(query_hca_cap_out, out, capability); 8817b4f1e6bSMatan Azrad attr->wqe_vlan_insert = MLX5_GET(per_protocol_networking_offload_caps, 8827b4f1e6bSMatan Azrad hcattr, wqe_vlan_insert); 8837b4f1e6bSMatan Azrad attr->lro_cap = MLX5_GET(per_protocol_networking_offload_caps, hcattr, 8847b4f1e6bSMatan Azrad lro_cap); 8857b4f1e6bSMatan Azrad attr->tunnel_lro_gre = MLX5_GET(per_protocol_networking_offload_caps, 8867b4f1e6bSMatan Azrad hcattr, tunnel_lro_gre); 8877b4f1e6bSMatan Azrad attr->tunnel_lro_vxlan = MLX5_GET(per_protocol_networking_offload_caps, 8887b4f1e6bSMatan Azrad hcattr, tunnel_lro_vxlan); 8897b4f1e6bSMatan Azrad attr->lro_max_msg_sz_mode = MLX5_GET 8907b4f1e6bSMatan Azrad (per_protocol_networking_offload_caps, 8917b4f1e6bSMatan Azrad hcattr, lro_max_msg_sz_mode); 89243e73483SThomas Monjalon for (i = 0 ; i < MLX5_LRO_NUM_SUPP_PERIODS ; i++) { 8937b4f1e6bSMatan Azrad attr->lro_timer_supported_periods[i] = 8947b4f1e6bSMatan Azrad MLX5_GET(per_protocol_networking_offload_caps, hcattr, 8957b4f1e6bSMatan Azrad lro_timer_supported_periods[i]); 8967b4f1e6bSMatan Azrad } 897613d64e4SDekel Peled attr->lro_min_mss_size = MLX5_GET(per_protocol_networking_offload_caps, 898613d64e4SDekel Peled hcattr, lro_min_mss_size); 8997b4f1e6bSMatan Azrad attr->tunnel_stateless_geneve_rx = 9007b4f1e6bSMatan Azrad MLX5_GET(per_protocol_networking_offload_caps, 9017b4f1e6bSMatan Azrad hcattr, tunnel_stateless_geneve_rx); 9027b4f1e6bSMatan Azrad attr->geneve_max_opt_len = 9037b4f1e6bSMatan Azrad MLX5_GET(per_protocol_networking_offload_caps, 9047b4f1e6bSMatan Azrad hcattr, max_geneve_opt_len); 9057b4f1e6bSMatan Azrad attr->wqe_inline_mode = MLX5_GET(per_protocol_networking_offload_caps, 9067b4f1e6bSMatan Azrad hcattr, wqe_inline_mode); 9077b4f1e6bSMatan Azrad attr->tunnel_stateless_gtp = MLX5_GET 9087b4f1e6bSMatan Azrad (per_protocol_networking_offload_caps, 9097b4f1e6bSMatan Azrad hcattr, tunnel_stateless_gtp); 91004223e45STal Shnaiderman attr->rss_ind_tbl_cap = MLX5_GET 91104223e45STal Shnaiderman (per_protocol_networking_offload_caps, 91204223e45STal Shnaiderman hcattr, rss_ind_tbl_cap); 913569ffbc9SViacheslav Ovsiienko /* Query HCA attribute for ROCE. */ 914569ffbc9SViacheslav Ovsiienko if (attr->roce) { 915569ffbc9SViacheslav Ovsiienko memset(in, 0, sizeof(in)); 916569ffbc9SViacheslav Ovsiienko memset(out, 0, sizeof(out)); 917569ffbc9SViacheslav Ovsiienko MLX5_SET(query_hca_cap_in, in, opcode, 918569ffbc9SViacheslav Ovsiienko MLX5_CMD_OP_QUERY_HCA_CAP); 919569ffbc9SViacheslav Ovsiienko MLX5_SET(query_hca_cap_in, in, op_mod, 920569ffbc9SViacheslav Ovsiienko MLX5_GET_HCA_CAP_OP_MOD_ROCE | 921569ffbc9SViacheslav Ovsiienko MLX5_HCA_CAP_OPMOD_GET_CUR); 922569ffbc9SViacheslav Ovsiienko rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), 923569ffbc9SViacheslav Ovsiienko out, sizeof(out)); 924569ffbc9SViacheslav Ovsiienko if (rc) 925569ffbc9SViacheslav Ovsiienko goto error; 926569ffbc9SViacheslav Ovsiienko status = MLX5_GET(query_hca_cap_out, out, status); 927569ffbc9SViacheslav Ovsiienko syndrome = MLX5_GET(query_hca_cap_out, out, syndrome); 928569ffbc9SViacheslav Ovsiienko if (status) { 929569ffbc9SViacheslav Ovsiienko DRV_LOG(DEBUG, 930569ffbc9SViacheslav Ovsiienko "Failed to query devx HCA ROCE capabilities, " 931569ffbc9SViacheslav Ovsiienko "status %x, syndrome = %x", status, syndrome); 932569ffbc9SViacheslav Ovsiienko return -1; 933569ffbc9SViacheslav Ovsiienko } 934569ffbc9SViacheslav Ovsiienko hcattr = MLX5_ADDR_OF(query_hca_cap_out, out, capability); 935569ffbc9SViacheslav Ovsiienko attr->qp_ts_format = MLX5_GET(roce_caps, hcattr, qp_ts_format); 936569ffbc9SViacheslav Ovsiienko } 937569ffbc9SViacheslav Ovsiienko if (attr->eth_virt && 938569ffbc9SViacheslav Ovsiienko attr->wqe_inline_mode == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT) { 9397b4f1e6bSMatan Azrad rc = mlx5_devx_cmd_query_nic_vport_context(ctx, 0, attr); 9407b4f1e6bSMatan Azrad if (rc) { 9417b4f1e6bSMatan Azrad attr->eth_virt = 0; 9427b4f1e6bSMatan Azrad goto error; 9437b4f1e6bSMatan Azrad } 9447b4f1e6bSMatan Azrad } 9457b4f1e6bSMatan Azrad return 0; 9467b4f1e6bSMatan Azrad error: 9477b4f1e6bSMatan Azrad rc = (rc > 0) ? -rc : rc; 9487b4f1e6bSMatan Azrad return rc; 9497b4f1e6bSMatan Azrad } 9507b4f1e6bSMatan Azrad 9517b4f1e6bSMatan Azrad /** 9527b4f1e6bSMatan Azrad * Query TIS transport domain from QP verbs object using DevX API. 9537b4f1e6bSMatan Azrad * 9547b4f1e6bSMatan Azrad * @param[in] qp 9557b4f1e6bSMatan Azrad * Pointer to verbs QP returned by ibv_create_qp . 9567b4f1e6bSMatan Azrad * @param[in] tis_num 9577b4f1e6bSMatan Azrad * TIS number of TIS to query. 9587b4f1e6bSMatan Azrad * @param[out] tis_td 9597b4f1e6bSMatan Azrad * Pointer to TIS transport domain variable, to be set by the routine. 9607b4f1e6bSMatan Azrad * 9617b4f1e6bSMatan Azrad * @return 9627b4f1e6bSMatan Azrad * 0 on success, a negative value otherwise. 9637b4f1e6bSMatan Azrad */ 9647b4f1e6bSMatan Azrad int 965e09d350eSOphir Munk mlx5_devx_cmd_qp_query_tis_td(void *qp, uint32_t tis_num, 9667b4f1e6bSMatan Azrad uint32_t *tis_td) 9677b4f1e6bSMatan Azrad { 968170572d8SOphir Munk #ifdef HAVE_IBV_FLOW_DV_SUPPORT 9697b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(query_tis_in)] = {0}; 9707b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(query_tis_out)] = {0}; 9717b4f1e6bSMatan Azrad int rc; 9727b4f1e6bSMatan Azrad void *tis_ctx; 9737b4f1e6bSMatan Azrad 9747b4f1e6bSMatan Azrad MLX5_SET(query_tis_in, in, opcode, MLX5_CMD_OP_QUERY_TIS); 9757b4f1e6bSMatan Azrad MLX5_SET(query_tis_in, in, tisn, tis_num); 9767b4f1e6bSMatan Azrad rc = mlx5_glue->devx_qp_query(qp, in, sizeof(in), out, sizeof(out)); 9777b4f1e6bSMatan Azrad if (rc) { 9787b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to query QP using DevX"); 9797b4f1e6bSMatan Azrad return -rc; 9807b4f1e6bSMatan Azrad }; 9817b4f1e6bSMatan Azrad tis_ctx = MLX5_ADDR_OF(query_tis_out, out, tis_context); 9827b4f1e6bSMatan Azrad *tis_td = MLX5_GET(tisc, tis_ctx, transport_domain); 9837b4f1e6bSMatan Azrad return 0; 984170572d8SOphir Munk #else 985170572d8SOphir Munk (void)qp; 986170572d8SOphir Munk (void)tis_num; 987170572d8SOphir Munk (void)tis_td; 988170572d8SOphir Munk return -ENOTSUP; 989170572d8SOphir Munk #endif 9907b4f1e6bSMatan Azrad } 9917b4f1e6bSMatan Azrad 9927b4f1e6bSMatan Azrad /** 9937b4f1e6bSMatan Azrad * Fill WQ data for DevX API command. 9947b4f1e6bSMatan Azrad * Utility function for use when creating DevX objects containing a WQ. 9957b4f1e6bSMatan Azrad * 9967b4f1e6bSMatan Azrad * @param[in] wq_ctx 9977b4f1e6bSMatan Azrad * Pointer to WQ context to fill with data. 9987b4f1e6bSMatan Azrad * @param [in] wq_attr 9997b4f1e6bSMatan Azrad * Pointer to WQ attributes structure to fill in WQ context. 10007b4f1e6bSMatan Azrad */ 10017b4f1e6bSMatan Azrad static void 10027b4f1e6bSMatan Azrad devx_cmd_fill_wq_data(void *wq_ctx, struct mlx5_devx_wq_attr *wq_attr) 10037b4f1e6bSMatan Azrad { 10047b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, wq_type, wq_attr->wq_type); 10057b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, wq_signature, wq_attr->wq_signature); 10067b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, end_padding_mode, wq_attr->end_padding_mode); 10077b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, cd_slave, wq_attr->cd_slave); 10087b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, hds_skip_first_sge, wq_attr->hds_skip_first_sge); 10097b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, log2_hds_buf_size, wq_attr->log2_hds_buf_size); 10107b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, page_offset, wq_attr->page_offset); 10117b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, lwm, wq_attr->lwm); 10127b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, pd, wq_attr->pd); 10137b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, uar_page, wq_attr->uar_page); 10147b4f1e6bSMatan Azrad MLX5_SET64(wq, wq_ctx, dbr_addr, wq_attr->dbr_addr); 10157b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, hw_counter, wq_attr->hw_counter); 10167b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, sw_counter, wq_attr->sw_counter); 10177b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, log_wq_stride, wq_attr->log_wq_stride); 1018f002358cSMichael Baum if (wq_attr->log_wq_pg_sz > MLX5_ADAPTER_PAGE_SHIFT) 1019f002358cSMichael Baum MLX5_SET(wq, wq_ctx, log_wq_pg_sz, 1020f002358cSMichael Baum wq_attr->log_wq_pg_sz - MLX5_ADAPTER_PAGE_SHIFT); 10217b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, log_wq_sz, wq_attr->log_wq_sz); 10227b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, dbr_umem_valid, wq_attr->dbr_umem_valid); 10237b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, wq_umem_valid, wq_attr->wq_umem_valid); 10247b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, log_hairpin_num_packets, 10257b4f1e6bSMatan Azrad wq_attr->log_hairpin_num_packets); 10267b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, log_hairpin_data_sz, wq_attr->log_hairpin_data_sz); 10277b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, single_wqe_log_num_of_strides, 10287b4f1e6bSMatan Azrad wq_attr->single_wqe_log_num_of_strides); 10297b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, two_byte_shift_en, wq_attr->two_byte_shift_en); 10307b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, single_stride_log_num_of_bytes, 10317b4f1e6bSMatan Azrad wq_attr->single_stride_log_num_of_bytes); 10327b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, dbr_umem_id, wq_attr->dbr_umem_id); 10337b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, wq_umem_id, wq_attr->wq_umem_id); 10347b4f1e6bSMatan Azrad MLX5_SET64(wq, wq_ctx, wq_umem_offset, wq_attr->wq_umem_offset); 10357b4f1e6bSMatan Azrad } 10367b4f1e6bSMatan Azrad 10377b4f1e6bSMatan Azrad /** 10387b4f1e6bSMatan Azrad * Create RQ using DevX API. 10397b4f1e6bSMatan Azrad * 10407b4f1e6bSMatan Azrad * @param[in] ctx 1041e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 10427b4f1e6bSMatan Azrad * @param [in] rq_attr 10437b4f1e6bSMatan Azrad * Pointer to create RQ attributes structure. 10447b4f1e6bSMatan Azrad * @param [in] socket 10457b4f1e6bSMatan Azrad * CPU socket ID for allocations. 10467b4f1e6bSMatan Azrad * 10477b4f1e6bSMatan Azrad * @return 10487b4f1e6bSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 10497b4f1e6bSMatan Azrad */ 10507b4f1e6bSMatan Azrad struct mlx5_devx_obj * 1051e09d350eSOphir Munk mlx5_devx_cmd_create_rq(void *ctx, 10527b4f1e6bSMatan Azrad struct mlx5_devx_create_rq_attr *rq_attr, 10537b4f1e6bSMatan Azrad int socket) 10547b4f1e6bSMatan Azrad { 10557b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_rq_in)] = {0}; 10567b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(create_rq_out)] = {0}; 10577b4f1e6bSMatan Azrad void *rq_ctx, *wq_ctx; 10587b4f1e6bSMatan Azrad struct mlx5_devx_wq_attr *wq_attr; 10597b4f1e6bSMatan Azrad struct mlx5_devx_obj *rq = NULL; 10607b4f1e6bSMatan Azrad 106166914d19SSuanming Mou rq = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*rq), 0, socket); 10627b4f1e6bSMatan Azrad if (!rq) { 10637b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to allocate RQ data"); 10647b4f1e6bSMatan Azrad rte_errno = ENOMEM; 10657b4f1e6bSMatan Azrad return NULL; 10667b4f1e6bSMatan Azrad } 10677b4f1e6bSMatan Azrad MLX5_SET(create_rq_in, in, opcode, MLX5_CMD_OP_CREATE_RQ); 10687b4f1e6bSMatan Azrad rq_ctx = MLX5_ADDR_OF(create_rq_in, in, ctx); 10697b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, rlky, rq_attr->rlky); 10707b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, delay_drop_en, rq_attr->delay_drop_en); 10717b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, scatter_fcs, rq_attr->scatter_fcs); 10727b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, vsd, rq_attr->vsd); 10737b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, mem_rq_type, rq_attr->mem_rq_type); 10747b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, state, rq_attr->state); 10757b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, flush_in_error_en, rq_attr->flush_in_error_en); 10767b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, hairpin, rq_attr->hairpin); 10777b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, user_index, rq_attr->user_index); 10787b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, cqn, rq_attr->cqn); 10797b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, counter_set_id, rq_attr->counter_set_id); 10807b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, rmpn, rq_attr->rmpn); 1081569ffbc9SViacheslav Ovsiienko MLX5_SET(sqc, rq_ctx, ts_format, rq_attr->ts_format); 10827b4f1e6bSMatan Azrad wq_ctx = MLX5_ADDR_OF(rqc, rq_ctx, wq); 10837b4f1e6bSMatan Azrad wq_attr = &rq_attr->wq_attr; 10847b4f1e6bSMatan Azrad devx_cmd_fill_wq_data(wq_ctx, wq_attr); 10857b4f1e6bSMatan Azrad rq->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 10867b4f1e6bSMatan Azrad out, sizeof(out)); 10877b4f1e6bSMatan Azrad if (!rq->obj) { 10887b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to create RQ using DevX"); 10897b4f1e6bSMatan Azrad rte_errno = errno; 109066914d19SSuanming Mou mlx5_free(rq); 10917b4f1e6bSMatan Azrad return NULL; 10927b4f1e6bSMatan Azrad } 10937b4f1e6bSMatan Azrad rq->id = MLX5_GET(create_rq_out, out, rqn); 10947b4f1e6bSMatan Azrad return rq; 10957b4f1e6bSMatan Azrad } 10967b4f1e6bSMatan Azrad 10977b4f1e6bSMatan Azrad /** 10987b4f1e6bSMatan Azrad * Modify RQ using DevX API. 10997b4f1e6bSMatan Azrad * 11007b4f1e6bSMatan Azrad * @param[in] rq 11017b4f1e6bSMatan Azrad * Pointer to RQ object structure. 11027b4f1e6bSMatan Azrad * @param [in] rq_attr 11037b4f1e6bSMatan Azrad * Pointer to modify RQ attributes structure. 11047b4f1e6bSMatan Azrad * 11057b4f1e6bSMatan Azrad * @return 11067b4f1e6bSMatan Azrad * 0 on success, a negative errno value otherwise and rte_errno is set. 11077b4f1e6bSMatan Azrad */ 11087b4f1e6bSMatan Azrad int 11097b4f1e6bSMatan Azrad mlx5_devx_cmd_modify_rq(struct mlx5_devx_obj *rq, 11107b4f1e6bSMatan Azrad struct mlx5_devx_modify_rq_attr *rq_attr) 11117b4f1e6bSMatan Azrad { 11127b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(modify_rq_in)] = {0}; 11137b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(modify_rq_out)] = {0}; 11147b4f1e6bSMatan Azrad void *rq_ctx, *wq_ctx; 11157b4f1e6bSMatan Azrad int ret; 11167b4f1e6bSMatan Azrad 11177b4f1e6bSMatan Azrad MLX5_SET(modify_rq_in, in, opcode, MLX5_CMD_OP_MODIFY_RQ); 11187b4f1e6bSMatan Azrad MLX5_SET(modify_rq_in, in, rq_state, rq_attr->rq_state); 11197b4f1e6bSMatan Azrad MLX5_SET(modify_rq_in, in, rqn, rq->id); 11207b4f1e6bSMatan Azrad MLX5_SET64(modify_rq_in, in, modify_bitmask, rq_attr->modify_bitmask); 11217b4f1e6bSMatan Azrad rq_ctx = MLX5_ADDR_OF(modify_rq_in, in, ctx); 11227b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, state, rq_attr->state); 11237b4f1e6bSMatan Azrad if (rq_attr->modify_bitmask & 11247b4f1e6bSMatan Azrad MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS) 11257b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, scatter_fcs, rq_attr->scatter_fcs); 11267b4f1e6bSMatan Azrad if (rq_attr->modify_bitmask & MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD) 11277b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, vsd, rq_attr->vsd); 11287b4f1e6bSMatan Azrad if (rq_attr->modify_bitmask & 11297b4f1e6bSMatan Azrad MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID) 11307b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, counter_set_id, rq_attr->counter_set_id); 11317b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, hairpin_peer_sq, rq_attr->hairpin_peer_sq); 11327b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, hairpin_peer_vhca, rq_attr->hairpin_peer_vhca); 11337b4f1e6bSMatan Azrad if (rq_attr->modify_bitmask & MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_WQ_LWM) { 11347b4f1e6bSMatan Azrad wq_ctx = MLX5_ADDR_OF(rqc, rq_ctx, wq); 11357b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, lwm, rq_attr->lwm); 11367b4f1e6bSMatan Azrad } 11377b4f1e6bSMatan Azrad ret = mlx5_glue->devx_obj_modify(rq->obj, in, sizeof(in), 11387b4f1e6bSMatan Azrad out, sizeof(out)); 11397b4f1e6bSMatan Azrad if (ret) { 11407b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to modify RQ using DevX"); 11417b4f1e6bSMatan Azrad rte_errno = errno; 11427b4f1e6bSMatan Azrad return -errno; 11437b4f1e6bSMatan Azrad } 11447b4f1e6bSMatan Azrad return ret; 11457b4f1e6bSMatan Azrad } 11467b4f1e6bSMatan Azrad 11477b4f1e6bSMatan Azrad /** 11487b4f1e6bSMatan Azrad * Create TIR using DevX API. 11497b4f1e6bSMatan Azrad * 11507b4f1e6bSMatan Azrad * @param[in] ctx 1151e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 11527b4f1e6bSMatan Azrad * @param [in] tir_attr 11537b4f1e6bSMatan Azrad * Pointer to TIR attributes structure. 11547b4f1e6bSMatan Azrad * 11557b4f1e6bSMatan Azrad * @return 11567b4f1e6bSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 11577b4f1e6bSMatan Azrad */ 11587b4f1e6bSMatan Azrad struct mlx5_devx_obj * 1159e09d350eSOphir Munk mlx5_devx_cmd_create_tir(void *ctx, 11607b4f1e6bSMatan Azrad struct mlx5_devx_tir_attr *tir_attr) 11617b4f1e6bSMatan Azrad { 11627b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_tir_in)] = {0}; 11637b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(create_tir_out)] = {0}; 1164a4e6ea97SDekel Peled void *tir_ctx, *outer, *inner, *rss_key; 11657b4f1e6bSMatan Azrad struct mlx5_devx_obj *tir = NULL; 11667b4f1e6bSMatan Azrad 116766914d19SSuanming Mou tir = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*tir), 0, SOCKET_ID_ANY); 11687b4f1e6bSMatan Azrad if (!tir) { 11697b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to allocate TIR data"); 11707b4f1e6bSMatan Azrad rte_errno = ENOMEM; 11717b4f1e6bSMatan Azrad return NULL; 11727b4f1e6bSMatan Azrad } 11737b4f1e6bSMatan Azrad MLX5_SET(create_tir_in, in, opcode, MLX5_CMD_OP_CREATE_TIR); 11747b4f1e6bSMatan Azrad tir_ctx = MLX5_ADDR_OF(create_tir_in, in, ctx); 11757b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, disp_type, tir_attr->disp_type); 11767b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, lro_timeout_period_usecs, 11777b4f1e6bSMatan Azrad tir_attr->lro_timeout_period_usecs); 11787b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, lro_enable_mask, tir_attr->lro_enable_mask); 11797b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, lro_max_msg_sz, tir_attr->lro_max_msg_sz); 11807b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, inline_rqn, tir_attr->inline_rqn); 11817b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, rx_hash_symmetric, tir_attr->rx_hash_symmetric); 11827b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, tunneled_offload_en, 11837b4f1e6bSMatan Azrad tir_attr->tunneled_offload_en); 11847b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, indirect_table, tir_attr->indirect_table); 11857b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, rx_hash_fn, tir_attr->rx_hash_fn); 11867b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, self_lb_block, tir_attr->self_lb_block); 11877b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, transport_domain, tir_attr->transport_domain); 1188a4e6ea97SDekel Peled rss_key = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_toeplitz_key); 1189a4e6ea97SDekel Peled memcpy(rss_key, tir_attr->rx_hash_toeplitz_key, MLX5_RSS_HASH_KEY_LEN); 11907b4f1e6bSMatan Azrad outer = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_field_selector_outer); 11917b4f1e6bSMatan Azrad MLX5_SET(rx_hash_field_select, outer, l3_prot_type, 11927b4f1e6bSMatan Azrad tir_attr->rx_hash_field_selector_outer.l3_prot_type); 11937b4f1e6bSMatan Azrad MLX5_SET(rx_hash_field_select, outer, l4_prot_type, 11947b4f1e6bSMatan Azrad tir_attr->rx_hash_field_selector_outer.l4_prot_type); 11957b4f1e6bSMatan Azrad MLX5_SET(rx_hash_field_select, outer, selected_fields, 11967b4f1e6bSMatan Azrad tir_attr->rx_hash_field_selector_outer.selected_fields); 11977b4f1e6bSMatan Azrad inner = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_field_selector_inner); 11987b4f1e6bSMatan Azrad MLX5_SET(rx_hash_field_select, inner, l3_prot_type, 11997b4f1e6bSMatan Azrad tir_attr->rx_hash_field_selector_inner.l3_prot_type); 12007b4f1e6bSMatan Azrad MLX5_SET(rx_hash_field_select, inner, l4_prot_type, 12017b4f1e6bSMatan Azrad tir_attr->rx_hash_field_selector_inner.l4_prot_type); 12027b4f1e6bSMatan Azrad MLX5_SET(rx_hash_field_select, inner, selected_fields, 12037b4f1e6bSMatan Azrad tir_attr->rx_hash_field_selector_inner.selected_fields); 12047b4f1e6bSMatan Azrad tir->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 12057b4f1e6bSMatan Azrad out, sizeof(out)); 12067b4f1e6bSMatan Azrad if (!tir->obj) { 12077b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to create TIR using DevX"); 12087b4f1e6bSMatan Azrad rte_errno = errno; 120966914d19SSuanming Mou mlx5_free(tir); 12107b4f1e6bSMatan Azrad return NULL; 12117b4f1e6bSMatan Azrad } 12127b4f1e6bSMatan Azrad tir->id = MLX5_GET(create_tir_out, out, tirn); 12137b4f1e6bSMatan Azrad return tir; 12147b4f1e6bSMatan Azrad } 12157b4f1e6bSMatan Azrad 12167b4f1e6bSMatan Azrad /** 1217847d9789SAndrey Vesnovaty * Modify TIR using DevX API. 1218847d9789SAndrey Vesnovaty * 1219847d9789SAndrey Vesnovaty * @param[in] tir 1220847d9789SAndrey Vesnovaty * Pointer to TIR DevX object structure. 1221847d9789SAndrey Vesnovaty * @param [in] modify_tir_attr 1222847d9789SAndrey Vesnovaty * Pointer to TIR modification attributes structure. 1223847d9789SAndrey Vesnovaty * 1224847d9789SAndrey Vesnovaty * @return 1225847d9789SAndrey Vesnovaty * 0 on success, a negative errno value otherwise and rte_errno is set. 1226847d9789SAndrey Vesnovaty */ 1227847d9789SAndrey Vesnovaty int 1228847d9789SAndrey Vesnovaty mlx5_devx_cmd_modify_tir(struct mlx5_devx_obj *tir, 1229847d9789SAndrey Vesnovaty struct mlx5_devx_modify_tir_attr *modify_tir_attr) 1230847d9789SAndrey Vesnovaty { 1231847d9789SAndrey Vesnovaty struct mlx5_devx_tir_attr *tir_attr = &modify_tir_attr->tir; 1232847d9789SAndrey Vesnovaty uint32_t in[MLX5_ST_SZ_DW(modify_tir_in)] = {0}; 1233847d9789SAndrey Vesnovaty uint32_t out[MLX5_ST_SZ_DW(modify_tir_out)] = {0}; 1234847d9789SAndrey Vesnovaty void *tir_ctx; 1235847d9789SAndrey Vesnovaty int ret; 1236847d9789SAndrey Vesnovaty 1237847d9789SAndrey Vesnovaty MLX5_SET(modify_tir_in, in, opcode, MLX5_CMD_OP_MODIFY_TIR); 1238847d9789SAndrey Vesnovaty MLX5_SET(modify_tir_in, in, tirn, modify_tir_attr->tirn); 1239847d9789SAndrey Vesnovaty MLX5_SET64(modify_tir_in, in, modify_bitmask, 1240847d9789SAndrey Vesnovaty modify_tir_attr->modify_bitmask); 1241847d9789SAndrey Vesnovaty tir_ctx = MLX5_ADDR_OF(modify_rq_in, in, ctx); 1242847d9789SAndrey Vesnovaty if (modify_tir_attr->modify_bitmask & 1243847d9789SAndrey Vesnovaty MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_LRO) { 1244847d9789SAndrey Vesnovaty MLX5_SET(tirc, tir_ctx, lro_timeout_period_usecs, 1245847d9789SAndrey Vesnovaty tir_attr->lro_timeout_period_usecs); 1246847d9789SAndrey Vesnovaty MLX5_SET(tirc, tir_ctx, lro_enable_mask, 1247847d9789SAndrey Vesnovaty tir_attr->lro_enable_mask); 1248847d9789SAndrey Vesnovaty MLX5_SET(tirc, tir_ctx, lro_max_msg_sz, 1249847d9789SAndrey Vesnovaty tir_attr->lro_max_msg_sz); 1250847d9789SAndrey Vesnovaty } 1251847d9789SAndrey Vesnovaty if (modify_tir_attr->modify_bitmask & 1252847d9789SAndrey Vesnovaty MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_INDIRECT_TABLE) 1253847d9789SAndrey Vesnovaty MLX5_SET(tirc, tir_ctx, indirect_table, 1254847d9789SAndrey Vesnovaty tir_attr->indirect_table); 1255847d9789SAndrey Vesnovaty if (modify_tir_attr->modify_bitmask & 1256847d9789SAndrey Vesnovaty MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_HASH) { 1257847d9789SAndrey Vesnovaty int i; 1258847d9789SAndrey Vesnovaty void *outer, *inner; 1259847d9789SAndrey Vesnovaty 1260847d9789SAndrey Vesnovaty MLX5_SET(tirc, tir_ctx, rx_hash_symmetric, 1261847d9789SAndrey Vesnovaty tir_attr->rx_hash_symmetric); 1262847d9789SAndrey Vesnovaty MLX5_SET(tirc, tir_ctx, rx_hash_fn, tir_attr->rx_hash_fn); 1263847d9789SAndrey Vesnovaty for (i = 0; i < 10; i++) { 1264847d9789SAndrey Vesnovaty MLX5_SET(tirc, tir_ctx, rx_hash_toeplitz_key[i], 1265847d9789SAndrey Vesnovaty tir_attr->rx_hash_toeplitz_key[i]); 1266847d9789SAndrey Vesnovaty } 1267847d9789SAndrey Vesnovaty outer = MLX5_ADDR_OF(tirc, tir_ctx, 1268847d9789SAndrey Vesnovaty rx_hash_field_selector_outer); 1269847d9789SAndrey Vesnovaty MLX5_SET(rx_hash_field_select, outer, l3_prot_type, 1270847d9789SAndrey Vesnovaty tir_attr->rx_hash_field_selector_outer.l3_prot_type); 1271847d9789SAndrey Vesnovaty MLX5_SET(rx_hash_field_select, outer, l4_prot_type, 1272847d9789SAndrey Vesnovaty tir_attr->rx_hash_field_selector_outer.l4_prot_type); 1273847d9789SAndrey Vesnovaty MLX5_SET 1274847d9789SAndrey Vesnovaty (rx_hash_field_select, outer, selected_fields, 1275847d9789SAndrey Vesnovaty tir_attr->rx_hash_field_selector_outer.selected_fields); 1276847d9789SAndrey Vesnovaty inner = MLX5_ADDR_OF(tirc, tir_ctx, 1277847d9789SAndrey Vesnovaty rx_hash_field_selector_inner); 1278847d9789SAndrey Vesnovaty MLX5_SET(rx_hash_field_select, inner, l3_prot_type, 1279847d9789SAndrey Vesnovaty tir_attr->rx_hash_field_selector_inner.l3_prot_type); 1280847d9789SAndrey Vesnovaty MLX5_SET(rx_hash_field_select, inner, l4_prot_type, 1281847d9789SAndrey Vesnovaty tir_attr->rx_hash_field_selector_inner.l4_prot_type); 1282847d9789SAndrey Vesnovaty MLX5_SET 1283847d9789SAndrey Vesnovaty (rx_hash_field_select, inner, selected_fields, 1284847d9789SAndrey Vesnovaty tir_attr->rx_hash_field_selector_inner.selected_fields); 1285847d9789SAndrey Vesnovaty } 1286847d9789SAndrey Vesnovaty if (modify_tir_attr->modify_bitmask & 1287847d9789SAndrey Vesnovaty MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_SELF_LB_EN) { 1288847d9789SAndrey Vesnovaty MLX5_SET(tirc, tir_ctx, self_lb_block, tir_attr->self_lb_block); 1289847d9789SAndrey Vesnovaty } 1290847d9789SAndrey Vesnovaty ret = mlx5_glue->devx_obj_modify(tir->obj, in, sizeof(in), 1291847d9789SAndrey Vesnovaty out, sizeof(out)); 1292847d9789SAndrey Vesnovaty if (ret) { 1293847d9789SAndrey Vesnovaty DRV_LOG(ERR, "Failed to modify TIR using DevX"); 1294847d9789SAndrey Vesnovaty rte_errno = errno; 1295847d9789SAndrey Vesnovaty return -errno; 1296847d9789SAndrey Vesnovaty } 1297847d9789SAndrey Vesnovaty return ret; 1298847d9789SAndrey Vesnovaty } 1299847d9789SAndrey Vesnovaty 1300847d9789SAndrey Vesnovaty /** 13017b4f1e6bSMatan Azrad * Create RQT using DevX API. 13027b4f1e6bSMatan Azrad * 13037b4f1e6bSMatan Azrad * @param[in] ctx 1304e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 13057b4f1e6bSMatan Azrad * @param [in] rqt_attr 13067b4f1e6bSMatan Azrad * Pointer to RQT attributes structure. 13077b4f1e6bSMatan Azrad * 13087b4f1e6bSMatan Azrad * @return 13097b4f1e6bSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 13107b4f1e6bSMatan Azrad */ 13117b4f1e6bSMatan Azrad struct mlx5_devx_obj * 1312e09d350eSOphir Munk mlx5_devx_cmd_create_rqt(void *ctx, 13137b4f1e6bSMatan Azrad struct mlx5_devx_rqt_attr *rqt_attr) 13147b4f1e6bSMatan Azrad { 13157b4f1e6bSMatan Azrad uint32_t *in = NULL; 13167b4f1e6bSMatan Azrad uint32_t inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + 13177b4f1e6bSMatan Azrad rqt_attr->rqt_actual_size * sizeof(uint32_t); 13187b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(create_rqt_out)] = {0}; 13197b4f1e6bSMatan Azrad void *rqt_ctx; 13207b4f1e6bSMatan Azrad struct mlx5_devx_obj *rqt = NULL; 13217b4f1e6bSMatan Azrad int i; 13227b4f1e6bSMatan Azrad 132366914d19SSuanming Mou in = mlx5_malloc(MLX5_MEM_ZERO, inlen, 0, SOCKET_ID_ANY); 13247b4f1e6bSMatan Azrad if (!in) { 13257b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to allocate RQT IN data"); 13267b4f1e6bSMatan Azrad rte_errno = ENOMEM; 13277b4f1e6bSMatan Azrad return NULL; 13287b4f1e6bSMatan Azrad } 132966914d19SSuanming Mou rqt = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*rqt), 0, SOCKET_ID_ANY); 13307b4f1e6bSMatan Azrad if (!rqt) { 13317b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to allocate RQT data"); 13327b4f1e6bSMatan Azrad rte_errno = ENOMEM; 133366914d19SSuanming Mou mlx5_free(in); 13347b4f1e6bSMatan Azrad return NULL; 13357b4f1e6bSMatan Azrad } 13367b4f1e6bSMatan Azrad MLX5_SET(create_rqt_in, in, opcode, MLX5_CMD_OP_CREATE_RQT); 13377b4f1e6bSMatan Azrad rqt_ctx = MLX5_ADDR_OF(create_rqt_in, in, rqt_context); 13380eb60e67SMatan Azrad MLX5_SET(rqtc, rqt_ctx, list_q_type, rqt_attr->rq_type); 13397b4f1e6bSMatan Azrad MLX5_SET(rqtc, rqt_ctx, rqt_max_size, rqt_attr->rqt_max_size); 13407b4f1e6bSMatan Azrad MLX5_SET(rqtc, rqt_ctx, rqt_actual_size, rqt_attr->rqt_actual_size); 13417b4f1e6bSMatan Azrad for (i = 0; i < rqt_attr->rqt_actual_size; i++) 13427b4f1e6bSMatan Azrad MLX5_SET(rqtc, rqt_ctx, rq_num[i], rqt_attr->rq_list[i]); 13437b4f1e6bSMatan Azrad rqt->obj = mlx5_glue->devx_obj_create(ctx, in, inlen, out, sizeof(out)); 134466914d19SSuanming Mou mlx5_free(in); 13457b4f1e6bSMatan Azrad if (!rqt->obj) { 13467b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to create RQT using DevX"); 13477b4f1e6bSMatan Azrad rte_errno = errno; 134866914d19SSuanming Mou mlx5_free(rqt); 13497b4f1e6bSMatan Azrad return NULL; 13507b4f1e6bSMatan Azrad } 13517b4f1e6bSMatan Azrad rqt->id = MLX5_GET(create_rqt_out, out, rqtn); 13527b4f1e6bSMatan Azrad return rqt; 13537b4f1e6bSMatan Azrad } 13547b4f1e6bSMatan Azrad 13557b4f1e6bSMatan Azrad /** 1356e1da60a8SMatan Azrad * Modify RQT using DevX API. 1357e1da60a8SMatan Azrad * 1358e1da60a8SMatan Azrad * @param[in] rqt 1359e1da60a8SMatan Azrad * Pointer to RQT DevX object structure. 1360e1da60a8SMatan Azrad * @param [in] rqt_attr 1361e1da60a8SMatan Azrad * Pointer to RQT attributes structure. 1362e1da60a8SMatan Azrad * 1363e1da60a8SMatan Azrad * @return 1364e1da60a8SMatan Azrad * 0 on success, a negative errno value otherwise and rte_errno is set. 1365e1da60a8SMatan Azrad */ 1366e1da60a8SMatan Azrad int 1367e1da60a8SMatan Azrad mlx5_devx_cmd_modify_rqt(struct mlx5_devx_obj *rqt, 1368e1da60a8SMatan Azrad struct mlx5_devx_rqt_attr *rqt_attr) 1369e1da60a8SMatan Azrad { 1370e1da60a8SMatan Azrad uint32_t inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) + 1371e1da60a8SMatan Azrad rqt_attr->rqt_actual_size * sizeof(uint32_t); 1372e1da60a8SMatan Azrad uint32_t out[MLX5_ST_SZ_DW(modify_rqt_out)] = {0}; 137366914d19SSuanming Mou uint32_t *in = mlx5_malloc(MLX5_MEM_ZERO, inlen, 0, SOCKET_ID_ANY); 1374e1da60a8SMatan Azrad void *rqt_ctx; 1375e1da60a8SMatan Azrad int i; 1376e1da60a8SMatan Azrad int ret; 1377e1da60a8SMatan Azrad 1378e1da60a8SMatan Azrad if (!in) { 1379e1da60a8SMatan Azrad DRV_LOG(ERR, "Failed to allocate RQT modify IN data."); 1380e1da60a8SMatan Azrad rte_errno = ENOMEM; 1381e1da60a8SMatan Azrad return -ENOMEM; 1382e1da60a8SMatan Azrad } 1383e1da60a8SMatan Azrad MLX5_SET(modify_rqt_in, in, opcode, MLX5_CMD_OP_MODIFY_RQT); 1384e1da60a8SMatan Azrad MLX5_SET(modify_rqt_in, in, rqtn, rqt->id); 1385e1da60a8SMatan Azrad MLX5_SET64(modify_rqt_in, in, modify_bitmask, 0x1); 1386e1da60a8SMatan Azrad rqt_ctx = MLX5_ADDR_OF(modify_rqt_in, in, rqt_context); 1387e1da60a8SMatan Azrad MLX5_SET(rqtc, rqt_ctx, list_q_type, rqt_attr->rq_type); 1388e1da60a8SMatan Azrad MLX5_SET(rqtc, rqt_ctx, rqt_max_size, rqt_attr->rqt_max_size); 1389e1da60a8SMatan Azrad MLX5_SET(rqtc, rqt_ctx, rqt_actual_size, rqt_attr->rqt_actual_size); 1390e1da60a8SMatan Azrad for (i = 0; i < rqt_attr->rqt_actual_size; i++) 1391e1da60a8SMatan Azrad MLX5_SET(rqtc, rqt_ctx, rq_num[i], rqt_attr->rq_list[i]); 1392e1da60a8SMatan Azrad ret = mlx5_glue->devx_obj_modify(rqt->obj, in, inlen, out, sizeof(out)); 139366914d19SSuanming Mou mlx5_free(in); 1394e1da60a8SMatan Azrad if (ret) { 1395e1da60a8SMatan Azrad DRV_LOG(ERR, "Failed to modify RQT using DevX."); 1396e1da60a8SMatan Azrad rte_errno = errno; 1397e1da60a8SMatan Azrad return -rte_errno; 1398e1da60a8SMatan Azrad } 1399e1da60a8SMatan Azrad return ret; 1400e1da60a8SMatan Azrad } 1401e1da60a8SMatan Azrad 1402e1da60a8SMatan Azrad /** 14037b4f1e6bSMatan Azrad * Create SQ using DevX API. 14047b4f1e6bSMatan Azrad * 14057b4f1e6bSMatan Azrad * @param[in] ctx 1406e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 14077b4f1e6bSMatan Azrad * @param [in] sq_attr 14087b4f1e6bSMatan Azrad * Pointer to SQ attributes structure. 14097b4f1e6bSMatan Azrad * @param [in] socket 14107b4f1e6bSMatan Azrad * CPU socket ID for allocations. 14117b4f1e6bSMatan Azrad * 14127b4f1e6bSMatan Azrad * @return 14137b4f1e6bSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 14147b4f1e6bSMatan Azrad **/ 14157b4f1e6bSMatan Azrad struct mlx5_devx_obj * 1416e09d350eSOphir Munk mlx5_devx_cmd_create_sq(void *ctx, 14177b4f1e6bSMatan Azrad struct mlx5_devx_create_sq_attr *sq_attr) 14187b4f1e6bSMatan Azrad { 14197b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_sq_in)] = {0}; 14207b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(create_sq_out)] = {0}; 14217b4f1e6bSMatan Azrad void *sq_ctx; 14227b4f1e6bSMatan Azrad void *wq_ctx; 14237b4f1e6bSMatan Azrad struct mlx5_devx_wq_attr *wq_attr; 14247b4f1e6bSMatan Azrad struct mlx5_devx_obj *sq = NULL; 14257b4f1e6bSMatan Azrad 142666914d19SSuanming Mou sq = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*sq), 0, SOCKET_ID_ANY); 14277b4f1e6bSMatan Azrad if (!sq) { 14287b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to allocate SQ data"); 14297b4f1e6bSMatan Azrad rte_errno = ENOMEM; 14307b4f1e6bSMatan Azrad return NULL; 14317b4f1e6bSMatan Azrad } 14327b4f1e6bSMatan Azrad MLX5_SET(create_sq_in, in, opcode, MLX5_CMD_OP_CREATE_SQ); 14337b4f1e6bSMatan Azrad sq_ctx = MLX5_ADDR_OF(create_sq_in, in, ctx); 14347b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, rlky, sq_attr->rlky); 14357b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, cd_master, sq_attr->cd_master); 14367b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, fre, sq_attr->fre); 14377b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, flush_in_error_en, sq_attr->flush_in_error_en); 14387b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, allow_multi_pkt_send_wqe, 14391912d158STal Shnaiderman sq_attr->allow_multi_pkt_send_wqe); 14407b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, min_wqe_inline_mode, 14417b4f1e6bSMatan Azrad sq_attr->min_wqe_inline_mode); 14427b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, state, sq_attr->state); 14437b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, reg_umr, sq_attr->reg_umr); 14447b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, allow_swp, sq_attr->allow_swp); 14457b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, hairpin, sq_attr->hairpin); 144679a7e409SViacheslav Ovsiienko MLX5_SET(sqc, sq_ctx, non_wire, sq_attr->non_wire); 144779a7e409SViacheslav Ovsiienko MLX5_SET(sqc, sq_ctx, static_sq_wq, sq_attr->static_sq_wq); 14487b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, user_index, sq_attr->user_index); 14497b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, cqn, sq_attr->cqn); 14507b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, packet_pacing_rate_limit_index, 14517b4f1e6bSMatan Azrad sq_attr->packet_pacing_rate_limit_index); 14527b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, tis_lst_sz, sq_attr->tis_lst_sz); 14537b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, tis_num_0, sq_attr->tis_num); 1454569ffbc9SViacheslav Ovsiienko MLX5_SET(sqc, sq_ctx, ts_format, sq_attr->ts_format); 14557b4f1e6bSMatan Azrad wq_ctx = MLX5_ADDR_OF(sqc, sq_ctx, wq); 14567b4f1e6bSMatan Azrad wq_attr = &sq_attr->wq_attr; 14577b4f1e6bSMatan Azrad devx_cmd_fill_wq_data(wq_ctx, wq_attr); 14587b4f1e6bSMatan Azrad sq->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 14597b4f1e6bSMatan Azrad out, sizeof(out)); 14607b4f1e6bSMatan Azrad if (!sq->obj) { 14617b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to create SQ using DevX"); 14627b4f1e6bSMatan Azrad rte_errno = errno; 146366914d19SSuanming Mou mlx5_free(sq); 14647b4f1e6bSMatan Azrad return NULL; 14657b4f1e6bSMatan Azrad } 14667b4f1e6bSMatan Azrad sq->id = MLX5_GET(create_sq_out, out, sqn); 14677b4f1e6bSMatan Azrad return sq; 14687b4f1e6bSMatan Azrad } 14697b4f1e6bSMatan Azrad 14707b4f1e6bSMatan Azrad /** 14717b4f1e6bSMatan Azrad * Modify SQ using DevX API. 14727b4f1e6bSMatan Azrad * 14737b4f1e6bSMatan Azrad * @param[in] sq 14747b4f1e6bSMatan Azrad * Pointer to SQ object structure. 14757b4f1e6bSMatan Azrad * @param [in] sq_attr 14767b4f1e6bSMatan Azrad * Pointer to SQ attributes structure. 14777b4f1e6bSMatan Azrad * 14787b4f1e6bSMatan Azrad * @return 14797b4f1e6bSMatan Azrad * 0 on success, a negative errno value otherwise and rte_errno is set. 14807b4f1e6bSMatan Azrad */ 14817b4f1e6bSMatan Azrad int 14827b4f1e6bSMatan Azrad mlx5_devx_cmd_modify_sq(struct mlx5_devx_obj *sq, 14837b4f1e6bSMatan Azrad struct mlx5_devx_modify_sq_attr *sq_attr) 14847b4f1e6bSMatan Azrad { 14857b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(modify_sq_in)] = {0}; 14867b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(modify_sq_out)] = {0}; 14877b4f1e6bSMatan Azrad void *sq_ctx; 14887b4f1e6bSMatan Azrad int ret; 14897b4f1e6bSMatan Azrad 14907b4f1e6bSMatan Azrad MLX5_SET(modify_sq_in, in, opcode, MLX5_CMD_OP_MODIFY_SQ); 14917b4f1e6bSMatan Azrad MLX5_SET(modify_sq_in, in, sq_state, sq_attr->sq_state); 14927b4f1e6bSMatan Azrad MLX5_SET(modify_sq_in, in, sqn, sq->id); 14937b4f1e6bSMatan Azrad sq_ctx = MLX5_ADDR_OF(modify_sq_in, in, ctx); 14947b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, state, sq_attr->state); 14957b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, hairpin_peer_rq, sq_attr->hairpin_peer_rq); 14967b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, hairpin_peer_vhca, sq_attr->hairpin_peer_vhca); 14977b4f1e6bSMatan Azrad ret = mlx5_glue->devx_obj_modify(sq->obj, in, sizeof(in), 14987b4f1e6bSMatan Azrad out, sizeof(out)); 14997b4f1e6bSMatan Azrad if (ret) { 15007b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to modify SQ using DevX"); 15017b4f1e6bSMatan Azrad rte_errno = errno; 150238119ebeSBing Zhao return -rte_errno; 15037b4f1e6bSMatan Azrad } 15047b4f1e6bSMatan Azrad return ret; 15057b4f1e6bSMatan Azrad } 15067b4f1e6bSMatan Azrad 15077b4f1e6bSMatan Azrad /** 15087b4f1e6bSMatan Azrad * Create TIS using DevX API. 15097b4f1e6bSMatan Azrad * 15107b4f1e6bSMatan Azrad * @param[in] ctx 1511e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 15127b4f1e6bSMatan Azrad * @param [in] tis_attr 15137b4f1e6bSMatan Azrad * Pointer to TIS attributes structure. 15147b4f1e6bSMatan Azrad * 15157b4f1e6bSMatan Azrad * @return 15167b4f1e6bSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 15177b4f1e6bSMatan Azrad */ 15187b4f1e6bSMatan Azrad struct mlx5_devx_obj * 1519e09d350eSOphir Munk mlx5_devx_cmd_create_tis(void *ctx, 15207b4f1e6bSMatan Azrad struct mlx5_devx_tis_attr *tis_attr) 15217b4f1e6bSMatan Azrad { 15227b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_tis_in)] = {0}; 15237b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(create_tis_out)] = {0}; 15247b4f1e6bSMatan Azrad struct mlx5_devx_obj *tis = NULL; 15257b4f1e6bSMatan Azrad void *tis_ctx; 15267b4f1e6bSMatan Azrad 152766914d19SSuanming Mou tis = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*tis), 0, SOCKET_ID_ANY); 15287b4f1e6bSMatan Azrad if (!tis) { 15297b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to allocate TIS object"); 15307b4f1e6bSMatan Azrad rte_errno = ENOMEM; 15317b4f1e6bSMatan Azrad return NULL; 15327b4f1e6bSMatan Azrad } 15337b4f1e6bSMatan Azrad MLX5_SET(create_tis_in, in, opcode, MLX5_CMD_OP_CREATE_TIS); 15347b4f1e6bSMatan Azrad tis_ctx = MLX5_ADDR_OF(create_tis_in, in, ctx); 15357b4f1e6bSMatan Azrad MLX5_SET(tisc, tis_ctx, strict_lag_tx_port_affinity, 15367b4f1e6bSMatan Azrad tis_attr->strict_lag_tx_port_affinity); 15371cbdad1bSXueming Li MLX5_SET(tisc, tis_ctx, lag_tx_port_affinity, 15381cbdad1bSXueming Li tis_attr->lag_tx_port_affinity); 15397b4f1e6bSMatan Azrad MLX5_SET(tisc, tis_ctx, prio, tis_attr->prio); 15407b4f1e6bSMatan Azrad MLX5_SET(tisc, tis_ctx, transport_domain, 15417b4f1e6bSMatan Azrad tis_attr->transport_domain); 15427b4f1e6bSMatan Azrad tis->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 15437b4f1e6bSMatan Azrad out, sizeof(out)); 15447b4f1e6bSMatan Azrad if (!tis->obj) { 15457b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to create TIS using DevX"); 15467b4f1e6bSMatan Azrad rte_errno = errno; 154766914d19SSuanming Mou mlx5_free(tis); 15487b4f1e6bSMatan Azrad return NULL; 15497b4f1e6bSMatan Azrad } 15507b4f1e6bSMatan Azrad tis->id = MLX5_GET(create_tis_out, out, tisn); 15517b4f1e6bSMatan Azrad return tis; 15527b4f1e6bSMatan Azrad } 15537b4f1e6bSMatan Azrad 15547b4f1e6bSMatan Azrad /** 15557b4f1e6bSMatan Azrad * Create transport domain using DevX API. 15567b4f1e6bSMatan Azrad * 15577b4f1e6bSMatan Azrad * @param[in] ctx 1558e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 15597b4f1e6bSMatan Azrad * @return 15607b4f1e6bSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 15617b4f1e6bSMatan Azrad */ 15627b4f1e6bSMatan Azrad struct mlx5_devx_obj * 1563e09d350eSOphir Munk mlx5_devx_cmd_create_td(void *ctx) 15647b4f1e6bSMatan Azrad { 15657b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(alloc_transport_domain_in)] = {0}; 15667b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(alloc_transport_domain_out)] = {0}; 15677b4f1e6bSMatan Azrad struct mlx5_devx_obj *td = NULL; 15687b4f1e6bSMatan Azrad 156966914d19SSuanming Mou td = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*td), 0, SOCKET_ID_ANY); 15707b4f1e6bSMatan Azrad if (!td) { 15717b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to allocate TD object"); 15727b4f1e6bSMatan Azrad rte_errno = ENOMEM; 15737b4f1e6bSMatan Azrad return NULL; 15747b4f1e6bSMatan Azrad } 15757b4f1e6bSMatan Azrad MLX5_SET(alloc_transport_domain_in, in, opcode, 15767b4f1e6bSMatan Azrad MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN); 15777b4f1e6bSMatan Azrad td->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 15787b4f1e6bSMatan Azrad out, sizeof(out)); 15797b4f1e6bSMatan Azrad if (!td->obj) { 15807b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to create TIS using DevX"); 15817b4f1e6bSMatan Azrad rte_errno = errno; 158266914d19SSuanming Mou mlx5_free(td); 15837b4f1e6bSMatan Azrad return NULL; 15847b4f1e6bSMatan Azrad } 15857b4f1e6bSMatan Azrad td->id = MLX5_GET(alloc_transport_domain_out, out, 15867b4f1e6bSMatan Azrad transport_domain); 15877b4f1e6bSMatan Azrad return td; 15887b4f1e6bSMatan Azrad } 15897b4f1e6bSMatan Azrad 15907b4f1e6bSMatan Azrad /** 15917b4f1e6bSMatan Azrad * Dump all flows to file. 15927b4f1e6bSMatan Azrad * 15937b4f1e6bSMatan Azrad * @param[in] fdb_domain 15947b4f1e6bSMatan Azrad * FDB domain. 15957b4f1e6bSMatan Azrad * @param[in] rx_domain 15967b4f1e6bSMatan Azrad * RX domain. 15977b4f1e6bSMatan Azrad * @param[in] tx_domain 15987b4f1e6bSMatan Azrad * TX domain. 15997b4f1e6bSMatan Azrad * @param[out] file 16007b4f1e6bSMatan Azrad * Pointer to file stream. 16017b4f1e6bSMatan Azrad * 16027b4f1e6bSMatan Azrad * @return 16037b4f1e6bSMatan Azrad * 0 on success, a nagative value otherwise. 16047b4f1e6bSMatan Azrad */ 16057b4f1e6bSMatan Azrad int 16067b4f1e6bSMatan Azrad mlx5_devx_cmd_flow_dump(void *fdb_domain __rte_unused, 16077b4f1e6bSMatan Azrad void *rx_domain __rte_unused, 16087b4f1e6bSMatan Azrad void *tx_domain __rte_unused, FILE *file __rte_unused) 16097b4f1e6bSMatan Azrad { 16107b4f1e6bSMatan Azrad int ret = 0; 16117b4f1e6bSMatan Azrad 16127b4f1e6bSMatan Azrad #ifdef HAVE_MLX5_DR_FLOW_DUMP 16137b4f1e6bSMatan Azrad if (fdb_domain) { 16147b4f1e6bSMatan Azrad ret = mlx5_glue->dr_dump_domain(file, fdb_domain); 16157b4f1e6bSMatan Azrad if (ret) 16167b4f1e6bSMatan Azrad return ret; 16177b4f1e6bSMatan Azrad } 16188e46d4e1SAlexander Kozyrev MLX5_ASSERT(rx_domain); 16197b4f1e6bSMatan Azrad ret = mlx5_glue->dr_dump_domain(file, rx_domain); 16207b4f1e6bSMatan Azrad if (ret) 16217b4f1e6bSMatan Azrad return ret; 16228e46d4e1SAlexander Kozyrev MLX5_ASSERT(tx_domain); 16237b4f1e6bSMatan Azrad ret = mlx5_glue->dr_dump_domain(file, tx_domain); 16247b4f1e6bSMatan Azrad #else 16257b4f1e6bSMatan Azrad ret = ENOTSUP; 16267b4f1e6bSMatan Azrad #endif 16277b4f1e6bSMatan Azrad return -ret; 16287b4f1e6bSMatan Azrad } 1629446c3781SMatan Azrad 1630a38d22edSHaifei Luo int 1631a38d22edSHaifei Luo mlx5_devx_cmd_flow_single_dump(void *rule_info __rte_unused, 1632a38d22edSHaifei Luo FILE *file __rte_unused) 1633a38d22edSHaifei Luo { 1634a38d22edSHaifei Luo int ret = 0; 1635a38d22edSHaifei Luo #ifdef HAVE_MLX5_DR_FLOW_DUMP_RULE 1636a38d22edSHaifei Luo if (rule_info) 1637a38d22edSHaifei Luo ret = mlx5_glue->dr_dump_rule(file, rule_info); 1638a38d22edSHaifei Luo #else 1639a38d22edSHaifei Luo ret = ENOTSUP; 1640a38d22edSHaifei Luo #endif 1641a38d22edSHaifei Luo return -ret; 1642a38d22edSHaifei Luo } 1643a38d22edSHaifei Luo 1644446c3781SMatan Azrad /* 1645446c3781SMatan Azrad * Create CQ using DevX API. 1646446c3781SMatan Azrad * 1647446c3781SMatan Azrad * @param[in] ctx 1648e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 1649446c3781SMatan Azrad * @param [in] attr 1650446c3781SMatan Azrad * Pointer to CQ attributes structure. 1651446c3781SMatan Azrad * 1652446c3781SMatan Azrad * @return 1653446c3781SMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 1654446c3781SMatan Azrad */ 1655446c3781SMatan Azrad struct mlx5_devx_obj * 1656e09d350eSOphir Munk mlx5_devx_cmd_create_cq(void *ctx, struct mlx5_devx_cq_attr *attr) 1657446c3781SMatan Azrad { 1658446c3781SMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_cq_in)] = {0}; 1659446c3781SMatan Azrad uint32_t out[MLX5_ST_SZ_DW(create_cq_out)] = {0}; 166066914d19SSuanming Mou struct mlx5_devx_obj *cq_obj = mlx5_malloc(MLX5_MEM_ZERO, 166166914d19SSuanming Mou sizeof(*cq_obj), 166266914d19SSuanming Mou 0, SOCKET_ID_ANY); 1663446c3781SMatan Azrad void *cqctx = MLX5_ADDR_OF(create_cq_in, in, cq_context); 1664446c3781SMatan Azrad 1665446c3781SMatan Azrad if (!cq_obj) { 1666446c3781SMatan Azrad DRV_LOG(ERR, "Failed to allocate CQ object memory."); 1667446c3781SMatan Azrad rte_errno = ENOMEM; 1668446c3781SMatan Azrad return NULL; 1669446c3781SMatan Azrad } 1670446c3781SMatan Azrad MLX5_SET(create_cq_in, in, opcode, MLX5_CMD_OP_CREATE_CQ); 1671446c3781SMatan Azrad if (attr->db_umem_valid) { 1672446c3781SMatan Azrad MLX5_SET(cqc, cqctx, dbr_umem_valid, attr->db_umem_valid); 1673446c3781SMatan Azrad MLX5_SET(cqc, cqctx, dbr_umem_id, attr->db_umem_id); 1674446c3781SMatan Azrad MLX5_SET64(cqc, cqctx, dbr_addr, attr->db_umem_offset); 1675446c3781SMatan Azrad } else { 1676446c3781SMatan Azrad MLX5_SET64(cqc, cqctx, dbr_addr, attr->db_addr); 1677446c3781SMatan Azrad } 1678a2521c8fSMichael Baum MLX5_SET(cqc, cqctx, cqe_sz, (RTE_CACHE_LINE_SIZE == 128) ? 1679a2521c8fSMichael Baum MLX5_CQE_SIZE_128B : MLX5_CQE_SIZE_64B); 1680446c3781SMatan Azrad MLX5_SET(cqc, cqctx, cc, attr->use_first_only); 1681446c3781SMatan Azrad MLX5_SET(cqc, cqctx, oi, attr->overrun_ignore); 1682446c3781SMatan Azrad MLX5_SET(cqc, cqctx, log_cq_size, attr->log_cq_size); 1683f002358cSMichael Baum if (attr->log_page_size > MLX5_ADAPTER_PAGE_SHIFT) 1684f002358cSMichael Baum MLX5_SET(cqc, cqctx, log_page_size, 1685f002358cSMichael Baum attr->log_page_size - MLX5_ADAPTER_PAGE_SHIFT); 1686446c3781SMatan Azrad MLX5_SET(cqc, cqctx, c_eqn, attr->eqn); 1687446c3781SMatan Azrad MLX5_SET(cqc, cqctx, uar_page, attr->uar_page_id); 168854c2d46bSAlexander Kozyrev MLX5_SET(cqc, cqctx, cqe_comp_en, !!attr->cqe_comp_en); 1689f002358cSMichael Baum MLX5_SET(cqc, cqctx, mini_cqe_res_format, attr->mini_cqe_res_format); 169054c2d46bSAlexander Kozyrev MLX5_SET(cqc, cqctx, mini_cqe_res_format_ext, 169154c2d46bSAlexander Kozyrev attr->mini_cqe_res_format_ext); 1692446c3781SMatan Azrad if (attr->q_umem_valid) { 1693446c3781SMatan Azrad MLX5_SET(create_cq_in, in, cq_umem_valid, attr->q_umem_valid); 1694446c3781SMatan Azrad MLX5_SET(create_cq_in, in, cq_umem_id, attr->q_umem_id); 1695446c3781SMatan Azrad MLX5_SET64(create_cq_in, in, cq_umem_offset, 1696446c3781SMatan Azrad attr->q_umem_offset); 1697446c3781SMatan Azrad } 1698446c3781SMatan Azrad cq_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out, 1699446c3781SMatan Azrad sizeof(out)); 1700446c3781SMatan Azrad if (!cq_obj->obj) { 1701446c3781SMatan Azrad rte_errno = errno; 1702446c3781SMatan Azrad DRV_LOG(ERR, "Failed to create CQ using DevX errno=%d.", errno); 170366914d19SSuanming Mou mlx5_free(cq_obj); 1704446c3781SMatan Azrad return NULL; 1705446c3781SMatan Azrad } 1706446c3781SMatan Azrad cq_obj->id = MLX5_GET(create_cq_out, out, cqn); 1707446c3781SMatan Azrad return cq_obj; 1708446c3781SMatan Azrad } 17098712c80aSMatan Azrad 17108712c80aSMatan Azrad /** 17118712c80aSMatan Azrad * Create VIRTQ using DevX API. 17128712c80aSMatan Azrad * 17138712c80aSMatan Azrad * @param[in] ctx 1714e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 17158712c80aSMatan Azrad * @param [in] attr 17168712c80aSMatan Azrad * Pointer to VIRTQ attributes structure. 17178712c80aSMatan Azrad * 17188712c80aSMatan Azrad * @return 17198712c80aSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 17208712c80aSMatan Azrad */ 17218712c80aSMatan Azrad struct mlx5_devx_obj * 1722e09d350eSOphir Munk mlx5_devx_cmd_create_virtq(void *ctx, 17238712c80aSMatan Azrad struct mlx5_devx_virtq_attr *attr) 17248712c80aSMatan Azrad { 17258712c80aSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_virtq_in)] = {0}; 17268712c80aSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 172766914d19SSuanming Mou struct mlx5_devx_obj *virtq_obj = mlx5_malloc(MLX5_MEM_ZERO, 172866914d19SSuanming Mou sizeof(*virtq_obj), 172966914d19SSuanming Mou 0, SOCKET_ID_ANY); 17308712c80aSMatan Azrad void *virtq = MLX5_ADDR_OF(create_virtq_in, in, virtq); 17318712c80aSMatan Azrad void *hdr = MLX5_ADDR_OF(create_virtq_in, in, hdr); 17328712c80aSMatan Azrad void *virtctx = MLX5_ADDR_OF(virtio_net_q, virtq, virtio_q_context); 17338712c80aSMatan Azrad 17348712c80aSMatan Azrad if (!virtq_obj) { 17358712c80aSMatan Azrad DRV_LOG(ERR, "Failed to allocate virtq data."); 17368712c80aSMatan Azrad rte_errno = ENOMEM; 17378712c80aSMatan Azrad return NULL; 17388712c80aSMatan Azrad } 17398712c80aSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 17408712c80aSMatan Azrad MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 17418712c80aSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 17428712c80aSMatan Azrad MLX5_GENERAL_OBJ_TYPE_VIRTQ); 17438712c80aSMatan Azrad MLX5_SET16(virtio_net_q, virtq, hw_available_index, 17448712c80aSMatan Azrad attr->hw_available_index); 17458712c80aSMatan Azrad MLX5_SET16(virtio_net_q, virtq, hw_used_index, attr->hw_used_index); 17468712c80aSMatan Azrad MLX5_SET16(virtio_net_q, virtq, tso_ipv4, attr->tso_ipv4); 17478712c80aSMatan Azrad MLX5_SET16(virtio_net_q, virtq, tso_ipv6, attr->tso_ipv6); 17488712c80aSMatan Azrad MLX5_SET16(virtio_net_q, virtq, tx_csum, attr->tx_csum); 17498712c80aSMatan Azrad MLX5_SET16(virtio_net_q, virtq, rx_csum, attr->rx_csum); 17508712c80aSMatan Azrad MLX5_SET16(virtio_q, virtctx, virtio_version_1_0, 17518712c80aSMatan Azrad attr->virtio_version_1_0); 17528712c80aSMatan Azrad MLX5_SET16(virtio_q, virtctx, event_mode, attr->event_mode); 17538712c80aSMatan Azrad MLX5_SET(virtio_q, virtctx, event_qpn_or_msix, attr->qp_id); 17548712c80aSMatan Azrad MLX5_SET64(virtio_q, virtctx, desc_addr, attr->desc_addr); 17558712c80aSMatan Azrad MLX5_SET64(virtio_q, virtctx, used_addr, attr->used_addr); 17568712c80aSMatan Azrad MLX5_SET64(virtio_q, virtctx, available_addr, attr->available_addr); 17578712c80aSMatan Azrad MLX5_SET16(virtio_q, virtctx, queue_index, attr->queue_index); 17588712c80aSMatan Azrad MLX5_SET16(virtio_q, virtctx, queue_size, attr->q_size); 17598712c80aSMatan Azrad MLX5_SET(virtio_q, virtctx, virtio_q_mkey, attr->mkey); 17608712c80aSMatan Azrad MLX5_SET(virtio_q, virtctx, umem_1_id, attr->umems[0].id); 17618712c80aSMatan Azrad MLX5_SET(virtio_q, virtctx, umem_1_size, attr->umems[0].size); 17628712c80aSMatan Azrad MLX5_SET64(virtio_q, virtctx, umem_1_offset, attr->umems[0].offset); 17638712c80aSMatan Azrad MLX5_SET(virtio_q, virtctx, umem_2_id, attr->umems[1].id); 17648712c80aSMatan Azrad MLX5_SET(virtio_q, virtctx, umem_2_size, attr->umems[1].size); 17658712c80aSMatan Azrad MLX5_SET64(virtio_q, virtctx, umem_2_offset, attr->umems[1].offset); 17668712c80aSMatan Azrad MLX5_SET(virtio_q, virtctx, umem_3_id, attr->umems[2].id); 17678712c80aSMatan Azrad MLX5_SET(virtio_q, virtctx, umem_3_size, attr->umems[2].size); 17688712c80aSMatan Azrad MLX5_SET64(virtio_q, virtctx, umem_3_offset, attr->umems[2].offset); 1769796ae7bbSMatan Azrad MLX5_SET(virtio_q, virtctx, counter_set_id, attr->counters_obj_id); 1770473d8e67SMatan Azrad MLX5_SET(virtio_q, virtctx, pd, attr->pd); 17716623dc2bSXueming Li MLX5_SET(virtio_q, virtctx, queue_period_mode, attr->hw_latency_mode); 17726623dc2bSXueming Li MLX5_SET(virtio_q, virtctx, queue_period_us, attr->hw_max_latency_us); 17736623dc2bSXueming Li MLX5_SET(virtio_q, virtctx, queue_max_count, attr->hw_max_pending_comp); 17748712c80aSMatan Azrad MLX5_SET(virtio_net_q, virtq, tisn_or_qpn, attr->tis_id); 17758712c80aSMatan Azrad virtq_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out, 17768712c80aSMatan Azrad sizeof(out)); 17778712c80aSMatan Azrad if (!virtq_obj->obj) { 17788712c80aSMatan Azrad rte_errno = errno; 17798712c80aSMatan Azrad DRV_LOG(ERR, "Failed to create VIRTQ Obj using DevX."); 178066914d19SSuanming Mou mlx5_free(virtq_obj); 17818712c80aSMatan Azrad return NULL; 17828712c80aSMatan Azrad } 17838712c80aSMatan Azrad virtq_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 17848712c80aSMatan Azrad return virtq_obj; 17858712c80aSMatan Azrad } 17868712c80aSMatan Azrad 17878712c80aSMatan Azrad /** 17888712c80aSMatan Azrad * Modify VIRTQ using DevX API. 17898712c80aSMatan Azrad * 17908712c80aSMatan Azrad * @param[in] virtq_obj 17918712c80aSMatan Azrad * Pointer to virtq object structure. 17928712c80aSMatan Azrad * @param [in] attr 17938712c80aSMatan Azrad * Pointer to modify virtq attributes structure. 17948712c80aSMatan Azrad * 17958712c80aSMatan Azrad * @return 17968712c80aSMatan Azrad * 0 on success, a negative errno value otherwise and rte_errno is set. 17978712c80aSMatan Azrad */ 17988712c80aSMatan Azrad int 17998712c80aSMatan Azrad mlx5_devx_cmd_modify_virtq(struct mlx5_devx_obj *virtq_obj, 18008712c80aSMatan Azrad struct mlx5_devx_virtq_attr *attr) 18018712c80aSMatan Azrad { 18028712c80aSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_virtq_in)] = {0}; 18038712c80aSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 18048712c80aSMatan Azrad void *virtq = MLX5_ADDR_OF(create_virtq_in, in, virtq); 18058712c80aSMatan Azrad void *hdr = MLX5_ADDR_OF(create_virtq_in, in, hdr); 18068712c80aSMatan Azrad void *virtctx = MLX5_ADDR_OF(virtio_net_q, virtq, virtio_q_context); 18078712c80aSMatan Azrad int ret; 18088712c80aSMatan Azrad 18098712c80aSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 18108712c80aSMatan Azrad MLX5_CMD_OP_MODIFY_GENERAL_OBJECT); 18118712c80aSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 18128712c80aSMatan Azrad MLX5_GENERAL_OBJ_TYPE_VIRTQ); 18138712c80aSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, virtq_obj->id); 18148712c80aSMatan Azrad MLX5_SET64(virtio_net_q, virtq, modify_field_select, attr->type); 18158712c80aSMatan Azrad MLX5_SET16(virtio_q, virtctx, queue_index, attr->queue_index); 18168712c80aSMatan Azrad switch (attr->type) { 18178712c80aSMatan Azrad case MLX5_VIRTQ_MODIFY_TYPE_STATE: 18188712c80aSMatan Azrad MLX5_SET16(virtio_net_q, virtq, state, attr->state); 18198712c80aSMatan Azrad break; 18208712c80aSMatan Azrad case MLX5_VIRTQ_MODIFY_TYPE_DIRTY_BITMAP_PARAMS: 18218712c80aSMatan Azrad MLX5_SET(virtio_net_q, virtq, dirty_bitmap_mkey, 18228712c80aSMatan Azrad attr->dirty_bitmap_mkey); 18238712c80aSMatan Azrad MLX5_SET64(virtio_net_q, virtq, dirty_bitmap_addr, 18248712c80aSMatan Azrad attr->dirty_bitmap_addr); 18258712c80aSMatan Azrad MLX5_SET(virtio_net_q, virtq, dirty_bitmap_size, 18268712c80aSMatan Azrad attr->dirty_bitmap_size); 18278712c80aSMatan Azrad break; 18288712c80aSMatan Azrad case MLX5_VIRTQ_MODIFY_TYPE_DIRTY_BITMAP_DUMP_ENABLE: 18298712c80aSMatan Azrad MLX5_SET(virtio_net_q, virtq, dirty_bitmap_dump_enable, 18308712c80aSMatan Azrad attr->dirty_bitmap_dump_enable); 18318712c80aSMatan Azrad break; 18328712c80aSMatan Azrad default: 18338712c80aSMatan Azrad rte_errno = EINVAL; 18348712c80aSMatan Azrad return -rte_errno; 18358712c80aSMatan Azrad } 18368712c80aSMatan Azrad ret = mlx5_glue->devx_obj_modify(virtq_obj->obj, in, sizeof(in), 18378712c80aSMatan Azrad out, sizeof(out)); 18388712c80aSMatan Azrad if (ret) { 18398712c80aSMatan Azrad DRV_LOG(ERR, "Failed to modify VIRTQ using DevX."); 18408712c80aSMatan Azrad rte_errno = errno; 184138119ebeSBing Zhao return -rte_errno; 18428712c80aSMatan Azrad } 18438712c80aSMatan Azrad return ret; 18448712c80aSMatan Azrad } 18458712c80aSMatan Azrad 18468712c80aSMatan Azrad /** 18478712c80aSMatan Azrad * Query VIRTQ using DevX API. 18488712c80aSMatan Azrad * 18498712c80aSMatan Azrad * @param[in] virtq_obj 18508712c80aSMatan Azrad * Pointer to virtq object structure. 18518712c80aSMatan Azrad * @param [in/out] attr 18528712c80aSMatan Azrad * Pointer to virtq attributes structure. 18538712c80aSMatan Azrad * 18548712c80aSMatan Azrad * @return 18558712c80aSMatan Azrad * 0 on success, a negative errno value otherwise and rte_errno is set. 18568712c80aSMatan Azrad */ 18578712c80aSMatan Azrad int 18588712c80aSMatan Azrad mlx5_devx_cmd_query_virtq(struct mlx5_devx_obj *virtq_obj, 18598712c80aSMatan Azrad struct mlx5_devx_virtq_attr *attr) 18608712c80aSMatan Azrad { 18618712c80aSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0}; 18628712c80aSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(query_virtq_out)] = {0}; 18638712c80aSMatan Azrad void *hdr = MLX5_ADDR_OF(query_virtq_out, in, hdr); 18648712c80aSMatan Azrad void *virtq = MLX5_ADDR_OF(query_virtq_out, out, virtq); 18658712c80aSMatan Azrad int ret; 18668712c80aSMatan Azrad 18678712c80aSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 18688712c80aSMatan Azrad MLX5_CMD_OP_QUERY_GENERAL_OBJECT); 18698712c80aSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 18708712c80aSMatan Azrad MLX5_GENERAL_OBJ_TYPE_VIRTQ); 18718712c80aSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, virtq_obj->id); 18728712c80aSMatan Azrad ret = mlx5_glue->devx_obj_query(virtq_obj->obj, in, sizeof(in), 18738712c80aSMatan Azrad out, sizeof(out)); 18748712c80aSMatan Azrad if (ret) { 18758712c80aSMatan Azrad DRV_LOG(ERR, "Failed to modify VIRTQ using DevX."); 18768712c80aSMatan Azrad rte_errno = errno; 18778712c80aSMatan Azrad return -errno; 18788712c80aSMatan Azrad } 18798712c80aSMatan Azrad attr->hw_available_index = MLX5_GET16(virtio_net_q, virtq, 18808712c80aSMatan Azrad hw_available_index); 18818712c80aSMatan Azrad attr->hw_used_index = MLX5_GET16(virtio_net_q, virtq, hw_used_index); 1882aed98b66SXueming Li attr->state = MLX5_GET16(virtio_net_q, virtq, state); 1883aed98b66SXueming Li attr->error_type = MLX5_GET16(virtio_net_q, virtq, 1884aed98b66SXueming Li virtio_q_context.error_type); 18858712c80aSMatan Azrad return ret; 18868712c80aSMatan Azrad } 188715c3807eSMatan Azrad 188815c3807eSMatan Azrad /** 188915c3807eSMatan Azrad * Create QP using DevX API. 189015c3807eSMatan Azrad * 189115c3807eSMatan Azrad * @param[in] ctx 1892e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 189315c3807eSMatan Azrad * @param [in] attr 189415c3807eSMatan Azrad * Pointer to QP attributes structure. 189515c3807eSMatan Azrad * 189615c3807eSMatan Azrad * @return 189715c3807eSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 189815c3807eSMatan Azrad */ 189915c3807eSMatan Azrad struct mlx5_devx_obj * 1900e09d350eSOphir Munk mlx5_devx_cmd_create_qp(void *ctx, 190115c3807eSMatan Azrad struct mlx5_devx_qp_attr *attr) 190215c3807eSMatan Azrad { 190315c3807eSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_qp_in)] = {0}; 190415c3807eSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(create_qp_out)] = {0}; 190566914d19SSuanming Mou struct mlx5_devx_obj *qp_obj = mlx5_malloc(MLX5_MEM_ZERO, 190666914d19SSuanming Mou sizeof(*qp_obj), 190766914d19SSuanming Mou 0, SOCKET_ID_ANY); 190815c3807eSMatan Azrad void *qpc = MLX5_ADDR_OF(create_qp_in, in, qpc); 190915c3807eSMatan Azrad 191015c3807eSMatan Azrad if (!qp_obj) { 191115c3807eSMatan Azrad DRV_LOG(ERR, "Failed to allocate QP data."); 191215c3807eSMatan Azrad rte_errno = ENOMEM; 191315c3807eSMatan Azrad return NULL; 191415c3807eSMatan Azrad } 191515c3807eSMatan Azrad MLX5_SET(create_qp_in, in, opcode, MLX5_CMD_OP_CREATE_QP); 191615c3807eSMatan Azrad MLX5_SET(qpc, qpc, st, MLX5_QP_ST_RC); 191715c3807eSMatan Azrad MLX5_SET(qpc, qpc, pd, attr->pd); 1918569ffbc9SViacheslav Ovsiienko MLX5_SET(qpc, qpc, ts_format, attr->ts_format); 191915c3807eSMatan Azrad if (attr->uar_index) { 192015c3807eSMatan Azrad MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED); 192115c3807eSMatan Azrad MLX5_SET(qpc, qpc, uar_page, attr->uar_index); 1922f002358cSMichael Baum if (attr->log_page_size > MLX5_ADAPTER_PAGE_SHIFT) 1923f002358cSMichael Baum MLX5_SET(qpc, qpc, log_page_size, 1924f002358cSMichael Baum attr->log_page_size - MLX5_ADAPTER_PAGE_SHIFT); 192515c3807eSMatan Azrad if (attr->sq_size) { 19268e46d4e1SAlexander Kozyrev MLX5_ASSERT(RTE_IS_POWER_OF_2(attr->sq_size)); 192715c3807eSMatan Azrad MLX5_SET(qpc, qpc, cqn_snd, attr->cqn); 192815c3807eSMatan Azrad MLX5_SET(qpc, qpc, log_sq_size, 192915c3807eSMatan Azrad rte_log2_u32(attr->sq_size)); 193015c3807eSMatan Azrad } else { 193115c3807eSMatan Azrad MLX5_SET(qpc, qpc, no_sq, 1); 193215c3807eSMatan Azrad } 193315c3807eSMatan Azrad if (attr->rq_size) { 19348e46d4e1SAlexander Kozyrev MLX5_ASSERT(RTE_IS_POWER_OF_2(attr->rq_size)); 193515c3807eSMatan Azrad MLX5_SET(qpc, qpc, cqn_rcv, attr->cqn); 193615c3807eSMatan Azrad MLX5_SET(qpc, qpc, log_rq_stride, attr->log_rq_stride - 193715c3807eSMatan Azrad MLX5_LOG_RQ_STRIDE_SHIFT); 193815c3807eSMatan Azrad MLX5_SET(qpc, qpc, log_rq_size, 193915c3807eSMatan Azrad rte_log2_u32(attr->rq_size)); 194015c3807eSMatan Azrad MLX5_SET(qpc, qpc, rq_type, MLX5_NON_ZERO_RQ); 194115c3807eSMatan Azrad } else { 194215c3807eSMatan Azrad MLX5_SET(qpc, qpc, rq_type, MLX5_ZERO_LEN_RQ); 194315c3807eSMatan Azrad } 194415c3807eSMatan Azrad if (attr->dbr_umem_valid) { 194515c3807eSMatan Azrad MLX5_SET(qpc, qpc, dbr_umem_valid, 194615c3807eSMatan Azrad attr->dbr_umem_valid); 194715c3807eSMatan Azrad MLX5_SET(qpc, qpc, dbr_umem_id, attr->dbr_umem_id); 194815c3807eSMatan Azrad } 194915c3807eSMatan Azrad MLX5_SET64(qpc, qpc, dbr_addr, attr->dbr_address); 195015c3807eSMatan Azrad MLX5_SET64(create_qp_in, in, wq_umem_offset, 195115c3807eSMatan Azrad attr->wq_umem_offset); 195215c3807eSMatan Azrad MLX5_SET(create_qp_in, in, wq_umem_id, attr->wq_umem_id); 195315c3807eSMatan Azrad MLX5_SET(create_qp_in, in, wq_umem_valid, 1); 195415c3807eSMatan Azrad } else { 195515c3807eSMatan Azrad /* Special QP to be managed by FW - no SQ\RQ\CQ\UAR\DB rec. */ 195615c3807eSMatan Azrad MLX5_SET(qpc, qpc, rq_type, MLX5_ZERO_LEN_RQ); 195715c3807eSMatan Azrad MLX5_SET(qpc, qpc, no_sq, 1); 195815c3807eSMatan Azrad } 195915c3807eSMatan Azrad qp_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out, 196015c3807eSMatan Azrad sizeof(out)); 196115c3807eSMatan Azrad if (!qp_obj->obj) { 196215c3807eSMatan Azrad rte_errno = errno; 196315c3807eSMatan Azrad DRV_LOG(ERR, "Failed to create QP Obj using DevX."); 196466914d19SSuanming Mou mlx5_free(qp_obj); 196515c3807eSMatan Azrad return NULL; 196615c3807eSMatan Azrad } 196715c3807eSMatan Azrad qp_obj->id = MLX5_GET(create_qp_out, out, qpn); 196815c3807eSMatan Azrad return qp_obj; 196915c3807eSMatan Azrad } 197015c3807eSMatan Azrad 197115c3807eSMatan Azrad /** 197215c3807eSMatan Azrad * Modify QP using DevX API. 197315c3807eSMatan Azrad * Currently supports only force loop-back QP. 197415c3807eSMatan Azrad * 197515c3807eSMatan Azrad * @param[in] qp 197615c3807eSMatan Azrad * Pointer to QP object structure. 197715c3807eSMatan Azrad * @param [in] qp_st_mod_op 197815c3807eSMatan Azrad * The QP state modification operation. 197915c3807eSMatan Azrad * @param [in] remote_qp_id 198015c3807eSMatan Azrad * The remote QP ID for MLX5_CMD_OP_INIT2RTR_QP operation. 198115c3807eSMatan Azrad * 198215c3807eSMatan Azrad * @return 198315c3807eSMatan Azrad * 0 on success, a negative errno value otherwise and rte_errno is set. 198415c3807eSMatan Azrad */ 198515c3807eSMatan Azrad int 198615c3807eSMatan Azrad mlx5_devx_cmd_modify_qp_state(struct mlx5_devx_obj *qp, uint32_t qp_st_mod_op, 198715c3807eSMatan Azrad uint32_t remote_qp_id) 198815c3807eSMatan Azrad { 198915c3807eSMatan Azrad union { 199015c3807eSMatan Azrad uint32_t rst2init[MLX5_ST_SZ_DW(rst2init_qp_in)]; 199115c3807eSMatan Azrad uint32_t init2rtr[MLX5_ST_SZ_DW(init2rtr_qp_in)]; 199215c3807eSMatan Azrad uint32_t rtr2rts[MLX5_ST_SZ_DW(rtr2rts_qp_in)]; 199315c3807eSMatan Azrad } in; 199415c3807eSMatan Azrad union { 199515c3807eSMatan Azrad uint32_t rst2init[MLX5_ST_SZ_DW(rst2init_qp_out)]; 199615c3807eSMatan Azrad uint32_t init2rtr[MLX5_ST_SZ_DW(init2rtr_qp_out)]; 199715c3807eSMatan Azrad uint32_t rtr2rts[MLX5_ST_SZ_DW(rtr2rts_qp_out)]; 199815c3807eSMatan Azrad } out; 199915c3807eSMatan Azrad void *qpc; 200015c3807eSMatan Azrad int ret; 200115c3807eSMatan Azrad unsigned int inlen; 200215c3807eSMatan Azrad unsigned int outlen; 200315c3807eSMatan Azrad 200415c3807eSMatan Azrad memset(&in, 0, sizeof(in)); 200515c3807eSMatan Azrad memset(&out, 0, sizeof(out)); 200615c3807eSMatan Azrad MLX5_SET(rst2init_qp_in, &in, opcode, qp_st_mod_op); 200715c3807eSMatan Azrad switch (qp_st_mod_op) { 200815c3807eSMatan Azrad case MLX5_CMD_OP_RST2INIT_QP: 200915c3807eSMatan Azrad MLX5_SET(rst2init_qp_in, &in, qpn, qp->id); 201015c3807eSMatan Azrad qpc = MLX5_ADDR_OF(rst2init_qp_in, &in, qpc); 201115c3807eSMatan Azrad MLX5_SET(qpc, qpc, primary_address_path.vhca_port_num, 1); 201215c3807eSMatan Azrad MLX5_SET(qpc, qpc, rre, 1); 201315c3807eSMatan Azrad MLX5_SET(qpc, qpc, rwe, 1); 201415c3807eSMatan Azrad MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED); 201515c3807eSMatan Azrad inlen = sizeof(in.rst2init); 201615c3807eSMatan Azrad outlen = sizeof(out.rst2init); 201715c3807eSMatan Azrad break; 201815c3807eSMatan Azrad case MLX5_CMD_OP_INIT2RTR_QP: 201915c3807eSMatan Azrad MLX5_SET(init2rtr_qp_in, &in, qpn, qp->id); 202015c3807eSMatan Azrad qpc = MLX5_ADDR_OF(init2rtr_qp_in, &in, qpc); 202115c3807eSMatan Azrad MLX5_SET(qpc, qpc, primary_address_path.fl, 1); 202215c3807eSMatan Azrad MLX5_SET(qpc, qpc, primary_address_path.vhca_port_num, 1); 202315c3807eSMatan Azrad MLX5_SET(qpc, qpc, mtu, 1); 202415c3807eSMatan Azrad MLX5_SET(qpc, qpc, log_msg_max, 30); 202515c3807eSMatan Azrad MLX5_SET(qpc, qpc, remote_qpn, remote_qp_id); 202615c3807eSMatan Azrad MLX5_SET(qpc, qpc, min_rnr_nak, 0); 202715c3807eSMatan Azrad inlen = sizeof(in.init2rtr); 202815c3807eSMatan Azrad outlen = sizeof(out.init2rtr); 202915c3807eSMatan Azrad break; 203015c3807eSMatan Azrad case MLX5_CMD_OP_RTR2RTS_QP: 203115c3807eSMatan Azrad qpc = MLX5_ADDR_OF(rtr2rts_qp_in, &in, qpc); 203215c3807eSMatan Azrad MLX5_SET(rtr2rts_qp_in, &in, qpn, qp->id); 203315c3807eSMatan Azrad MLX5_SET(qpc, qpc, primary_address_path.ack_timeout, 14); 203415c3807eSMatan Azrad MLX5_SET(qpc, qpc, log_ack_req_freq, 0); 203515c3807eSMatan Azrad MLX5_SET(qpc, qpc, retry_count, 7); 203615c3807eSMatan Azrad MLX5_SET(qpc, qpc, rnr_retry, 7); 203715c3807eSMatan Azrad inlen = sizeof(in.rtr2rts); 203815c3807eSMatan Azrad outlen = sizeof(out.rtr2rts); 203915c3807eSMatan Azrad break; 204015c3807eSMatan Azrad default: 204115c3807eSMatan Azrad DRV_LOG(ERR, "Invalid or unsupported QP modify op %u.", 204215c3807eSMatan Azrad qp_st_mod_op); 204315c3807eSMatan Azrad rte_errno = EINVAL; 204415c3807eSMatan Azrad return -rte_errno; 204515c3807eSMatan Azrad } 204615c3807eSMatan Azrad ret = mlx5_glue->devx_obj_modify(qp->obj, &in, inlen, &out, outlen); 204715c3807eSMatan Azrad if (ret) { 204815c3807eSMatan Azrad DRV_LOG(ERR, "Failed to modify QP using DevX."); 204915c3807eSMatan Azrad rte_errno = errno; 205038119ebeSBing Zhao return -rte_errno; 205115c3807eSMatan Azrad } 205215c3807eSMatan Azrad return ret; 205315c3807eSMatan Azrad } 2054796ae7bbSMatan Azrad 2055796ae7bbSMatan Azrad struct mlx5_devx_obj * 2056796ae7bbSMatan Azrad mlx5_devx_cmd_create_virtio_q_counters(void *ctx) 2057796ae7bbSMatan Azrad { 2058796ae7bbSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_virtio_q_counters_in)] = {0}; 2059796ae7bbSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 206066914d19SSuanming Mou struct mlx5_devx_obj *couners_obj = mlx5_malloc(MLX5_MEM_ZERO, 206166914d19SSuanming Mou sizeof(*couners_obj), 0, 206266914d19SSuanming Mou SOCKET_ID_ANY); 2063796ae7bbSMatan Azrad void *hdr = MLX5_ADDR_OF(create_virtio_q_counters_in, in, hdr); 2064796ae7bbSMatan Azrad 2065796ae7bbSMatan Azrad if (!couners_obj) { 2066796ae7bbSMatan Azrad DRV_LOG(ERR, "Failed to allocate virtio queue counters data."); 2067796ae7bbSMatan Azrad rte_errno = ENOMEM; 2068796ae7bbSMatan Azrad return NULL; 2069796ae7bbSMatan Azrad } 2070796ae7bbSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 2071796ae7bbSMatan Azrad MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 2072796ae7bbSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 2073796ae7bbSMatan Azrad MLX5_GENERAL_OBJ_TYPE_VIRTIO_Q_COUNTERS); 2074796ae7bbSMatan Azrad couners_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out, 2075796ae7bbSMatan Azrad sizeof(out)); 2076796ae7bbSMatan Azrad if (!couners_obj->obj) { 2077796ae7bbSMatan Azrad rte_errno = errno; 2078796ae7bbSMatan Azrad DRV_LOG(ERR, "Failed to create virtio queue counters Obj using" 2079796ae7bbSMatan Azrad " DevX."); 208066914d19SSuanming Mou mlx5_free(couners_obj); 2081796ae7bbSMatan Azrad return NULL; 2082796ae7bbSMatan Azrad } 2083796ae7bbSMatan Azrad couners_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 2084796ae7bbSMatan Azrad return couners_obj; 2085796ae7bbSMatan Azrad } 2086796ae7bbSMatan Azrad 2087796ae7bbSMatan Azrad int 2088796ae7bbSMatan Azrad mlx5_devx_cmd_query_virtio_q_counters(struct mlx5_devx_obj *couners_obj, 2089796ae7bbSMatan Azrad struct mlx5_devx_virtio_q_couners_attr *attr) 2090796ae7bbSMatan Azrad { 2091796ae7bbSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0}; 2092796ae7bbSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(query_virtio_q_counters_out)] = {0}; 2093796ae7bbSMatan Azrad void *hdr = MLX5_ADDR_OF(query_virtio_q_counters_out, in, hdr); 2094796ae7bbSMatan Azrad void *virtio_q_counters = MLX5_ADDR_OF(query_virtio_q_counters_out, out, 2095796ae7bbSMatan Azrad virtio_q_counters); 2096796ae7bbSMatan Azrad int ret; 2097796ae7bbSMatan Azrad 2098796ae7bbSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 2099796ae7bbSMatan Azrad MLX5_CMD_OP_QUERY_GENERAL_OBJECT); 2100796ae7bbSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 2101796ae7bbSMatan Azrad MLX5_GENERAL_OBJ_TYPE_VIRTIO_Q_COUNTERS); 2102796ae7bbSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, couners_obj->id); 2103796ae7bbSMatan Azrad ret = mlx5_glue->devx_obj_query(couners_obj->obj, in, sizeof(in), out, 2104796ae7bbSMatan Azrad sizeof(out)); 2105796ae7bbSMatan Azrad if (ret) { 2106796ae7bbSMatan Azrad DRV_LOG(ERR, "Failed to query virtio q counters using DevX."); 2107796ae7bbSMatan Azrad rte_errno = errno; 2108796ae7bbSMatan Azrad return -errno; 2109796ae7bbSMatan Azrad } 2110796ae7bbSMatan Azrad attr->received_desc = MLX5_GET64(virtio_q_counters, virtio_q_counters, 2111796ae7bbSMatan Azrad received_desc); 2112796ae7bbSMatan Azrad attr->completed_desc = MLX5_GET64(virtio_q_counters, virtio_q_counters, 2113796ae7bbSMatan Azrad completed_desc); 2114796ae7bbSMatan Azrad attr->error_cqes = MLX5_GET(virtio_q_counters, virtio_q_counters, 2115796ae7bbSMatan Azrad error_cqes); 2116796ae7bbSMatan Azrad attr->bad_desc_errors = MLX5_GET(virtio_q_counters, virtio_q_counters, 2117796ae7bbSMatan Azrad bad_desc_errors); 2118796ae7bbSMatan Azrad attr->exceed_max_chain = MLX5_GET(virtio_q_counters, virtio_q_counters, 2119796ae7bbSMatan Azrad exceed_max_chain); 2120796ae7bbSMatan Azrad attr->invalid_buffer = MLX5_GET(virtio_q_counters, virtio_q_counters, 2121796ae7bbSMatan Azrad invalid_buffer); 2122796ae7bbSMatan Azrad return ret; 2123796ae7bbSMatan Azrad } 2124369e5092SDekel Peled 2125369e5092SDekel Peled /** 2126369e5092SDekel Peled * Create general object of type FLOW_HIT_ASO using DevX API. 2127369e5092SDekel Peled * 2128369e5092SDekel Peled * @param[in] ctx 2129369e5092SDekel Peled * Context returned from mlx5 open_device() glue function. 2130369e5092SDekel Peled * @param [in] pd 2131369e5092SDekel Peled * PD value to associate the FLOW_HIT_ASO object with. 2132369e5092SDekel Peled * 2133369e5092SDekel Peled * @return 2134369e5092SDekel Peled * The DevX object created, NULL otherwise and rte_errno is set. 2135369e5092SDekel Peled */ 2136369e5092SDekel Peled struct mlx5_devx_obj * 2137369e5092SDekel Peled mlx5_devx_cmd_create_flow_hit_aso_obj(void *ctx, uint32_t pd) 2138369e5092SDekel Peled { 2139369e5092SDekel Peled uint32_t in[MLX5_ST_SZ_DW(create_flow_hit_aso_in)] = {0}; 2140369e5092SDekel Peled uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 2141369e5092SDekel Peled struct mlx5_devx_obj *flow_hit_aso_obj = NULL; 2142369e5092SDekel Peled void *ptr = NULL; 2143369e5092SDekel Peled 2144369e5092SDekel Peled flow_hit_aso_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*flow_hit_aso_obj), 2145369e5092SDekel Peled 0, SOCKET_ID_ANY); 2146369e5092SDekel Peled if (!flow_hit_aso_obj) { 2147369e5092SDekel Peled DRV_LOG(ERR, "Failed to allocate FLOW_HIT_ASO object data"); 2148369e5092SDekel Peled rte_errno = ENOMEM; 2149369e5092SDekel Peled return NULL; 2150369e5092SDekel Peled } 2151369e5092SDekel Peled ptr = MLX5_ADDR_OF(create_flow_hit_aso_in, in, hdr); 2152369e5092SDekel Peled MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode, 2153369e5092SDekel Peled MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 2154369e5092SDekel Peled MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type, 2155369e5092SDekel Peled MLX5_GENERAL_OBJ_TYPE_FLOW_HIT_ASO); 2156369e5092SDekel Peled ptr = MLX5_ADDR_OF(create_flow_hit_aso_in, in, flow_hit_aso); 2157369e5092SDekel Peled MLX5_SET(flow_hit_aso, ptr, access_pd, pd); 2158369e5092SDekel Peled flow_hit_aso_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 2159369e5092SDekel Peled out, sizeof(out)); 2160369e5092SDekel Peled if (!flow_hit_aso_obj->obj) { 2161369e5092SDekel Peled rte_errno = errno; 2162369e5092SDekel Peled DRV_LOG(ERR, "Failed to create FLOW_HIT_ASO obj using DevX."); 2163369e5092SDekel Peled mlx5_free(flow_hit_aso_obj); 2164369e5092SDekel Peled return NULL; 2165369e5092SDekel Peled } 2166369e5092SDekel Peled flow_hit_aso_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 2167369e5092SDekel Peled return flow_hit_aso_obj; 2168369e5092SDekel Peled } 21697ae7f458STal Shnaiderman 21707ae7f458STal Shnaiderman /* 21717ae7f458STal Shnaiderman * Create PD using DevX API. 21727ae7f458STal Shnaiderman * 21737ae7f458STal Shnaiderman * @param[in] ctx 21747ae7f458STal Shnaiderman * Context returned from mlx5 open_device() glue function. 21757ae7f458STal Shnaiderman * 21767ae7f458STal Shnaiderman * @return 21777ae7f458STal Shnaiderman * The DevX object created, NULL otherwise and rte_errno is set. 21787ae7f458STal Shnaiderman */ 21797ae7f458STal Shnaiderman struct mlx5_devx_obj * 21807ae7f458STal Shnaiderman mlx5_devx_cmd_alloc_pd(void *ctx) 21817ae7f458STal Shnaiderman { 21827ae7f458STal Shnaiderman struct mlx5_devx_obj *ppd = 21837ae7f458STal Shnaiderman mlx5_malloc(MLX5_MEM_ZERO, sizeof(*ppd), 0, SOCKET_ID_ANY); 21847ae7f458STal Shnaiderman u32 in[MLX5_ST_SZ_DW(alloc_pd_in)] = {0}; 21857ae7f458STal Shnaiderman u32 out[MLX5_ST_SZ_DW(alloc_pd_out)] = {0}; 21867ae7f458STal Shnaiderman 21877ae7f458STal Shnaiderman if (!ppd) { 21887ae7f458STal Shnaiderman DRV_LOG(ERR, "Failed to allocate PD data."); 21897ae7f458STal Shnaiderman rte_errno = ENOMEM; 21907ae7f458STal Shnaiderman return NULL; 21917ae7f458STal Shnaiderman } 21927ae7f458STal Shnaiderman MLX5_SET(alloc_pd_in, in, opcode, MLX5_CMD_OP_ALLOC_PD); 21937ae7f458STal Shnaiderman ppd->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 21947ae7f458STal Shnaiderman out, sizeof(out)); 21957ae7f458STal Shnaiderman if (!ppd->obj) { 21967ae7f458STal Shnaiderman mlx5_free(ppd); 21977ae7f458STal Shnaiderman DRV_LOG(ERR, "Failed to allocate PD Obj using DevX."); 21987ae7f458STal Shnaiderman rte_errno = errno; 21997ae7f458STal Shnaiderman return NULL; 22007ae7f458STal Shnaiderman } 22017ae7f458STal Shnaiderman ppd->id = MLX5_GET(alloc_pd_out, out, pd); 22027ae7f458STal Shnaiderman return ppd; 22037ae7f458STal Shnaiderman } 22045be10a9dSShiri Kuzin 22055be10a9dSShiri Kuzin /** 2206894711d3SLi Zhang * Create general object of type FLOW_METER_ASO using DevX API. 2207894711d3SLi Zhang * 2208894711d3SLi Zhang * @param[in] ctx 2209894711d3SLi Zhang * Context returned from mlx5 open_device() glue function. 2210894711d3SLi Zhang * @param [in] pd 2211894711d3SLi Zhang * PD value to associate the FLOW_METER_ASO object with. 2212894711d3SLi Zhang * @param [in] log_obj_size 2213894711d3SLi Zhang * log_obj_size define to allocate number of 2 * meters 2214894711d3SLi Zhang * in one FLOW_METER_ASO object. 2215894711d3SLi Zhang * 2216894711d3SLi Zhang * @return 2217894711d3SLi Zhang * The DevX object created, NULL otherwise and rte_errno is set. 2218894711d3SLi Zhang */ 2219894711d3SLi Zhang struct mlx5_devx_obj * 2220894711d3SLi Zhang mlx5_devx_cmd_create_flow_meter_aso_obj(void *ctx, uint32_t pd, 2221894711d3SLi Zhang uint32_t log_obj_size) 2222894711d3SLi Zhang { 2223894711d3SLi Zhang uint32_t in[MLX5_ST_SZ_DW(create_flow_meter_aso_in)] = {0}; 2224894711d3SLi Zhang uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)]; 2225894711d3SLi Zhang struct mlx5_devx_obj *flow_meter_aso_obj; 2226894711d3SLi Zhang void *ptr; 2227894711d3SLi Zhang 2228894711d3SLi Zhang flow_meter_aso_obj = mlx5_malloc(MLX5_MEM_ZERO, 2229894711d3SLi Zhang sizeof(*flow_meter_aso_obj), 2230894711d3SLi Zhang 0, SOCKET_ID_ANY); 2231894711d3SLi Zhang if (!flow_meter_aso_obj) { 2232894711d3SLi Zhang DRV_LOG(ERR, "Failed to allocate FLOW_METER_ASO object data"); 2233894711d3SLi Zhang rte_errno = ENOMEM; 2234894711d3SLi Zhang return NULL; 2235894711d3SLi Zhang } 2236894711d3SLi Zhang ptr = MLX5_ADDR_OF(create_flow_meter_aso_in, in, hdr); 2237894711d3SLi Zhang MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode, 2238894711d3SLi Zhang MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 2239894711d3SLi Zhang MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type, 2240894711d3SLi Zhang MLX5_GENERAL_OBJ_TYPE_FLOW_METER_ASO); 2241894711d3SLi Zhang MLX5_SET(general_obj_in_cmd_hdr, ptr, log_obj_range, 2242894711d3SLi Zhang log_obj_size); 2243894711d3SLi Zhang ptr = MLX5_ADDR_OF(create_flow_meter_aso_in, in, flow_meter_aso); 2244894711d3SLi Zhang MLX5_SET(flow_meter_aso, ptr, access_pd, pd); 2245894711d3SLi Zhang flow_meter_aso_obj->obj = mlx5_glue->devx_obj_create( 2246894711d3SLi Zhang ctx, in, sizeof(in), 2247894711d3SLi Zhang out, sizeof(out)); 2248894711d3SLi Zhang if (!flow_meter_aso_obj->obj) { 2249894711d3SLi Zhang rte_errno = errno; 2250894711d3SLi Zhang DRV_LOG(ERR, "Failed to create FLOW_METER_ASO obj using DevX."); 2251894711d3SLi Zhang mlx5_free(flow_meter_aso_obj); 2252894711d3SLi Zhang return NULL; 2253894711d3SLi Zhang } 2254894711d3SLi Zhang flow_meter_aso_obj->id = MLX5_GET(general_obj_out_cmd_hdr, 2255894711d3SLi Zhang out, obj_id); 2256894711d3SLi Zhang return flow_meter_aso_obj; 2257894711d3SLi Zhang } 2258894711d3SLi Zhang 2259894711d3SLi Zhang /** 22605be10a9dSShiri Kuzin * Create general object of type GENEVE TLV option using DevX API. 22615be10a9dSShiri Kuzin * 22625be10a9dSShiri Kuzin * @param[in] ctx 22635be10a9dSShiri Kuzin * Context returned from mlx5 open_device() glue function. 22645be10a9dSShiri Kuzin * @param [in] class 22655be10a9dSShiri Kuzin * TLV option variable value of class 22665be10a9dSShiri Kuzin * @param [in] type 22675be10a9dSShiri Kuzin * TLV option variable value of type 22685be10a9dSShiri Kuzin * @param [in] len 22695be10a9dSShiri Kuzin * TLV option variable value of len 22705be10a9dSShiri Kuzin * 22715be10a9dSShiri Kuzin * @return 22725be10a9dSShiri Kuzin * The DevX object created, NULL otherwise and rte_errno is set. 22735be10a9dSShiri Kuzin */ 22745be10a9dSShiri Kuzin struct mlx5_devx_obj * 22755be10a9dSShiri Kuzin mlx5_devx_cmd_create_geneve_tlv_option(void *ctx, 22765be10a9dSShiri Kuzin uint16_t class, uint8_t type, uint8_t len) 22775be10a9dSShiri Kuzin { 22785be10a9dSShiri Kuzin uint32_t in[MLX5_ST_SZ_DW(create_geneve_tlv_option_in)] = {0}; 22795be10a9dSShiri Kuzin uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 22805be10a9dSShiri Kuzin struct mlx5_devx_obj *geneve_tlv_opt_obj = mlx5_malloc(MLX5_MEM_ZERO, 22815be10a9dSShiri Kuzin sizeof(*geneve_tlv_opt_obj), 22825be10a9dSShiri Kuzin 0, SOCKET_ID_ANY); 22835be10a9dSShiri Kuzin 22845be10a9dSShiri Kuzin if (!geneve_tlv_opt_obj) { 22855be10a9dSShiri Kuzin DRV_LOG(ERR, "Failed to allocate geneve tlv option object."); 22865be10a9dSShiri Kuzin rte_errno = ENOMEM; 22875be10a9dSShiri Kuzin return NULL; 22885be10a9dSShiri Kuzin } 22895be10a9dSShiri Kuzin void *hdr = MLX5_ADDR_OF(create_geneve_tlv_option_in, in, hdr); 22905be10a9dSShiri Kuzin void *opt = MLX5_ADDR_OF(create_geneve_tlv_option_in, in, 22915be10a9dSShiri Kuzin geneve_tlv_opt); 22925be10a9dSShiri Kuzin MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 22935be10a9dSShiri Kuzin MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 22945be10a9dSShiri Kuzin MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 2295753a7c08SDekel Peled MLX5_GENERAL_OBJ_TYPE_GENEVE_TLV_OPT); 22965be10a9dSShiri Kuzin MLX5_SET(geneve_tlv_option, opt, option_class, 22975be10a9dSShiri Kuzin rte_be_to_cpu_16(class)); 22985be10a9dSShiri Kuzin MLX5_SET(geneve_tlv_option, opt, option_type, type); 22995be10a9dSShiri Kuzin MLX5_SET(geneve_tlv_option, opt, option_data_length, len); 23005be10a9dSShiri Kuzin geneve_tlv_opt_obj->obj = mlx5_glue->devx_obj_create(ctx, in, 23015be10a9dSShiri Kuzin sizeof(in), out, sizeof(out)); 23025be10a9dSShiri Kuzin if (!geneve_tlv_opt_obj->obj) { 23035be10a9dSShiri Kuzin rte_errno = errno; 23045be10a9dSShiri Kuzin DRV_LOG(ERR, "Failed to create Geneve tlv option " 23055be10a9dSShiri Kuzin "Obj using DevX."); 23065be10a9dSShiri Kuzin mlx5_free(geneve_tlv_opt_obj); 23075be10a9dSShiri Kuzin return NULL; 23085be10a9dSShiri Kuzin } 23095be10a9dSShiri Kuzin geneve_tlv_opt_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 23105be10a9dSShiri Kuzin return geneve_tlv_opt_obj; 23115be10a9dSShiri Kuzin } 23125be10a9dSShiri Kuzin 2313542689e9SMatan Azrad int 2314542689e9SMatan Azrad mlx5_devx_cmd_wq_query(void *wq, uint32_t *counter_set_id) 2315542689e9SMatan Azrad { 2316542689e9SMatan Azrad #ifdef HAVE_IBV_FLOW_DV_SUPPORT 2317542689e9SMatan Azrad uint32_t in[MLX5_ST_SZ_DW(query_rq_in)] = {0}; 2318542689e9SMatan Azrad uint32_t out[MLX5_ST_SZ_DW(query_rq_out)] = {0}; 2319542689e9SMatan Azrad int rc; 2320542689e9SMatan Azrad void *rq_ctx; 2321542689e9SMatan Azrad 2322542689e9SMatan Azrad MLX5_SET(query_rq_in, in, opcode, MLX5_CMD_OP_QUERY_RQ); 2323542689e9SMatan Azrad MLX5_SET(query_rq_in, in, rqn, ((struct ibv_wq *)wq)->wq_num); 2324542689e9SMatan Azrad rc = mlx5_glue->devx_wq_query(wq, in, sizeof(in), out, sizeof(out)); 2325542689e9SMatan Azrad if (rc) { 2326542689e9SMatan Azrad rte_errno = errno; 2327542689e9SMatan Azrad DRV_LOG(ERR, "Failed to query WQ counter set ID using DevX - " 2328542689e9SMatan Azrad "rc = %d, errno = %d.", rc, errno); 2329542689e9SMatan Azrad return -rc; 2330542689e9SMatan Azrad }; 2331542689e9SMatan Azrad rq_ctx = MLX5_ADDR_OF(query_rq_out, out, rq_context); 2332542689e9SMatan Azrad *counter_set_id = MLX5_GET(rqc, rq_ctx, counter_set_id); 2333542689e9SMatan Azrad return 0; 2334542689e9SMatan Azrad #else 2335542689e9SMatan Azrad (void)wq; 2336542689e9SMatan Azrad (void)counter_set_id; 2337542689e9SMatan Azrad return -ENOTSUP; 2338542689e9SMatan Azrad #endif 2339542689e9SMatan Azrad } 2340542689e9SMatan Azrad 2341750e48c7SMatan Azrad /* 2342750e48c7SMatan Azrad * Allocate queue counters via devx interface. 2343750e48c7SMatan Azrad * 2344750e48c7SMatan Azrad * @param[in] ctx 2345750e48c7SMatan Azrad * Context returned from mlx5 open_device() glue function. 2346750e48c7SMatan Azrad * 2347750e48c7SMatan Azrad * @return 2348750e48c7SMatan Azrad * Pointer to counter object on success, a NULL value otherwise and 2349750e48c7SMatan Azrad * rte_errno is set. 2350750e48c7SMatan Azrad */ 2351750e48c7SMatan Azrad struct mlx5_devx_obj * 2352750e48c7SMatan Azrad mlx5_devx_cmd_queue_counter_alloc(void *ctx) 2353750e48c7SMatan Azrad { 2354750e48c7SMatan Azrad struct mlx5_devx_obj *dcs = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dcs), 0, 2355750e48c7SMatan Azrad SOCKET_ID_ANY); 2356750e48c7SMatan Azrad uint32_t in[MLX5_ST_SZ_DW(alloc_q_counter_in)] = {0}; 2357750e48c7SMatan Azrad uint32_t out[MLX5_ST_SZ_DW(alloc_q_counter_out)] = {0}; 2358750e48c7SMatan Azrad 2359750e48c7SMatan Azrad if (!dcs) { 2360750e48c7SMatan Azrad rte_errno = ENOMEM; 2361750e48c7SMatan Azrad return NULL; 2362750e48c7SMatan Azrad } 2363750e48c7SMatan Azrad MLX5_SET(alloc_q_counter_in, in, opcode, MLX5_CMD_OP_ALLOC_Q_COUNTER); 2364750e48c7SMatan Azrad dcs->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out, 2365750e48c7SMatan Azrad sizeof(out)); 2366750e48c7SMatan Azrad if (!dcs->obj) { 2367750e48c7SMatan Azrad DRV_LOG(DEBUG, "Can't allocate q counter set by DevX - error " 2368750e48c7SMatan Azrad "%d.", errno); 2369750e48c7SMatan Azrad rte_errno = errno; 2370750e48c7SMatan Azrad mlx5_free(dcs); 2371750e48c7SMatan Azrad return NULL; 2372750e48c7SMatan Azrad } 2373750e48c7SMatan Azrad dcs->id = MLX5_GET(alloc_q_counter_out, out, counter_set_id); 2374750e48c7SMatan Azrad return dcs; 2375750e48c7SMatan Azrad } 2376750e48c7SMatan Azrad 2377750e48c7SMatan Azrad /** 2378750e48c7SMatan Azrad * Query queue counters values. 2379750e48c7SMatan Azrad * 2380750e48c7SMatan Azrad * @param[in] dcs 2381750e48c7SMatan Azrad * devx object of the queue counter set. 2382750e48c7SMatan Azrad * @param[in] clear 2383750e48c7SMatan Azrad * Whether hardware should clear the counters after the query or not. 2384750e48c7SMatan Azrad * @param[out] out_of_buffers 2385750e48c7SMatan Azrad * Number of dropped occurred due to lack of WQE for the associated QPs/RQs. 2386750e48c7SMatan Azrad * 2387750e48c7SMatan Azrad * @return 2388750e48c7SMatan Azrad * 0 on success, a negative value otherwise. 2389750e48c7SMatan Azrad */ 2390750e48c7SMatan Azrad int 2391750e48c7SMatan Azrad mlx5_devx_cmd_queue_counter_query(struct mlx5_devx_obj *dcs, int clear, 2392750e48c7SMatan Azrad uint32_t *out_of_buffers) 2393750e48c7SMatan Azrad { 2394750e48c7SMatan Azrad uint32_t out[MLX5_ST_SZ_BYTES(query_q_counter_out)] = {0}; 2395750e48c7SMatan Azrad uint32_t in[MLX5_ST_SZ_DW(query_q_counter_in)] = {0}; 2396750e48c7SMatan Azrad int rc; 2397750e48c7SMatan Azrad 2398750e48c7SMatan Azrad MLX5_SET(query_q_counter_in, in, opcode, 2399750e48c7SMatan Azrad MLX5_CMD_OP_QUERY_Q_COUNTER); 2400750e48c7SMatan Azrad MLX5_SET(query_q_counter_in, in, op_mod, 0); 2401750e48c7SMatan Azrad MLX5_SET(query_q_counter_in, in, counter_set_id, dcs->id); 2402750e48c7SMatan Azrad MLX5_SET(query_q_counter_in, in, clear, !!clear); 2403750e48c7SMatan Azrad rc = mlx5_glue->devx_obj_query(dcs->obj, in, sizeof(in), out, 2404750e48c7SMatan Azrad sizeof(out)); 2405750e48c7SMatan Azrad if (rc) { 2406750e48c7SMatan Azrad DRV_LOG(ERR, "Failed to query devx q counter set - rc %d", rc); 2407750e48c7SMatan Azrad rte_errno = rc; 2408750e48c7SMatan Azrad return -rc; 2409750e48c7SMatan Azrad } 2410750e48c7SMatan Azrad *out_of_buffers = MLX5_GET(query_q_counter_out, out, out_of_buffer); 2411750e48c7SMatan Azrad return 0; 2412750e48c7SMatan Azrad } 2413178d8c50SDekel Peled 2414178d8c50SDekel Peled /** 2415178d8c50SDekel Peled * Create general object of type DEK using DevX API. 2416178d8c50SDekel Peled * 2417178d8c50SDekel Peled * @param[in] ctx 2418178d8c50SDekel Peled * Context returned from mlx5 open_device() glue function. 2419178d8c50SDekel Peled * @param [in] attr 2420178d8c50SDekel Peled * Pointer to DEK attributes structure. 2421178d8c50SDekel Peled * 2422178d8c50SDekel Peled * @return 2423178d8c50SDekel Peled * The DevX object created, NULL otherwise and rte_errno is set. 2424178d8c50SDekel Peled */ 2425178d8c50SDekel Peled struct mlx5_devx_obj * 2426178d8c50SDekel Peled mlx5_devx_cmd_create_dek_obj(void *ctx, struct mlx5_devx_dek_attr *attr) 2427178d8c50SDekel Peled { 2428178d8c50SDekel Peled uint32_t in[MLX5_ST_SZ_DW(create_dek_in)] = {0}; 2429178d8c50SDekel Peled uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 2430178d8c50SDekel Peled struct mlx5_devx_obj *dek_obj = NULL; 2431178d8c50SDekel Peled void *ptr = NULL, *key_addr = NULL; 2432178d8c50SDekel Peled 2433178d8c50SDekel Peled dek_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dek_obj), 2434178d8c50SDekel Peled 0, SOCKET_ID_ANY); 2435178d8c50SDekel Peled if (dek_obj == NULL) { 2436178d8c50SDekel Peled DRV_LOG(ERR, "Failed to allocate DEK object data"); 2437178d8c50SDekel Peled rte_errno = ENOMEM; 2438178d8c50SDekel Peled return NULL; 2439178d8c50SDekel Peled } 2440178d8c50SDekel Peled ptr = MLX5_ADDR_OF(create_dek_in, in, hdr); 2441178d8c50SDekel Peled MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode, 2442178d8c50SDekel Peled MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 2443178d8c50SDekel Peled MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type, 2444178d8c50SDekel Peled MLX5_GENERAL_OBJ_TYPE_DEK); 2445178d8c50SDekel Peled ptr = MLX5_ADDR_OF(create_dek_in, in, dek); 2446178d8c50SDekel Peled MLX5_SET(dek, ptr, key_size, attr->key_size); 2447178d8c50SDekel Peled MLX5_SET(dek, ptr, has_keytag, attr->has_keytag); 2448178d8c50SDekel Peled MLX5_SET(dek, ptr, key_purpose, attr->key_purpose); 2449178d8c50SDekel Peled MLX5_SET(dek, ptr, pd, attr->pd); 2450178d8c50SDekel Peled MLX5_SET64(dek, ptr, opaque, attr->opaque); 2451178d8c50SDekel Peled key_addr = MLX5_ADDR_OF(dek, ptr, key); 2452178d8c50SDekel Peled memcpy(key_addr, (void *)(attr->key), MLX5_CRYPTO_KEY_MAX_SIZE); 2453178d8c50SDekel Peled dek_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 2454178d8c50SDekel Peled out, sizeof(out)); 2455178d8c50SDekel Peled if (dek_obj->obj == NULL) { 2456178d8c50SDekel Peled rte_errno = errno; 2457178d8c50SDekel Peled DRV_LOG(ERR, "Failed to create DEK obj using DevX."); 2458178d8c50SDekel Peled mlx5_free(dek_obj); 2459178d8c50SDekel Peled return NULL; 2460178d8c50SDekel Peled } 2461178d8c50SDekel Peled dek_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 2462178d8c50SDekel Peled return dek_obj; 2463178d8c50SDekel Peled } 246421ca2494SDekel Peled 246521ca2494SDekel Peled /** 246621ca2494SDekel Peled * Create general object of type IMPORT_KEK using DevX API. 246721ca2494SDekel Peled * 246821ca2494SDekel Peled * @param[in] ctx 246921ca2494SDekel Peled * Context returned from mlx5 open_device() glue function. 247021ca2494SDekel Peled * @param [in] attr 247121ca2494SDekel Peled * Pointer to IMPORT_KEK attributes structure. 247221ca2494SDekel Peled * 247321ca2494SDekel Peled * @return 247421ca2494SDekel Peled * The DevX object created, NULL otherwise and rte_errno is set. 247521ca2494SDekel Peled */ 247621ca2494SDekel Peled struct mlx5_devx_obj * 247721ca2494SDekel Peled mlx5_devx_cmd_create_import_kek_obj(void *ctx, 247821ca2494SDekel Peled struct mlx5_devx_import_kek_attr *attr) 247921ca2494SDekel Peled { 248021ca2494SDekel Peled uint32_t in[MLX5_ST_SZ_DW(create_import_kek_in)] = {0}; 248121ca2494SDekel Peled uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 248221ca2494SDekel Peled struct mlx5_devx_obj *import_kek_obj = NULL; 248321ca2494SDekel Peled void *ptr = NULL, *key_addr = NULL; 248421ca2494SDekel Peled 248521ca2494SDekel Peled import_kek_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*import_kek_obj), 248621ca2494SDekel Peled 0, SOCKET_ID_ANY); 248721ca2494SDekel Peled if (import_kek_obj == NULL) { 248821ca2494SDekel Peled DRV_LOG(ERR, "Failed to allocate IMPORT_KEK object data"); 248921ca2494SDekel Peled rte_errno = ENOMEM; 249021ca2494SDekel Peled return NULL; 249121ca2494SDekel Peled } 249221ca2494SDekel Peled ptr = MLX5_ADDR_OF(create_import_kek_in, in, hdr); 249321ca2494SDekel Peled MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode, 249421ca2494SDekel Peled MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 249521ca2494SDekel Peled MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type, 249621ca2494SDekel Peled MLX5_GENERAL_OBJ_TYPE_IMPORT_KEK); 249721ca2494SDekel Peled ptr = MLX5_ADDR_OF(create_import_kek_in, in, import_kek); 249821ca2494SDekel Peled MLX5_SET(import_kek, ptr, key_size, attr->key_size); 249921ca2494SDekel Peled key_addr = MLX5_ADDR_OF(import_kek, ptr, key); 250021ca2494SDekel Peled memcpy(key_addr, (void *)(attr->key), MLX5_CRYPTO_KEY_MAX_SIZE); 250121ca2494SDekel Peled import_kek_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 250221ca2494SDekel Peled out, sizeof(out)); 250321ca2494SDekel Peled if (import_kek_obj->obj == NULL) { 250421ca2494SDekel Peled rte_errno = errno; 250521ca2494SDekel Peled DRV_LOG(ERR, "Failed to create IMPORT_KEK object using DevX."); 250621ca2494SDekel Peled mlx5_free(import_kek_obj); 250721ca2494SDekel Peled return NULL; 250821ca2494SDekel Peled } 250921ca2494SDekel Peled import_kek_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 251021ca2494SDekel Peled return import_kek_obj; 251121ca2494SDekel Peled } 251238e4780bSDekel Peled 251338e4780bSDekel Peled /** 251438e4780bSDekel Peled * Create general object of type CRYPTO_LOGIN using DevX API. 251538e4780bSDekel Peled * 251638e4780bSDekel Peled * @param[in] ctx 251738e4780bSDekel Peled * Context returned from mlx5 open_device() glue function. 251838e4780bSDekel Peled * @param [in] attr 251938e4780bSDekel Peled * Pointer to CRYPTO_LOGIN attributes structure. 252038e4780bSDekel Peled * 252138e4780bSDekel Peled * @return 252238e4780bSDekel Peled * The DevX object created, NULL otherwise and rte_errno is set. 252338e4780bSDekel Peled */ 252438e4780bSDekel Peled struct mlx5_devx_obj * 252538e4780bSDekel Peled mlx5_devx_cmd_create_crypto_login_obj(void *ctx, 252638e4780bSDekel Peled struct mlx5_devx_crypto_login_attr *attr) 252738e4780bSDekel Peled { 252838e4780bSDekel Peled uint32_t in[MLX5_ST_SZ_DW(create_crypto_login_in)] = {0}; 252938e4780bSDekel Peled uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 253038e4780bSDekel Peled struct mlx5_devx_obj *crypto_login_obj = NULL; 253138e4780bSDekel Peled void *ptr = NULL, *credential_addr = NULL; 253238e4780bSDekel Peled 253338e4780bSDekel Peled crypto_login_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*crypto_login_obj), 253438e4780bSDekel Peled 0, SOCKET_ID_ANY); 253538e4780bSDekel Peled if (crypto_login_obj == NULL) { 253638e4780bSDekel Peled DRV_LOG(ERR, "Failed to allocate CRYPTO_LOGIN object data"); 253738e4780bSDekel Peled rte_errno = ENOMEM; 253838e4780bSDekel Peled return NULL; 253938e4780bSDekel Peled } 254038e4780bSDekel Peled ptr = MLX5_ADDR_OF(create_crypto_login_in, in, hdr); 254138e4780bSDekel Peled MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode, 254238e4780bSDekel Peled MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 254338e4780bSDekel Peled MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type, 254438e4780bSDekel Peled MLX5_GENERAL_OBJ_TYPE_CRYPTO_LOGIN); 254538e4780bSDekel Peled ptr = MLX5_ADDR_OF(create_crypto_login_in, in, crypto_login); 254638e4780bSDekel Peled MLX5_SET(crypto_login, ptr, credential_pointer, 254738e4780bSDekel Peled attr->credential_pointer); 254838e4780bSDekel Peled MLX5_SET(crypto_login, ptr, session_import_kek_ptr, 254938e4780bSDekel Peled attr->session_import_kek_ptr); 255038e4780bSDekel Peled credential_addr = MLX5_ADDR_OF(crypto_login, ptr, credential); 255138e4780bSDekel Peled memcpy(credential_addr, (void *)(attr->credential), 255238e4780bSDekel Peled MLX5_CRYPTO_LOGIN_CREDENTIAL_SIZE); 255338e4780bSDekel Peled crypto_login_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 255438e4780bSDekel Peled out, sizeof(out)); 255538e4780bSDekel Peled if (crypto_login_obj->obj == NULL) { 255638e4780bSDekel Peled rte_errno = errno; 255738e4780bSDekel Peled DRV_LOG(ERR, "Failed to create CRYPTO_LOGIN obj using DevX."); 255838e4780bSDekel Peled mlx5_free(crypto_login_obj); 255938e4780bSDekel Peled return NULL; 256038e4780bSDekel Peled } 256138e4780bSDekel Peled crypto_login_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 256238e4780bSDekel Peled return crypto_login_obj; 256338e4780bSDekel Peled } 2564