11a2d8c3fSDekel Peled /* SPDX-License-Identifier: BSD-3-Clause 21a2d8c3fSDekel Peled * Copyright 2018 Mellanox Technologies, Ltd 31a2d8c3fSDekel Peled */ 47b4f1e6bSMatan Azrad 57b4f1e6bSMatan Azrad #include <unistd.h> 67b4f1e6bSMatan Azrad 77b4f1e6bSMatan Azrad #include <rte_errno.h> 87b4f1e6bSMatan Azrad #include <rte_malloc.h> 92aba9fc7SOphir Munk #include <rte_eal_paging.h> 107b4f1e6bSMatan Azrad 117b4f1e6bSMatan Azrad #include "mlx5_prm.h" 127b4f1e6bSMatan Azrad #include "mlx5_devx_cmds.h" 1325245d5dSShiri Kuzin #include "mlx5_common_log.h" 1466914d19SSuanming Mou #include "mlx5_malloc.h" 157b4f1e6bSMatan Azrad 16b0067860SGregory Etelson /* FW writes status value to the OUT buffer at offset 00H */ 17b0067860SGregory Etelson #define MLX5_FW_STATUS(o) MLX5_GET(general_obj_out_cmd_hdr, (o), status) 18b0067860SGregory Etelson /* FW writes syndrome value to the OUT buffer at offset 04H */ 19b0067860SGregory Etelson #define MLX5_FW_SYNDROME(o) MLX5_GET(general_obj_out_cmd_hdr, (o), syndrome) 20b0067860SGregory Etelson 21b0067860SGregory Etelson #define MLX5_DEVX_ERR_RC(x) ((x) > 0 ? -(x) : ((x) < 0 ? (x) : -1)) 22b0067860SGregory Etelson 232d8dde8dSGregory Etelson #define DEVX_DRV_LOG(level, out, reason, param, value) \ 242d8dde8dSGregory Etelson do { \ 252d8dde8dSGregory Etelson /* \ 262d8dde8dSGregory Etelson * Some (old) GCC compilers like 7.5.0 and aarch64 GCC 7.1-2017.08 \ 272d8dde8dSGregory Etelson * do not expand correctly when the macro invoked when the `param` \ 282d8dde8dSGregory Etelson * is `NULL`. \ 292d8dde8dSGregory Etelson * Use `local_param` to avoid direct `NULL` expansion. \ 302d8dde8dSGregory Etelson */ \ 312d8dde8dSGregory Etelson const char *local_param = (const char *)param; \ 322d8dde8dSGregory Etelson \ 332d8dde8dSGregory Etelson rte_errno = errno; \ 342d8dde8dSGregory Etelson if (!local_param) { \ 352d8dde8dSGregory Etelson DRV_LOG(level, \ 362d8dde8dSGregory Etelson "DevX %s failed errno=%d status=%#x syndrome=%#x", \ 372d8dde8dSGregory Etelson (reason), errno, MLX5_FW_STATUS((out)), \ 382d8dde8dSGregory Etelson MLX5_FW_SYNDROME((out))); \ 392d8dde8dSGregory Etelson } else { \ 402d8dde8dSGregory Etelson DRV_LOG(level, \ 412d8dde8dSGregory Etelson "DevX %s %s=%#X failed errno=%d status=%#x syndrome=%#x",\ 422d8dde8dSGregory Etelson (reason), local_param, (value), errno, \ 432d8dde8dSGregory Etelson MLX5_FW_STATUS((out)), MLX5_FW_SYNDROME((out))); \ 442d8dde8dSGregory Etelson } \ 452d8dde8dSGregory Etelson } while (0) 46b0067860SGregory Etelson 479c410b28SViacheslav Ovsiienko static void * 489c410b28SViacheslav Ovsiienko mlx5_devx_get_hca_cap(void *ctx, uint32_t *in, uint32_t *out, 499c410b28SViacheslav Ovsiienko int *err, uint32_t flags) 509c410b28SViacheslav Ovsiienko { 519c410b28SViacheslav Ovsiienko const size_t size_in = MLX5_ST_SZ_DW(query_hca_cap_in) * sizeof(int); 529c410b28SViacheslav Ovsiienko const size_t size_out = MLX5_ST_SZ_DW(query_hca_cap_out) * sizeof(int); 53b0067860SGregory Etelson int rc; 549c410b28SViacheslav Ovsiienko 559c410b28SViacheslav Ovsiienko memset(in, 0, size_in); 569c410b28SViacheslav Ovsiienko memset(out, 0, size_out); 579c410b28SViacheslav Ovsiienko MLX5_SET(query_hca_cap_in, in, opcode, MLX5_CMD_OP_QUERY_HCA_CAP); 589c410b28SViacheslav Ovsiienko MLX5_SET(query_hca_cap_in, in, op_mod, flags); 599c410b28SViacheslav Ovsiienko rc = mlx5_glue->devx_general_cmd(ctx, in, size_in, out, size_out); 60b0067860SGregory Etelson if (rc || MLX5_FW_STATUS(out)) { 612d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "HCA capabilities", "func", flags >> 1); 629c410b28SViacheslav Ovsiienko if (err) 63b0067860SGregory Etelson *err = MLX5_DEVX_ERR_RC(rc); 649c410b28SViacheslav Ovsiienko return NULL; 659c410b28SViacheslav Ovsiienko } 669c410b28SViacheslav Ovsiienko if (err) 67b0067860SGregory Etelson *err = 0; 689c410b28SViacheslav Ovsiienko return MLX5_ADDR_OF(query_hca_cap_out, out, capability); 699c410b28SViacheslav Ovsiienko } 709c410b28SViacheslav Ovsiienko 717b4f1e6bSMatan Azrad /** 72bb7ef9a9SViacheslav Ovsiienko * Perform read access to the registers. Reads data from register 73bb7ef9a9SViacheslav Ovsiienko * and writes ones to the specified buffer. 74bb7ef9a9SViacheslav Ovsiienko * 75bb7ef9a9SViacheslav Ovsiienko * @param[in] ctx 76bb7ef9a9SViacheslav Ovsiienko * Context returned from mlx5 open_device() glue function. 77bb7ef9a9SViacheslav Ovsiienko * @param[in] reg_id 78bb7ef9a9SViacheslav Ovsiienko * Register identifier according to the PRM. 79bb7ef9a9SViacheslav Ovsiienko * @param[in] arg 80bb7ef9a9SViacheslav Ovsiienko * Register access auxiliary parameter according to the PRM. 81bb7ef9a9SViacheslav Ovsiienko * @param[out] data 82bb7ef9a9SViacheslav Ovsiienko * Pointer to the buffer to store read data. 83bb7ef9a9SViacheslav Ovsiienko * @param[in] dw_cnt 84bb7ef9a9SViacheslav Ovsiienko * Buffer size in double words. 85bb7ef9a9SViacheslav Ovsiienko * 86bb7ef9a9SViacheslav Ovsiienko * @return 87bb7ef9a9SViacheslav Ovsiienko * 0 on success, a negative value otherwise. 88bb7ef9a9SViacheslav Ovsiienko */ 89bb7ef9a9SViacheslav Ovsiienko int 90bb7ef9a9SViacheslav Ovsiienko mlx5_devx_cmd_register_read(void *ctx, uint16_t reg_id, uint32_t arg, 91bb7ef9a9SViacheslav Ovsiienko uint32_t *data, uint32_t dw_cnt) 92bb7ef9a9SViacheslav Ovsiienko { 93bb7ef9a9SViacheslav Ovsiienko uint32_t in[MLX5_ST_SZ_DW(access_register_in)] = {0}; 94bb7ef9a9SViacheslav Ovsiienko uint32_t out[MLX5_ST_SZ_DW(access_register_out) + 95bb7ef9a9SViacheslav Ovsiienko MLX5_ACCESS_REGISTER_DATA_DWORD_MAX] = {0}; 96b0067860SGregory Etelson int rc; 97bb7ef9a9SViacheslav Ovsiienko 98bb7ef9a9SViacheslav Ovsiienko MLX5_ASSERT(data && dw_cnt); 99bb7ef9a9SViacheslav Ovsiienko MLX5_ASSERT(dw_cnt <= MLX5_ACCESS_REGISTER_DATA_DWORD_MAX); 100bb7ef9a9SViacheslav Ovsiienko if (dw_cnt > MLX5_ACCESS_REGISTER_DATA_DWORD_MAX) { 101bb7ef9a9SViacheslav Ovsiienko DRV_LOG(ERR, "Not enough buffer for register read data"); 102bb7ef9a9SViacheslav Ovsiienko return -1; 103bb7ef9a9SViacheslav Ovsiienko } 104bb7ef9a9SViacheslav Ovsiienko MLX5_SET(access_register_in, in, opcode, 105bb7ef9a9SViacheslav Ovsiienko MLX5_CMD_OP_ACCESS_REGISTER_USER); 106bb7ef9a9SViacheslav Ovsiienko MLX5_SET(access_register_in, in, op_mod, 107bb7ef9a9SViacheslav Ovsiienko MLX5_ACCESS_REGISTER_IN_OP_MOD_READ); 108bb7ef9a9SViacheslav Ovsiienko MLX5_SET(access_register_in, in, register_id, reg_id); 109bb7ef9a9SViacheslav Ovsiienko MLX5_SET(access_register_in, in, argument, arg); 110bb7ef9a9SViacheslav Ovsiienko rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, 111dd9e9d54SDekel Peled MLX5_ST_SZ_BYTES(access_register_out) + 112dd9e9d54SDekel Peled sizeof(uint32_t) * dw_cnt); 113b0067860SGregory Etelson if (rc || MLX5_FW_STATUS(out)) { 1146b3c6721SGregory Etelson DEVX_DRV_LOG(DEBUG, out, "read access", "NIC register", reg_id); 115b0067860SGregory Etelson return MLX5_DEVX_ERR_RC(rc); 116bb7ef9a9SViacheslav Ovsiienko } 117bb7ef9a9SViacheslav Ovsiienko memcpy(data, &out[MLX5_ST_SZ_DW(access_register_out)], 118bb7ef9a9SViacheslav Ovsiienko dw_cnt * sizeof(uint32_t)); 119bb7ef9a9SViacheslav Ovsiienko return 0; 120bb7ef9a9SViacheslav Ovsiienko } 121bb7ef9a9SViacheslav Ovsiienko 122bb7ef9a9SViacheslav Ovsiienko /** 1231a2d8c3fSDekel Peled * Perform write access to the registers. 1241a2d8c3fSDekel Peled * 1251a2d8c3fSDekel Peled * @param[in] ctx 1261a2d8c3fSDekel Peled * Context returned from mlx5 open_device() glue function. 1271a2d8c3fSDekel Peled * @param[in] reg_id 1281a2d8c3fSDekel Peled * Register identifier according to the PRM. 1291a2d8c3fSDekel Peled * @param[in] arg 1301a2d8c3fSDekel Peled * Register access auxiliary parameter according to the PRM. 1311a2d8c3fSDekel Peled * @param[out] data 1321a2d8c3fSDekel Peled * Pointer to the buffer containing data to write. 1331a2d8c3fSDekel Peled * @param[in] dw_cnt 1341a2d8c3fSDekel Peled * Buffer size in double words (32bit units). 1351a2d8c3fSDekel Peled * 1361a2d8c3fSDekel Peled * @return 1371a2d8c3fSDekel Peled * 0 on success, a negative value otherwise. 1381a2d8c3fSDekel Peled */ 1391a2d8c3fSDekel Peled int 1401a2d8c3fSDekel Peled mlx5_devx_cmd_register_write(void *ctx, uint16_t reg_id, uint32_t arg, 1411a2d8c3fSDekel Peled uint32_t *data, uint32_t dw_cnt) 1421a2d8c3fSDekel Peled { 1431a2d8c3fSDekel Peled uint32_t in[MLX5_ST_SZ_DW(access_register_in) + 1441a2d8c3fSDekel Peled MLX5_ACCESS_REGISTER_DATA_DWORD_MAX] = {0}; 1451a2d8c3fSDekel Peled uint32_t out[MLX5_ST_SZ_DW(access_register_out)] = {0}; 146b0067860SGregory Etelson int rc; 1471a2d8c3fSDekel Peled void *ptr; 1481a2d8c3fSDekel Peled 1491a2d8c3fSDekel Peled MLX5_ASSERT(data && dw_cnt); 1501a2d8c3fSDekel Peled MLX5_ASSERT(dw_cnt <= MLX5_ACCESS_REGISTER_DATA_DWORD_MAX); 1511a2d8c3fSDekel Peled if (dw_cnt > MLX5_ACCESS_REGISTER_DATA_DWORD_MAX) { 1521a2d8c3fSDekel Peled DRV_LOG(ERR, "Data to write exceeds max size"); 1531a2d8c3fSDekel Peled return -1; 1541a2d8c3fSDekel Peled } 1551a2d8c3fSDekel Peled MLX5_SET(access_register_in, in, opcode, 1561a2d8c3fSDekel Peled MLX5_CMD_OP_ACCESS_REGISTER_USER); 1571a2d8c3fSDekel Peled MLX5_SET(access_register_in, in, op_mod, 1581a2d8c3fSDekel Peled MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE); 1591a2d8c3fSDekel Peled MLX5_SET(access_register_in, in, register_id, reg_id); 1601a2d8c3fSDekel Peled MLX5_SET(access_register_in, in, argument, arg); 1611a2d8c3fSDekel Peled ptr = MLX5_ADDR_OF(access_register_in, in, register_data); 1621a2d8c3fSDekel Peled memcpy(ptr, data, dw_cnt * sizeof(uint32_t)); 1631a2d8c3fSDekel Peled rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, sizeof(out)); 164b0067860SGregory Etelson if (rc || MLX5_FW_STATUS(out)) { 1652d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "write access", "NIC register", reg_id); 166b0067860SGregory Etelson return MLX5_DEVX_ERR_RC(rc); 167b0067860SGregory Etelson } 1681a2d8c3fSDekel Peled rc = mlx5_glue->devx_general_cmd(ctx, in, 1691a2d8c3fSDekel Peled MLX5_ST_SZ_BYTES(access_register_in) + 1701a2d8c3fSDekel Peled dw_cnt * sizeof(uint32_t), 1711a2d8c3fSDekel Peled out, sizeof(out)); 172b0067860SGregory Etelson if (rc || MLX5_FW_STATUS(out)) { 1732d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "write access", "NIC register", reg_id); 174b0067860SGregory Etelson return MLX5_DEVX_ERR_RC(rc); 1751a2d8c3fSDekel Peled } 1761a2d8c3fSDekel Peled return 0; 1771a2d8c3fSDekel Peled } 1781a2d8c3fSDekel Peled 1794d368e1dSXiaoyu Min struct mlx5_devx_obj * 1804d368e1dSXiaoyu Min mlx5_devx_cmd_flow_counter_alloc_general(void *ctx, 1814d368e1dSXiaoyu Min struct mlx5_devx_counter_attr *attr) 1824d368e1dSXiaoyu Min { 1834d368e1dSXiaoyu Min struct mlx5_devx_obj *dcs = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dcs), 1844d368e1dSXiaoyu Min 0, SOCKET_ID_ANY); 1854d368e1dSXiaoyu Min uint32_t in[MLX5_ST_SZ_DW(alloc_flow_counter_in)] = {0}; 1864d368e1dSXiaoyu Min uint32_t out[MLX5_ST_SZ_DW(alloc_flow_counter_out)] = {0}; 1874d368e1dSXiaoyu Min 1884d368e1dSXiaoyu Min if (!dcs) { 1894d368e1dSXiaoyu Min rte_errno = ENOMEM; 1904d368e1dSXiaoyu Min return NULL; 1914d368e1dSXiaoyu Min } 1924d368e1dSXiaoyu Min MLX5_SET(alloc_flow_counter_in, in, opcode, 1934d368e1dSXiaoyu Min MLX5_CMD_OP_ALLOC_FLOW_COUNTER); 1944d368e1dSXiaoyu Min if (attr->bulk_log_max_alloc) 1954d368e1dSXiaoyu Min MLX5_SET(alloc_flow_counter_in, in, flow_counter_bulk_log_size, 1964d368e1dSXiaoyu Min attr->flow_counter_bulk_log_size); 1974d368e1dSXiaoyu Min else 1984d368e1dSXiaoyu Min MLX5_SET(alloc_flow_counter_in, in, flow_counter_bulk, 1994d368e1dSXiaoyu Min attr->bulk_n_128); 2004d368e1dSXiaoyu Min if (attr->pd_valid) 2014d368e1dSXiaoyu Min MLX5_SET(alloc_flow_counter_in, in, pd, attr->pd); 2024d368e1dSXiaoyu Min dcs->obj = mlx5_glue->devx_obj_create(ctx, in, 2034d368e1dSXiaoyu Min sizeof(in), out, sizeof(out)); 2044d368e1dSXiaoyu Min if (!dcs->obj) { 2054d368e1dSXiaoyu Min DRV_LOG(ERR, "Can't allocate counters - error %d", errno); 2064d368e1dSXiaoyu Min rte_errno = errno; 2074d368e1dSXiaoyu Min mlx5_free(dcs); 2084d368e1dSXiaoyu Min return NULL; 2094d368e1dSXiaoyu Min } 2104d368e1dSXiaoyu Min dcs->id = MLX5_GET(alloc_flow_counter_out, out, flow_counter_id); 2114d368e1dSXiaoyu Min return dcs; 2124d368e1dSXiaoyu Min } 2134d368e1dSXiaoyu Min 2141a2d8c3fSDekel Peled /** 2157b4f1e6bSMatan Azrad * Allocate flow counters via devx interface. 2167b4f1e6bSMatan Azrad * 2177b4f1e6bSMatan Azrad * @param[in] ctx 218e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 2197b4f1e6bSMatan Azrad * @param dcs 2207b4f1e6bSMatan Azrad * Pointer to counters properties structure to be filled by the routine. 2217b4f1e6bSMatan Azrad * @param bulk_n_128 2227b4f1e6bSMatan Azrad * Bulk counter numbers in 128 counters units. 2237b4f1e6bSMatan Azrad * 2247b4f1e6bSMatan Azrad * @return 2257b4f1e6bSMatan Azrad * Pointer to counter object on success, a negative value otherwise and 2267b4f1e6bSMatan Azrad * rte_errno is set. 2277b4f1e6bSMatan Azrad */ 2287b4f1e6bSMatan Azrad struct mlx5_devx_obj * 229e09d350eSOphir Munk mlx5_devx_cmd_flow_counter_alloc(void *ctx, uint32_t bulk_n_128) 2307b4f1e6bSMatan Azrad { 23166914d19SSuanming Mou struct mlx5_devx_obj *dcs = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dcs), 23266914d19SSuanming Mou 0, SOCKET_ID_ANY); 2337b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(alloc_flow_counter_in)] = {0}; 2347b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(alloc_flow_counter_out)] = {0}; 2357b4f1e6bSMatan Azrad 2367b4f1e6bSMatan Azrad if (!dcs) { 2377b4f1e6bSMatan Azrad rte_errno = ENOMEM; 2387b4f1e6bSMatan Azrad return NULL; 2397b4f1e6bSMatan Azrad } 2407b4f1e6bSMatan Azrad MLX5_SET(alloc_flow_counter_in, in, opcode, 2417b4f1e6bSMatan Azrad MLX5_CMD_OP_ALLOC_FLOW_COUNTER); 2427b4f1e6bSMatan Azrad MLX5_SET(alloc_flow_counter_in, in, flow_counter_bulk, bulk_n_128); 2437b4f1e6bSMatan Azrad dcs->obj = mlx5_glue->devx_obj_create(ctx, in, 2447b4f1e6bSMatan Azrad sizeof(in), out, sizeof(out)); 2457b4f1e6bSMatan Azrad if (!dcs->obj) { 2462d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "allocate counters", NULL, 0); 24766914d19SSuanming Mou mlx5_free(dcs); 2487b4f1e6bSMatan Azrad return NULL; 2497b4f1e6bSMatan Azrad } 2507b4f1e6bSMatan Azrad dcs->id = MLX5_GET(alloc_flow_counter_out, out, flow_counter_id); 2517b4f1e6bSMatan Azrad return dcs; 2527b4f1e6bSMatan Azrad } 2537b4f1e6bSMatan Azrad 2547b4f1e6bSMatan Azrad /** 2557b4f1e6bSMatan Azrad * Query flow counters values. 2567b4f1e6bSMatan Azrad * 2577b4f1e6bSMatan Azrad * @param[in] dcs 2587b4f1e6bSMatan Azrad * devx object that was obtained from mlx5_devx_cmd_fc_alloc. 2597b4f1e6bSMatan Azrad * @param[in] clear 2607b4f1e6bSMatan Azrad * Whether hardware should clear the counters after the query or not. 2617b4f1e6bSMatan Azrad * @param[in] n_counters 2627b4f1e6bSMatan Azrad * 0 in case of 1 counter to read, otherwise the counter number to read. 2637b4f1e6bSMatan Azrad * @param pkts 2647b4f1e6bSMatan Azrad * The number of packets that matched the flow. 2657b4f1e6bSMatan Azrad * @param bytes 2667b4f1e6bSMatan Azrad * The number of bytes that matched the flow. 2677b4f1e6bSMatan Azrad * @param mkey 2687b4f1e6bSMatan Azrad * The mkey key for batch query. 2697b4f1e6bSMatan Azrad * @param addr 2707b4f1e6bSMatan Azrad * The address in the mkey range for batch query. 2717b4f1e6bSMatan Azrad * @param cmd_comp 2727b4f1e6bSMatan Azrad * The completion object for asynchronous batch query. 2737b4f1e6bSMatan Azrad * @param async_id 2747b4f1e6bSMatan Azrad * The ID to be returned in the asynchronous batch query response. 2757b4f1e6bSMatan Azrad * 2767b4f1e6bSMatan Azrad * @return 2777b4f1e6bSMatan Azrad * 0 on success, a negative value otherwise. 2787b4f1e6bSMatan Azrad */ 2797b4f1e6bSMatan Azrad int 2807b4f1e6bSMatan Azrad mlx5_devx_cmd_flow_counter_query(struct mlx5_devx_obj *dcs, 2817b4f1e6bSMatan Azrad int clear, uint32_t n_counters, 2827b4f1e6bSMatan Azrad uint64_t *pkts, uint64_t *bytes, 2837b4f1e6bSMatan Azrad uint32_t mkey, void *addr, 284e09d350eSOphir Munk void *cmd_comp, 2857b4f1e6bSMatan Azrad uint64_t async_id) 2867b4f1e6bSMatan Azrad { 2877b4f1e6bSMatan Azrad int out_len = MLX5_ST_SZ_BYTES(query_flow_counter_out) + 2887b4f1e6bSMatan Azrad MLX5_ST_SZ_BYTES(traffic_counter); 2897b4f1e6bSMatan Azrad uint32_t out[out_len]; 2907b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(query_flow_counter_in)] = {0}; 2917b4f1e6bSMatan Azrad void *stats; 2927b4f1e6bSMatan Azrad int rc; 2937b4f1e6bSMatan Azrad 2947b4f1e6bSMatan Azrad MLX5_SET(query_flow_counter_in, in, opcode, 2957b4f1e6bSMatan Azrad MLX5_CMD_OP_QUERY_FLOW_COUNTER); 2967b4f1e6bSMatan Azrad MLX5_SET(query_flow_counter_in, in, op_mod, 0); 2977b4f1e6bSMatan Azrad MLX5_SET(query_flow_counter_in, in, flow_counter_id, dcs->id); 2987b4f1e6bSMatan Azrad MLX5_SET(query_flow_counter_in, in, clear, !!clear); 2997b4f1e6bSMatan Azrad 3007b4f1e6bSMatan Azrad if (n_counters) { 3017b4f1e6bSMatan Azrad MLX5_SET(query_flow_counter_in, in, num_of_counters, 3027b4f1e6bSMatan Azrad n_counters); 3037b4f1e6bSMatan Azrad MLX5_SET(query_flow_counter_in, in, dump_to_memory, 1); 3047b4f1e6bSMatan Azrad MLX5_SET(query_flow_counter_in, in, mkey, mkey); 3057b4f1e6bSMatan Azrad MLX5_SET64(query_flow_counter_in, in, address, 3067b4f1e6bSMatan Azrad (uint64_t)(uintptr_t)addr); 3077b4f1e6bSMatan Azrad } 3087b4f1e6bSMatan Azrad if (!cmd_comp) 3097b4f1e6bSMatan Azrad rc = mlx5_glue->devx_obj_query(dcs->obj, in, sizeof(in), out, 3107b4f1e6bSMatan Azrad out_len); 3117b4f1e6bSMatan Azrad else 3127b4f1e6bSMatan Azrad rc = mlx5_glue->devx_obj_query_async(dcs->obj, in, sizeof(in), 3137b4f1e6bSMatan Azrad out_len, async_id, 3147b4f1e6bSMatan Azrad cmd_comp); 3157b4f1e6bSMatan Azrad if (rc) { 3167b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to query devx counters with rc %d", rc); 3177b4f1e6bSMatan Azrad rte_errno = rc; 3187b4f1e6bSMatan Azrad return -rc; 3197b4f1e6bSMatan Azrad } 3207b4f1e6bSMatan Azrad if (!n_counters) { 3217b4f1e6bSMatan Azrad stats = MLX5_ADDR_OF(query_flow_counter_out, 3227b4f1e6bSMatan Azrad out, flow_statistics); 3237b4f1e6bSMatan Azrad *pkts = MLX5_GET64(traffic_counter, stats, packets); 3247b4f1e6bSMatan Azrad *bytes = MLX5_GET64(traffic_counter, stats, octets); 3257b4f1e6bSMatan Azrad } 3267b4f1e6bSMatan Azrad return 0; 3277b4f1e6bSMatan Azrad } 3287b4f1e6bSMatan Azrad 3297b4f1e6bSMatan Azrad /** 3307b4f1e6bSMatan Azrad * Create a new mkey. 3317b4f1e6bSMatan Azrad * 3327b4f1e6bSMatan Azrad * @param[in] ctx 333e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 3347b4f1e6bSMatan Azrad * @param[in] attr 3357b4f1e6bSMatan Azrad * Attributes of the requested mkey. 3367b4f1e6bSMatan Azrad * 3377b4f1e6bSMatan Azrad * @return 3387b4f1e6bSMatan Azrad * Pointer to Devx mkey on success, a negative value otherwise and rte_errno 3397b4f1e6bSMatan Azrad * is set. 3407b4f1e6bSMatan Azrad */ 3417b4f1e6bSMatan Azrad struct mlx5_devx_obj * 342e09d350eSOphir Munk mlx5_devx_cmd_mkey_create(void *ctx, 3437b4f1e6bSMatan Azrad struct mlx5_devx_mkey_attr *attr) 3447b4f1e6bSMatan Azrad { 34553ec4db0SMatan Azrad struct mlx5_klm *klm_array = attr->klm_array; 34653ec4db0SMatan Azrad int klm_num = attr->klm_num; 34753ec4db0SMatan Azrad int in_size_dw = MLX5_ST_SZ_DW(create_mkey_in) + 34853ec4db0SMatan Azrad (klm_num ? RTE_ALIGN(klm_num, 4) : 0) * MLX5_ST_SZ_DW(klm); 34953ec4db0SMatan Azrad uint32_t in[in_size_dw]; 3507b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(create_mkey_out)] = {0}; 3517b4f1e6bSMatan Azrad void *mkc; 35266914d19SSuanming Mou struct mlx5_devx_obj *mkey = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*mkey), 35366914d19SSuanming Mou 0, SOCKET_ID_ANY); 3547b4f1e6bSMatan Azrad size_t pgsize; 3557b4f1e6bSMatan Azrad uint32_t translation_size; 3567b4f1e6bSMatan Azrad 3577b4f1e6bSMatan Azrad if (!mkey) { 3587b4f1e6bSMatan Azrad rte_errno = ENOMEM; 3597b4f1e6bSMatan Azrad return NULL; 3607b4f1e6bSMatan Azrad } 36153ec4db0SMatan Azrad memset(in, 0, in_size_dw * 4); 3622aba9fc7SOphir Munk pgsize = rte_mem_page_size(); 3632aba9fc7SOphir Munk if (pgsize == (size_t)-1) { 3642aba9fc7SOphir Munk mlx5_free(mkey); 3652aba9fc7SOphir Munk DRV_LOG(ERR, "Failed to get page size"); 3662aba9fc7SOphir Munk rte_errno = ENOMEM; 3672aba9fc7SOphir Munk return NULL; 3682aba9fc7SOphir Munk } 3697b4f1e6bSMatan Azrad MLX5_SET(create_mkey_in, in, opcode, MLX5_CMD_OP_CREATE_MKEY); 37053ec4db0SMatan Azrad mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry); 37153ec4db0SMatan Azrad if (klm_num > 0) { 37253ec4db0SMatan Azrad int i; 37353ec4db0SMatan Azrad uint8_t *klm = (uint8_t *)MLX5_ADDR_OF(create_mkey_in, in, 37453ec4db0SMatan Azrad klm_pas_mtt); 37553ec4db0SMatan Azrad translation_size = RTE_ALIGN(klm_num, 4); 37653ec4db0SMatan Azrad for (i = 0; i < klm_num; i++) { 37753ec4db0SMatan Azrad MLX5_SET(klm, klm, byte_count, klm_array[i].byte_count); 37853ec4db0SMatan Azrad MLX5_SET(klm, klm, mkey, klm_array[i].mkey); 37953ec4db0SMatan Azrad MLX5_SET64(klm, klm, address, klm_array[i].address); 38053ec4db0SMatan Azrad klm += MLX5_ST_SZ_BYTES(klm); 38153ec4db0SMatan Azrad } 38253ec4db0SMatan Azrad for (; i < (int)translation_size; i++) { 38353ec4db0SMatan Azrad MLX5_SET(klm, klm, mkey, 0x0); 38453ec4db0SMatan Azrad MLX5_SET64(klm, klm, address, 0x0); 38553ec4db0SMatan Azrad klm += MLX5_ST_SZ_BYTES(klm); 38653ec4db0SMatan Azrad } 38753ec4db0SMatan Azrad MLX5_SET(mkc, mkc, access_mode_1_0, attr->log_entity_size ? 38853ec4db0SMatan Azrad MLX5_MKC_ACCESS_MODE_KLM_FBS : 38953ec4db0SMatan Azrad MLX5_MKC_ACCESS_MODE_KLM); 39053ec4db0SMatan Azrad MLX5_SET(mkc, mkc, log_page_size, attr->log_entity_size); 39153ec4db0SMatan Azrad } else { 39253ec4db0SMatan Azrad translation_size = (RTE_ALIGN(attr->size, pgsize) * 8) / 16; 39353ec4db0SMatan Azrad MLX5_SET(mkc, mkc, access_mode_1_0, MLX5_MKC_ACCESS_MODE_MTT); 39453ec4db0SMatan Azrad MLX5_SET(mkc, mkc, log_page_size, rte_log2_u32(pgsize)); 39553ec4db0SMatan Azrad } 3967b4f1e6bSMatan Azrad MLX5_SET(create_mkey_in, in, translations_octword_actual_size, 3977b4f1e6bSMatan Azrad translation_size); 3987b4f1e6bSMatan Azrad MLX5_SET(create_mkey_in, in, mkey_umem_id, attr->umem_id); 39953ec4db0SMatan Azrad MLX5_SET(create_mkey_in, in, pg_access, attr->pg_access); 4007b4f1e6bSMatan Azrad MLX5_SET(mkc, mkc, lw, 0x1); 4017b4f1e6bSMatan Azrad MLX5_SET(mkc, mkc, lr, 0x1); 4020111a74eSDekel Peled if (attr->set_remote_rw) { 4030111a74eSDekel Peled MLX5_SET(mkc, mkc, rw, 0x1); 4040111a74eSDekel Peled MLX5_SET(mkc, mkc, rr, 0x1); 4050111a74eSDekel Peled } 4067b4f1e6bSMatan Azrad MLX5_SET(mkc, mkc, qpn, 0xffffff); 4077b4f1e6bSMatan Azrad MLX5_SET(mkc, mkc, pd, attr->pd); 4087b4f1e6bSMatan Azrad MLX5_SET(mkc, mkc, mkey_7_0, attr->umem_id & 0xFF); 409f2054291SSuanming Mou MLX5_SET(mkc, mkc, umr_en, attr->umr_en); 4107b4f1e6bSMatan Azrad MLX5_SET(mkc, mkc, translations_octword_size, translation_size); 411e82ddd28STal Shnaiderman MLX5_SET(mkc, mkc, relaxed_ordering_write, 412e82ddd28STal Shnaiderman attr->relaxed_ordering_write); 413f002358cSMichael Baum MLX5_SET(mkc, mkc, relaxed_ordering_read, attr->relaxed_ordering_read); 4147b4f1e6bSMatan Azrad MLX5_SET64(mkc, mkc, start_addr, attr->addr); 4157b4f1e6bSMatan Azrad MLX5_SET64(mkc, mkc, len, attr->size); 4160111a74eSDekel Peled MLX5_SET(mkc, mkc, crypto_en, attr->crypto_en); 4170111a74eSDekel Peled if (attr->crypto_en) { 4180111a74eSDekel Peled MLX5_SET(mkc, mkc, bsf_en, attr->crypto_en); 4190111a74eSDekel Peled MLX5_SET(mkc, mkc, bsf_octword_size, 4); 4200111a74eSDekel Peled } 42153ec4db0SMatan Azrad mkey->obj = mlx5_glue->devx_obj_create(ctx, in, in_size_dw * 4, out, 4227b4f1e6bSMatan Azrad sizeof(out)); 4237b4f1e6bSMatan Azrad if (!mkey->obj) { 4242d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, klm_num ? "create indirect mkey" 4252d8dde8dSGregory Etelson : "create direct key", NULL, 0); 42666914d19SSuanming Mou mlx5_free(mkey); 4277b4f1e6bSMatan Azrad return NULL; 4287b4f1e6bSMatan Azrad } 4297b4f1e6bSMatan Azrad mkey->id = MLX5_GET(create_mkey_out, out, mkey_index); 4307b4f1e6bSMatan Azrad mkey->id = (mkey->id << 8) | (attr->umem_id & 0xFF); 4317b4f1e6bSMatan Azrad return mkey; 4327b4f1e6bSMatan Azrad } 4337b4f1e6bSMatan Azrad 4347b4f1e6bSMatan Azrad /** 4357b4f1e6bSMatan Azrad * Get status of devx command response. 4367b4f1e6bSMatan Azrad * Mainly used for asynchronous commands. 4377b4f1e6bSMatan Azrad * 4387b4f1e6bSMatan Azrad * @param[in] out 4397b4f1e6bSMatan Azrad * The out response buffer. 4407b4f1e6bSMatan Azrad * 4417b4f1e6bSMatan Azrad * @return 4427b4f1e6bSMatan Azrad * 0 on success, non-zero value otherwise. 4437b4f1e6bSMatan Azrad */ 4447b4f1e6bSMatan Azrad int 4457b4f1e6bSMatan Azrad mlx5_devx_get_out_command_status(void *out) 4467b4f1e6bSMatan Azrad { 4477b4f1e6bSMatan Azrad int status; 4487b4f1e6bSMatan Azrad 4497b4f1e6bSMatan Azrad if (!out) 4507b4f1e6bSMatan Azrad return -EINVAL; 4517b4f1e6bSMatan Azrad status = MLX5_GET(query_flow_counter_out, out, status); 4527b4f1e6bSMatan Azrad if (status) { 4537b4f1e6bSMatan Azrad int syndrome = MLX5_GET(query_flow_counter_out, out, syndrome); 4547b4f1e6bSMatan Azrad 455f002358cSMichael Baum DRV_LOG(ERR, "Bad DevX status %x, syndrome = %x", status, 4567b4f1e6bSMatan Azrad syndrome); 4577b4f1e6bSMatan Azrad } 4587b4f1e6bSMatan Azrad return status; 4597b4f1e6bSMatan Azrad } 4607b4f1e6bSMatan Azrad 4617b4f1e6bSMatan Azrad /** 4627b4f1e6bSMatan Azrad * Destroy any object allocated by a Devx API. 4637b4f1e6bSMatan Azrad * 4647b4f1e6bSMatan Azrad * @param[in] obj 4657b4f1e6bSMatan Azrad * Pointer to a general object. 4667b4f1e6bSMatan Azrad * 4677b4f1e6bSMatan Azrad * @return 4687b4f1e6bSMatan Azrad * 0 on success, a negative value otherwise. 4697b4f1e6bSMatan Azrad */ 4707b4f1e6bSMatan Azrad int 4717b4f1e6bSMatan Azrad mlx5_devx_cmd_destroy(struct mlx5_devx_obj *obj) 4727b4f1e6bSMatan Azrad { 4737b4f1e6bSMatan Azrad int ret; 4747b4f1e6bSMatan Azrad 4757b4f1e6bSMatan Azrad if (!obj) 4767b4f1e6bSMatan Azrad return 0; 4777b4f1e6bSMatan Azrad ret = mlx5_glue->devx_obj_destroy(obj->obj); 47866914d19SSuanming Mou mlx5_free(obj); 4797b4f1e6bSMatan Azrad return ret; 4807b4f1e6bSMatan Azrad } 4817b4f1e6bSMatan Azrad 4827b4f1e6bSMatan Azrad /** 4837b4f1e6bSMatan Azrad * Query NIC vport context. 4847b4f1e6bSMatan Azrad * Fills minimal inline attribute. 4857b4f1e6bSMatan Azrad * 4867b4f1e6bSMatan Azrad * @param[in] ctx 4877b4f1e6bSMatan Azrad * ibv contexts returned from mlx5dv_open_device. 4887b4f1e6bSMatan Azrad * @param[in] vport 4897b4f1e6bSMatan Azrad * vport index 4907b4f1e6bSMatan Azrad * @param[out] attr 4917b4f1e6bSMatan Azrad * Attributes device values. 4927b4f1e6bSMatan Azrad * 4937b4f1e6bSMatan Azrad * @return 4947b4f1e6bSMatan Azrad * 0 on success, a negative value otherwise. 4957b4f1e6bSMatan Azrad */ 4967b4f1e6bSMatan Azrad static int 497e09d350eSOphir Munk mlx5_devx_cmd_query_nic_vport_context(void *ctx, 4987b4f1e6bSMatan Azrad unsigned int vport, 4997b4f1e6bSMatan Azrad struct mlx5_hca_attr *attr) 5007b4f1e6bSMatan Azrad { 5017b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(query_nic_vport_context_in)] = {0}; 5027b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(query_nic_vport_context_out)] = {0}; 5037b4f1e6bSMatan Azrad void *vctx; 504b0067860SGregory Etelson int rc; 5057b4f1e6bSMatan Azrad 5067b4f1e6bSMatan Azrad /* Query NIC vport context to determine inline mode. */ 5077b4f1e6bSMatan Azrad MLX5_SET(query_nic_vport_context_in, in, opcode, 5087b4f1e6bSMatan Azrad MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT); 5097b4f1e6bSMatan Azrad MLX5_SET(query_nic_vport_context_in, in, vport_number, vport); 5107b4f1e6bSMatan Azrad if (vport) 5117b4f1e6bSMatan Azrad MLX5_SET(query_nic_vport_context_in, in, other_vport, 1); 5127b4f1e6bSMatan Azrad rc = mlx5_glue->devx_general_cmd(ctx, 5137b4f1e6bSMatan Azrad in, sizeof(in), 5147b4f1e6bSMatan Azrad out, sizeof(out)); 515b0067860SGregory Etelson if (rc || MLX5_FW_STATUS(out)) { 5162d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "query NIC vport context", NULL, 0); 517b0067860SGregory Etelson return MLX5_DEVX_ERR_RC(rc); 5187b4f1e6bSMatan Azrad } 5197b4f1e6bSMatan Azrad vctx = MLX5_ADDR_OF(query_nic_vport_context_out, out, 5207b4f1e6bSMatan Azrad nic_vport_context); 5217b4f1e6bSMatan Azrad attr->vport_inline_mode = MLX5_GET(nic_vport_context, vctx, 5227b4f1e6bSMatan Azrad min_wqe_inline_mode); 5237b4f1e6bSMatan Azrad return 0; 5247b4f1e6bSMatan Azrad } 5257b4f1e6bSMatan Azrad 5267b4f1e6bSMatan Azrad /** 527ba1768c4SMatan Azrad * Query NIC vDPA attributes. 528ba1768c4SMatan Azrad * 529ba1768c4SMatan Azrad * @param[in] ctx 530e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 531ba1768c4SMatan Azrad * @param[out] vdpa_attr 532ba1768c4SMatan Azrad * vDPA Attributes structure to fill. 533ba1768c4SMatan Azrad */ 534ba1768c4SMatan Azrad static void 535e09d350eSOphir Munk mlx5_devx_cmd_query_hca_vdpa_attr(void *ctx, 536ba1768c4SMatan Azrad struct mlx5_hca_vdpa_attr *vdpa_attr) 537ba1768c4SMatan Azrad { 5389c410b28SViacheslav Ovsiienko uint32_t in[MLX5_ST_SZ_DW(query_hca_cap_in)]; 5399c410b28SViacheslav Ovsiienko uint32_t out[MLX5_ST_SZ_DW(query_hca_cap_out)]; 5409c410b28SViacheslav Ovsiienko void *hcattr; 541ba1768c4SMatan Azrad 5429c410b28SViacheslav Ovsiienko hcattr = mlx5_devx_get_hca_cap(ctx, in, out, NULL, 543ba1768c4SMatan Azrad MLX5_GET_HCA_CAP_OP_MOD_VDPA_EMULATION | 544ba1768c4SMatan Azrad MLX5_HCA_CAP_OPMOD_GET_CUR); 5459c410b28SViacheslav Ovsiienko if (!hcattr) { 5469c410b28SViacheslav Ovsiienko RTE_LOG(DEBUG, PMD, "Failed to query devx VDPA capabilities"); 547ba1768c4SMatan Azrad vdpa_attr->valid = 0; 548ba1768c4SMatan Azrad } else { 549ba1768c4SMatan Azrad vdpa_attr->valid = 1; 550ba1768c4SMatan Azrad vdpa_attr->desc_tunnel_offload_type = 551ba1768c4SMatan Azrad MLX5_GET(virtio_emulation_cap, hcattr, 552ba1768c4SMatan Azrad desc_tunnel_offload_type); 553ba1768c4SMatan Azrad vdpa_attr->eth_frame_offload_type = 554ba1768c4SMatan Azrad MLX5_GET(virtio_emulation_cap, hcattr, 555ba1768c4SMatan Azrad eth_frame_offload_type); 556ba1768c4SMatan Azrad vdpa_attr->virtio_version_1_0 = 557ba1768c4SMatan Azrad MLX5_GET(virtio_emulation_cap, hcattr, 558ba1768c4SMatan Azrad virtio_version_1_0); 559ba1768c4SMatan Azrad vdpa_attr->tso_ipv4 = MLX5_GET(virtio_emulation_cap, hcattr, 560ba1768c4SMatan Azrad tso_ipv4); 561ba1768c4SMatan Azrad vdpa_attr->tso_ipv6 = MLX5_GET(virtio_emulation_cap, hcattr, 562ba1768c4SMatan Azrad tso_ipv6); 563ba1768c4SMatan Azrad vdpa_attr->tx_csum = MLX5_GET(virtio_emulation_cap, hcattr, 564ba1768c4SMatan Azrad tx_csum); 565ba1768c4SMatan Azrad vdpa_attr->rx_csum = MLX5_GET(virtio_emulation_cap, hcattr, 566ba1768c4SMatan Azrad rx_csum); 567ba1768c4SMatan Azrad vdpa_attr->event_mode = MLX5_GET(virtio_emulation_cap, hcattr, 568ba1768c4SMatan Azrad event_mode); 569ba1768c4SMatan Azrad vdpa_attr->virtio_queue_type = 570ba1768c4SMatan Azrad MLX5_GET(virtio_emulation_cap, hcattr, 571ba1768c4SMatan Azrad virtio_queue_type); 572ba1768c4SMatan Azrad vdpa_attr->log_doorbell_stride = 573ba1768c4SMatan Azrad MLX5_GET(virtio_emulation_cap, hcattr, 574ba1768c4SMatan Azrad log_doorbell_stride); 5752ac90aecSLi Zhang vdpa_attr->vnet_modify_ext = 5762ac90aecSLi Zhang MLX5_GET(virtio_emulation_cap, hcattr, 5772ac90aecSLi Zhang vnet_modify_ext); 5782ac90aecSLi Zhang vdpa_attr->virtio_net_q_addr_modify = 5792ac90aecSLi Zhang MLX5_GET(virtio_emulation_cap, hcattr, 5802ac90aecSLi Zhang virtio_net_q_addr_modify); 5812ac90aecSLi Zhang vdpa_attr->virtio_q_index_modify = 5822ac90aecSLi Zhang MLX5_GET(virtio_emulation_cap, hcattr, 5832ac90aecSLi Zhang virtio_q_index_modify); 584ba1768c4SMatan Azrad vdpa_attr->log_doorbell_bar_size = 585ba1768c4SMatan Azrad MLX5_GET(virtio_emulation_cap, hcattr, 586ba1768c4SMatan Azrad log_doorbell_bar_size); 587ba1768c4SMatan Azrad vdpa_attr->doorbell_bar_offset = 588ba1768c4SMatan Azrad MLX5_GET64(virtio_emulation_cap, hcattr, 589ba1768c4SMatan Azrad doorbell_bar_offset); 590ba1768c4SMatan Azrad vdpa_attr->max_num_virtio_queues = 591ba1768c4SMatan Azrad MLX5_GET(virtio_emulation_cap, hcattr, 592ba1768c4SMatan Azrad max_num_virtio_queues); 5938712c80aSMatan Azrad vdpa_attr->umems[0].a = MLX5_GET(virtio_emulation_cap, hcattr, 594ba1768c4SMatan Azrad umem_1_buffer_param_a); 5958712c80aSMatan Azrad vdpa_attr->umems[0].b = MLX5_GET(virtio_emulation_cap, hcattr, 596ba1768c4SMatan Azrad umem_1_buffer_param_b); 5978712c80aSMatan Azrad vdpa_attr->umems[1].a = MLX5_GET(virtio_emulation_cap, hcattr, 598ba1768c4SMatan Azrad umem_2_buffer_param_a); 5998712c80aSMatan Azrad vdpa_attr->umems[1].b = MLX5_GET(virtio_emulation_cap, hcattr, 6008712c80aSMatan Azrad umem_2_buffer_param_b); 6018712c80aSMatan Azrad vdpa_attr->umems[2].a = MLX5_GET(virtio_emulation_cap, hcattr, 602ba1768c4SMatan Azrad umem_3_buffer_param_a); 6038712c80aSMatan Azrad vdpa_attr->umems[2].b = MLX5_GET(virtio_emulation_cap, hcattr, 604ba1768c4SMatan Azrad umem_3_buffer_param_b); 605ba1768c4SMatan Azrad } 606ba1768c4SMatan Azrad } 607ba1768c4SMatan Azrad 60838119ebeSBing Zhao int 60938119ebeSBing Zhao mlx5_devx_cmd_query_parse_samples(struct mlx5_devx_obj *flex_obj, 610*00e57916SRongwei Liu struct mlx5_ext_sample_id *ids, 611f1324a17SRongwei Liu uint32_t num, uint8_t *anchor) 61238119ebeSBing Zhao { 61338119ebeSBing Zhao uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0}; 61438119ebeSBing Zhao uint32_t out[MLX5_ST_SZ_DW(create_flex_parser_out)] = {0}; 61538119ebeSBing Zhao void *hdr = MLX5_ADDR_OF(create_flex_parser_out, in, hdr); 61638119ebeSBing Zhao void *flex = MLX5_ADDR_OF(create_flex_parser_out, out, flex); 61738119ebeSBing Zhao void *sample = MLX5_ADDR_OF(parse_graph_flex, flex, sample_table); 61838119ebeSBing Zhao int ret; 61938119ebeSBing Zhao uint32_t idx = 0; 62038119ebeSBing Zhao uint32_t i; 62138119ebeSBing Zhao 62238119ebeSBing Zhao if (num > MLX5_GRAPH_NODE_SAMPLE_NUM) { 62338119ebeSBing Zhao rte_errno = EINVAL; 62438119ebeSBing Zhao DRV_LOG(ERR, "Too many sample IDs to be fetched."); 62538119ebeSBing Zhao return -rte_errno; 62638119ebeSBing Zhao } 62738119ebeSBing Zhao MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 62838119ebeSBing Zhao MLX5_CMD_OP_QUERY_GENERAL_OBJECT); 62938119ebeSBing Zhao MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 63038119ebeSBing Zhao MLX5_GENERAL_OBJ_TYPE_FLEX_PARSE_GRAPH); 63138119ebeSBing Zhao MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, flex_obj->id); 63238119ebeSBing Zhao ret = mlx5_glue->devx_obj_query(flex_obj->obj, in, sizeof(in), 63338119ebeSBing Zhao out, sizeof(out)); 63438119ebeSBing Zhao if (ret) { 63538119ebeSBing Zhao rte_errno = ret; 63638119ebeSBing Zhao DRV_LOG(ERR, "Failed to query sample IDs with object %p.", 63738119ebeSBing Zhao (void *)flex_obj); 63838119ebeSBing Zhao return -rte_errno; 63938119ebeSBing Zhao } 640*00e57916SRongwei Liu if (anchor) 641f1324a17SRongwei Liu *anchor = MLX5_GET(parse_graph_flex, flex, head_anchor_id); 642*00e57916SRongwei Liu for (i = 0; i < MLX5_GRAPH_NODE_SAMPLE_NUM && idx <= num; i++) { 64338119ebeSBing Zhao void *s_off = (void *)((char *)sample + i * 64438119ebeSBing Zhao MLX5_ST_SZ_BYTES(parse_graph_flow_match_sample)); 64538119ebeSBing Zhao uint32_t en; 64638119ebeSBing Zhao 64738119ebeSBing Zhao en = MLX5_GET(parse_graph_flow_match_sample, s_off, 64838119ebeSBing Zhao flow_match_sample_en); 64938119ebeSBing Zhao if (!en) 65038119ebeSBing Zhao continue; 651f1324a17SRongwei Liu ids[idx++].id = MLX5_GET(parse_graph_flow_match_sample, s_off, 65238119ebeSBing Zhao flow_match_sample_field_id); 65338119ebeSBing Zhao } 65438119ebeSBing Zhao if (num != idx) { 65538119ebeSBing Zhao rte_errno = EINVAL; 65638119ebeSBing Zhao DRV_LOG(ERR, "Number of sample IDs are not as expected."); 65738119ebeSBing Zhao return -rte_errno; 65838119ebeSBing Zhao } 65938119ebeSBing Zhao return ret; 66038119ebeSBing Zhao } 66138119ebeSBing Zhao 66238119ebeSBing Zhao struct mlx5_devx_obj * 66338119ebeSBing Zhao mlx5_devx_cmd_create_flex_parser(void *ctx, 66438119ebeSBing Zhao struct mlx5_devx_graph_node_attr *data) 66538119ebeSBing Zhao { 66638119ebeSBing Zhao uint32_t in[MLX5_ST_SZ_DW(create_flex_parser_in)] = {0}; 66738119ebeSBing Zhao uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 66838119ebeSBing Zhao void *hdr = MLX5_ADDR_OF(create_flex_parser_in, in, hdr); 66938119ebeSBing Zhao void *flex = MLX5_ADDR_OF(create_flex_parser_in, in, flex); 67038119ebeSBing Zhao void *sample = MLX5_ADDR_OF(parse_graph_flex, flex, sample_table); 67138119ebeSBing Zhao void *in_arc = MLX5_ADDR_OF(parse_graph_flex, flex, input_arc); 67238119ebeSBing Zhao void *out_arc = MLX5_ADDR_OF(parse_graph_flex, flex, output_arc); 673f84d733cSMichael Baum struct mlx5_devx_obj *parse_flex_obj = mlx5_malloc 674f84d733cSMichael Baum (MLX5_MEM_ZERO, sizeof(*parse_flex_obj), 0, SOCKET_ID_ANY); 67538119ebeSBing Zhao uint32_t i; 67638119ebeSBing Zhao 67738119ebeSBing Zhao if (!parse_flex_obj) { 678f84d733cSMichael Baum DRV_LOG(ERR, "Failed to allocate flex parser data."); 67938119ebeSBing Zhao rte_errno = ENOMEM; 68038119ebeSBing Zhao return NULL; 68138119ebeSBing Zhao } 68238119ebeSBing Zhao MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 68338119ebeSBing Zhao MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 68438119ebeSBing Zhao MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 68538119ebeSBing Zhao MLX5_GENERAL_OBJ_TYPE_FLEX_PARSE_GRAPH); 68638119ebeSBing Zhao MLX5_SET(parse_graph_flex, flex, header_length_mode, 68738119ebeSBing Zhao data->header_length_mode); 688b28025baSGregory Etelson MLX5_SET64(parse_graph_flex, flex, modify_field_select, 689b28025baSGregory Etelson data->modify_field_select); 69038119ebeSBing Zhao MLX5_SET(parse_graph_flex, flex, header_length_base_value, 69138119ebeSBing Zhao data->header_length_base_value); 69238119ebeSBing Zhao MLX5_SET(parse_graph_flex, flex, header_length_field_offset, 69338119ebeSBing Zhao data->header_length_field_offset); 69438119ebeSBing Zhao MLX5_SET(parse_graph_flex, flex, header_length_field_shift, 69538119ebeSBing Zhao data->header_length_field_shift); 696b28025baSGregory Etelson MLX5_SET(parse_graph_flex, flex, next_header_field_offset, 697b28025baSGregory Etelson data->next_header_field_offset); 698b28025baSGregory Etelson MLX5_SET(parse_graph_flex, flex, next_header_field_size, 699b28025baSGregory Etelson data->next_header_field_size); 70038119ebeSBing Zhao MLX5_SET(parse_graph_flex, flex, header_length_field_mask, 70138119ebeSBing Zhao data->header_length_field_mask); 70238119ebeSBing Zhao for (i = 0; i < MLX5_GRAPH_NODE_SAMPLE_NUM; i++) { 70338119ebeSBing Zhao struct mlx5_devx_match_sample_attr *s = &data->sample[i]; 70438119ebeSBing Zhao void *s_off = (void *)((char *)sample + i * 70538119ebeSBing Zhao MLX5_ST_SZ_BYTES(parse_graph_flow_match_sample)); 70638119ebeSBing Zhao 70738119ebeSBing Zhao if (!s->flow_match_sample_en) 70838119ebeSBing Zhao continue; 70938119ebeSBing Zhao MLX5_SET(parse_graph_flow_match_sample, s_off, 71038119ebeSBing Zhao flow_match_sample_en, !!s->flow_match_sample_en); 71138119ebeSBing Zhao MLX5_SET(parse_graph_flow_match_sample, s_off, 71238119ebeSBing Zhao flow_match_sample_field_offset, 71338119ebeSBing Zhao s->flow_match_sample_field_offset); 71438119ebeSBing Zhao MLX5_SET(parse_graph_flow_match_sample, s_off, 71538119ebeSBing Zhao flow_match_sample_offset_mode, 71638119ebeSBing Zhao s->flow_match_sample_offset_mode); 71738119ebeSBing Zhao MLX5_SET(parse_graph_flow_match_sample, s_off, 71838119ebeSBing Zhao flow_match_sample_field_offset_mask, 71938119ebeSBing Zhao s->flow_match_sample_field_offset_mask); 72038119ebeSBing Zhao MLX5_SET(parse_graph_flow_match_sample, s_off, 72138119ebeSBing Zhao flow_match_sample_field_offset_shift, 72238119ebeSBing Zhao s->flow_match_sample_field_offset_shift); 72338119ebeSBing Zhao MLX5_SET(parse_graph_flow_match_sample, s_off, 72438119ebeSBing Zhao flow_match_sample_field_base_offset, 72538119ebeSBing Zhao s->flow_match_sample_field_base_offset); 72638119ebeSBing Zhao MLX5_SET(parse_graph_flow_match_sample, s_off, 72738119ebeSBing Zhao flow_match_sample_tunnel_mode, 72838119ebeSBing Zhao s->flow_match_sample_tunnel_mode); 72938119ebeSBing Zhao } 73038119ebeSBing Zhao for (i = 0; i < MLX5_GRAPH_NODE_ARC_NUM; i++) { 73138119ebeSBing Zhao struct mlx5_devx_graph_arc_attr *ia = &data->in[i]; 73238119ebeSBing Zhao struct mlx5_devx_graph_arc_attr *oa = &data->out[i]; 73338119ebeSBing Zhao void *in_off = (void *)((char *)in_arc + i * 73438119ebeSBing Zhao MLX5_ST_SZ_BYTES(parse_graph_arc)); 73538119ebeSBing Zhao void *out_off = (void *)((char *)out_arc + i * 73638119ebeSBing Zhao MLX5_ST_SZ_BYTES(parse_graph_arc)); 73738119ebeSBing Zhao 73838119ebeSBing Zhao if (ia->arc_parse_graph_node != 0) { 73938119ebeSBing Zhao MLX5_SET(parse_graph_arc, in_off, 74038119ebeSBing Zhao compare_condition_value, 74138119ebeSBing Zhao ia->compare_condition_value); 74238119ebeSBing Zhao MLX5_SET(parse_graph_arc, in_off, start_inner_tunnel, 74338119ebeSBing Zhao ia->start_inner_tunnel); 74438119ebeSBing Zhao MLX5_SET(parse_graph_arc, in_off, arc_parse_graph_node, 74538119ebeSBing Zhao ia->arc_parse_graph_node); 74638119ebeSBing Zhao MLX5_SET(parse_graph_arc, in_off, 74738119ebeSBing Zhao parse_graph_node_handle, 74838119ebeSBing Zhao ia->parse_graph_node_handle); 74938119ebeSBing Zhao } 75038119ebeSBing Zhao if (oa->arc_parse_graph_node != 0) { 75138119ebeSBing Zhao MLX5_SET(parse_graph_arc, out_off, 75238119ebeSBing Zhao compare_condition_value, 75338119ebeSBing Zhao oa->compare_condition_value); 75438119ebeSBing Zhao MLX5_SET(parse_graph_arc, out_off, start_inner_tunnel, 75538119ebeSBing Zhao oa->start_inner_tunnel); 75638119ebeSBing Zhao MLX5_SET(parse_graph_arc, out_off, arc_parse_graph_node, 75738119ebeSBing Zhao oa->arc_parse_graph_node); 75838119ebeSBing Zhao MLX5_SET(parse_graph_arc, out_off, 75938119ebeSBing Zhao parse_graph_node_handle, 76038119ebeSBing Zhao oa->parse_graph_node_handle); 76138119ebeSBing Zhao } 76238119ebeSBing Zhao } 76338119ebeSBing Zhao parse_flex_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 76438119ebeSBing Zhao out, sizeof(out)); 76538119ebeSBing Zhao if (!parse_flex_obj->obj) { 7662d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create FLEX PARSE GRAPH", NULL, 0); 76766914d19SSuanming Mou mlx5_free(parse_flex_obj); 76838119ebeSBing Zhao return NULL; 76938119ebeSBing Zhao } 77038119ebeSBing Zhao parse_flex_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 77138119ebeSBing Zhao return parse_flex_obj; 77238119ebeSBing Zhao } 77338119ebeSBing Zhao 7740f250a4bSGregory Etelson static int 77565be2ca6SGregory Etelson mlx5_devx_cmd_query_hca_parse_graph_node_cap 77665be2ca6SGregory Etelson (void *ctx, struct mlx5_hca_flex_attr *attr) 77765be2ca6SGregory Etelson { 77865be2ca6SGregory Etelson uint32_t in[MLX5_ST_SZ_DW(query_hca_cap_in)]; 77965be2ca6SGregory Etelson uint32_t out[MLX5_ST_SZ_DW(query_hca_cap_out)]; 78065be2ca6SGregory Etelson void *hcattr; 78165be2ca6SGregory Etelson int rc; 78265be2ca6SGregory Etelson 78365be2ca6SGregory Etelson hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 78465be2ca6SGregory Etelson MLX5_GET_HCA_CAP_OP_MOD_PARSE_GRAPH_NODE_CAP | 78565be2ca6SGregory Etelson MLX5_HCA_CAP_OPMOD_GET_CUR); 78665be2ca6SGregory Etelson if (!hcattr) 78765be2ca6SGregory Etelson return rc; 78865be2ca6SGregory Etelson attr->node_in = MLX5_GET(parse_graph_node_cap, hcattr, node_in); 78965be2ca6SGregory Etelson attr->node_out = MLX5_GET(parse_graph_node_cap, hcattr, node_out); 79065be2ca6SGregory Etelson attr->header_length_mode = MLX5_GET(parse_graph_node_cap, hcattr, 79165be2ca6SGregory Etelson header_length_mode); 79265be2ca6SGregory Etelson attr->sample_offset_mode = MLX5_GET(parse_graph_node_cap, hcattr, 79365be2ca6SGregory Etelson sample_offset_mode); 79465be2ca6SGregory Etelson attr->max_num_arc_in = MLX5_GET(parse_graph_node_cap, hcattr, 79565be2ca6SGregory Etelson max_num_arc_in); 79665be2ca6SGregory Etelson attr->max_num_arc_out = MLX5_GET(parse_graph_node_cap, hcattr, 79765be2ca6SGregory Etelson max_num_arc_out); 79865be2ca6SGregory Etelson attr->max_num_sample = MLX5_GET(parse_graph_node_cap, hcattr, 79965be2ca6SGregory Etelson max_num_sample); 800f1324a17SRongwei Liu attr->anchor_en = MLX5_GET(parse_graph_node_cap, hcattr, anchor_en); 801f1324a17SRongwei Liu attr->ext_sample_id = MLX5_GET(parse_graph_node_cap, hcattr, ext_sample_id); 802f1324a17SRongwei Liu attr->sample_tunnel_inner2 = MLX5_GET(parse_graph_node_cap, hcattr, 803f1324a17SRongwei Liu sample_tunnel_inner2); 804f1324a17SRongwei Liu attr->zero_size_supported = MLX5_GET(parse_graph_node_cap, hcattr, 805f1324a17SRongwei Liu zero_size_supported); 80665be2ca6SGregory Etelson attr->sample_id_in_out = MLX5_GET(parse_graph_node_cap, hcattr, 80765be2ca6SGregory Etelson sample_id_in_out); 80865be2ca6SGregory Etelson attr->max_base_header_length = MLX5_GET(parse_graph_node_cap, hcattr, 80965be2ca6SGregory Etelson max_base_header_length); 81065be2ca6SGregory Etelson attr->max_sample_base_offset = MLX5_GET(parse_graph_node_cap, hcattr, 81165be2ca6SGregory Etelson max_sample_base_offset); 81265be2ca6SGregory Etelson attr->max_next_header_offset = MLX5_GET(parse_graph_node_cap, hcattr, 81365be2ca6SGregory Etelson max_next_header_offset); 81465be2ca6SGregory Etelson attr->header_length_mask_width = MLX5_GET(parse_graph_node_cap, hcattr, 81565be2ca6SGregory Etelson header_length_mask_width); 81665be2ca6SGregory Etelson /* Get the max supported samples from HCA CAP 2 */ 81765be2ca6SGregory Etelson hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 81865be2ca6SGregory Etelson MLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE_2 | 81965be2ca6SGregory Etelson MLX5_HCA_CAP_OPMOD_GET_CUR); 82065be2ca6SGregory Etelson if (!hcattr) 82165be2ca6SGregory Etelson return rc; 82265be2ca6SGregory Etelson attr->max_num_prog_sample = 82365be2ca6SGregory Etelson MLX5_GET(cmd_hca_cap_2, hcattr, max_num_prog_sample_field); 82465be2ca6SGregory Etelson return 0; 82565be2ca6SGregory Etelson } 82665be2ca6SGregory Etelson 82765be2ca6SGregory Etelson static int 8280f250a4bSGregory Etelson mlx5_devx_query_pkt_integrity_match(void *hcattr) 8290f250a4bSGregory Etelson { 8300f250a4bSGregory Etelson return MLX5_GET(flow_table_nic_cap, hcattr, 8310f250a4bSGregory Etelson ft_field_support_2_nic_receive.inner_l3_ok) && 8320f250a4bSGregory Etelson MLX5_GET(flow_table_nic_cap, hcattr, 8330f250a4bSGregory Etelson ft_field_support_2_nic_receive.inner_l4_ok) && 8340f250a4bSGregory Etelson MLX5_GET(flow_table_nic_cap, hcattr, 8350f250a4bSGregory Etelson ft_field_support_2_nic_receive.outer_l3_ok) && 8360f250a4bSGregory Etelson MLX5_GET(flow_table_nic_cap, hcattr, 8370f250a4bSGregory Etelson ft_field_support_2_nic_receive.outer_l4_ok) && 8380f250a4bSGregory Etelson MLX5_GET(flow_table_nic_cap, hcattr, 8390f250a4bSGregory Etelson ft_field_support_2_nic_receive 8400f250a4bSGregory Etelson .inner_ipv4_checksum_ok) && 8410f250a4bSGregory Etelson MLX5_GET(flow_table_nic_cap, hcattr, 8420f250a4bSGregory Etelson ft_field_support_2_nic_receive.inner_l4_checksum_ok) && 8430f250a4bSGregory Etelson MLX5_GET(flow_table_nic_cap, hcattr, 8440f250a4bSGregory Etelson ft_field_support_2_nic_receive 8450f250a4bSGregory Etelson .outer_ipv4_checksum_ok) && 8460f250a4bSGregory Etelson MLX5_GET(flow_table_nic_cap, hcattr, 8470f250a4bSGregory Etelson ft_field_support_2_nic_receive.outer_l4_checksum_ok); 8480f250a4bSGregory Etelson } 8490f250a4bSGregory Etelson 850ba1768c4SMatan Azrad /** 8517b4f1e6bSMatan Azrad * Query HCA attributes. 8527b4f1e6bSMatan Azrad * Using those attributes we can check on run time if the device 8537b4f1e6bSMatan Azrad * is having the required capabilities. 8547b4f1e6bSMatan Azrad * 8557b4f1e6bSMatan Azrad * @param[in] ctx 856e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 8577b4f1e6bSMatan Azrad * @param[out] attr 8587b4f1e6bSMatan Azrad * Attributes device values. 8597b4f1e6bSMatan Azrad * 8607b4f1e6bSMatan Azrad * @return 8617b4f1e6bSMatan Azrad * 0 on success, a negative value otherwise. 8627b4f1e6bSMatan Azrad */ 8637b4f1e6bSMatan Azrad int 864e09d350eSOphir Munk mlx5_devx_cmd_query_hca_attr(void *ctx, 8657b4f1e6bSMatan Azrad struct mlx5_hca_attr *attr) 8667b4f1e6bSMatan Azrad { 8677b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(query_hca_cap_in)] = {0}; 8687b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(query_hca_cap_out)] = {0}; 86910599cf8SMichael Baum bool hca_cap_2_sup; 870876d4702SDekel Peled uint64_t general_obj_types_supported = 0; 8719c410b28SViacheslav Ovsiienko void *hcattr; 8729c410b28SViacheslav Ovsiienko int rc, i; 8737b4f1e6bSMatan Azrad 8749c410b28SViacheslav Ovsiienko hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 8757b4f1e6bSMatan Azrad MLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE | 8767b4f1e6bSMatan Azrad MLX5_HCA_CAP_OPMOD_GET_CUR); 8779c410b28SViacheslav Ovsiienko if (!hcattr) 8789c410b28SViacheslav Ovsiienko return rc; 87910599cf8SMichael Baum hca_cap_2_sup = MLX5_GET(cmd_hca_cap, hcattr, hca_cap_2); 880ba707cdbSRaja Zidane attr->max_wqe_sz_sq = MLX5_GET(cmd_hca_cap, hcattr, max_wqe_sz_sq); 8817b4f1e6bSMatan Azrad attr->flow_counter_bulk_alloc_bitmap = 8827b4f1e6bSMatan Azrad MLX5_GET(cmd_hca_cap, hcattr, flow_counter_bulk_alloc); 8837b4f1e6bSMatan Azrad attr->flow_counters_dump = MLX5_GET(cmd_hca_cap, hcattr, 8847b4f1e6bSMatan Azrad flow_counters_dump); 885ee160711SXueming Li attr->log_max_rmp = MLX5_GET(cmd_hca_cap, hcattr, log_max_rmp); 886ee160711SXueming Li attr->mem_rq_rmp = MLX5_GET(cmd_hca_cap, hcattr, mem_rq_rmp); 8872d3c670cSMatan Azrad attr->log_max_rqt_size = MLX5_GET(cmd_hca_cap, hcattr, 8882d3c670cSMatan Azrad log_max_rqt_size); 8897b4f1e6bSMatan Azrad attr->eswitch_manager = MLX5_GET(cmd_hca_cap, hcattr, eswitch_manager); 8907b4f1e6bSMatan Azrad attr->hairpin = MLX5_GET(cmd_hca_cap, hcattr, hairpin); 8917b4f1e6bSMatan Azrad attr->log_max_hairpin_queues = MLX5_GET(cmd_hca_cap, hcattr, 8927b4f1e6bSMatan Azrad log_max_hairpin_queues); 8937b4f1e6bSMatan Azrad attr->log_max_hairpin_wq_data_sz = MLX5_GET(cmd_hca_cap, hcattr, 8947b4f1e6bSMatan Azrad log_max_hairpin_wq_data_sz); 8957b4f1e6bSMatan Azrad attr->log_max_hairpin_num_packets = MLX5_GET 8967b4f1e6bSMatan Azrad (cmd_hca_cap, hcattr, log_min_hairpin_wq_data_sz); 8977b4f1e6bSMatan Azrad attr->vhca_id = MLX5_GET(cmd_hca_cap, hcattr, vhca_id); 898ffd5b302SShiri Kuzin attr->relaxed_ordering_write = MLX5_GET(cmd_hca_cap, hcattr, 899ffd5b302SShiri Kuzin relaxed_ordering_write); 900ffd5b302SShiri Kuzin attr->relaxed_ordering_read = MLX5_GET(cmd_hca_cap, hcattr, 901ffd5b302SShiri Kuzin relaxed_ordering_read); 902972a1bf8SViacheslav Ovsiienko attr->access_register_user = MLX5_GET(cmd_hca_cap, hcattr, 903972a1bf8SViacheslav Ovsiienko access_register_user); 9047b4f1e6bSMatan Azrad attr->eth_net_offloads = MLX5_GET(cmd_hca_cap, hcattr, 9057b4f1e6bSMatan Azrad eth_net_offloads); 9067b4f1e6bSMatan Azrad attr->eth_virt = MLX5_GET(cmd_hca_cap, hcattr, eth_virt); 9077b4f1e6bSMatan Azrad attr->flex_parser_protocols = MLX5_GET(cmd_hca_cap, hcattr, 9087b4f1e6bSMatan Azrad flex_parser_protocols); 9091324ff18SShiri Kuzin attr->max_geneve_tlv_options = MLX5_GET(cmd_hca_cap, hcattr, 9101324ff18SShiri Kuzin max_geneve_tlv_options); 9111324ff18SShiri Kuzin attr->max_geneve_tlv_option_data_len = MLX5_GET(cmd_hca_cap, hcattr, 9121324ff18SShiri Kuzin max_geneve_tlv_option_data_len); 9137b4f1e6bSMatan Azrad attr->qos.sup = MLX5_GET(cmd_hca_cap, hcattr, qos); 9145b9e24aeSLi Zhang attr->qos.flow_meter_aso_sup = !!(MLX5_GET64(cmd_hca_cap, hcattr, 9155b9e24aeSLi Zhang general_obj_types) & 9165b9e24aeSLi Zhang MLX5_GENERAL_OBJ_TYPES_CAP_FLOW_METER_ASO); 917ba1768c4SMatan Azrad attr->vdpa.valid = !!(MLX5_GET64(cmd_hca_cap, hcattr, 918ba1768c4SMatan Azrad general_obj_types) & 919ba1768c4SMatan Azrad MLX5_GENERAL_OBJ_TYPES_CAP_VIRTQ_NET_Q); 920796ae7bbSMatan Azrad attr->vdpa.queue_counters_valid = !!(MLX5_GET64(cmd_hca_cap, hcattr, 921796ae7bbSMatan Azrad general_obj_types) & 922796ae7bbSMatan Azrad MLX5_GENERAL_OBJ_TYPES_CAP_VIRTIO_Q_COUNTERS); 92338119ebeSBing Zhao attr->parse_graph_flex_node = !!(MLX5_GET64(cmd_hca_cap, hcattr, 92438119ebeSBing Zhao general_obj_types) & 92538119ebeSBing Zhao MLX5_GENERAL_OBJ_TYPES_CAP_PARSE_GRAPH_FLEX_NODE); 92679a7e409SViacheslav Ovsiienko attr->wqe_index_ignore = MLX5_GET(cmd_hca_cap, hcattr, 92779a7e409SViacheslav Ovsiienko wqe_index_ignore_cap); 92879a7e409SViacheslav Ovsiienko attr->cross_channel = MLX5_GET(cmd_hca_cap, hcattr, cd); 92979a7e409SViacheslav Ovsiienko attr->non_wire_sq = MLX5_GET(cmd_hca_cap, hcattr, non_wire_sq); 93079a7e409SViacheslav Ovsiienko attr->log_max_static_sq_wq = MLX5_GET(cmd_hca_cap, hcattr, 93179a7e409SViacheslav Ovsiienko log_max_static_sq_wq); 9321cbdad1bSXueming Li attr->num_lag_ports = MLX5_GET(cmd_hca_cap, hcattr, num_lag_ports); 93379a7e409SViacheslav Ovsiienko attr->dev_freq_khz = MLX5_GET(cmd_hca_cap, hcattr, 93479a7e409SViacheslav Ovsiienko device_frequency_khz); 93591f7338eSSuanming Mou attr->scatter_fcs_w_decap_disable = 93691f7338eSSuanming Mou MLX5_GET(cmd_hca_cap, hcattr, scatter_fcs_w_decap_disable); 937569ffbc9SViacheslav Ovsiienko attr->roce = MLX5_GET(cmd_hca_cap, hcattr, roce); 938569ffbc9SViacheslav Ovsiienko attr->rq_ts_format = MLX5_GET(cmd_hca_cap, hcattr, rq_ts_format); 939569ffbc9SViacheslav Ovsiienko attr->sq_ts_format = MLX5_GET(cmd_hca_cap, hcattr, sq_ts_format); 94096f85ec4SDong Zhou attr->steering_format_version = 94196f85ec4SDong Zhou MLX5_GET(cmd_hca_cap, hcattr, steering_format_version); 9422044860eSAdy Agbarih attr->regexp_params = MLX5_GET(cmd_hca_cap, hcattr, regexp_params); 9432044860eSAdy Agbarih attr->regexp_version = MLX5_GET(cmd_hca_cap, hcattr, regexp_version); 944cfc672a9SOri Kam attr->regexp_num_of_engines = MLX5_GET(cmd_hca_cap, hcattr, 945cfc672a9SOri Kam regexp_num_of_engines); 946876d4702SDekel Peled /* Read the general_obj_types bitmap and extract the relevant bits. */ 947876d4702SDekel Peled general_obj_types_supported = MLX5_GET64(cmd_hca_cap, hcattr, 948876d4702SDekel Peled general_obj_types); 949876d4702SDekel Peled attr->vdpa.valid = !!(general_obj_types_supported & 950876d4702SDekel Peled MLX5_GENERAL_OBJ_TYPES_CAP_VIRTQ_NET_Q); 951876d4702SDekel Peled attr->vdpa.queue_counters_valid = 952876d4702SDekel Peled !!(general_obj_types_supported & 953876d4702SDekel Peled MLX5_GENERAL_OBJ_TYPES_CAP_VIRTIO_Q_COUNTERS); 954876d4702SDekel Peled attr->parse_graph_flex_node = 955876d4702SDekel Peled !!(general_obj_types_supported & 956876d4702SDekel Peled MLX5_GENERAL_OBJ_TYPES_CAP_PARSE_GRAPH_FLEX_NODE); 957876d4702SDekel Peled attr->flow_hit_aso = !!(general_obj_types_supported & 95801b8b5b6SDekel Peled MLX5_GENERAL_OBJ_TYPES_CAP_FLOW_HIT_ASO); 959876d4702SDekel Peled attr->geneve_tlv_opt = !!(general_obj_types_supported & 9601324ff18SShiri Kuzin MLX5_GENERAL_OBJ_TYPES_CAP_GENEVE_TLV_OPT); 961178d8c50SDekel Peled attr->dek = !!(general_obj_types_supported & 962178d8c50SDekel Peled MLX5_GENERAL_OBJ_TYPES_CAP_DEK); 96321ca2494SDekel Peled attr->import_kek = !!(general_obj_types_supported & 96421ca2494SDekel Peled MLX5_GENERAL_OBJ_TYPES_CAP_IMPORT_KEK); 965abda4fd9SDekel Peled attr->credential = !!(general_obj_types_supported & 966abda4fd9SDekel Peled MLX5_GENERAL_OBJ_TYPES_CAP_CREDENTIAL); 96738e4780bSDekel Peled attr->crypto_login = !!(general_obj_types_supported & 96838e4780bSDekel Peled MLX5_GENERAL_OBJ_TYPES_CAP_CRYPTO_LOGIN); 969876d4702SDekel Peled /* Add reading of other GENERAL_OBJ_TYPES_CAP bits above this line. */ 97004223e45STal Shnaiderman attr->log_max_cq = MLX5_GET(cmd_hca_cap, hcattr, log_max_cq); 97104223e45STal Shnaiderman attr->log_max_qp = MLX5_GET(cmd_hca_cap, hcattr, log_max_qp); 97204223e45STal Shnaiderman attr->log_max_cq_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_cq_sz); 97304223e45STal Shnaiderman attr->log_max_qp_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_qp_sz); 97404223e45STal Shnaiderman attr->log_max_mrw_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_mrw_sz); 97504223e45STal Shnaiderman attr->log_max_pd = MLX5_GET(cmd_hca_cap, hcattr, log_max_pd); 97604223e45STal Shnaiderman attr->log_max_srq = MLX5_GET(cmd_hca_cap, hcattr, log_max_srq); 97704223e45STal Shnaiderman attr->log_max_srq_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_srq_sz); 978efa6a7e2SJiawei Wang attr->reg_c_preserve = 979efa6a7e2SJiawei Wang MLX5_GET(cmd_hca_cap, hcattr, reg_c_preserve); 980cbc4c13aSRaja Zidane attr->mmo_regex_qp_en = MLX5_GET(cmd_hca_cap, hcattr, regexp_mmo_qp); 981cbc4c13aSRaja Zidane attr->mmo_regex_sq_en = MLX5_GET(cmd_hca_cap, hcattr, regexp_mmo_sq); 982cbc4c13aSRaja Zidane attr->mmo_dma_sq_en = MLX5_GET(cmd_hca_cap, hcattr, dma_mmo_sq); 983cbc4c13aSRaja Zidane attr->mmo_compress_sq_en = MLX5_GET(cmd_hca_cap, hcattr, 984cbc4c13aSRaja Zidane compress_mmo_sq); 985cbc4c13aSRaja Zidane attr->mmo_decompress_sq_en = MLX5_GET(cmd_hca_cap, hcattr, 986cbc4c13aSRaja Zidane decompress_mmo_sq); 987cbc4c13aSRaja Zidane attr->mmo_dma_qp_en = MLX5_GET(cmd_hca_cap, hcattr, dma_mmo_qp); 988cbc4c13aSRaja Zidane attr->mmo_compress_qp_en = MLX5_GET(cmd_hca_cap, hcattr, 989cbc4c13aSRaja Zidane compress_mmo_qp); 990cbc4c13aSRaja Zidane attr->mmo_decompress_qp_en = MLX5_GET(cmd_hca_cap, hcattr, 991cbc4c13aSRaja Zidane decompress_mmo_qp); 992ae5c165bSMatan Azrad attr->compress_min_block_size = MLX5_GET(cmd_hca_cap, hcattr, 993ae5c165bSMatan Azrad compress_min_block_size); 994ae5c165bSMatan Azrad attr->log_max_mmo_dma = MLX5_GET(cmd_hca_cap, hcattr, log_dma_mmo_size); 995ae5c165bSMatan Azrad attr->log_max_mmo_compress = MLX5_GET(cmd_hca_cap, hcattr, 996ae5c165bSMatan Azrad log_compress_mmo_size); 997ae5c165bSMatan Azrad attr->log_max_mmo_decompress = MLX5_GET(cmd_hca_cap, hcattr, 998ae5c165bSMatan Azrad log_decompress_mmo_size); 9993d3f4e6dSAlexander Kozyrev attr->cqe_compression = MLX5_GET(cmd_hca_cap, hcattr, cqe_compression); 10003d3f4e6dSAlexander Kozyrev attr->mini_cqe_resp_flow_tag = MLX5_GET(cmd_hca_cap, hcattr, 10013d3f4e6dSAlexander Kozyrev mini_cqe_resp_flow_tag); 10023d3f4e6dSAlexander Kozyrev attr->mini_cqe_resp_l3_l4_tag = MLX5_GET(cmd_hca_cap, hcattr, 10033d3f4e6dSAlexander Kozyrev mini_cqe_resp_l3_l4_tag); 1004f2054291SSuanming Mou attr->umr_indirect_mkey_disabled = 1005f2054291SSuanming Mou MLX5_GET(cmd_hca_cap, hcattr, umr_indirect_mkey_disabled); 1006f2054291SSuanming Mou attr->umr_modify_entity_size_disabled = 1007f2054291SSuanming Mou MLX5_GET(cmd_hca_cap, hcattr, umr_modify_entity_size_disabled); 10087dac7abeSViacheslav Ovsiienko attr->wait_on_time = MLX5_GET(cmd_hca_cap, hcattr, wait_on_time); 1009f7d1f11cSDekel Peled attr->crypto = MLX5_GET(cmd_hca_cap, hcattr, crypto); 10100c6285b7SBing Zhao attr->ct_offload = !!(MLX5_GET64(cmd_hca_cap, hcattr, 10110c6285b7SBing Zhao general_obj_types) & 10120c6285b7SBing Zhao MLX5_GENERAL_OBJ_TYPES_CAP_CONN_TRACK_OFFLOAD); 1013febcac7bSBing Zhao attr->rq_delay_drop = MLX5_GET(cmd_hca_cap, hcattr, rq_delay_drop); 10144d368e1dSXiaoyu Min attr->max_flow_counter_15_0 = MLX5_GET(cmd_hca_cap, hcattr, 10154d368e1dSXiaoyu Min max_flow_counter_15_0); 10164d368e1dSXiaoyu Min attr->max_flow_counter_31_16 = MLX5_GET(cmd_hca_cap, hcattr, 10174d368e1dSXiaoyu Min max_flow_counter_31_16); 10184d368e1dSXiaoyu Min attr->alloc_flow_counter_pd = MLX5_GET(cmd_hca_cap, hcattr, 10194d368e1dSXiaoyu Min alloc_flow_counter_pd); 10204d368e1dSXiaoyu Min attr->flow_counter_access_aso = MLX5_GET(cmd_hca_cap, hcattr, 10214d368e1dSXiaoyu Min flow_counter_access_aso); 10224d368e1dSXiaoyu Min attr->flow_access_aso_opc_mod = MLX5_GET(cmd_hca_cap, hcattr, 10234d368e1dSXiaoyu Min flow_access_aso_opc_mod); 1024f12c41bfSRaja Zidane if (attr->crypto) { 1025cedb44dcSSuanming Mou attr->aes_xts = MLX5_GET(cmd_hca_cap, hcattr, aes_xts) || 1026cedb44dcSSuanming Mou MLX5_GET(cmd_hca_cap, hcattr, aes_xts_multi_block_be_tweak) || 1027cedb44dcSSuanming Mou MLX5_GET(cmd_hca_cap, hcattr, aes_xts_single_block_le_tweak); 1028f12c41bfSRaja Zidane hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 1029f12c41bfSRaja Zidane MLX5_GET_HCA_CAP_OP_MOD_CRYPTO | 1030f12c41bfSRaja Zidane MLX5_HCA_CAP_OPMOD_GET_CUR); 1031f12c41bfSRaja Zidane if (!hcattr) 1032f12c41bfSRaja Zidane return -1; 1033f12c41bfSRaja Zidane attr->crypto_wrapped_import_method = !!(MLX5_GET(crypto_caps, 1034f12c41bfSRaja Zidane hcattr, wrapped_import_method) 1035f12c41bfSRaja Zidane & 1 << 2); 1036f12c41bfSRaja Zidane } 103710599cf8SMichael Baum if (hca_cap_2_sup) { 103810599cf8SMichael Baum hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 103910599cf8SMichael Baum MLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE_2 | 104010599cf8SMichael Baum MLX5_HCA_CAP_OPMOD_GET_CUR); 104110599cf8SMichael Baum if (!hcattr) { 104210599cf8SMichael Baum DRV_LOG(DEBUG, 104310599cf8SMichael Baum "Failed to query DevX HCA capabilities 2."); 104410599cf8SMichael Baum return rc; 104510599cf8SMichael Baum } 104610599cf8SMichael Baum attr->log_min_stride_wqe_sz = MLX5_GET(cmd_hca_cap_2, hcattr, 104710599cf8SMichael Baum log_min_stride_wqe_sz); 1048e58c372dSDariusz Sosnowski attr->hairpin_sq_wqe_bb_size = MLX5_GET(cmd_hca_cap_2, hcattr, 1049e58c372dSDariusz Sosnowski hairpin_sq_wqe_bb_size); 1050e58c372dSDariusz Sosnowski attr->hairpin_sq_wq_in_host_mem = MLX5_GET(cmd_hca_cap_2, hcattr, 1051e58c372dSDariusz Sosnowski hairpin_sq_wq_in_host_mem); 1052f9fe5a5bSDariusz Sosnowski attr->hairpin_data_buffer_locked = MLX5_GET(cmd_hca_cap_2, hcattr, 1053f9fe5a5bSDariusz Sosnowski hairpin_data_buffer_locked); 10544d368e1dSXiaoyu Min attr->flow_counter_bulk_log_max_alloc = MLX5_GET(cmd_hca_cap_2, 10554d368e1dSXiaoyu Min hcattr, flow_counter_bulk_log_max_alloc); 10564d368e1dSXiaoyu Min attr->flow_counter_bulk_log_granularity = 10574d368e1dSXiaoyu Min MLX5_GET(cmd_hca_cap_2, hcattr, 10584d368e1dSXiaoyu Min flow_counter_bulk_log_granularity); 105910599cf8SMichael Baum } 106010599cf8SMichael Baum if (attr->log_min_stride_wqe_sz == 0) 106110599cf8SMichael Baum attr->log_min_stride_wqe_sz = MLX5_MPRQ_LOG_MIN_STRIDE_WQE_SIZE; 10627b4f1e6bSMatan Azrad if (attr->qos.sup) { 10639c410b28SViacheslav Ovsiienko hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 10647b4f1e6bSMatan Azrad MLX5_GET_HCA_CAP_OP_MOD_QOS_CAP | 10657b4f1e6bSMatan Azrad MLX5_HCA_CAP_OPMOD_GET_CUR); 10669c410b28SViacheslav Ovsiienko if (!hcattr) { 10679c410b28SViacheslav Ovsiienko DRV_LOG(DEBUG, "Failed to query devx QOS capabilities"); 10689c410b28SViacheslav Ovsiienko return rc; 10697b4f1e6bSMatan Azrad } 1070b6505738SDekel Peled attr->qos.flow_meter_old = 1071b6505738SDekel Peled MLX5_GET(qos_cap, hcattr, flow_meter_old); 10727b4f1e6bSMatan Azrad attr->qos.log_max_flow_meter = 10737b4f1e6bSMatan Azrad MLX5_GET(qos_cap, hcattr, log_max_flow_meter); 10747b4f1e6bSMatan Azrad attr->qos.flow_meter_reg_c_ids = 10757b4f1e6bSMatan Azrad MLX5_GET(qos_cap, hcattr, flow_meter_reg_id); 1076b6505738SDekel Peled attr->qos.flow_meter = 1077b6505738SDekel Peled MLX5_GET(qos_cap, hcattr, flow_meter); 107879a7e409SViacheslav Ovsiienko attr->qos.packet_pacing = 107979a7e409SViacheslav Ovsiienko MLX5_GET(qos_cap, hcattr, packet_pacing); 108079a7e409SViacheslav Ovsiienko attr->qos.wqe_rate_pp = 108179a7e409SViacheslav Ovsiienko MLX5_GET(qos_cap, hcattr, wqe_rate_pp); 10825b9e24aeSLi Zhang if (attr->qos.flow_meter_aso_sup) { 10835b9e24aeSLi Zhang attr->qos.log_meter_aso_granularity = 10845b9e24aeSLi Zhang MLX5_GET(qos_cap, hcattr, 10855b9e24aeSLi Zhang log_meter_aso_granularity); 10865b9e24aeSLi Zhang attr->qos.log_meter_aso_max_alloc = 10875b9e24aeSLi Zhang MLX5_GET(qos_cap, hcattr, 10885b9e24aeSLi Zhang log_meter_aso_max_alloc); 10895b9e24aeSLi Zhang attr->qos.log_max_num_meter_aso = 10905b9e24aeSLi Zhang MLX5_GET(qos_cap, hcattr, 10915b9e24aeSLi Zhang log_max_num_meter_aso); 10925b9e24aeSLi Zhang } 10937b4f1e6bSMatan Azrad } 109465be2ca6SGregory Etelson /* 109565be2ca6SGregory Etelson * Flex item support needs max_num_prog_sample_field 109665be2ca6SGregory Etelson * from the Capabilities 2 table for PARSE_GRAPH_NODE 109765be2ca6SGregory Etelson */ 109865be2ca6SGregory Etelson if (attr->parse_graph_flex_node) { 109965be2ca6SGregory Etelson rc = mlx5_devx_cmd_query_hca_parse_graph_node_cap 110065be2ca6SGregory Etelson (ctx, &attr->flex); 110165be2ca6SGregory Etelson if (rc) 110265be2ca6SGregory Etelson return -1; 110365be2ca6SGregory Etelson } 1104ba1768c4SMatan Azrad if (attr->vdpa.valid) 1105ba1768c4SMatan Azrad mlx5_devx_cmd_query_hca_vdpa_attr(ctx, &attr->vdpa); 11067b4f1e6bSMatan Azrad if (!attr->eth_net_offloads) 11077b4f1e6bSMatan Azrad return 0; 11088cc34c08SJiawei Wang /* Query Flow Sampler Capability From FLow Table Properties Layout. */ 11099c410b28SViacheslav Ovsiienko hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 11108cc34c08SJiawei Wang MLX5_GET_HCA_CAP_OP_MOD_NIC_FLOW_TABLE | 11118cc34c08SJiawei Wang MLX5_HCA_CAP_OPMOD_GET_CUR); 11129c410b28SViacheslav Ovsiienko if (!hcattr) { 11138cc34c08SJiawei Wang attr->log_max_ft_sampler_num = 0; 11149c410b28SViacheslav Ovsiienko return rc; 11158cc34c08SJiawei Wang } 11160f250a4bSGregory Etelson attr->log_max_ft_sampler_num = MLX5_GET 11170f250a4bSGregory Etelson (flow_table_nic_cap, hcattr, 11180f250a4bSGregory Etelson flow_table_properties_nic_receive.log_max_ft_sampler_num); 1119630a587bSRongwei Liu attr->flow.tunnel_header_0_1 = MLX5_GET 1120630a587bSRongwei Liu (flow_table_nic_cap, hcattr, 1121630a587bSRongwei Liu ft_field_support_2_nic_receive.tunnel_header_0_1); 11225c4d4917SSean Zhang attr->flow.tunnel_header_2_3 = MLX5_GET 11235c4d4917SSean Zhang (flow_table_nic_cap, hcattr, 11245c4d4917SSean Zhang ft_field_support_2_nic_receive.tunnel_header_2_3); 1125097d84a4SSean Zhang attr->modify_outer_ip_ecn = MLX5_GET 1126097d84a4SSean Zhang (flow_table_nic_cap, hcattr, 1127097d84a4SSean Zhang ft_header_modify_nic_receive.outer_ip_ecn); 11285f44fb19SBing Zhao attr->set_reg_c = 0xff; 11295f44fb19SBing Zhao if (attr->nic_flow_table) { 11305f44fb19SBing Zhao #define GET_RX_REG_X_BITS \ 11315f44fb19SBing Zhao MLX5_GET(flow_table_nic_cap, hcattr, \ 11325f44fb19SBing Zhao ft_header_modify_nic_receive.metadata_reg_c_x) 11335f44fb19SBing Zhao #define GET_TX_REG_X_BITS \ 11345f44fb19SBing Zhao MLX5_GET(flow_table_nic_cap, hcattr, \ 11355f44fb19SBing Zhao ft_header_modify_nic_transmit.metadata_reg_c_x) 11365f44fb19SBing Zhao 11375f44fb19SBing Zhao uint32_t tx_reg, rx_reg; 11385f44fb19SBing Zhao 11395f44fb19SBing Zhao tx_reg = GET_TX_REG_X_BITS; 11405f44fb19SBing Zhao rx_reg = GET_RX_REG_X_BITS; 11415f44fb19SBing Zhao attr->set_reg_c &= (rx_reg & tx_reg); 11425f44fb19SBing Zhao 11435f44fb19SBing Zhao #undef GET_RX_REG_X_BITS 11445f44fb19SBing Zhao #undef GET_TX_REG_X_BITS 11455f44fb19SBing Zhao } 11460f250a4bSGregory Etelson attr->pkt_integrity_match = mlx5_devx_query_pkt_integrity_match(hcattr); 1147c410e1d5SGregory Etelson attr->inner_ipv4_ihl = MLX5_GET 1148c410e1d5SGregory Etelson (flow_table_nic_cap, hcattr, 1149c410e1d5SGregory Etelson ft_field_support_2_nic_receive.inner_ipv4_ihl); 1150c410e1d5SGregory Etelson attr->outer_ipv4_ihl = MLX5_GET 1151c410e1d5SGregory Etelson (flow_table_nic_cap, hcattr, 1152c410e1d5SGregory Etelson ft_field_support_2_nic_receive.outer_ipv4_ihl); 11537b4f1e6bSMatan Azrad /* Query HCA offloads for Ethernet protocol. */ 11549c410b28SViacheslav Ovsiienko hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 11557b4f1e6bSMatan Azrad MLX5_GET_HCA_CAP_OP_MOD_ETHERNET_OFFLOAD_CAPS | 11567b4f1e6bSMatan Azrad MLX5_HCA_CAP_OPMOD_GET_CUR); 11579c410b28SViacheslav Ovsiienko if (!hcattr) { 11587b4f1e6bSMatan Azrad attr->eth_net_offloads = 0; 11599c410b28SViacheslav Ovsiienko return rc; 11607b4f1e6bSMatan Azrad } 11617b4f1e6bSMatan Azrad attr->wqe_vlan_insert = MLX5_GET(per_protocol_networking_offload_caps, 11627b4f1e6bSMatan Azrad hcattr, wqe_vlan_insert); 116311e61a94STal Shnaiderman attr->csum_cap = MLX5_GET(per_protocol_networking_offload_caps, 116411e61a94STal Shnaiderman hcattr, csum_cap); 11653440836dSTal Shnaiderman attr->vlan_cap = MLX5_GET(per_protocol_networking_offload_caps, 11663440836dSTal Shnaiderman hcattr, vlan_cap); 11677b4f1e6bSMatan Azrad attr->lro_cap = MLX5_GET(per_protocol_networking_offload_caps, hcattr, 11687b4f1e6bSMatan Azrad lro_cap); 1169d338df99STal Shnaiderman attr->max_lso_cap = MLX5_GET(per_protocol_networking_offload_caps, 1170d338df99STal Shnaiderman hcattr, max_lso_cap); 117158a95badSTal Shnaiderman attr->scatter_fcs = MLX5_GET(per_protocol_networking_offload_caps, 117258a95badSTal Shnaiderman hcattr, scatter_fcs); 11737b4f1e6bSMatan Azrad attr->tunnel_lro_gre = MLX5_GET(per_protocol_networking_offload_caps, 11747b4f1e6bSMatan Azrad hcattr, tunnel_lro_gre); 11757b4f1e6bSMatan Azrad attr->tunnel_lro_vxlan = MLX5_GET(per_protocol_networking_offload_caps, 11767b4f1e6bSMatan Azrad hcattr, tunnel_lro_vxlan); 1177643e4db0STal Shnaiderman attr->swp = MLX5_GET(per_protocol_networking_offload_caps, 1178643e4db0STal Shnaiderman hcattr, swp); 1179cf9b3c1bSTal Shnaiderman attr->tunnel_stateless_gre = 1180cf9b3c1bSTal Shnaiderman MLX5_GET(per_protocol_networking_offload_caps, 1181cf9b3c1bSTal Shnaiderman hcattr, tunnel_stateless_gre); 1182cf9b3c1bSTal Shnaiderman attr->tunnel_stateless_vxlan = 1183cf9b3c1bSTal Shnaiderman MLX5_GET(per_protocol_networking_offload_caps, 1184cf9b3c1bSTal Shnaiderman hcattr, tunnel_stateless_vxlan); 1185643e4db0STal Shnaiderman attr->swp_csum = MLX5_GET(per_protocol_networking_offload_caps, 1186643e4db0STal Shnaiderman hcattr, swp_csum); 1187643e4db0STal Shnaiderman attr->swp_lso = MLX5_GET(per_protocol_networking_offload_caps, 1188643e4db0STal Shnaiderman hcattr, swp_lso); 11897b4f1e6bSMatan Azrad attr->lro_max_msg_sz_mode = MLX5_GET 11907b4f1e6bSMatan Azrad (per_protocol_networking_offload_caps, 11917b4f1e6bSMatan Azrad hcattr, lro_max_msg_sz_mode); 119243e73483SThomas Monjalon for (i = 0 ; i < MLX5_LRO_NUM_SUPP_PERIODS ; i++) { 11937b4f1e6bSMatan Azrad attr->lro_timer_supported_periods[i] = 11947b4f1e6bSMatan Azrad MLX5_GET(per_protocol_networking_offload_caps, hcattr, 11957b4f1e6bSMatan Azrad lro_timer_supported_periods[i]); 11967b4f1e6bSMatan Azrad } 1197613d64e4SDekel Peled attr->lro_min_mss_size = MLX5_GET(per_protocol_networking_offload_caps, 1198613d64e4SDekel Peled hcattr, lro_min_mss_size); 11997b4f1e6bSMatan Azrad attr->tunnel_stateless_geneve_rx = 12007b4f1e6bSMatan Azrad MLX5_GET(per_protocol_networking_offload_caps, 12017b4f1e6bSMatan Azrad hcattr, tunnel_stateless_geneve_rx); 12027b4f1e6bSMatan Azrad attr->geneve_max_opt_len = 12037b4f1e6bSMatan Azrad MLX5_GET(per_protocol_networking_offload_caps, 12047b4f1e6bSMatan Azrad hcattr, max_geneve_opt_len); 12057b4f1e6bSMatan Azrad attr->wqe_inline_mode = MLX5_GET(per_protocol_networking_offload_caps, 12067b4f1e6bSMatan Azrad hcattr, wqe_inline_mode); 12077b4f1e6bSMatan Azrad attr->tunnel_stateless_gtp = MLX5_GET 12087b4f1e6bSMatan Azrad (per_protocol_networking_offload_caps, 12097b4f1e6bSMatan Azrad hcattr, tunnel_stateless_gtp); 121004223e45STal Shnaiderman attr->rss_ind_tbl_cap = MLX5_GET 121104223e45STal Shnaiderman (per_protocol_networking_offload_caps, 121204223e45STal Shnaiderman hcattr, rss_ind_tbl_cap); 1213569ffbc9SViacheslav Ovsiienko /* Query HCA attribute for ROCE. */ 1214569ffbc9SViacheslav Ovsiienko if (attr->roce) { 12159c410b28SViacheslav Ovsiienko hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 1216569ffbc9SViacheslav Ovsiienko MLX5_GET_HCA_CAP_OP_MOD_ROCE | 1217569ffbc9SViacheslav Ovsiienko MLX5_HCA_CAP_OPMOD_GET_CUR); 12189c410b28SViacheslav Ovsiienko if (!hcattr) { 1219569ffbc9SViacheslav Ovsiienko DRV_LOG(DEBUG, 12209c410b28SViacheslav Ovsiienko "Failed to query devx HCA ROCE capabilities"); 12219c410b28SViacheslav Ovsiienko return rc; 1222569ffbc9SViacheslav Ovsiienko } 1223569ffbc9SViacheslav Ovsiienko attr->qp_ts_format = MLX5_GET(roce_caps, hcattr, qp_ts_format); 1224569ffbc9SViacheslav Ovsiienko } 1225569ffbc9SViacheslav Ovsiienko if (attr->eth_virt && 1226569ffbc9SViacheslav Ovsiienko attr->wqe_inline_mode == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT) { 12277b4f1e6bSMatan Azrad rc = mlx5_devx_cmd_query_nic_vport_context(ctx, 0, attr); 12287b4f1e6bSMatan Azrad if (rc) { 12297b4f1e6bSMatan Azrad attr->eth_virt = 0; 12307b4f1e6bSMatan Azrad goto error; 12317b4f1e6bSMatan Azrad } 12327b4f1e6bSMatan Azrad } 123338eb5c9fSShun Hao if (attr->eswitch_manager) { 123438eb5c9fSShun Hao hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 123538eb5c9fSShun Hao MLX5_SET_HCA_CAP_OP_MOD_ESW | 123638eb5c9fSShun Hao MLX5_HCA_CAP_OPMOD_GET_CUR); 123738eb5c9fSShun Hao if (!hcattr) 123838eb5c9fSShun Hao return rc; 123938eb5c9fSShun Hao attr->esw_mgr_vport_id_valid = 124038eb5c9fSShun Hao MLX5_GET(esw_cap, hcattr, 124138eb5c9fSShun Hao esw_manager_vport_number_valid); 124238eb5c9fSShun Hao attr->esw_mgr_vport_id = 124338eb5c9fSShun Hao MLX5_GET(esw_cap, hcattr, esw_manager_vport_number); 124438eb5c9fSShun Hao } 12455f44fb19SBing Zhao if (attr->eswitch_manager) { 12465f44fb19SBing Zhao uint32_t esw_reg; 12475f44fb19SBing Zhao 12485f44fb19SBing Zhao hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 12495f44fb19SBing Zhao MLX5_GET_HCA_CAP_OP_MOD_ESW_FLOW_TABLE | 12505f44fb19SBing Zhao MLX5_HCA_CAP_OPMOD_GET_CUR); 12515f44fb19SBing Zhao if (!hcattr) 12525f44fb19SBing Zhao return rc; 12535f44fb19SBing Zhao esw_reg = MLX5_GET(flow_table_esw_cap, hcattr, 12545f44fb19SBing Zhao ft_header_modify_esw_fdb.metadata_reg_c_x); 12555f44fb19SBing Zhao attr->set_reg_c &= esw_reg; 12565f44fb19SBing Zhao } 12577b4f1e6bSMatan Azrad return 0; 12587b4f1e6bSMatan Azrad error: 12597b4f1e6bSMatan Azrad rc = (rc > 0) ? -rc : rc; 12607b4f1e6bSMatan Azrad return rc; 12617b4f1e6bSMatan Azrad } 12627b4f1e6bSMatan Azrad 12637b4f1e6bSMatan Azrad /** 12647b4f1e6bSMatan Azrad * Query TIS transport domain from QP verbs object using DevX API. 12657b4f1e6bSMatan Azrad * 12667b4f1e6bSMatan Azrad * @param[in] qp 12677b4f1e6bSMatan Azrad * Pointer to verbs QP returned by ibv_create_qp . 12687b4f1e6bSMatan Azrad * @param[in] tis_num 12697b4f1e6bSMatan Azrad * TIS number of TIS to query. 12707b4f1e6bSMatan Azrad * @param[out] tis_td 12717b4f1e6bSMatan Azrad * Pointer to TIS transport domain variable, to be set by the routine. 12727b4f1e6bSMatan Azrad * 12737b4f1e6bSMatan Azrad * @return 12747b4f1e6bSMatan Azrad * 0 on success, a negative value otherwise. 12757b4f1e6bSMatan Azrad */ 12767b4f1e6bSMatan Azrad int 1277e09d350eSOphir Munk mlx5_devx_cmd_qp_query_tis_td(void *qp, uint32_t tis_num, 12787b4f1e6bSMatan Azrad uint32_t *tis_td) 12797b4f1e6bSMatan Azrad { 1280170572d8SOphir Munk #ifdef HAVE_IBV_FLOW_DV_SUPPORT 12817b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(query_tis_in)] = {0}; 12827b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(query_tis_out)] = {0}; 12837b4f1e6bSMatan Azrad int rc; 12847b4f1e6bSMatan Azrad void *tis_ctx; 12857b4f1e6bSMatan Azrad 12867b4f1e6bSMatan Azrad MLX5_SET(query_tis_in, in, opcode, MLX5_CMD_OP_QUERY_TIS); 12877b4f1e6bSMatan Azrad MLX5_SET(query_tis_in, in, tisn, tis_num); 12887b4f1e6bSMatan Azrad rc = mlx5_glue->devx_qp_query(qp, in, sizeof(in), out, sizeof(out)); 12897b4f1e6bSMatan Azrad if (rc) { 12907b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to query QP using DevX"); 12917b4f1e6bSMatan Azrad return -rc; 12927b4f1e6bSMatan Azrad }; 12937b4f1e6bSMatan Azrad tis_ctx = MLX5_ADDR_OF(query_tis_out, out, tis_context); 12947b4f1e6bSMatan Azrad *tis_td = MLX5_GET(tisc, tis_ctx, transport_domain); 12957b4f1e6bSMatan Azrad return 0; 1296170572d8SOphir Munk #else 1297170572d8SOphir Munk (void)qp; 1298170572d8SOphir Munk (void)tis_num; 1299170572d8SOphir Munk (void)tis_td; 1300170572d8SOphir Munk return -ENOTSUP; 1301170572d8SOphir Munk #endif 13027b4f1e6bSMatan Azrad } 13037b4f1e6bSMatan Azrad 13047b4f1e6bSMatan Azrad /** 13057b4f1e6bSMatan Azrad * Fill WQ data for DevX API command. 13067b4f1e6bSMatan Azrad * Utility function for use when creating DevX objects containing a WQ. 13077b4f1e6bSMatan Azrad * 13087b4f1e6bSMatan Azrad * @param[in] wq_ctx 13097b4f1e6bSMatan Azrad * Pointer to WQ context to fill with data. 13107b4f1e6bSMatan Azrad * @param [in] wq_attr 13117b4f1e6bSMatan Azrad * Pointer to WQ attributes structure to fill in WQ context. 13127b4f1e6bSMatan Azrad */ 13137b4f1e6bSMatan Azrad static void 13147b4f1e6bSMatan Azrad devx_cmd_fill_wq_data(void *wq_ctx, struct mlx5_devx_wq_attr *wq_attr) 13157b4f1e6bSMatan Azrad { 13167b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, wq_type, wq_attr->wq_type); 13177b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, wq_signature, wq_attr->wq_signature); 13187b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, end_padding_mode, wq_attr->end_padding_mode); 13197b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, cd_slave, wq_attr->cd_slave); 13207b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, hds_skip_first_sge, wq_attr->hds_skip_first_sge); 13217b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, log2_hds_buf_size, wq_attr->log2_hds_buf_size); 13227b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, page_offset, wq_attr->page_offset); 13237b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, lwm, wq_attr->lwm); 13247b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, pd, wq_attr->pd); 13257b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, uar_page, wq_attr->uar_page); 13267b4f1e6bSMatan Azrad MLX5_SET64(wq, wq_ctx, dbr_addr, wq_attr->dbr_addr); 13277b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, hw_counter, wq_attr->hw_counter); 13287b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, sw_counter, wq_attr->sw_counter); 13297b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, log_wq_stride, wq_attr->log_wq_stride); 1330f002358cSMichael Baum if (wq_attr->log_wq_pg_sz > MLX5_ADAPTER_PAGE_SHIFT) 1331f002358cSMichael Baum MLX5_SET(wq, wq_ctx, log_wq_pg_sz, 1332f002358cSMichael Baum wq_attr->log_wq_pg_sz - MLX5_ADAPTER_PAGE_SHIFT); 13337b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, log_wq_sz, wq_attr->log_wq_sz); 13347b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, dbr_umem_valid, wq_attr->dbr_umem_valid); 13357b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, wq_umem_valid, wq_attr->wq_umem_valid); 13367b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, log_hairpin_num_packets, 13377b4f1e6bSMatan Azrad wq_attr->log_hairpin_num_packets); 13387b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, log_hairpin_data_sz, wq_attr->log_hairpin_data_sz); 13397b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, single_wqe_log_num_of_strides, 13407b4f1e6bSMatan Azrad wq_attr->single_wqe_log_num_of_strides); 13417b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, two_byte_shift_en, wq_attr->two_byte_shift_en); 13427b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, single_stride_log_num_of_bytes, 13437b4f1e6bSMatan Azrad wq_attr->single_stride_log_num_of_bytes); 13447b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, dbr_umem_id, wq_attr->dbr_umem_id); 13457b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, wq_umem_id, wq_attr->wq_umem_id); 13467b4f1e6bSMatan Azrad MLX5_SET64(wq, wq_ctx, wq_umem_offset, wq_attr->wq_umem_offset); 13477b4f1e6bSMatan Azrad } 13487b4f1e6bSMatan Azrad 13497b4f1e6bSMatan Azrad /** 13507b4f1e6bSMatan Azrad * Create RQ using DevX API. 13517b4f1e6bSMatan Azrad * 13527b4f1e6bSMatan Azrad * @param[in] ctx 1353e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 13547b4f1e6bSMatan Azrad * @param [in] rq_attr 13557b4f1e6bSMatan Azrad * Pointer to create RQ attributes structure. 13567b4f1e6bSMatan Azrad * @param [in] socket 13577b4f1e6bSMatan Azrad * CPU socket ID for allocations. 13587b4f1e6bSMatan Azrad * 13597b4f1e6bSMatan Azrad * @return 13607b4f1e6bSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 13617b4f1e6bSMatan Azrad */ 13627b4f1e6bSMatan Azrad struct mlx5_devx_obj * 1363e09d350eSOphir Munk mlx5_devx_cmd_create_rq(void *ctx, 13647b4f1e6bSMatan Azrad struct mlx5_devx_create_rq_attr *rq_attr, 13657b4f1e6bSMatan Azrad int socket) 13667b4f1e6bSMatan Azrad { 13677b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_rq_in)] = {0}; 13687b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(create_rq_out)] = {0}; 13697b4f1e6bSMatan Azrad void *rq_ctx, *wq_ctx; 13707b4f1e6bSMatan Azrad struct mlx5_devx_wq_attr *wq_attr; 13717b4f1e6bSMatan Azrad struct mlx5_devx_obj *rq = NULL; 13727b4f1e6bSMatan Azrad 137366914d19SSuanming Mou rq = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*rq), 0, socket); 13747b4f1e6bSMatan Azrad if (!rq) { 13757b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to allocate RQ data"); 13767b4f1e6bSMatan Azrad rte_errno = ENOMEM; 13777b4f1e6bSMatan Azrad return NULL; 13787b4f1e6bSMatan Azrad } 13797b4f1e6bSMatan Azrad MLX5_SET(create_rq_in, in, opcode, MLX5_CMD_OP_CREATE_RQ); 13807b4f1e6bSMatan Azrad rq_ctx = MLX5_ADDR_OF(create_rq_in, in, ctx); 13817b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, rlky, rq_attr->rlky); 13827b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, delay_drop_en, rq_attr->delay_drop_en); 13837b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, scatter_fcs, rq_attr->scatter_fcs); 13847b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, vsd, rq_attr->vsd); 13857b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, mem_rq_type, rq_attr->mem_rq_type); 13867b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, state, rq_attr->state); 13877b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, flush_in_error_en, rq_attr->flush_in_error_en); 13887b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, hairpin, rq_attr->hairpin); 1389f9fe5a5bSDariusz Sosnowski MLX5_SET(rqc, rq_ctx, hairpin_data_buffer_type, rq_attr->hairpin_data_buffer_type); 13907b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, user_index, rq_attr->user_index); 13917b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, cqn, rq_attr->cqn); 13927b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, counter_set_id, rq_attr->counter_set_id); 13937b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, rmpn, rq_attr->rmpn); 1394569ffbc9SViacheslav Ovsiienko MLX5_SET(sqc, rq_ctx, ts_format, rq_attr->ts_format); 13957b4f1e6bSMatan Azrad wq_ctx = MLX5_ADDR_OF(rqc, rq_ctx, wq); 13967b4f1e6bSMatan Azrad wq_attr = &rq_attr->wq_attr; 13977b4f1e6bSMatan Azrad devx_cmd_fill_wq_data(wq_ctx, wq_attr); 13987b4f1e6bSMatan Azrad rq->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 13997b4f1e6bSMatan Azrad out, sizeof(out)); 14007b4f1e6bSMatan Azrad if (!rq->obj) { 14012d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create RQ", NULL, 0); 140266914d19SSuanming Mou mlx5_free(rq); 14037b4f1e6bSMatan Azrad return NULL; 14047b4f1e6bSMatan Azrad } 14057b4f1e6bSMatan Azrad rq->id = MLX5_GET(create_rq_out, out, rqn); 14067b4f1e6bSMatan Azrad return rq; 14077b4f1e6bSMatan Azrad } 14087b4f1e6bSMatan Azrad 14097b4f1e6bSMatan Azrad /** 14107b4f1e6bSMatan Azrad * Modify RQ using DevX API. 14117b4f1e6bSMatan Azrad * 14127b4f1e6bSMatan Azrad * @param[in] rq 14137b4f1e6bSMatan Azrad * Pointer to RQ object structure. 14147b4f1e6bSMatan Azrad * @param [in] rq_attr 14157b4f1e6bSMatan Azrad * Pointer to modify RQ attributes structure. 14167b4f1e6bSMatan Azrad * 14177b4f1e6bSMatan Azrad * @return 14187b4f1e6bSMatan Azrad * 0 on success, a negative errno value otherwise and rte_errno is set. 14197b4f1e6bSMatan Azrad */ 14207b4f1e6bSMatan Azrad int 14217b4f1e6bSMatan Azrad mlx5_devx_cmd_modify_rq(struct mlx5_devx_obj *rq, 14227b4f1e6bSMatan Azrad struct mlx5_devx_modify_rq_attr *rq_attr) 14237b4f1e6bSMatan Azrad { 14247b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(modify_rq_in)] = {0}; 14257b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(modify_rq_out)] = {0}; 14267b4f1e6bSMatan Azrad void *rq_ctx, *wq_ctx; 14277b4f1e6bSMatan Azrad int ret; 14287b4f1e6bSMatan Azrad 14297b4f1e6bSMatan Azrad MLX5_SET(modify_rq_in, in, opcode, MLX5_CMD_OP_MODIFY_RQ); 14307b4f1e6bSMatan Azrad MLX5_SET(modify_rq_in, in, rq_state, rq_attr->rq_state); 14317b4f1e6bSMatan Azrad MLX5_SET(modify_rq_in, in, rqn, rq->id); 14327b4f1e6bSMatan Azrad MLX5_SET64(modify_rq_in, in, modify_bitmask, rq_attr->modify_bitmask); 14337b4f1e6bSMatan Azrad rq_ctx = MLX5_ADDR_OF(modify_rq_in, in, ctx); 14347b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, state, rq_attr->state); 14357b4f1e6bSMatan Azrad if (rq_attr->modify_bitmask & 14367b4f1e6bSMatan Azrad MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS) 14377b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, scatter_fcs, rq_attr->scatter_fcs); 14387b4f1e6bSMatan Azrad if (rq_attr->modify_bitmask & MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD) 14397b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, vsd, rq_attr->vsd); 14407b4f1e6bSMatan Azrad if (rq_attr->modify_bitmask & 14417b4f1e6bSMatan Azrad MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID) 14427b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, counter_set_id, rq_attr->counter_set_id); 14437b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, hairpin_peer_sq, rq_attr->hairpin_peer_sq); 14447b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, hairpin_peer_vhca, rq_attr->hairpin_peer_vhca); 14457b4f1e6bSMatan Azrad if (rq_attr->modify_bitmask & MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_WQ_LWM) { 14467b4f1e6bSMatan Azrad wq_ctx = MLX5_ADDR_OF(rqc, rq_ctx, wq); 14477b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, lwm, rq_attr->lwm); 14487b4f1e6bSMatan Azrad } 14497b4f1e6bSMatan Azrad ret = mlx5_glue->devx_obj_modify(rq->obj, in, sizeof(in), 14507b4f1e6bSMatan Azrad out, sizeof(out)); 14517b4f1e6bSMatan Azrad if (ret) { 14527b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to modify RQ using DevX"); 14537b4f1e6bSMatan Azrad rte_errno = errno; 14547b4f1e6bSMatan Azrad return -errno; 14557b4f1e6bSMatan Azrad } 14567b4f1e6bSMatan Azrad return ret; 14577b4f1e6bSMatan Azrad } 14587b4f1e6bSMatan Azrad 14597b4f1e6bSMatan Azrad /** 1460ee160711SXueming Li * Create RMP using DevX API. 1461ee160711SXueming Li * 1462ee160711SXueming Li * @param[in] ctx 1463ee160711SXueming Li * Context returned from mlx5 open_device() glue function. 1464ee160711SXueming Li * @param [in] rmp_attr 1465ee160711SXueming Li * Pointer to create RMP attributes structure. 1466ee160711SXueming Li * @param [in] socket 1467ee160711SXueming Li * CPU socket ID for allocations. 1468ee160711SXueming Li * 1469ee160711SXueming Li * @return 1470ee160711SXueming Li * The DevX object created, NULL otherwise and rte_errno is set. 1471ee160711SXueming Li */ 1472ee160711SXueming Li struct mlx5_devx_obj * 1473ee160711SXueming Li mlx5_devx_cmd_create_rmp(void *ctx, 1474ee160711SXueming Li struct mlx5_devx_create_rmp_attr *rmp_attr, 1475ee160711SXueming Li int socket) 1476ee160711SXueming Li { 1477ee160711SXueming Li uint32_t in[MLX5_ST_SZ_DW(create_rmp_in)] = {0}; 1478ee160711SXueming Li uint32_t out[MLX5_ST_SZ_DW(create_rmp_out)] = {0}; 1479ee160711SXueming Li void *rmp_ctx, *wq_ctx; 1480ee160711SXueming Li struct mlx5_devx_wq_attr *wq_attr; 1481ee160711SXueming Li struct mlx5_devx_obj *rmp = NULL; 1482ee160711SXueming Li 1483ee160711SXueming Li rmp = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*rmp), 0, socket); 1484ee160711SXueming Li if (!rmp) { 1485ee160711SXueming Li DRV_LOG(ERR, "Failed to allocate RMP data"); 1486ee160711SXueming Li rte_errno = ENOMEM; 1487ee160711SXueming Li return NULL; 1488ee160711SXueming Li } 1489ee160711SXueming Li MLX5_SET(create_rmp_in, in, opcode, MLX5_CMD_OP_CREATE_RMP); 1490ee160711SXueming Li rmp_ctx = MLX5_ADDR_OF(create_rmp_in, in, ctx); 1491ee160711SXueming Li MLX5_SET(rmpc, rmp_ctx, state, rmp_attr->state); 1492ee160711SXueming Li MLX5_SET(rmpc, rmp_ctx, basic_cyclic_rcv_wqe, 1493ee160711SXueming Li rmp_attr->basic_cyclic_rcv_wqe); 1494ee160711SXueming Li wq_ctx = MLX5_ADDR_OF(rmpc, rmp_ctx, wq); 1495ee160711SXueming Li wq_attr = &rmp_attr->wq_attr; 1496ee160711SXueming Li devx_cmd_fill_wq_data(wq_ctx, wq_attr); 1497ee160711SXueming Li rmp->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out, 1498ee160711SXueming Li sizeof(out)); 1499ee160711SXueming Li if (!rmp->obj) { 15002d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create RMP", NULL, 0); 1501ee160711SXueming Li mlx5_free(rmp); 1502ee160711SXueming Li return NULL; 1503ee160711SXueming Li } 1504ee160711SXueming Li rmp->id = MLX5_GET(create_rmp_out, out, rmpn); 1505ee160711SXueming Li return rmp; 1506ee160711SXueming Li } 1507ee160711SXueming Li 1508ee160711SXueming Li /* 15097b4f1e6bSMatan Azrad * Create TIR using DevX API. 15107b4f1e6bSMatan Azrad * 15117b4f1e6bSMatan Azrad * @param[in] ctx 1512e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 15137b4f1e6bSMatan Azrad * @param [in] tir_attr 15147b4f1e6bSMatan Azrad * Pointer to TIR attributes structure. 15157b4f1e6bSMatan Azrad * 15167b4f1e6bSMatan Azrad * @return 15177b4f1e6bSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 15187b4f1e6bSMatan Azrad */ 15197b4f1e6bSMatan Azrad struct mlx5_devx_obj * 1520e09d350eSOphir Munk mlx5_devx_cmd_create_tir(void *ctx, 15217b4f1e6bSMatan Azrad struct mlx5_devx_tir_attr *tir_attr) 15227b4f1e6bSMatan Azrad { 15237b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_tir_in)] = {0}; 15247b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(create_tir_out)] = {0}; 1525a4e6ea97SDekel Peled void *tir_ctx, *outer, *inner, *rss_key; 15267b4f1e6bSMatan Azrad struct mlx5_devx_obj *tir = NULL; 15277b4f1e6bSMatan Azrad 152866914d19SSuanming Mou tir = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*tir), 0, SOCKET_ID_ANY); 15297b4f1e6bSMatan Azrad if (!tir) { 15307b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to allocate TIR data"); 15317b4f1e6bSMatan Azrad rte_errno = ENOMEM; 15327b4f1e6bSMatan Azrad return NULL; 15337b4f1e6bSMatan Azrad } 15347b4f1e6bSMatan Azrad MLX5_SET(create_tir_in, in, opcode, MLX5_CMD_OP_CREATE_TIR); 15357b4f1e6bSMatan Azrad tir_ctx = MLX5_ADDR_OF(create_tir_in, in, ctx); 15367b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, disp_type, tir_attr->disp_type); 15377b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, lro_timeout_period_usecs, 15387b4f1e6bSMatan Azrad tir_attr->lro_timeout_period_usecs); 15397b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, lro_enable_mask, tir_attr->lro_enable_mask); 15407b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, lro_max_msg_sz, tir_attr->lro_max_msg_sz); 15417b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, inline_rqn, tir_attr->inline_rqn); 15427b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, rx_hash_symmetric, tir_attr->rx_hash_symmetric); 15437b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, tunneled_offload_en, 15447b4f1e6bSMatan Azrad tir_attr->tunneled_offload_en); 15457b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, indirect_table, tir_attr->indirect_table); 15467b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, rx_hash_fn, tir_attr->rx_hash_fn); 15477b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, self_lb_block, tir_attr->self_lb_block); 15487b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, transport_domain, tir_attr->transport_domain); 1549a4e6ea97SDekel Peled rss_key = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_toeplitz_key); 1550a4e6ea97SDekel Peled memcpy(rss_key, tir_attr->rx_hash_toeplitz_key, MLX5_RSS_HASH_KEY_LEN); 15517b4f1e6bSMatan Azrad outer = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_field_selector_outer); 15527b4f1e6bSMatan Azrad MLX5_SET(rx_hash_field_select, outer, l3_prot_type, 15537b4f1e6bSMatan Azrad tir_attr->rx_hash_field_selector_outer.l3_prot_type); 15547b4f1e6bSMatan Azrad MLX5_SET(rx_hash_field_select, outer, l4_prot_type, 15557b4f1e6bSMatan Azrad tir_attr->rx_hash_field_selector_outer.l4_prot_type); 15567b4f1e6bSMatan Azrad MLX5_SET(rx_hash_field_select, outer, selected_fields, 15577b4f1e6bSMatan Azrad tir_attr->rx_hash_field_selector_outer.selected_fields); 15587b4f1e6bSMatan Azrad inner = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_field_selector_inner); 15597b4f1e6bSMatan Azrad MLX5_SET(rx_hash_field_select, inner, l3_prot_type, 15607b4f1e6bSMatan Azrad tir_attr->rx_hash_field_selector_inner.l3_prot_type); 15617b4f1e6bSMatan Azrad MLX5_SET(rx_hash_field_select, inner, l4_prot_type, 15627b4f1e6bSMatan Azrad tir_attr->rx_hash_field_selector_inner.l4_prot_type); 15637b4f1e6bSMatan Azrad MLX5_SET(rx_hash_field_select, inner, selected_fields, 15647b4f1e6bSMatan Azrad tir_attr->rx_hash_field_selector_inner.selected_fields); 15657b4f1e6bSMatan Azrad tir->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 15667b4f1e6bSMatan Azrad out, sizeof(out)); 15677b4f1e6bSMatan Azrad if (!tir->obj) { 15682d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create TIR", NULL, 0); 156966914d19SSuanming Mou mlx5_free(tir); 15707b4f1e6bSMatan Azrad return NULL; 15717b4f1e6bSMatan Azrad } 15727b4f1e6bSMatan Azrad tir->id = MLX5_GET(create_tir_out, out, tirn); 15737b4f1e6bSMatan Azrad return tir; 15747b4f1e6bSMatan Azrad } 15757b4f1e6bSMatan Azrad 15767b4f1e6bSMatan Azrad /** 1577847d9789SAndrey Vesnovaty * Modify TIR using DevX API. 1578847d9789SAndrey Vesnovaty * 1579847d9789SAndrey Vesnovaty * @param[in] tir 1580847d9789SAndrey Vesnovaty * Pointer to TIR DevX object structure. 1581847d9789SAndrey Vesnovaty * @param [in] modify_tir_attr 1582847d9789SAndrey Vesnovaty * Pointer to TIR modification attributes structure. 1583847d9789SAndrey Vesnovaty * 1584847d9789SAndrey Vesnovaty * @return 1585847d9789SAndrey Vesnovaty * 0 on success, a negative errno value otherwise and rte_errno is set. 1586847d9789SAndrey Vesnovaty */ 1587847d9789SAndrey Vesnovaty int 1588847d9789SAndrey Vesnovaty mlx5_devx_cmd_modify_tir(struct mlx5_devx_obj *tir, 1589847d9789SAndrey Vesnovaty struct mlx5_devx_modify_tir_attr *modify_tir_attr) 1590847d9789SAndrey Vesnovaty { 1591847d9789SAndrey Vesnovaty struct mlx5_devx_tir_attr *tir_attr = &modify_tir_attr->tir; 1592847d9789SAndrey Vesnovaty uint32_t in[MLX5_ST_SZ_DW(modify_tir_in)] = {0}; 1593847d9789SAndrey Vesnovaty uint32_t out[MLX5_ST_SZ_DW(modify_tir_out)] = {0}; 1594847d9789SAndrey Vesnovaty void *tir_ctx; 1595847d9789SAndrey Vesnovaty int ret; 1596847d9789SAndrey Vesnovaty 1597847d9789SAndrey Vesnovaty MLX5_SET(modify_tir_in, in, opcode, MLX5_CMD_OP_MODIFY_TIR); 1598847d9789SAndrey Vesnovaty MLX5_SET(modify_tir_in, in, tirn, modify_tir_attr->tirn); 1599847d9789SAndrey Vesnovaty MLX5_SET64(modify_tir_in, in, modify_bitmask, 1600847d9789SAndrey Vesnovaty modify_tir_attr->modify_bitmask); 1601847d9789SAndrey Vesnovaty tir_ctx = MLX5_ADDR_OF(modify_rq_in, in, ctx); 1602847d9789SAndrey Vesnovaty if (modify_tir_attr->modify_bitmask & 1603847d9789SAndrey Vesnovaty MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_LRO) { 1604847d9789SAndrey Vesnovaty MLX5_SET(tirc, tir_ctx, lro_timeout_period_usecs, 1605847d9789SAndrey Vesnovaty tir_attr->lro_timeout_period_usecs); 1606847d9789SAndrey Vesnovaty MLX5_SET(tirc, tir_ctx, lro_enable_mask, 1607847d9789SAndrey Vesnovaty tir_attr->lro_enable_mask); 1608847d9789SAndrey Vesnovaty MLX5_SET(tirc, tir_ctx, lro_max_msg_sz, 1609847d9789SAndrey Vesnovaty tir_attr->lro_max_msg_sz); 1610847d9789SAndrey Vesnovaty } 1611847d9789SAndrey Vesnovaty if (modify_tir_attr->modify_bitmask & 1612847d9789SAndrey Vesnovaty MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_INDIRECT_TABLE) 1613847d9789SAndrey Vesnovaty MLX5_SET(tirc, tir_ctx, indirect_table, 1614847d9789SAndrey Vesnovaty tir_attr->indirect_table); 1615847d9789SAndrey Vesnovaty if (modify_tir_attr->modify_bitmask & 1616847d9789SAndrey Vesnovaty MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_HASH) { 1617847d9789SAndrey Vesnovaty int i; 1618847d9789SAndrey Vesnovaty void *outer, *inner; 1619847d9789SAndrey Vesnovaty 1620847d9789SAndrey Vesnovaty MLX5_SET(tirc, tir_ctx, rx_hash_symmetric, 1621847d9789SAndrey Vesnovaty tir_attr->rx_hash_symmetric); 1622847d9789SAndrey Vesnovaty MLX5_SET(tirc, tir_ctx, rx_hash_fn, tir_attr->rx_hash_fn); 1623847d9789SAndrey Vesnovaty for (i = 0; i < 10; i++) { 1624847d9789SAndrey Vesnovaty MLX5_SET(tirc, tir_ctx, rx_hash_toeplitz_key[i], 1625847d9789SAndrey Vesnovaty tir_attr->rx_hash_toeplitz_key[i]); 1626847d9789SAndrey Vesnovaty } 1627847d9789SAndrey Vesnovaty outer = MLX5_ADDR_OF(tirc, tir_ctx, 1628847d9789SAndrey Vesnovaty rx_hash_field_selector_outer); 1629847d9789SAndrey Vesnovaty MLX5_SET(rx_hash_field_select, outer, l3_prot_type, 1630847d9789SAndrey Vesnovaty tir_attr->rx_hash_field_selector_outer.l3_prot_type); 1631847d9789SAndrey Vesnovaty MLX5_SET(rx_hash_field_select, outer, l4_prot_type, 1632847d9789SAndrey Vesnovaty tir_attr->rx_hash_field_selector_outer.l4_prot_type); 1633847d9789SAndrey Vesnovaty MLX5_SET 1634847d9789SAndrey Vesnovaty (rx_hash_field_select, outer, selected_fields, 1635847d9789SAndrey Vesnovaty tir_attr->rx_hash_field_selector_outer.selected_fields); 1636847d9789SAndrey Vesnovaty inner = MLX5_ADDR_OF(tirc, tir_ctx, 1637847d9789SAndrey Vesnovaty rx_hash_field_selector_inner); 1638847d9789SAndrey Vesnovaty MLX5_SET(rx_hash_field_select, inner, l3_prot_type, 1639847d9789SAndrey Vesnovaty tir_attr->rx_hash_field_selector_inner.l3_prot_type); 1640847d9789SAndrey Vesnovaty MLX5_SET(rx_hash_field_select, inner, l4_prot_type, 1641847d9789SAndrey Vesnovaty tir_attr->rx_hash_field_selector_inner.l4_prot_type); 1642847d9789SAndrey Vesnovaty MLX5_SET 1643847d9789SAndrey Vesnovaty (rx_hash_field_select, inner, selected_fields, 1644847d9789SAndrey Vesnovaty tir_attr->rx_hash_field_selector_inner.selected_fields); 1645847d9789SAndrey Vesnovaty } 1646847d9789SAndrey Vesnovaty if (modify_tir_attr->modify_bitmask & 1647847d9789SAndrey Vesnovaty MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_SELF_LB_EN) { 1648847d9789SAndrey Vesnovaty MLX5_SET(tirc, tir_ctx, self_lb_block, tir_attr->self_lb_block); 1649847d9789SAndrey Vesnovaty } 1650847d9789SAndrey Vesnovaty ret = mlx5_glue->devx_obj_modify(tir->obj, in, sizeof(in), 1651847d9789SAndrey Vesnovaty out, sizeof(out)); 1652847d9789SAndrey Vesnovaty if (ret) { 1653847d9789SAndrey Vesnovaty DRV_LOG(ERR, "Failed to modify TIR using DevX"); 1654847d9789SAndrey Vesnovaty rte_errno = errno; 1655847d9789SAndrey Vesnovaty return -errno; 1656847d9789SAndrey Vesnovaty } 1657847d9789SAndrey Vesnovaty return ret; 1658847d9789SAndrey Vesnovaty } 1659847d9789SAndrey Vesnovaty 1660847d9789SAndrey Vesnovaty /** 16617b4f1e6bSMatan Azrad * Create RQT using DevX API. 16627b4f1e6bSMatan Azrad * 16637b4f1e6bSMatan Azrad * @param[in] ctx 1664e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 16657b4f1e6bSMatan Azrad * @param [in] rqt_attr 16667b4f1e6bSMatan Azrad * Pointer to RQT attributes structure. 16677b4f1e6bSMatan Azrad * 16687b4f1e6bSMatan Azrad * @return 16697b4f1e6bSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 16707b4f1e6bSMatan Azrad */ 16717b4f1e6bSMatan Azrad struct mlx5_devx_obj * 1672e09d350eSOphir Munk mlx5_devx_cmd_create_rqt(void *ctx, 16737b4f1e6bSMatan Azrad struct mlx5_devx_rqt_attr *rqt_attr) 16747b4f1e6bSMatan Azrad { 16757b4f1e6bSMatan Azrad uint32_t *in = NULL; 16767b4f1e6bSMatan Azrad uint32_t inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + 16777b4f1e6bSMatan Azrad rqt_attr->rqt_actual_size * sizeof(uint32_t); 16787b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(create_rqt_out)] = {0}; 16797b4f1e6bSMatan Azrad void *rqt_ctx; 16807b4f1e6bSMatan Azrad struct mlx5_devx_obj *rqt = NULL; 16817b4f1e6bSMatan Azrad int i; 16827b4f1e6bSMatan Azrad 168366914d19SSuanming Mou in = mlx5_malloc(MLX5_MEM_ZERO, inlen, 0, SOCKET_ID_ANY); 16847b4f1e6bSMatan Azrad if (!in) { 16857b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to allocate RQT IN data"); 16867b4f1e6bSMatan Azrad rte_errno = ENOMEM; 16877b4f1e6bSMatan Azrad return NULL; 16887b4f1e6bSMatan Azrad } 168966914d19SSuanming Mou rqt = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*rqt), 0, SOCKET_ID_ANY); 16907b4f1e6bSMatan Azrad if (!rqt) { 16917b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to allocate RQT data"); 16927b4f1e6bSMatan Azrad rte_errno = ENOMEM; 169366914d19SSuanming Mou mlx5_free(in); 16947b4f1e6bSMatan Azrad return NULL; 16957b4f1e6bSMatan Azrad } 16967b4f1e6bSMatan Azrad MLX5_SET(create_rqt_in, in, opcode, MLX5_CMD_OP_CREATE_RQT); 16977b4f1e6bSMatan Azrad rqt_ctx = MLX5_ADDR_OF(create_rqt_in, in, rqt_context); 16980eb60e67SMatan Azrad MLX5_SET(rqtc, rqt_ctx, list_q_type, rqt_attr->rq_type); 16997b4f1e6bSMatan Azrad MLX5_SET(rqtc, rqt_ctx, rqt_max_size, rqt_attr->rqt_max_size); 17007b4f1e6bSMatan Azrad MLX5_SET(rqtc, rqt_ctx, rqt_actual_size, rqt_attr->rqt_actual_size); 17017b4f1e6bSMatan Azrad for (i = 0; i < rqt_attr->rqt_actual_size; i++) 17027b4f1e6bSMatan Azrad MLX5_SET(rqtc, rqt_ctx, rq_num[i], rqt_attr->rq_list[i]); 17037b4f1e6bSMatan Azrad rqt->obj = mlx5_glue->devx_obj_create(ctx, in, inlen, out, sizeof(out)); 170466914d19SSuanming Mou mlx5_free(in); 17057b4f1e6bSMatan Azrad if (!rqt->obj) { 17062d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create RQT", NULL, 0); 170766914d19SSuanming Mou mlx5_free(rqt); 17087b4f1e6bSMatan Azrad return NULL; 17097b4f1e6bSMatan Azrad } 17107b4f1e6bSMatan Azrad rqt->id = MLX5_GET(create_rqt_out, out, rqtn); 17117b4f1e6bSMatan Azrad return rqt; 17127b4f1e6bSMatan Azrad } 17137b4f1e6bSMatan Azrad 17147b4f1e6bSMatan Azrad /** 1715e1da60a8SMatan Azrad * Modify RQT using DevX API. 1716e1da60a8SMatan Azrad * 1717e1da60a8SMatan Azrad * @param[in] rqt 1718e1da60a8SMatan Azrad * Pointer to RQT DevX object structure. 1719e1da60a8SMatan Azrad * @param [in] rqt_attr 1720e1da60a8SMatan Azrad * Pointer to RQT attributes structure. 1721e1da60a8SMatan Azrad * 1722e1da60a8SMatan Azrad * @return 1723e1da60a8SMatan Azrad * 0 on success, a negative errno value otherwise and rte_errno is set. 1724e1da60a8SMatan Azrad */ 1725e1da60a8SMatan Azrad int 1726e1da60a8SMatan Azrad mlx5_devx_cmd_modify_rqt(struct mlx5_devx_obj *rqt, 1727e1da60a8SMatan Azrad struct mlx5_devx_rqt_attr *rqt_attr) 1728e1da60a8SMatan Azrad { 1729e1da60a8SMatan Azrad uint32_t inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) + 1730e1da60a8SMatan Azrad rqt_attr->rqt_actual_size * sizeof(uint32_t); 1731e1da60a8SMatan Azrad uint32_t out[MLX5_ST_SZ_DW(modify_rqt_out)] = {0}; 173266914d19SSuanming Mou uint32_t *in = mlx5_malloc(MLX5_MEM_ZERO, inlen, 0, SOCKET_ID_ANY); 1733e1da60a8SMatan Azrad void *rqt_ctx; 1734e1da60a8SMatan Azrad int i; 1735e1da60a8SMatan Azrad int ret; 1736e1da60a8SMatan Azrad 1737e1da60a8SMatan Azrad if (!in) { 1738e1da60a8SMatan Azrad DRV_LOG(ERR, "Failed to allocate RQT modify IN data."); 1739e1da60a8SMatan Azrad rte_errno = ENOMEM; 1740e1da60a8SMatan Azrad return -ENOMEM; 1741e1da60a8SMatan Azrad } 1742e1da60a8SMatan Azrad MLX5_SET(modify_rqt_in, in, opcode, MLX5_CMD_OP_MODIFY_RQT); 1743e1da60a8SMatan Azrad MLX5_SET(modify_rqt_in, in, rqtn, rqt->id); 1744e1da60a8SMatan Azrad MLX5_SET64(modify_rqt_in, in, modify_bitmask, 0x1); 1745e1da60a8SMatan Azrad rqt_ctx = MLX5_ADDR_OF(modify_rqt_in, in, rqt_context); 1746e1da60a8SMatan Azrad MLX5_SET(rqtc, rqt_ctx, list_q_type, rqt_attr->rq_type); 1747e1da60a8SMatan Azrad MLX5_SET(rqtc, rqt_ctx, rqt_max_size, rqt_attr->rqt_max_size); 1748e1da60a8SMatan Azrad MLX5_SET(rqtc, rqt_ctx, rqt_actual_size, rqt_attr->rqt_actual_size); 1749e1da60a8SMatan Azrad for (i = 0; i < rqt_attr->rqt_actual_size; i++) 1750e1da60a8SMatan Azrad MLX5_SET(rqtc, rqt_ctx, rq_num[i], rqt_attr->rq_list[i]); 1751e1da60a8SMatan Azrad ret = mlx5_glue->devx_obj_modify(rqt->obj, in, inlen, out, sizeof(out)); 175266914d19SSuanming Mou mlx5_free(in); 1753e1da60a8SMatan Azrad if (ret) { 1754e1da60a8SMatan Azrad DRV_LOG(ERR, "Failed to modify RQT using DevX."); 1755e1da60a8SMatan Azrad rte_errno = errno; 1756e1da60a8SMatan Azrad return -rte_errno; 1757e1da60a8SMatan Azrad } 1758e1da60a8SMatan Azrad return ret; 1759e1da60a8SMatan Azrad } 1760e1da60a8SMatan Azrad 1761e1da60a8SMatan Azrad /** 17627b4f1e6bSMatan Azrad * Create SQ using DevX API. 17637b4f1e6bSMatan Azrad * 17647b4f1e6bSMatan Azrad * @param[in] ctx 1765e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 17667b4f1e6bSMatan Azrad * @param [in] sq_attr 17677b4f1e6bSMatan Azrad * Pointer to SQ attributes structure. 17687b4f1e6bSMatan Azrad * @param [in] socket 17697b4f1e6bSMatan Azrad * CPU socket ID for allocations. 17707b4f1e6bSMatan Azrad * 17717b4f1e6bSMatan Azrad * @return 17727b4f1e6bSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 17737b4f1e6bSMatan Azrad **/ 17747b4f1e6bSMatan Azrad struct mlx5_devx_obj * 1775e09d350eSOphir Munk mlx5_devx_cmd_create_sq(void *ctx, 17767b4f1e6bSMatan Azrad struct mlx5_devx_create_sq_attr *sq_attr) 17777b4f1e6bSMatan Azrad { 17787b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_sq_in)] = {0}; 17797b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(create_sq_out)] = {0}; 17807b4f1e6bSMatan Azrad void *sq_ctx; 17817b4f1e6bSMatan Azrad void *wq_ctx; 17827b4f1e6bSMatan Azrad struct mlx5_devx_wq_attr *wq_attr; 17837b4f1e6bSMatan Azrad struct mlx5_devx_obj *sq = NULL; 17847b4f1e6bSMatan Azrad 178566914d19SSuanming Mou sq = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*sq), 0, SOCKET_ID_ANY); 17867b4f1e6bSMatan Azrad if (!sq) { 17877b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to allocate SQ data"); 17887b4f1e6bSMatan Azrad rte_errno = ENOMEM; 17897b4f1e6bSMatan Azrad return NULL; 17907b4f1e6bSMatan Azrad } 17917b4f1e6bSMatan Azrad MLX5_SET(create_sq_in, in, opcode, MLX5_CMD_OP_CREATE_SQ); 17927b4f1e6bSMatan Azrad sq_ctx = MLX5_ADDR_OF(create_sq_in, in, ctx); 17937b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, rlky, sq_attr->rlky); 17947b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, cd_master, sq_attr->cd_master); 17957b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, fre, sq_attr->fre); 17967b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, flush_in_error_en, sq_attr->flush_in_error_en); 17977b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, allow_multi_pkt_send_wqe, 17981912d158STal Shnaiderman sq_attr->allow_multi_pkt_send_wqe); 17997b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, min_wqe_inline_mode, 18007b4f1e6bSMatan Azrad sq_attr->min_wqe_inline_mode); 18017b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, state, sq_attr->state); 18027b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, reg_umr, sq_attr->reg_umr); 18037b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, allow_swp, sq_attr->allow_swp); 18047b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, hairpin, sq_attr->hairpin); 180579a7e409SViacheslav Ovsiienko MLX5_SET(sqc, sq_ctx, non_wire, sq_attr->non_wire); 180679a7e409SViacheslav Ovsiienko MLX5_SET(sqc, sq_ctx, static_sq_wq, sq_attr->static_sq_wq); 1807e58c372dSDariusz Sosnowski MLX5_SET(sqc, sq_ctx, hairpin_wq_buffer_type, sq_attr->hairpin_wq_buffer_type); 18087b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, user_index, sq_attr->user_index); 18097b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, cqn, sq_attr->cqn); 18107b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, packet_pacing_rate_limit_index, 18117b4f1e6bSMatan Azrad sq_attr->packet_pacing_rate_limit_index); 18127b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, tis_lst_sz, sq_attr->tis_lst_sz); 18137b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, tis_num_0, sq_attr->tis_num); 1814569ffbc9SViacheslav Ovsiienko MLX5_SET(sqc, sq_ctx, ts_format, sq_attr->ts_format); 18157b4f1e6bSMatan Azrad wq_ctx = MLX5_ADDR_OF(sqc, sq_ctx, wq); 18167b4f1e6bSMatan Azrad wq_attr = &sq_attr->wq_attr; 18177b4f1e6bSMatan Azrad devx_cmd_fill_wq_data(wq_ctx, wq_attr); 18187b4f1e6bSMatan Azrad sq->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 18197b4f1e6bSMatan Azrad out, sizeof(out)); 18207b4f1e6bSMatan Azrad if (!sq->obj) { 18212d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create SQ", NULL, 0); 182266914d19SSuanming Mou mlx5_free(sq); 18237b4f1e6bSMatan Azrad return NULL; 18247b4f1e6bSMatan Azrad } 18257b4f1e6bSMatan Azrad sq->id = MLX5_GET(create_sq_out, out, sqn); 18267b4f1e6bSMatan Azrad return sq; 18277b4f1e6bSMatan Azrad } 18287b4f1e6bSMatan Azrad 18297b4f1e6bSMatan Azrad /** 18307b4f1e6bSMatan Azrad * Modify SQ using DevX API. 18317b4f1e6bSMatan Azrad * 18327b4f1e6bSMatan Azrad * @param[in] sq 18337b4f1e6bSMatan Azrad * Pointer to SQ object structure. 18347b4f1e6bSMatan Azrad * @param [in] sq_attr 18357b4f1e6bSMatan Azrad * Pointer to SQ attributes structure. 18367b4f1e6bSMatan Azrad * 18377b4f1e6bSMatan Azrad * @return 18387b4f1e6bSMatan Azrad * 0 on success, a negative errno value otherwise and rte_errno is set. 18397b4f1e6bSMatan Azrad */ 18407b4f1e6bSMatan Azrad int 18417b4f1e6bSMatan Azrad mlx5_devx_cmd_modify_sq(struct mlx5_devx_obj *sq, 18427b4f1e6bSMatan Azrad struct mlx5_devx_modify_sq_attr *sq_attr) 18437b4f1e6bSMatan Azrad { 18447b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(modify_sq_in)] = {0}; 18457b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(modify_sq_out)] = {0}; 18467b4f1e6bSMatan Azrad void *sq_ctx; 18477b4f1e6bSMatan Azrad int ret; 18487b4f1e6bSMatan Azrad 18497b4f1e6bSMatan Azrad MLX5_SET(modify_sq_in, in, opcode, MLX5_CMD_OP_MODIFY_SQ); 18507b4f1e6bSMatan Azrad MLX5_SET(modify_sq_in, in, sq_state, sq_attr->sq_state); 18517b4f1e6bSMatan Azrad MLX5_SET(modify_sq_in, in, sqn, sq->id); 18527b4f1e6bSMatan Azrad sq_ctx = MLX5_ADDR_OF(modify_sq_in, in, ctx); 18537b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, state, sq_attr->state); 18547b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, hairpin_peer_rq, sq_attr->hairpin_peer_rq); 18557b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, hairpin_peer_vhca, sq_attr->hairpin_peer_vhca); 18567b4f1e6bSMatan Azrad ret = mlx5_glue->devx_obj_modify(sq->obj, in, sizeof(in), 18577b4f1e6bSMatan Azrad out, sizeof(out)); 18587b4f1e6bSMatan Azrad if (ret) { 18597b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to modify SQ using DevX"); 18607b4f1e6bSMatan Azrad rte_errno = errno; 186138119ebeSBing Zhao return -rte_errno; 18627b4f1e6bSMatan Azrad } 18637b4f1e6bSMatan Azrad return ret; 18647b4f1e6bSMatan Azrad } 18657b4f1e6bSMatan Azrad 18667b4f1e6bSMatan Azrad /** 18677b4f1e6bSMatan Azrad * Create TIS using DevX API. 18687b4f1e6bSMatan Azrad * 18697b4f1e6bSMatan Azrad * @param[in] ctx 1870e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 18717b4f1e6bSMatan Azrad * @param [in] tis_attr 18727b4f1e6bSMatan Azrad * Pointer to TIS attributes structure. 18737b4f1e6bSMatan Azrad * 18747b4f1e6bSMatan Azrad * @return 18757b4f1e6bSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 18767b4f1e6bSMatan Azrad */ 18777b4f1e6bSMatan Azrad struct mlx5_devx_obj * 1878e09d350eSOphir Munk mlx5_devx_cmd_create_tis(void *ctx, 18797b4f1e6bSMatan Azrad struct mlx5_devx_tis_attr *tis_attr) 18807b4f1e6bSMatan Azrad { 18817b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_tis_in)] = {0}; 18827b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(create_tis_out)] = {0}; 18837b4f1e6bSMatan Azrad struct mlx5_devx_obj *tis = NULL; 18847b4f1e6bSMatan Azrad void *tis_ctx; 18857b4f1e6bSMatan Azrad 188666914d19SSuanming Mou tis = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*tis), 0, SOCKET_ID_ANY); 18877b4f1e6bSMatan Azrad if (!tis) { 18887b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to allocate TIS object"); 18897b4f1e6bSMatan Azrad rte_errno = ENOMEM; 18907b4f1e6bSMatan Azrad return NULL; 18917b4f1e6bSMatan Azrad } 18927b4f1e6bSMatan Azrad MLX5_SET(create_tis_in, in, opcode, MLX5_CMD_OP_CREATE_TIS); 18937b4f1e6bSMatan Azrad tis_ctx = MLX5_ADDR_OF(create_tis_in, in, ctx); 18947b4f1e6bSMatan Azrad MLX5_SET(tisc, tis_ctx, strict_lag_tx_port_affinity, 18957b4f1e6bSMatan Azrad tis_attr->strict_lag_tx_port_affinity); 18961cbdad1bSXueming Li MLX5_SET(tisc, tis_ctx, lag_tx_port_affinity, 18971cbdad1bSXueming Li tis_attr->lag_tx_port_affinity); 18987b4f1e6bSMatan Azrad MLX5_SET(tisc, tis_ctx, prio, tis_attr->prio); 18997b4f1e6bSMatan Azrad MLX5_SET(tisc, tis_ctx, transport_domain, 19007b4f1e6bSMatan Azrad tis_attr->transport_domain); 19017b4f1e6bSMatan Azrad tis->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 19027b4f1e6bSMatan Azrad out, sizeof(out)); 19037b4f1e6bSMatan Azrad if (!tis->obj) { 19042d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create TIS", NULL, 0); 190566914d19SSuanming Mou mlx5_free(tis); 19067b4f1e6bSMatan Azrad return NULL; 19077b4f1e6bSMatan Azrad } 19087b4f1e6bSMatan Azrad tis->id = MLX5_GET(create_tis_out, out, tisn); 19097b4f1e6bSMatan Azrad return tis; 19107b4f1e6bSMatan Azrad } 19117b4f1e6bSMatan Azrad 19127b4f1e6bSMatan Azrad /** 19137b4f1e6bSMatan Azrad * Create transport domain using DevX API. 19147b4f1e6bSMatan Azrad * 19157b4f1e6bSMatan Azrad * @param[in] ctx 1916e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 19177b4f1e6bSMatan Azrad * @return 19187b4f1e6bSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 19197b4f1e6bSMatan Azrad */ 19207b4f1e6bSMatan Azrad struct mlx5_devx_obj * 1921e09d350eSOphir Munk mlx5_devx_cmd_create_td(void *ctx) 19227b4f1e6bSMatan Azrad { 19237b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(alloc_transport_domain_in)] = {0}; 19247b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(alloc_transport_domain_out)] = {0}; 19257b4f1e6bSMatan Azrad struct mlx5_devx_obj *td = NULL; 19267b4f1e6bSMatan Azrad 192766914d19SSuanming Mou td = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*td), 0, SOCKET_ID_ANY); 19287b4f1e6bSMatan Azrad if (!td) { 19297b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to allocate TD object"); 19307b4f1e6bSMatan Azrad rte_errno = ENOMEM; 19317b4f1e6bSMatan Azrad return NULL; 19327b4f1e6bSMatan Azrad } 19337b4f1e6bSMatan Azrad MLX5_SET(alloc_transport_domain_in, in, opcode, 19347b4f1e6bSMatan Azrad MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN); 19357b4f1e6bSMatan Azrad td->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 19367b4f1e6bSMatan Azrad out, sizeof(out)); 19377b4f1e6bSMatan Azrad if (!td->obj) { 19382d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create TIS", NULL, 0); 193966914d19SSuanming Mou mlx5_free(td); 19407b4f1e6bSMatan Azrad return NULL; 19417b4f1e6bSMatan Azrad } 19427b4f1e6bSMatan Azrad td->id = MLX5_GET(alloc_transport_domain_out, out, 19437b4f1e6bSMatan Azrad transport_domain); 19447b4f1e6bSMatan Azrad return td; 19457b4f1e6bSMatan Azrad } 19467b4f1e6bSMatan Azrad 19477b4f1e6bSMatan Azrad /** 19487b4f1e6bSMatan Azrad * Dump all flows to file. 19497b4f1e6bSMatan Azrad * 19507b4f1e6bSMatan Azrad * @param[in] fdb_domain 19517b4f1e6bSMatan Azrad * FDB domain. 19527b4f1e6bSMatan Azrad * @param[in] rx_domain 19537b4f1e6bSMatan Azrad * RX domain. 19547b4f1e6bSMatan Azrad * @param[in] tx_domain 19557b4f1e6bSMatan Azrad * TX domain. 19567b4f1e6bSMatan Azrad * @param[out] file 19577b4f1e6bSMatan Azrad * Pointer to file stream. 19587b4f1e6bSMatan Azrad * 19597b4f1e6bSMatan Azrad * @return 19607be78d02SJosh Soref * 0 on success, a negative value otherwise. 19617b4f1e6bSMatan Azrad */ 19627b4f1e6bSMatan Azrad int 19637b4f1e6bSMatan Azrad mlx5_devx_cmd_flow_dump(void *fdb_domain __rte_unused, 19647b4f1e6bSMatan Azrad void *rx_domain __rte_unused, 19657b4f1e6bSMatan Azrad void *tx_domain __rte_unused, FILE *file __rte_unused) 19667b4f1e6bSMatan Azrad { 19677b4f1e6bSMatan Azrad int ret = 0; 19687b4f1e6bSMatan Azrad 19697b4f1e6bSMatan Azrad #ifdef HAVE_MLX5_DR_FLOW_DUMP 19707b4f1e6bSMatan Azrad if (fdb_domain) { 19717b4f1e6bSMatan Azrad ret = mlx5_glue->dr_dump_domain(file, fdb_domain); 19727b4f1e6bSMatan Azrad if (ret) 19737b4f1e6bSMatan Azrad return ret; 19747b4f1e6bSMatan Azrad } 19758e46d4e1SAlexander Kozyrev MLX5_ASSERT(rx_domain); 19767b4f1e6bSMatan Azrad ret = mlx5_glue->dr_dump_domain(file, rx_domain); 19777b4f1e6bSMatan Azrad if (ret) 19787b4f1e6bSMatan Azrad return ret; 19798e46d4e1SAlexander Kozyrev MLX5_ASSERT(tx_domain); 19807b4f1e6bSMatan Azrad ret = mlx5_glue->dr_dump_domain(file, tx_domain); 19817b4f1e6bSMatan Azrad #else 19827b4f1e6bSMatan Azrad ret = ENOTSUP; 19837b4f1e6bSMatan Azrad #endif 19847b4f1e6bSMatan Azrad return -ret; 19857b4f1e6bSMatan Azrad } 1986446c3781SMatan Azrad 1987a38d22edSHaifei Luo int 1988a38d22edSHaifei Luo mlx5_devx_cmd_flow_single_dump(void *rule_info __rte_unused, 1989a38d22edSHaifei Luo FILE *file __rte_unused) 1990a38d22edSHaifei Luo { 1991a38d22edSHaifei Luo int ret = 0; 1992a38d22edSHaifei Luo #ifdef HAVE_MLX5_DR_FLOW_DUMP_RULE 1993a38d22edSHaifei Luo if (rule_info) 1994a38d22edSHaifei Luo ret = mlx5_glue->dr_dump_rule(file, rule_info); 1995a38d22edSHaifei Luo #else 1996a38d22edSHaifei Luo ret = ENOTSUP; 1997a38d22edSHaifei Luo #endif 1998a38d22edSHaifei Luo return -ret; 1999a38d22edSHaifei Luo } 2000a38d22edSHaifei Luo 2001446c3781SMatan Azrad /* 2002446c3781SMatan Azrad * Create CQ using DevX API. 2003446c3781SMatan Azrad * 2004446c3781SMatan Azrad * @param[in] ctx 2005e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 2006446c3781SMatan Azrad * @param [in] attr 2007446c3781SMatan Azrad * Pointer to CQ attributes structure. 2008446c3781SMatan Azrad * 2009446c3781SMatan Azrad * @return 2010446c3781SMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 2011446c3781SMatan Azrad */ 2012446c3781SMatan Azrad struct mlx5_devx_obj * 2013e09d350eSOphir Munk mlx5_devx_cmd_create_cq(void *ctx, struct mlx5_devx_cq_attr *attr) 2014446c3781SMatan Azrad { 2015446c3781SMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_cq_in)] = {0}; 2016446c3781SMatan Azrad uint32_t out[MLX5_ST_SZ_DW(create_cq_out)] = {0}; 201766914d19SSuanming Mou struct mlx5_devx_obj *cq_obj = mlx5_malloc(MLX5_MEM_ZERO, 201866914d19SSuanming Mou sizeof(*cq_obj), 201966914d19SSuanming Mou 0, SOCKET_ID_ANY); 2020446c3781SMatan Azrad void *cqctx = MLX5_ADDR_OF(create_cq_in, in, cq_context); 2021446c3781SMatan Azrad 2022446c3781SMatan Azrad if (!cq_obj) { 2023446c3781SMatan Azrad DRV_LOG(ERR, "Failed to allocate CQ object memory."); 2024446c3781SMatan Azrad rte_errno = ENOMEM; 2025446c3781SMatan Azrad return NULL; 2026446c3781SMatan Azrad } 2027446c3781SMatan Azrad MLX5_SET(create_cq_in, in, opcode, MLX5_CMD_OP_CREATE_CQ); 2028446c3781SMatan Azrad if (attr->db_umem_valid) { 2029446c3781SMatan Azrad MLX5_SET(cqc, cqctx, dbr_umem_valid, attr->db_umem_valid); 2030446c3781SMatan Azrad MLX5_SET(cqc, cqctx, dbr_umem_id, attr->db_umem_id); 2031446c3781SMatan Azrad MLX5_SET64(cqc, cqctx, dbr_addr, attr->db_umem_offset); 2032446c3781SMatan Azrad } else { 2033446c3781SMatan Azrad MLX5_SET64(cqc, cqctx, dbr_addr, attr->db_addr); 2034446c3781SMatan Azrad } 2035a2521c8fSMichael Baum MLX5_SET(cqc, cqctx, cqe_sz, (RTE_CACHE_LINE_SIZE == 128) ? 2036a2521c8fSMichael Baum MLX5_CQE_SIZE_128B : MLX5_CQE_SIZE_64B); 2037446c3781SMatan Azrad MLX5_SET(cqc, cqctx, cc, attr->use_first_only); 2038446c3781SMatan Azrad MLX5_SET(cqc, cqctx, oi, attr->overrun_ignore); 2039446c3781SMatan Azrad MLX5_SET(cqc, cqctx, log_cq_size, attr->log_cq_size); 2040f002358cSMichael Baum if (attr->log_page_size > MLX5_ADAPTER_PAGE_SHIFT) 2041f002358cSMichael Baum MLX5_SET(cqc, cqctx, log_page_size, 2042f002358cSMichael Baum attr->log_page_size - MLX5_ADAPTER_PAGE_SHIFT); 2043446c3781SMatan Azrad MLX5_SET(cqc, cqctx, c_eqn, attr->eqn); 2044446c3781SMatan Azrad MLX5_SET(cqc, cqctx, uar_page, attr->uar_page_id); 204554c2d46bSAlexander Kozyrev MLX5_SET(cqc, cqctx, cqe_comp_en, !!attr->cqe_comp_en); 2046f002358cSMichael Baum MLX5_SET(cqc, cqctx, mini_cqe_res_format, attr->mini_cqe_res_format); 204754c2d46bSAlexander Kozyrev MLX5_SET(cqc, cqctx, mini_cqe_res_format_ext, 204854c2d46bSAlexander Kozyrev attr->mini_cqe_res_format_ext); 2049446c3781SMatan Azrad if (attr->q_umem_valid) { 2050446c3781SMatan Azrad MLX5_SET(create_cq_in, in, cq_umem_valid, attr->q_umem_valid); 2051446c3781SMatan Azrad MLX5_SET(create_cq_in, in, cq_umem_id, attr->q_umem_id); 2052446c3781SMatan Azrad MLX5_SET64(create_cq_in, in, cq_umem_offset, 2053446c3781SMatan Azrad attr->q_umem_offset); 2054446c3781SMatan Azrad } 2055446c3781SMatan Azrad cq_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out, 2056446c3781SMatan Azrad sizeof(out)); 2057446c3781SMatan Azrad if (!cq_obj->obj) { 20582d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create CQ", NULL, 0); 205966914d19SSuanming Mou mlx5_free(cq_obj); 2060446c3781SMatan Azrad return NULL; 2061446c3781SMatan Azrad } 2062446c3781SMatan Azrad cq_obj->id = MLX5_GET(create_cq_out, out, cqn); 2063446c3781SMatan Azrad return cq_obj; 2064446c3781SMatan Azrad } 20658712c80aSMatan Azrad 20668712c80aSMatan Azrad /** 20678712c80aSMatan Azrad * Create VIRTQ using DevX API. 20688712c80aSMatan Azrad * 20698712c80aSMatan Azrad * @param[in] ctx 2070e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 20718712c80aSMatan Azrad * @param [in] attr 20728712c80aSMatan Azrad * Pointer to VIRTQ attributes structure. 20738712c80aSMatan Azrad * 20748712c80aSMatan Azrad * @return 20758712c80aSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 20768712c80aSMatan Azrad */ 20778712c80aSMatan Azrad struct mlx5_devx_obj * 2078e09d350eSOphir Munk mlx5_devx_cmd_create_virtq(void *ctx, 20798712c80aSMatan Azrad struct mlx5_devx_virtq_attr *attr) 20808712c80aSMatan Azrad { 20818712c80aSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_virtq_in)] = {0}; 20828712c80aSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 208366914d19SSuanming Mou struct mlx5_devx_obj *virtq_obj = mlx5_malloc(MLX5_MEM_ZERO, 208466914d19SSuanming Mou sizeof(*virtq_obj), 208566914d19SSuanming Mou 0, SOCKET_ID_ANY); 20868712c80aSMatan Azrad void *virtq = MLX5_ADDR_OF(create_virtq_in, in, virtq); 20878712c80aSMatan Azrad void *hdr = MLX5_ADDR_OF(create_virtq_in, in, hdr); 20888712c80aSMatan Azrad void *virtctx = MLX5_ADDR_OF(virtio_net_q, virtq, virtio_q_context); 20898712c80aSMatan Azrad 20908712c80aSMatan Azrad if (!virtq_obj) { 20918712c80aSMatan Azrad DRV_LOG(ERR, "Failed to allocate virtq data."); 20928712c80aSMatan Azrad rte_errno = ENOMEM; 20938712c80aSMatan Azrad return NULL; 20948712c80aSMatan Azrad } 20958712c80aSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 20968712c80aSMatan Azrad MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 20978712c80aSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 20988712c80aSMatan Azrad MLX5_GENERAL_OBJ_TYPE_VIRTQ); 20998712c80aSMatan Azrad MLX5_SET16(virtio_net_q, virtq, hw_available_index, 21008712c80aSMatan Azrad attr->hw_available_index); 21018712c80aSMatan Azrad MLX5_SET16(virtio_net_q, virtq, hw_used_index, attr->hw_used_index); 21028712c80aSMatan Azrad MLX5_SET16(virtio_net_q, virtq, tso_ipv4, attr->tso_ipv4); 21038712c80aSMatan Azrad MLX5_SET16(virtio_net_q, virtq, tso_ipv6, attr->tso_ipv6); 21048712c80aSMatan Azrad MLX5_SET16(virtio_net_q, virtq, tx_csum, attr->tx_csum); 21058712c80aSMatan Azrad MLX5_SET16(virtio_net_q, virtq, rx_csum, attr->rx_csum); 21068712c80aSMatan Azrad MLX5_SET16(virtio_q, virtctx, virtio_version_1_0, 21078712c80aSMatan Azrad attr->virtio_version_1_0); 21088712c80aSMatan Azrad MLX5_SET16(virtio_q, virtctx, event_mode, attr->event_mode); 21098712c80aSMatan Azrad MLX5_SET(virtio_q, virtctx, event_qpn_or_msix, attr->qp_id); 21108712c80aSMatan Azrad MLX5_SET64(virtio_q, virtctx, desc_addr, attr->desc_addr); 21118712c80aSMatan Azrad MLX5_SET64(virtio_q, virtctx, used_addr, attr->used_addr); 21128712c80aSMatan Azrad MLX5_SET64(virtio_q, virtctx, available_addr, attr->available_addr); 21138712c80aSMatan Azrad MLX5_SET16(virtio_q, virtctx, queue_index, attr->queue_index); 21148712c80aSMatan Azrad MLX5_SET16(virtio_q, virtctx, queue_size, attr->q_size); 21158712c80aSMatan Azrad MLX5_SET(virtio_q, virtctx, virtio_q_mkey, attr->mkey); 21168712c80aSMatan Azrad MLX5_SET(virtio_q, virtctx, umem_1_id, attr->umems[0].id); 21178712c80aSMatan Azrad MLX5_SET(virtio_q, virtctx, umem_1_size, attr->umems[0].size); 21188712c80aSMatan Azrad MLX5_SET64(virtio_q, virtctx, umem_1_offset, attr->umems[0].offset); 21198712c80aSMatan Azrad MLX5_SET(virtio_q, virtctx, umem_2_id, attr->umems[1].id); 21208712c80aSMatan Azrad MLX5_SET(virtio_q, virtctx, umem_2_size, attr->umems[1].size); 21218712c80aSMatan Azrad MLX5_SET64(virtio_q, virtctx, umem_2_offset, attr->umems[1].offset); 21228712c80aSMatan Azrad MLX5_SET(virtio_q, virtctx, umem_3_id, attr->umems[2].id); 21238712c80aSMatan Azrad MLX5_SET(virtio_q, virtctx, umem_3_size, attr->umems[2].size); 21248712c80aSMatan Azrad MLX5_SET64(virtio_q, virtctx, umem_3_offset, attr->umems[2].offset); 2125796ae7bbSMatan Azrad MLX5_SET(virtio_q, virtctx, counter_set_id, attr->counters_obj_id); 2126473d8e67SMatan Azrad MLX5_SET(virtio_q, virtctx, pd, attr->pd); 21276623dc2bSXueming Li MLX5_SET(virtio_q, virtctx, queue_period_mode, attr->hw_latency_mode); 21286623dc2bSXueming Li MLX5_SET(virtio_q, virtctx, queue_period_us, attr->hw_max_latency_us); 21296623dc2bSXueming Li MLX5_SET(virtio_q, virtctx, queue_max_count, attr->hw_max_pending_comp); 21308712c80aSMatan Azrad MLX5_SET(virtio_net_q, virtq, tisn_or_qpn, attr->tis_id); 21318712c80aSMatan Azrad virtq_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out, 21328712c80aSMatan Azrad sizeof(out)); 21338712c80aSMatan Azrad if (!virtq_obj->obj) { 21342d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create VIRTQ", NULL, 0); 213566914d19SSuanming Mou mlx5_free(virtq_obj); 21368712c80aSMatan Azrad return NULL; 21378712c80aSMatan Azrad } 21388712c80aSMatan Azrad virtq_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 21398712c80aSMatan Azrad return virtq_obj; 21408712c80aSMatan Azrad } 21418712c80aSMatan Azrad 21428712c80aSMatan Azrad /** 21438712c80aSMatan Azrad * Modify VIRTQ using DevX API. 21448712c80aSMatan Azrad * 21458712c80aSMatan Azrad * @param[in] virtq_obj 21468712c80aSMatan Azrad * Pointer to virtq object structure. 21478712c80aSMatan Azrad * @param [in] attr 21488712c80aSMatan Azrad * Pointer to modify virtq attributes structure. 21498712c80aSMatan Azrad * 21508712c80aSMatan Azrad * @return 21518712c80aSMatan Azrad * 0 on success, a negative errno value otherwise and rte_errno is set. 21528712c80aSMatan Azrad */ 21538712c80aSMatan Azrad int 21548712c80aSMatan Azrad mlx5_devx_cmd_modify_virtq(struct mlx5_devx_obj *virtq_obj, 21558712c80aSMatan Azrad struct mlx5_devx_virtq_attr *attr) 21568712c80aSMatan Azrad { 21578712c80aSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_virtq_in)] = {0}; 21588712c80aSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 21598712c80aSMatan Azrad void *virtq = MLX5_ADDR_OF(create_virtq_in, in, virtq); 21608712c80aSMatan Azrad void *hdr = MLX5_ADDR_OF(create_virtq_in, in, hdr); 21618712c80aSMatan Azrad void *virtctx = MLX5_ADDR_OF(virtio_net_q, virtq, virtio_q_context); 21628712c80aSMatan Azrad int ret; 21638712c80aSMatan Azrad 21648712c80aSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 21658712c80aSMatan Azrad MLX5_CMD_OP_MODIFY_GENERAL_OBJECT); 21668712c80aSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 21678712c80aSMatan Azrad MLX5_GENERAL_OBJ_TYPE_VIRTQ); 21688712c80aSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, virtq_obj->id); 21692ac90aecSLi Zhang MLX5_SET64(virtio_net_q, virtq, modify_field_select, 21702ac90aecSLi Zhang attr->mod_fields_bitmap); 21718712c80aSMatan Azrad MLX5_SET16(virtio_q, virtctx, queue_index, attr->queue_index); 21722ac90aecSLi Zhang if (!attr->mod_fields_bitmap) { 21732ac90aecSLi Zhang DRV_LOG(ERR, "Failed to modify VIRTQ for no type set."); 21742ac90aecSLi Zhang rte_errno = EINVAL; 21752ac90aecSLi Zhang return -rte_errno; 21762ac90aecSLi Zhang } 21772ac90aecSLi Zhang if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_STATE) 21788712c80aSMatan Azrad MLX5_SET16(virtio_net_q, virtq, state, attr->state); 21792ac90aecSLi Zhang if (attr->mod_fields_bitmap & 21802ac90aecSLi Zhang MLX5_VIRTQ_MODIFY_TYPE_DIRTY_BITMAP_PARAMS) { 21818712c80aSMatan Azrad MLX5_SET(virtio_net_q, virtq, dirty_bitmap_mkey, 21828712c80aSMatan Azrad attr->dirty_bitmap_mkey); 21838712c80aSMatan Azrad MLX5_SET64(virtio_net_q, virtq, dirty_bitmap_addr, 21848712c80aSMatan Azrad attr->dirty_bitmap_addr); 21858712c80aSMatan Azrad MLX5_SET(virtio_net_q, virtq, dirty_bitmap_size, 21868712c80aSMatan Azrad attr->dirty_bitmap_size); 21872ac90aecSLi Zhang } 21882ac90aecSLi Zhang if (attr->mod_fields_bitmap & 21892ac90aecSLi Zhang MLX5_VIRTQ_MODIFY_TYPE_DIRTY_BITMAP_DUMP_ENABLE) 21908712c80aSMatan Azrad MLX5_SET(virtio_net_q, virtq, dirty_bitmap_dump_enable, 21918712c80aSMatan Azrad attr->dirty_bitmap_dump_enable); 21922ac90aecSLi Zhang if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_QUEUE_PERIOD) { 21932ac90aecSLi Zhang MLX5_SET(virtio_q, virtctx, queue_period_mode, 21942ac90aecSLi Zhang attr->hw_latency_mode); 21952ac90aecSLi Zhang MLX5_SET(virtio_q, virtctx, queue_period_us, 21962ac90aecSLi Zhang attr->hw_max_latency_us); 21972ac90aecSLi Zhang MLX5_SET(virtio_q, virtctx, queue_max_count, 21982ac90aecSLi Zhang attr->hw_max_pending_comp); 21992ac90aecSLi Zhang } 22002ac90aecSLi Zhang if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_ADDR) { 22012ac90aecSLi Zhang MLX5_SET64(virtio_q, virtctx, desc_addr, attr->desc_addr); 22022ac90aecSLi Zhang MLX5_SET64(virtio_q, virtctx, used_addr, attr->used_addr); 22032ac90aecSLi Zhang MLX5_SET64(virtio_q, virtctx, available_addr, 22042ac90aecSLi Zhang attr->available_addr); 22052ac90aecSLi Zhang } 22062ac90aecSLi Zhang if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_HW_AVAILABLE_INDEX) 22072ac90aecSLi Zhang MLX5_SET16(virtio_net_q, virtq, hw_available_index, 22082ac90aecSLi Zhang attr->hw_available_index); 22092ac90aecSLi Zhang if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_HW_USED_INDEX) 22102ac90aecSLi Zhang MLX5_SET16(virtio_net_q, virtq, hw_used_index, 22112ac90aecSLi Zhang attr->hw_used_index); 22122ac90aecSLi Zhang if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_Q_TYPE) 22132ac90aecSLi Zhang MLX5_SET16(virtio_q, virtctx, virtio_q_type, attr->q_type); 22142ac90aecSLi Zhang if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_VERSION_1_0) 22152ac90aecSLi Zhang MLX5_SET16(virtio_q, virtctx, virtio_version_1_0, 22162ac90aecSLi Zhang attr->virtio_version_1_0); 22172ac90aecSLi Zhang if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_Q_MKEY) 22182ac90aecSLi Zhang MLX5_SET(virtio_q, virtctx, virtio_q_mkey, attr->mkey); 22192ac90aecSLi Zhang if (attr->mod_fields_bitmap & 22202ac90aecSLi Zhang MLX5_VIRTQ_MODIFY_TYPE_QUEUE_FEATURE_BIT_MASK) { 22212ac90aecSLi Zhang MLX5_SET16(virtio_net_q, virtq, tso_ipv4, attr->tso_ipv4); 22222ac90aecSLi Zhang MLX5_SET16(virtio_net_q, virtq, tso_ipv6, attr->tso_ipv6); 22232ac90aecSLi Zhang MLX5_SET16(virtio_net_q, virtq, tx_csum, attr->tx_csum); 22242ac90aecSLi Zhang MLX5_SET16(virtio_net_q, virtq, rx_csum, attr->rx_csum); 22252ac90aecSLi Zhang } 22262ac90aecSLi Zhang if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_EVENT_MODE) { 22272ac90aecSLi Zhang MLX5_SET16(virtio_q, virtctx, event_mode, attr->event_mode); 22282ac90aecSLi Zhang MLX5_SET(virtio_q, virtctx, event_qpn_or_msix, attr->qp_id); 22298712c80aSMatan Azrad } 22308712c80aSMatan Azrad ret = mlx5_glue->devx_obj_modify(virtq_obj->obj, in, sizeof(in), 22318712c80aSMatan Azrad out, sizeof(out)); 22328712c80aSMatan Azrad if (ret) { 22338712c80aSMatan Azrad DRV_LOG(ERR, "Failed to modify VIRTQ using DevX."); 22348712c80aSMatan Azrad rte_errno = errno; 223538119ebeSBing Zhao return -rte_errno; 22368712c80aSMatan Azrad } 22378712c80aSMatan Azrad return ret; 22388712c80aSMatan Azrad } 22398712c80aSMatan Azrad 22408712c80aSMatan Azrad /** 22418712c80aSMatan Azrad * Query VIRTQ using DevX API. 22428712c80aSMatan Azrad * 22438712c80aSMatan Azrad * @param[in] virtq_obj 22448712c80aSMatan Azrad * Pointer to virtq object structure. 22458712c80aSMatan Azrad * @param [in/out] attr 22468712c80aSMatan Azrad * Pointer to virtq attributes structure. 22478712c80aSMatan Azrad * 22488712c80aSMatan Azrad * @return 22498712c80aSMatan Azrad * 0 on success, a negative errno value otherwise and rte_errno is set. 22508712c80aSMatan Azrad */ 22518712c80aSMatan Azrad int 22528712c80aSMatan Azrad mlx5_devx_cmd_query_virtq(struct mlx5_devx_obj *virtq_obj, 22538712c80aSMatan Azrad struct mlx5_devx_virtq_attr *attr) 22548712c80aSMatan Azrad { 22558712c80aSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0}; 22568712c80aSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(query_virtq_out)] = {0}; 22578712c80aSMatan Azrad void *hdr = MLX5_ADDR_OF(query_virtq_out, in, hdr); 22588712c80aSMatan Azrad void *virtq = MLX5_ADDR_OF(query_virtq_out, out, virtq); 22598712c80aSMatan Azrad int ret; 22608712c80aSMatan Azrad 22618712c80aSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 22628712c80aSMatan Azrad MLX5_CMD_OP_QUERY_GENERAL_OBJECT); 22638712c80aSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 22648712c80aSMatan Azrad MLX5_GENERAL_OBJ_TYPE_VIRTQ); 22658712c80aSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, virtq_obj->id); 22668712c80aSMatan Azrad ret = mlx5_glue->devx_obj_query(virtq_obj->obj, in, sizeof(in), 22678712c80aSMatan Azrad out, sizeof(out)); 22688712c80aSMatan Azrad if (ret) { 22698712c80aSMatan Azrad DRV_LOG(ERR, "Failed to modify VIRTQ using DevX."); 22708712c80aSMatan Azrad rte_errno = errno; 22718712c80aSMatan Azrad return -errno; 22728712c80aSMatan Azrad } 22738712c80aSMatan Azrad attr->hw_available_index = MLX5_GET16(virtio_net_q, virtq, 22748712c80aSMatan Azrad hw_available_index); 22758712c80aSMatan Azrad attr->hw_used_index = MLX5_GET16(virtio_net_q, virtq, hw_used_index); 2276aed98b66SXueming Li attr->state = MLX5_GET16(virtio_net_q, virtq, state); 2277aed98b66SXueming Li attr->error_type = MLX5_GET16(virtio_net_q, virtq, 2278aed98b66SXueming Li virtio_q_context.error_type); 22798712c80aSMatan Azrad return ret; 22808712c80aSMatan Azrad } 228115c3807eSMatan Azrad 228215c3807eSMatan Azrad /** 228315c3807eSMatan Azrad * Create QP using DevX API. 228415c3807eSMatan Azrad * 228515c3807eSMatan Azrad * @param[in] ctx 2286e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 228715c3807eSMatan Azrad * @param [in] attr 228815c3807eSMatan Azrad * Pointer to QP attributes structure. 228915c3807eSMatan Azrad * 229015c3807eSMatan Azrad * @return 229115c3807eSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 229215c3807eSMatan Azrad */ 229315c3807eSMatan Azrad struct mlx5_devx_obj * 2294e09d350eSOphir Munk mlx5_devx_cmd_create_qp(void *ctx, 229515c3807eSMatan Azrad struct mlx5_devx_qp_attr *attr) 229615c3807eSMatan Azrad { 229715c3807eSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_qp_in)] = {0}; 229815c3807eSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(create_qp_out)] = {0}; 229966914d19SSuanming Mou struct mlx5_devx_obj *qp_obj = mlx5_malloc(MLX5_MEM_ZERO, 230066914d19SSuanming Mou sizeof(*qp_obj), 230166914d19SSuanming Mou 0, SOCKET_ID_ANY); 230215c3807eSMatan Azrad void *qpc = MLX5_ADDR_OF(create_qp_in, in, qpc); 230315c3807eSMatan Azrad 230415c3807eSMatan Azrad if (!qp_obj) { 230515c3807eSMatan Azrad DRV_LOG(ERR, "Failed to allocate QP data."); 230615c3807eSMatan Azrad rte_errno = ENOMEM; 230715c3807eSMatan Azrad return NULL; 230815c3807eSMatan Azrad } 230915c3807eSMatan Azrad MLX5_SET(create_qp_in, in, opcode, MLX5_CMD_OP_CREATE_QP); 231015c3807eSMatan Azrad MLX5_SET(qpc, qpc, st, MLX5_QP_ST_RC); 231115c3807eSMatan Azrad MLX5_SET(qpc, qpc, pd, attr->pd); 2312569ffbc9SViacheslav Ovsiienko MLX5_SET(qpc, qpc, ts_format, attr->ts_format); 2313f9213ab1SRaja Zidane MLX5_SET(qpc, qpc, user_index, attr->user_index); 231415c3807eSMatan Azrad if (attr->uar_index) { 2315ddda0006SRaja Zidane if (attr->mmo) { 2316ddda0006SRaja Zidane void *qpc_ext_and_pas_list = MLX5_ADDR_OF(create_qp_in, 2317ddda0006SRaja Zidane in, qpc_extension_and_pas_list); 2318ddda0006SRaja Zidane void *qpc_ext = MLX5_ADDR_OF(qpc_extension_and_pas_list, 2319ddda0006SRaja Zidane qpc_ext_and_pas_list, qpc_data_extension); 2320f66898ebSRaja Zidane 2321f66898ebSRaja Zidane MLX5_SET(create_qp_in, in, qpc_ext, 1); 2322ddda0006SRaja Zidane MLX5_SET(qpc_extension, qpc_ext, mmo, 1); 2323ddda0006SRaja Zidane } 232415c3807eSMatan Azrad MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED); 232515c3807eSMatan Azrad MLX5_SET(qpc, qpc, uar_page, attr->uar_index); 2326f002358cSMichael Baum if (attr->log_page_size > MLX5_ADAPTER_PAGE_SHIFT) 2327f002358cSMichael Baum MLX5_SET(qpc, qpc, log_page_size, 2328f002358cSMichael Baum attr->log_page_size - MLX5_ADAPTER_PAGE_SHIFT); 2329ba707cdbSRaja Zidane if (attr->num_of_send_wqbbs) { 2330ba707cdbSRaja Zidane MLX5_ASSERT(RTE_IS_POWER_OF_2(attr->num_of_send_wqbbs)); 233115c3807eSMatan Azrad MLX5_SET(qpc, qpc, cqn_snd, attr->cqn); 233215c3807eSMatan Azrad MLX5_SET(qpc, qpc, log_sq_size, 2333ba707cdbSRaja Zidane rte_log2_u32(attr->num_of_send_wqbbs)); 233415c3807eSMatan Azrad } else { 233515c3807eSMatan Azrad MLX5_SET(qpc, qpc, no_sq, 1); 233615c3807eSMatan Azrad } 2337ba707cdbSRaja Zidane if (attr->num_of_receive_wqes) { 2338ba707cdbSRaja Zidane MLX5_ASSERT(RTE_IS_POWER_OF_2( 2339ba707cdbSRaja Zidane attr->num_of_receive_wqes)); 234015c3807eSMatan Azrad MLX5_SET(qpc, qpc, cqn_rcv, attr->cqn); 234115c3807eSMatan Azrad MLX5_SET(qpc, qpc, log_rq_stride, attr->log_rq_stride - 234215c3807eSMatan Azrad MLX5_LOG_RQ_STRIDE_SHIFT); 234315c3807eSMatan Azrad MLX5_SET(qpc, qpc, log_rq_size, 2344ba707cdbSRaja Zidane rte_log2_u32(attr->num_of_receive_wqes)); 234515c3807eSMatan Azrad MLX5_SET(qpc, qpc, rq_type, MLX5_NON_ZERO_RQ); 234615c3807eSMatan Azrad } else { 234715c3807eSMatan Azrad MLX5_SET(qpc, qpc, rq_type, MLX5_ZERO_LEN_RQ); 234815c3807eSMatan Azrad } 234915c3807eSMatan Azrad if (attr->dbr_umem_valid) { 235015c3807eSMatan Azrad MLX5_SET(qpc, qpc, dbr_umem_valid, 235115c3807eSMatan Azrad attr->dbr_umem_valid); 235215c3807eSMatan Azrad MLX5_SET(qpc, qpc, dbr_umem_id, attr->dbr_umem_id); 235315c3807eSMatan Azrad } 235415c3807eSMatan Azrad MLX5_SET64(qpc, qpc, dbr_addr, attr->dbr_address); 235515c3807eSMatan Azrad MLX5_SET64(create_qp_in, in, wq_umem_offset, 235615c3807eSMatan Azrad attr->wq_umem_offset); 235715c3807eSMatan Azrad MLX5_SET(create_qp_in, in, wq_umem_id, attr->wq_umem_id); 235815c3807eSMatan Azrad MLX5_SET(create_qp_in, in, wq_umem_valid, 1); 235915c3807eSMatan Azrad } else { 236015c3807eSMatan Azrad /* Special QP to be managed by FW - no SQ\RQ\CQ\UAR\DB rec. */ 236115c3807eSMatan Azrad MLX5_SET(qpc, qpc, rq_type, MLX5_ZERO_LEN_RQ); 236215c3807eSMatan Azrad MLX5_SET(qpc, qpc, no_sq, 1); 236315c3807eSMatan Azrad } 236415c3807eSMatan Azrad qp_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out, 236515c3807eSMatan Azrad sizeof(out)); 236615c3807eSMatan Azrad if (!qp_obj->obj) { 23672d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create QP", NULL, 0); 236866914d19SSuanming Mou mlx5_free(qp_obj); 236915c3807eSMatan Azrad return NULL; 237015c3807eSMatan Azrad } 237115c3807eSMatan Azrad qp_obj->id = MLX5_GET(create_qp_out, out, qpn); 237215c3807eSMatan Azrad return qp_obj; 237315c3807eSMatan Azrad } 237415c3807eSMatan Azrad 237515c3807eSMatan Azrad /** 237615c3807eSMatan Azrad * Modify QP using DevX API. 237715c3807eSMatan Azrad * Currently supports only force loop-back QP. 237815c3807eSMatan Azrad * 237915c3807eSMatan Azrad * @param[in] qp 238015c3807eSMatan Azrad * Pointer to QP object structure. 238115c3807eSMatan Azrad * @param [in] qp_st_mod_op 238215c3807eSMatan Azrad * The QP state modification operation. 238315c3807eSMatan Azrad * @param [in] remote_qp_id 238415c3807eSMatan Azrad * The remote QP ID for MLX5_CMD_OP_INIT2RTR_QP operation. 238515c3807eSMatan Azrad * 238615c3807eSMatan Azrad * @return 238715c3807eSMatan Azrad * 0 on success, a negative errno value otherwise and rte_errno is set. 238815c3807eSMatan Azrad */ 238915c3807eSMatan Azrad int 239015c3807eSMatan Azrad mlx5_devx_cmd_modify_qp_state(struct mlx5_devx_obj *qp, uint32_t qp_st_mod_op, 239115c3807eSMatan Azrad uint32_t remote_qp_id) 239215c3807eSMatan Azrad { 239315c3807eSMatan Azrad union { 239415c3807eSMatan Azrad uint32_t rst2init[MLX5_ST_SZ_DW(rst2init_qp_in)]; 239515c3807eSMatan Azrad uint32_t init2rtr[MLX5_ST_SZ_DW(init2rtr_qp_in)]; 239615c3807eSMatan Azrad uint32_t rtr2rts[MLX5_ST_SZ_DW(rtr2rts_qp_in)]; 2397de45de90SYajun Wu uint32_t qp2rst[MLX5_ST_SZ_DW(2rst_qp_in)]; 239815c3807eSMatan Azrad } in; 239915c3807eSMatan Azrad union { 240015c3807eSMatan Azrad uint32_t rst2init[MLX5_ST_SZ_DW(rst2init_qp_out)]; 240115c3807eSMatan Azrad uint32_t init2rtr[MLX5_ST_SZ_DW(init2rtr_qp_out)]; 240215c3807eSMatan Azrad uint32_t rtr2rts[MLX5_ST_SZ_DW(rtr2rts_qp_out)]; 2403de45de90SYajun Wu uint32_t qp2rst[MLX5_ST_SZ_DW(2rst_qp_out)]; 240415c3807eSMatan Azrad } out; 240515c3807eSMatan Azrad void *qpc; 240615c3807eSMatan Azrad int ret; 240715c3807eSMatan Azrad unsigned int inlen; 240815c3807eSMatan Azrad unsigned int outlen; 240915c3807eSMatan Azrad 241015c3807eSMatan Azrad memset(&in, 0, sizeof(in)); 241115c3807eSMatan Azrad memset(&out, 0, sizeof(out)); 241215c3807eSMatan Azrad MLX5_SET(rst2init_qp_in, &in, opcode, qp_st_mod_op); 241315c3807eSMatan Azrad switch (qp_st_mod_op) { 241415c3807eSMatan Azrad case MLX5_CMD_OP_RST2INIT_QP: 241515c3807eSMatan Azrad MLX5_SET(rst2init_qp_in, &in, qpn, qp->id); 241615c3807eSMatan Azrad qpc = MLX5_ADDR_OF(rst2init_qp_in, &in, qpc); 241715c3807eSMatan Azrad MLX5_SET(qpc, qpc, primary_address_path.vhca_port_num, 1); 241815c3807eSMatan Azrad MLX5_SET(qpc, qpc, rre, 1); 241915c3807eSMatan Azrad MLX5_SET(qpc, qpc, rwe, 1); 242015c3807eSMatan Azrad MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED); 242115c3807eSMatan Azrad inlen = sizeof(in.rst2init); 242215c3807eSMatan Azrad outlen = sizeof(out.rst2init); 242315c3807eSMatan Azrad break; 242415c3807eSMatan Azrad case MLX5_CMD_OP_INIT2RTR_QP: 242515c3807eSMatan Azrad MLX5_SET(init2rtr_qp_in, &in, qpn, qp->id); 242615c3807eSMatan Azrad qpc = MLX5_ADDR_OF(init2rtr_qp_in, &in, qpc); 242715c3807eSMatan Azrad MLX5_SET(qpc, qpc, primary_address_path.fl, 1); 242815c3807eSMatan Azrad MLX5_SET(qpc, qpc, primary_address_path.vhca_port_num, 1); 242915c3807eSMatan Azrad MLX5_SET(qpc, qpc, mtu, 1); 243015c3807eSMatan Azrad MLX5_SET(qpc, qpc, log_msg_max, 30); 243115c3807eSMatan Azrad MLX5_SET(qpc, qpc, remote_qpn, remote_qp_id); 243215c3807eSMatan Azrad MLX5_SET(qpc, qpc, min_rnr_nak, 0); 243315c3807eSMatan Azrad inlen = sizeof(in.init2rtr); 243415c3807eSMatan Azrad outlen = sizeof(out.init2rtr); 243515c3807eSMatan Azrad break; 243615c3807eSMatan Azrad case MLX5_CMD_OP_RTR2RTS_QP: 243715c3807eSMatan Azrad qpc = MLX5_ADDR_OF(rtr2rts_qp_in, &in, qpc); 243815c3807eSMatan Azrad MLX5_SET(rtr2rts_qp_in, &in, qpn, qp->id); 243905b54bf0SYajun Wu MLX5_SET(qpc, qpc, primary_address_path.ack_timeout, 16); 244015c3807eSMatan Azrad MLX5_SET(qpc, qpc, log_ack_req_freq, 0); 244115c3807eSMatan Azrad MLX5_SET(qpc, qpc, retry_count, 7); 244215c3807eSMatan Azrad MLX5_SET(qpc, qpc, rnr_retry, 7); 244315c3807eSMatan Azrad inlen = sizeof(in.rtr2rts); 244415c3807eSMatan Azrad outlen = sizeof(out.rtr2rts); 244515c3807eSMatan Azrad break; 2446de45de90SYajun Wu case MLX5_CMD_OP_QP_2RST: 2447de45de90SYajun Wu MLX5_SET(2rst_qp_in, &in, qpn, qp->id); 2448de45de90SYajun Wu inlen = sizeof(in.qp2rst); 2449de45de90SYajun Wu outlen = sizeof(out.qp2rst); 2450de45de90SYajun Wu break; 245115c3807eSMatan Azrad default: 245215c3807eSMatan Azrad DRV_LOG(ERR, "Invalid or unsupported QP modify op %u.", 245315c3807eSMatan Azrad qp_st_mod_op); 245415c3807eSMatan Azrad rte_errno = EINVAL; 245515c3807eSMatan Azrad return -rte_errno; 245615c3807eSMatan Azrad } 245715c3807eSMatan Azrad ret = mlx5_glue->devx_obj_modify(qp->obj, &in, inlen, &out, outlen); 245815c3807eSMatan Azrad if (ret) { 245915c3807eSMatan Azrad DRV_LOG(ERR, "Failed to modify QP using DevX."); 246015c3807eSMatan Azrad rte_errno = errno; 246138119ebeSBing Zhao return -rte_errno; 246215c3807eSMatan Azrad } 246315c3807eSMatan Azrad return ret; 246415c3807eSMatan Azrad } 2465796ae7bbSMatan Azrad 2466796ae7bbSMatan Azrad struct mlx5_devx_obj * 2467796ae7bbSMatan Azrad mlx5_devx_cmd_create_virtio_q_counters(void *ctx) 2468796ae7bbSMatan Azrad { 2469796ae7bbSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_virtio_q_counters_in)] = {0}; 2470796ae7bbSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 247166914d19SSuanming Mou struct mlx5_devx_obj *couners_obj = mlx5_malloc(MLX5_MEM_ZERO, 247266914d19SSuanming Mou sizeof(*couners_obj), 0, 247366914d19SSuanming Mou SOCKET_ID_ANY); 2474796ae7bbSMatan Azrad void *hdr = MLX5_ADDR_OF(create_virtio_q_counters_in, in, hdr); 2475796ae7bbSMatan Azrad 2476796ae7bbSMatan Azrad if (!couners_obj) { 2477796ae7bbSMatan Azrad DRV_LOG(ERR, "Failed to allocate virtio queue counters data."); 2478796ae7bbSMatan Azrad rte_errno = ENOMEM; 2479796ae7bbSMatan Azrad return NULL; 2480796ae7bbSMatan Azrad } 2481796ae7bbSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 2482796ae7bbSMatan Azrad MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 2483796ae7bbSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 2484796ae7bbSMatan Azrad MLX5_GENERAL_OBJ_TYPE_VIRTIO_Q_COUNTERS); 2485796ae7bbSMatan Azrad couners_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out, 2486796ae7bbSMatan Azrad sizeof(out)); 2487796ae7bbSMatan Azrad if (!couners_obj->obj) { 24882d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create virtio queue counters Obj", NULL, 24892d8dde8dSGregory Etelson 0); 249066914d19SSuanming Mou mlx5_free(couners_obj); 2491796ae7bbSMatan Azrad return NULL; 2492796ae7bbSMatan Azrad } 2493796ae7bbSMatan Azrad couners_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 2494796ae7bbSMatan Azrad return couners_obj; 2495796ae7bbSMatan Azrad } 2496796ae7bbSMatan Azrad 2497796ae7bbSMatan Azrad int 2498796ae7bbSMatan Azrad mlx5_devx_cmd_query_virtio_q_counters(struct mlx5_devx_obj *couners_obj, 2499796ae7bbSMatan Azrad struct mlx5_devx_virtio_q_couners_attr *attr) 2500796ae7bbSMatan Azrad { 2501796ae7bbSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0}; 2502796ae7bbSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(query_virtio_q_counters_out)] = {0}; 2503796ae7bbSMatan Azrad void *hdr = MLX5_ADDR_OF(query_virtio_q_counters_out, in, hdr); 2504796ae7bbSMatan Azrad void *virtio_q_counters = MLX5_ADDR_OF(query_virtio_q_counters_out, out, 2505796ae7bbSMatan Azrad virtio_q_counters); 2506796ae7bbSMatan Azrad int ret; 2507796ae7bbSMatan Azrad 2508796ae7bbSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 2509796ae7bbSMatan Azrad MLX5_CMD_OP_QUERY_GENERAL_OBJECT); 2510796ae7bbSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 2511796ae7bbSMatan Azrad MLX5_GENERAL_OBJ_TYPE_VIRTIO_Q_COUNTERS); 2512796ae7bbSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, couners_obj->id); 2513796ae7bbSMatan Azrad ret = mlx5_glue->devx_obj_query(couners_obj->obj, in, sizeof(in), out, 2514796ae7bbSMatan Azrad sizeof(out)); 2515796ae7bbSMatan Azrad if (ret) { 2516796ae7bbSMatan Azrad DRV_LOG(ERR, "Failed to query virtio q counters using DevX."); 2517796ae7bbSMatan Azrad rte_errno = errno; 2518796ae7bbSMatan Azrad return -errno; 2519796ae7bbSMatan Azrad } 2520796ae7bbSMatan Azrad attr->received_desc = MLX5_GET64(virtio_q_counters, virtio_q_counters, 2521796ae7bbSMatan Azrad received_desc); 2522796ae7bbSMatan Azrad attr->completed_desc = MLX5_GET64(virtio_q_counters, virtio_q_counters, 2523796ae7bbSMatan Azrad completed_desc); 2524796ae7bbSMatan Azrad attr->error_cqes = MLX5_GET(virtio_q_counters, virtio_q_counters, 2525796ae7bbSMatan Azrad error_cqes); 2526796ae7bbSMatan Azrad attr->bad_desc_errors = MLX5_GET(virtio_q_counters, virtio_q_counters, 2527796ae7bbSMatan Azrad bad_desc_errors); 2528796ae7bbSMatan Azrad attr->exceed_max_chain = MLX5_GET(virtio_q_counters, virtio_q_counters, 2529796ae7bbSMatan Azrad exceed_max_chain); 2530796ae7bbSMatan Azrad attr->invalid_buffer = MLX5_GET(virtio_q_counters, virtio_q_counters, 2531796ae7bbSMatan Azrad invalid_buffer); 2532796ae7bbSMatan Azrad return ret; 2533796ae7bbSMatan Azrad } 2534369e5092SDekel Peled 2535369e5092SDekel Peled /** 2536369e5092SDekel Peled * Create general object of type FLOW_HIT_ASO using DevX API. 2537369e5092SDekel Peled * 2538369e5092SDekel Peled * @param[in] ctx 2539369e5092SDekel Peled * Context returned from mlx5 open_device() glue function. 2540369e5092SDekel Peled * @param [in] pd 2541369e5092SDekel Peled * PD value to associate the FLOW_HIT_ASO object with. 2542369e5092SDekel Peled * 2543369e5092SDekel Peled * @return 2544369e5092SDekel Peled * The DevX object created, NULL otherwise and rte_errno is set. 2545369e5092SDekel Peled */ 2546369e5092SDekel Peled struct mlx5_devx_obj * 2547369e5092SDekel Peled mlx5_devx_cmd_create_flow_hit_aso_obj(void *ctx, uint32_t pd) 2548369e5092SDekel Peled { 2549369e5092SDekel Peled uint32_t in[MLX5_ST_SZ_DW(create_flow_hit_aso_in)] = {0}; 2550369e5092SDekel Peled uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 2551369e5092SDekel Peled struct mlx5_devx_obj *flow_hit_aso_obj = NULL; 2552369e5092SDekel Peled void *ptr = NULL; 2553369e5092SDekel Peled 2554369e5092SDekel Peled flow_hit_aso_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*flow_hit_aso_obj), 2555369e5092SDekel Peled 0, SOCKET_ID_ANY); 2556369e5092SDekel Peled if (!flow_hit_aso_obj) { 2557369e5092SDekel Peled DRV_LOG(ERR, "Failed to allocate FLOW_HIT_ASO object data"); 2558369e5092SDekel Peled rte_errno = ENOMEM; 2559369e5092SDekel Peled return NULL; 2560369e5092SDekel Peled } 2561369e5092SDekel Peled ptr = MLX5_ADDR_OF(create_flow_hit_aso_in, in, hdr); 2562369e5092SDekel Peled MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode, 2563369e5092SDekel Peled MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 2564369e5092SDekel Peled MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type, 2565369e5092SDekel Peled MLX5_GENERAL_OBJ_TYPE_FLOW_HIT_ASO); 2566369e5092SDekel Peled ptr = MLX5_ADDR_OF(create_flow_hit_aso_in, in, flow_hit_aso); 2567369e5092SDekel Peled MLX5_SET(flow_hit_aso, ptr, access_pd, pd); 2568369e5092SDekel Peled flow_hit_aso_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 2569369e5092SDekel Peled out, sizeof(out)); 2570369e5092SDekel Peled if (!flow_hit_aso_obj->obj) { 25712d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create FLOW_HIT_ASO", NULL, 0); 2572369e5092SDekel Peled mlx5_free(flow_hit_aso_obj); 2573369e5092SDekel Peled return NULL; 2574369e5092SDekel Peled } 2575369e5092SDekel Peled flow_hit_aso_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 2576369e5092SDekel Peled return flow_hit_aso_obj; 2577369e5092SDekel Peled } 25787ae7f458STal Shnaiderman 25797ae7f458STal Shnaiderman /* 25807ae7f458STal Shnaiderman * Create PD using DevX API. 25817ae7f458STal Shnaiderman * 25827ae7f458STal Shnaiderman * @param[in] ctx 25837ae7f458STal Shnaiderman * Context returned from mlx5 open_device() glue function. 25847ae7f458STal Shnaiderman * 25857ae7f458STal Shnaiderman * @return 25867ae7f458STal Shnaiderman * The DevX object created, NULL otherwise and rte_errno is set. 25877ae7f458STal Shnaiderman */ 25887ae7f458STal Shnaiderman struct mlx5_devx_obj * 25897ae7f458STal Shnaiderman mlx5_devx_cmd_alloc_pd(void *ctx) 25907ae7f458STal Shnaiderman { 25917ae7f458STal Shnaiderman struct mlx5_devx_obj *ppd = 25927ae7f458STal Shnaiderman mlx5_malloc(MLX5_MEM_ZERO, sizeof(*ppd), 0, SOCKET_ID_ANY); 25937ae7f458STal Shnaiderman u32 in[MLX5_ST_SZ_DW(alloc_pd_in)] = {0}; 25947ae7f458STal Shnaiderman u32 out[MLX5_ST_SZ_DW(alloc_pd_out)] = {0}; 25957ae7f458STal Shnaiderman 25967ae7f458STal Shnaiderman if (!ppd) { 25977ae7f458STal Shnaiderman DRV_LOG(ERR, "Failed to allocate PD data."); 25987ae7f458STal Shnaiderman rte_errno = ENOMEM; 25997ae7f458STal Shnaiderman return NULL; 26007ae7f458STal Shnaiderman } 26017ae7f458STal Shnaiderman MLX5_SET(alloc_pd_in, in, opcode, MLX5_CMD_OP_ALLOC_PD); 26027ae7f458STal Shnaiderman ppd->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 26037ae7f458STal Shnaiderman out, sizeof(out)); 26047ae7f458STal Shnaiderman if (!ppd->obj) { 26057ae7f458STal Shnaiderman mlx5_free(ppd); 26067ae7f458STal Shnaiderman DRV_LOG(ERR, "Failed to allocate PD Obj using DevX."); 26077ae7f458STal Shnaiderman rte_errno = errno; 26087ae7f458STal Shnaiderman return NULL; 26097ae7f458STal Shnaiderman } 26107ae7f458STal Shnaiderman ppd->id = MLX5_GET(alloc_pd_out, out, pd); 26117ae7f458STal Shnaiderman return ppd; 26127ae7f458STal Shnaiderman } 26135be10a9dSShiri Kuzin 26145be10a9dSShiri Kuzin /** 2615894711d3SLi Zhang * Create general object of type FLOW_METER_ASO using DevX API. 2616894711d3SLi Zhang * 2617894711d3SLi Zhang * @param[in] ctx 2618894711d3SLi Zhang * Context returned from mlx5 open_device() glue function. 2619894711d3SLi Zhang * @param [in] pd 2620894711d3SLi Zhang * PD value to associate the FLOW_METER_ASO object with. 2621894711d3SLi Zhang * @param [in] log_obj_size 2622894711d3SLi Zhang * log_obj_size define to allocate number of 2 * meters 2623894711d3SLi Zhang * in one FLOW_METER_ASO object. 2624894711d3SLi Zhang * 2625894711d3SLi Zhang * @return 2626894711d3SLi Zhang * The DevX object created, NULL otherwise and rte_errno is set. 2627894711d3SLi Zhang */ 2628894711d3SLi Zhang struct mlx5_devx_obj * 2629894711d3SLi Zhang mlx5_devx_cmd_create_flow_meter_aso_obj(void *ctx, uint32_t pd, 2630894711d3SLi Zhang uint32_t log_obj_size) 2631894711d3SLi Zhang { 2632894711d3SLi Zhang uint32_t in[MLX5_ST_SZ_DW(create_flow_meter_aso_in)] = {0}; 2633894711d3SLi Zhang uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)]; 2634894711d3SLi Zhang struct mlx5_devx_obj *flow_meter_aso_obj; 2635894711d3SLi Zhang void *ptr; 2636894711d3SLi Zhang 2637894711d3SLi Zhang flow_meter_aso_obj = mlx5_malloc(MLX5_MEM_ZERO, 2638894711d3SLi Zhang sizeof(*flow_meter_aso_obj), 2639894711d3SLi Zhang 0, SOCKET_ID_ANY); 2640894711d3SLi Zhang if (!flow_meter_aso_obj) { 2641894711d3SLi Zhang DRV_LOG(ERR, "Failed to allocate FLOW_METER_ASO object data"); 2642894711d3SLi Zhang rte_errno = ENOMEM; 2643894711d3SLi Zhang return NULL; 2644894711d3SLi Zhang } 2645894711d3SLi Zhang ptr = MLX5_ADDR_OF(create_flow_meter_aso_in, in, hdr); 2646894711d3SLi Zhang MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode, 2647894711d3SLi Zhang MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 2648894711d3SLi Zhang MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type, 2649894711d3SLi Zhang MLX5_GENERAL_OBJ_TYPE_FLOW_METER_ASO); 2650894711d3SLi Zhang MLX5_SET(general_obj_in_cmd_hdr, ptr, log_obj_range, 2651894711d3SLi Zhang log_obj_size); 2652894711d3SLi Zhang ptr = MLX5_ADDR_OF(create_flow_meter_aso_in, in, flow_meter_aso); 2653894711d3SLi Zhang MLX5_SET(flow_meter_aso, ptr, access_pd, pd); 2654894711d3SLi Zhang flow_meter_aso_obj->obj = mlx5_glue->devx_obj_create( 2655894711d3SLi Zhang ctx, in, sizeof(in), 2656894711d3SLi Zhang out, sizeof(out)); 2657894711d3SLi Zhang if (!flow_meter_aso_obj->obj) { 26582d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create FLOW_METTER_ASO", NULL, 0); 2659894711d3SLi Zhang mlx5_free(flow_meter_aso_obj); 2660894711d3SLi Zhang return NULL; 2661894711d3SLi Zhang } 2662894711d3SLi Zhang flow_meter_aso_obj->id = MLX5_GET(general_obj_out_cmd_hdr, 2663894711d3SLi Zhang out, obj_id); 2664894711d3SLi Zhang return flow_meter_aso_obj; 2665894711d3SLi Zhang } 2666894711d3SLi Zhang 26678207e84bSBing Zhao /* 26688207e84bSBing Zhao * Create general object of type CONN_TRACK_OFFLOAD using DevX API. 26698207e84bSBing Zhao * 26708207e84bSBing Zhao * @param[in] ctx 26718207e84bSBing Zhao * Context returned from mlx5 open_device() glue function. 26728207e84bSBing Zhao * @param [in] pd 26738207e84bSBing Zhao * PD value to associate the CONN_TRACK_OFFLOAD ASO object with. 26748207e84bSBing Zhao * @param [in] log_obj_size 26758207e84bSBing Zhao * log_obj_size to allocate its power of 2 * objects 26768207e84bSBing Zhao * in one CONN_TRACK_OFFLOAD bulk allocation. 26778207e84bSBing Zhao * 26788207e84bSBing Zhao * @return 26798207e84bSBing Zhao * The DevX object created, NULL otherwise and rte_errno is set. 26808207e84bSBing Zhao */ 26818207e84bSBing Zhao struct mlx5_devx_obj * 26828207e84bSBing Zhao mlx5_devx_cmd_create_conn_track_offload_obj(void *ctx, uint32_t pd, 26838207e84bSBing Zhao uint32_t log_obj_size) 26848207e84bSBing Zhao { 26858207e84bSBing Zhao uint32_t in[MLX5_ST_SZ_DW(create_conn_track_aso_in)] = {0}; 26868207e84bSBing Zhao uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)]; 26878207e84bSBing Zhao struct mlx5_devx_obj *ct_aso_obj; 26888207e84bSBing Zhao void *ptr; 26898207e84bSBing Zhao 26908207e84bSBing Zhao ct_aso_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*ct_aso_obj), 26918207e84bSBing Zhao 0, SOCKET_ID_ANY); 26928207e84bSBing Zhao if (!ct_aso_obj) { 26938207e84bSBing Zhao DRV_LOG(ERR, "Failed to allocate CONN_TRACK_OFFLOAD object."); 26948207e84bSBing Zhao rte_errno = ENOMEM; 26958207e84bSBing Zhao return NULL; 26968207e84bSBing Zhao } 26978207e84bSBing Zhao ptr = MLX5_ADDR_OF(create_conn_track_aso_in, in, hdr); 26988207e84bSBing Zhao MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode, 26998207e84bSBing Zhao MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 27008207e84bSBing Zhao MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type, 27018207e84bSBing Zhao MLX5_GENERAL_OBJ_TYPE_CONN_TRACK_OFFLOAD); 27028207e84bSBing Zhao MLX5_SET(general_obj_in_cmd_hdr, ptr, log_obj_range, log_obj_size); 27038207e84bSBing Zhao ptr = MLX5_ADDR_OF(create_conn_track_aso_in, in, conn_track_offload); 27048207e84bSBing Zhao MLX5_SET(conn_track_offload, ptr, conn_track_aso_access_pd, pd); 27058207e84bSBing Zhao ct_aso_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 27068207e84bSBing Zhao out, sizeof(out)); 27078207e84bSBing Zhao if (!ct_aso_obj->obj) { 27082d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create CONN_TRACK_OFFLOAD", NULL, 0); 27098207e84bSBing Zhao mlx5_free(ct_aso_obj); 27108207e84bSBing Zhao return NULL; 27118207e84bSBing Zhao } 27128207e84bSBing Zhao ct_aso_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 27138207e84bSBing Zhao return ct_aso_obj; 27148207e84bSBing Zhao } 27158207e84bSBing Zhao 2716894711d3SLi Zhang /** 27175be10a9dSShiri Kuzin * Create general object of type GENEVE TLV option using DevX API. 27185be10a9dSShiri Kuzin * 27195be10a9dSShiri Kuzin * @param[in] ctx 27205be10a9dSShiri Kuzin * Context returned from mlx5 open_device() glue function. 27215be10a9dSShiri Kuzin * @param [in] class 27225be10a9dSShiri Kuzin * TLV option variable value of class 27235be10a9dSShiri Kuzin * @param [in] type 27245be10a9dSShiri Kuzin * TLV option variable value of type 27255be10a9dSShiri Kuzin * @param [in] len 27265be10a9dSShiri Kuzin * TLV option variable value of len 27275be10a9dSShiri Kuzin * 27285be10a9dSShiri Kuzin * @return 27295be10a9dSShiri Kuzin * The DevX object created, NULL otherwise and rte_errno is set. 27305be10a9dSShiri Kuzin */ 27315be10a9dSShiri Kuzin struct mlx5_devx_obj * 27325be10a9dSShiri Kuzin mlx5_devx_cmd_create_geneve_tlv_option(void *ctx, 27335be10a9dSShiri Kuzin uint16_t class, uint8_t type, uint8_t len) 27345be10a9dSShiri Kuzin { 27355be10a9dSShiri Kuzin uint32_t in[MLX5_ST_SZ_DW(create_geneve_tlv_option_in)] = {0}; 27365be10a9dSShiri Kuzin uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 27375be10a9dSShiri Kuzin struct mlx5_devx_obj *geneve_tlv_opt_obj = mlx5_malloc(MLX5_MEM_ZERO, 27385be10a9dSShiri Kuzin sizeof(*geneve_tlv_opt_obj), 27395be10a9dSShiri Kuzin 0, SOCKET_ID_ANY); 27405be10a9dSShiri Kuzin 27415be10a9dSShiri Kuzin if (!geneve_tlv_opt_obj) { 27425be10a9dSShiri Kuzin DRV_LOG(ERR, "Failed to allocate geneve tlv option object."); 27435be10a9dSShiri Kuzin rte_errno = ENOMEM; 27445be10a9dSShiri Kuzin return NULL; 27455be10a9dSShiri Kuzin } 27465be10a9dSShiri Kuzin void *hdr = MLX5_ADDR_OF(create_geneve_tlv_option_in, in, hdr); 27475be10a9dSShiri Kuzin void *opt = MLX5_ADDR_OF(create_geneve_tlv_option_in, in, 27485be10a9dSShiri Kuzin geneve_tlv_opt); 27495be10a9dSShiri Kuzin MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 27505be10a9dSShiri Kuzin MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 27515be10a9dSShiri Kuzin MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 2752753a7c08SDekel Peled MLX5_GENERAL_OBJ_TYPE_GENEVE_TLV_OPT); 27535be10a9dSShiri Kuzin MLX5_SET(geneve_tlv_option, opt, option_class, 27545be10a9dSShiri Kuzin rte_be_to_cpu_16(class)); 27555be10a9dSShiri Kuzin MLX5_SET(geneve_tlv_option, opt, option_type, type); 27565be10a9dSShiri Kuzin MLX5_SET(geneve_tlv_option, opt, option_data_length, len); 27575be10a9dSShiri Kuzin geneve_tlv_opt_obj->obj = mlx5_glue->devx_obj_create(ctx, in, 27585be10a9dSShiri Kuzin sizeof(in), out, sizeof(out)); 27595be10a9dSShiri Kuzin if (!geneve_tlv_opt_obj->obj) { 27602d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create GENEVE TLV", NULL, 0); 27615be10a9dSShiri Kuzin mlx5_free(geneve_tlv_opt_obj); 27625be10a9dSShiri Kuzin return NULL; 27635be10a9dSShiri Kuzin } 27645be10a9dSShiri Kuzin geneve_tlv_opt_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 27655be10a9dSShiri Kuzin return geneve_tlv_opt_obj; 27665be10a9dSShiri Kuzin } 27675be10a9dSShiri Kuzin 2768542689e9SMatan Azrad int 2769542689e9SMatan Azrad mlx5_devx_cmd_wq_query(void *wq, uint32_t *counter_set_id) 2770542689e9SMatan Azrad { 2771542689e9SMatan Azrad #ifdef HAVE_IBV_FLOW_DV_SUPPORT 2772542689e9SMatan Azrad uint32_t in[MLX5_ST_SZ_DW(query_rq_in)] = {0}; 2773542689e9SMatan Azrad uint32_t out[MLX5_ST_SZ_DW(query_rq_out)] = {0}; 2774542689e9SMatan Azrad int rc; 2775542689e9SMatan Azrad void *rq_ctx; 2776542689e9SMatan Azrad 2777542689e9SMatan Azrad MLX5_SET(query_rq_in, in, opcode, MLX5_CMD_OP_QUERY_RQ); 2778542689e9SMatan Azrad MLX5_SET(query_rq_in, in, rqn, ((struct ibv_wq *)wq)->wq_num); 2779542689e9SMatan Azrad rc = mlx5_glue->devx_wq_query(wq, in, sizeof(in), out, sizeof(out)); 2780542689e9SMatan Azrad if (rc) { 2781542689e9SMatan Azrad rte_errno = errno; 2782542689e9SMatan Azrad DRV_LOG(ERR, "Failed to query WQ counter set ID using DevX - " 2783542689e9SMatan Azrad "rc = %d, errno = %d.", rc, errno); 2784542689e9SMatan Azrad return -rc; 2785542689e9SMatan Azrad }; 2786542689e9SMatan Azrad rq_ctx = MLX5_ADDR_OF(query_rq_out, out, rq_context); 2787542689e9SMatan Azrad *counter_set_id = MLX5_GET(rqc, rq_ctx, counter_set_id); 2788542689e9SMatan Azrad return 0; 2789542689e9SMatan Azrad #else 2790542689e9SMatan Azrad (void)wq; 2791542689e9SMatan Azrad (void)counter_set_id; 2792542689e9SMatan Azrad return -ENOTSUP; 2793542689e9SMatan Azrad #endif 2794542689e9SMatan Azrad } 2795542689e9SMatan Azrad 2796750e48c7SMatan Azrad /* 2797750e48c7SMatan Azrad * Allocate queue counters via devx interface. 2798750e48c7SMatan Azrad * 2799750e48c7SMatan Azrad * @param[in] ctx 2800750e48c7SMatan Azrad * Context returned from mlx5 open_device() glue function. 2801750e48c7SMatan Azrad * 2802750e48c7SMatan Azrad * @return 2803750e48c7SMatan Azrad * Pointer to counter object on success, a NULL value otherwise and 2804750e48c7SMatan Azrad * rte_errno is set. 2805750e48c7SMatan Azrad */ 2806750e48c7SMatan Azrad struct mlx5_devx_obj * 2807750e48c7SMatan Azrad mlx5_devx_cmd_queue_counter_alloc(void *ctx) 2808750e48c7SMatan Azrad { 2809750e48c7SMatan Azrad struct mlx5_devx_obj *dcs = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dcs), 0, 2810750e48c7SMatan Azrad SOCKET_ID_ANY); 2811750e48c7SMatan Azrad uint32_t in[MLX5_ST_SZ_DW(alloc_q_counter_in)] = {0}; 2812750e48c7SMatan Azrad uint32_t out[MLX5_ST_SZ_DW(alloc_q_counter_out)] = {0}; 2813750e48c7SMatan Azrad 2814750e48c7SMatan Azrad if (!dcs) { 2815750e48c7SMatan Azrad rte_errno = ENOMEM; 2816750e48c7SMatan Azrad return NULL; 2817750e48c7SMatan Azrad } 2818750e48c7SMatan Azrad MLX5_SET(alloc_q_counter_in, in, opcode, MLX5_CMD_OP_ALLOC_Q_COUNTER); 2819750e48c7SMatan Azrad dcs->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out, 2820750e48c7SMatan Azrad sizeof(out)); 2821750e48c7SMatan Azrad if (!dcs->obj) { 28222d8dde8dSGregory Etelson DEVX_DRV_LOG(DEBUG, out, "create q counter set", NULL, 0); 2823750e48c7SMatan Azrad mlx5_free(dcs); 2824750e48c7SMatan Azrad return NULL; 2825750e48c7SMatan Azrad } 2826750e48c7SMatan Azrad dcs->id = MLX5_GET(alloc_q_counter_out, out, counter_set_id); 2827750e48c7SMatan Azrad return dcs; 2828750e48c7SMatan Azrad } 2829750e48c7SMatan Azrad 2830750e48c7SMatan Azrad /** 2831750e48c7SMatan Azrad * Query queue counters values. 2832750e48c7SMatan Azrad * 2833750e48c7SMatan Azrad * @param[in] dcs 2834750e48c7SMatan Azrad * devx object of the queue counter set. 2835750e48c7SMatan Azrad * @param[in] clear 2836750e48c7SMatan Azrad * Whether hardware should clear the counters after the query or not. 2837750e48c7SMatan Azrad * @param[out] out_of_buffers 2838750e48c7SMatan Azrad * Number of dropped occurred due to lack of WQE for the associated QPs/RQs. 2839750e48c7SMatan Azrad * 2840750e48c7SMatan Azrad * @return 2841750e48c7SMatan Azrad * 0 on success, a negative value otherwise. 2842750e48c7SMatan Azrad */ 2843750e48c7SMatan Azrad int 2844750e48c7SMatan Azrad mlx5_devx_cmd_queue_counter_query(struct mlx5_devx_obj *dcs, int clear, 2845750e48c7SMatan Azrad uint32_t *out_of_buffers) 2846750e48c7SMatan Azrad { 2847750e48c7SMatan Azrad uint32_t out[MLX5_ST_SZ_BYTES(query_q_counter_out)] = {0}; 2848750e48c7SMatan Azrad uint32_t in[MLX5_ST_SZ_DW(query_q_counter_in)] = {0}; 2849750e48c7SMatan Azrad int rc; 2850750e48c7SMatan Azrad 2851750e48c7SMatan Azrad MLX5_SET(query_q_counter_in, in, opcode, 2852750e48c7SMatan Azrad MLX5_CMD_OP_QUERY_Q_COUNTER); 2853750e48c7SMatan Azrad MLX5_SET(query_q_counter_in, in, op_mod, 0); 2854750e48c7SMatan Azrad MLX5_SET(query_q_counter_in, in, counter_set_id, dcs->id); 2855750e48c7SMatan Azrad MLX5_SET(query_q_counter_in, in, clear, !!clear); 2856750e48c7SMatan Azrad rc = mlx5_glue->devx_obj_query(dcs->obj, in, sizeof(in), out, 2857750e48c7SMatan Azrad sizeof(out)); 2858750e48c7SMatan Azrad if (rc) { 2859750e48c7SMatan Azrad DRV_LOG(ERR, "Failed to query devx q counter set - rc %d", rc); 2860750e48c7SMatan Azrad rte_errno = rc; 2861750e48c7SMatan Azrad return -rc; 2862750e48c7SMatan Azrad } 2863750e48c7SMatan Azrad *out_of_buffers = MLX5_GET(query_q_counter_out, out, out_of_buffer); 2864750e48c7SMatan Azrad return 0; 2865750e48c7SMatan Azrad } 2866178d8c50SDekel Peled 2867178d8c50SDekel Peled /** 2868178d8c50SDekel Peled * Create general object of type DEK using DevX API. 2869178d8c50SDekel Peled * 2870178d8c50SDekel Peled * @param[in] ctx 2871178d8c50SDekel Peled * Context returned from mlx5 open_device() glue function. 2872178d8c50SDekel Peled * @param [in] attr 2873178d8c50SDekel Peled * Pointer to DEK attributes structure. 2874178d8c50SDekel Peled * 2875178d8c50SDekel Peled * @return 2876178d8c50SDekel Peled * The DevX object created, NULL otherwise and rte_errno is set. 2877178d8c50SDekel Peled */ 2878178d8c50SDekel Peled struct mlx5_devx_obj * 2879178d8c50SDekel Peled mlx5_devx_cmd_create_dek_obj(void *ctx, struct mlx5_devx_dek_attr *attr) 2880178d8c50SDekel Peled { 2881178d8c50SDekel Peled uint32_t in[MLX5_ST_SZ_DW(create_dek_in)] = {0}; 2882178d8c50SDekel Peled uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 2883178d8c50SDekel Peled struct mlx5_devx_obj *dek_obj = NULL; 2884178d8c50SDekel Peled void *ptr = NULL, *key_addr = NULL; 2885178d8c50SDekel Peled 2886178d8c50SDekel Peled dek_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dek_obj), 2887178d8c50SDekel Peled 0, SOCKET_ID_ANY); 2888178d8c50SDekel Peled if (dek_obj == NULL) { 2889178d8c50SDekel Peled DRV_LOG(ERR, "Failed to allocate DEK object data"); 2890178d8c50SDekel Peled rte_errno = ENOMEM; 2891178d8c50SDekel Peled return NULL; 2892178d8c50SDekel Peled } 2893178d8c50SDekel Peled ptr = MLX5_ADDR_OF(create_dek_in, in, hdr); 2894178d8c50SDekel Peled MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode, 2895178d8c50SDekel Peled MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 2896178d8c50SDekel Peled MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type, 2897178d8c50SDekel Peled MLX5_GENERAL_OBJ_TYPE_DEK); 2898178d8c50SDekel Peled ptr = MLX5_ADDR_OF(create_dek_in, in, dek); 2899178d8c50SDekel Peled MLX5_SET(dek, ptr, key_size, attr->key_size); 2900178d8c50SDekel Peled MLX5_SET(dek, ptr, has_keytag, attr->has_keytag); 2901178d8c50SDekel Peled MLX5_SET(dek, ptr, key_purpose, attr->key_purpose); 2902178d8c50SDekel Peled MLX5_SET(dek, ptr, pd, attr->pd); 2903178d8c50SDekel Peled MLX5_SET64(dek, ptr, opaque, attr->opaque); 2904178d8c50SDekel Peled key_addr = MLX5_ADDR_OF(dek, ptr, key); 2905178d8c50SDekel Peled memcpy(key_addr, (void *)(attr->key), MLX5_CRYPTO_KEY_MAX_SIZE); 2906178d8c50SDekel Peled dek_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 2907178d8c50SDekel Peled out, sizeof(out)); 2908178d8c50SDekel Peled if (dek_obj->obj == NULL) { 29092d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create DEK", NULL, 0); 2910178d8c50SDekel Peled mlx5_free(dek_obj); 2911178d8c50SDekel Peled return NULL; 2912178d8c50SDekel Peled } 2913178d8c50SDekel Peled dek_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 2914178d8c50SDekel Peled return dek_obj; 2915178d8c50SDekel Peled } 291621ca2494SDekel Peled 291721ca2494SDekel Peled /** 291821ca2494SDekel Peled * Create general object of type IMPORT_KEK using DevX API. 291921ca2494SDekel Peled * 292021ca2494SDekel Peled * @param[in] ctx 292121ca2494SDekel Peled * Context returned from mlx5 open_device() glue function. 292221ca2494SDekel Peled * @param [in] attr 292321ca2494SDekel Peled * Pointer to IMPORT_KEK attributes structure. 292421ca2494SDekel Peled * 292521ca2494SDekel Peled * @return 292621ca2494SDekel Peled * The DevX object created, NULL otherwise and rte_errno is set. 292721ca2494SDekel Peled */ 292821ca2494SDekel Peled struct mlx5_devx_obj * 292921ca2494SDekel Peled mlx5_devx_cmd_create_import_kek_obj(void *ctx, 293021ca2494SDekel Peled struct mlx5_devx_import_kek_attr *attr) 293121ca2494SDekel Peled { 293221ca2494SDekel Peled uint32_t in[MLX5_ST_SZ_DW(create_import_kek_in)] = {0}; 293321ca2494SDekel Peled uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 293421ca2494SDekel Peled struct mlx5_devx_obj *import_kek_obj = NULL; 293521ca2494SDekel Peled void *ptr = NULL, *key_addr = NULL; 293621ca2494SDekel Peled 293721ca2494SDekel Peled import_kek_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*import_kek_obj), 293821ca2494SDekel Peled 0, SOCKET_ID_ANY); 293921ca2494SDekel Peled if (import_kek_obj == NULL) { 294021ca2494SDekel Peled DRV_LOG(ERR, "Failed to allocate IMPORT_KEK object data"); 294121ca2494SDekel Peled rte_errno = ENOMEM; 294221ca2494SDekel Peled return NULL; 294321ca2494SDekel Peled } 294421ca2494SDekel Peled ptr = MLX5_ADDR_OF(create_import_kek_in, in, hdr); 294521ca2494SDekel Peled MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode, 294621ca2494SDekel Peled MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 294721ca2494SDekel Peled MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type, 294821ca2494SDekel Peled MLX5_GENERAL_OBJ_TYPE_IMPORT_KEK); 294921ca2494SDekel Peled ptr = MLX5_ADDR_OF(create_import_kek_in, in, import_kek); 295021ca2494SDekel Peled MLX5_SET(import_kek, ptr, key_size, attr->key_size); 295121ca2494SDekel Peled key_addr = MLX5_ADDR_OF(import_kek, ptr, key); 295221ca2494SDekel Peled memcpy(key_addr, (void *)(attr->key), MLX5_CRYPTO_KEY_MAX_SIZE); 295321ca2494SDekel Peled import_kek_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 295421ca2494SDekel Peled out, sizeof(out)); 295521ca2494SDekel Peled if (import_kek_obj->obj == NULL) { 29562d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create IMPORT_KEK", NULL, 0); 295721ca2494SDekel Peled mlx5_free(import_kek_obj); 295821ca2494SDekel Peled return NULL; 295921ca2494SDekel Peled } 296021ca2494SDekel Peled import_kek_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 296121ca2494SDekel Peled return import_kek_obj; 296221ca2494SDekel Peled } 296338e4780bSDekel Peled 296438e4780bSDekel Peled /** 2965abda4fd9SDekel Peled * Create general object of type CREDENTIAL using DevX API. 2966abda4fd9SDekel Peled * 2967abda4fd9SDekel Peled * @param[in] ctx 2968abda4fd9SDekel Peled * Context returned from mlx5 open_device() glue function. 2969abda4fd9SDekel Peled * @param [in] attr 2970abda4fd9SDekel Peled * Pointer to CREDENTIAL attributes structure. 2971abda4fd9SDekel Peled * 2972abda4fd9SDekel Peled * @return 2973abda4fd9SDekel Peled * The DevX object created, NULL otherwise and rte_errno is set. 2974abda4fd9SDekel Peled */ 2975abda4fd9SDekel Peled struct mlx5_devx_obj * 2976abda4fd9SDekel Peled mlx5_devx_cmd_create_credential_obj(void *ctx, 2977abda4fd9SDekel Peled struct mlx5_devx_credential_attr *attr) 2978abda4fd9SDekel Peled { 2979abda4fd9SDekel Peled uint32_t in[MLX5_ST_SZ_DW(create_credential_in)] = {0}; 2980abda4fd9SDekel Peled uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 2981abda4fd9SDekel Peled struct mlx5_devx_obj *credential_obj = NULL; 2982abda4fd9SDekel Peled void *ptr = NULL, *credential_addr = NULL; 2983abda4fd9SDekel Peled 2984abda4fd9SDekel Peled credential_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*credential_obj), 2985abda4fd9SDekel Peled 0, SOCKET_ID_ANY); 2986abda4fd9SDekel Peled if (credential_obj == NULL) { 2987abda4fd9SDekel Peled DRV_LOG(ERR, "Failed to allocate CREDENTIAL object data"); 2988abda4fd9SDekel Peled rte_errno = ENOMEM; 2989abda4fd9SDekel Peled return NULL; 2990abda4fd9SDekel Peled } 2991abda4fd9SDekel Peled ptr = MLX5_ADDR_OF(create_credential_in, in, hdr); 2992abda4fd9SDekel Peled MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode, 2993abda4fd9SDekel Peled MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 2994abda4fd9SDekel Peled MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type, 2995abda4fd9SDekel Peled MLX5_GENERAL_OBJ_TYPE_CREDENTIAL); 2996abda4fd9SDekel Peled ptr = MLX5_ADDR_OF(create_credential_in, in, credential); 2997abda4fd9SDekel Peled MLX5_SET(credential, ptr, credential_role, attr->credential_role); 2998abda4fd9SDekel Peled credential_addr = MLX5_ADDR_OF(credential, ptr, credential); 2999abda4fd9SDekel Peled memcpy(credential_addr, (void *)(attr->credential), 3000abda4fd9SDekel Peled MLX5_CRYPTO_CREDENTIAL_SIZE); 3001abda4fd9SDekel Peled credential_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 3002abda4fd9SDekel Peled out, sizeof(out)); 3003abda4fd9SDekel Peled if (credential_obj->obj == NULL) { 30042d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create CREDENTIAL", NULL, 0); 3005abda4fd9SDekel Peled mlx5_free(credential_obj); 3006abda4fd9SDekel Peled return NULL; 3007abda4fd9SDekel Peled } 3008abda4fd9SDekel Peled credential_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 3009abda4fd9SDekel Peled return credential_obj; 3010abda4fd9SDekel Peled } 3011abda4fd9SDekel Peled 3012abda4fd9SDekel Peled /** 301338e4780bSDekel Peled * Create general object of type CRYPTO_LOGIN using DevX API. 301438e4780bSDekel Peled * 301538e4780bSDekel Peled * @param[in] ctx 301638e4780bSDekel Peled * Context returned from mlx5 open_device() glue function. 301738e4780bSDekel Peled * @param [in] attr 301838e4780bSDekel Peled * Pointer to CRYPTO_LOGIN attributes structure. 301938e4780bSDekel Peled * 302038e4780bSDekel Peled * @return 302138e4780bSDekel Peled * The DevX object created, NULL otherwise and rte_errno is set. 302238e4780bSDekel Peled */ 302338e4780bSDekel Peled struct mlx5_devx_obj * 302438e4780bSDekel Peled mlx5_devx_cmd_create_crypto_login_obj(void *ctx, 302538e4780bSDekel Peled struct mlx5_devx_crypto_login_attr *attr) 302638e4780bSDekel Peled { 302738e4780bSDekel Peled uint32_t in[MLX5_ST_SZ_DW(create_crypto_login_in)] = {0}; 302838e4780bSDekel Peled uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 302938e4780bSDekel Peled struct mlx5_devx_obj *crypto_login_obj = NULL; 303038e4780bSDekel Peled void *ptr = NULL, *credential_addr = NULL; 303138e4780bSDekel Peled 303238e4780bSDekel Peled crypto_login_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*crypto_login_obj), 303338e4780bSDekel Peled 0, SOCKET_ID_ANY); 303438e4780bSDekel Peled if (crypto_login_obj == NULL) { 303538e4780bSDekel Peled DRV_LOG(ERR, "Failed to allocate CRYPTO_LOGIN object data"); 303638e4780bSDekel Peled rte_errno = ENOMEM; 303738e4780bSDekel Peled return NULL; 303838e4780bSDekel Peled } 303938e4780bSDekel Peled ptr = MLX5_ADDR_OF(create_crypto_login_in, in, hdr); 304038e4780bSDekel Peled MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode, 304138e4780bSDekel Peled MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 304238e4780bSDekel Peled MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type, 304338e4780bSDekel Peled MLX5_GENERAL_OBJ_TYPE_CRYPTO_LOGIN); 304438e4780bSDekel Peled ptr = MLX5_ADDR_OF(create_crypto_login_in, in, crypto_login); 304538e4780bSDekel Peled MLX5_SET(crypto_login, ptr, credential_pointer, 304638e4780bSDekel Peled attr->credential_pointer); 304738e4780bSDekel Peled MLX5_SET(crypto_login, ptr, session_import_kek_ptr, 304838e4780bSDekel Peled attr->session_import_kek_ptr); 304938e4780bSDekel Peled credential_addr = MLX5_ADDR_OF(crypto_login, ptr, credential); 305038e4780bSDekel Peled memcpy(credential_addr, (void *)(attr->credential), 3051abda4fd9SDekel Peled MLX5_CRYPTO_CREDENTIAL_SIZE); 305238e4780bSDekel Peled crypto_login_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 305338e4780bSDekel Peled out, sizeof(out)); 305438e4780bSDekel Peled if (crypto_login_obj->obj == NULL) { 30552d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create CRYPTO_LOGIN", NULL, 0); 305638e4780bSDekel Peled mlx5_free(crypto_login_obj); 305738e4780bSDekel Peled return NULL; 305838e4780bSDekel Peled } 305938e4780bSDekel Peled crypto_login_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 306038e4780bSDekel Peled return crypto_login_obj; 306138e4780bSDekel Peled } 3062cf5ac38dSRongwei Liu 3063cf5ac38dSRongwei Liu /** 3064cf5ac38dSRongwei Liu * Query LAG context. 3065cf5ac38dSRongwei Liu * 3066cf5ac38dSRongwei Liu * @param[in] ctx 3067cf5ac38dSRongwei Liu * Pointer to ibv_context, returned from mlx5dv_open_device. 3068cf5ac38dSRongwei Liu * @param[out] lag_ctx 3069cf5ac38dSRongwei Liu * Pointer to struct mlx5_devx_lag_context, to be set by the routine. 3070cf5ac38dSRongwei Liu * 3071cf5ac38dSRongwei Liu * @return 3072cf5ac38dSRongwei Liu * 0 on success, a negative value otherwise. 3073cf5ac38dSRongwei Liu */ 3074cf5ac38dSRongwei Liu int 3075cf5ac38dSRongwei Liu mlx5_devx_cmd_query_lag(void *ctx, 3076cf5ac38dSRongwei Liu struct mlx5_devx_lag_context *lag_ctx) 3077cf5ac38dSRongwei Liu { 3078cf5ac38dSRongwei Liu uint32_t in[MLX5_ST_SZ_DW(query_lag_in)] = {0}; 3079cf5ac38dSRongwei Liu uint32_t out[MLX5_ST_SZ_DW(query_lag_out)] = {0}; 3080cf5ac38dSRongwei Liu void *lctx; 3081cf5ac38dSRongwei Liu int rc; 3082cf5ac38dSRongwei Liu 3083cf5ac38dSRongwei Liu MLX5_SET(query_lag_in, in, opcode, MLX5_CMD_OP_QUERY_LAG); 3084cf5ac38dSRongwei Liu rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, sizeof(out)); 3085cf5ac38dSRongwei Liu if (rc) 3086cf5ac38dSRongwei Liu goto error; 3087cf5ac38dSRongwei Liu lctx = MLX5_ADDR_OF(query_lag_out, out, context); 3088cf5ac38dSRongwei Liu lag_ctx->fdb_selection_mode = MLX5_GET(lag_context, lctx, 3089cf5ac38dSRongwei Liu fdb_selection_mode); 3090cf5ac38dSRongwei Liu lag_ctx->port_select_mode = MLX5_GET(lag_context, lctx, 3091cf5ac38dSRongwei Liu port_select_mode); 3092cf5ac38dSRongwei Liu lag_ctx->lag_state = MLX5_GET(lag_context, lctx, lag_state); 3093cf5ac38dSRongwei Liu lag_ctx->tx_remap_affinity_2 = MLX5_GET(lag_context, lctx, 3094cf5ac38dSRongwei Liu tx_remap_affinity_2); 3095cf5ac38dSRongwei Liu lag_ctx->tx_remap_affinity_1 = MLX5_GET(lag_context, lctx, 3096cf5ac38dSRongwei Liu tx_remap_affinity_1); 3097cf5ac38dSRongwei Liu return 0; 3098cf5ac38dSRongwei Liu error: 3099cf5ac38dSRongwei Liu rc = (rc > 0) ? -rc : rc; 3100cf5ac38dSRongwei Liu return rc; 3101cf5ac38dSRongwei Liu } 3102