xref: /dpdk/drivers/common/mlx5/mlx5_devx_cmds.c (revision 4c3d7961d9002bb715a8ee76bcf464d633316d4c)
11a2d8c3fSDekel Peled /* SPDX-License-Identifier: BSD-3-Clause
21a2d8c3fSDekel Peled  * Copyright 2018 Mellanox Technologies, Ltd
31a2d8c3fSDekel Peled  */
47b4f1e6bSMatan Azrad 
57b4f1e6bSMatan Azrad #include <unistd.h>
67b4f1e6bSMatan Azrad 
77b4f1e6bSMatan Azrad #include <rte_errno.h>
87b4f1e6bSMatan Azrad #include <rte_malloc.h>
92aba9fc7SOphir Munk #include <rte_eal_paging.h>
107b4f1e6bSMatan Azrad 
117b4f1e6bSMatan Azrad #include "mlx5_prm.h"
127b4f1e6bSMatan Azrad #include "mlx5_devx_cmds.h"
1325245d5dSShiri Kuzin #include "mlx5_common_log.h"
1466914d19SSuanming Mou #include "mlx5_malloc.h"
157b4f1e6bSMatan Azrad 
16b0067860SGregory Etelson /* FW writes status value to the OUT buffer at offset 00H */
17b0067860SGregory Etelson #define MLX5_FW_STATUS(o) MLX5_GET(general_obj_out_cmd_hdr, (o), status)
18b0067860SGregory Etelson /* FW writes syndrome value to the OUT buffer at offset 04H */
19b0067860SGregory Etelson #define MLX5_FW_SYNDROME(o) MLX5_GET(general_obj_out_cmd_hdr, (o), syndrome)
20b0067860SGregory Etelson 
21b0067860SGregory Etelson #define MLX5_DEVX_ERR_RC(x) ((x) > 0 ? -(x) : ((x) < 0 ? (x) : -1))
22b0067860SGregory Etelson 
232d8dde8dSGregory Etelson #define DEVX_DRV_LOG(level, out, reason, param, value)				\
242d8dde8dSGregory Etelson do {										\
252d8dde8dSGregory Etelson 	/*									\
262d8dde8dSGregory Etelson 	 * Some (old) GCC compilers like 7.5.0 and aarch64 GCC 7.1-2017.08	\
272d8dde8dSGregory Etelson 	 * do not expand correctly when the macro invoked when the `param`	\
282d8dde8dSGregory Etelson 	 * is `NULL`.								\
292d8dde8dSGregory Etelson 	 * Use `local_param` to avoid direct `NULL` expansion.			\
302d8dde8dSGregory Etelson 	 */									\
312d8dde8dSGregory Etelson 	const char *local_param = (const char *)param; 				\
322d8dde8dSGregory Etelson 										\
332d8dde8dSGregory Etelson 	rte_errno = errno;							\
342d8dde8dSGregory Etelson 	if (!local_param) {							\
352d8dde8dSGregory Etelson 		DRV_LOG(level,							\
362d8dde8dSGregory Etelson 			"DevX %s failed errno=%d status=%#x syndrome=%#x",	\
372d8dde8dSGregory Etelson 			(reason), errno, MLX5_FW_STATUS((out)),			\
382d8dde8dSGregory Etelson 			MLX5_FW_SYNDROME((out)));				\
392d8dde8dSGregory Etelson 	} else {								\
402d8dde8dSGregory Etelson 		DRV_LOG(level,							\
412d8dde8dSGregory Etelson 			"DevX %s %s=%#X failed errno=%d status=%#x syndrome=%#x",\
422d8dde8dSGregory Etelson 			(reason), local_param, (value), errno,         		\
432d8dde8dSGregory Etelson 			MLX5_FW_STATUS((out)), MLX5_FW_SYNDROME((out)));	\
442d8dde8dSGregory Etelson 	}									\
452d8dde8dSGregory Etelson } while (0)
46b0067860SGregory Etelson 
479c410b28SViacheslav Ovsiienko static void *
489c410b28SViacheslav Ovsiienko mlx5_devx_get_hca_cap(void *ctx, uint32_t *in, uint32_t *out,
499c410b28SViacheslav Ovsiienko 		      int *err, uint32_t flags)
509c410b28SViacheslav Ovsiienko {
519c410b28SViacheslav Ovsiienko 	const size_t size_in = MLX5_ST_SZ_DW(query_hca_cap_in) * sizeof(int);
529c410b28SViacheslav Ovsiienko 	const size_t size_out = MLX5_ST_SZ_DW(query_hca_cap_out) * sizeof(int);
53b0067860SGregory Etelson 	int rc;
549c410b28SViacheslav Ovsiienko 
559c410b28SViacheslav Ovsiienko 	memset(in, 0, size_in);
569c410b28SViacheslav Ovsiienko 	memset(out, 0, size_out);
579c410b28SViacheslav Ovsiienko 	MLX5_SET(query_hca_cap_in, in, opcode, MLX5_CMD_OP_QUERY_HCA_CAP);
589c410b28SViacheslav Ovsiienko 	MLX5_SET(query_hca_cap_in, in, op_mod, flags);
599c410b28SViacheslav Ovsiienko 	rc = mlx5_glue->devx_general_cmd(ctx, in, size_in, out, size_out);
60b0067860SGregory Etelson 	if (rc || MLX5_FW_STATUS(out)) {
612d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "HCA capabilities", "func", flags >> 1);
629c410b28SViacheslav Ovsiienko 		if (err)
63b0067860SGregory Etelson 			*err = MLX5_DEVX_ERR_RC(rc);
649c410b28SViacheslav Ovsiienko 		return NULL;
659c410b28SViacheslav Ovsiienko 	}
669c410b28SViacheslav Ovsiienko 	if (err)
67b0067860SGregory Etelson 		*err = 0;
689c410b28SViacheslav Ovsiienko 	return MLX5_ADDR_OF(query_hca_cap_out, out, capability);
699c410b28SViacheslav Ovsiienko }
709c410b28SViacheslav Ovsiienko 
717b4f1e6bSMatan Azrad /**
72bb7ef9a9SViacheslav Ovsiienko  * Perform read access to the registers. Reads data from register
73bb7ef9a9SViacheslav Ovsiienko  * and writes ones to the specified buffer.
74bb7ef9a9SViacheslav Ovsiienko  *
75bb7ef9a9SViacheslav Ovsiienko  * @param[in] ctx
76bb7ef9a9SViacheslav Ovsiienko  *   Context returned from mlx5 open_device() glue function.
77bb7ef9a9SViacheslav Ovsiienko  * @param[in] reg_id
78bb7ef9a9SViacheslav Ovsiienko  *   Register identifier according to the PRM.
79bb7ef9a9SViacheslav Ovsiienko  * @param[in] arg
80bb7ef9a9SViacheslav Ovsiienko  *   Register access auxiliary parameter according to the PRM.
81bb7ef9a9SViacheslav Ovsiienko  * @param[out] data
82bb7ef9a9SViacheslav Ovsiienko  *   Pointer to the buffer to store read data.
83bb7ef9a9SViacheslav Ovsiienko  * @param[in] dw_cnt
84bb7ef9a9SViacheslav Ovsiienko  *   Buffer size in double words.
85bb7ef9a9SViacheslav Ovsiienko  *
86bb7ef9a9SViacheslav Ovsiienko  * @return
87bb7ef9a9SViacheslav Ovsiienko  *   0 on success, a negative value otherwise.
88bb7ef9a9SViacheslav Ovsiienko  */
89bb7ef9a9SViacheslav Ovsiienko int
90bb7ef9a9SViacheslav Ovsiienko mlx5_devx_cmd_register_read(void *ctx, uint16_t reg_id, uint32_t arg,
91bb7ef9a9SViacheslav Ovsiienko 			    uint32_t *data, uint32_t dw_cnt)
92bb7ef9a9SViacheslav Ovsiienko {
93bb7ef9a9SViacheslav Ovsiienko 	uint32_t in[MLX5_ST_SZ_DW(access_register_in)]   = {0};
94bb7ef9a9SViacheslav Ovsiienko 	uint32_t out[MLX5_ST_SZ_DW(access_register_out) +
95bb7ef9a9SViacheslav Ovsiienko 		     MLX5_ACCESS_REGISTER_DATA_DWORD_MAX] = {0};
96b0067860SGregory Etelson 	int rc;
97bb7ef9a9SViacheslav Ovsiienko 
98bb7ef9a9SViacheslav Ovsiienko 	MLX5_ASSERT(data && dw_cnt);
99bb7ef9a9SViacheslav Ovsiienko 	MLX5_ASSERT(dw_cnt <= MLX5_ACCESS_REGISTER_DATA_DWORD_MAX);
100bb7ef9a9SViacheslav Ovsiienko 	if (dw_cnt  > MLX5_ACCESS_REGISTER_DATA_DWORD_MAX) {
101bb7ef9a9SViacheslav Ovsiienko 		DRV_LOG(ERR, "Not enough  buffer for register read data");
102bb7ef9a9SViacheslav Ovsiienko 		return -1;
103bb7ef9a9SViacheslav Ovsiienko 	}
104bb7ef9a9SViacheslav Ovsiienko 	MLX5_SET(access_register_in, in, opcode,
105bb7ef9a9SViacheslav Ovsiienko 		 MLX5_CMD_OP_ACCESS_REGISTER_USER);
106bb7ef9a9SViacheslav Ovsiienko 	MLX5_SET(access_register_in, in, op_mod,
107bb7ef9a9SViacheslav Ovsiienko 					MLX5_ACCESS_REGISTER_IN_OP_MOD_READ);
108bb7ef9a9SViacheslav Ovsiienko 	MLX5_SET(access_register_in, in, register_id, reg_id);
109bb7ef9a9SViacheslav Ovsiienko 	MLX5_SET(access_register_in, in, argument, arg);
110bb7ef9a9SViacheslav Ovsiienko 	rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out,
111dd9e9d54SDekel Peled 					 MLX5_ST_SZ_BYTES(access_register_out) +
112dd9e9d54SDekel Peled 					 sizeof(uint32_t) * dw_cnt);
113b0067860SGregory Etelson 	if (rc || MLX5_FW_STATUS(out)) {
1146b3c6721SGregory Etelson 		DEVX_DRV_LOG(DEBUG, out, "read access", "NIC register", reg_id);
115b0067860SGregory Etelson 		return MLX5_DEVX_ERR_RC(rc);
116bb7ef9a9SViacheslav Ovsiienko 	}
117bb7ef9a9SViacheslav Ovsiienko 	memcpy(data, &out[MLX5_ST_SZ_DW(access_register_out)],
118bb7ef9a9SViacheslav Ovsiienko 	       dw_cnt * sizeof(uint32_t));
119bb7ef9a9SViacheslav Ovsiienko 	return 0;
120bb7ef9a9SViacheslav Ovsiienko }
121bb7ef9a9SViacheslav Ovsiienko 
122bb7ef9a9SViacheslav Ovsiienko /**
1231a2d8c3fSDekel Peled  * Perform write access to the registers.
1241a2d8c3fSDekel Peled  *
1251a2d8c3fSDekel Peled  * @param[in] ctx
1261a2d8c3fSDekel Peled  *   Context returned from mlx5 open_device() glue function.
1271a2d8c3fSDekel Peled  * @param[in] reg_id
1281a2d8c3fSDekel Peled  *   Register identifier according to the PRM.
1291a2d8c3fSDekel Peled  * @param[in] arg
1301a2d8c3fSDekel Peled  *   Register access auxiliary parameter according to the PRM.
1311a2d8c3fSDekel Peled  * @param[out] data
1321a2d8c3fSDekel Peled  *   Pointer to the buffer containing data to write.
1331a2d8c3fSDekel Peled  * @param[in] dw_cnt
1341a2d8c3fSDekel Peled  *   Buffer size in double words (32bit units).
1351a2d8c3fSDekel Peled  *
1361a2d8c3fSDekel Peled  * @return
1371a2d8c3fSDekel Peled  *   0 on success, a negative value otherwise.
1381a2d8c3fSDekel Peled  */
1391a2d8c3fSDekel Peled int
1401a2d8c3fSDekel Peled mlx5_devx_cmd_register_write(void *ctx, uint16_t reg_id, uint32_t arg,
1411a2d8c3fSDekel Peled 			     uint32_t *data, uint32_t dw_cnt)
1421a2d8c3fSDekel Peled {
1431a2d8c3fSDekel Peled 	uint32_t in[MLX5_ST_SZ_DW(access_register_in) +
1441a2d8c3fSDekel Peled 		    MLX5_ACCESS_REGISTER_DATA_DWORD_MAX] = {0};
1451a2d8c3fSDekel Peled 	uint32_t out[MLX5_ST_SZ_DW(access_register_out)] = {0};
146b0067860SGregory Etelson 	int rc;
1471a2d8c3fSDekel Peled 	void *ptr;
1481a2d8c3fSDekel Peled 
1491a2d8c3fSDekel Peled 	MLX5_ASSERT(data && dw_cnt);
1501a2d8c3fSDekel Peled 	MLX5_ASSERT(dw_cnt <= MLX5_ACCESS_REGISTER_DATA_DWORD_MAX);
1511a2d8c3fSDekel Peled 	if (dw_cnt > MLX5_ACCESS_REGISTER_DATA_DWORD_MAX) {
1521a2d8c3fSDekel Peled 		DRV_LOG(ERR, "Data to write exceeds max size");
1531a2d8c3fSDekel Peled 		return -1;
1541a2d8c3fSDekel Peled 	}
1551a2d8c3fSDekel Peled 	MLX5_SET(access_register_in, in, opcode,
1561a2d8c3fSDekel Peled 		 MLX5_CMD_OP_ACCESS_REGISTER_USER);
1571a2d8c3fSDekel Peled 	MLX5_SET(access_register_in, in, op_mod,
1581a2d8c3fSDekel Peled 		 MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE);
1591a2d8c3fSDekel Peled 	MLX5_SET(access_register_in, in, register_id, reg_id);
1601a2d8c3fSDekel Peled 	MLX5_SET(access_register_in, in, argument, arg);
1611a2d8c3fSDekel Peled 	ptr = MLX5_ADDR_OF(access_register_in, in, register_data);
1621a2d8c3fSDekel Peled 	memcpy(ptr, data, dw_cnt * sizeof(uint32_t));
1631a2d8c3fSDekel Peled 	rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, sizeof(out));
164b0067860SGregory Etelson 	if (rc || MLX5_FW_STATUS(out)) {
1652d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "write access", "NIC register", reg_id);
166b0067860SGregory Etelson 		return MLX5_DEVX_ERR_RC(rc);
167b0067860SGregory Etelson 	}
1681a2d8c3fSDekel Peled 	rc = mlx5_glue->devx_general_cmd(ctx, in,
1691a2d8c3fSDekel Peled 					 MLX5_ST_SZ_BYTES(access_register_in) +
1701a2d8c3fSDekel Peled 					 dw_cnt * sizeof(uint32_t),
1711a2d8c3fSDekel Peled 					 out, sizeof(out));
172b0067860SGregory Etelson 	if (rc || MLX5_FW_STATUS(out)) {
1732d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "write access", "NIC register", reg_id);
174b0067860SGregory Etelson 		return MLX5_DEVX_ERR_RC(rc);
1751a2d8c3fSDekel Peled 	}
1761a2d8c3fSDekel Peled 	return 0;
1771a2d8c3fSDekel Peled }
1781a2d8c3fSDekel Peled 
1794d368e1dSXiaoyu Min struct mlx5_devx_obj *
1804d368e1dSXiaoyu Min mlx5_devx_cmd_flow_counter_alloc_general(void *ctx,
1814d368e1dSXiaoyu Min 		struct mlx5_devx_counter_attr *attr)
1824d368e1dSXiaoyu Min {
1834d368e1dSXiaoyu Min 	struct mlx5_devx_obj *dcs = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dcs),
1844d368e1dSXiaoyu Min 						0, SOCKET_ID_ANY);
1854d368e1dSXiaoyu Min 	uint32_t in[MLX5_ST_SZ_DW(alloc_flow_counter_in)]   = {0};
1864d368e1dSXiaoyu Min 	uint32_t out[MLX5_ST_SZ_DW(alloc_flow_counter_out)] = {0};
1874d368e1dSXiaoyu Min 
1884d368e1dSXiaoyu Min 	if (!dcs) {
1894d368e1dSXiaoyu Min 		rte_errno = ENOMEM;
1904d368e1dSXiaoyu Min 		return NULL;
1914d368e1dSXiaoyu Min 	}
1924d368e1dSXiaoyu Min 	MLX5_SET(alloc_flow_counter_in, in, opcode,
1934d368e1dSXiaoyu Min 		 MLX5_CMD_OP_ALLOC_FLOW_COUNTER);
1944d368e1dSXiaoyu Min 	if (attr->bulk_log_max_alloc)
1954d368e1dSXiaoyu Min 		MLX5_SET(alloc_flow_counter_in, in, flow_counter_bulk_log_size,
1964d368e1dSXiaoyu Min 			 attr->flow_counter_bulk_log_size);
1974d368e1dSXiaoyu Min 	else
1984d368e1dSXiaoyu Min 		MLX5_SET(alloc_flow_counter_in, in, flow_counter_bulk,
1994d368e1dSXiaoyu Min 			 attr->bulk_n_128);
2004d368e1dSXiaoyu Min 	if (attr->pd_valid)
2014d368e1dSXiaoyu Min 		MLX5_SET(alloc_flow_counter_in, in, pd, attr->pd);
2024d368e1dSXiaoyu Min 	dcs->obj = mlx5_glue->devx_obj_create(ctx, in,
2034d368e1dSXiaoyu Min 					      sizeof(in), out, sizeof(out));
2044d368e1dSXiaoyu Min 	if (!dcs->obj) {
2054d368e1dSXiaoyu Min 		DRV_LOG(ERR, "Can't allocate counters - error %d", errno);
2064d368e1dSXiaoyu Min 		rte_errno = errno;
2074d368e1dSXiaoyu Min 		mlx5_free(dcs);
2084d368e1dSXiaoyu Min 		return NULL;
2094d368e1dSXiaoyu Min 	}
2104d368e1dSXiaoyu Min 	dcs->id = MLX5_GET(alloc_flow_counter_out, out, flow_counter_id);
2114d368e1dSXiaoyu Min 	return dcs;
2124d368e1dSXiaoyu Min }
2134d368e1dSXiaoyu Min 
2141a2d8c3fSDekel Peled /**
2157b4f1e6bSMatan Azrad  * Allocate flow counters via devx interface.
2167b4f1e6bSMatan Azrad  *
2177b4f1e6bSMatan Azrad  * @param[in] ctx
218e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
2197b4f1e6bSMatan Azrad  * @param dcs
2207b4f1e6bSMatan Azrad  *   Pointer to counters properties structure to be filled by the routine.
2217b4f1e6bSMatan Azrad  * @param bulk_n_128
2227b4f1e6bSMatan Azrad  *   Bulk counter numbers in 128 counters units.
2237b4f1e6bSMatan Azrad  *
2247b4f1e6bSMatan Azrad  * @return
2257b4f1e6bSMatan Azrad  *   Pointer to counter object on success, a negative value otherwise and
2267b4f1e6bSMatan Azrad  *   rte_errno is set.
2277b4f1e6bSMatan Azrad  */
2287b4f1e6bSMatan Azrad struct mlx5_devx_obj *
229e09d350eSOphir Munk mlx5_devx_cmd_flow_counter_alloc(void *ctx, uint32_t bulk_n_128)
2307b4f1e6bSMatan Azrad {
23166914d19SSuanming Mou 	struct mlx5_devx_obj *dcs = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dcs),
23266914d19SSuanming Mou 						0, SOCKET_ID_ANY);
2337b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(alloc_flow_counter_in)]   = {0};
2347b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(alloc_flow_counter_out)] = {0};
2357b4f1e6bSMatan Azrad 
2367b4f1e6bSMatan Azrad 	if (!dcs) {
2377b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
2387b4f1e6bSMatan Azrad 		return NULL;
2397b4f1e6bSMatan Azrad 	}
2407b4f1e6bSMatan Azrad 	MLX5_SET(alloc_flow_counter_in, in, opcode,
2417b4f1e6bSMatan Azrad 		 MLX5_CMD_OP_ALLOC_FLOW_COUNTER);
2427b4f1e6bSMatan Azrad 	MLX5_SET(alloc_flow_counter_in, in, flow_counter_bulk, bulk_n_128);
2437b4f1e6bSMatan Azrad 	dcs->obj = mlx5_glue->devx_obj_create(ctx, in,
2447b4f1e6bSMatan Azrad 					      sizeof(in), out, sizeof(out));
2457b4f1e6bSMatan Azrad 	if (!dcs->obj) {
2462d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "allocate counters", NULL, 0);
24766914d19SSuanming Mou 		mlx5_free(dcs);
2487b4f1e6bSMatan Azrad 		return NULL;
2497b4f1e6bSMatan Azrad 	}
2507b4f1e6bSMatan Azrad 	dcs->id = MLX5_GET(alloc_flow_counter_out, out, flow_counter_id);
2517b4f1e6bSMatan Azrad 	return dcs;
2527b4f1e6bSMatan Azrad }
2537b4f1e6bSMatan Azrad 
2547b4f1e6bSMatan Azrad /**
2557b4f1e6bSMatan Azrad  * Query flow counters values.
2567b4f1e6bSMatan Azrad  *
2577b4f1e6bSMatan Azrad  * @param[in] dcs
2587b4f1e6bSMatan Azrad  *   devx object that was obtained from mlx5_devx_cmd_fc_alloc.
2597b4f1e6bSMatan Azrad  * @param[in] clear
2607b4f1e6bSMatan Azrad  *   Whether hardware should clear the counters after the query or not.
2617b4f1e6bSMatan Azrad  * @param[in] n_counters
2627b4f1e6bSMatan Azrad  *   0 in case of 1 counter to read, otherwise the counter number to read.
2637b4f1e6bSMatan Azrad  *  @param pkts
2647b4f1e6bSMatan Azrad  *   The number of packets that matched the flow.
2657b4f1e6bSMatan Azrad  *  @param bytes
2667b4f1e6bSMatan Azrad  *    The number of bytes that matched the flow.
2677b4f1e6bSMatan Azrad  *  @param mkey
2687b4f1e6bSMatan Azrad  *   The mkey key for batch query.
2697b4f1e6bSMatan Azrad  *  @param addr
2707b4f1e6bSMatan Azrad  *    The address in the mkey range for batch query.
2717b4f1e6bSMatan Azrad  *  @param cmd_comp
2727b4f1e6bSMatan Azrad  *   The completion object for asynchronous batch query.
2737b4f1e6bSMatan Azrad  *  @param async_id
2747b4f1e6bSMatan Azrad  *    The ID to be returned in the asynchronous batch query response.
2757b4f1e6bSMatan Azrad  *
2767b4f1e6bSMatan Azrad  * @return
2777b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
2787b4f1e6bSMatan Azrad  */
2797b4f1e6bSMatan Azrad int
2807b4f1e6bSMatan Azrad mlx5_devx_cmd_flow_counter_query(struct mlx5_devx_obj *dcs,
2817b4f1e6bSMatan Azrad 				 int clear, uint32_t n_counters,
2827b4f1e6bSMatan Azrad 				 uint64_t *pkts, uint64_t *bytes,
2837b4f1e6bSMatan Azrad 				 uint32_t mkey, void *addr,
284e09d350eSOphir Munk 				 void *cmd_comp,
2857b4f1e6bSMatan Azrad 				 uint64_t async_id)
2867b4f1e6bSMatan Azrad {
2877b4f1e6bSMatan Azrad 	int out_len = MLX5_ST_SZ_BYTES(query_flow_counter_out) +
2887b4f1e6bSMatan Azrad 			MLX5_ST_SZ_BYTES(traffic_counter);
2897b4f1e6bSMatan Azrad 	uint32_t out[out_len];
2907b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_flow_counter_in)] = {0};
2917b4f1e6bSMatan Azrad 	void *stats;
2927b4f1e6bSMatan Azrad 	int rc;
2937b4f1e6bSMatan Azrad 
2947b4f1e6bSMatan Azrad 	MLX5_SET(query_flow_counter_in, in, opcode,
2957b4f1e6bSMatan Azrad 		 MLX5_CMD_OP_QUERY_FLOW_COUNTER);
2967b4f1e6bSMatan Azrad 	MLX5_SET(query_flow_counter_in, in, op_mod, 0);
2977b4f1e6bSMatan Azrad 	MLX5_SET(query_flow_counter_in, in, flow_counter_id, dcs->id);
2987b4f1e6bSMatan Azrad 	MLX5_SET(query_flow_counter_in, in, clear, !!clear);
2997b4f1e6bSMatan Azrad 
3007b4f1e6bSMatan Azrad 	if (n_counters) {
3017b4f1e6bSMatan Azrad 		MLX5_SET(query_flow_counter_in, in, num_of_counters,
3027b4f1e6bSMatan Azrad 			 n_counters);
3037b4f1e6bSMatan Azrad 		MLX5_SET(query_flow_counter_in, in, dump_to_memory, 1);
3047b4f1e6bSMatan Azrad 		MLX5_SET(query_flow_counter_in, in, mkey, mkey);
3057b4f1e6bSMatan Azrad 		MLX5_SET64(query_flow_counter_in, in, address,
3067b4f1e6bSMatan Azrad 			   (uint64_t)(uintptr_t)addr);
3077b4f1e6bSMatan Azrad 	}
3087b4f1e6bSMatan Azrad 	if (!cmd_comp)
3097b4f1e6bSMatan Azrad 		rc = mlx5_glue->devx_obj_query(dcs->obj, in, sizeof(in), out,
3107b4f1e6bSMatan Azrad 					       out_len);
3117b4f1e6bSMatan Azrad 	else
3127b4f1e6bSMatan Azrad 		rc = mlx5_glue->devx_obj_query_async(dcs->obj, in, sizeof(in),
3137b4f1e6bSMatan Azrad 						     out_len, async_id,
3147b4f1e6bSMatan Azrad 						     cmd_comp);
3157b4f1e6bSMatan Azrad 	if (rc) {
3167b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to query devx counters with rc %d", rc);
3177b4f1e6bSMatan Azrad 		rte_errno = rc;
3187b4f1e6bSMatan Azrad 		return -rc;
3197b4f1e6bSMatan Azrad 	}
3207b4f1e6bSMatan Azrad 	if (!n_counters) {
3217b4f1e6bSMatan Azrad 		stats = MLX5_ADDR_OF(query_flow_counter_out,
3227b4f1e6bSMatan Azrad 				     out, flow_statistics);
3237b4f1e6bSMatan Azrad 		*pkts = MLX5_GET64(traffic_counter, stats, packets);
3247b4f1e6bSMatan Azrad 		*bytes = MLX5_GET64(traffic_counter, stats, octets);
3257b4f1e6bSMatan Azrad 	}
3267b4f1e6bSMatan Azrad 	return 0;
3277b4f1e6bSMatan Azrad }
3287b4f1e6bSMatan Azrad 
3297b4f1e6bSMatan Azrad /**
3307b4f1e6bSMatan Azrad  * Create a new mkey.
3317b4f1e6bSMatan Azrad  *
3327b4f1e6bSMatan Azrad  * @param[in] ctx
333e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
3347b4f1e6bSMatan Azrad  * @param[in] attr
3357b4f1e6bSMatan Azrad  *   Attributes of the requested mkey.
3367b4f1e6bSMatan Azrad  *
3377b4f1e6bSMatan Azrad  * @return
3387b4f1e6bSMatan Azrad  *   Pointer to Devx mkey on success, a negative value otherwise and rte_errno
3397b4f1e6bSMatan Azrad  *   is set.
3407b4f1e6bSMatan Azrad  */
3417b4f1e6bSMatan Azrad struct mlx5_devx_obj *
342e09d350eSOphir Munk mlx5_devx_cmd_mkey_create(void *ctx,
3437b4f1e6bSMatan Azrad 			  struct mlx5_devx_mkey_attr *attr)
3447b4f1e6bSMatan Azrad {
34553ec4db0SMatan Azrad 	struct mlx5_klm *klm_array = attr->klm_array;
34653ec4db0SMatan Azrad 	int klm_num = attr->klm_num;
34753ec4db0SMatan Azrad 	int in_size_dw = MLX5_ST_SZ_DW(create_mkey_in) +
34853ec4db0SMatan Azrad 		     (klm_num ? RTE_ALIGN(klm_num, 4) : 0) * MLX5_ST_SZ_DW(klm);
34953ec4db0SMatan Azrad 	uint32_t in[in_size_dw];
3507b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_mkey_out)] = {0};
3517b4f1e6bSMatan Azrad 	void *mkc;
35266914d19SSuanming Mou 	struct mlx5_devx_obj *mkey = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*mkey),
35366914d19SSuanming Mou 						 0, SOCKET_ID_ANY);
3547b4f1e6bSMatan Azrad 	size_t pgsize;
3557b4f1e6bSMatan Azrad 	uint32_t translation_size;
3567b4f1e6bSMatan Azrad 
3577b4f1e6bSMatan Azrad 	if (!mkey) {
3587b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
3597b4f1e6bSMatan Azrad 		return NULL;
3607b4f1e6bSMatan Azrad 	}
36153ec4db0SMatan Azrad 	memset(in, 0, in_size_dw * 4);
3622aba9fc7SOphir Munk 	pgsize = rte_mem_page_size();
3632aba9fc7SOphir Munk 	if (pgsize == (size_t)-1) {
3642aba9fc7SOphir Munk 		mlx5_free(mkey);
3652aba9fc7SOphir Munk 		DRV_LOG(ERR, "Failed to get page size");
3662aba9fc7SOphir Munk 		rte_errno = ENOMEM;
3672aba9fc7SOphir Munk 		return NULL;
3682aba9fc7SOphir Munk 	}
3697b4f1e6bSMatan Azrad 	MLX5_SET(create_mkey_in, in, opcode, MLX5_CMD_OP_CREATE_MKEY);
37053ec4db0SMatan Azrad 	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);
37153ec4db0SMatan Azrad 	if (klm_num > 0) {
37253ec4db0SMatan Azrad 		int i;
37353ec4db0SMatan Azrad 		uint8_t *klm = (uint8_t *)MLX5_ADDR_OF(create_mkey_in, in,
37453ec4db0SMatan Azrad 						       klm_pas_mtt);
37553ec4db0SMatan Azrad 		translation_size = RTE_ALIGN(klm_num, 4);
37653ec4db0SMatan Azrad 		for (i = 0; i < klm_num; i++) {
37753ec4db0SMatan Azrad 			MLX5_SET(klm, klm, byte_count, klm_array[i].byte_count);
37853ec4db0SMatan Azrad 			MLX5_SET(klm, klm, mkey, klm_array[i].mkey);
37953ec4db0SMatan Azrad 			MLX5_SET64(klm, klm, address, klm_array[i].address);
38053ec4db0SMatan Azrad 			klm += MLX5_ST_SZ_BYTES(klm);
38153ec4db0SMatan Azrad 		}
38253ec4db0SMatan Azrad 		for (; i < (int)translation_size; i++) {
38353ec4db0SMatan Azrad 			MLX5_SET(klm, klm, mkey, 0x0);
38453ec4db0SMatan Azrad 			MLX5_SET64(klm, klm, address, 0x0);
38553ec4db0SMatan Azrad 			klm += MLX5_ST_SZ_BYTES(klm);
38653ec4db0SMatan Azrad 		}
38753ec4db0SMatan Azrad 		MLX5_SET(mkc, mkc, access_mode_1_0, attr->log_entity_size ?
38853ec4db0SMatan Azrad 			 MLX5_MKC_ACCESS_MODE_KLM_FBS :
38953ec4db0SMatan Azrad 			 MLX5_MKC_ACCESS_MODE_KLM);
39053ec4db0SMatan Azrad 		MLX5_SET(mkc, mkc, log_page_size, attr->log_entity_size);
39153ec4db0SMatan Azrad 	} else {
39253ec4db0SMatan Azrad 		translation_size = (RTE_ALIGN(attr->size, pgsize) * 8) / 16;
39353ec4db0SMatan Azrad 		MLX5_SET(mkc, mkc, access_mode_1_0, MLX5_MKC_ACCESS_MODE_MTT);
39453ec4db0SMatan Azrad 		MLX5_SET(mkc, mkc, log_page_size, rte_log2_u32(pgsize));
39553ec4db0SMatan Azrad 	}
3967b4f1e6bSMatan Azrad 	MLX5_SET(create_mkey_in, in, translations_octword_actual_size,
3977b4f1e6bSMatan Azrad 		 translation_size);
3987b4f1e6bSMatan Azrad 	MLX5_SET(create_mkey_in, in, mkey_umem_id, attr->umem_id);
39953ec4db0SMatan Azrad 	MLX5_SET(create_mkey_in, in, pg_access, attr->pg_access);
4007b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, lw, 0x1);
4017b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, lr, 0x1);
4020111a74eSDekel Peled 	if (attr->set_remote_rw) {
4030111a74eSDekel Peled 		MLX5_SET(mkc, mkc, rw, 0x1);
4040111a74eSDekel Peled 		MLX5_SET(mkc, mkc, rr, 0x1);
4050111a74eSDekel Peled 	}
4067b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, qpn, 0xffffff);
4077b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, pd, attr->pd);
4087b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, mkey_7_0, attr->umem_id & 0xFF);
409f2054291SSuanming Mou 	MLX5_SET(mkc, mkc, umr_en, attr->umr_en);
4107b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, translations_octword_size, translation_size);
411e82ddd28STal Shnaiderman 	MLX5_SET(mkc, mkc, relaxed_ordering_write,
412e82ddd28STal Shnaiderman 		 attr->relaxed_ordering_write);
413f002358cSMichael Baum 	MLX5_SET(mkc, mkc, relaxed_ordering_read, attr->relaxed_ordering_read);
4147b4f1e6bSMatan Azrad 	MLX5_SET64(mkc, mkc, start_addr, attr->addr);
4157b4f1e6bSMatan Azrad 	MLX5_SET64(mkc, mkc, len, attr->size);
4160111a74eSDekel Peled 	MLX5_SET(mkc, mkc, crypto_en, attr->crypto_en);
4170111a74eSDekel Peled 	if (attr->crypto_en) {
4180111a74eSDekel Peled 		MLX5_SET(mkc, mkc, bsf_en, attr->crypto_en);
4190111a74eSDekel Peled 		MLX5_SET(mkc, mkc, bsf_octword_size, 4);
4200111a74eSDekel Peled 	}
42153ec4db0SMatan Azrad 	mkey->obj = mlx5_glue->devx_obj_create(ctx, in, in_size_dw * 4, out,
4227b4f1e6bSMatan Azrad 					       sizeof(out));
4237b4f1e6bSMatan Azrad 	if (!mkey->obj) {
4242d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, klm_num ? "create indirect mkey"
4252d8dde8dSGregory Etelson 					       : "create direct key", NULL, 0);
42666914d19SSuanming Mou 		mlx5_free(mkey);
4277b4f1e6bSMatan Azrad 		return NULL;
4287b4f1e6bSMatan Azrad 	}
4297b4f1e6bSMatan Azrad 	mkey->id = MLX5_GET(create_mkey_out, out, mkey_index);
4307b4f1e6bSMatan Azrad 	mkey->id = (mkey->id << 8) | (attr->umem_id & 0xFF);
4317b4f1e6bSMatan Azrad 	return mkey;
4327b4f1e6bSMatan Azrad }
4337b4f1e6bSMatan Azrad 
4347b4f1e6bSMatan Azrad /**
4357b4f1e6bSMatan Azrad  * Get status of devx command response.
4367b4f1e6bSMatan Azrad  * Mainly used for asynchronous commands.
4377b4f1e6bSMatan Azrad  *
4387b4f1e6bSMatan Azrad  * @param[in] out
4397b4f1e6bSMatan Azrad  *   The out response buffer.
4407b4f1e6bSMatan Azrad  *
4417b4f1e6bSMatan Azrad  * @return
4427b4f1e6bSMatan Azrad  *   0 on success, non-zero value otherwise.
4437b4f1e6bSMatan Azrad  */
4447b4f1e6bSMatan Azrad int
4457b4f1e6bSMatan Azrad mlx5_devx_get_out_command_status(void *out)
4467b4f1e6bSMatan Azrad {
4477b4f1e6bSMatan Azrad 	int status;
4487b4f1e6bSMatan Azrad 
4497b4f1e6bSMatan Azrad 	if (!out)
4507b4f1e6bSMatan Azrad 		return -EINVAL;
4517b4f1e6bSMatan Azrad 	status = MLX5_GET(query_flow_counter_out, out, status);
4527b4f1e6bSMatan Azrad 	if (status) {
4537b4f1e6bSMatan Azrad 		int syndrome = MLX5_GET(query_flow_counter_out, out, syndrome);
4547b4f1e6bSMatan Azrad 
455f002358cSMichael Baum 		DRV_LOG(ERR, "Bad DevX status %x, syndrome = %x", status,
4567b4f1e6bSMatan Azrad 			syndrome);
4577b4f1e6bSMatan Azrad 	}
4587b4f1e6bSMatan Azrad 	return status;
4597b4f1e6bSMatan Azrad }
4607b4f1e6bSMatan Azrad 
4617b4f1e6bSMatan Azrad /**
4627b4f1e6bSMatan Azrad  * Destroy any object allocated by a Devx API.
4637b4f1e6bSMatan Azrad  *
4647b4f1e6bSMatan Azrad  * @param[in] obj
4657b4f1e6bSMatan Azrad  *   Pointer to a general object.
4667b4f1e6bSMatan Azrad  *
4677b4f1e6bSMatan Azrad  * @return
4687b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
4697b4f1e6bSMatan Azrad  */
4707b4f1e6bSMatan Azrad int
4717b4f1e6bSMatan Azrad mlx5_devx_cmd_destroy(struct mlx5_devx_obj *obj)
4727b4f1e6bSMatan Azrad {
4737b4f1e6bSMatan Azrad 	int ret;
4747b4f1e6bSMatan Azrad 
4757b4f1e6bSMatan Azrad 	if (!obj)
4767b4f1e6bSMatan Azrad 		return 0;
4777b4f1e6bSMatan Azrad 	ret =  mlx5_glue->devx_obj_destroy(obj->obj);
47866914d19SSuanming Mou 	mlx5_free(obj);
4797b4f1e6bSMatan Azrad 	return ret;
4807b4f1e6bSMatan Azrad }
4817b4f1e6bSMatan Azrad 
4827b4f1e6bSMatan Azrad /**
4837b4f1e6bSMatan Azrad  * Query NIC vport context.
4847b4f1e6bSMatan Azrad  * Fills minimal inline attribute.
4857b4f1e6bSMatan Azrad  *
4867b4f1e6bSMatan Azrad  * @param[in] ctx
4877b4f1e6bSMatan Azrad  *   ibv contexts returned from mlx5dv_open_device.
4887b4f1e6bSMatan Azrad  * @param[in] vport
4897b4f1e6bSMatan Azrad  *   vport index
4907b4f1e6bSMatan Azrad  * @param[out] attr
4917b4f1e6bSMatan Azrad  *   Attributes device values.
4927b4f1e6bSMatan Azrad  *
4937b4f1e6bSMatan Azrad  * @return
4947b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
4957b4f1e6bSMatan Azrad  */
4967b4f1e6bSMatan Azrad static int
497e09d350eSOphir Munk mlx5_devx_cmd_query_nic_vport_context(void *ctx,
4987b4f1e6bSMatan Azrad 				      unsigned int vport,
4997b4f1e6bSMatan Azrad 				      struct mlx5_hca_attr *attr)
5007b4f1e6bSMatan Azrad {
5017b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_nic_vport_context_in)] = {0};
5027b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_nic_vport_context_out)] = {0};
5037b4f1e6bSMatan Azrad 	void *vctx;
504b0067860SGregory Etelson 	int rc;
5057b4f1e6bSMatan Azrad 
5067b4f1e6bSMatan Azrad 	/* Query NIC vport context to determine inline mode. */
5077b4f1e6bSMatan Azrad 	MLX5_SET(query_nic_vport_context_in, in, opcode,
5087b4f1e6bSMatan Azrad 		 MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT);
5097b4f1e6bSMatan Azrad 	MLX5_SET(query_nic_vport_context_in, in, vport_number, vport);
5107b4f1e6bSMatan Azrad 	if (vport)
5117b4f1e6bSMatan Azrad 		MLX5_SET(query_nic_vport_context_in, in, other_vport, 1);
5127b4f1e6bSMatan Azrad 	rc = mlx5_glue->devx_general_cmd(ctx,
5137b4f1e6bSMatan Azrad 					 in, sizeof(in),
5147b4f1e6bSMatan Azrad 					 out, sizeof(out));
515b0067860SGregory Etelson 	if (rc || MLX5_FW_STATUS(out)) {
5162d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "query NIC vport context", NULL, 0);
517b0067860SGregory Etelson 		return MLX5_DEVX_ERR_RC(rc);
5187b4f1e6bSMatan Azrad 	}
5197b4f1e6bSMatan Azrad 	vctx = MLX5_ADDR_OF(query_nic_vport_context_out, out,
5207b4f1e6bSMatan Azrad 			    nic_vport_context);
5211672cd7aSMichael Baum 	if (attr->wqe_inline_mode == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT)
5227b4f1e6bSMatan Azrad 		attr->vport_inline_mode = MLX5_GET(nic_vport_context, vctx,
5237b4f1e6bSMatan Azrad 						   min_wqe_inline_mode);
5241672cd7aSMichael Baum 	attr->system_image_guid = MLX5_GET64(nic_vport_context, vctx,
5251672cd7aSMichael Baum 					     system_image_guid);
5267b4f1e6bSMatan Azrad 	return 0;
5277b4f1e6bSMatan Azrad }
5287b4f1e6bSMatan Azrad 
5297b4f1e6bSMatan Azrad /**
530ba1768c4SMatan Azrad  * Query NIC vDPA attributes.
531ba1768c4SMatan Azrad  *
532ba1768c4SMatan Azrad  * @param[in] ctx
533e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
534ba1768c4SMatan Azrad  * @param[out] vdpa_attr
535ba1768c4SMatan Azrad  *   vDPA Attributes structure to fill.
536ba1768c4SMatan Azrad  */
537ba1768c4SMatan Azrad static void
538e09d350eSOphir Munk mlx5_devx_cmd_query_hca_vdpa_attr(void *ctx,
539ba1768c4SMatan Azrad 				  struct mlx5_hca_vdpa_attr *vdpa_attr)
540ba1768c4SMatan Azrad {
5419c410b28SViacheslav Ovsiienko 	uint32_t in[MLX5_ST_SZ_DW(query_hca_cap_in)];
5429c410b28SViacheslav Ovsiienko 	uint32_t out[MLX5_ST_SZ_DW(query_hca_cap_out)];
5439c410b28SViacheslav Ovsiienko 	void *hcattr;
544ba1768c4SMatan Azrad 
5459c410b28SViacheslav Ovsiienko 	hcattr = mlx5_devx_get_hca_cap(ctx, in, out, NULL,
546ba1768c4SMatan Azrad 			MLX5_GET_HCA_CAP_OP_MOD_VDPA_EMULATION |
547ba1768c4SMatan Azrad 			MLX5_HCA_CAP_OPMOD_GET_CUR);
5489c410b28SViacheslav Ovsiienko 	if (!hcattr) {
5498c3a4688SStephen Hemminger 		DRV_LOG(DEBUG, "Failed to query devx VDPA capabilities");
550ba1768c4SMatan Azrad 		vdpa_attr->valid = 0;
551ba1768c4SMatan Azrad 	} else {
552ba1768c4SMatan Azrad 		vdpa_attr->valid = 1;
553ba1768c4SMatan Azrad 		vdpa_attr->desc_tunnel_offload_type =
554ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
555ba1768c4SMatan Azrad 				 desc_tunnel_offload_type);
556ba1768c4SMatan Azrad 		vdpa_attr->eth_frame_offload_type =
557ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
558ba1768c4SMatan Azrad 				 eth_frame_offload_type);
559ba1768c4SMatan Azrad 		vdpa_attr->virtio_version_1_0 =
560ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
561ba1768c4SMatan Azrad 				 virtio_version_1_0);
562ba1768c4SMatan Azrad 		vdpa_attr->tso_ipv4 = MLX5_GET(virtio_emulation_cap, hcattr,
563ba1768c4SMatan Azrad 					       tso_ipv4);
564ba1768c4SMatan Azrad 		vdpa_attr->tso_ipv6 = MLX5_GET(virtio_emulation_cap, hcattr,
565ba1768c4SMatan Azrad 					       tso_ipv6);
566ba1768c4SMatan Azrad 		vdpa_attr->tx_csum = MLX5_GET(virtio_emulation_cap, hcattr,
567ba1768c4SMatan Azrad 					      tx_csum);
568ba1768c4SMatan Azrad 		vdpa_attr->rx_csum = MLX5_GET(virtio_emulation_cap, hcattr,
569ba1768c4SMatan Azrad 					      rx_csum);
570ba1768c4SMatan Azrad 		vdpa_attr->event_mode = MLX5_GET(virtio_emulation_cap, hcattr,
571ba1768c4SMatan Azrad 						 event_mode);
572ba1768c4SMatan Azrad 		vdpa_attr->virtio_queue_type =
573ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
574ba1768c4SMatan Azrad 				 virtio_queue_type);
575ba1768c4SMatan Azrad 		vdpa_attr->log_doorbell_stride =
576ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
577ba1768c4SMatan Azrad 				 log_doorbell_stride);
5782ac90aecSLi Zhang 		vdpa_attr->vnet_modify_ext =
5792ac90aecSLi Zhang 			MLX5_GET(virtio_emulation_cap, hcattr,
5802ac90aecSLi Zhang 				 vnet_modify_ext);
5812ac90aecSLi Zhang 		vdpa_attr->virtio_net_q_addr_modify =
5822ac90aecSLi Zhang 			MLX5_GET(virtio_emulation_cap, hcattr,
5832ac90aecSLi Zhang 				 virtio_net_q_addr_modify);
5842ac90aecSLi Zhang 		vdpa_attr->virtio_q_index_modify =
5852ac90aecSLi Zhang 			MLX5_GET(virtio_emulation_cap, hcattr,
5862ac90aecSLi Zhang 				 virtio_q_index_modify);
587ba1768c4SMatan Azrad 		vdpa_attr->log_doorbell_bar_size =
588ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
589ba1768c4SMatan Azrad 				 log_doorbell_bar_size);
590ba1768c4SMatan Azrad 		vdpa_attr->doorbell_bar_offset =
591ba1768c4SMatan Azrad 			MLX5_GET64(virtio_emulation_cap, hcattr,
592ba1768c4SMatan Azrad 				   doorbell_bar_offset);
593ba1768c4SMatan Azrad 		vdpa_attr->max_num_virtio_queues =
594ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
595ba1768c4SMatan Azrad 				 max_num_virtio_queues);
5968712c80aSMatan Azrad 		vdpa_attr->umems[0].a = MLX5_GET(virtio_emulation_cap, hcattr,
597ba1768c4SMatan Azrad 						 umem_1_buffer_param_a);
5988712c80aSMatan Azrad 		vdpa_attr->umems[0].b = MLX5_GET(virtio_emulation_cap, hcattr,
599ba1768c4SMatan Azrad 						 umem_1_buffer_param_b);
6008712c80aSMatan Azrad 		vdpa_attr->umems[1].a = MLX5_GET(virtio_emulation_cap, hcattr,
601ba1768c4SMatan Azrad 						 umem_2_buffer_param_a);
6028712c80aSMatan Azrad 		vdpa_attr->umems[1].b = MLX5_GET(virtio_emulation_cap, hcattr,
6038712c80aSMatan Azrad 						 umem_2_buffer_param_b);
6048712c80aSMatan Azrad 		vdpa_attr->umems[2].a = MLX5_GET(virtio_emulation_cap, hcattr,
605ba1768c4SMatan Azrad 						 umem_3_buffer_param_a);
6068712c80aSMatan Azrad 		vdpa_attr->umems[2].b = MLX5_GET(virtio_emulation_cap, hcattr,
607ba1768c4SMatan Azrad 						 umem_3_buffer_param_b);
608ba1768c4SMatan Azrad 	}
609ba1768c4SMatan Azrad }
610ba1768c4SMatan Azrad 
61165ea97e9SMichael Baum /**
61265ea97e9SMichael Baum  * Query match sample handle parameters.
61365ea97e9SMichael Baum  *
61465ea97e9SMichael Baum  * This command allows translating a field sample handle returned by either
61565ea97e9SMichael Baum  * PARSE_GRAPH_FLOW_MATCH_SAMPLE or by GENEVE TLV OPTION object into values
61665ea97e9SMichael Baum  * used for header modification or header matching/hashing.
61765ea97e9SMichael Baum  *
61865ea97e9SMichael Baum  * @param[in] ctx
61965ea97e9SMichael Baum  *   Context used to create either GENEVE TLV option or FLEX PARSE GRAPH object.
62065ea97e9SMichael Baum  * @param[in] sample_field_id
62165ea97e9SMichael Baum  *   Field sample handle returned by either PARSE_GRAPH_FLOW_MATCH_SAMPLE
62265ea97e9SMichael Baum  *   or by GENEVE TLV OPTION object.
62365ea97e9SMichael Baum  * @param[out] attr
62465ea97e9SMichael Baum  *   Pointer to match sample info attributes structure.
62565ea97e9SMichael Baum  *
62665ea97e9SMichael Baum  * @return
62765ea97e9SMichael Baum  *   0 on success, a negative errno otherwise and rte_errno is set.
62865ea97e9SMichael Baum  */
62965ea97e9SMichael Baum int
63065ea97e9SMichael Baum mlx5_devx_cmd_match_sample_info_query(void *ctx, uint32_t sample_field_id,
63165ea97e9SMichael Baum 				      struct mlx5_devx_match_sample_info_query_attr *attr)
63265ea97e9SMichael Baum {
63365ea97e9SMichael Baum #ifdef HAVE_IBV_FLOW_DV_SUPPORT
63465ea97e9SMichael Baum 	uint32_t out[MLX5_ST_SZ_DW(query_match_sample_info_out)] = {0};
63565ea97e9SMichael Baum 	uint32_t in[MLX5_ST_SZ_DW(query_match_sample_info_in)] = {0};
63665ea97e9SMichael Baum 	int rc;
63765ea97e9SMichael Baum 
63865ea97e9SMichael Baum 	MLX5_SET(query_match_sample_info_in, in, opcode,
63965ea97e9SMichael Baum 		 MLX5_CMD_OP_QUERY_MATCH_SAMPLE_INFO);
64065ea97e9SMichael Baum 	MLX5_SET(query_match_sample_info_in, in, op_mod, 0);
64165ea97e9SMichael Baum 	MLX5_SET(query_match_sample_info_in, in, sample_field_id,
64265ea97e9SMichael Baum 		 sample_field_id);
64365ea97e9SMichael Baum 	rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, sizeof(out));
6444db94c63SMichael Baum 	if (rc || MLX5_FW_STATUS(out)) {
6454db94c63SMichael Baum 		DEVX_DRV_LOG(ERR, out, "query match sample info",
6464db94c63SMichael Baum 			     "sample_field_id", sample_field_id);
6474db94c63SMichael Baum 		return MLX5_DEVX_ERR_RC(rc);
64865ea97e9SMichael Baum 	}
64965ea97e9SMichael Baum 	attr->modify_field_id = MLX5_GET(query_match_sample_info_out, out,
65065ea97e9SMichael Baum 					 modify_field_id);
65165ea97e9SMichael Baum 	attr->sample_dw_data = MLX5_GET(query_match_sample_info_out, out,
65265ea97e9SMichael Baum 					field_format_select_dw);
65365ea97e9SMichael Baum 	attr->sample_dw_ok_bit = MLX5_GET(query_match_sample_info_out, out,
65465ea97e9SMichael Baum 					  ok_bit_format_select_dw);
65565ea97e9SMichael Baum 	attr->sample_dw_ok_bit_offset = MLX5_GET(query_match_sample_info_out,
65665ea97e9SMichael Baum 						 out, ok_bit_offset);
65765ea97e9SMichael Baum 	return 0;
65865ea97e9SMichael Baum #else
65965ea97e9SMichael Baum 	(void)ctx;
66065ea97e9SMichael Baum 	(void)sample_field_id;
66165ea97e9SMichael Baum 	(void)attr;
66265ea97e9SMichael Baum 	return -ENOTSUP;
66365ea97e9SMichael Baum #endif
66465ea97e9SMichael Baum }
66565ea97e9SMichael Baum 
66638119ebeSBing Zhao int
66738119ebeSBing Zhao mlx5_devx_cmd_query_parse_samples(struct mlx5_devx_obj *flex_obj,
668bc0a9303SRongwei Liu 				  uint32_t *ids,
669f1324a17SRongwei Liu 				  uint32_t num, uint8_t *anchor)
67038119ebeSBing Zhao {
67138119ebeSBing Zhao 	uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0};
67238119ebeSBing Zhao 	uint32_t out[MLX5_ST_SZ_DW(create_flex_parser_out)] = {0};
67338119ebeSBing Zhao 	void *hdr = MLX5_ADDR_OF(create_flex_parser_out, in, hdr);
67438119ebeSBing Zhao 	void *flex = MLX5_ADDR_OF(create_flex_parser_out, out, flex);
67538119ebeSBing Zhao 	void *sample = MLX5_ADDR_OF(parse_graph_flex, flex, sample_table);
67638119ebeSBing Zhao 	int ret;
67738119ebeSBing Zhao 	uint32_t idx = 0;
67838119ebeSBing Zhao 	uint32_t i;
67938119ebeSBing Zhao 
68038119ebeSBing Zhao 	if (num > MLX5_GRAPH_NODE_SAMPLE_NUM) {
68138119ebeSBing Zhao 		rte_errno = EINVAL;
68238119ebeSBing Zhao 		DRV_LOG(ERR, "Too many sample IDs to be fetched.");
68338119ebeSBing Zhao 		return -rte_errno;
68438119ebeSBing Zhao 	}
68538119ebeSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
68638119ebeSBing Zhao 		 MLX5_CMD_OP_QUERY_GENERAL_OBJECT);
68738119ebeSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
68838119ebeSBing Zhao 		 MLX5_GENERAL_OBJ_TYPE_FLEX_PARSE_GRAPH);
68938119ebeSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, flex_obj->id);
69038119ebeSBing Zhao 	ret = mlx5_glue->devx_obj_query(flex_obj->obj, in, sizeof(in),
69138119ebeSBing Zhao 					out, sizeof(out));
69238119ebeSBing Zhao 	if (ret) {
69338119ebeSBing Zhao 		rte_errno = ret;
69438119ebeSBing Zhao 		DRV_LOG(ERR, "Failed to query sample IDs with object %p.",
69538119ebeSBing Zhao 			(void *)flex_obj);
69638119ebeSBing Zhao 		return -rte_errno;
69738119ebeSBing Zhao 	}
69800e57916SRongwei Liu 	if (anchor)
699f1324a17SRongwei Liu 		*anchor = MLX5_GET(parse_graph_flex, flex, head_anchor_id);
700bc0a9303SRongwei Liu 	for (i = 0; i < MLX5_GRAPH_NODE_SAMPLE_NUM && idx < num; i++) {
70138119ebeSBing Zhao 		void *s_off = (void *)((char *)sample + i *
70238119ebeSBing Zhao 			      MLX5_ST_SZ_BYTES(parse_graph_flow_match_sample));
70338119ebeSBing Zhao 		uint32_t en;
70438119ebeSBing Zhao 
70538119ebeSBing Zhao 		en = MLX5_GET(parse_graph_flow_match_sample, s_off,
70638119ebeSBing Zhao 			      flow_match_sample_en);
70738119ebeSBing Zhao 		if (!en)
70838119ebeSBing Zhao 			continue;
709bc0a9303SRongwei Liu 		ids[idx++] = MLX5_GET(parse_graph_flow_match_sample, s_off,
71038119ebeSBing Zhao 				      flow_match_sample_field_id);
71138119ebeSBing Zhao 	}
71238119ebeSBing Zhao 	if (num != idx) {
71338119ebeSBing Zhao 		rte_errno = EINVAL;
71438119ebeSBing Zhao 		DRV_LOG(ERR, "Number of sample IDs are not as expected.");
71538119ebeSBing Zhao 		return -rte_errno;
71638119ebeSBing Zhao 	}
71738119ebeSBing Zhao 	return ret;
71838119ebeSBing Zhao }
71938119ebeSBing Zhao 
72038119ebeSBing Zhao struct mlx5_devx_obj *
72138119ebeSBing Zhao mlx5_devx_cmd_create_flex_parser(void *ctx,
72238119ebeSBing Zhao 				 struct mlx5_devx_graph_node_attr *data)
72338119ebeSBing Zhao {
72438119ebeSBing Zhao 	uint32_t in[MLX5_ST_SZ_DW(create_flex_parser_in)] = {0};
72538119ebeSBing Zhao 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
72638119ebeSBing Zhao 	void *hdr = MLX5_ADDR_OF(create_flex_parser_in, in, hdr);
72738119ebeSBing Zhao 	void *flex = MLX5_ADDR_OF(create_flex_parser_in, in, flex);
72838119ebeSBing Zhao 	void *sample = MLX5_ADDR_OF(parse_graph_flex, flex, sample_table);
72938119ebeSBing Zhao 	void *in_arc = MLX5_ADDR_OF(parse_graph_flex, flex, input_arc);
73038119ebeSBing Zhao 	void *out_arc = MLX5_ADDR_OF(parse_graph_flex, flex, output_arc);
731f84d733cSMichael Baum 	struct mlx5_devx_obj *parse_flex_obj = mlx5_malloc
732f84d733cSMichael Baum 		     (MLX5_MEM_ZERO, sizeof(*parse_flex_obj), 0, SOCKET_ID_ANY);
73338119ebeSBing Zhao 	uint32_t i;
73438119ebeSBing Zhao 
73538119ebeSBing Zhao 	if (!parse_flex_obj) {
736f84d733cSMichael Baum 		DRV_LOG(ERR, "Failed to allocate flex parser data.");
73738119ebeSBing Zhao 		rte_errno = ENOMEM;
73838119ebeSBing Zhao 		return NULL;
73938119ebeSBing Zhao 	}
74038119ebeSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
74138119ebeSBing Zhao 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
74238119ebeSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
74338119ebeSBing Zhao 		 MLX5_GENERAL_OBJ_TYPE_FLEX_PARSE_GRAPH);
74438119ebeSBing Zhao 	MLX5_SET(parse_graph_flex, flex, header_length_mode,
74538119ebeSBing Zhao 		 data->header_length_mode);
746b28025baSGregory Etelson 	MLX5_SET64(parse_graph_flex, flex, modify_field_select,
747b28025baSGregory Etelson 		   data->modify_field_select);
74838119ebeSBing Zhao 	MLX5_SET(parse_graph_flex, flex, header_length_base_value,
74938119ebeSBing Zhao 		 data->header_length_base_value);
75038119ebeSBing Zhao 	MLX5_SET(parse_graph_flex, flex, header_length_field_offset,
75138119ebeSBing Zhao 		 data->header_length_field_offset);
75238119ebeSBing Zhao 	MLX5_SET(parse_graph_flex, flex, header_length_field_shift,
75338119ebeSBing Zhao 		 data->header_length_field_shift);
754b28025baSGregory Etelson 	MLX5_SET(parse_graph_flex, flex, next_header_field_offset,
755b28025baSGregory Etelson 		 data->next_header_field_offset);
756b28025baSGregory Etelson 	MLX5_SET(parse_graph_flex, flex, next_header_field_size,
757b28025baSGregory Etelson 		 data->next_header_field_size);
75838119ebeSBing Zhao 	MLX5_SET(parse_graph_flex, flex, header_length_field_mask,
75938119ebeSBing Zhao 		 data->header_length_field_mask);
76038119ebeSBing Zhao 	for (i = 0; i < MLX5_GRAPH_NODE_SAMPLE_NUM; i++) {
76138119ebeSBing Zhao 		struct mlx5_devx_match_sample_attr *s = &data->sample[i];
76238119ebeSBing Zhao 		void *s_off = (void *)((char *)sample + i *
76338119ebeSBing Zhao 			      MLX5_ST_SZ_BYTES(parse_graph_flow_match_sample));
76438119ebeSBing Zhao 
76538119ebeSBing Zhao 		if (!s->flow_match_sample_en)
76638119ebeSBing Zhao 			continue;
76738119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
76838119ebeSBing Zhao 			 flow_match_sample_en, !!s->flow_match_sample_en);
76938119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
77038119ebeSBing Zhao 			 flow_match_sample_field_offset,
77138119ebeSBing Zhao 			 s->flow_match_sample_field_offset);
77238119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
77338119ebeSBing Zhao 			 flow_match_sample_offset_mode,
77438119ebeSBing Zhao 			 s->flow_match_sample_offset_mode);
77538119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
77638119ebeSBing Zhao 			 flow_match_sample_field_offset_mask,
77738119ebeSBing Zhao 			 s->flow_match_sample_field_offset_mask);
77838119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
77938119ebeSBing Zhao 			 flow_match_sample_field_offset_shift,
78038119ebeSBing Zhao 			 s->flow_match_sample_field_offset_shift);
78138119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
78238119ebeSBing Zhao 			 flow_match_sample_field_base_offset,
78338119ebeSBing Zhao 			 s->flow_match_sample_field_base_offset);
78438119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
78538119ebeSBing Zhao 			 flow_match_sample_tunnel_mode,
78638119ebeSBing Zhao 			 s->flow_match_sample_tunnel_mode);
78738119ebeSBing Zhao 	}
78838119ebeSBing Zhao 	for (i = 0; i < MLX5_GRAPH_NODE_ARC_NUM; i++) {
78938119ebeSBing Zhao 		struct mlx5_devx_graph_arc_attr *ia = &data->in[i];
79038119ebeSBing Zhao 		struct mlx5_devx_graph_arc_attr *oa = &data->out[i];
79138119ebeSBing Zhao 		void *in_off = (void *)((char *)in_arc + i *
79238119ebeSBing Zhao 			      MLX5_ST_SZ_BYTES(parse_graph_arc));
79338119ebeSBing Zhao 		void *out_off = (void *)((char *)out_arc + i *
79438119ebeSBing Zhao 			      MLX5_ST_SZ_BYTES(parse_graph_arc));
79538119ebeSBing Zhao 
79638119ebeSBing Zhao 		if (ia->arc_parse_graph_node != 0) {
79738119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, in_off,
79838119ebeSBing Zhao 				 compare_condition_value,
79938119ebeSBing Zhao 				 ia->compare_condition_value);
80038119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, in_off, start_inner_tunnel,
80138119ebeSBing Zhao 				 ia->start_inner_tunnel);
80238119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, in_off, arc_parse_graph_node,
80338119ebeSBing Zhao 				 ia->arc_parse_graph_node);
80438119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, in_off,
80538119ebeSBing Zhao 				 parse_graph_node_handle,
80638119ebeSBing Zhao 				 ia->parse_graph_node_handle);
80738119ebeSBing Zhao 		}
80838119ebeSBing Zhao 		if (oa->arc_parse_graph_node != 0) {
80938119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, out_off,
81038119ebeSBing Zhao 				 compare_condition_value,
81138119ebeSBing Zhao 				 oa->compare_condition_value);
81238119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, out_off, start_inner_tunnel,
81338119ebeSBing Zhao 				 oa->start_inner_tunnel);
81438119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, out_off, arc_parse_graph_node,
81538119ebeSBing Zhao 				 oa->arc_parse_graph_node);
81638119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, out_off,
81738119ebeSBing Zhao 				 parse_graph_node_handle,
81838119ebeSBing Zhao 				 oa->parse_graph_node_handle);
81938119ebeSBing Zhao 		}
82038119ebeSBing Zhao 	}
82138119ebeSBing Zhao 	parse_flex_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
82238119ebeSBing Zhao 							 out, sizeof(out));
82338119ebeSBing Zhao 	if (!parse_flex_obj->obj) {
8242d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create FLEX PARSE GRAPH", NULL, 0);
82566914d19SSuanming Mou 		mlx5_free(parse_flex_obj);
82638119ebeSBing Zhao 		return NULL;
82738119ebeSBing Zhao 	}
82838119ebeSBing Zhao 	parse_flex_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
82938119ebeSBing Zhao 	return parse_flex_obj;
83038119ebeSBing Zhao }
83138119ebeSBing Zhao 
8320f250a4bSGregory Etelson static int
83365be2ca6SGregory Etelson mlx5_devx_cmd_query_hca_parse_graph_node_cap
83465be2ca6SGregory Etelson 	(void *ctx, struct mlx5_hca_flex_attr *attr)
83565be2ca6SGregory Etelson {
83665be2ca6SGregory Etelson 	uint32_t in[MLX5_ST_SZ_DW(query_hca_cap_in)];
83765be2ca6SGregory Etelson 	uint32_t out[MLX5_ST_SZ_DW(query_hca_cap_out)];
83865be2ca6SGregory Etelson 	void *hcattr;
83965be2ca6SGregory Etelson 	int rc;
84065be2ca6SGregory Etelson 
84165be2ca6SGregory Etelson 	hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
84265be2ca6SGregory Etelson 			MLX5_GET_HCA_CAP_OP_MOD_PARSE_GRAPH_NODE_CAP |
84365be2ca6SGregory Etelson 			MLX5_HCA_CAP_OPMOD_GET_CUR);
84465be2ca6SGregory Etelson 	if (!hcattr)
84565be2ca6SGregory Etelson 		return rc;
84665be2ca6SGregory Etelson 	attr->node_in = MLX5_GET(parse_graph_node_cap, hcattr, node_in);
84765be2ca6SGregory Etelson 	attr->node_out = MLX5_GET(parse_graph_node_cap, hcattr, node_out);
84865be2ca6SGregory Etelson 	attr->header_length_mode = MLX5_GET(parse_graph_node_cap, hcattr,
84965be2ca6SGregory Etelson 					    header_length_mode);
85065be2ca6SGregory Etelson 	attr->sample_offset_mode = MLX5_GET(parse_graph_node_cap, hcattr,
85165be2ca6SGregory Etelson 					    sample_offset_mode);
85265be2ca6SGregory Etelson 	attr->max_num_arc_in = MLX5_GET(parse_graph_node_cap, hcattr,
85365be2ca6SGregory Etelson 					max_num_arc_in);
85465be2ca6SGregory Etelson 	attr->max_num_arc_out = MLX5_GET(parse_graph_node_cap, hcattr,
85565be2ca6SGregory Etelson 					 max_num_arc_out);
85665be2ca6SGregory Etelson 	attr->max_num_sample = MLX5_GET(parse_graph_node_cap, hcattr,
85765be2ca6SGregory Etelson 					max_num_sample);
858bc0a9303SRongwei Liu 	attr->parse_graph_anchor = MLX5_GET(parse_graph_node_cap, hcattr, parse_graph_anchor);
859f1324a17SRongwei Liu 	attr->sample_tunnel_inner2 = MLX5_GET(parse_graph_node_cap, hcattr,
860f1324a17SRongwei Liu 					      sample_tunnel_inner2);
861f1324a17SRongwei Liu 	attr->zero_size_supported = MLX5_GET(parse_graph_node_cap, hcattr,
862f1324a17SRongwei Liu 					     zero_size_supported);
86365be2ca6SGregory Etelson 	attr->sample_id_in_out = MLX5_GET(parse_graph_node_cap, hcattr,
86465be2ca6SGregory Etelson 					  sample_id_in_out);
86565be2ca6SGregory Etelson 	attr->max_base_header_length = MLX5_GET(parse_graph_node_cap, hcattr,
86665be2ca6SGregory Etelson 						max_base_header_length);
86765be2ca6SGregory Etelson 	attr->max_sample_base_offset = MLX5_GET(parse_graph_node_cap, hcattr,
86865be2ca6SGregory Etelson 						max_sample_base_offset);
86965be2ca6SGregory Etelson 	attr->max_next_header_offset = MLX5_GET(parse_graph_node_cap, hcattr,
87065be2ca6SGregory Etelson 						max_next_header_offset);
87165be2ca6SGregory Etelson 	attr->header_length_mask_width = MLX5_GET(parse_graph_node_cap, hcattr,
87265be2ca6SGregory Etelson 						  header_length_mask_width);
87365be2ca6SGregory Etelson 	/* Get the max supported samples from HCA CAP 2 */
87465be2ca6SGregory Etelson 	hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
87565be2ca6SGregory Etelson 			MLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE_2 |
87665be2ca6SGregory Etelson 			MLX5_HCA_CAP_OPMOD_GET_CUR);
87765be2ca6SGregory Etelson 	if (!hcattr)
87865be2ca6SGregory Etelson 		return rc;
87965be2ca6SGregory Etelson 	attr->max_num_prog_sample =
88065be2ca6SGregory Etelson 		MLX5_GET(cmd_hca_cap_2, hcattr,	max_num_prog_sample_field);
88165be2ca6SGregory Etelson 	return 0;
88265be2ca6SGregory Etelson }
88365be2ca6SGregory Etelson 
88465be2ca6SGregory Etelson static int
8850f250a4bSGregory Etelson mlx5_devx_query_pkt_integrity_match(void *hcattr)
8860f250a4bSGregory Etelson {
8870f250a4bSGregory Etelson 	return MLX5_GET(flow_table_nic_cap, hcattr,
8880f250a4bSGregory Etelson 			ft_field_support_2_nic_receive.inner_l3_ok) &&
8890f250a4bSGregory Etelson 	       MLX5_GET(flow_table_nic_cap, hcattr,
8900f250a4bSGregory Etelson 			ft_field_support_2_nic_receive.inner_l4_ok) &&
8910f250a4bSGregory Etelson 	       MLX5_GET(flow_table_nic_cap, hcattr,
8920f250a4bSGregory Etelson 			ft_field_support_2_nic_receive.outer_l3_ok) &&
8930f250a4bSGregory Etelson 	       MLX5_GET(flow_table_nic_cap, hcattr,
8940f250a4bSGregory Etelson 			ft_field_support_2_nic_receive.outer_l4_ok) &&
8950f250a4bSGregory Etelson 	       MLX5_GET(flow_table_nic_cap, hcattr,
8960f250a4bSGregory Etelson 			ft_field_support_2_nic_receive
8970f250a4bSGregory Etelson 				.inner_ipv4_checksum_ok) &&
8980f250a4bSGregory Etelson 	       MLX5_GET(flow_table_nic_cap, hcattr,
8990f250a4bSGregory Etelson 			ft_field_support_2_nic_receive.inner_l4_checksum_ok) &&
9000f250a4bSGregory Etelson 	       MLX5_GET(flow_table_nic_cap, hcattr,
9010f250a4bSGregory Etelson 			ft_field_support_2_nic_receive
9020f250a4bSGregory Etelson 				.outer_ipv4_checksum_ok) &&
9030f250a4bSGregory Etelson 	       MLX5_GET(flow_table_nic_cap, hcattr,
9040f250a4bSGregory Etelson 			ft_field_support_2_nic_receive.outer_l4_checksum_ok);
9050f250a4bSGregory Etelson }
9060f250a4bSGregory Etelson 
907ba1768c4SMatan Azrad /**
9087b4f1e6bSMatan Azrad  * Query HCA attributes.
9097b4f1e6bSMatan Azrad  * Using those attributes we can check on run time if the device
9107b4f1e6bSMatan Azrad  * is having the required capabilities.
9117b4f1e6bSMatan Azrad  *
9127b4f1e6bSMatan Azrad  * @param[in] ctx
913e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
9147b4f1e6bSMatan Azrad  * @param[out] attr
9157b4f1e6bSMatan Azrad  *   Attributes device values.
9167b4f1e6bSMatan Azrad  *
9177b4f1e6bSMatan Azrad  * @return
9187b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
9197b4f1e6bSMatan Azrad  */
9207b4f1e6bSMatan Azrad int
921e09d350eSOphir Munk mlx5_devx_cmd_query_hca_attr(void *ctx,
9227b4f1e6bSMatan Azrad 			     struct mlx5_hca_attr *attr)
9237b4f1e6bSMatan Azrad {
9247b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_hca_cap_in)] = {0};
9257b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_hca_cap_out)] = {0};
92610599cf8SMichael Baum 	bool hca_cap_2_sup;
927876d4702SDekel Peled 	uint64_t general_obj_types_supported = 0;
9289c410b28SViacheslav Ovsiienko 	void *hcattr;
9299c410b28SViacheslav Ovsiienko 	int rc, i;
9307b4f1e6bSMatan Azrad 
9319c410b28SViacheslav Ovsiienko 	hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
9327b4f1e6bSMatan Azrad 			MLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE |
9337b4f1e6bSMatan Azrad 			MLX5_HCA_CAP_OPMOD_GET_CUR);
9349c410b28SViacheslav Ovsiienko 	if (!hcattr)
9359c410b28SViacheslav Ovsiienko 		return rc;
93610599cf8SMichael Baum 	hca_cap_2_sup = MLX5_GET(cmd_hca_cap, hcattr, hca_cap_2);
937ba707cdbSRaja Zidane 	attr->max_wqe_sz_sq = MLX5_GET(cmd_hca_cap, hcattr, max_wqe_sz_sq);
9387b4f1e6bSMatan Azrad 	attr->flow_counter_bulk_alloc_bitmap =
9397b4f1e6bSMatan Azrad 			MLX5_GET(cmd_hca_cap, hcattr, flow_counter_bulk_alloc);
9407b4f1e6bSMatan Azrad 	attr->flow_counters_dump = MLX5_GET(cmd_hca_cap, hcattr,
9417b4f1e6bSMatan Azrad 					    flow_counters_dump);
942ee160711SXueming Li 	attr->log_max_rmp = MLX5_GET(cmd_hca_cap, hcattr, log_max_rmp);
943ee160711SXueming Li 	attr->mem_rq_rmp = MLX5_GET(cmd_hca_cap, hcattr, mem_rq_rmp);
9442d3c670cSMatan Azrad 	attr->log_max_rqt_size = MLX5_GET(cmd_hca_cap, hcattr,
9452d3c670cSMatan Azrad 					  log_max_rqt_size);
9467b4f1e6bSMatan Azrad 	attr->eswitch_manager = MLX5_GET(cmd_hca_cap, hcattr, eswitch_manager);
9477b4f1e6bSMatan Azrad 	attr->hairpin = MLX5_GET(cmd_hca_cap, hcattr, hairpin);
9487b4f1e6bSMatan Azrad 	attr->log_max_hairpin_queues = MLX5_GET(cmd_hca_cap, hcattr,
9497b4f1e6bSMatan Azrad 						log_max_hairpin_queues);
9507b4f1e6bSMatan Azrad 	attr->log_max_hairpin_wq_data_sz = MLX5_GET(cmd_hca_cap, hcattr,
9517b4f1e6bSMatan Azrad 						    log_max_hairpin_wq_data_sz);
9527b4f1e6bSMatan Azrad 	attr->log_max_hairpin_num_packets = MLX5_GET
9537b4f1e6bSMatan Azrad 		(cmd_hca_cap, hcattr, log_min_hairpin_wq_data_sz);
9547b4f1e6bSMatan Azrad 	attr->vhca_id = MLX5_GET(cmd_hca_cap, hcattr, vhca_id);
955ffd5b302SShiri Kuzin 	attr->relaxed_ordering_write = MLX5_GET(cmd_hca_cap, hcattr,
956ffd5b302SShiri Kuzin 						relaxed_ordering_write);
957ffd5b302SShiri Kuzin 	attr->relaxed_ordering_read = MLX5_GET(cmd_hca_cap, hcattr,
958ffd5b302SShiri Kuzin 					       relaxed_ordering_read);
959972a1bf8SViacheslav Ovsiienko 	attr->access_register_user = MLX5_GET(cmd_hca_cap, hcattr,
960972a1bf8SViacheslav Ovsiienko 					      access_register_user);
9617b4f1e6bSMatan Azrad 	attr->eth_net_offloads = MLX5_GET(cmd_hca_cap, hcattr,
9627b4f1e6bSMatan Azrad 					  eth_net_offloads);
9637b4f1e6bSMatan Azrad 	attr->eth_virt = MLX5_GET(cmd_hca_cap, hcattr, eth_virt);
9647b4f1e6bSMatan Azrad 	attr->flex_parser_protocols = MLX5_GET(cmd_hca_cap, hcattr,
9657b4f1e6bSMatan Azrad 					       flex_parser_protocols);
9661324ff18SShiri Kuzin 	attr->max_geneve_tlv_options = MLX5_GET(cmd_hca_cap, hcattr,
9671324ff18SShiri Kuzin 			max_geneve_tlv_options);
9681324ff18SShiri Kuzin 	attr->max_geneve_tlv_option_data_len = MLX5_GET(cmd_hca_cap, hcattr,
9691324ff18SShiri Kuzin 			max_geneve_tlv_option_data_len);
970fd27b58dSMichael Baum 	attr->geneve_tlv_option_offset = MLX5_GET(cmd_hca_cap, hcattr,
971fd27b58dSMichael Baum 						  geneve_tlv_option_offset);
972fd27b58dSMichael Baum 	attr->geneve_tlv_sample = MLX5_GET(cmd_hca_cap, hcattr,
973fd27b58dSMichael Baum 					   geneve_tlv_sample);
974e9b1de28SMichael Baum 	attr->query_match_sample_info = MLX5_GET(cmd_hca_cap, hcattr,
975e9b1de28SMichael Baum 						 query_match_sample_info);
97628eeda02SMichael Baum 	attr->geneve_tlv_option_sample_id = MLX5_GET(cmd_hca_cap, hcattr,
97728eeda02SMichael Baum 						     flex_parser_id_geneve_opt_0);
9787b4f1e6bSMatan Azrad 	attr->qos.sup = MLX5_GET(cmd_hca_cap, hcattr, qos);
97979a7e409SViacheslav Ovsiienko 	attr->wqe_index_ignore = MLX5_GET(cmd_hca_cap, hcattr,
98079a7e409SViacheslav Ovsiienko 					  wqe_index_ignore_cap);
98179a7e409SViacheslav Ovsiienko 	attr->cross_channel = MLX5_GET(cmd_hca_cap, hcattr, cd);
98279a7e409SViacheslav Ovsiienko 	attr->non_wire_sq = MLX5_GET(cmd_hca_cap, hcattr, non_wire_sq);
98379a7e409SViacheslav Ovsiienko 	attr->log_max_static_sq_wq = MLX5_GET(cmd_hca_cap, hcattr,
98479a7e409SViacheslav Ovsiienko 					      log_max_static_sq_wq);
9851cbdad1bSXueming Li 	attr->num_lag_ports = MLX5_GET(cmd_hca_cap, hcattr, num_lag_ports);
98679a7e409SViacheslav Ovsiienko 	attr->dev_freq_khz = MLX5_GET(cmd_hca_cap, hcattr,
98779a7e409SViacheslav Ovsiienko 				      device_frequency_khz);
98891f7338eSSuanming Mou 	attr->scatter_fcs_w_decap_disable =
98991f7338eSSuanming Mou 		MLX5_GET(cmd_hca_cap, hcattr, scatter_fcs_w_decap_disable);
990569ffbc9SViacheslav Ovsiienko 	attr->roce = MLX5_GET(cmd_hca_cap, hcattr, roce);
991569ffbc9SViacheslav Ovsiienko 	attr->rq_ts_format = MLX5_GET(cmd_hca_cap, hcattr, rq_ts_format);
992569ffbc9SViacheslav Ovsiienko 	attr->sq_ts_format = MLX5_GET(cmd_hca_cap, hcattr, sq_ts_format);
99396f85ec4SDong Zhou 	attr->steering_format_version =
99496f85ec4SDong Zhou 		MLX5_GET(cmd_hca_cap, hcattr, steering_format_version);
9952044860eSAdy Agbarih 	attr->regexp_params = MLX5_GET(cmd_hca_cap, hcattr, regexp_params);
9962044860eSAdy Agbarih 	attr->regexp_version = MLX5_GET(cmd_hca_cap, hcattr, regexp_version);
997cfc672a9SOri Kam 	attr->regexp_num_of_engines = MLX5_GET(cmd_hca_cap, hcattr,
998cfc672a9SOri Kam 					       regexp_num_of_engines);
999876d4702SDekel Peled 	/* Read the general_obj_types bitmap and extract the relevant bits. */
1000876d4702SDekel Peled 	general_obj_types_supported = MLX5_GET64(cmd_hca_cap, hcattr,
1001876d4702SDekel Peled 						 general_obj_types);
1002e8ffd7c2SMichael Baum 	attr->qos.flow_meter_aso_sup =
1003e8ffd7c2SMichael Baum 			!!(general_obj_types_supported &
1004e8ffd7c2SMichael Baum 			   MLX5_GENERAL_OBJ_TYPES_CAP_FLOW_METER_ASO);
1005876d4702SDekel Peled 	attr->vdpa.valid = !!(general_obj_types_supported &
1006876d4702SDekel Peled 			      MLX5_GENERAL_OBJ_TYPES_CAP_VIRTQ_NET_Q);
1007876d4702SDekel Peled 	attr->vdpa.queue_counters_valid =
1008876d4702SDekel Peled 			!!(general_obj_types_supported &
1009876d4702SDekel Peled 			   MLX5_GENERAL_OBJ_TYPES_CAP_VIRTIO_Q_COUNTERS);
1010876d4702SDekel Peled 	attr->parse_graph_flex_node =
1011876d4702SDekel Peled 			!!(general_obj_types_supported &
1012876d4702SDekel Peled 			   MLX5_GENERAL_OBJ_TYPES_CAP_PARSE_GRAPH_FLEX_NODE);
1013876d4702SDekel Peled 	attr->flow_hit_aso = !!(general_obj_types_supported &
101401b8b5b6SDekel Peled 				MLX5_GENERAL_OBJ_TYPES_CAP_FLOW_HIT_ASO);
1015876d4702SDekel Peled 	attr->geneve_tlv_opt = !!(general_obj_types_supported &
10161324ff18SShiri Kuzin 				  MLX5_GENERAL_OBJ_TYPES_CAP_GENEVE_TLV_OPT);
1017178d8c50SDekel Peled 	attr->dek = !!(general_obj_types_supported &
1018178d8c50SDekel Peled 		       MLX5_GENERAL_OBJ_TYPES_CAP_DEK);
101921ca2494SDekel Peled 	attr->import_kek = !!(general_obj_types_supported &
102021ca2494SDekel Peled 			      MLX5_GENERAL_OBJ_TYPES_CAP_IMPORT_KEK);
1021abda4fd9SDekel Peled 	attr->credential = !!(general_obj_types_supported &
1022abda4fd9SDekel Peled 			      MLX5_GENERAL_OBJ_TYPES_CAP_CREDENTIAL);
102338e4780bSDekel Peled 	attr->crypto_login = !!(general_obj_types_supported &
102438e4780bSDekel Peled 				MLX5_GENERAL_OBJ_TYPES_CAP_CRYPTO_LOGIN);
1025876d4702SDekel Peled 	/* Add reading of other GENERAL_OBJ_TYPES_CAP bits above this line. */
102604223e45STal Shnaiderman 	attr->log_max_cq = MLX5_GET(cmd_hca_cap, hcattr, log_max_cq);
102704223e45STal Shnaiderman 	attr->log_max_qp = MLX5_GET(cmd_hca_cap, hcattr, log_max_qp);
102804223e45STal Shnaiderman 	attr->log_max_cq_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_cq_sz);
102904223e45STal Shnaiderman 	attr->log_max_qp_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_qp_sz);
1030*4c3d7961SIgor Gutorov 	attr->log_max_wq_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_wq_sz);
103104223e45STal Shnaiderman 	attr->log_max_mrw_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_mrw_sz);
103204223e45STal Shnaiderman 	attr->log_max_pd = MLX5_GET(cmd_hca_cap, hcattr, log_max_pd);
103304223e45STal Shnaiderman 	attr->log_max_srq = MLX5_GET(cmd_hca_cap, hcattr, log_max_srq);
103404223e45STal Shnaiderman 	attr->log_max_srq_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_srq_sz);
1035efa6a7e2SJiawei Wang 	attr->reg_c_preserve =
1036efa6a7e2SJiawei Wang 		MLX5_GET(cmd_hca_cap, hcattr, reg_c_preserve);
1037cbc4c13aSRaja Zidane 	attr->mmo_regex_qp_en = MLX5_GET(cmd_hca_cap, hcattr, regexp_mmo_qp);
1038cbc4c13aSRaja Zidane 	attr->mmo_regex_sq_en = MLX5_GET(cmd_hca_cap, hcattr, regexp_mmo_sq);
1039cbc4c13aSRaja Zidane 	attr->mmo_dma_sq_en = MLX5_GET(cmd_hca_cap, hcattr, dma_mmo_sq);
1040cbc4c13aSRaja Zidane 	attr->mmo_compress_sq_en = MLX5_GET(cmd_hca_cap, hcattr,
1041cbc4c13aSRaja Zidane 			compress_mmo_sq);
1042cbc4c13aSRaja Zidane 	attr->mmo_decompress_sq_en = MLX5_GET(cmd_hca_cap, hcattr,
1043cbc4c13aSRaja Zidane 			decompress_mmo_sq);
1044cbc4c13aSRaja Zidane 	attr->mmo_dma_qp_en = MLX5_GET(cmd_hca_cap, hcattr, dma_mmo_qp);
1045cbc4c13aSRaja Zidane 	attr->mmo_compress_qp_en = MLX5_GET(cmd_hca_cap, hcattr,
1046cbc4c13aSRaja Zidane 			compress_mmo_qp);
10478b3a69fbSMichael Baum 	attr->decomp_deflate_v1_en = MLX5_GET(cmd_hca_cap, hcattr,
10488b3a69fbSMichael Baum 					      decompress_deflate_v1);
10498b3a69fbSMichael Baum 	attr->decomp_deflate_v2_en = MLX5_GET(cmd_hca_cap, hcattr,
10508b3a69fbSMichael Baum 					      decompress_deflate_v2);
1051ae5c165bSMatan Azrad 	attr->compress_min_block_size = MLX5_GET(cmd_hca_cap, hcattr,
1052ae5c165bSMatan Azrad 						 compress_min_block_size);
1053ae5c165bSMatan Azrad 	attr->log_max_mmo_dma = MLX5_GET(cmd_hca_cap, hcattr, log_dma_mmo_size);
1054ae5c165bSMatan Azrad 	attr->log_max_mmo_compress = MLX5_GET(cmd_hca_cap, hcattr,
1055ae5c165bSMatan Azrad 					      log_compress_mmo_size);
1056ae5c165bSMatan Azrad 	attr->log_max_mmo_decompress = MLX5_GET(cmd_hca_cap, hcattr,
1057ae5c165bSMatan Azrad 						log_decompress_mmo_size);
105893297930SMichael Baum 	attr->decomp_lz4_data_only_en = MLX5_GET(cmd_hca_cap, hcattr,
105993297930SMichael Baum 						 decompress_lz4_data_only_v2);
106093297930SMichael Baum 	attr->decomp_lz4_no_checksum_en = MLX5_GET(cmd_hca_cap, hcattr,
106193297930SMichael Baum 						 decompress_lz4_no_checksum_v2);
106293297930SMichael Baum 	attr->decomp_lz4_checksum_en = MLX5_GET(cmd_hca_cap, hcattr,
106393297930SMichael Baum 						decompress_lz4_checksum_v2);
10643d3f4e6dSAlexander Kozyrev 	attr->cqe_compression = MLX5_GET(cmd_hca_cap, hcattr, cqe_compression);
10653d3f4e6dSAlexander Kozyrev 	attr->mini_cqe_resp_flow_tag = MLX5_GET(cmd_hca_cap, hcattr,
10663d3f4e6dSAlexander Kozyrev 						mini_cqe_resp_flow_tag);
10675de129f5STal Shnaiderman 	attr->cqe_compression_128 = MLX5_GET(cmd_hca_cap, hcattr,
10685de129f5STal Shnaiderman 						cqe_compression_128);
10693d3f4e6dSAlexander Kozyrev 	attr->mini_cqe_resp_l3_l4_tag = MLX5_GET(cmd_hca_cap, hcattr,
10703d3f4e6dSAlexander Kozyrev 						 mini_cqe_resp_l3_l4_tag);
1071e4d88cf8SAlexander Kozyrev 	attr->enhanced_cqe_compression = MLX5_GET(cmd_hca_cap, hcattr,
1072e4d88cf8SAlexander Kozyrev 						 enhanced_cqe_compression);
1073f2054291SSuanming Mou 	attr->umr_indirect_mkey_disabled =
1074f2054291SSuanming Mou 		MLX5_GET(cmd_hca_cap, hcattr, umr_indirect_mkey_disabled);
1075f2054291SSuanming Mou 	attr->umr_modify_entity_size_disabled =
1076f2054291SSuanming Mou 		MLX5_GET(cmd_hca_cap, hcattr, umr_modify_entity_size_disabled);
10777dac7abeSViacheslav Ovsiienko 	attr->wait_on_time = MLX5_GET(cmd_hca_cap, hcattr, wait_on_time);
1078f7d1f11cSDekel Peled 	attr->crypto = MLX5_GET(cmd_hca_cap, hcattr, crypto);
1079e8ffd7c2SMichael Baum 	attr->ct_offload = !!(general_obj_types_supported &
10800c6285b7SBing Zhao 			      MLX5_GENERAL_OBJ_TYPES_CAP_CONN_TRACK_OFFLOAD);
1081febcac7bSBing Zhao 	attr->rq_delay_drop = MLX5_GET(cmd_hca_cap, hcattr, rq_delay_drop);
1082c83ee609SOri Kam 	attr->nic_flow_table = MLX5_GET(cmd_hca_cap, hcattr, nic_flow_table);
1083358fbb01STal Shnaiderman 	attr->striding_rq = MLX5_GET(cmd_hca_cap, hcattr, striding_rq);
1084358fbb01STal Shnaiderman 	attr->ext_stride_num_range =
1085358fbb01STal Shnaiderman 		MLX5_GET(cmd_hca_cap, hcattr, ext_stride_num_range);
1086d3ed6567SOri Kam 	attr->nic_flow_table = MLX5_GET(cmd_hca_cap, hcattr, nic_flow_table);
10874d368e1dSXiaoyu Min 	attr->max_flow_counter_15_0 = MLX5_GET(cmd_hca_cap, hcattr,
10884d368e1dSXiaoyu Min 			max_flow_counter_15_0);
10894d368e1dSXiaoyu Min 	attr->max_flow_counter_31_16 = MLX5_GET(cmd_hca_cap, hcattr,
10904d368e1dSXiaoyu Min 			max_flow_counter_31_16);
10914d368e1dSXiaoyu Min 	attr->alloc_flow_counter_pd = MLX5_GET(cmd_hca_cap, hcattr,
10924d368e1dSXiaoyu Min 			alloc_flow_counter_pd);
10934d368e1dSXiaoyu Min 	attr->flow_counter_access_aso = MLX5_GET(cmd_hca_cap, hcattr,
10944d368e1dSXiaoyu Min 			flow_counter_access_aso);
10954d368e1dSXiaoyu Min 	attr->flow_access_aso_opc_mod = MLX5_GET(cmd_hca_cap, hcattr,
10964d368e1dSXiaoyu Min 			flow_access_aso_opc_mod);
109710517315SDariusz Sosnowski 	attr->wqe_based_flow_table_sup = MLX5_GET(cmd_hca_cap, hcattr,
109810517315SDariusz Sosnowski 			wqe_based_flow_table_update_cap);
1099bc0a9303SRongwei Liu 	/*
1100bc0a9303SRongwei Liu 	 * Flex item support needs max_num_prog_sample_field
1101bc0a9303SRongwei Liu 	 * from the Capabilities 2 table for PARSE_GRAPH_NODE
1102bc0a9303SRongwei Liu 	 */
1103bc0a9303SRongwei Liu 	if (attr->parse_graph_flex_node) {
1104bc0a9303SRongwei Liu 		rc = mlx5_devx_cmd_query_hca_parse_graph_node_cap
1105bc0a9303SRongwei Liu 			(ctx, &attr->flex);
1106bc0a9303SRongwei Liu 		if (rc)
1107bc0a9303SRongwei Liu 			return -1;
1108e9b1de28SMichael Baum 		attr->flex.query_match_sample_info =
1109e9b1de28SMichael Baum 						attr->query_match_sample_info;
1110bc0a9303SRongwei Liu 	}
1111f12c41bfSRaja Zidane 	if (attr->crypto) {
1112cedb44dcSSuanming Mou 		attr->aes_xts = MLX5_GET(cmd_hca_cap, hcattr, aes_xts) ||
1113cedb44dcSSuanming Mou 		MLX5_GET(cmd_hca_cap, hcattr, aes_xts_multi_block_be_tweak) ||
1114cedb44dcSSuanming Mou 		MLX5_GET(cmd_hca_cap, hcattr, aes_xts_single_block_le_tweak);
1115f12c41bfSRaja Zidane 		hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
1116f12c41bfSRaja Zidane 				MLX5_GET_HCA_CAP_OP_MOD_CRYPTO |
1117f12c41bfSRaja Zidane 				MLX5_HCA_CAP_OPMOD_GET_CUR);
1118f12c41bfSRaja Zidane 		if (!hcattr)
1119f12c41bfSRaja Zidane 			return -1;
1120f12c41bfSRaja Zidane 		attr->crypto_wrapped_import_method = !!(MLX5_GET(crypto_caps,
1121f12c41bfSRaja Zidane 						hcattr, wrapped_import_method)
1122f12c41bfSRaja Zidane 						& 1 << 2);
112304da07e6SSuanming Mou 		attr->crypto_mmo.crypto_mmo_qp = MLX5_GET(crypto_caps, hcattr, crypto_mmo_qp);
112404da07e6SSuanming Mou 		attr->crypto_mmo.gcm_256_encrypt =
112504da07e6SSuanming Mou 			MLX5_GET(crypto_caps, hcattr, crypto_aes_gcm_256_encrypt);
112604da07e6SSuanming Mou 		attr->crypto_mmo.gcm_128_encrypt =
112704da07e6SSuanming Mou 			MLX5_GET(crypto_caps, hcattr, crypto_aes_gcm_128_encrypt);
112804da07e6SSuanming Mou 		attr->crypto_mmo.gcm_256_decrypt =
112904da07e6SSuanming Mou 			MLX5_GET(crypto_caps, hcattr, crypto_aes_gcm_256_decrypt);
113004da07e6SSuanming Mou 		attr->crypto_mmo.gcm_128_decrypt =
113104da07e6SSuanming Mou 			MLX5_GET(crypto_caps, hcattr, crypto_aes_gcm_128_decrypt);
113204da07e6SSuanming Mou 		attr->crypto_mmo.gcm_auth_tag_128 =
113304da07e6SSuanming Mou 			MLX5_GET(crypto_caps, hcattr, gcm_auth_tag_128);
113404da07e6SSuanming Mou 		attr->crypto_mmo.gcm_auth_tag_96 =
113504da07e6SSuanming Mou 			MLX5_GET(crypto_caps, hcattr, gcm_auth_tag_96);
113604da07e6SSuanming Mou 		attr->crypto_mmo.log_crypto_mmo_max_size =
113704da07e6SSuanming Mou 			MLX5_GET(crypto_caps, hcattr, log_crypto_mmo_max_size);
1138f12c41bfSRaja Zidane 	}
113910599cf8SMichael Baum 	if (hca_cap_2_sup) {
114010599cf8SMichael Baum 		hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
114110599cf8SMichael Baum 				MLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE_2 |
114210599cf8SMichael Baum 				MLX5_HCA_CAP_OPMOD_GET_CUR);
114310599cf8SMichael Baum 		if (!hcattr) {
114410599cf8SMichael Baum 			DRV_LOG(DEBUG,
114510599cf8SMichael Baum 				"Failed to query DevX HCA capabilities 2.");
114610599cf8SMichael Baum 			return rc;
114710599cf8SMichael Baum 		}
114810599cf8SMichael Baum 		attr->log_min_stride_wqe_sz = MLX5_GET(cmd_hca_cap_2, hcattr,
114910599cf8SMichael Baum 						       log_min_stride_wqe_sz);
1150e58c372dSDariusz Sosnowski 		attr->hairpin_sq_wqe_bb_size = MLX5_GET(cmd_hca_cap_2, hcattr,
1151e58c372dSDariusz Sosnowski 							hairpin_sq_wqe_bb_size);
1152e58c372dSDariusz Sosnowski 		attr->hairpin_sq_wq_in_host_mem = MLX5_GET(cmd_hca_cap_2, hcattr,
1153e58c372dSDariusz Sosnowski 							   hairpin_sq_wq_in_host_mem);
1154f9fe5a5bSDariusz Sosnowski 		attr->hairpin_data_buffer_locked = MLX5_GET(cmd_hca_cap_2, hcattr,
1155f9fe5a5bSDariusz Sosnowski 							    hairpin_data_buffer_locked);
11564d368e1dSXiaoyu Min 		attr->flow_counter_bulk_log_max_alloc = MLX5_GET(cmd_hca_cap_2,
11574d368e1dSXiaoyu Min 				hcattr, flow_counter_bulk_log_max_alloc);
11584d368e1dSXiaoyu Min 		attr->flow_counter_bulk_log_granularity =
11594d368e1dSXiaoyu Min 			MLX5_GET(cmd_hca_cap_2, hcattr,
11604d368e1dSXiaoyu Min 				 flow_counter_bulk_log_granularity);
116157628b29SViacheslav Ovsiienko 		rc = MLX5_GET(cmd_hca_cap_2, hcattr,
116257628b29SViacheslav Ovsiienko 			      cross_vhca_object_to_object_supported);
116357628b29SViacheslav Ovsiienko 		attr->cross_vhca =
116457628b29SViacheslav Ovsiienko 			(rc & MLX5_CROSS_VHCA_OBJ_TO_OBJ_TYPE_STC_TO_TIR) &&
116557628b29SViacheslav Ovsiienko 			(rc & MLX5_CROSS_VHCA_OBJ_TO_OBJ_TYPE_STC_TO_FT) &&
116657628b29SViacheslav Ovsiienko 			(rc & MLX5_CROSS_VHCA_OBJ_TO_OBJ_TYPE_FT_TO_FT) &&
116757628b29SViacheslav Ovsiienko 			(rc & MLX5_CROSS_VHCA_OBJ_TO_OBJ_TYPE_FT_TO_RTC);
116857628b29SViacheslav Ovsiienko 		rc = MLX5_GET(cmd_hca_cap_2, hcattr,
116957628b29SViacheslav Ovsiienko 			      allowed_object_for_other_vhca_access);
117057628b29SViacheslav Ovsiienko 		attr->cross_vhca = attr->cross_vhca &&
117157628b29SViacheslav Ovsiienko 			(rc & MLX5_CROSS_VHCA_ALLOWED_OBJS_TIR) &&
117257628b29SViacheslav Ovsiienko 			(rc & MLX5_CROSS_VHCA_ALLOWED_OBJS_FT) &&
117357628b29SViacheslav Ovsiienko 			(rc & MLX5_CROSS_VHCA_ALLOWED_OBJS_RTC);
11740f888702SMaayan Kashani 		if (attr->ct_offload)
11750f888702SMaayan Kashani 			attr->log_max_conn_track_offload = MLX5_GET(cmd_hca_cap_2, hcattr,
11760f888702SMaayan Kashani 				log_max_conn_track_offload);
117710599cf8SMichael Baum 	}
117810599cf8SMichael Baum 	if (attr->log_min_stride_wqe_sz == 0)
117910599cf8SMichael Baum 		attr->log_min_stride_wqe_sz = MLX5_MPRQ_LOG_MIN_STRIDE_WQE_SIZE;
11807b4f1e6bSMatan Azrad 	if (attr->qos.sup) {
11819c410b28SViacheslav Ovsiienko 		hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
11827b4f1e6bSMatan Azrad 				MLX5_GET_HCA_CAP_OP_MOD_QOS_CAP |
11837b4f1e6bSMatan Azrad 				MLX5_HCA_CAP_OPMOD_GET_CUR);
11849c410b28SViacheslav Ovsiienko 		if (!hcattr) {
11859c410b28SViacheslav Ovsiienko 			DRV_LOG(DEBUG, "Failed to query devx QOS capabilities");
11869c410b28SViacheslav Ovsiienko 			return rc;
11877b4f1e6bSMatan Azrad 		}
1188b6505738SDekel Peled 		attr->qos.flow_meter_old =
1189b6505738SDekel Peled 				MLX5_GET(qos_cap, hcattr, flow_meter_old);
11907b4f1e6bSMatan Azrad 		attr->qos.log_max_flow_meter =
11917b4f1e6bSMatan Azrad 				MLX5_GET(qos_cap, hcattr, log_max_flow_meter);
11927b4f1e6bSMatan Azrad 		attr->qos.flow_meter_reg_c_ids =
11937b4f1e6bSMatan Azrad 				MLX5_GET(qos_cap, hcattr, flow_meter_reg_id);
1194b6505738SDekel Peled 		attr->qos.flow_meter =
1195b6505738SDekel Peled 				MLX5_GET(qos_cap, hcattr, flow_meter);
119679a7e409SViacheslav Ovsiienko 		attr->qos.packet_pacing =
119779a7e409SViacheslav Ovsiienko 				MLX5_GET(qos_cap, hcattr, packet_pacing);
119879a7e409SViacheslav Ovsiienko 		attr->qos.wqe_rate_pp =
119979a7e409SViacheslav Ovsiienko 				MLX5_GET(qos_cap, hcattr, wqe_rate_pp);
12005b9e24aeSLi Zhang 		if (attr->qos.flow_meter_aso_sup) {
12015b9e24aeSLi Zhang 			attr->qos.log_meter_aso_granularity =
12025b9e24aeSLi Zhang 				MLX5_GET(qos_cap, hcattr,
12035b9e24aeSLi Zhang 					log_meter_aso_granularity);
12045b9e24aeSLi Zhang 			attr->qos.log_meter_aso_max_alloc =
12055b9e24aeSLi Zhang 				MLX5_GET(qos_cap, hcattr,
12065b9e24aeSLi Zhang 					log_meter_aso_max_alloc);
12075b9e24aeSLi Zhang 			attr->qos.log_max_num_meter_aso =
12085b9e24aeSLi Zhang 				MLX5_GET(qos_cap, hcattr,
12095b9e24aeSLi Zhang 					log_max_num_meter_aso);
12105b9e24aeSLi Zhang 		}
12117b4f1e6bSMatan Azrad 	}
1212ba1768c4SMatan Azrad 	if (attr->vdpa.valid)
1213ba1768c4SMatan Azrad 		mlx5_devx_cmd_query_hca_vdpa_attr(ctx, &attr->vdpa);
12147b4f1e6bSMatan Azrad 	if (!attr->eth_net_offloads)
12157b4f1e6bSMatan Azrad 		return 0;
12168cc34c08SJiawei Wang 	/* Query Flow Sampler Capability From FLow Table Properties Layout. */
12179c410b28SViacheslav Ovsiienko 	hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
12188cc34c08SJiawei Wang 			MLX5_GET_HCA_CAP_OP_MOD_NIC_FLOW_TABLE |
12198cc34c08SJiawei Wang 			MLX5_HCA_CAP_OPMOD_GET_CUR);
12209c410b28SViacheslav Ovsiienko 	if (!hcattr) {
12218cc34c08SJiawei Wang 		attr->log_max_ft_sampler_num = 0;
12229c410b28SViacheslav Ovsiienko 		return rc;
12238cc34c08SJiawei Wang 	}
12240f250a4bSGregory Etelson 	attr->log_max_ft_sampler_num = MLX5_GET
12250f250a4bSGregory Etelson 		(flow_table_nic_cap, hcattr,
12260f250a4bSGregory Etelson 		 flow_table_properties_nic_receive.log_max_ft_sampler_num);
1227630a587bSRongwei Liu 	attr->flow.tunnel_header_0_1 = MLX5_GET
1228630a587bSRongwei Liu 		(flow_table_nic_cap, hcattr,
1229630a587bSRongwei Liu 		 ft_field_support_2_nic_receive.tunnel_header_0_1);
12305c4d4917SSean Zhang 	attr->flow.tunnel_header_2_3 = MLX5_GET
12315c4d4917SSean Zhang 		(flow_table_nic_cap, hcattr,
12325c4d4917SSean Zhang 		 ft_field_support_2_nic_receive.tunnel_header_2_3);
1233097d84a4SSean Zhang 	attr->modify_outer_ip_ecn = MLX5_GET
1234097d84a4SSean Zhang 		(flow_table_nic_cap, hcattr,
1235097d84a4SSean Zhang 		 ft_header_modify_nic_receive.outer_ip_ecn);
1236ec1e7a5cSGavin Li 	attr->modify_outer_ipv6_traffic_class = MLX5_GET
1237ec1e7a5cSGavin Li 		(flow_table_nic_cap, hcattr,
1238ec1e7a5cSGavin Li 		 ft_header_modify_nic_receive.outer_ipv6_traffic_class);
1239414a0cb5SOri Kam 	attr->set_reg_c = 0xffff;
12405f44fb19SBing Zhao 	if (attr->nic_flow_table) {
12415f44fb19SBing Zhao #define GET_RX_REG_X_BITS \
12425f44fb19SBing Zhao 		MLX5_GET(flow_table_nic_cap, hcattr, \
12435f44fb19SBing Zhao 			 ft_header_modify_nic_receive.metadata_reg_c_x)
12445f44fb19SBing Zhao #define GET_TX_REG_X_BITS \
12455f44fb19SBing Zhao 		MLX5_GET(flow_table_nic_cap, hcattr, \
12465f44fb19SBing Zhao 			 ft_header_modify_nic_transmit.metadata_reg_c_x)
12475f44fb19SBing Zhao 
1248414a0cb5SOri Kam 		uint32_t tx_reg, rx_reg, reg_c_8_15;
12495f44fb19SBing Zhao 
12505f44fb19SBing Zhao 		tx_reg = GET_TX_REG_X_BITS;
1251414a0cb5SOri Kam 		reg_c_8_15 = MLX5_GET(flow_table_nic_cap, hcattr,
1252414a0cb5SOri Kam 				      ft_field_support_2_nic_transmit.metadata_reg_c_8_15);
1253414a0cb5SOri Kam 		tx_reg |= ((0xff & reg_c_8_15) << 8);
12545f44fb19SBing Zhao 		rx_reg = GET_RX_REG_X_BITS;
1255414a0cb5SOri Kam 		reg_c_8_15 = MLX5_GET(flow_table_nic_cap, hcattr,
1256414a0cb5SOri Kam 				      ft_field_support_2_nic_receive.metadata_reg_c_8_15);
1257414a0cb5SOri Kam 		rx_reg |= ((0xff & reg_c_8_15) << 8);
12585f44fb19SBing Zhao 		attr->set_reg_c &= (rx_reg & tx_reg);
12595f44fb19SBing Zhao 
12605f44fb19SBing Zhao #undef GET_RX_REG_X_BITS
12615f44fb19SBing Zhao #undef GET_TX_REG_X_BITS
12625f44fb19SBing Zhao 	}
12630f250a4bSGregory Etelson 	attr->pkt_integrity_match = mlx5_devx_query_pkt_integrity_match(hcattr);
1264c410e1d5SGregory Etelson 	attr->inner_ipv4_ihl = MLX5_GET
1265c410e1d5SGregory Etelson 		(flow_table_nic_cap, hcattr,
1266c410e1d5SGregory Etelson 		 ft_field_support_2_nic_receive.inner_ipv4_ihl);
1267c410e1d5SGregory Etelson 	attr->outer_ipv4_ihl = MLX5_GET
1268c410e1d5SGregory Etelson 		(flow_table_nic_cap, hcattr,
1269c410e1d5SGregory Etelson 		 ft_field_support_2_nic_receive.outer_ipv4_ihl);
127076895c7dSJiawei Wang 	attr->lag_rx_port_affinity = MLX5_GET
127176895c7dSJiawei Wang 		(flow_table_nic_cap, hcattr,
127276895c7dSJiawei Wang 		 ft_field_support_2_nic_receive.lag_rx_port_affinity);
12737b4f1e6bSMatan Azrad 	/* Query HCA offloads for Ethernet protocol. */
12749c410b28SViacheslav Ovsiienko 	hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
12757b4f1e6bSMatan Azrad 			MLX5_GET_HCA_CAP_OP_MOD_ETHERNET_OFFLOAD_CAPS |
12767b4f1e6bSMatan Azrad 			MLX5_HCA_CAP_OPMOD_GET_CUR);
12779c410b28SViacheslav Ovsiienko 	if (!hcattr) {
12787b4f1e6bSMatan Azrad 		attr->eth_net_offloads = 0;
12799c410b28SViacheslav Ovsiienko 		return rc;
12807b4f1e6bSMatan Azrad 	}
12817b4f1e6bSMatan Azrad 	attr->wqe_vlan_insert = MLX5_GET(per_protocol_networking_offload_caps,
12827b4f1e6bSMatan Azrad 					 hcattr, wqe_vlan_insert);
128311e61a94STal Shnaiderman 	attr->csum_cap = MLX5_GET(per_protocol_networking_offload_caps,
128411e61a94STal Shnaiderman 					 hcattr, csum_cap);
12853440836dSTal Shnaiderman 	attr->vlan_cap = MLX5_GET(per_protocol_networking_offload_caps,
12863440836dSTal Shnaiderman 					 hcattr, vlan_cap);
12877b4f1e6bSMatan Azrad 	attr->lro_cap = MLX5_GET(per_protocol_networking_offload_caps, hcattr,
12887b4f1e6bSMatan Azrad 				 lro_cap);
1289d338df99STal Shnaiderman 	attr->max_lso_cap = MLX5_GET(per_protocol_networking_offload_caps,
1290d338df99STal Shnaiderman 				 hcattr, max_lso_cap);
129158a95badSTal Shnaiderman 	attr->scatter_fcs = MLX5_GET(per_protocol_networking_offload_caps,
129258a95badSTal Shnaiderman 				 hcattr, scatter_fcs);
12937b4f1e6bSMatan Azrad 	attr->tunnel_lro_gre = MLX5_GET(per_protocol_networking_offload_caps,
12947b4f1e6bSMatan Azrad 					hcattr, tunnel_lro_gre);
12957b4f1e6bSMatan Azrad 	attr->tunnel_lro_vxlan = MLX5_GET(per_protocol_networking_offload_caps,
12967b4f1e6bSMatan Azrad 					  hcattr, tunnel_lro_vxlan);
1297643e4db0STal Shnaiderman 	attr->swp = MLX5_GET(per_protocol_networking_offload_caps,
1298643e4db0STal Shnaiderman 					  hcattr, swp);
1299cf9b3c1bSTal Shnaiderman 	attr->tunnel_stateless_gre =
1300cf9b3c1bSTal Shnaiderman 				MLX5_GET(per_protocol_networking_offload_caps,
1301cf9b3c1bSTal Shnaiderman 					  hcattr, tunnel_stateless_gre);
1302cf9b3c1bSTal Shnaiderman 	attr->tunnel_stateless_vxlan =
1303cf9b3c1bSTal Shnaiderman 				MLX5_GET(per_protocol_networking_offload_caps,
1304cf9b3c1bSTal Shnaiderman 					  hcattr, tunnel_stateless_vxlan);
1305643e4db0STal Shnaiderman 	attr->swp_csum = MLX5_GET(per_protocol_networking_offload_caps,
1306643e4db0STal Shnaiderman 					  hcattr, swp_csum);
1307643e4db0STal Shnaiderman 	attr->swp_lso = MLX5_GET(per_protocol_networking_offload_caps,
1308643e4db0STal Shnaiderman 					  hcattr, swp_lso);
13097b4f1e6bSMatan Azrad 	attr->lro_max_msg_sz_mode = MLX5_GET
13107b4f1e6bSMatan Azrad 					(per_protocol_networking_offload_caps,
13117b4f1e6bSMatan Azrad 					 hcattr, lro_max_msg_sz_mode);
131243e73483SThomas Monjalon 	for (i = 0 ; i < MLX5_LRO_NUM_SUPP_PERIODS ; i++) {
13137b4f1e6bSMatan Azrad 		attr->lro_timer_supported_periods[i] =
13147b4f1e6bSMatan Azrad 			MLX5_GET(per_protocol_networking_offload_caps, hcattr,
13157b4f1e6bSMatan Azrad 				 lro_timer_supported_periods[i]);
13167b4f1e6bSMatan Azrad 	}
1317613d64e4SDekel Peled 	attr->lro_min_mss_size = MLX5_GET(per_protocol_networking_offload_caps,
1318613d64e4SDekel Peled 					  hcattr, lro_min_mss_size);
13197b4f1e6bSMatan Azrad 	attr->tunnel_stateless_geneve_rx =
13207b4f1e6bSMatan Azrad 			    MLX5_GET(per_protocol_networking_offload_caps,
13217b4f1e6bSMatan Azrad 				     hcattr, tunnel_stateless_geneve_rx);
13227b4f1e6bSMatan Azrad 	attr->geneve_max_opt_len =
13237b4f1e6bSMatan Azrad 		    MLX5_GET(per_protocol_networking_offload_caps,
13247b4f1e6bSMatan Azrad 			     hcattr, max_geneve_opt_len);
13257b4f1e6bSMatan Azrad 	attr->wqe_inline_mode = MLX5_GET(per_protocol_networking_offload_caps,
13267b4f1e6bSMatan Azrad 					 hcattr, wqe_inline_mode);
13277b4f1e6bSMatan Azrad 	attr->tunnel_stateless_gtp = MLX5_GET
13287b4f1e6bSMatan Azrad 					(per_protocol_networking_offload_caps,
13297b4f1e6bSMatan Azrad 					 hcattr, tunnel_stateless_gtp);
13304ecf55ebSHaifei Luo 	attr->tunnel_stateless_vxlan_gpe_nsh = MLX5_GET
13314ecf55ebSHaifei Luo 					(per_protocol_networking_offload_caps,
13324ecf55ebSHaifei Luo 					 hcattr, tunnel_stateless_vxlan_gpe_nsh);
133304223e45STal Shnaiderman 	attr->rss_ind_tbl_cap = MLX5_GET
133404223e45STal Shnaiderman 					(per_protocol_networking_offload_caps,
133504223e45STal Shnaiderman 					 hcattr, rss_ind_tbl_cap);
133678fe8a2eSTal Shnaiderman 	attr->multi_pkt_send_wqe = MLX5_GET
133778fe8a2eSTal Shnaiderman 					(per_protocol_networking_offload_caps,
133878fe8a2eSTal Shnaiderman 					 hcattr, multi_pkt_send_wqe);
133978fe8a2eSTal Shnaiderman 	attr->enhanced_multi_pkt_send_wqe = MLX5_GET
134078fe8a2eSTal Shnaiderman 					(per_protocol_networking_offload_caps,
134178fe8a2eSTal Shnaiderman 					 hcattr, enhanced_multi_pkt_send_wqe);
134210517315SDariusz Sosnowski 	if (attr->wqe_based_flow_table_sup) {
134310517315SDariusz Sosnowski 		hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
134410517315SDariusz Sosnowski 				MLX5_GET_HCA_CAP_OP_MOD_WQE_BASED_FLOW_TABLE |
134510517315SDariusz Sosnowski 				MLX5_HCA_CAP_OPMOD_GET_CUR);
134610517315SDariusz Sosnowski 		if (!hcattr) {
134710517315SDariusz Sosnowski 			DRV_LOG(DEBUG, "Failed to query WQE Based Flow table capabilities");
134810517315SDariusz Sosnowski 			return rc;
134910517315SDariusz Sosnowski 		}
135010517315SDariusz Sosnowski 		attr->max_header_modify_pattern_length = MLX5_GET(wqe_based_flow_table_cap,
135110517315SDariusz Sosnowski 								  hcattr,
135210517315SDariusz Sosnowski 								  max_header_modify_pattern_length);
135310517315SDariusz Sosnowski 	}
1354569ffbc9SViacheslav Ovsiienko 	/* Query HCA attribute for ROCE. */
1355569ffbc9SViacheslav Ovsiienko 	if (attr->roce) {
13569c410b28SViacheslav Ovsiienko 		hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
1357569ffbc9SViacheslav Ovsiienko 				MLX5_GET_HCA_CAP_OP_MOD_ROCE |
1358569ffbc9SViacheslav Ovsiienko 				MLX5_HCA_CAP_OPMOD_GET_CUR);
13599c410b28SViacheslav Ovsiienko 		if (!hcattr) {
1360569ffbc9SViacheslav Ovsiienko 			DRV_LOG(DEBUG,
13619c410b28SViacheslav Ovsiienko 				"Failed to query devx HCA ROCE capabilities");
13629c410b28SViacheslav Ovsiienko 			return rc;
1363569ffbc9SViacheslav Ovsiienko 		}
1364569ffbc9SViacheslav Ovsiienko 		attr->qp_ts_format = MLX5_GET(roce_caps, hcattr, qp_ts_format);
1365569ffbc9SViacheslav Ovsiienko 	}
13661672cd7aSMichael Baum 	if (attr->eth_virt) {
13677b4f1e6bSMatan Azrad 		rc = mlx5_devx_cmd_query_nic_vport_context(ctx, 0, attr);
13687b4f1e6bSMatan Azrad 		if (rc) {
13697b4f1e6bSMatan Azrad 			attr->eth_virt = 0;
13707b4f1e6bSMatan Azrad 			goto error;
13717b4f1e6bSMatan Azrad 		}
13727b4f1e6bSMatan Azrad 	}
137338eb5c9fSShun Hao 	if (attr->eswitch_manager) {
137438eb5c9fSShun Hao 		hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
137538eb5c9fSShun Hao 				MLX5_SET_HCA_CAP_OP_MOD_ESW |
137638eb5c9fSShun Hao 				MLX5_HCA_CAP_OPMOD_GET_CUR);
137738eb5c9fSShun Hao 		if (!hcattr)
137838eb5c9fSShun Hao 			return rc;
137938eb5c9fSShun Hao 		attr->esw_mgr_vport_id_valid =
138038eb5c9fSShun Hao 			MLX5_GET(esw_cap, hcattr,
138138eb5c9fSShun Hao 				 esw_manager_vport_number_valid);
138238eb5c9fSShun Hao 		attr->esw_mgr_vport_id =
138338eb5c9fSShun Hao 			MLX5_GET(esw_cap, hcattr, esw_manager_vport_number);
138438eb5c9fSShun Hao 	}
13855f44fb19SBing Zhao 	if (attr->eswitch_manager) {
1386414a0cb5SOri Kam 		uint32_t esw_reg, reg_c_8_15;
13875f44fb19SBing Zhao 
13885f44fb19SBing Zhao 		hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
13895f44fb19SBing Zhao 				MLX5_GET_HCA_CAP_OP_MOD_ESW_FLOW_TABLE |
13905f44fb19SBing Zhao 				MLX5_HCA_CAP_OPMOD_GET_CUR);
13915f44fb19SBing Zhao 		if (!hcattr)
13925f44fb19SBing Zhao 			return rc;
13935f44fb19SBing Zhao 		esw_reg = MLX5_GET(flow_table_esw_cap, hcattr,
13945f44fb19SBing Zhao 				   ft_header_modify_esw_fdb.metadata_reg_c_x);
1395414a0cb5SOri Kam 		reg_c_8_15 = MLX5_GET(flow_table_esw_cap, hcattr,
1396414a0cb5SOri Kam 				      ft_field_support_2_esw_fdb.metadata_reg_c_8_15);
1397414a0cb5SOri Kam 		attr->set_reg_c &= ((0xff & reg_c_8_15) << 8) | esw_reg;
13985f44fb19SBing Zhao 	}
13997b4f1e6bSMatan Azrad 	return 0;
14007b4f1e6bSMatan Azrad error:
14017b4f1e6bSMatan Azrad 	rc = (rc > 0) ? -rc : rc;
14027b4f1e6bSMatan Azrad 	return rc;
14037b4f1e6bSMatan Azrad }
14047b4f1e6bSMatan Azrad 
14057b4f1e6bSMatan Azrad /**
14067b4f1e6bSMatan Azrad  * Query TIS transport domain from QP verbs object using DevX API.
14077b4f1e6bSMatan Azrad  *
14087b4f1e6bSMatan Azrad  * @param[in] qp
14097b4f1e6bSMatan Azrad  *   Pointer to verbs QP returned by ibv_create_qp .
14107b4f1e6bSMatan Azrad  * @param[in] tis_num
14117b4f1e6bSMatan Azrad  *   TIS number of TIS to query.
14127b4f1e6bSMatan Azrad  * @param[out] tis_td
14137b4f1e6bSMatan Azrad  *   Pointer to TIS transport domain variable, to be set by the routine.
14147b4f1e6bSMatan Azrad  *
14157b4f1e6bSMatan Azrad  * @return
14167b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
14177b4f1e6bSMatan Azrad  */
14187b4f1e6bSMatan Azrad int
1419e09d350eSOphir Munk mlx5_devx_cmd_qp_query_tis_td(void *qp, uint32_t tis_num,
14207b4f1e6bSMatan Azrad 			      uint32_t *tis_td)
14217b4f1e6bSMatan Azrad {
1422170572d8SOphir Munk #ifdef HAVE_IBV_FLOW_DV_SUPPORT
14237b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_tis_in)] = {0};
14247b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_tis_out)] = {0};
14257b4f1e6bSMatan Azrad 	int rc;
14267b4f1e6bSMatan Azrad 	void *tis_ctx;
14277b4f1e6bSMatan Azrad 
14287b4f1e6bSMatan Azrad 	MLX5_SET(query_tis_in, in, opcode, MLX5_CMD_OP_QUERY_TIS);
14297b4f1e6bSMatan Azrad 	MLX5_SET(query_tis_in, in, tisn, tis_num);
14307b4f1e6bSMatan Azrad 	rc = mlx5_glue->devx_qp_query(qp, in, sizeof(in), out, sizeof(out));
14317b4f1e6bSMatan Azrad 	if (rc) {
14327b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to query QP using DevX");
14337b4f1e6bSMatan Azrad 		return -rc;
14347b4f1e6bSMatan Azrad 	};
14357b4f1e6bSMatan Azrad 	tis_ctx = MLX5_ADDR_OF(query_tis_out, out, tis_context);
14367b4f1e6bSMatan Azrad 	*tis_td = MLX5_GET(tisc, tis_ctx, transport_domain);
14377b4f1e6bSMatan Azrad 	return 0;
1438170572d8SOphir Munk #else
1439170572d8SOphir Munk 	(void)qp;
1440170572d8SOphir Munk 	(void)tis_num;
1441170572d8SOphir Munk 	(void)tis_td;
1442170572d8SOphir Munk 	return -ENOTSUP;
1443170572d8SOphir Munk #endif
14447b4f1e6bSMatan Azrad }
14457b4f1e6bSMatan Azrad 
14467b4f1e6bSMatan Azrad /**
14477b4f1e6bSMatan Azrad  * Fill WQ data for DevX API command.
14487b4f1e6bSMatan Azrad  * Utility function for use when creating DevX objects containing a WQ.
14497b4f1e6bSMatan Azrad  *
14507b4f1e6bSMatan Azrad  * @param[in] wq_ctx
14517b4f1e6bSMatan Azrad  *   Pointer to WQ context to fill with data.
14527b4f1e6bSMatan Azrad  * @param [in] wq_attr
14537b4f1e6bSMatan Azrad  *   Pointer to WQ attributes structure to fill in WQ context.
14547b4f1e6bSMatan Azrad  */
14557b4f1e6bSMatan Azrad static void
14567b4f1e6bSMatan Azrad devx_cmd_fill_wq_data(void *wq_ctx, struct mlx5_devx_wq_attr *wq_attr)
14577b4f1e6bSMatan Azrad {
14587b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, wq_type, wq_attr->wq_type);
14597b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, wq_signature, wq_attr->wq_signature);
14607b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, end_padding_mode, wq_attr->end_padding_mode);
14617b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, cd_slave, wq_attr->cd_slave);
14627b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, hds_skip_first_sge, wq_attr->hds_skip_first_sge);
14637b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log2_hds_buf_size, wq_attr->log2_hds_buf_size);
14647b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, page_offset, wq_attr->page_offset);
14657b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, lwm, wq_attr->lwm);
14667b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, pd, wq_attr->pd);
14677b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, uar_page, wq_attr->uar_page);
14687b4f1e6bSMatan Azrad 	MLX5_SET64(wq, wq_ctx, dbr_addr, wq_attr->dbr_addr);
14697b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, hw_counter, wq_attr->hw_counter);
14707b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, sw_counter, wq_attr->sw_counter);
14717b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log_wq_stride, wq_attr->log_wq_stride);
1472f002358cSMichael Baum 	if (wq_attr->log_wq_pg_sz > MLX5_ADAPTER_PAGE_SHIFT)
1473f002358cSMichael Baum 		MLX5_SET(wq, wq_ctx, log_wq_pg_sz,
1474f002358cSMichael Baum 			 wq_attr->log_wq_pg_sz - MLX5_ADAPTER_PAGE_SHIFT);
14757b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log_wq_sz, wq_attr->log_wq_sz);
14767b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, dbr_umem_valid, wq_attr->dbr_umem_valid);
14777b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, wq_umem_valid, wq_attr->wq_umem_valid);
14787b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log_hairpin_num_packets,
14797b4f1e6bSMatan Azrad 		 wq_attr->log_hairpin_num_packets);
14807b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log_hairpin_data_sz, wq_attr->log_hairpin_data_sz);
14817b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, single_wqe_log_num_of_strides,
14827b4f1e6bSMatan Azrad 		 wq_attr->single_wqe_log_num_of_strides);
14837b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, two_byte_shift_en, wq_attr->two_byte_shift_en);
14847b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, single_stride_log_num_of_bytes,
14857b4f1e6bSMatan Azrad 		 wq_attr->single_stride_log_num_of_bytes);
14867b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, dbr_umem_id, wq_attr->dbr_umem_id);
14877b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, wq_umem_id, wq_attr->wq_umem_id);
14887b4f1e6bSMatan Azrad 	MLX5_SET64(wq, wq_ctx, wq_umem_offset, wq_attr->wq_umem_offset);
14897b4f1e6bSMatan Azrad }
14907b4f1e6bSMatan Azrad 
14917b4f1e6bSMatan Azrad /**
14927b4f1e6bSMatan Azrad  * Create RQ using DevX API.
14937b4f1e6bSMatan Azrad  *
14947b4f1e6bSMatan Azrad  * @param[in] ctx
1495e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
14967b4f1e6bSMatan Azrad  * @param [in] rq_attr
14977b4f1e6bSMatan Azrad  *   Pointer to create RQ attributes structure.
14987b4f1e6bSMatan Azrad  * @param [in] socket
14997b4f1e6bSMatan Azrad  *   CPU socket ID for allocations.
15007b4f1e6bSMatan Azrad  *
15017b4f1e6bSMatan Azrad  * @return
15027b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
15037b4f1e6bSMatan Azrad  */
15047b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1505e09d350eSOphir Munk mlx5_devx_cmd_create_rq(void *ctx,
15067b4f1e6bSMatan Azrad 			struct mlx5_devx_create_rq_attr *rq_attr,
15077b4f1e6bSMatan Azrad 			int socket)
15087b4f1e6bSMatan Azrad {
15097b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_rq_in)] = {0};
15107b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_rq_out)] = {0};
15117b4f1e6bSMatan Azrad 	void *rq_ctx, *wq_ctx;
15127b4f1e6bSMatan Azrad 	struct mlx5_devx_wq_attr *wq_attr;
15137b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *rq = NULL;
15147b4f1e6bSMatan Azrad 
151566914d19SSuanming Mou 	rq = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*rq), 0, socket);
15167b4f1e6bSMatan Azrad 	if (!rq) {
15177b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate RQ data");
15187b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
15197b4f1e6bSMatan Azrad 		return NULL;
15207b4f1e6bSMatan Azrad 	}
15217b4f1e6bSMatan Azrad 	MLX5_SET(create_rq_in, in, opcode, MLX5_CMD_OP_CREATE_RQ);
15227b4f1e6bSMatan Azrad 	rq_ctx = MLX5_ADDR_OF(create_rq_in, in, ctx);
15237b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, rlky, rq_attr->rlky);
15247b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, delay_drop_en, rq_attr->delay_drop_en);
15257b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, scatter_fcs, rq_attr->scatter_fcs);
15267b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, vsd, rq_attr->vsd);
15277b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, mem_rq_type, rq_attr->mem_rq_type);
15287b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, state, rq_attr->state);
15297b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, flush_in_error_en, rq_attr->flush_in_error_en);
15307b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, hairpin, rq_attr->hairpin);
1531f9fe5a5bSDariusz Sosnowski 	MLX5_SET(rqc, rq_ctx, hairpin_data_buffer_type, rq_attr->hairpin_data_buffer_type);
15327b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, user_index, rq_attr->user_index);
15337b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, cqn, rq_attr->cqn);
15347b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, counter_set_id, rq_attr->counter_set_id);
15357b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, rmpn, rq_attr->rmpn);
1536569ffbc9SViacheslav Ovsiienko 	MLX5_SET(sqc, rq_ctx, ts_format, rq_attr->ts_format);
15377b4f1e6bSMatan Azrad 	wq_ctx = MLX5_ADDR_OF(rqc, rq_ctx, wq);
15387b4f1e6bSMatan Azrad 	wq_attr = &rq_attr->wq_attr;
15397b4f1e6bSMatan Azrad 	devx_cmd_fill_wq_data(wq_ctx, wq_attr);
15407b4f1e6bSMatan Azrad 	rq->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
15417b4f1e6bSMatan Azrad 						  out, sizeof(out));
15427b4f1e6bSMatan Azrad 	if (!rq->obj) {
15432d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create RQ", NULL, 0);
154466914d19SSuanming Mou 		mlx5_free(rq);
15457b4f1e6bSMatan Azrad 		return NULL;
15467b4f1e6bSMatan Azrad 	}
15477b4f1e6bSMatan Azrad 	rq->id = MLX5_GET(create_rq_out, out, rqn);
15487b4f1e6bSMatan Azrad 	return rq;
15497b4f1e6bSMatan Azrad }
15507b4f1e6bSMatan Azrad 
15517b4f1e6bSMatan Azrad /**
15527b4f1e6bSMatan Azrad  * Modify RQ using DevX API.
15537b4f1e6bSMatan Azrad  *
15547b4f1e6bSMatan Azrad  * @param[in] rq
15557b4f1e6bSMatan Azrad  *   Pointer to RQ object structure.
15567b4f1e6bSMatan Azrad  * @param [in] rq_attr
15577b4f1e6bSMatan Azrad  *   Pointer to modify RQ attributes structure.
15587b4f1e6bSMatan Azrad  *
15597b4f1e6bSMatan Azrad  * @return
15607b4f1e6bSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
15617b4f1e6bSMatan Azrad  */
15627b4f1e6bSMatan Azrad int
15637b4f1e6bSMatan Azrad mlx5_devx_cmd_modify_rq(struct mlx5_devx_obj *rq,
15647b4f1e6bSMatan Azrad 			struct mlx5_devx_modify_rq_attr *rq_attr)
15657b4f1e6bSMatan Azrad {
15667b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(modify_rq_in)] = {0};
15677b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(modify_rq_out)] = {0};
15687b4f1e6bSMatan Azrad 	void *rq_ctx, *wq_ctx;
15697b4f1e6bSMatan Azrad 	int ret;
15707b4f1e6bSMatan Azrad 
15717b4f1e6bSMatan Azrad 	MLX5_SET(modify_rq_in, in, opcode, MLX5_CMD_OP_MODIFY_RQ);
15727b4f1e6bSMatan Azrad 	MLX5_SET(modify_rq_in, in, rq_state, rq_attr->rq_state);
15737b4f1e6bSMatan Azrad 	MLX5_SET(modify_rq_in, in, rqn, rq->id);
15747b4f1e6bSMatan Azrad 	MLX5_SET64(modify_rq_in, in, modify_bitmask, rq_attr->modify_bitmask);
15757b4f1e6bSMatan Azrad 	rq_ctx = MLX5_ADDR_OF(modify_rq_in, in, ctx);
15767b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, state, rq_attr->state);
15777b4f1e6bSMatan Azrad 	if (rq_attr->modify_bitmask &
15787b4f1e6bSMatan Azrad 			MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS)
15797b4f1e6bSMatan Azrad 		MLX5_SET(rqc, rq_ctx, scatter_fcs, rq_attr->scatter_fcs);
15807b4f1e6bSMatan Azrad 	if (rq_attr->modify_bitmask & MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD)
15817b4f1e6bSMatan Azrad 		MLX5_SET(rqc, rq_ctx, vsd, rq_attr->vsd);
15827b4f1e6bSMatan Azrad 	if (rq_attr->modify_bitmask &
15837b4f1e6bSMatan Azrad 			MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID)
15847b4f1e6bSMatan Azrad 		MLX5_SET(rqc, rq_ctx, counter_set_id, rq_attr->counter_set_id);
15857b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, hairpin_peer_sq, rq_attr->hairpin_peer_sq);
15867b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, hairpin_peer_vhca, rq_attr->hairpin_peer_vhca);
15877b4f1e6bSMatan Azrad 	if (rq_attr->modify_bitmask & MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_WQ_LWM) {
15887b4f1e6bSMatan Azrad 		wq_ctx = MLX5_ADDR_OF(rqc, rq_ctx, wq);
15897b4f1e6bSMatan Azrad 		MLX5_SET(wq, wq_ctx, lwm, rq_attr->lwm);
15907b4f1e6bSMatan Azrad 	}
15917b4f1e6bSMatan Azrad 	ret = mlx5_glue->devx_obj_modify(rq->obj, in, sizeof(in),
15927b4f1e6bSMatan Azrad 					 out, sizeof(out));
15937b4f1e6bSMatan Azrad 	if (ret) {
15947b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to modify RQ using DevX");
15957b4f1e6bSMatan Azrad 		rte_errno = errno;
15967b4f1e6bSMatan Azrad 		return -errno;
15977b4f1e6bSMatan Azrad 	}
15987b4f1e6bSMatan Azrad 	return ret;
15997b4f1e6bSMatan Azrad }
16007b4f1e6bSMatan Azrad 
16013dfa7877SKiran Vedere /*
16023dfa7877SKiran Vedere  * Query RQ using DevX API.
16033dfa7877SKiran Vedere  *
16043dfa7877SKiran Vedere  * @param[in] rq_obj
16053dfa7877SKiran Vedere  *   RQ Devx Object
16063dfa7877SKiran Vedere  * @param[out] out
16073dfa7877SKiran Vedere  *   RQ Query Output
16083dfa7877SKiran Vedere  * @param[in] outlen
16093dfa7877SKiran Vedere  *   RQ Query Output Length
16103dfa7877SKiran Vedere  *
16113dfa7877SKiran Vedere  * @return
16123dfa7877SKiran Vedere  *   0 if Query successful, else non-zero return value from devx_obj_query API
16133dfa7877SKiran Vedere  */
16143dfa7877SKiran Vedere int
16153dfa7877SKiran Vedere mlx5_devx_cmd_query_rq(struct mlx5_devx_obj *rq_obj, void *out, size_t outlen)
16163dfa7877SKiran Vedere {
16173dfa7877SKiran Vedere 	uint32_t in[MLX5_ST_SZ_DW(query_rq_in)] = {0};
16183dfa7877SKiran Vedere 	int rc;
16193dfa7877SKiran Vedere 
16203dfa7877SKiran Vedere 	MLX5_SET(query_rq_in, in, opcode, MLX5_CMD_OP_QUERY_RQ);
16213dfa7877SKiran Vedere 	MLX5_SET(query_rq_in, in, rqn, rq_obj->id);
16223dfa7877SKiran Vedere 	rc = mlx5_glue->devx_obj_query(rq_obj->obj, in, sizeof(in), out, outlen);
16233dfa7877SKiran Vedere 	if (rc || MLX5_FW_STATUS(out)) {
16243dfa7877SKiran Vedere 		DEVX_DRV_LOG(ERR, out, "RQ query", "rq_id", rq_obj->id);
16253dfa7877SKiran Vedere 		return MLX5_DEVX_ERR_RC(rc);
16263dfa7877SKiran Vedere 	}
16273dfa7877SKiran Vedere 	return 0;
16283dfa7877SKiran Vedere }
16293dfa7877SKiran Vedere 
16307b4f1e6bSMatan Azrad /**
1631ee160711SXueming Li  * Create RMP using DevX API.
1632ee160711SXueming Li  *
1633ee160711SXueming Li  * @param[in] ctx
1634ee160711SXueming Li  *   Context returned from mlx5 open_device() glue function.
1635ee160711SXueming Li  * @param [in] rmp_attr
1636ee160711SXueming Li  *   Pointer to create RMP attributes structure.
1637ee160711SXueming Li  * @param [in] socket
1638ee160711SXueming Li  *   CPU socket ID for allocations.
1639ee160711SXueming Li  *
1640ee160711SXueming Li  * @return
1641ee160711SXueming Li  *   The DevX object created, NULL otherwise and rte_errno is set.
1642ee160711SXueming Li  */
1643ee160711SXueming Li struct mlx5_devx_obj *
1644ee160711SXueming Li mlx5_devx_cmd_create_rmp(void *ctx,
1645ee160711SXueming Li 			 struct mlx5_devx_create_rmp_attr *rmp_attr,
1646ee160711SXueming Li 			 int socket)
1647ee160711SXueming Li {
1648ee160711SXueming Li 	uint32_t in[MLX5_ST_SZ_DW(create_rmp_in)] = {0};
1649ee160711SXueming Li 	uint32_t out[MLX5_ST_SZ_DW(create_rmp_out)] = {0};
1650ee160711SXueming Li 	void *rmp_ctx, *wq_ctx;
1651ee160711SXueming Li 	struct mlx5_devx_wq_attr *wq_attr;
1652ee160711SXueming Li 	struct mlx5_devx_obj *rmp = NULL;
1653ee160711SXueming Li 
1654ee160711SXueming Li 	rmp = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*rmp), 0, socket);
1655ee160711SXueming Li 	if (!rmp) {
1656ee160711SXueming Li 		DRV_LOG(ERR, "Failed to allocate RMP data");
1657ee160711SXueming Li 		rte_errno = ENOMEM;
1658ee160711SXueming Li 		return NULL;
1659ee160711SXueming Li 	}
1660ee160711SXueming Li 	MLX5_SET(create_rmp_in, in, opcode, MLX5_CMD_OP_CREATE_RMP);
1661ee160711SXueming Li 	rmp_ctx = MLX5_ADDR_OF(create_rmp_in, in, ctx);
1662ee160711SXueming Li 	MLX5_SET(rmpc, rmp_ctx, state, rmp_attr->state);
1663ee160711SXueming Li 	MLX5_SET(rmpc, rmp_ctx, basic_cyclic_rcv_wqe,
1664ee160711SXueming Li 		 rmp_attr->basic_cyclic_rcv_wqe);
1665ee160711SXueming Li 	wq_ctx = MLX5_ADDR_OF(rmpc, rmp_ctx, wq);
1666ee160711SXueming Li 	wq_attr = &rmp_attr->wq_attr;
1667ee160711SXueming Li 	devx_cmd_fill_wq_data(wq_ctx, wq_attr);
1668ee160711SXueming Li 	rmp->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
1669ee160711SXueming Li 					      sizeof(out));
1670ee160711SXueming Li 	if (!rmp->obj) {
16712d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create RMP", NULL, 0);
1672ee160711SXueming Li 		mlx5_free(rmp);
1673ee160711SXueming Li 		return NULL;
1674ee160711SXueming Li 	}
1675ee160711SXueming Li 	rmp->id = MLX5_GET(create_rmp_out, out, rmpn);
1676ee160711SXueming Li 	return rmp;
1677ee160711SXueming Li }
1678ee160711SXueming Li 
1679ee160711SXueming Li /*
16807b4f1e6bSMatan Azrad  * Create TIR using DevX API.
16817b4f1e6bSMatan Azrad  *
16827b4f1e6bSMatan Azrad  * @param[in] ctx
1683e09d350eSOphir Munk  *  Context returned from mlx5 open_device() glue function.
16847b4f1e6bSMatan Azrad  * @param [in] tir_attr
16857b4f1e6bSMatan Azrad  *   Pointer to TIR attributes structure.
16867b4f1e6bSMatan Azrad  *
16877b4f1e6bSMatan Azrad  * @return
16887b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
16897b4f1e6bSMatan Azrad  */
16907b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1691e09d350eSOphir Munk mlx5_devx_cmd_create_tir(void *ctx,
16927b4f1e6bSMatan Azrad 			 struct mlx5_devx_tir_attr *tir_attr)
16937b4f1e6bSMatan Azrad {
16947b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_tir_in)] = {0};
16957b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_tir_out)] = {0};
1696a4e6ea97SDekel Peled 	void *tir_ctx, *outer, *inner, *rss_key;
16977b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *tir = NULL;
16987b4f1e6bSMatan Azrad 
169966914d19SSuanming Mou 	tir = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*tir), 0, SOCKET_ID_ANY);
17007b4f1e6bSMatan Azrad 	if (!tir) {
17017b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate TIR data");
17027b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
17037b4f1e6bSMatan Azrad 		return NULL;
17047b4f1e6bSMatan Azrad 	}
17057b4f1e6bSMatan Azrad 	MLX5_SET(create_tir_in, in, opcode, MLX5_CMD_OP_CREATE_TIR);
17067b4f1e6bSMatan Azrad 	tir_ctx = MLX5_ADDR_OF(create_tir_in, in, ctx);
17077b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, disp_type, tir_attr->disp_type);
17087b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, lro_timeout_period_usecs,
17097b4f1e6bSMatan Azrad 		 tir_attr->lro_timeout_period_usecs);
17107b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, lro_enable_mask, tir_attr->lro_enable_mask);
17117b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, lro_max_msg_sz, tir_attr->lro_max_msg_sz);
17127b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, inline_rqn, tir_attr->inline_rqn);
17137b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, rx_hash_symmetric, tir_attr->rx_hash_symmetric);
17147b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, tunneled_offload_en,
17157b4f1e6bSMatan Azrad 		 tir_attr->tunneled_offload_en);
17167b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, indirect_table, tir_attr->indirect_table);
17177b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, rx_hash_fn, tir_attr->rx_hash_fn);
17187b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, self_lb_block, tir_attr->self_lb_block);
17197b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, transport_domain, tir_attr->transport_domain);
1720a4e6ea97SDekel Peled 	rss_key = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_toeplitz_key);
1721a4e6ea97SDekel Peled 	memcpy(rss_key, tir_attr->rx_hash_toeplitz_key, MLX5_RSS_HASH_KEY_LEN);
17227b4f1e6bSMatan Azrad 	outer = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_field_selector_outer);
17237b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, outer, l3_prot_type,
17247b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_outer.l3_prot_type);
17257b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, outer, l4_prot_type,
17267b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_outer.l4_prot_type);
17277b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, outer, selected_fields,
17287b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_outer.selected_fields);
17297b4f1e6bSMatan Azrad 	inner = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_field_selector_inner);
17307b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, inner, l3_prot_type,
17317b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_inner.l3_prot_type);
17327b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, inner, l4_prot_type,
17337b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_inner.l4_prot_type);
17347b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, inner, selected_fields,
17357b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_inner.selected_fields);
17367b4f1e6bSMatan Azrad 	tir->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
17377b4f1e6bSMatan Azrad 						   out, sizeof(out));
17387b4f1e6bSMatan Azrad 	if (!tir->obj) {
17392d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create TIR", NULL, 0);
174066914d19SSuanming Mou 		mlx5_free(tir);
17417b4f1e6bSMatan Azrad 		return NULL;
17427b4f1e6bSMatan Azrad 	}
17437b4f1e6bSMatan Azrad 	tir->id = MLX5_GET(create_tir_out, out, tirn);
17447b4f1e6bSMatan Azrad 	return tir;
17457b4f1e6bSMatan Azrad }
17467b4f1e6bSMatan Azrad 
17477b4f1e6bSMatan Azrad /**
1748847d9789SAndrey Vesnovaty  * Modify TIR using DevX API.
1749847d9789SAndrey Vesnovaty  *
1750847d9789SAndrey Vesnovaty  * @param[in] tir
1751847d9789SAndrey Vesnovaty  *   Pointer to TIR DevX object structure.
1752847d9789SAndrey Vesnovaty  * @param [in] modify_tir_attr
1753847d9789SAndrey Vesnovaty  *   Pointer to TIR modification attributes structure.
1754847d9789SAndrey Vesnovaty  *
1755847d9789SAndrey Vesnovaty  * @return
1756847d9789SAndrey Vesnovaty  *   0 on success, a negative errno value otherwise and rte_errno is set.
1757847d9789SAndrey Vesnovaty  */
1758847d9789SAndrey Vesnovaty int
1759847d9789SAndrey Vesnovaty mlx5_devx_cmd_modify_tir(struct mlx5_devx_obj *tir,
1760847d9789SAndrey Vesnovaty 			 struct mlx5_devx_modify_tir_attr *modify_tir_attr)
1761847d9789SAndrey Vesnovaty {
1762847d9789SAndrey Vesnovaty 	struct mlx5_devx_tir_attr *tir_attr = &modify_tir_attr->tir;
1763847d9789SAndrey Vesnovaty 	uint32_t in[MLX5_ST_SZ_DW(modify_tir_in)] = {0};
1764847d9789SAndrey Vesnovaty 	uint32_t out[MLX5_ST_SZ_DW(modify_tir_out)] = {0};
1765847d9789SAndrey Vesnovaty 	void *tir_ctx;
1766847d9789SAndrey Vesnovaty 	int ret;
1767847d9789SAndrey Vesnovaty 
1768847d9789SAndrey Vesnovaty 	MLX5_SET(modify_tir_in, in, opcode, MLX5_CMD_OP_MODIFY_TIR);
1769847d9789SAndrey Vesnovaty 	MLX5_SET(modify_tir_in, in, tirn, modify_tir_attr->tirn);
1770847d9789SAndrey Vesnovaty 	MLX5_SET64(modify_tir_in, in, modify_bitmask,
1771847d9789SAndrey Vesnovaty 		   modify_tir_attr->modify_bitmask);
1772847d9789SAndrey Vesnovaty 	tir_ctx = MLX5_ADDR_OF(modify_rq_in, in, ctx);
1773847d9789SAndrey Vesnovaty 	if (modify_tir_attr->modify_bitmask &
1774847d9789SAndrey Vesnovaty 			MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_LRO) {
1775847d9789SAndrey Vesnovaty 		MLX5_SET(tirc, tir_ctx, lro_timeout_period_usecs,
1776847d9789SAndrey Vesnovaty 			 tir_attr->lro_timeout_period_usecs);
1777847d9789SAndrey Vesnovaty 		MLX5_SET(tirc, tir_ctx, lro_enable_mask,
1778847d9789SAndrey Vesnovaty 			 tir_attr->lro_enable_mask);
1779847d9789SAndrey Vesnovaty 		MLX5_SET(tirc, tir_ctx, lro_max_msg_sz,
1780847d9789SAndrey Vesnovaty 			 tir_attr->lro_max_msg_sz);
1781847d9789SAndrey Vesnovaty 	}
1782847d9789SAndrey Vesnovaty 	if (modify_tir_attr->modify_bitmask &
1783847d9789SAndrey Vesnovaty 			MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_INDIRECT_TABLE)
1784847d9789SAndrey Vesnovaty 		MLX5_SET(tirc, tir_ctx, indirect_table,
1785847d9789SAndrey Vesnovaty 			 tir_attr->indirect_table);
1786847d9789SAndrey Vesnovaty 	if (modify_tir_attr->modify_bitmask &
1787847d9789SAndrey Vesnovaty 			MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_HASH) {
1788847d9789SAndrey Vesnovaty 		int i;
1789847d9789SAndrey Vesnovaty 		void *outer, *inner;
1790847d9789SAndrey Vesnovaty 
1791847d9789SAndrey Vesnovaty 		MLX5_SET(tirc, tir_ctx, rx_hash_symmetric,
1792847d9789SAndrey Vesnovaty 			 tir_attr->rx_hash_symmetric);
1793847d9789SAndrey Vesnovaty 		MLX5_SET(tirc, tir_ctx, rx_hash_fn, tir_attr->rx_hash_fn);
1794847d9789SAndrey Vesnovaty 		for (i = 0; i < 10; i++) {
1795847d9789SAndrey Vesnovaty 			MLX5_SET(tirc, tir_ctx, rx_hash_toeplitz_key[i],
1796847d9789SAndrey Vesnovaty 				 tir_attr->rx_hash_toeplitz_key[i]);
1797847d9789SAndrey Vesnovaty 		}
1798847d9789SAndrey Vesnovaty 		outer = MLX5_ADDR_OF(tirc, tir_ctx,
1799847d9789SAndrey Vesnovaty 				     rx_hash_field_selector_outer);
1800847d9789SAndrey Vesnovaty 		MLX5_SET(rx_hash_field_select, outer, l3_prot_type,
1801847d9789SAndrey Vesnovaty 			 tir_attr->rx_hash_field_selector_outer.l3_prot_type);
1802847d9789SAndrey Vesnovaty 		MLX5_SET(rx_hash_field_select, outer, l4_prot_type,
1803847d9789SAndrey Vesnovaty 			 tir_attr->rx_hash_field_selector_outer.l4_prot_type);
1804847d9789SAndrey Vesnovaty 		MLX5_SET
1805847d9789SAndrey Vesnovaty 		(rx_hash_field_select, outer, selected_fields,
1806847d9789SAndrey Vesnovaty 		 tir_attr->rx_hash_field_selector_outer.selected_fields);
1807847d9789SAndrey Vesnovaty 		inner = MLX5_ADDR_OF(tirc, tir_ctx,
1808847d9789SAndrey Vesnovaty 				     rx_hash_field_selector_inner);
1809847d9789SAndrey Vesnovaty 		MLX5_SET(rx_hash_field_select, inner, l3_prot_type,
1810847d9789SAndrey Vesnovaty 			 tir_attr->rx_hash_field_selector_inner.l3_prot_type);
1811847d9789SAndrey Vesnovaty 		MLX5_SET(rx_hash_field_select, inner, l4_prot_type,
1812847d9789SAndrey Vesnovaty 			 tir_attr->rx_hash_field_selector_inner.l4_prot_type);
1813847d9789SAndrey Vesnovaty 		MLX5_SET
1814847d9789SAndrey Vesnovaty 		(rx_hash_field_select, inner, selected_fields,
1815847d9789SAndrey Vesnovaty 		 tir_attr->rx_hash_field_selector_inner.selected_fields);
1816847d9789SAndrey Vesnovaty 	}
1817847d9789SAndrey Vesnovaty 	if (modify_tir_attr->modify_bitmask &
1818847d9789SAndrey Vesnovaty 	    MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_SELF_LB_EN) {
1819847d9789SAndrey Vesnovaty 		MLX5_SET(tirc, tir_ctx, self_lb_block, tir_attr->self_lb_block);
1820847d9789SAndrey Vesnovaty 	}
1821847d9789SAndrey Vesnovaty 	ret = mlx5_glue->devx_obj_modify(tir->obj, in, sizeof(in),
1822847d9789SAndrey Vesnovaty 					 out, sizeof(out));
1823847d9789SAndrey Vesnovaty 	if (ret) {
1824847d9789SAndrey Vesnovaty 		DRV_LOG(ERR, "Failed to modify TIR using DevX");
1825847d9789SAndrey Vesnovaty 		rte_errno = errno;
1826847d9789SAndrey Vesnovaty 		return -errno;
1827847d9789SAndrey Vesnovaty 	}
1828847d9789SAndrey Vesnovaty 	return ret;
1829847d9789SAndrey Vesnovaty }
1830847d9789SAndrey Vesnovaty 
1831847d9789SAndrey Vesnovaty /**
18327b4f1e6bSMatan Azrad  * Create RQT using DevX API.
18337b4f1e6bSMatan Azrad  *
18347b4f1e6bSMatan Azrad  * @param[in] ctx
1835e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
18367b4f1e6bSMatan Azrad  * @param [in] rqt_attr
18377b4f1e6bSMatan Azrad  *   Pointer to RQT attributes structure.
18387b4f1e6bSMatan Azrad  *
18397b4f1e6bSMatan Azrad  * @return
18407b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
18417b4f1e6bSMatan Azrad  */
18427b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1843e09d350eSOphir Munk mlx5_devx_cmd_create_rqt(void *ctx,
18447b4f1e6bSMatan Azrad 			 struct mlx5_devx_rqt_attr *rqt_attr)
18457b4f1e6bSMatan Azrad {
18467b4f1e6bSMatan Azrad 	uint32_t *in = NULL;
18477b4f1e6bSMatan Azrad 	uint32_t inlen = MLX5_ST_SZ_BYTES(create_rqt_in) +
18487b4f1e6bSMatan Azrad 			 rqt_attr->rqt_actual_size * sizeof(uint32_t);
18497b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_rqt_out)] = {0};
18507b4f1e6bSMatan Azrad 	void *rqt_ctx;
18517b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *rqt = NULL;
1852eec253d0STyler Retzlaff 	unsigned int i;
18537b4f1e6bSMatan Azrad 
185466914d19SSuanming Mou 	in = mlx5_malloc(MLX5_MEM_ZERO, inlen, 0, SOCKET_ID_ANY);
18557b4f1e6bSMatan Azrad 	if (!in) {
18567b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate RQT IN data");
18577b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
18587b4f1e6bSMatan Azrad 		return NULL;
18597b4f1e6bSMatan Azrad 	}
186066914d19SSuanming Mou 	rqt = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*rqt), 0, SOCKET_ID_ANY);
18617b4f1e6bSMatan Azrad 	if (!rqt) {
18627b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate RQT data");
18637b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
186466914d19SSuanming Mou 		mlx5_free(in);
18657b4f1e6bSMatan Azrad 		return NULL;
18667b4f1e6bSMatan Azrad 	}
18677b4f1e6bSMatan Azrad 	MLX5_SET(create_rqt_in, in, opcode, MLX5_CMD_OP_CREATE_RQT);
18687b4f1e6bSMatan Azrad 	rqt_ctx = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);
18690eb60e67SMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, list_q_type, rqt_attr->rq_type);
18707b4f1e6bSMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, rqt_max_size, rqt_attr->rqt_max_size);
18717b4f1e6bSMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, rqt_actual_size, rqt_attr->rqt_actual_size);
18727b4f1e6bSMatan Azrad 	for (i = 0; i < rqt_attr->rqt_actual_size; i++)
18737b4f1e6bSMatan Azrad 		MLX5_SET(rqtc, rqt_ctx, rq_num[i], rqt_attr->rq_list[i]);
18747b4f1e6bSMatan Azrad 	rqt->obj = mlx5_glue->devx_obj_create(ctx, in, inlen, out, sizeof(out));
187566914d19SSuanming Mou 	mlx5_free(in);
18767b4f1e6bSMatan Azrad 	if (!rqt->obj) {
18772d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create RQT", NULL, 0);
187866914d19SSuanming Mou 		mlx5_free(rqt);
18797b4f1e6bSMatan Azrad 		return NULL;
18807b4f1e6bSMatan Azrad 	}
18817b4f1e6bSMatan Azrad 	rqt->id = MLX5_GET(create_rqt_out, out, rqtn);
18827b4f1e6bSMatan Azrad 	return rqt;
18837b4f1e6bSMatan Azrad }
18847b4f1e6bSMatan Azrad 
18857b4f1e6bSMatan Azrad /**
1886e1da60a8SMatan Azrad  * Modify RQT using DevX API.
1887e1da60a8SMatan Azrad  *
1888e1da60a8SMatan Azrad  * @param[in] rqt
1889e1da60a8SMatan Azrad  *   Pointer to RQT DevX object structure.
1890e1da60a8SMatan Azrad  * @param [in] rqt_attr
1891e1da60a8SMatan Azrad  *   Pointer to RQT attributes structure.
1892e1da60a8SMatan Azrad  *
1893e1da60a8SMatan Azrad  * @return
1894e1da60a8SMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
1895e1da60a8SMatan Azrad  */
1896e1da60a8SMatan Azrad int
1897e1da60a8SMatan Azrad mlx5_devx_cmd_modify_rqt(struct mlx5_devx_obj *rqt,
1898e1da60a8SMatan Azrad 			 struct mlx5_devx_rqt_attr *rqt_attr)
1899e1da60a8SMatan Azrad {
1900e1da60a8SMatan Azrad 	uint32_t inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) +
1901e1da60a8SMatan Azrad 			 rqt_attr->rqt_actual_size * sizeof(uint32_t);
1902e1da60a8SMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(modify_rqt_out)] = {0};
190366914d19SSuanming Mou 	uint32_t *in = mlx5_malloc(MLX5_MEM_ZERO, inlen, 0, SOCKET_ID_ANY);
1904e1da60a8SMatan Azrad 	void *rqt_ctx;
1905eec253d0STyler Retzlaff 	unsigned int i;
1906e1da60a8SMatan Azrad 	int ret;
1907e1da60a8SMatan Azrad 
1908e1da60a8SMatan Azrad 	if (!in) {
1909e1da60a8SMatan Azrad 		DRV_LOG(ERR, "Failed to allocate RQT modify IN data.");
1910e1da60a8SMatan Azrad 		rte_errno = ENOMEM;
1911e1da60a8SMatan Azrad 		return -ENOMEM;
1912e1da60a8SMatan Azrad 	}
1913e1da60a8SMatan Azrad 	MLX5_SET(modify_rqt_in, in, opcode, MLX5_CMD_OP_MODIFY_RQT);
1914e1da60a8SMatan Azrad 	MLX5_SET(modify_rqt_in, in, rqtn, rqt->id);
1915e1da60a8SMatan Azrad 	MLX5_SET64(modify_rqt_in, in, modify_bitmask, 0x1);
1916e1da60a8SMatan Azrad 	rqt_ctx = MLX5_ADDR_OF(modify_rqt_in, in, rqt_context);
1917e1da60a8SMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, list_q_type, rqt_attr->rq_type);
1918e1da60a8SMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, rqt_actual_size, rqt_attr->rqt_actual_size);
1919e1da60a8SMatan Azrad 	for (i = 0; i < rqt_attr->rqt_actual_size; i++)
1920e1da60a8SMatan Azrad 		MLX5_SET(rqtc, rqt_ctx, rq_num[i], rqt_attr->rq_list[i]);
1921e1da60a8SMatan Azrad 	ret = mlx5_glue->devx_obj_modify(rqt->obj, in, inlen, out, sizeof(out));
192266914d19SSuanming Mou 	mlx5_free(in);
1923e1da60a8SMatan Azrad 	if (ret) {
1924e1da60a8SMatan Azrad 		DRV_LOG(ERR, "Failed to modify RQT using DevX.");
1925e1da60a8SMatan Azrad 		rte_errno = errno;
1926e1da60a8SMatan Azrad 		return -rte_errno;
1927e1da60a8SMatan Azrad 	}
1928e1da60a8SMatan Azrad 	return ret;
1929e1da60a8SMatan Azrad }
1930e1da60a8SMatan Azrad 
1931e1da60a8SMatan Azrad /**
19327b4f1e6bSMatan Azrad  * Create SQ using DevX API.
19337b4f1e6bSMatan Azrad  *
19347b4f1e6bSMatan Azrad  * @param[in] ctx
1935e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
19367b4f1e6bSMatan Azrad  * @param [in] sq_attr
19377b4f1e6bSMatan Azrad  *   Pointer to SQ attributes structure.
19387b4f1e6bSMatan Azrad  * @param [in] socket
19397b4f1e6bSMatan Azrad  *   CPU socket ID for allocations.
19407b4f1e6bSMatan Azrad  *
19417b4f1e6bSMatan Azrad  * @return
19427b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
19437b4f1e6bSMatan Azrad  **/
19447b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1945e09d350eSOphir Munk mlx5_devx_cmd_create_sq(void *ctx,
19467b4f1e6bSMatan Azrad 			struct mlx5_devx_create_sq_attr *sq_attr)
19477b4f1e6bSMatan Azrad {
19487b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_sq_in)] = {0};
19497b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_sq_out)] = {0};
19507b4f1e6bSMatan Azrad 	void *sq_ctx;
19517b4f1e6bSMatan Azrad 	void *wq_ctx;
19527b4f1e6bSMatan Azrad 	struct mlx5_devx_wq_attr *wq_attr;
19537b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *sq = NULL;
19547b4f1e6bSMatan Azrad 
195566914d19SSuanming Mou 	sq = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*sq), 0, SOCKET_ID_ANY);
19567b4f1e6bSMatan Azrad 	if (!sq) {
19577b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate SQ data");
19587b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
19597b4f1e6bSMatan Azrad 		return NULL;
19607b4f1e6bSMatan Azrad 	}
19617b4f1e6bSMatan Azrad 	MLX5_SET(create_sq_in, in, opcode, MLX5_CMD_OP_CREATE_SQ);
19627b4f1e6bSMatan Azrad 	sq_ctx = MLX5_ADDR_OF(create_sq_in, in, ctx);
19637b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, rlky, sq_attr->rlky);
19647b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, cd_master, sq_attr->cd_master);
19657b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, fre, sq_attr->fre);
19667b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, flush_in_error_en, sq_attr->flush_in_error_en);
19677b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, allow_multi_pkt_send_wqe,
19681912d158STal Shnaiderman 		 sq_attr->allow_multi_pkt_send_wqe);
19697b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, min_wqe_inline_mode,
19707b4f1e6bSMatan Azrad 		 sq_attr->min_wqe_inline_mode);
19717b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, state, sq_attr->state);
19727b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, reg_umr, sq_attr->reg_umr);
19737b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, allow_swp, sq_attr->allow_swp);
19747b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, hairpin, sq_attr->hairpin);
197579a7e409SViacheslav Ovsiienko 	MLX5_SET(sqc, sq_ctx, non_wire, sq_attr->non_wire);
197679a7e409SViacheslav Ovsiienko 	MLX5_SET(sqc, sq_ctx, static_sq_wq, sq_attr->static_sq_wq);
1977e58c372dSDariusz Sosnowski 	MLX5_SET(sqc, sq_ctx, hairpin_wq_buffer_type, sq_attr->hairpin_wq_buffer_type);
19787b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, user_index, sq_attr->user_index);
19797b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, cqn, sq_attr->cqn);
19807b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, packet_pacing_rate_limit_index,
19817b4f1e6bSMatan Azrad 		 sq_attr->packet_pacing_rate_limit_index);
19827b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, tis_lst_sz, sq_attr->tis_lst_sz);
19837b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, tis_num_0, sq_attr->tis_num);
1984569ffbc9SViacheslav Ovsiienko 	MLX5_SET(sqc, sq_ctx, ts_format, sq_attr->ts_format);
19857b4f1e6bSMatan Azrad 	wq_ctx = MLX5_ADDR_OF(sqc, sq_ctx, wq);
19867b4f1e6bSMatan Azrad 	wq_attr = &sq_attr->wq_attr;
19877b4f1e6bSMatan Azrad 	devx_cmd_fill_wq_data(wq_ctx, wq_attr);
19887b4f1e6bSMatan Azrad 	sq->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
19897b4f1e6bSMatan Azrad 					     out, sizeof(out));
19907b4f1e6bSMatan Azrad 	if (!sq->obj) {
19912d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create SQ", NULL, 0);
199266914d19SSuanming Mou 		mlx5_free(sq);
19937b4f1e6bSMatan Azrad 		return NULL;
19947b4f1e6bSMatan Azrad 	}
19957b4f1e6bSMatan Azrad 	sq->id = MLX5_GET(create_sq_out, out, sqn);
19967b4f1e6bSMatan Azrad 	return sq;
19977b4f1e6bSMatan Azrad }
19987b4f1e6bSMatan Azrad 
19997b4f1e6bSMatan Azrad /**
20007b4f1e6bSMatan Azrad  * Modify SQ using DevX API.
20017b4f1e6bSMatan Azrad  *
20027b4f1e6bSMatan Azrad  * @param[in] sq
20037b4f1e6bSMatan Azrad  *   Pointer to SQ object structure.
20047b4f1e6bSMatan Azrad  * @param [in] sq_attr
20057b4f1e6bSMatan Azrad  *   Pointer to SQ attributes structure.
20067b4f1e6bSMatan Azrad  *
20077b4f1e6bSMatan Azrad  * @return
20087b4f1e6bSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
20097b4f1e6bSMatan Azrad  */
20107b4f1e6bSMatan Azrad int
20117b4f1e6bSMatan Azrad mlx5_devx_cmd_modify_sq(struct mlx5_devx_obj *sq,
20127b4f1e6bSMatan Azrad 			struct mlx5_devx_modify_sq_attr *sq_attr)
20137b4f1e6bSMatan Azrad {
20147b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(modify_sq_in)] = {0};
20157b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(modify_sq_out)] = {0};
20167b4f1e6bSMatan Azrad 	void *sq_ctx;
20177b4f1e6bSMatan Azrad 	int ret;
20187b4f1e6bSMatan Azrad 
20197b4f1e6bSMatan Azrad 	MLX5_SET(modify_sq_in, in, opcode, MLX5_CMD_OP_MODIFY_SQ);
20207b4f1e6bSMatan Azrad 	MLX5_SET(modify_sq_in, in, sq_state, sq_attr->sq_state);
20217b4f1e6bSMatan Azrad 	MLX5_SET(modify_sq_in, in, sqn, sq->id);
20227b4f1e6bSMatan Azrad 	sq_ctx = MLX5_ADDR_OF(modify_sq_in, in, ctx);
20237b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, state, sq_attr->state);
20247b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, hairpin_peer_rq, sq_attr->hairpin_peer_rq);
20257b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, hairpin_peer_vhca, sq_attr->hairpin_peer_vhca);
20267b4f1e6bSMatan Azrad 	ret = mlx5_glue->devx_obj_modify(sq->obj, in, sizeof(in),
20277b4f1e6bSMatan Azrad 					 out, sizeof(out));
20287b4f1e6bSMatan Azrad 	if (ret) {
20297b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to modify SQ using DevX");
20307b4f1e6bSMatan Azrad 		rte_errno = errno;
203138119ebeSBing Zhao 		return -rte_errno;
20327b4f1e6bSMatan Azrad 	}
20337b4f1e6bSMatan Azrad 	return ret;
20347b4f1e6bSMatan Azrad }
20357b4f1e6bSMatan Azrad 
20363dfa7877SKiran Vedere /*
20373dfa7877SKiran Vedere  * Query SQ using DevX API.
20383dfa7877SKiran Vedere  *
20393dfa7877SKiran Vedere  * @param[in] sq_obj
20403dfa7877SKiran Vedere  *   SQ Devx Object
20413dfa7877SKiran Vedere  * @param[out] out
20423dfa7877SKiran Vedere  *   SQ Query Output
20433dfa7877SKiran Vedere  * @param[in] outlen
20443dfa7877SKiran Vedere  *   SQ Query Output Length
20453dfa7877SKiran Vedere  *
20463dfa7877SKiran Vedere  * @return
20473dfa7877SKiran Vedere  *   0 if Query successful, else non-zero return value from devx_obj_query API
20483dfa7877SKiran Vedere  */
20493dfa7877SKiran Vedere int
20503dfa7877SKiran Vedere mlx5_devx_cmd_query_sq(struct mlx5_devx_obj *sq_obj, void *out, size_t outlen)
20513dfa7877SKiran Vedere {
20523dfa7877SKiran Vedere 	uint32_t in[MLX5_ST_SZ_DW(query_sq_in)] = {0};
20533dfa7877SKiran Vedere 	int rc;
20543dfa7877SKiran Vedere 
20553dfa7877SKiran Vedere 	MLX5_SET(query_sq_in, in, opcode, MLX5_CMD_OP_QUERY_SQ);
20563dfa7877SKiran Vedere 	MLX5_SET(query_sq_in, in, sqn, sq_obj->id);
20573dfa7877SKiran Vedere 	rc = mlx5_glue->devx_obj_query(sq_obj->obj, in, sizeof(in), out, outlen);
20583dfa7877SKiran Vedere 	if (rc || MLX5_FW_STATUS(out)) {
20593dfa7877SKiran Vedere 		DEVX_DRV_LOG(ERR, out, "SQ query", "sq_id", sq_obj->id);
20603dfa7877SKiran Vedere 		return MLX5_DEVX_ERR_RC(rc);
20613dfa7877SKiran Vedere 	}
20623dfa7877SKiran Vedere 	return 0;
20633dfa7877SKiran Vedere }
20643dfa7877SKiran Vedere 
20657b4f1e6bSMatan Azrad /**
20667b4f1e6bSMatan Azrad  * Create TIS using DevX API.
20677b4f1e6bSMatan Azrad  *
20687b4f1e6bSMatan Azrad  * @param[in] ctx
2069e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
20707b4f1e6bSMatan Azrad  * @param [in] tis_attr
20717b4f1e6bSMatan Azrad  *   Pointer to TIS attributes structure.
20727b4f1e6bSMatan Azrad  *
20737b4f1e6bSMatan Azrad  * @return
20747b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
20757b4f1e6bSMatan Azrad  */
20767b4f1e6bSMatan Azrad struct mlx5_devx_obj *
2077e09d350eSOphir Munk mlx5_devx_cmd_create_tis(void *ctx,
20787b4f1e6bSMatan Azrad 			 struct mlx5_devx_tis_attr *tis_attr)
20797b4f1e6bSMatan Azrad {
20807b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
20817b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_tis_out)] = {0};
20827b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *tis = NULL;
20837b4f1e6bSMatan Azrad 	void *tis_ctx;
20847b4f1e6bSMatan Azrad 
208566914d19SSuanming Mou 	tis = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*tis), 0, SOCKET_ID_ANY);
20867b4f1e6bSMatan Azrad 	if (!tis) {
20877b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate TIS object");
20887b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
20897b4f1e6bSMatan Azrad 		return NULL;
20907b4f1e6bSMatan Azrad 	}
20917b4f1e6bSMatan Azrad 	MLX5_SET(create_tis_in, in, opcode, MLX5_CMD_OP_CREATE_TIS);
20927b4f1e6bSMatan Azrad 	tis_ctx = MLX5_ADDR_OF(create_tis_in, in, ctx);
20937b4f1e6bSMatan Azrad 	MLX5_SET(tisc, tis_ctx, strict_lag_tx_port_affinity,
20947b4f1e6bSMatan Azrad 		 tis_attr->strict_lag_tx_port_affinity);
20951cbdad1bSXueming Li 	MLX5_SET(tisc, tis_ctx, lag_tx_port_affinity,
20961cbdad1bSXueming Li 		 tis_attr->lag_tx_port_affinity);
20977b4f1e6bSMatan Azrad 	MLX5_SET(tisc, tis_ctx, prio, tis_attr->prio);
20987b4f1e6bSMatan Azrad 	MLX5_SET(tisc, tis_ctx, transport_domain,
20997b4f1e6bSMatan Azrad 		 tis_attr->transport_domain);
21007b4f1e6bSMatan Azrad 	tis->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
21017b4f1e6bSMatan Azrad 					      out, sizeof(out));
21027b4f1e6bSMatan Azrad 	if (!tis->obj) {
21032d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create TIS", NULL, 0);
210466914d19SSuanming Mou 		mlx5_free(tis);
21057b4f1e6bSMatan Azrad 		return NULL;
21067b4f1e6bSMatan Azrad 	}
21077b4f1e6bSMatan Azrad 	tis->id = MLX5_GET(create_tis_out, out, tisn);
21087b4f1e6bSMatan Azrad 	return tis;
21097b4f1e6bSMatan Azrad }
21107b4f1e6bSMatan Azrad 
21117b4f1e6bSMatan Azrad /**
21127b4f1e6bSMatan Azrad  * Create transport domain using DevX API.
21137b4f1e6bSMatan Azrad  *
21147b4f1e6bSMatan Azrad  * @param[in] ctx
2115e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
21167b4f1e6bSMatan Azrad  * @return
21177b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
21187b4f1e6bSMatan Azrad  */
21197b4f1e6bSMatan Azrad struct mlx5_devx_obj *
2120e09d350eSOphir Munk mlx5_devx_cmd_create_td(void *ctx)
21217b4f1e6bSMatan Azrad {
21227b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(alloc_transport_domain_in)] = {0};
21237b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(alloc_transport_domain_out)] = {0};
21247b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *td = NULL;
21257b4f1e6bSMatan Azrad 
212666914d19SSuanming Mou 	td = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*td), 0, SOCKET_ID_ANY);
21277b4f1e6bSMatan Azrad 	if (!td) {
21287b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate TD object");
21297b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
21307b4f1e6bSMatan Azrad 		return NULL;
21317b4f1e6bSMatan Azrad 	}
21327b4f1e6bSMatan Azrad 	MLX5_SET(alloc_transport_domain_in, in, opcode,
21337b4f1e6bSMatan Azrad 		 MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN);
21347b4f1e6bSMatan Azrad 	td->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
21357b4f1e6bSMatan Azrad 					     out, sizeof(out));
21367b4f1e6bSMatan Azrad 	if (!td->obj) {
21372d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create TIS", NULL, 0);
213866914d19SSuanming Mou 		mlx5_free(td);
21397b4f1e6bSMatan Azrad 		return NULL;
21407b4f1e6bSMatan Azrad 	}
21417b4f1e6bSMatan Azrad 	td->id = MLX5_GET(alloc_transport_domain_out, out,
21427b4f1e6bSMatan Azrad 			   transport_domain);
21437b4f1e6bSMatan Azrad 	return td;
21447b4f1e6bSMatan Azrad }
21457b4f1e6bSMatan Azrad 
21467b4f1e6bSMatan Azrad /**
21477b4f1e6bSMatan Azrad  * Dump all flows to file.
21487b4f1e6bSMatan Azrad  *
21497b4f1e6bSMatan Azrad  * @param[in] fdb_domain
21507b4f1e6bSMatan Azrad  *   FDB domain.
21517b4f1e6bSMatan Azrad  * @param[in] rx_domain
21527b4f1e6bSMatan Azrad  *   RX domain.
21537b4f1e6bSMatan Azrad  * @param[in] tx_domain
21547b4f1e6bSMatan Azrad  *   TX domain.
21557b4f1e6bSMatan Azrad  * @param[out] file
21567b4f1e6bSMatan Azrad  *   Pointer to file stream.
21577b4f1e6bSMatan Azrad  *
21587b4f1e6bSMatan Azrad  * @return
21597be78d02SJosh Soref  *   0 on success, a negative value otherwise.
21607b4f1e6bSMatan Azrad  */
21617b4f1e6bSMatan Azrad int
21627b4f1e6bSMatan Azrad mlx5_devx_cmd_flow_dump(void *fdb_domain __rte_unused,
21637b4f1e6bSMatan Azrad 			void *rx_domain __rte_unused,
21647b4f1e6bSMatan Azrad 			void *tx_domain __rte_unused, FILE *file __rte_unused)
21657b4f1e6bSMatan Azrad {
21667b4f1e6bSMatan Azrad 	int ret = 0;
21677b4f1e6bSMatan Azrad 
21687b4f1e6bSMatan Azrad #ifdef HAVE_MLX5_DR_FLOW_DUMP
21697b4f1e6bSMatan Azrad 	if (fdb_domain) {
21707b4f1e6bSMatan Azrad 		ret = mlx5_glue->dr_dump_domain(file, fdb_domain);
21717b4f1e6bSMatan Azrad 		if (ret)
21727b4f1e6bSMatan Azrad 			return ret;
21737b4f1e6bSMatan Azrad 	}
21748e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(rx_domain);
21757b4f1e6bSMatan Azrad 	ret = mlx5_glue->dr_dump_domain(file, rx_domain);
21767b4f1e6bSMatan Azrad 	if (ret)
21777b4f1e6bSMatan Azrad 		return ret;
21788e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(tx_domain);
21797b4f1e6bSMatan Azrad 	ret = mlx5_glue->dr_dump_domain(file, tx_domain);
21807b4f1e6bSMatan Azrad #else
21817b4f1e6bSMatan Azrad 	ret = ENOTSUP;
21827b4f1e6bSMatan Azrad #endif
21837b4f1e6bSMatan Azrad 	return -ret;
21847b4f1e6bSMatan Azrad }
2185446c3781SMatan Azrad 
2186a38d22edSHaifei Luo int
2187a38d22edSHaifei Luo mlx5_devx_cmd_flow_single_dump(void *rule_info __rte_unused,
2188a38d22edSHaifei Luo 			FILE *file __rte_unused)
2189a38d22edSHaifei Luo {
2190a38d22edSHaifei Luo 	int ret = 0;
2191a38d22edSHaifei Luo #ifdef HAVE_MLX5_DR_FLOW_DUMP_RULE
2192a38d22edSHaifei Luo 	if (rule_info)
2193a38d22edSHaifei Luo 		ret = mlx5_glue->dr_dump_rule(file, rule_info);
2194a38d22edSHaifei Luo #else
2195a38d22edSHaifei Luo 	ret = ENOTSUP;
2196a38d22edSHaifei Luo #endif
2197a38d22edSHaifei Luo 	return -ret;
2198a38d22edSHaifei Luo }
2199a38d22edSHaifei Luo 
2200446c3781SMatan Azrad /*
2201446c3781SMatan Azrad  * Create CQ using DevX API.
2202446c3781SMatan Azrad  *
2203446c3781SMatan Azrad  * @param[in] ctx
2204e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
2205446c3781SMatan Azrad  * @param [in] attr
2206446c3781SMatan Azrad  *   Pointer to CQ attributes structure.
2207446c3781SMatan Azrad  *
2208446c3781SMatan Azrad  * @return
2209446c3781SMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
2210446c3781SMatan Azrad  */
2211446c3781SMatan Azrad struct mlx5_devx_obj *
2212e09d350eSOphir Munk mlx5_devx_cmd_create_cq(void *ctx, struct mlx5_devx_cq_attr *attr)
2213446c3781SMatan Azrad {
2214446c3781SMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_cq_in)] = {0};
2215446c3781SMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_cq_out)] = {0};
221666914d19SSuanming Mou 	struct mlx5_devx_obj *cq_obj = mlx5_malloc(MLX5_MEM_ZERO,
221766914d19SSuanming Mou 						   sizeof(*cq_obj),
221866914d19SSuanming Mou 						   0, SOCKET_ID_ANY);
2219446c3781SMatan Azrad 	void *cqctx = MLX5_ADDR_OF(create_cq_in, in, cq_context);
2220446c3781SMatan Azrad 
2221446c3781SMatan Azrad 	if (!cq_obj) {
2222446c3781SMatan Azrad 		DRV_LOG(ERR, "Failed to allocate CQ object memory.");
2223446c3781SMatan Azrad 		rte_errno = ENOMEM;
2224446c3781SMatan Azrad 		return NULL;
2225446c3781SMatan Azrad 	}
2226446c3781SMatan Azrad 	MLX5_SET(create_cq_in, in, opcode, MLX5_CMD_OP_CREATE_CQ);
2227446c3781SMatan Azrad 	if (attr->db_umem_valid) {
2228446c3781SMatan Azrad 		MLX5_SET(cqc, cqctx, dbr_umem_valid, attr->db_umem_valid);
2229446c3781SMatan Azrad 		MLX5_SET(cqc, cqctx, dbr_umem_id, attr->db_umem_id);
2230446c3781SMatan Azrad 		MLX5_SET64(cqc, cqctx, dbr_addr, attr->db_umem_offset);
2231446c3781SMatan Azrad 	} else {
2232446c3781SMatan Azrad 		MLX5_SET64(cqc, cqctx, dbr_addr, attr->db_addr);
2233446c3781SMatan Azrad 	}
2234a2521c8fSMichael Baum 	MLX5_SET(cqc, cqctx, cqe_sz, (RTE_CACHE_LINE_SIZE == 128) ?
2235a2521c8fSMichael Baum 				     MLX5_CQE_SIZE_128B : MLX5_CQE_SIZE_64B);
2236446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, cc, attr->use_first_only);
2237446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, oi, attr->overrun_ignore);
2238446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, log_cq_size, attr->log_cq_size);
2239f002358cSMichael Baum 	if (attr->log_page_size > MLX5_ADAPTER_PAGE_SHIFT)
2240f002358cSMichael Baum 		MLX5_SET(cqc, cqctx, log_page_size,
2241f002358cSMichael Baum 			 attr->log_page_size - MLX5_ADAPTER_PAGE_SHIFT);
2242446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, c_eqn, attr->eqn);
2243446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, uar_page, attr->uar_page_id);
224454c2d46bSAlexander Kozyrev 	MLX5_SET(cqc, cqctx, cqe_comp_en, !!attr->cqe_comp_en);
2245e4d88cf8SAlexander Kozyrev 	MLX5_SET(cqc, cqctx, cqe_comp_layout, !!attr->cqe_comp_layout);
2246f002358cSMichael Baum 	MLX5_SET(cqc, cqctx, mini_cqe_res_format, attr->mini_cqe_res_format);
224754c2d46bSAlexander Kozyrev 	MLX5_SET(cqc, cqctx, mini_cqe_res_format_ext,
224854c2d46bSAlexander Kozyrev 		 attr->mini_cqe_res_format_ext);
2249446c3781SMatan Azrad 	if (attr->q_umem_valid) {
2250446c3781SMatan Azrad 		MLX5_SET(create_cq_in, in, cq_umem_valid, attr->q_umem_valid);
2251446c3781SMatan Azrad 		MLX5_SET(create_cq_in, in, cq_umem_id, attr->q_umem_id);
2252446c3781SMatan Azrad 		MLX5_SET64(create_cq_in, in, cq_umem_offset,
2253446c3781SMatan Azrad 			   attr->q_umem_offset);
2254446c3781SMatan Azrad 	}
2255446c3781SMatan Azrad 	cq_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
2256446c3781SMatan Azrad 						 sizeof(out));
2257446c3781SMatan Azrad 	if (!cq_obj->obj) {
22582d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create CQ", NULL, 0);
225966914d19SSuanming Mou 		mlx5_free(cq_obj);
2260446c3781SMatan Azrad 		return NULL;
2261446c3781SMatan Azrad 	}
2262446c3781SMatan Azrad 	cq_obj->id = MLX5_GET(create_cq_out, out, cqn);
2263446c3781SMatan Azrad 	return cq_obj;
2264446c3781SMatan Azrad }
22658712c80aSMatan Azrad 
22663dfa7877SKiran Vedere /*
22673dfa7877SKiran Vedere  * Query CQ using DevX API.
22683dfa7877SKiran Vedere  *
22693dfa7877SKiran Vedere  * @param[in] cq_obj
22703dfa7877SKiran Vedere  *   CQ Devx Object
22713dfa7877SKiran Vedere  * @param[out] out
22723dfa7877SKiran Vedere  *   CQ Query Output
22733dfa7877SKiran Vedere  * @param[in] outlen
22743dfa7877SKiran Vedere  *   CQ Query Output Length
22753dfa7877SKiran Vedere  *
22763dfa7877SKiran Vedere  * @return
22773dfa7877SKiran Vedere  *   0 if Query successful, else non-zero return value from devx_obj_query API
22783dfa7877SKiran Vedere  */
22793dfa7877SKiran Vedere int
22803dfa7877SKiran Vedere mlx5_devx_cmd_query_cq(struct mlx5_devx_obj *cq_obj, void *out, size_t outlen)
22813dfa7877SKiran Vedere {
22823dfa7877SKiran Vedere 	uint32_t in[MLX5_ST_SZ_DW(query_cq_in)] = {0};
22833dfa7877SKiran Vedere 	int rc;
22843dfa7877SKiran Vedere 
22853dfa7877SKiran Vedere 	MLX5_SET(query_cq_in, in, opcode, MLX5_CMD_OP_QUERY_CQ);
22863dfa7877SKiran Vedere 	MLX5_SET(query_cq_in, in, cqn, cq_obj->id);
22873dfa7877SKiran Vedere 	rc = mlx5_glue->devx_obj_query(cq_obj->obj, in, sizeof(in), out, outlen);
22883dfa7877SKiran Vedere 	if (rc || MLX5_FW_STATUS(out)) {
22893dfa7877SKiran Vedere 		DEVX_DRV_LOG(ERR, out, "CQ query", "cq_id", cq_obj->id);
22903dfa7877SKiran Vedere 		return MLX5_DEVX_ERR_RC(rc);
22913dfa7877SKiran Vedere 	}
22923dfa7877SKiran Vedere 	return 0;
22933dfa7877SKiran Vedere }
22943dfa7877SKiran Vedere 
22958712c80aSMatan Azrad /**
22968712c80aSMatan Azrad  * Create VIRTQ using DevX API.
22978712c80aSMatan Azrad  *
22988712c80aSMatan Azrad  * @param[in] ctx
2299e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
23008712c80aSMatan Azrad  * @param [in] attr
23018712c80aSMatan Azrad  *   Pointer to VIRTQ attributes structure.
23028712c80aSMatan Azrad  *
23038712c80aSMatan Azrad  * @return
23048712c80aSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
23058712c80aSMatan Azrad  */
23068712c80aSMatan Azrad struct mlx5_devx_obj *
2307e09d350eSOphir Munk mlx5_devx_cmd_create_virtq(void *ctx,
23088712c80aSMatan Azrad 			   struct mlx5_devx_virtq_attr *attr)
23098712c80aSMatan Azrad {
23108712c80aSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_virtq_in)] = {0};
23118712c80aSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
231266914d19SSuanming Mou 	struct mlx5_devx_obj *virtq_obj = mlx5_malloc(MLX5_MEM_ZERO,
231366914d19SSuanming Mou 						     sizeof(*virtq_obj),
231466914d19SSuanming Mou 						     0, SOCKET_ID_ANY);
23158712c80aSMatan Azrad 	void *virtq = MLX5_ADDR_OF(create_virtq_in, in, virtq);
23168712c80aSMatan Azrad 	void *hdr = MLX5_ADDR_OF(create_virtq_in, in, hdr);
23178712c80aSMatan Azrad 	void *virtctx = MLX5_ADDR_OF(virtio_net_q, virtq, virtio_q_context);
23188712c80aSMatan Azrad 
23198712c80aSMatan Azrad 	if (!virtq_obj) {
23208712c80aSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate virtq data.");
23218712c80aSMatan Azrad 		rte_errno = ENOMEM;
23228712c80aSMatan Azrad 		return NULL;
23238712c80aSMatan Azrad 	}
23248712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
23258712c80aSMatan Azrad 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
23268712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
23278712c80aSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTQ);
23288712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, hw_available_index,
23298712c80aSMatan Azrad 		   attr->hw_available_index);
23308712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, hw_used_index, attr->hw_used_index);
23318712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, tso_ipv4, attr->tso_ipv4);
23328712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, tso_ipv6, attr->tso_ipv6);
23338712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, tx_csum, attr->tx_csum);
23348712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, rx_csum, attr->rx_csum);
23358712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, virtio_version_1_0,
23368712c80aSMatan Azrad 		   attr->virtio_version_1_0);
23378712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, event_mode, attr->event_mode);
23388712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, event_qpn_or_msix, attr->qp_id);
23398712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, desc_addr, attr->desc_addr);
23408712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, used_addr, attr->used_addr);
23418712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, available_addr, attr->available_addr);
23428712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, queue_index, attr->queue_index);
23438712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, queue_size, attr->q_size);
23448712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, virtio_q_mkey, attr->mkey);
23458712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_1_id, attr->umems[0].id);
23468712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_1_size, attr->umems[0].size);
23478712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, umem_1_offset, attr->umems[0].offset);
23488712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_2_id, attr->umems[1].id);
23498712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_2_size, attr->umems[1].size);
23508712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, umem_2_offset, attr->umems[1].offset);
23518712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_3_id, attr->umems[2].id);
23528712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_3_size, attr->umems[2].size);
23538712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, umem_3_offset, attr->umems[2].offset);
2354796ae7bbSMatan Azrad 	MLX5_SET(virtio_q, virtctx, counter_set_id, attr->counters_obj_id);
2355473d8e67SMatan Azrad 	MLX5_SET(virtio_q, virtctx, pd, attr->pd);
23566623dc2bSXueming Li 	MLX5_SET(virtio_q, virtctx, queue_period_mode, attr->hw_latency_mode);
23576623dc2bSXueming Li 	MLX5_SET(virtio_q, virtctx, queue_period_us, attr->hw_max_latency_us);
23586623dc2bSXueming Li 	MLX5_SET(virtio_q, virtctx, queue_max_count, attr->hw_max_pending_comp);
23598712c80aSMatan Azrad 	MLX5_SET(virtio_net_q, virtq, tisn_or_qpn, attr->tis_id);
23608712c80aSMatan Azrad 	virtq_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
23618712c80aSMatan Azrad 						    sizeof(out));
23628712c80aSMatan Azrad 	if (!virtq_obj->obj) {
23632d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create VIRTQ", NULL, 0);
236466914d19SSuanming Mou 		mlx5_free(virtq_obj);
23658712c80aSMatan Azrad 		return NULL;
23668712c80aSMatan Azrad 	}
23678712c80aSMatan Azrad 	virtq_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
23688712c80aSMatan Azrad 	return virtq_obj;
23698712c80aSMatan Azrad }
23708712c80aSMatan Azrad 
23718712c80aSMatan Azrad /**
23728712c80aSMatan Azrad  * Modify VIRTQ using DevX API.
23738712c80aSMatan Azrad  *
23748712c80aSMatan Azrad  * @param[in] virtq_obj
23758712c80aSMatan Azrad  *   Pointer to virtq object structure.
23768712c80aSMatan Azrad  * @param [in] attr
23778712c80aSMatan Azrad  *   Pointer to modify virtq attributes structure.
23788712c80aSMatan Azrad  *
23798712c80aSMatan Azrad  * @return
23808712c80aSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
23818712c80aSMatan Azrad  */
23828712c80aSMatan Azrad int
23838712c80aSMatan Azrad mlx5_devx_cmd_modify_virtq(struct mlx5_devx_obj *virtq_obj,
23848712c80aSMatan Azrad 			   struct mlx5_devx_virtq_attr *attr)
23858712c80aSMatan Azrad {
23868712c80aSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_virtq_in)] = {0};
23878712c80aSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
23888712c80aSMatan Azrad 	void *virtq = MLX5_ADDR_OF(create_virtq_in, in, virtq);
23898712c80aSMatan Azrad 	void *hdr = MLX5_ADDR_OF(create_virtq_in, in, hdr);
23908712c80aSMatan Azrad 	void *virtctx = MLX5_ADDR_OF(virtio_net_q, virtq, virtio_q_context);
23918712c80aSMatan Azrad 	int ret;
23928712c80aSMatan Azrad 
23938712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
23948712c80aSMatan Azrad 		 MLX5_CMD_OP_MODIFY_GENERAL_OBJECT);
23958712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
23968712c80aSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTQ);
23978712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, virtq_obj->id);
23982ac90aecSLi Zhang 	MLX5_SET64(virtio_net_q, virtq, modify_field_select,
23992ac90aecSLi Zhang 		attr->mod_fields_bitmap);
24008712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, queue_index, attr->queue_index);
24012ac90aecSLi Zhang 	if (!attr->mod_fields_bitmap) {
24022ac90aecSLi Zhang 		DRV_LOG(ERR, "Failed to modify VIRTQ for no type set.");
24032ac90aecSLi Zhang 		rte_errno = EINVAL;
24042ac90aecSLi Zhang 		return -rte_errno;
24052ac90aecSLi Zhang 	}
24062ac90aecSLi Zhang 	if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_STATE)
24078712c80aSMatan Azrad 		MLX5_SET16(virtio_net_q, virtq, state, attr->state);
24082ac90aecSLi Zhang 	if (attr->mod_fields_bitmap &
24092ac90aecSLi Zhang 	    MLX5_VIRTQ_MODIFY_TYPE_DIRTY_BITMAP_PARAMS) {
24108712c80aSMatan Azrad 		MLX5_SET(virtio_net_q, virtq, dirty_bitmap_mkey,
24118712c80aSMatan Azrad 			 attr->dirty_bitmap_mkey);
24128712c80aSMatan Azrad 		MLX5_SET64(virtio_net_q, virtq, dirty_bitmap_addr,
24138712c80aSMatan Azrad 			 attr->dirty_bitmap_addr);
24148712c80aSMatan Azrad 		MLX5_SET(virtio_net_q, virtq, dirty_bitmap_size,
24158712c80aSMatan Azrad 			 attr->dirty_bitmap_size);
24162ac90aecSLi Zhang 	}
24172ac90aecSLi Zhang 	if (attr->mod_fields_bitmap &
24182ac90aecSLi Zhang 	    MLX5_VIRTQ_MODIFY_TYPE_DIRTY_BITMAP_DUMP_ENABLE)
24198712c80aSMatan Azrad 		MLX5_SET(virtio_net_q, virtq, dirty_bitmap_dump_enable,
24208712c80aSMatan Azrad 			 attr->dirty_bitmap_dump_enable);
24212ac90aecSLi Zhang 	if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_QUEUE_PERIOD) {
24222ac90aecSLi Zhang 		MLX5_SET(virtio_q, virtctx, queue_period_mode,
24232ac90aecSLi Zhang 			attr->hw_latency_mode);
24242ac90aecSLi Zhang 		MLX5_SET(virtio_q, virtctx, queue_period_us,
24252ac90aecSLi Zhang 			attr->hw_max_latency_us);
24262ac90aecSLi Zhang 		MLX5_SET(virtio_q, virtctx, queue_max_count,
24272ac90aecSLi Zhang 			attr->hw_max_pending_comp);
24282ac90aecSLi Zhang 	}
24292ac90aecSLi Zhang 	if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_ADDR) {
24302ac90aecSLi Zhang 		MLX5_SET64(virtio_q, virtctx, desc_addr, attr->desc_addr);
24312ac90aecSLi Zhang 		MLX5_SET64(virtio_q, virtctx, used_addr, attr->used_addr);
24322ac90aecSLi Zhang 		MLX5_SET64(virtio_q, virtctx, available_addr,
24332ac90aecSLi Zhang 			attr->available_addr);
24342ac90aecSLi Zhang 	}
24352ac90aecSLi Zhang 	if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_HW_AVAILABLE_INDEX)
24362ac90aecSLi Zhang 		MLX5_SET16(virtio_net_q, virtq, hw_available_index,
24372ac90aecSLi Zhang 		   attr->hw_available_index);
24382ac90aecSLi Zhang 	if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_HW_USED_INDEX)
24392ac90aecSLi Zhang 		MLX5_SET16(virtio_net_q, virtq, hw_used_index,
24402ac90aecSLi Zhang 			attr->hw_used_index);
24412ac90aecSLi Zhang 	if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_Q_TYPE)
24422ac90aecSLi Zhang 		MLX5_SET16(virtio_q, virtctx, virtio_q_type, attr->q_type);
24432ac90aecSLi Zhang 	if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_VERSION_1_0)
24442ac90aecSLi Zhang 		MLX5_SET16(virtio_q, virtctx, virtio_version_1_0,
24452ac90aecSLi Zhang 		   attr->virtio_version_1_0);
24462ac90aecSLi Zhang 	if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_Q_MKEY)
24472ac90aecSLi Zhang 		MLX5_SET(virtio_q, virtctx, virtio_q_mkey, attr->mkey);
24482ac90aecSLi Zhang 	if (attr->mod_fields_bitmap &
24492ac90aecSLi Zhang 		MLX5_VIRTQ_MODIFY_TYPE_QUEUE_FEATURE_BIT_MASK) {
24502ac90aecSLi Zhang 		MLX5_SET16(virtio_net_q, virtq, tso_ipv4, attr->tso_ipv4);
24512ac90aecSLi Zhang 		MLX5_SET16(virtio_net_q, virtq, tso_ipv6, attr->tso_ipv6);
24522ac90aecSLi Zhang 		MLX5_SET16(virtio_net_q, virtq, tx_csum, attr->tx_csum);
24532ac90aecSLi Zhang 		MLX5_SET16(virtio_net_q, virtq, rx_csum, attr->rx_csum);
24542ac90aecSLi Zhang 	}
24552ac90aecSLi Zhang 	if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_EVENT_MODE) {
24562ac90aecSLi Zhang 		MLX5_SET16(virtio_q, virtctx, event_mode, attr->event_mode);
24572ac90aecSLi Zhang 		MLX5_SET(virtio_q, virtctx, event_qpn_or_msix, attr->qp_id);
24588712c80aSMatan Azrad 	}
24598712c80aSMatan Azrad 	ret = mlx5_glue->devx_obj_modify(virtq_obj->obj, in, sizeof(in),
24608712c80aSMatan Azrad 					 out, sizeof(out));
24618712c80aSMatan Azrad 	if (ret) {
24628712c80aSMatan Azrad 		DRV_LOG(ERR, "Failed to modify VIRTQ using DevX.");
24638712c80aSMatan Azrad 		rte_errno = errno;
246438119ebeSBing Zhao 		return -rte_errno;
24658712c80aSMatan Azrad 	}
24668712c80aSMatan Azrad 	return ret;
24678712c80aSMatan Azrad }
24688712c80aSMatan Azrad 
24698712c80aSMatan Azrad /**
24708712c80aSMatan Azrad  * Query VIRTQ using DevX API.
24718712c80aSMatan Azrad  *
24728712c80aSMatan Azrad  * @param[in] virtq_obj
24738712c80aSMatan Azrad  *   Pointer to virtq object structure.
24748712c80aSMatan Azrad  * @param [in/out] attr
24758712c80aSMatan Azrad  *   Pointer to virtq attributes structure.
24768712c80aSMatan Azrad  *
24778712c80aSMatan Azrad  * @return
24788712c80aSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
24798712c80aSMatan Azrad  */
24808712c80aSMatan Azrad int
24818712c80aSMatan Azrad mlx5_devx_cmd_query_virtq(struct mlx5_devx_obj *virtq_obj,
24828712c80aSMatan Azrad 			   struct mlx5_devx_virtq_attr *attr)
24838712c80aSMatan Azrad {
24848712c80aSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0};
24858712c80aSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_virtq_out)] = {0};
24868712c80aSMatan Azrad 	void *hdr = MLX5_ADDR_OF(query_virtq_out, in, hdr);
24878712c80aSMatan Azrad 	void *virtq = MLX5_ADDR_OF(query_virtq_out, out, virtq);
24888712c80aSMatan Azrad 	int ret;
24898712c80aSMatan Azrad 
24908712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
24918712c80aSMatan Azrad 		 MLX5_CMD_OP_QUERY_GENERAL_OBJECT);
24928712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
24938712c80aSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTQ);
24948712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, virtq_obj->id);
24958712c80aSMatan Azrad 	ret = mlx5_glue->devx_obj_query(virtq_obj->obj, in, sizeof(in),
24968712c80aSMatan Azrad 					 out, sizeof(out));
24978712c80aSMatan Azrad 	if (ret) {
24988712c80aSMatan Azrad 		DRV_LOG(ERR, "Failed to modify VIRTQ using DevX.");
24998712c80aSMatan Azrad 		rte_errno = errno;
25008712c80aSMatan Azrad 		return -errno;
25018712c80aSMatan Azrad 	}
25028712c80aSMatan Azrad 	attr->hw_available_index = MLX5_GET16(virtio_net_q, virtq,
25038712c80aSMatan Azrad 					      hw_available_index);
25048712c80aSMatan Azrad 	attr->hw_used_index = MLX5_GET16(virtio_net_q, virtq, hw_used_index);
2505aed98b66SXueming Li 	attr->state = MLX5_GET16(virtio_net_q, virtq, state);
2506aed98b66SXueming Li 	attr->error_type = MLX5_GET16(virtio_net_q, virtq,
2507aed98b66SXueming Li 				      virtio_q_context.error_type);
25088712c80aSMatan Azrad 	return ret;
25098712c80aSMatan Azrad }
251015c3807eSMatan Azrad 
251115c3807eSMatan Azrad /**
251215c3807eSMatan Azrad  * Create QP using DevX API.
251315c3807eSMatan Azrad  *
251415c3807eSMatan Azrad  * @param[in] ctx
2515e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
251615c3807eSMatan Azrad  * @param [in] attr
251715c3807eSMatan Azrad  *   Pointer to QP attributes structure.
251815c3807eSMatan Azrad  *
251915c3807eSMatan Azrad  * @return
252015c3807eSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
252115c3807eSMatan Azrad  */
252215c3807eSMatan Azrad struct mlx5_devx_obj *
2523e09d350eSOphir Munk mlx5_devx_cmd_create_qp(void *ctx,
252415c3807eSMatan Azrad 			struct mlx5_devx_qp_attr *attr)
252515c3807eSMatan Azrad {
252615c3807eSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_qp_in)] = {0};
252715c3807eSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_qp_out)] = {0};
252866914d19SSuanming Mou 	struct mlx5_devx_obj *qp_obj = mlx5_malloc(MLX5_MEM_ZERO,
252966914d19SSuanming Mou 						   sizeof(*qp_obj),
253066914d19SSuanming Mou 						   0, SOCKET_ID_ANY);
253115c3807eSMatan Azrad 	void *qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
253215c3807eSMatan Azrad 
253315c3807eSMatan Azrad 	if (!qp_obj) {
253415c3807eSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate QP data.");
253515c3807eSMatan Azrad 		rte_errno = ENOMEM;
253615c3807eSMatan Azrad 		return NULL;
253715c3807eSMatan Azrad 	}
253815c3807eSMatan Azrad 	MLX5_SET(create_qp_in, in, opcode, MLX5_CMD_OP_CREATE_QP);
253915c3807eSMatan Azrad 	MLX5_SET(qpc, qpc, st, MLX5_QP_ST_RC);
254015c3807eSMatan Azrad 	MLX5_SET(qpc, qpc, pd, attr->pd);
2541569ffbc9SViacheslav Ovsiienko 	MLX5_SET(qpc, qpc, ts_format, attr->ts_format);
2542f9213ab1SRaja Zidane 	MLX5_SET(qpc, qpc, user_index, attr->user_index);
254315c3807eSMatan Azrad 	if (attr->uar_index) {
2544ddda0006SRaja Zidane 		if (attr->mmo) {
2545ddda0006SRaja Zidane 			void *qpc_ext_and_pas_list = MLX5_ADDR_OF(create_qp_in,
2546ddda0006SRaja Zidane 				in, qpc_extension_and_pas_list);
2547ddda0006SRaja Zidane 			void *qpc_ext = MLX5_ADDR_OF(qpc_extension_and_pas_list,
2548ddda0006SRaja Zidane 				qpc_ext_and_pas_list, qpc_data_extension);
2549f66898ebSRaja Zidane 
2550f66898ebSRaja Zidane 			MLX5_SET(create_qp_in, in, qpc_ext, 1);
2551ddda0006SRaja Zidane 			MLX5_SET(qpc_extension, qpc_ext, mmo, 1);
2552ddda0006SRaja Zidane 		}
255315c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
255415c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, uar_page, attr->uar_index);
2555f002358cSMichael Baum 		if (attr->log_page_size > MLX5_ADAPTER_PAGE_SHIFT)
2556f002358cSMichael Baum 			MLX5_SET(qpc, qpc, log_page_size,
2557f002358cSMichael Baum 				 attr->log_page_size - MLX5_ADAPTER_PAGE_SHIFT);
2558ba707cdbSRaja Zidane 		if (attr->num_of_send_wqbbs) {
2559ba707cdbSRaja Zidane 			MLX5_ASSERT(RTE_IS_POWER_OF_2(attr->num_of_send_wqbbs));
256015c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, cqn_snd, attr->cqn);
256115c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, log_sq_size,
2562ba707cdbSRaja Zidane 				 rte_log2_u32(attr->num_of_send_wqbbs));
256315c3807eSMatan Azrad 		} else {
256415c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, no_sq, 1);
256515c3807eSMatan Azrad 		}
2566ba707cdbSRaja Zidane 		if (attr->num_of_receive_wqes) {
2567ba707cdbSRaja Zidane 			MLX5_ASSERT(RTE_IS_POWER_OF_2(
2568ba707cdbSRaja Zidane 					attr->num_of_receive_wqes));
256915c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, cqn_rcv, attr->cqn);
257015c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, log_rq_stride, attr->log_rq_stride -
257115c3807eSMatan Azrad 				 MLX5_LOG_RQ_STRIDE_SHIFT);
257215c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, log_rq_size,
2573ba707cdbSRaja Zidane 				 rte_log2_u32(attr->num_of_receive_wqes));
257415c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, rq_type, MLX5_NON_ZERO_RQ);
257515c3807eSMatan Azrad 		} else {
257615c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, rq_type, MLX5_ZERO_LEN_RQ);
257715c3807eSMatan Azrad 		}
257815c3807eSMatan Azrad 		if (attr->dbr_umem_valid) {
257915c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, dbr_umem_valid,
258015c3807eSMatan Azrad 				 attr->dbr_umem_valid);
258115c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, dbr_umem_id, attr->dbr_umem_id);
258215c3807eSMatan Azrad 		}
2583bfc1d480SSuanming Mou 		if (attr->cd_master)
2584bfc1d480SSuanming Mou 			MLX5_SET(qpc, qpc, cd_master, attr->cd_master);
2585bfc1d480SSuanming Mou 		if (attr->cd_slave_send)
2586bfc1d480SSuanming Mou 			MLX5_SET(qpc, qpc, cd_slave_send, attr->cd_slave_send);
2587bfc1d480SSuanming Mou 		if (attr->cd_slave_recv)
2588bfc1d480SSuanming Mou 			MLX5_SET(qpc, qpc, cd_slave_receive, attr->cd_slave_recv);
258915c3807eSMatan Azrad 		MLX5_SET64(qpc, qpc, dbr_addr, attr->dbr_address);
259015c3807eSMatan Azrad 		MLX5_SET64(create_qp_in, in, wq_umem_offset,
259115c3807eSMatan Azrad 			   attr->wq_umem_offset);
259215c3807eSMatan Azrad 		MLX5_SET(create_qp_in, in, wq_umem_id, attr->wq_umem_id);
259315c3807eSMatan Azrad 		MLX5_SET(create_qp_in, in, wq_umem_valid, 1);
259415c3807eSMatan Azrad 	} else {
259515c3807eSMatan Azrad 		/* Special QP to be managed by FW - no SQ\RQ\CQ\UAR\DB rec. */
259615c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, rq_type, MLX5_ZERO_LEN_RQ);
259715c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, no_sq, 1);
259815c3807eSMatan Azrad 	}
259915c3807eSMatan Azrad 	qp_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
260015c3807eSMatan Azrad 						 sizeof(out));
260115c3807eSMatan Azrad 	if (!qp_obj->obj) {
26022d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create QP", NULL, 0);
260366914d19SSuanming Mou 		mlx5_free(qp_obj);
260415c3807eSMatan Azrad 		return NULL;
260515c3807eSMatan Azrad 	}
260615c3807eSMatan Azrad 	qp_obj->id = MLX5_GET(create_qp_out, out, qpn);
260715c3807eSMatan Azrad 	return qp_obj;
260815c3807eSMatan Azrad }
260915c3807eSMatan Azrad 
261015c3807eSMatan Azrad /**
261115c3807eSMatan Azrad  * Modify QP using DevX API.
261215c3807eSMatan Azrad  * Currently supports only force loop-back QP.
261315c3807eSMatan Azrad  *
261415c3807eSMatan Azrad  * @param[in] qp
261515c3807eSMatan Azrad  *   Pointer to QP object structure.
261615c3807eSMatan Azrad  * @param [in] qp_st_mod_op
261715c3807eSMatan Azrad  *   The QP state modification operation.
261815c3807eSMatan Azrad  * @param [in] remote_qp_id
261915c3807eSMatan Azrad  *   The remote QP ID for MLX5_CMD_OP_INIT2RTR_QP operation.
262015c3807eSMatan Azrad  *
262115c3807eSMatan Azrad  * @return
262215c3807eSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
262315c3807eSMatan Azrad  */
262415c3807eSMatan Azrad int
262515c3807eSMatan Azrad mlx5_devx_cmd_modify_qp_state(struct mlx5_devx_obj *qp, uint32_t qp_st_mod_op,
262615c3807eSMatan Azrad 			      uint32_t remote_qp_id)
262715c3807eSMatan Azrad {
262815c3807eSMatan Azrad 	union {
262915c3807eSMatan Azrad 		uint32_t rst2init[MLX5_ST_SZ_DW(rst2init_qp_in)];
263015c3807eSMatan Azrad 		uint32_t init2rtr[MLX5_ST_SZ_DW(init2rtr_qp_in)];
263115c3807eSMatan Azrad 		uint32_t rtr2rts[MLX5_ST_SZ_DW(rtr2rts_qp_in)];
2632de45de90SYajun Wu 		uint32_t qp2rst[MLX5_ST_SZ_DW(2rst_qp_in)];
263315c3807eSMatan Azrad 	} in;
263415c3807eSMatan Azrad 	union {
263515c3807eSMatan Azrad 		uint32_t rst2init[MLX5_ST_SZ_DW(rst2init_qp_out)];
263615c3807eSMatan Azrad 		uint32_t init2rtr[MLX5_ST_SZ_DW(init2rtr_qp_out)];
263715c3807eSMatan Azrad 		uint32_t rtr2rts[MLX5_ST_SZ_DW(rtr2rts_qp_out)];
2638de45de90SYajun Wu 		uint32_t qp2rst[MLX5_ST_SZ_DW(2rst_qp_out)];
263915c3807eSMatan Azrad 	} out;
264015c3807eSMatan Azrad 	void *qpc;
264115c3807eSMatan Azrad 	int ret;
264215c3807eSMatan Azrad 	unsigned int inlen;
264315c3807eSMatan Azrad 	unsigned int outlen;
264415c3807eSMatan Azrad 
264515c3807eSMatan Azrad 	memset(&in, 0, sizeof(in));
264615c3807eSMatan Azrad 	memset(&out, 0, sizeof(out));
264715c3807eSMatan Azrad 	MLX5_SET(rst2init_qp_in, &in, opcode, qp_st_mod_op);
264815c3807eSMatan Azrad 	switch (qp_st_mod_op) {
264915c3807eSMatan Azrad 	case MLX5_CMD_OP_RST2INIT_QP:
265015c3807eSMatan Azrad 		MLX5_SET(rst2init_qp_in, &in, qpn, qp->id);
265115c3807eSMatan Azrad 		qpc = MLX5_ADDR_OF(rst2init_qp_in, &in, qpc);
265215c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, primary_address_path.vhca_port_num, 1);
265315c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, rre, 1);
265415c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, rwe, 1);
265515c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
265615c3807eSMatan Azrad 		inlen = sizeof(in.rst2init);
265715c3807eSMatan Azrad 		outlen = sizeof(out.rst2init);
265815c3807eSMatan Azrad 		break;
265915c3807eSMatan Azrad 	case MLX5_CMD_OP_INIT2RTR_QP:
266015c3807eSMatan Azrad 		MLX5_SET(init2rtr_qp_in, &in, qpn, qp->id);
266115c3807eSMatan Azrad 		qpc = MLX5_ADDR_OF(init2rtr_qp_in, &in, qpc);
266215c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, primary_address_path.fl, 1);
266315c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, primary_address_path.vhca_port_num, 1);
266415c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, mtu, 1);
266515c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, log_msg_max, 30);
266615c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, remote_qpn, remote_qp_id);
266715c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, min_rnr_nak, 0);
266815c3807eSMatan Azrad 		inlen = sizeof(in.init2rtr);
266915c3807eSMatan Azrad 		outlen = sizeof(out.init2rtr);
267015c3807eSMatan Azrad 		break;
267115c3807eSMatan Azrad 	case MLX5_CMD_OP_RTR2RTS_QP:
267215c3807eSMatan Azrad 		qpc = MLX5_ADDR_OF(rtr2rts_qp_in, &in, qpc);
267315c3807eSMatan Azrad 		MLX5_SET(rtr2rts_qp_in, &in, qpn, qp->id);
267405b54bf0SYajun Wu 		MLX5_SET(qpc, qpc, primary_address_path.ack_timeout, 16);
267515c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, log_ack_req_freq, 0);
267615c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, retry_count, 7);
267715c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, rnr_retry, 7);
267815c3807eSMatan Azrad 		inlen = sizeof(in.rtr2rts);
267915c3807eSMatan Azrad 		outlen = sizeof(out.rtr2rts);
268015c3807eSMatan Azrad 		break;
2681de45de90SYajun Wu 	case MLX5_CMD_OP_QP_2RST:
2682de45de90SYajun Wu 		MLX5_SET(2rst_qp_in, &in, qpn, qp->id);
2683de45de90SYajun Wu 		inlen = sizeof(in.qp2rst);
2684de45de90SYajun Wu 		outlen = sizeof(out.qp2rst);
2685de45de90SYajun Wu 		break;
268615c3807eSMatan Azrad 	default:
268715c3807eSMatan Azrad 		DRV_LOG(ERR, "Invalid or unsupported QP modify op %u.",
268815c3807eSMatan Azrad 			qp_st_mod_op);
268915c3807eSMatan Azrad 		rte_errno = EINVAL;
269015c3807eSMatan Azrad 		return -rte_errno;
269115c3807eSMatan Azrad 	}
269215c3807eSMatan Azrad 	ret = mlx5_glue->devx_obj_modify(qp->obj, &in, inlen, &out, outlen);
269315c3807eSMatan Azrad 	if (ret) {
269415c3807eSMatan Azrad 		DRV_LOG(ERR, "Failed to modify QP using DevX.");
269515c3807eSMatan Azrad 		rte_errno = errno;
269638119ebeSBing Zhao 		return -rte_errno;
269715c3807eSMatan Azrad 	}
269815c3807eSMatan Azrad 	return ret;
269915c3807eSMatan Azrad }
2700796ae7bbSMatan Azrad 
2701796ae7bbSMatan Azrad struct mlx5_devx_obj *
2702796ae7bbSMatan Azrad mlx5_devx_cmd_create_virtio_q_counters(void *ctx)
2703796ae7bbSMatan Azrad {
2704796ae7bbSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_virtio_q_counters_in)] = {0};
2705796ae7bbSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
270666914d19SSuanming Mou 	struct mlx5_devx_obj *couners_obj = mlx5_malloc(MLX5_MEM_ZERO,
270766914d19SSuanming Mou 						       sizeof(*couners_obj), 0,
270866914d19SSuanming Mou 						       SOCKET_ID_ANY);
2709796ae7bbSMatan Azrad 	void *hdr = MLX5_ADDR_OF(create_virtio_q_counters_in, in, hdr);
2710796ae7bbSMatan Azrad 
2711796ae7bbSMatan Azrad 	if (!couners_obj) {
2712796ae7bbSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate virtio queue counters data.");
2713796ae7bbSMatan Azrad 		rte_errno = ENOMEM;
2714796ae7bbSMatan Azrad 		return NULL;
2715796ae7bbSMatan Azrad 	}
2716796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
2717796ae7bbSMatan Azrad 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
2718796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
2719796ae7bbSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTIO_Q_COUNTERS);
2720796ae7bbSMatan Azrad 	couners_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
2721796ae7bbSMatan Azrad 						      sizeof(out));
2722796ae7bbSMatan Azrad 	if (!couners_obj->obj) {
27232d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create virtio queue counters Obj", NULL,
27242d8dde8dSGregory Etelson 			     0);
272566914d19SSuanming Mou 		mlx5_free(couners_obj);
2726796ae7bbSMatan Azrad 		return NULL;
2727796ae7bbSMatan Azrad 	}
2728796ae7bbSMatan Azrad 	couners_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
2729796ae7bbSMatan Azrad 	return couners_obj;
2730796ae7bbSMatan Azrad }
2731796ae7bbSMatan Azrad 
2732796ae7bbSMatan Azrad int
2733796ae7bbSMatan Azrad mlx5_devx_cmd_query_virtio_q_counters(struct mlx5_devx_obj *couners_obj,
2734796ae7bbSMatan Azrad 				   struct mlx5_devx_virtio_q_couners_attr *attr)
2735796ae7bbSMatan Azrad {
2736796ae7bbSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0};
2737796ae7bbSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_virtio_q_counters_out)] = {0};
2738796ae7bbSMatan Azrad 	void *hdr = MLX5_ADDR_OF(query_virtio_q_counters_out, in, hdr);
2739796ae7bbSMatan Azrad 	void *virtio_q_counters = MLX5_ADDR_OF(query_virtio_q_counters_out, out,
2740796ae7bbSMatan Azrad 					       virtio_q_counters);
2741796ae7bbSMatan Azrad 	int ret;
2742796ae7bbSMatan Azrad 
2743796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
2744796ae7bbSMatan Azrad 		 MLX5_CMD_OP_QUERY_GENERAL_OBJECT);
2745796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
2746796ae7bbSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTIO_Q_COUNTERS);
2747796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, couners_obj->id);
2748796ae7bbSMatan Azrad 	ret = mlx5_glue->devx_obj_query(couners_obj->obj, in, sizeof(in), out,
2749796ae7bbSMatan Azrad 					sizeof(out));
2750796ae7bbSMatan Azrad 	if (ret) {
2751796ae7bbSMatan Azrad 		DRV_LOG(ERR, "Failed to query virtio q counters using DevX.");
2752796ae7bbSMatan Azrad 		rte_errno = errno;
2753796ae7bbSMatan Azrad 		return -errno;
2754796ae7bbSMatan Azrad 	}
2755796ae7bbSMatan Azrad 	attr->received_desc = MLX5_GET64(virtio_q_counters, virtio_q_counters,
2756796ae7bbSMatan Azrad 					 received_desc);
2757796ae7bbSMatan Azrad 	attr->completed_desc = MLX5_GET64(virtio_q_counters, virtio_q_counters,
2758796ae7bbSMatan Azrad 					  completed_desc);
2759796ae7bbSMatan Azrad 	attr->error_cqes = MLX5_GET(virtio_q_counters, virtio_q_counters,
2760796ae7bbSMatan Azrad 				    error_cqes);
2761796ae7bbSMatan Azrad 	attr->bad_desc_errors = MLX5_GET(virtio_q_counters, virtio_q_counters,
2762796ae7bbSMatan Azrad 					 bad_desc_errors);
2763796ae7bbSMatan Azrad 	attr->exceed_max_chain = MLX5_GET(virtio_q_counters, virtio_q_counters,
2764796ae7bbSMatan Azrad 					  exceed_max_chain);
2765796ae7bbSMatan Azrad 	attr->invalid_buffer = MLX5_GET(virtio_q_counters, virtio_q_counters,
2766796ae7bbSMatan Azrad 					invalid_buffer);
2767796ae7bbSMatan Azrad 	return ret;
2768796ae7bbSMatan Azrad }
2769369e5092SDekel Peled 
2770369e5092SDekel Peled /**
2771369e5092SDekel Peled  * Create general object of type FLOW_HIT_ASO using DevX API.
2772369e5092SDekel Peled  *
2773369e5092SDekel Peled  * @param[in] ctx
2774369e5092SDekel Peled  *   Context returned from mlx5 open_device() glue function.
2775369e5092SDekel Peled  * @param [in] pd
2776369e5092SDekel Peled  *   PD value to associate the FLOW_HIT_ASO object with.
2777369e5092SDekel Peled  *
2778369e5092SDekel Peled  * @return
2779369e5092SDekel Peled  *   The DevX object created, NULL otherwise and rte_errno is set.
2780369e5092SDekel Peled  */
2781369e5092SDekel Peled struct mlx5_devx_obj *
2782369e5092SDekel Peled mlx5_devx_cmd_create_flow_hit_aso_obj(void *ctx, uint32_t pd)
2783369e5092SDekel Peled {
2784369e5092SDekel Peled 	uint32_t in[MLX5_ST_SZ_DW(create_flow_hit_aso_in)] = {0};
2785369e5092SDekel Peled 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
2786369e5092SDekel Peled 	struct mlx5_devx_obj *flow_hit_aso_obj = NULL;
2787369e5092SDekel Peled 	void *ptr = NULL;
2788369e5092SDekel Peled 
2789369e5092SDekel Peled 	flow_hit_aso_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*flow_hit_aso_obj),
2790369e5092SDekel Peled 				       0, SOCKET_ID_ANY);
2791369e5092SDekel Peled 	if (!flow_hit_aso_obj) {
2792369e5092SDekel Peled 		DRV_LOG(ERR, "Failed to allocate FLOW_HIT_ASO object data");
2793369e5092SDekel Peled 		rte_errno = ENOMEM;
2794369e5092SDekel Peled 		return NULL;
2795369e5092SDekel Peled 	}
2796369e5092SDekel Peled 	ptr = MLX5_ADDR_OF(create_flow_hit_aso_in, in, hdr);
2797369e5092SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
2798369e5092SDekel Peled 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
2799369e5092SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
2800369e5092SDekel Peled 		 MLX5_GENERAL_OBJ_TYPE_FLOW_HIT_ASO);
2801369e5092SDekel Peled 	ptr = MLX5_ADDR_OF(create_flow_hit_aso_in, in, flow_hit_aso);
2802369e5092SDekel Peled 	MLX5_SET(flow_hit_aso, ptr, access_pd, pd);
2803369e5092SDekel Peled 	flow_hit_aso_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
2804369e5092SDekel Peled 							   out, sizeof(out));
2805369e5092SDekel Peled 	if (!flow_hit_aso_obj->obj) {
28062d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create FLOW_HIT_ASO", NULL, 0);
2807369e5092SDekel Peled 		mlx5_free(flow_hit_aso_obj);
2808369e5092SDekel Peled 		return NULL;
2809369e5092SDekel Peled 	}
2810369e5092SDekel Peled 	flow_hit_aso_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
2811369e5092SDekel Peled 	return flow_hit_aso_obj;
2812369e5092SDekel Peled }
28137ae7f458STal Shnaiderman 
28147ae7f458STal Shnaiderman /*
28157ae7f458STal Shnaiderman  * Create PD using DevX API.
28167ae7f458STal Shnaiderman  *
28177ae7f458STal Shnaiderman  * @param[in] ctx
28187ae7f458STal Shnaiderman  *   Context returned from mlx5 open_device() glue function.
28197ae7f458STal Shnaiderman  *
28207ae7f458STal Shnaiderman  * @return
28217ae7f458STal Shnaiderman  *   The DevX object created, NULL otherwise and rte_errno is set.
28227ae7f458STal Shnaiderman  */
28237ae7f458STal Shnaiderman struct mlx5_devx_obj *
28247ae7f458STal Shnaiderman mlx5_devx_cmd_alloc_pd(void *ctx)
28257ae7f458STal Shnaiderman {
28267ae7f458STal Shnaiderman 	struct mlx5_devx_obj *ppd =
28277ae7f458STal Shnaiderman 		mlx5_malloc(MLX5_MEM_ZERO, sizeof(*ppd), 0, SOCKET_ID_ANY);
28287ae7f458STal Shnaiderman 	u32 in[MLX5_ST_SZ_DW(alloc_pd_in)] = {0};
28297ae7f458STal Shnaiderman 	u32 out[MLX5_ST_SZ_DW(alloc_pd_out)] = {0};
28307ae7f458STal Shnaiderman 
28317ae7f458STal Shnaiderman 	if (!ppd) {
28327ae7f458STal Shnaiderman 		DRV_LOG(ERR, "Failed to allocate PD data.");
28337ae7f458STal Shnaiderman 		rte_errno = ENOMEM;
28347ae7f458STal Shnaiderman 		return NULL;
28357ae7f458STal Shnaiderman 	}
28367ae7f458STal Shnaiderman 	MLX5_SET(alloc_pd_in, in, opcode, MLX5_CMD_OP_ALLOC_PD);
28377ae7f458STal Shnaiderman 	ppd->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
28387ae7f458STal Shnaiderman 				out, sizeof(out));
28397ae7f458STal Shnaiderman 	if (!ppd->obj) {
28407ae7f458STal Shnaiderman 		mlx5_free(ppd);
28417ae7f458STal Shnaiderman 		DRV_LOG(ERR, "Failed to allocate PD Obj using DevX.");
28427ae7f458STal Shnaiderman 		rte_errno = errno;
28437ae7f458STal Shnaiderman 		return NULL;
28447ae7f458STal Shnaiderman 	}
28457ae7f458STal Shnaiderman 	ppd->id = MLX5_GET(alloc_pd_out, out, pd);
28467ae7f458STal Shnaiderman 	return ppd;
28477ae7f458STal Shnaiderman }
28485be10a9dSShiri Kuzin 
28495be10a9dSShiri Kuzin /**
2850894711d3SLi Zhang  * Create general object of type FLOW_METER_ASO using DevX API.
2851894711d3SLi Zhang  *
2852894711d3SLi Zhang  * @param[in] ctx
2853894711d3SLi Zhang  *   Context returned from mlx5 open_device() glue function.
2854894711d3SLi Zhang  * @param [in] pd
2855894711d3SLi Zhang  *   PD value to associate the FLOW_METER_ASO object with.
2856894711d3SLi Zhang  * @param [in] log_obj_size
2857894711d3SLi Zhang  *   log_obj_size define to allocate number of 2 * meters
2858894711d3SLi Zhang  *   in one FLOW_METER_ASO object.
2859894711d3SLi Zhang  *
2860894711d3SLi Zhang  * @return
2861894711d3SLi Zhang  *   The DevX object created, NULL otherwise and rte_errno is set.
2862894711d3SLi Zhang  */
2863894711d3SLi Zhang struct mlx5_devx_obj *
2864894711d3SLi Zhang mlx5_devx_cmd_create_flow_meter_aso_obj(void *ctx, uint32_t pd,
2865894711d3SLi Zhang 						uint32_t log_obj_size)
2866894711d3SLi Zhang {
2867894711d3SLi Zhang 	uint32_t in[MLX5_ST_SZ_DW(create_flow_meter_aso_in)] = {0};
2868894711d3SLi Zhang 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)];
2869894711d3SLi Zhang 	struct mlx5_devx_obj *flow_meter_aso_obj;
2870894711d3SLi Zhang 	void *ptr;
2871894711d3SLi Zhang 
2872894711d3SLi Zhang 	flow_meter_aso_obj = mlx5_malloc(MLX5_MEM_ZERO,
2873894711d3SLi Zhang 						sizeof(*flow_meter_aso_obj),
2874894711d3SLi Zhang 						0, SOCKET_ID_ANY);
2875894711d3SLi Zhang 	if (!flow_meter_aso_obj) {
2876894711d3SLi Zhang 		DRV_LOG(ERR, "Failed to allocate FLOW_METER_ASO object data");
2877894711d3SLi Zhang 		rte_errno = ENOMEM;
2878894711d3SLi Zhang 		return NULL;
2879894711d3SLi Zhang 	}
2880894711d3SLi Zhang 	ptr = MLX5_ADDR_OF(create_flow_meter_aso_in, in, hdr);
2881894711d3SLi Zhang 	MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
2882894711d3SLi Zhang 		MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
2883894711d3SLi Zhang 	MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
2884894711d3SLi Zhang 		MLX5_GENERAL_OBJ_TYPE_FLOW_METER_ASO);
2885894711d3SLi Zhang 	MLX5_SET(general_obj_in_cmd_hdr, ptr, log_obj_range,
2886894711d3SLi Zhang 		log_obj_size);
2887894711d3SLi Zhang 	ptr = MLX5_ADDR_OF(create_flow_meter_aso_in, in, flow_meter_aso);
2888894711d3SLi Zhang 	MLX5_SET(flow_meter_aso, ptr, access_pd, pd);
2889894711d3SLi Zhang 	flow_meter_aso_obj->obj = mlx5_glue->devx_obj_create(
2890894711d3SLi Zhang 							ctx, in, sizeof(in),
2891894711d3SLi Zhang 							out, sizeof(out));
2892894711d3SLi Zhang 	if (!flow_meter_aso_obj->obj) {
28932d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create FLOW_METTER_ASO", NULL, 0);
2894894711d3SLi Zhang 		mlx5_free(flow_meter_aso_obj);
2895894711d3SLi Zhang 		return NULL;
2896894711d3SLi Zhang 	}
2897894711d3SLi Zhang 	flow_meter_aso_obj->id = MLX5_GET(general_obj_out_cmd_hdr,
2898894711d3SLi Zhang 								out, obj_id);
2899894711d3SLi Zhang 	return flow_meter_aso_obj;
2900894711d3SLi Zhang }
2901894711d3SLi Zhang 
29028207e84bSBing Zhao /*
29038207e84bSBing Zhao  * Create general object of type CONN_TRACK_OFFLOAD using DevX API.
29048207e84bSBing Zhao  *
29058207e84bSBing Zhao  * @param[in] ctx
29068207e84bSBing Zhao  *   Context returned from mlx5 open_device() glue function.
29078207e84bSBing Zhao  * @param [in] pd
29088207e84bSBing Zhao  *   PD value to associate the CONN_TRACK_OFFLOAD ASO object with.
29098207e84bSBing Zhao  * @param [in] log_obj_size
29108207e84bSBing Zhao  *   log_obj_size to allocate its power of 2 * objects
29118207e84bSBing Zhao  *   in one CONN_TRACK_OFFLOAD bulk allocation.
29128207e84bSBing Zhao  *
29138207e84bSBing Zhao  * @return
29148207e84bSBing Zhao  *   The DevX object created, NULL otherwise and rte_errno is set.
29158207e84bSBing Zhao  */
29168207e84bSBing Zhao struct mlx5_devx_obj *
29178207e84bSBing Zhao mlx5_devx_cmd_create_conn_track_offload_obj(void *ctx, uint32_t pd,
29188207e84bSBing Zhao 					    uint32_t log_obj_size)
29198207e84bSBing Zhao {
29208207e84bSBing Zhao 	uint32_t in[MLX5_ST_SZ_DW(create_conn_track_aso_in)] = {0};
29218207e84bSBing Zhao 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)];
29228207e84bSBing Zhao 	struct mlx5_devx_obj *ct_aso_obj;
29238207e84bSBing Zhao 	void *ptr;
29248207e84bSBing Zhao 
29258207e84bSBing Zhao 	ct_aso_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*ct_aso_obj),
29268207e84bSBing Zhao 				 0, SOCKET_ID_ANY);
29278207e84bSBing Zhao 	if (!ct_aso_obj) {
29288207e84bSBing Zhao 		DRV_LOG(ERR, "Failed to allocate CONN_TRACK_OFFLOAD object.");
29298207e84bSBing Zhao 		rte_errno = ENOMEM;
29308207e84bSBing Zhao 		return NULL;
29318207e84bSBing Zhao 	}
29328207e84bSBing Zhao 	ptr = MLX5_ADDR_OF(create_conn_track_aso_in, in, hdr);
29338207e84bSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
29348207e84bSBing Zhao 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
29358207e84bSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
29368207e84bSBing Zhao 		 MLX5_GENERAL_OBJ_TYPE_CONN_TRACK_OFFLOAD);
29378207e84bSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, ptr, log_obj_range, log_obj_size);
29388207e84bSBing Zhao 	ptr = MLX5_ADDR_OF(create_conn_track_aso_in, in, conn_track_offload);
29398207e84bSBing Zhao 	MLX5_SET(conn_track_offload, ptr, conn_track_aso_access_pd, pd);
29408207e84bSBing Zhao 	ct_aso_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
29418207e84bSBing Zhao 						     out, sizeof(out));
29428207e84bSBing Zhao 	if (!ct_aso_obj->obj) {
29432d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create CONN_TRACK_OFFLOAD", NULL, 0);
29448207e84bSBing Zhao 		mlx5_free(ct_aso_obj);
29458207e84bSBing Zhao 		return NULL;
29468207e84bSBing Zhao 	}
29478207e84bSBing Zhao 	ct_aso_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
29488207e84bSBing Zhao 	return ct_aso_obj;
29498207e84bSBing Zhao }
29508207e84bSBing Zhao 
2951894711d3SLi Zhang /**
29525be10a9dSShiri Kuzin  * Create general object of type GENEVE TLV option using DevX API.
29535be10a9dSShiri Kuzin  *
29545be10a9dSShiri Kuzin  * @param[in] ctx
29555be10a9dSShiri Kuzin  *   Context returned from mlx5 open_device() glue function.
29565f93f5bdSMichael Baum  * @param[in] attr
29575f93f5bdSMichael Baum  *   Pointer to GENEVE TLV option attributes structure.
29585be10a9dSShiri Kuzin  *
29595be10a9dSShiri Kuzin  * @return
29605be10a9dSShiri Kuzin  *   The DevX object created, NULL otherwise and rte_errno is set.
29615be10a9dSShiri Kuzin  */
29625be10a9dSShiri Kuzin struct mlx5_devx_obj *
29635be10a9dSShiri Kuzin mlx5_devx_cmd_create_geneve_tlv_option(void *ctx,
29645f93f5bdSMichael Baum 				  struct mlx5_devx_geneve_tlv_option_attr *attr)
29655be10a9dSShiri Kuzin {
29665be10a9dSShiri Kuzin 	uint32_t in[MLX5_ST_SZ_DW(create_geneve_tlv_option_in)] = {0};
29675be10a9dSShiri Kuzin 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
29685be10a9dSShiri Kuzin 	struct mlx5_devx_obj *geneve_tlv_opt_obj = mlx5_malloc(MLX5_MEM_ZERO,
29695be10a9dSShiri Kuzin 						   sizeof(*geneve_tlv_opt_obj),
29705be10a9dSShiri Kuzin 						   0, SOCKET_ID_ANY);
29715be10a9dSShiri Kuzin 
29725be10a9dSShiri Kuzin 	if (!geneve_tlv_opt_obj) {
29735f93f5bdSMichael Baum 		DRV_LOG(ERR, "Failed to allocate GENEVE TLV option object.");
29745be10a9dSShiri Kuzin 		rte_errno = ENOMEM;
29755be10a9dSShiri Kuzin 		return NULL;
29765be10a9dSShiri Kuzin 	}
29775be10a9dSShiri Kuzin 	void *hdr = MLX5_ADDR_OF(create_geneve_tlv_option_in, in, hdr);
29785be10a9dSShiri Kuzin 	void *opt = MLX5_ADDR_OF(create_geneve_tlv_option_in, in,
29795be10a9dSShiri Kuzin 				 geneve_tlv_opt);
29805be10a9dSShiri Kuzin 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
29815be10a9dSShiri Kuzin 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
29825be10a9dSShiri Kuzin 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
2983753a7c08SDekel Peled 		 MLX5_GENERAL_OBJ_TYPE_GENEVE_TLV_OPT);
29845f93f5bdSMichael Baum 	MLX5_SET(geneve_tlv_option, opt, option_type, attr->option_type);
29855f93f5bdSMichael Baum 	MLX5_SET(geneve_tlv_option, opt, option_data_length,
29865f93f5bdSMichael Baum 		 attr->option_data_len);
2987fd27b58dSMichael Baum 	if (attr->option_class_ignore)
2988fd27b58dSMichael Baum 		MLX5_SET(geneve_tlv_option, opt, option_class_ignore,
2989fd27b58dSMichael Baum 			 attr->option_class_ignore);
2990fd27b58dSMichael Baum 	else
2991fd27b58dSMichael Baum 		MLX5_SET(geneve_tlv_option, opt, option_class,
2992fd27b58dSMichael Baum 			 rte_be_to_cpu_16(attr->option_class));
2993fd27b58dSMichael Baum 	if (attr->offset_valid) {
2994fd27b58dSMichael Baum 		MLX5_SET(geneve_tlv_option, opt, sample_offset_valid,
2995fd27b58dSMichael Baum 			 attr->offset_valid);
2996fd27b58dSMichael Baum 		MLX5_SET(geneve_tlv_option, opt, sample_offset,
2997fd27b58dSMichael Baum 			 attr->sample_offset);
2998fd27b58dSMichael Baum 	}
29995be10a9dSShiri Kuzin 	geneve_tlv_opt_obj->obj = mlx5_glue->devx_obj_create(ctx, in,
30005f93f5bdSMichael Baum 							     sizeof(in), out,
30015f93f5bdSMichael Baum 							     sizeof(out));
30025be10a9dSShiri Kuzin 	if (!geneve_tlv_opt_obj->obj) {
30035f93f5bdSMichael Baum 		DEVX_DRV_LOG(ERR, out, "create GENEVE TLV option", NULL, 0);
30045be10a9dSShiri Kuzin 		mlx5_free(geneve_tlv_opt_obj);
30055be10a9dSShiri Kuzin 		return NULL;
30065be10a9dSShiri Kuzin 	}
30075be10a9dSShiri Kuzin 	geneve_tlv_opt_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
30085be10a9dSShiri Kuzin 	return geneve_tlv_opt_obj;
30095be10a9dSShiri Kuzin }
30105be10a9dSShiri Kuzin 
301182d81794SMichael Baum /**
301282d81794SMichael Baum  * Query GENEVE TLV option using DevX API.
301382d81794SMichael Baum  *
301482d81794SMichael Baum  * @param[in] ctx
301582d81794SMichael Baum  *   Context used to create GENEVE TLV option object.
301682d81794SMichael Baum  * @param[in] geneve_tlv_opt_obj
301782d81794SMichael Baum  *   DevX object of the GENEVE TLV option.
301882d81794SMichael Baum  * @param[out] attr
301982d81794SMichael Baum  *   Pointer to match sample info attributes structure.
302082d81794SMichael Baum  *
302182d81794SMichael Baum  * @return
302282d81794SMichael Baum  *   0 on success, a negative errno otherwise and rte_errno is set.
302382d81794SMichael Baum  */
302482d81794SMichael Baum int
302582d81794SMichael Baum mlx5_devx_cmd_query_geneve_tlv_option(void *ctx,
302682d81794SMichael Baum 				      struct mlx5_devx_obj *geneve_tlv_opt_obj,
302782d81794SMichael Baum 				      struct mlx5_devx_match_sample_info_query_attr *attr)
302882d81794SMichael Baum {
302982d81794SMichael Baum 	uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0};
303082d81794SMichael Baum 	uint32_t out[MLX5_ST_SZ_DW(query_geneve_tlv_option_out)] = {0};
303182d81794SMichael Baum 	void *hdr = MLX5_ADDR_OF(query_geneve_tlv_option_out, in, hdr);
303282d81794SMichael Baum 	void *opt = MLX5_ADDR_OF(query_geneve_tlv_option_out, out,
303382d81794SMichael Baum 				 geneve_tlv_opt);
303482d81794SMichael Baum 	int ret;
303582d81794SMichael Baum 
303682d81794SMichael Baum 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
303782d81794SMichael Baum 		 MLX5_CMD_OP_QUERY_GENERAL_OBJECT);
303882d81794SMichael Baum 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
303982d81794SMichael Baum 		 MLX5_GENERAL_OBJ_TYPE_GENEVE_TLV_OPT);
304082d81794SMichael Baum 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, geneve_tlv_opt_obj->id);
304182d81794SMichael Baum 	/* Call first query to get sample handle. */
304282d81794SMichael Baum 	ret = mlx5_glue->devx_obj_query(geneve_tlv_opt_obj->obj, in, sizeof(in),
304382d81794SMichael Baum 					out, sizeof(out));
304482d81794SMichael Baum 	if (ret) {
304582d81794SMichael Baum 		DRV_LOG(ERR, "Failed to query GENEVE TLV option using DevX.");
304682d81794SMichael Baum 		rte_errno = errno;
304782d81794SMichael Baum 		return -errno;
304882d81794SMichael Baum 	}
304982d81794SMichael Baum 	/* Call second query to get sample information. */
305082d81794SMichael Baum 	if (MLX5_GET(geneve_tlv_option, opt, sample_id_valid)) {
305182d81794SMichael Baum 		uint32_t sample_id = MLX5_GET(geneve_tlv_option, opt,
305282d81794SMichael Baum 					      geneve_sample_field_id);
305382d81794SMichael Baum 
305482d81794SMichael Baum 		return mlx5_devx_cmd_match_sample_info_query(ctx, sample_id,
305582d81794SMichael Baum 							     attr);
305682d81794SMichael Baum 	}
305782d81794SMichael Baum 	DRV_LOG(DEBUG, "GENEVE TLV option sample isn't valid.");
305882d81794SMichael Baum 	return 0;
305982d81794SMichael Baum }
306082d81794SMichael Baum 
3061542689e9SMatan Azrad int
3062542689e9SMatan Azrad mlx5_devx_cmd_wq_query(void *wq, uint32_t *counter_set_id)
3063542689e9SMatan Azrad {
3064542689e9SMatan Azrad #ifdef HAVE_IBV_FLOW_DV_SUPPORT
3065542689e9SMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_rq_in)] = {0};
3066542689e9SMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_rq_out)] = {0};
3067542689e9SMatan Azrad 	int rc;
3068542689e9SMatan Azrad 	void *rq_ctx;
3069542689e9SMatan Azrad 
3070542689e9SMatan Azrad 	MLX5_SET(query_rq_in, in, opcode, MLX5_CMD_OP_QUERY_RQ);
3071542689e9SMatan Azrad 	MLX5_SET(query_rq_in, in, rqn, ((struct ibv_wq *)wq)->wq_num);
3072542689e9SMatan Azrad 	rc = mlx5_glue->devx_wq_query(wq, in, sizeof(in), out, sizeof(out));
3073542689e9SMatan Azrad 	if (rc) {
3074542689e9SMatan Azrad 		rte_errno = errno;
3075542689e9SMatan Azrad 		DRV_LOG(ERR, "Failed to query WQ counter set ID using DevX - "
3076542689e9SMatan Azrad 			"rc = %d, errno = %d.", rc, errno);
3077542689e9SMatan Azrad 		return -rc;
3078542689e9SMatan Azrad 	};
3079542689e9SMatan Azrad 	rq_ctx = MLX5_ADDR_OF(query_rq_out, out, rq_context);
3080542689e9SMatan Azrad 	*counter_set_id = MLX5_GET(rqc, rq_ctx, counter_set_id);
3081542689e9SMatan Azrad 	return 0;
3082542689e9SMatan Azrad #else
3083542689e9SMatan Azrad 	(void)wq;
3084542689e9SMatan Azrad 	(void)counter_set_id;
3085542689e9SMatan Azrad 	return -ENOTSUP;
3086542689e9SMatan Azrad #endif
3087542689e9SMatan Azrad }
3088542689e9SMatan Azrad 
3089750e48c7SMatan Azrad /*
3090750e48c7SMatan Azrad  * Allocate queue counters via devx interface.
3091750e48c7SMatan Azrad  *
3092750e48c7SMatan Azrad  * @param[in] ctx
3093750e48c7SMatan Azrad  *   Context returned from mlx5 open_device() glue function.
3094750e48c7SMatan Azrad  *
3095750e48c7SMatan Azrad  * @return
3096750e48c7SMatan Azrad  *   Pointer to counter object on success, a NULL value otherwise and
3097750e48c7SMatan Azrad  *   rte_errno is set.
3098750e48c7SMatan Azrad  */
3099750e48c7SMatan Azrad struct mlx5_devx_obj *
3100750e48c7SMatan Azrad mlx5_devx_cmd_queue_counter_alloc(void *ctx)
3101750e48c7SMatan Azrad {
3102750e48c7SMatan Azrad 	struct mlx5_devx_obj *dcs = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dcs), 0,
3103750e48c7SMatan Azrad 						SOCKET_ID_ANY);
3104750e48c7SMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(alloc_q_counter_in)]   = {0};
3105750e48c7SMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(alloc_q_counter_out)] = {0};
3106750e48c7SMatan Azrad 
3107750e48c7SMatan Azrad 	if (!dcs) {
3108750e48c7SMatan Azrad 		rte_errno = ENOMEM;
3109750e48c7SMatan Azrad 		return NULL;
3110750e48c7SMatan Azrad 	}
3111750e48c7SMatan Azrad 	MLX5_SET(alloc_q_counter_in, in, opcode, MLX5_CMD_OP_ALLOC_Q_COUNTER);
3112750e48c7SMatan Azrad 	dcs->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
3113750e48c7SMatan Azrad 					      sizeof(out));
3114750e48c7SMatan Azrad 	if (!dcs->obj) {
31152d8dde8dSGregory Etelson 		DEVX_DRV_LOG(DEBUG, out, "create q counter set", NULL, 0);
3116750e48c7SMatan Azrad 		mlx5_free(dcs);
3117750e48c7SMatan Azrad 		return NULL;
3118750e48c7SMatan Azrad 	}
3119750e48c7SMatan Azrad 	dcs->id = MLX5_GET(alloc_q_counter_out, out, counter_set_id);
3120750e48c7SMatan Azrad 	return dcs;
3121750e48c7SMatan Azrad }
3122750e48c7SMatan Azrad 
3123750e48c7SMatan Azrad /**
3124750e48c7SMatan Azrad  * Query queue counters values.
3125750e48c7SMatan Azrad  *
3126750e48c7SMatan Azrad  * @param[in] dcs
3127750e48c7SMatan Azrad  *   devx object of the queue counter set.
3128750e48c7SMatan Azrad  * @param[in] clear
3129750e48c7SMatan Azrad  *   Whether hardware should clear the counters after the query or not.
3130750e48c7SMatan Azrad  *  @param[out] out_of_buffers
3131750e48c7SMatan Azrad  *   Number of dropped occurred due to lack of WQE for the associated QPs/RQs.
3132750e48c7SMatan Azrad  *
3133750e48c7SMatan Azrad  * @return
3134750e48c7SMatan Azrad  *   0 on success, a negative value otherwise.
3135750e48c7SMatan Azrad  */
3136750e48c7SMatan Azrad int
3137750e48c7SMatan Azrad mlx5_devx_cmd_queue_counter_query(struct mlx5_devx_obj *dcs, int clear,
3138750e48c7SMatan Azrad 				  uint32_t *out_of_buffers)
3139750e48c7SMatan Azrad {
3140750e48c7SMatan Azrad 	uint32_t out[MLX5_ST_SZ_BYTES(query_q_counter_out)] = {0};
3141750e48c7SMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_q_counter_in)] = {0};
3142750e48c7SMatan Azrad 	int rc;
3143750e48c7SMatan Azrad 
3144750e48c7SMatan Azrad 	MLX5_SET(query_q_counter_in, in, opcode,
3145750e48c7SMatan Azrad 		 MLX5_CMD_OP_QUERY_Q_COUNTER);
3146750e48c7SMatan Azrad 	MLX5_SET(query_q_counter_in, in, op_mod, 0);
3147750e48c7SMatan Azrad 	MLX5_SET(query_q_counter_in, in, counter_set_id, dcs->id);
3148750e48c7SMatan Azrad 	MLX5_SET(query_q_counter_in, in, clear, !!clear);
3149750e48c7SMatan Azrad 	rc = mlx5_glue->devx_obj_query(dcs->obj, in, sizeof(in), out,
3150750e48c7SMatan Azrad 				       sizeof(out));
3151750e48c7SMatan Azrad 	if (rc) {
3152750e48c7SMatan Azrad 		DRV_LOG(ERR, "Failed to query devx q counter set - rc %d", rc);
3153750e48c7SMatan Azrad 		rte_errno = rc;
3154750e48c7SMatan Azrad 		return -rc;
3155750e48c7SMatan Azrad 	}
3156750e48c7SMatan Azrad 	*out_of_buffers = MLX5_GET(query_q_counter_out, out, out_of_buffer);
3157750e48c7SMatan Azrad 	return 0;
3158750e48c7SMatan Azrad }
3159178d8c50SDekel Peled 
3160178d8c50SDekel Peled /**
3161178d8c50SDekel Peled  * Create general object of type DEK using DevX API.
3162178d8c50SDekel Peled  *
3163178d8c50SDekel Peled  * @param[in] ctx
3164178d8c50SDekel Peled  *   Context returned from mlx5 open_device() glue function.
3165178d8c50SDekel Peled  * @param [in] attr
3166178d8c50SDekel Peled  *   Pointer to DEK attributes structure.
3167178d8c50SDekel Peled  *
3168178d8c50SDekel Peled  * @return
3169178d8c50SDekel Peled  *   The DevX object created, NULL otherwise and rte_errno is set.
3170178d8c50SDekel Peled  */
3171178d8c50SDekel Peled struct mlx5_devx_obj *
3172178d8c50SDekel Peled mlx5_devx_cmd_create_dek_obj(void *ctx, struct mlx5_devx_dek_attr *attr)
3173178d8c50SDekel Peled {
3174178d8c50SDekel Peled 	uint32_t in[MLX5_ST_SZ_DW(create_dek_in)] = {0};
3175178d8c50SDekel Peled 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
3176178d8c50SDekel Peled 	struct mlx5_devx_obj *dek_obj = NULL;
3177178d8c50SDekel Peled 	void *ptr = NULL, *key_addr = NULL;
3178178d8c50SDekel Peled 
3179178d8c50SDekel Peled 	dek_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dek_obj),
3180178d8c50SDekel Peled 			      0, SOCKET_ID_ANY);
3181178d8c50SDekel Peled 	if (dek_obj == NULL) {
3182178d8c50SDekel Peled 		DRV_LOG(ERR, "Failed to allocate DEK object data");
3183178d8c50SDekel Peled 		rte_errno = ENOMEM;
3184178d8c50SDekel Peled 		return NULL;
3185178d8c50SDekel Peled 	}
3186178d8c50SDekel Peled 	ptr = MLX5_ADDR_OF(create_dek_in, in, hdr);
3187178d8c50SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
3188178d8c50SDekel Peled 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
3189178d8c50SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
3190178d8c50SDekel Peled 		 MLX5_GENERAL_OBJ_TYPE_DEK);
3191178d8c50SDekel Peled 	ptr = MLX5_ADDR_OF(create_dek_in, in, dek);
3192178d8c50SDekel Peled 	MLX5_SET(dek, ptr, key_size, attr->key_size);
3193178d8c50SDekel Peled 	MLX5_SET(dek, ptr, has_keytag, attr->has_keytag);
3194178d8c50SDekel Peled 	MLX5_SET(dek, ptr, key_purpose, attr->key_purpose);
3195178d8c50SDekel Peled 	MLX5_SET(dek, ptr, pd, attr->pd);
3196178d8c50SDekel Peled 	MLX5_SET64(dek, ptr, opaque, attr->opaque);
3197178d8c50SDekel Peled 	key_addr = MLX5_ADDR_OF(dek, ptr, key);
3198178d8c50SDekel Peled 	memcpy(key_addr, (void *)(attr->key), MLX5_CRYPTO_KEY_MAX_SIZE);
3199178d8c50SDekel Peled 	dek_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
3200178d8c50SDekel Peled 						  out, sizeof(out));
3201178d8c50SDekel Peled 	if (dek_obj->obj == NULL) {
32022d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create DEK", NULL, 0);
3203178d8c50SDekel Peled 		mlx5_free(dek_obj);
3204178d8c50SDekel Peled 		return NULL;
3205178d8c50SDekel Peled 	}
3206178d8c50SDekel Peled 	dek_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
3207178d8c50SDekel Peled 	return dek_obj;
3208178d8c50SDekel Peled }
320921ca2494SDekel Peled 
321021ca2494SDekel Peled /**
321121ca2494SDekel Peled  * Create general object of type IMPORT_KEK using DevX API.
321221ca2494SDekel Peled  *
321321ca2494SDekel Peled  * @param[in] ctx
321421ca2494SDekel Peled  *   Context returned from mlx5 open_device() glue function.
321521ca2494SDekel Peled  * @param [in] attr
321621ca2494SDekel Peled  *   Pointer to IMPORT_KEK attributes structure.
321721ca2494SDekel Peled  *
321821ca2494SDekel Peled  * @return
321921ca2494SDekel Peled  *   The DevX object created, NULL otherwise and rte_errno is set.
322021ca2494SDekel Peled  */
322121ca2494SDekel Peled struct mlx5_devx_obj *
322221ca2494SDekel Peled mlx5_devx_cmd_create_import_kek_obj(void *ctx,
322321ca2494SDekel Peled 				    struct mlx5_devx_import_kek_attr *attr)
322421ca2494SDekel Peled {
322521ca2494SDekel Peled 	uint32_t in[MLX5_ST_SZ_DW(create_import_kek_in)] = {0};
322621ca2494SDekel Peled 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
322721ca2494SDekel Peled 	struct mlx5_devx_obj *import_kek_obj = NULL;
322821ca2494SDekel Peled 	void *ptr = NULL, *key_addr = NULL;
322921ca2494SDekel Peled 
323021ca2494SDekel Peled 	import_kek_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*import_kek_obj),
323121ca2494SDekel Peled 				     0, SOCKET_ID_ANY);
323221ca2494SDekel Peled 	if (import_kek_obj == NULL) {
323321ca2494SDekel Peled 		DRV_LOG(ERR, "Failed to allocate IMPORT_KEK object data");
323421ca2494SDekel Peled 		rte_errno = ENOMEM;
323521ca2494SDekel Peled 		return NULL;
323621ca2494SDekel Peled 	}
323721ca2494SDekel Peled 	ptr = MLX5_ADDR_OF(create_import_kek_in, in, hdr);
323821ca2494SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
323921ca2494SDekel Peled 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
324021ca2494SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
324121ca2494SDekel Peled 		 MLX5_GENERAL_OBJ_TYPE_IMPORT_KEK);
324221ca2494SDekel Peled 	ptr = MLX5_ADDR_OF(create_import_kek_in, in, import_kek);
324321ca2494SDekel Peled 	MLX5_SET(import_kek, ptr, key_size, attr->key_size);
324421ca2494SDekel Peled 	key_addr = MLX5_ADDR_OF(import_kek, ptr, key);
324521ca2494SDekel Peled 	memcpy(key_addr, (void *)(attr->key), MLX5_CRYPTO_KEY_MAX_SIZE);
324621ca2494SDekel Peled 	import_kek_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
324721ca2494SDekel Peled 							 out, sizeof(out));
324821ca2494SDekel Peled 	if (import_kek_obj->obj == NULL) {
32492d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create IMPORT_KEK", NULL, 0);
325021ca2494SDekel Peled 		mlx5_free(import_kek_obj);
325121ca2494SDekel Peled 		return NULL;
325221ca2494SDekel Peled 	}
325321ca2494SDekel Peled 	import_kek_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
325421ca2494SDekel Peled 	return import_kek_obj;
325521ca2494SDekel Peled }
325638e4780bSDekel Peled 
325738e4780bSDekel Peled /**
3258abda4fd9SDekel Peled  * Create general object of type CREDENTIAL using DevX API.
3259abda4fd9SDekel Peled  *
3260abda4fd9SDekel Peled  * @param[in] ctx
3261abda4fd9SDekel Peled  *   Context returned from mlx5 open_device() glue function.
3262abda4fd9SDekel Peled  * @param [in] attr
3263abda4fd9SDekel Peled  *   Pointer to CREDENTIAL attributes structure.
3264abda4fd9SDekel Peled  *
3265abda4fd9SDekel Peled  * @return
3266abda4fd9SDekel Peled  *   The DevX object created, NULL otherwise and rte_errno is set.
3267abda4fd9SDekel Peled  */
3268abda4fd9SDekel Peled struct mlx5_devx_obj *
3269abda4fd9SDekel Peled mlx5_devx_cmd_create_credential_obj(void *ctx,
3270abda4fd9SDekel Peled 				    struct mlx5_devx_credential_attr *attr)
3271abda4fd9SDekel Peled {
3272abda4fd9SDekel Peled 	uint32_t in[MLX5_ST_SZ_DW(create_credential_in)] = {0};
3273abda4fd9SDekel Peled 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
3274abda4fd9SDekel Peled 	struct mlx5_devx_obj *credential_obj = NULL;
3275abda4fd9SDekel Peled 	void *ptr = NULL, *credential_addr = NULL;
3276abda4fd9SDekel Peled 
3277abda4fd9SDekel Peled 	credential_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*credential_obj),
3278abda4fd9SDekel Peled 				     0, SOCKET_ID_ANY);
3279abda4fd9SDekel Peled 	if (credential_obj == NULL) {
3280abda4fd9SDekel Peled 		DRV_LOG(ERR, "Failed to allocate CREDENTIAL object data");
3281abda4fd9SDekel Peled 		rte_errno = ENOMEM;
3282abda4fd9SDekel Peled 		return NULL;
3283abda4fd9SDekel Peled 	}
3284abda4fd9SDekel Peled 	ptr = MLX5_ADDR_OF(create_credential_in, in, hdr);
3285abda4fd9SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
3286abda4fd9SDekel Peled 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
3287abda4fd9SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
3288abda4fd9SDekel Peled 		 MLX5_GENERAL_OBJ_TYPE_CREDENTIAL);
3289abda4fd9SDekel Peled 	ptr = MLX5_ADDR_OF(create_credential_in, in, credential);
3290abda4fd9SDekel Peled 	MLX5_SET(credential, ptr, credential_role, attr->credential_role);
3291abda4fd9SDekel Peled 	credential_addr = MLX5_ADDR_OF(credential, ptr, credential);
3292abda4fd9SDekel Peled 	memcpy(credential_addr, (void *)(attr->credential),
3293abda4fd9SDekel Peled 	       MLX5_CRYPTO_CREDENTIAL_SIZE);
3294abda4fd9SDekel Peled 	credential_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
3295abda4fd9SDekel Peled 							 out, sizeof(out));
3296abda4fd9SDekel Peled 	if (credential_obj->obj == NULL) {
32972d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create CREDENTIAL", NULL, 0);
3298abda4fd9SDekel Peled 		mlx5_free(credential_obj);
3299abda4fd9SDekel Peled 		return NULL;
3300abda4fd9SDekel Peled 	}
3301abda4fd9SDekel Peled 	credential_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
3302abda4fd9SDekel Peled 	return credential_obj;
3303abda4fd9SDekel Peled }
3304abda4fd9SDekel Peled 
3305abda4fd9SDekel Peled /**
330638e4780bSDekel Peled  * Create general object of type CRYPTO_LOGIN using DevX API.
330738e4780bSDekel Peled  *
330838e4780bSDekel Peled  * @param[in] ctx
330938e4780bSDekel Peled  *   Context returned from mlx5 open_device() glue function.
331038e4780bSDekel Peled  * @param [in] attr
331138e4780bSDekel Peled  *   Pointer to CRYPTO_LOGIN attributes structure.
331238e4780bSDekel Peled  *
331338e4780bSDekel Peled  * @return
331438e4780bSDekel Peled  *   The DevX object created, NULL otherwise and rte_errno is set.
331538e4780bSDekel Peled  */
331638e4780bSDekel Peled struct mlx5_devx_obj *
331738e4780bSDekel Peled mlx5_devx_cmd_create_crypto_login_obj(void *ctx,
331838e4780bSDekel Peled 				      struct mlx5_devx_crypto_login_attr *attr)
331938e4780bSDekel Peled {
332038e4780bSDekel Peled 	uint32_t in[MLX5_ST_SZ_DW(create_crypto_login_in)] = {0};
332138e4780bSDekel Peled 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
332238e4780bSDekel Peled 	struct mlx5_devx_obj *crypto_login_obj = NULL;
332338e4780bSDekel Peled 	void *ptr = NULL, *credential_addr = NULL;
332438e4780bSDekel Peled 
332538e4780bSDekel Peled 	crypto_login_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*crypto_login_obj),
332638e4780bSDekel Peled 				       0, SOCKET_ID_ANY);
332738e4780bSDekel Peled 	if (crypto_login_obj == NULL) {
332838e4780bSDekel Peled 		DRV_LOG(ERR, "Failed to allocate CRYPTO_LOGIN object data");
332938e4780bSDekel Peled 		rte_errno = ENOMEM;
333038e4780bSDekel Peled 		return NULL;
333138e4780bSDekel Peled 	}
333238e4780bSDekel Peled 	ptr = MLX5_ADDR_OF(create_crypto_login_in, in, hdr);
333338e4780bSDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
333438e4780bSDekel Peled 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
333538e4780bSDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
333638e4780bSDekel Peled 		 MLX5_GENERAL_OBJ_TYPE_CRYPTO_LOGIN);
333738e4780bSDekel Peled 	ptr = MLX5_ADDR_OF(create_crypto_login_in, in, crypto_login);
333838e4780bSDekel Peled 	MLX5_SET(crypto_login, ptr, credential_pointer,
333938e4780bSDekel Peled 		 attr->credential_pointer);
334038e4780bSDekel Peled 	MLX5_SET(crypto_login, ptr, session_import_kek_ptr,
334138e4780bSDekel Peled 		 attr->session_import_kek_ptr);
334238e4780bSDekel Peled 	credential_addr = MLX5_ADDR_OF(crypto_login, ptr, credential);
334338e4780bSDekel Peled 	memcpy(credential_addr, (void *)(attr->credential),
3344abda4fd9SDekel Peled 	       MLX5_CRYPTO_CREDENTIAL_SIZE);
334538e4780bSDekel Peled 	crypto_login_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
334638e4780bSDekel Peled 							   out, sizeof(out));
334738e4780bSDekel Peled 	if (crypto_login_obj->obj == NULL) {
33482d8dde8dSGregory Etelson 		DEVX_DRV_LOG(ERR, out, "create CRYPTO_LOGIN", NULL, 0);
334938e4780bSDekel Peled 		mlx5_free(crypto_login_obj);
335038e4780bSDekel Peled 		return NULL;
335138e4780bSDekel Peled 	}
335238e4780bSDekel Peled 	crypto_login_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
335338e4780bSDekel Peled 	return crypto_login_obj;
335438e4780bSDekel Peled }
3355cf5ac38dSRongwei Liu 
3356cf5ac38dSRongwei Liu /**
3357cf5ac38dSRongwei Liu  * Query LAG context.
3358cf5ac38dSRongwei Liu  *
3359cf5ac38dSRongwei Liu  * @param[in] ctx
3360cf5ac38dSRongwei Liu  *   Pointer to ibv_context, returned from mlx5dv_open_device.
3361cf5ac38dSRongwei Liu  * @param[out] lag_ctx
3362cf5ac38dSRongwei Liu  *   Pointer to struct mlx5_devx_lag_context, to be set by the routine.
3363cf5ac38dSRongwei Liu  *
3364cf5ac38dSRongwei Liu  * @return
3365cf5ac38dSRongwei Liu  *   0 on success, a negative value otherwise.
3366cf5ac38dSRongwei Liu  */
3367cf5ac38dSRongwei Liu int
3368cf5ac38dSRongwei Liu mlx5_devx_cmd_query_lag(void *ctx,
3369cf5ac38dSRongwei Liu 			struct mlx5_devx_lag_context *lag_ctx)
3370cf5ac38dSRongwei Liu {
3371cf5ac38dSRongwei Liu 	uint32_t in[MLX5_ST_SZ_DW(query_lag_in)] = {0};
3372cf5ac38dSRongwei Liu 	uint32_t out[MLX5_ST_SZ_DW(query_lag_out)] = {0};
3373cf5ac38dSRongwei Liu 	void *lctx;
3374cf5ac38dSRongwei Liu 	int rc;
3375cf5ac38dSRongwei Liu 
3376cf5ac38dSRongwei Liu 	MLX5_SET(query_lag_in, in, opcode, MLX5_CMD_OP_QUERY_LAG);
3377cf5ac38dSRongwei Liu 	rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, sizeof(out));
3378cf5ac38dSRongwei Liu 	if (rc)
3379cf5ac38dSRongwei Liu 		goto error;
3380cf5ac38dSRongwei Liu 	lctx = MLX5_ADDR_OF(query_lag_out, out, context);
3381cf5ac38dSRongwei Liu 	lag_ctx->fdb_selection_mode = MLX5_GET(lag_context, lctx,
3382cf5ac38dSRongwei Liu 					       fdb_selection_mode);
3383cf5ac38dSRongwei Liu 	lag_ctx->port_select_mode = MLX5_GET(lag_context, lctx,
3384cf5ac38dSRongwei Liu 					       port_select_mode);
3385cf5ac38dSRongwei Liu 	lag_ctx->lag_state = MLX5_GET(lag_context, lctx, lag_state);
3386cf5ac38dSRongwei Liu 	lag_ctx->tx_remap_affinity_2 = MLX5_GET(lag_context, lctx,
3387cf5ac38dSRongwei Liu 						tx_remap_affinity_2);
3388cf5ac38dSRongwei Liu 	lag_ctx->tx_remap_affinity_1 = MLX5_GET(lag_context, lctx,
3389cf5ac38dSRongwei Liu 						tx_remap_affinity_1);
3390cf5ac38dSRongwei Liu 	return 0;
3391cf5ac38dSRongwei Liu error:
3392cf5ac38dSRongwei Liu 	rc = (rc > 0) ? -rc : rc;
3393cf5ac38dSRongwei Liu 	return rc;
3394cf5ac38dSRongwei Liu }
3395