17b4f1e6bSMatan Azrad /* SPDX-License-Identifier: BSD-3-Clause 27b4f1e6bSMatan Azrad * Copyright 2019 Mellanox Technologies, Ltd 37b4f1e6bSMatan Azrad */ 47b4f1e6bSMatan Azrad 57b4f1e6bSMatan Azrad #ifndef RTE_PMD_MLX5_COMMON_H_ 67b4f1e6bSMatan Azrad #define RTE_PMD_MLX5_COMMON_H_ 77b4f1e6bSMatan Azrad 893e30982SMatan Azrad #include <stdio.h> 97b4f1e6bSMatan Azrad 1093e30982SMatan Azrad #include <rte_pci.h> 110dcba525SBruce Richardson #include <rte_debug.h> 128fc74217SMatan Azrad #include <rte_atomic.h> 137b4f1e6bSMatan Azrad #include <rte_log.h> 14d768f324SMatan Azrad #include <rte_kvargs.h> 15d768f324SMatan Azrad #include <rte_devargs.h> 1615008f56SParav Pandit #include <rte_bitops.h> 177b4f1e6bSMatan Azrad 188fc74217SMatan Azrad #include "mlx5_prm.h" 19262c7ad0SOri Kam #include "mlx5_devx_cmds.h" 208fc74217SMatan Azrad 217b4f1e6bSMatan Azrad 22654810b5SMatan Azrad /* Bit-field manipulation. */ 23654810b5SMatan Azrad #define BITFIELD_DECLARE(bf, type, size) \ 24654810b5SMatan Azrad type bf[(((size_t)(size) / (sizeof(type) * CHAR_BIT)) + \ 25654810b5SMatan Azrad !!((size_t)(size) % (sizeof(type) * CHAR_BIT)))] 26654810b5SMatan Azrad #define BITFIELD_DEFINE(bf, type, size) \ 27654810b5SMatan Azrad BITFIELD_DECLARE((bf), type, (size)) = { 0 } 28654810b5SMatan Azrad #define BITFIELD_SET(bf, b) \ 29654810b5SMatan Azrad (void)((bf)[((b) / (sizeof((bf)[0]) * CHAR_BIT))] |= \ 308e46d4e1SAlexander Kozyrev ((size_t)1 << ((b) % (sizeof((bf)[0]) * CHAR_BIT)))) 31654810b5SMatan Azrad #define BITFIELD_RESET(bf, b) \ 32654810b5SMatan Azrad (void)((bf)[((b) / (sizeof((bf)[0]) * CHAR_BIT))] &= \ 338e46d4e1SAlexander Kozyrev ~((size_t)1 << ((b) % (sizeof((bf)[0]) * CHAR_BIT)))) 34654810b5SMatan Azrad #define BITFIELD_ISSET(bf, b) \ 35654810b5SMatan Azrad !!(((bf)[((b) / (sizeof((bf)[0]) * CHAR_BIT))] & \ 368e46d4e1SAlexander Kozyrev ((size_t)1 << ((b) % (sizeof((bf)[0]) * CHAR_BIT))))) 37654810b5SMatan Azrad 38654810b5SMatan Azrad /* 397b4f1e6bSMatan Azrad * Helper macros to work around __VA_ARGS__ limitations in a C99 compliant 407b4f1e6bSMatan Azrad * manner. 417b4f1e6bSMatan Azrad */ 427b4f1e6bSMatan Azrad #define PMD_DRV_LOG_STRIP(a, b) a 437b4f1e6bSMatan Azrad #define PMD_DRV_LOG_OPAREN ( 447b4f1e6bSMatan Azrad #define PMD_DRV_LOG_CPAREN ) 457b4f1e6bSMatan Azrad #define PMD_DRV_LOG_COMMA , 467b4f1e6bSMatan Azrad 477b4f1e6bSMatan Azrad /* Return the file name part of a path. */ 487b4f1e6bSMatan Azrad static inline const char * 497b4f1e6bSMatan Azrad pmd_drv_log_basename(const char *s) 507b4f1e6bSMatan Azrad { 517b4f1e6bSMatan Azrad const char *n = s; 527b4f1e6bSMatan Azrad 537b4f1e6bSMatan Azrad while (*n) 547b4f1e6bSMatan Azrad if (*(n++) == '/') 557b4f1e6bSMatan Azrad s = n; 567b4f1e6bSMatan Azrad return s; 577b4f1e6bSMatan Azrad } 587b4f1e6bSMatan Azrad 597b4f1e6bSMatan Azrad #define PMD_DRV_LOG___(level, type, name, ...) \ 607b4f1e6bSMatan Azrad rte_log(RTE_LOG_ ## level, \ 617b4f1e6bSMatan Azrad type, \ 627b4f1e6bSMatan Azrad RTE_FMT(name ": " \ 637b4f1e6bSMatan Azrad RTE_FMT_HEAD(__VA_ARGS__,), \ 647b4f1e6bSMatan Azrad RTE_FMT_TAIL(__VA_ARGS__,))) 657b4f1e6bSMatan Azrad 667b4f1e6bSMatan Azrad /* 670afacb04SAlexander Kozyrev * When debugging is enabled (MLX5_DEBUG not defined), file, line and function 687b4f1e6bSMatan Azrad * information replace the driver name (MLX5_DRIVER_NAME) in log messages. 697b4f1e6bSMatan Azrad */ 700afacb04SAlexander Kozyrev #ifdef RTE_LIBRTE_MLX5_DEBUG 717b4f1e6bSMatan Azrad 727b4f1e6bSMatan Azrad #define PMD_DRV_LOG__(level, type, name, ...) \ 737b4f1e6bSMatan Azrad PMD_DRV_LOG___(level, type, name, "%s:%u: %s(): " __VA_ARGS__) 747b4f1e6bSMatan Azrad #define PMD_DRV_LOG_(level, type, name, s, ...) \ 757b4f1e6bSMatan Azrad PMD_DRV_LOG__(level, type, name,\ 767b4f1e6bSMatan Azrad s "\n" PMD_DRV_LOG_COMMA \ 777b4f1e6bSMatan Azrad pmd_drv_log_basename(__FILE__) PMD_DRV_LOG_COMMA \ 787b4f1e6bSMatan Azrad __LINE__ PMD_DRV_LOG_COMMA \ 797b4f1e6bSMatan Azrad __func__, \ 807b4f1e6bSMatan Azrad __VA_ARGS__) 817b4f1e6bSMatan Azrad 820afacb04SAlexander Kozyrev #else /* RTE_LIBRTE_MLX5_DEBUG */ 837b4f1e6bSMatan Azrad #define PMD_DRV_LOG__(level, type, name, ...) \ 847b4f1e6bSMatan Azrad PMD_DRV_LOG___(level, type, name, __VA_ARGS__) 857b4f1e6bSMatan Azrad #define PMD_DRV_LOG_(level, type, name, s, ...) \ 867b4f1e6bSMatan Azrad PMD_DRV_LOG__(level, type, name, s "\n", __VA_ARGS__) 877b4f1e6bSMatan Azrad 880afacb04SAlexander Kozyrev #endif /* RTE_LIBRTE_MLX5_DEBUG */ 897b4f1e6bSMatan Azrad 907b4f1e6bSMatan Azrad /* claim_zero() does not perform any check when debugging is disabled. */ 910afacb04SAlexander Kozyrev #ifdef RTE_LIBRTE_MLX5_DEBUG 927b4f1e6bSMatan Azrad 937b4f1e6bSMatan Azrad #define DEBUG(...) DRV_LOG(DEBUG, __VA_ARGS__) 948e46d4e1SAlexander Kozyrev #define MLX5_ASSERT(exp) RTE_VERIFY(exp) 958e46d4e1SAlexander Kozyrev #define claim_zero(...) MLX5_ASSERT((__VA_ARGS__) == 0) 968e46d4e1SAlexander Kozyrev #define claim_nonzero(...) MLX5_ASSERT((__VA_ARGS__) != 0) 977b4f1e6bSMatan Azrad 980afacb04SAlexander Kozyrev #else /* RTE_LIBRTE_MLX5_DEBUG */ 997b4f1e6bSMatan Azrad 1007b4f1e6bSMatan Azrad #define DEBUG(...) (void)0 1018e46d4e1SAlexander Kozyrev #define MLX5_ASSERT(exp) RTE_ASSERT(exp) 1027b4f1e6bSMatan Azrad #define claim_zero(...) (__VA_ARGS__) 1037b4f1e6bSMatan Azrad #define claim_nonzero(...) (__VA_ARGS__) 1047b4f1e6bSMatan Azrad 1050afacb04SAlexander Kozyrev #endif /* RTE_LIBRTE_MLX5_DEBUG */ 1067b4f1e6bSMatan Azrad 1077b4f1e6bSMatan Azrad /* Allocate a buffer on the stack and fill it with a printf format string. */ 1087b4f1e6bSMatan Azrad #define MKSTR(name, ...) \ 1097b4f1e6bSMatan Azrad int mkstr_size_##name = snprintf(NULL, 0, "" __VA_ARGS__); \ 1107b4f1e6bSMatan Azrad char name[mkstr_size_##name + 1]; \ 1117b4f1e6bSMatan Azrad \ 1127b4f1e6bSMatan Azrad snprintf(name, sizeof(name), "" __VA_ARGS__) 1137b4f1e6bSMatan Azrad 114e415f348SMatan Azrad enum { 115e415f348SMatan Azrad PCI_VENDOR_ID_MELLANOX = 0x15b3, 116e415f348SMatan Azrad }; 117e415f348SMatan Azrad 118e415f348SMatan Azrad enum { 119e415f348SMatan Azrad PCI_DEVICE_ID_MELLANOX_CONNECTX4 = 0x1013, 120e415f348SMatan Azrad PCI_DEVICE_ID_MELLANOX_CONNECTX4VF = 0x1014, 121e415f348SMatan Azrad PCI_DEVICE_ID_MELLANOX_CONNECTX4LX = 0x1015, 122e415f348SMatan Azrad PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF = 0x1016, 123e415f348SMatan Azrad PCI_DEVICE_ID_MELLANOX_CONNECTX5 = 0x1017, 124e415f348SMatan Azrad PCI_DEVICE_ID_MELLANOX_CONNECTX5VF = 0x1018, 125e415f348SMatan Azrad PCI_DEVICE_ID_MELLANOX_CONNECTX5EX = 0x1019, 126e415f348SMatan Azrad PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF = 0x101a, 127e415f348SMatan Azrad PCI_DEVICE_ID_MELLANOX_CONNECTX5BF = 0xa2d2, 128e415f348SMatan Azrad PCI_DEVICE_ID_MELLANOX_CONNECTX5BFVF = 0xa2d3, 129e415f348SMatan Azrad PCI_DEVICE_ID_MELLANOX_CONNECTX6 = 0x101b, 130e415f348SMatan Azrad PCI_DEVICE_ID_MELLANOX_CONNECTX6VF = 0x101c, 131e415f348SMatan Azrad PCI_DEVICE_ID_MELLANOX_CONNECTX6DX = 0x101d, 132e415f348SMatan Azrad PCI_DEVICE_ID_MELLANOX_CONNECTX6DXVF = 0x101e, 13358b4a2b1SRaslan Darawsheh PCI_DEVICE_ID_MELLANOX_CONNECTX6DXBF = 0xa2d6, 13428c9a7d7SAli Alnubani PCI_DEVICE_ID_MELLANOX_CONNECTX6LX = 0x101f, 135e415f348SMatan Azrad }; 136e415f348SMatan Azrad 137654810b5SMatan Azrad /* Maximum number of simultaneous unicast MAC addresses. */ 138654810b5SMatan Azrad #define MLX5_MAX_UC_MAC_ADDRESSES 128 139654810b5SMatan Azrad /* Maximum number of simultaneous Multicast MAC addresses. */ 140654810b5SMatan Azrad #define MLX5_MAX_MC_MAC_ADDRESSES 128 141654810b5SMatan Azrad /* Maximum number of simultaneous MAC addresses. */ 142654810b5SMatan Azrad #define MLX5_MAX_MAC_ADDRESSES \ 143654810b5SMatan Azrad (MLX5_MAX_UC_MAC_ADDRESSES + MLX5_MAX_MC_MAC_ADDRESSES) 144654810b5SMatan Azrad 145654810b5SMatan Azrad /* Recognized Infiniband device physical port name types. */ 146654810b5SMatan Azrad enum mlx5_nl_phys_port_name_type { 147654810b5SMatan Azrad MLX5_PHYS_PORT_NAME_TYPE_NOTSET = 0, /* Not set. */ 148654810b5SMatan Azrad MLX5_PHYS_PORT_NAME_TYPE_LEGACY, /* before kernel ver < 5.0 */ 149654810b5SMatan Azrad MLX5_PHYS_PORT_NAME_TYPE_UPLINK, /* p0, kernel ver >= 5.0 */ 150654810b5SMatan Azrad MLX5_PHYS_PORT_NAME_TYPE_PFVF, /* pf0vf0, kernel ver >= 5.0 */ 151420bbdaeSViacheslav Ovsiienko MLX5_PHYS_PORT_NAME_TYPE_PFHPF, /* pf0, kernel ver >= 5.7, HPF rep */ 152654810b5SMatan Azrad MLX5_PHYS_PORT_NAME_TYPE_UNKNOWN, /* Unrecognized. */ 153654810b5SMatan Azrad }; 154654810b5SMatan Azrad 155654810b5SMatan Azrad /** Switch information returned by mlx5_nl_switch_info(). */ 156654810b5SMatan Azrad struct mlx5_switch_info { 157654810b5SMatan Azrad uint32_t master:1; /**< Master device. */ 158654810b5SMatan Azrad uint32_t representor:1; /**< Representor device. */ 159654810b5SMatan Azrad enum mlx5_nl_phys_port_name_type name_type; /** < Port name type. */ 160654810b5SMatan Azrad int32_t pf_num; /**< PF number (valid for pfxvfx format only). */ 161654810b5SMatan Azrad int32_t port_name; /**< Representor port name. */ 162654810b5SMatan Azrad uint64_t switch_id; /**< Switch identifier. */ 163654810b5SMatan Azrad }; 164654810b5SMatan Azrad 1658fc74217SMatan Azrad /* CQE status. */ 1668fc74217SMatan Azrad enum mlx5_cqe_status { 1678fc74217SMatan Azrad MLX5_CQE_STATUS_SW_OWN = -1, 1688fc74217SMatan Azrad MLX5_CQE_STATUS_HW_OWN = -2, 1698fc74217SMatan Azrad MLX5_CQE_STATUS_ERR = -3, 1708fc74217SMatan Azrad }; 1718fc74217SMatan Azrad 1728fc74217SMatan Azrad /** 1738fc74217SMatan Azrad * Check whether CQE is valid. 1748fc74217SMatan Azrad * 1758fc74217SMatan Azrad * @param cqe 1768fc74217SMatan Azrad * Pointer to CQE. 1778fc74217SMatan Azrad * @param cqes_n 1788fc74217SMatan Azrad * Size of completion queue. 1798fc74217SMatan Azrad * @param ci 1808fc74217SMatan Azrad * Consumer index. 1818fc74217SMatan Azrad * 1828fc74217SMatan Azrad * @return 1838fc74217SMatan Azrad * The CQE status. 1848fc74217SMatan Azrad */ 1858fc74217SMatan Azrad static __rte_always_inline enum mlx5_cqe_status 1868fc74217SMatan Azrad check_cqe(volatile struct mlx5_cqe *cqe, const uint16_t cqes_n, 1878fc74217SMatan Azrad const uint16_t ci) 1888fc74217SMatan Azrad { 1898fc74217SMatan Azrad const uint16_t idx = ci & cqes_n; 1908fc74217SMatan Azrad const uint8_t op_own = cqe->op_own; 1918fc74217SMatan Azrad const uint8_t op_owner = MLX5_CQE_OWNER(op_own); 1928fc74217SMatan Azrad const uint8_t op_code = MLX5_CQE_OPCODE(op_own); 1938fc74217SMatan Azrad 1948fc74217SMatan Azrad if (unlikely((op_owner != (!!(idx))) || (op_code == MLX5_CQE_INVALID))) 1958fc74217SMatan Azrad return MLX5_CQE_STATUS_HW_OWN; 196*f0f5d844SPhil Yang rte_io_rmb(); 1978fc74217SMatan Azrad if (unlikely(op_code == MLX5_CQE_RESP_ERR || 1988fc74217SMatan Azrad op_code == MLX5_CQE_REQ_ERR)) 1998fc74217SMatan Azrad return MLX5_CQE_STATUS_ERR; 2008fc74217SMatan Azrad return MLX5_CQE_STATUS_SW_OWN; 2018fc74217SMatan Azrad } 2028fc74217SMatan Azrad 20364c563f8SOphir Munk __rte_internal 20493e30982SMatan Azrad int mlx5_dev_to_pci_addr(const char *dev_path, struct rte_pci_addr *pci_addr); 205aec086c9SMatan Azrad __rte_internal 206aec086c9SMatan Azrad int mlx5_get_ifname_sysfs(const char *ibdev_path, char *ifname); 207aec086c9SMatan Azrad 20893e30982SMatan Azrad 209d768f324SMatan Azrad #define MLX5_CLASS_ARG_NAME "class" 210d768f324SMatan Azrad 211d768f324SMatan Azrad enum mlx5_class { 212d768f324SMatan Azrad MLX5_CLASS_INVALID, 21315008f56SParav Pandit MLX5_CLASS_NET = RTE_BIT64(0), 21415008f56SParav Pandit MLX5_CLASS_VDPA = RTE_BIT64(1), 21515008f56SParav Pandit MLX5_CLASS_REGEX = RTE_BIT64(2), 216d768f324SMatan Azrad }; 217654810b5SMatan Azrad 21844c1b52bSViacheslav Ovsiienko #define MLX5_DBR_SIZE RTE_CACHE_LINE_SIZE 21944c1b52bSViacheslav Ovsiienko #define MLX5_DBR_PER_PAGE 64 22044c1b52bSViacheslav Ovsiienko /* Must be >= CHAR_BIT * sizeof(uint64_t) */ 22144c1b52bSViacheslav Ovsiienko #define MLX5_DBR_PAGE_SIZE (MLX5_DBR_PER_PAGE * MLX5_DBR_SIZE) 22244c1b52bSViacheslav Ovsiienko /* Page size must be >= 512. */ 22344c1b52bSViacheslav Ovsiienko #define MLX5_DBR_BITMAP_SIZE (MLX5_DBR_PER_PAGE / (CHAR_BIT * sizeof(uint64_t))) 224262c7ad0SOri Kam 225262c7ad0SOri Kam struct mlx5_devx_dbr_page { 226262c7ad0SOri Kam /* Door-bell records, must be first member in structure. */ 227262c7ad0SOri Kam uint8_t dbrs[MLX5_DBR_PAGE_SIZE]; 228262c7ad0SOri Kam LIST_ENTRY(mlx5_devx_dbr_page) next; /* Pointer to the next element. */ 229262c7ad0SOri Kam void *umem; 230262c7ad0SOri Kam uint32_t dbr_count; /* Number of door-bell records in use. */ 231262c7ad0SOri Kam /* 1 bit marks matching door-bell is in use. */ 232262c7ad0SOri Kam uint64_t dbr_bitmap[MLX5_DBR_BITMAP_SIZE]; 233262c7ad0SOri Kam }; 234262c7ad0SOri Kam 235262c7ad0SOri Kam /* devX creation object */ 236262c7ad0SOri Kam struct mlx5_devx_obj { 237262c7ad0SOri Kam void *obj; /* The DV object. */ 238262c7ad0SOri Kam int id; /* The object ID. */ 239262c7ad0SOri Kam }; 240262c7ad0SOri Kam 241262c7ad0SOri Kam /* UMR memory buffer used to define 1 entry in indirect mkey. */ 242262c7ad0SOri Kam struct mlx5_klm { 243262c7ad0SOri Kam uint32_t byte_count; 244262c7ad0SOri Kam uint32_t mkey; 245262c7ad0SOri Kam uint64_t address; 246262c7ad0SOri Kam }; 247262c7ad0SOri Kam 248262c7ad0SOri Kam LIST_HEAD(mlx5_dbr_page_list, mlx5_devx_dbr_page); 249262c7ad0SOri Kam 25064c563f8SOphir Munk __rte_internal 251654810b5SMatan Azrad void mlx5_translate_port_name(const char *port_name_in, 252654810b5SMatan Azrad struct mlx5_switch_info *port_info_out); 25379aa4307SOphir Munk void mlx5_glue_constructor(void); 254262c7ad0SOri Kam __rte_internal 255262c7ad0SOri Kam int64_t mlx5_get_dbr(void *ctx, struct mlx5_dbr_page_list *head, 256262c7ad0SOri Kam struct mlx5_devx_dbr_page **dbr_page); 257262c7ad0SOri Kam __rte_internal 258262c7ad0SOri Kam int32_t mlx5_release_dbr(struct mlx5_dbr_page_list *head, uint32_t umem_id, 259262c7ad0SOri Kam uint64_t offset); 2604c204fe5SShiri Kuzin extern uint8_t haswell_broadwell_cpu; 2614c204fe5SShiri Kuzin 26282088001SParav Pandit __rte_internal 26382088001SParav Pandit void mlx5_common_init(void); 26482088001SParav Pandit 2657b4f1e6bSMatan Azrad #endif /* RTE_PMD_MLX5_COMMON_H_ */ 266