xref: /dpdk/drivers/common/mlx5/mlx5_common.h (revision 59df97f1a832a0edfd7f77ffbe5149e553e860b5)
17b4f1e6bSMatan Azrad /* SPDX-License-Identifier: BSD-3-Clause
27b4f1e6bSMatan Azrad  * Copyright 2019 Mellanox Technologies, Ltd
37b4f1e6bSMatan Azrad  */
47b4f1e6bSMatan Azrad 
57b4f1e6bSMatan Azrad #ifndef RTE_PMD_MLX5_COMMON_H_
67b4f1e6bSMatan Azrad #define RTE_PMD_MLX5_COMMON_H_
77b4f1e6bSMatan Azrad 
893e30982SMatan Azrad #include <stdio.h>
97b4f1e6bSMatan Azrad 
1093e30982SMatan Azrad #include <rte_pci.h>
110dcba525SBruce Richardson #include <rte_debug.h>
128fc74217SMatan Azrad #include <rte_atomic.h>
137b4f1e6bSMatan Azrad #include <rte_log.h>
14d768f324SMatan Azrad #include <rte_kvargs.h>
15d768f324SMatan Azrad #include <rte_devargs.h>
1615008f56SParav Pandit #include <rte_bitops.h>
177b4f1e6bSMatan Azrad 
188fc74217SMatan Azrad #include "mlx5_prm.h"
19262c7ad0SOri Kam #include "mlx5_devx_cmds.h"
208fc74217SMatan Azrad 
21e4b7b8d0SBing Zhao /* Reported driver name. */
22e4b7b8d0SBing Zhao #define MLX5_DRIVER_NAME "mlx5_pci"
237b4f1e6bSMatan Azrad 
24654810b5SMatan Azrad /* Bit-field manipulation. */
25654810b5SMatan Azrad #define BITFIELD_DECLARE(bf, type, size) \
26654810b5SMatan Azrad 	type bf[(((size_t)(size) / (sizeof(type) * CHAR_BIT)) + \
27654810b5SMatan Azrad 		!!((size_t)(size) % (sizeof(type) * CHAR_BIT)))]
28654810b5SMatan Azrad #define BITFIELD_DEFINE(bf, type, size) \
29654810b5SMatan Azrad 	BITFIELD_DECLARE((bf), type, (size)) = { 0 }
30654810b5SMatan Azrad #define BITFIELD_SET(bf, b) \
31654810b5SMatan Azrad 	(void)((bf)[((b) / (sizeof((bf)[0]) * CHAR_BIT))] |= \
328e46d4e1SAlexander Kozyrev 		((size_t)1 << ((b) % (sizeof((bf)[0]) * CHAR_BIT))))
33654810b5SMatan Azrad #define BITFIELD_RESET(bf, b) \
34654810b5SMatan Azrad 	(void)((bf)[((b) / (sizeof((bf)[0]) * CHAR_BIT))] &= \
358e46d4e1SAlexander Kozyrev 		~((size_t)1 << ((b) % (sizeof((bf)[0]) * CHAR_BIT))))
36654810b5SMatan Azrad #define BITFIELD_ISSET(bf, b) \
37654810b5SMatan Azrad 	!!(((bf)[((b) / (sizeof((bf)[0]) * CHAR_BIT))] & \
388e46d4e1SAlexander Kozyrev 		((size_t)1 << ((b) % (sizeof((bf)[0]) * CHAR_BIT)))))
39654810b5SMatan Azrad 
40654810b5SMatan Azrad /*
417b4f1e6bSMatan Azrad  * Helper macros to work around __VA_ARGS__ limitations in a C99 compliant
427b4f1e6bSMatan Azrad  * manner.
437b4f1e6bSMatan Azrad  */
447b4f1e6bSMatan Azrad #define PMD_DRV_LOG_STRIP(a, b) a
457b4f1e6bSMatan Azrad #define PMD_DRV_LOG_OPAREN (
467b4f1e6bSMatan Azrad #define PMD_DRV_LOG_CPAREN )
477b4f1e6bSMatan Azrad #define PMD_DRV_LOG_COMMA ,
487b4f1e6bSMatan Azrad 
497b4f1e6bSMatan Azrad /* Return the file name part of a path. */
507b4f1e6bSMatan Azrad static inline const char *
517b4f1e6bSMatan Azrad pmd_drv_log_basename(const char *s)
527b4f1e6bSMatan Azrad {
537b4f1e6bSMatan Azrad 	const char *n = s;
547b4f1e6bSMatan Azrad 
557b4f1e6bSMatan Azrad 	while (*n)
567b4f1e6bSMatan Azrad 		if (*(n++) == '/')
577b4f1e6bSMatan Azrad 			s = n;
587b4f1e6bSMatan Azrad 	return s;
597b4f1e6bSMatan Azrad }
607b4f1e6bSMatan Azrad 
617b4f1e6bSMatan Azrad #define PMD_DRV_LOG___(level, type, name, ...) \
627b4f1e6bSMatan Azrad 	rte_log(RTE_LOG_ ## level, \
637b4f1e6bSMatan Azrad 		type, \
647b4f1e6bSMatan Azrad 		RTE_FMT(name ": " \
657b4f1e6bSMatan Azrad 			RTE_FMT_HEAD(__VA_ARGS__,), \
667b4f1e6bSMatan Azrad 		RTE_FMT_TAIL(__VA_ARGS__,)))
677b4f1e6bSMatan Azrad 
687b4f1e6bSMatan Azrad /*
690afacb04SAlexander Kozyrev  * When debugging is enabled (MLX5_DEBUG not defined), file, line and function
707b4f1e6bSMatan Azrad  * information replace the driver name (MLX5_DRIVER_NAME) in log messages.
717b4f1e6bSMatan Azrad  */
720afacb04SAlexander Kozyrev #ifdef RTE_LIBRTE_MLX5_DEBUG
737b4f1e6bSMatan Azrad 
747b4f1e6bSMatan Azrad #define PMD_DRV_LOG__(level, type, name, ...) \
757b4f1e6bSMatan Azrad 	PMD_DRV_LOG___(level, type, name, "%s:%u: %s(): " __VA_ARGS__)
767b4f1e6bSMatan Azrad #define PMD_DRV_LOG_(level, type, name, s, ...) \
777b4f1e6bSMatan Azrad 	PMD_DRV_LOG__(level, type, name,\
787b4f1e6bSMatan Azrad 		s "\n" PMD_DRV_LOG_COMMA \
797b4f1e6bSMatan Azrad 		pmd_drv_log_basename(__FILE__) PMD_DRV_LOG_COMMA \
807b4f1e6bSMatan Azrad 		__LINE__ PMD_DRV_LOG_COMMA \
817b4f1e6bSMatan Azrad 		__func__, \
827b4f1e6bSMatan Azrad 		__VA_ARGS__)
837b4f1e6bSMatan Azrad 
840afacb04SAlexander Kozyrev #else /* RTE_LIBRTE_MLX5_DEBUG */
857b4f1e6bSMatan Azrad #define PMD_DRV_LOG__(level, type, name, ...) \
867b4f1e6bSMatan Azrad 	PMD_DRV_LOG___(level, type, name, __VA_ARGS__)
877b4f1e6bSMatan Azrad #define PMD_DRV_LOG_(level, type, name, s, ...) \
887b4f1e6bSMatan Azrad 	PMD_DRV_LOG__(level, type, name, s "\n", __VA_ARGS__)
897b4f1e6bSMatan Azrad 
900afacb04SAlexander Kozyrev #endif /* RTE_LIBRTE_MLX5_DEBUG */
917b4f1e6bSMatan Azrad 
927b4f1e6bSMatan Azrad /* claim_zero() does not perform any check when debugging is disabled. */
930afacb04SAlexander Kozyrev #ifdef RTE_LIBRTE_MLX5_DEBUG
947b4f1e6bSMatan Azrad 
958e46d4e1SAlexander Kozyrev #define MLX5_ASSERT(exp) RTE_VERIFY(exp)
968e46d4e1SAlexander Kozyrev #define claim_zero(...) MLX5_ASSERT((__VA_ARGS__) == 0)
978e46d4e1SAlexander Kozyrev #define claim_nonzero(...) MLX5_ASSERT((__VA_ARGS__) != 0)
987b4f1e6bSMatan Azrad 
990afacb04SAlexander Kozyrev #else /* RTE_LIBRTE_MLX5_DEBUG */
1007b4f1e6bSMatan Azrad 
1018e46d4e1SAlexander Kozyrev #define MLX5_ASSERT(exp) RTE_ASSERT(exp)
1027b4f1e6bSMatan Azrad #define claim_zero(...) (__VA_ARGS__)
1037b4f1e6bSMatan Azrad #define claim_nonzero(...) (__VA_ARGS__)
1047b4f1e6bSMatan Azrad 
1050afacb04SAlexander Kozyrev #endif /* RTE_LIBRTE_MLX5_DEBUG */
1067b4f1e6bSMatan Azrad 
1077b4f1e6bSMatan Azrad /* Allocate a buffer on the stack and fill it with a printf format string. */
1087b4f1e6bSMatan Azrad #define MKSTR(name, ...) \
1097b4f1e6bSMatan Azrad 	int mkstr_size_##name = snprintf(NULL, 0, "" __VA_ARGS__); \
1107b4f1e6bSMatan Azrad 	char name[mkstr_size_##name + 1]; \
1117b4f1e6bSMatan Azrad 	\
1127b4f1e6bSMatan Azrad 	snprintf(name, sizeof(name), "" __VA_ARGS__)
1137b4f1e6bSMatan Azrad 
114e415f348SMatan Azrad enum {
115e415f348SMatan Azrad 	PCI_VENDOR_ID_MELLANOX = 0x15b3,
116e415f348SMatan Azrad };
117e415f348SMatan Azrad 
118e415f348SMatan Azrad enum {
119e415f348SMatan Azrad 	PCI_DEVICE_ID_MELLANOX_CONNECTX4 = 0x1013,
120e415f348SMatan Azrad 	PCI_DEVICE_ID_MELLANOX_CONNECTX4VF = 0x1014,
121e415f348SMatan Azrad 	PCI_DEVICE_ID_MELLANOX_CONNECTX4LX = 0x1015,
122e415f348SMatan Azrad 	PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF = 0x1016,
123e415f348SMatan Azrad 	PCI_DEVICE_ID_MELLANOX_CONNECTX5 = 0x1017,
124e415f348SMatan Azrad 	PCI_DEVICE_ID_MELLANOX_CONNECTX5VF = 0x1018,
125e415f348SMatan Azrad 	PCI_DEVICE_ID_MELLANOX_CONNECTX5EX = 0x1019,
126e415f348SMatan Azrad 	PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF = 0x101a,
127e415f348SMatan Azrad 	PCI_DEVICE_ID_MELLANOX_CONNECTX5BF = 0xa2d2,
128e415f348SMatan Azrad 	PCI_DEVICE_ID_MELLANOX_CONNECTX5BFVF = 0xa2d3,
129e415f348SMatan Azrad 	PCI_DEVICE_ID_MELLANOX_CONNECTX6 = 0x101b,
130e415f348SMatan Azrad 	PCI_DEVICE_ID_MELLANOX_CONNECTX6VF = 0x101c,
131e415f348SMatan Azrad 	PCI_DEVICE_ID_MELLANOX_CONNECTX6DX = 0x101d,
1323ea12cadSRaslan Darawsheh 	PCI_DEVICE_ID_MELLANOX_CONNECTXVF = 0x101e,
13358b4a2b1SRaslan Darawsheh 	PCI_DEVICE_ID_MELLANOX_CONNECTX6DXBF = 0xa2d6,
13428c9a7d7SAli Alnubani 	PCI_DEVICE_ID_MELLANOX_CONNECTX6LX = 0x101f,
1356ca37b06SRaslan Darawsheh 	PCI_DEVICE_ID_MELLANOX_CONNECTX7 = 0x1021,
1366ca37b06SRaslan Darawsheh 	PCI_DEVICE_ID_MELLANOX_CONNECTX7BF = 0Xa2dc,
137e415f348SMatan Azrad };
138e415f348SMatan Azrad 
139654810b5SMatan Azrad /* Maximum number of simultaneous unicast MAC addresses. */
140654810b5SMatan Azrad #define MLX5_MAX_UC_MAC_ADDRESSES 128
141654810b5SMatan Azrad /* Maximum number of simultaneous Multicast MAC addresses. */
142654810b5SMatan Azrad #define MLX5_MAX_MC_MAC_ADDRESSES 128
143654810b5SMatan Azrad /* Maximum number of simultaneous MAC addresses. */
144654810b5SMatan Azrad #define MLX5_MAX_MAC_ADDRESSES \
145654810b5SMatan Azrad 	(MLX5_MAX_UC_MAC_ADDRESSES + MLX5_MAX_MC_MAC_ADDRESSES)
146654810b5SMatan Azrad 
147654810b5SMatan Azrad /* Recognized Infiniband device physical port name types. */
148654810b5SMatan Azrad enum mlx5_nl_phys_port_name_type {
149654810b5SMatan Azrad 	MLX5_PHYS_PORT_NAME_TYPE_NOTSET = 0, /* Not set. */
150654810b5SMatan Azrad 	MLX5_PHYS_PORT_NAME_TYPE_LEGACY, /* before kernel ver < 5.0 */
151654810b5SMatan Azrad 	MLX5_PHYS_PORT_NAME_TYPE_UPLINK, /* p0, kernel ver >= 5.0 */
152654810b5SMatan Azrad 	MLX5_PHYS_PORT_NAME_TYPE_PFVF, /* pf0vf0, kernel ver >= 5.0 */
153420bbdaeSViacheslav Ovsiienko 	MLX5_PHYS_PORT_NAME_TYPE_PFHPF, /* pf0, kernel ver >= 5.7, HPF rep */
154*59df97f1SXueming Li 	MLX5_PHYS_PORT_NAME_TYPE_PFSF, /* pf0sf0, kernel ver >= 5.0 */
155654810b5SMatan Azrad 	MLX5_PHYS_PORT_NAME_TYPE_UNKNOWN, /* Unrecognized. */
156654810b5SMatan Azrad };
157654810b5SMatan Azrad 
158654810b5SMatan Azrad /** Switch information returned by mlx5_nl_switch_info(). */
159654810b5SMatan Azrad struct mlx5_switch_info {
160654810b5SMatan Azrad 	uint32_t master:1; /**< Master device. */
161654810b5SMatan Azrad 	uint32_t representor:1; /**< Representor device. */
162654810b5SMatan Azrad 	enum mlx5_nl_phys_port_name_type name_type; /** < Port name type. */
163*59df97f1SXueming Li 	int32_t ctrl_num; /**< Controller number (valid for c#pf#vf# format). */
164654810b5SMatan Azrad 	int32_t pf_num; /**< PF number (valid for pfxvfx format only). */
165654810b5SMatan Azrad 	int32_t port_name; /**< Representor port name. */
166654810b5SMatan Azrad 	uint64_t switch_id; /**< Switch identifier. */
167654810b5SMatan Azrad };
168654810b5SMatan Azrad 
1698fc74217SMatan Azrad /* CQE status. */
1708fc74217SMatan Azrad enum mlx5_cqe_status {
1718fc74217SMatan Azrad 	MLX5_CQE_STATUS_SW_OWN = -1,
1728fc74217SMatan Azrad 	MLX5_CQE_STATUS_HW_OWN = -2,
1738fc74217SMatan Azrad 	MLX5_CQE_STATUS_ERR = -3,
1748fc74217SMatan Azrad };
1758fc74217SMatan Azrad 
1768fc74217SMatan Azrad /**
1778fc74217SMatan Azrad  * Check whether CQE is valid.
1788fc74217SMatan Azrad  *
1798fc74217SMatan Azrad  * @param cqe
1808fc74217SMatan Azrad  *   Pointer to CQE.
1818fc74217SMatan Azrad  * @param cqes_n
1828fc74217SMatan Azrad  *   Size of completion queue.
1838fc74217SMatan Azrad  * @param ci
1848fc74217SMatan Azrad  *   Consumer index.
1858fc74217SMatan Azrad  *
1868fc74217SMatan Azrad  * @return
1878fc74217SMatan Azrad  *   The CQE status.
1888fc74217SMatan Azrad  */
1898fc74217SMatan Azrad static __rte_always_inline enum mlx5_cqe_status
1908fc74217SMatan Azrad check_cqe(volatile struct mlx5_cqe *cqe, const uint16_t cqes_n,
1918fc74217SMatan Azrad 	  const uint16_t ci)
1928fc74217SMatan Azrad {
1938fc74217SMatan Azrad 	const uint16_t idx = ci & cqes_n;
1948fc74217SMatan Azrad 	const uint8_t op_own = cqe->op_own;
1958fc74217SMatan Azrad 	const uint8_t op_owner = MLX5_CQE_OWNER(op_own);
1968fc74217SMatan Azrad 	const uint8_t op_code = MLX5_CQE_OPCODE(op_own);
1978fc74217SMatan Azrad 
1988fc74217SMatan Azrad 	if (unlikely((op_owner != (!!(idx))) || (op_code == MLX5_CQE_INVALID)))
1998fc74217SMatan Azrad 		return MLX5_CQE_STATUS_HW_OWN;
200f0f5d844SPhil Yang 	rte_io_rmb();
2018fc74217SMatan Azrad 	if (unlikely(op_code == MLX5_CQE_RESP_ERR ||
2028fc74217SMatan Azrad 		     op_code == MLX5_CQE_REQ_ERR))
2038fc74217SMatan Azrad 		return MLX5_CQE_STATUS_ERR;
2048fc74217SMatan Azrad 	return MLX5_CQE_STATUS_SW_OWN;
2058fc74217SMatan Azrad }
2068fc74217SMatan Azrad 
20764c563f8SOphir Munk __rte_internal
20893e30982SMatan Azrad int mlx5_dev_to_pci_addr(const char *dev_path, struct rte_pci_addr *pci_addr);
209aec086c9SMatan Azrad __rte_internal
210aec086c9SMatan Azrad int mlx5_get_ifname_sysfs(const char *ibdev_path, char *ifname);
211aec086c9SMatan Azrad 
21293e30982SMatan Azrad 
213d768f324SMatan Azrad #define MLX5_CLASS_ARG_NAME "class"
214d768f324SMatan Azrad 
215d768f324SMatan Azrad enum mlx5_class {
216d768f324SMatan Azrad 	MLX5_CLASS_INVALID,
21715008f56SParav Pandit 	MLX5_CLASS_NET = RTE_BIT64(0),
21815008f56SParav Pandit 	MLX5_CLASS_VDPA = RTE_BIT64(1),
21915008f56SParav Pandit 	MLX5_CLASS_REGEX = RTE_BIT64(2),
220832a4cf1SMatan Azrad 	MLX5_CLASS_COMPRESS = RTE_BIT64(3),
221d768f324SMatan Azrad };
222654810b5SMatan Azrad 
22344c1b52bSViacheslav Ovsiienko #define MLX5_DBR_SIZE RTE_CACHE_LINE_SIZE
224262c7ad0SOri Kam 
225262c7ad0SOri Kam /* devX creation object */
226262c7ad0SOri Kam struct mlx5_devx_obj {
227262c7ad0SOri Kam 	void *obj; /* The DV object. */
228262c7ad0SOri Kam 	int id; /* The object ID. */
229262c7ad0SOri Kam };
230262c7ad0SOri Kam 
231262c7ad0SOri Kam /* UMR memory buffer used to define 1 entry in indirect mkey. */
232262c7ad0SOri Kam struct mlx5_klm {
233262c7ad0SOri Kam 	uint32_t byte_count;
234262c7ad0SOri Kam 	uint32_t mkey;
235262c7ad0SOri Kam 	uint64_t address;
236262c7ad0SOri Kam };
237262c7ad0SOri Kam 
23864c563f8SOphir Munk __rte_internal
239654810b5SMatan Azrad void mlx5_translate_port_name(const char *port_name_in,
240654810b5SMatan Azrad 			      struct mlx5_switch_info *port_info_out);
24179aa4307SOphir Munk void mlx5_glue_constructor(void);
242262c7ad0SOri Kam __rte_internal
2439cc0e99cSViacheslav Ovsiienko void *mlx5_devx_alloc_uar(void *ctx, int mapping);
2444c204fe5SShiri Kuzin extern uint8_t haswell_broadwell_cpu;
2454c204fe5SShiri Kuzin 
24682088001SParav Pandit __rte_internal
24782088001SParav Pandit void mlx5_common_init(void);
24882088001SParav Pandit 
2497b4f1e6bSMatan Azrad #endif /* RTE_PMD_MLX5_COMMON_H_ */
250