xref: /dpdk/drivers/common/mlx5/mlx5_common.h (revision 262c7ad0dd745251ca5a4cf8dc18fbde3123c3cc)
17b4f1e6bSMatan Azrad /* SPDX-License-Identifier: BSD-3-Clause
27b4f1e6bSMatan Azrad  * Copyright 2019 Mellanox Technologies, Ltd
37b4f1e6bSMatan Azrad  */
47b4f1e6bSMatan Azrad 
57b4f1e6bSMatan Azrad #ifndef RTE_PMD_MLX5_COMMON_H_
67b4f1e6bSMatan Azrad #define RTE_PMD_MLX5_COMMON_H_
77b4f1e6bSMatan Azrad 
893e30982SMatan Azrad #include <stdio.h>
97b4f1e6bSMatan Azrad 
1093e30982SMatan Azrad #include <rte_pci.h>
110dcba525SBruce Richardson #include <rte_debug.h>
128fc74217SMatan Azrad #include <rte_atomic.h>
137b4f1e6bSMatan Azrad #include <rte_log.h>
14d768f324SMatan Azrad #include <rte_kvargs.h>
15d768f324SMatan Azrad #include <rte_devargs.h>
167b4f1e6bSMatan Azrad 
178fc74217SMatan Azrad #include "mlx5_prm.h"
18*262c7ad0SOri Kam #include "mlx5_devx_cmds.h"
198fc74217SMatan Azrad 
207b4f1e6bSMatan Azrad 
21654810b5SMatan Azrad /* Bit-field manipulation. */
22654810b5SMatan Azrad #define BITFIELD_DECLARE(bf, type, size) \
23654810b5SMatan Azrad 	type bf[(((size_t)(size) / (sizeof(type) * CHAR_BIT)) + \
24654810b5SMatan Azrad 		!!((size_t)(size) % (sizeof(type) * CHAR_BIT)))]
25654810b5SMatan Azrad #define BITFIELD_DEFINE(bf, type, size) \
26654810b5SMatan Azrad 	BITFIELD_DECLARE((bf), type, (size)) = { 0 }
27654810b5SMatan Azrad #define BITFIELD_SET(bf, b) \
28654810b5SMatan Azrad 	(void)((bf)[((b) / (sizeof((bf)[0]) * CHAR_BIT))] |= \
298e46d4e1SAlexander Kozyrev 		((size_t)1 << ((b) % (sizeof((bf)[0]) * CHAR_BIT))))
30654810b5SMatan Azrad #define BITFIELD_RESET(bf, b) \
31654810b5SMatan Azrad 	(void)((bf)[((b) / (sizeof((bf)[0]) * CHAR_BIT))] &= \
328e46d4e1SAlexander Kozyrev 		~((size_t)1 << ((b) % (sizeof((bf)[0]) * CHAR_BIT))))
33654810b5SMatan Azrad #define BITFIELD_ISSET(bf, b) \
34654810b5SMatan Azrad 	!!(((bf)[((b) / (sizeof((bf)[0]) * CHAR_BIT))] & \
358e46d4e1SAlexander Kozyrev 		((size_t)1 << ((b) % (sizeof((bf)[0]) * CHAR_BIT)))))
36654810b5SMatan Azrad 
37654810b5SMatan Azrad /*
387b4f1e6bSMatan Azrad  * Helper macros to work around __VA_ARGS__ limitations in a C99 compliant
397b4f1e6bSMatan Azrad  * manner.
407b4f1e6bSMatan Azrad  */
417b4f1e6bSMatan Azrad #define PMD_DRV_LOG_STRIP(a, b) a
427b4f1e6bSMatan Azrad #define PMD_DRV_LOG_OPAREN (
437b4f1e6bSMatan Azrad #define PMD_DRV_LOG_CPAREN )
447b4f1e6bSMatan Azrad #define PMD_DRV_LOG_COMMA ,
457b4f1e6bSMatan Azrad 
467b4f1e6bSMatan Azrad /* Return the file name part of a path. */
477b4f1e6bSMatan Azrad static inline const char *
487b4f1e6bSMatan Azrad pmd_drv_log_basename(const char *s)
497b4f1e6bSMatan Azrad {
507b4f1e6bSMatan Azrad 	const char *n = s;
517b4f1e6bSMatan Azrad 
527b4f1e6bSMatan Azrad 	while (*n)
537b4f1e6bSMatan Azrad 		if (*(n++) == '/')
547b4f1e6bSMatan Azrad 			s = n;
557b4f1e6bSMatan Azrad 	return s;
567b4f1e6bSMatan Azrad }
577b4f1e6bSMatan Azrad 
587b4f1e6bSMatan Azrad #define PMD_DRV_LOG___(level, type, name, ...) \
597b4f1e6bSMatan Azrad 	rte_log(RTE_LOG_ ## level, \
607b4f1e6bSMatan Azrad 		type, \
617b4f1e6bSMatan Azrad 		RTE_FMT(name ": " \
627b4f1e6bSMatan Azrad 			RTE_FMT_HEAD(__VA_ARGS__,), \
637b4f1e6bSMatan Azrad 		RTE_FMT_TAIL(__VA_ARGS__,)))
647b4f1e6bSMatan Azrad 
657b4f1e6bSMatan Azrad /*
660afacb04SAlexander Kozyrev  * When debugging is enabled (MLX5_DEBUG not defined), file, line and function
677b4f1e6bSMatan Azrad  * information replace the driver name (MLX5_DRIVER_NAME) in log messages.
687b4f1e6bSMatan Azrad  */
690afacb04SAlexander Kozyrev #ifdef RTE_LIBRTE_MLX5_DEBUG
707b4f1e6bSMatan Azrad 
717b4f1e6bSMatan Azrad #define PMD_DRV_LOG__(level, type, name, ...) \
727b4f1e6bSMatan Azrad 	PMD_DRV_LOG___(level, type, name, "%s:%u: %s(): " __VA_ARGS__)
737b4f1e6bSMatan Azrad #define PMD_DRV_LOG_(level, type, name, s, ...) \
747b4f1e6bSMatan Azrad 	PMD_DRV_LOG__(level, type, name,\
757b4f1e6bSMatan Azrad 		s "\n" PMD_DRV_LOG_COMMA \
767b4f1e6bSMatan Azrad 		pmd_drv_log_basename(__FILE__) PMD_DRV_LOG_COMMA \
777b4f1e6bSMatan Azrad 		__LINE__ PMD_DRV_LOG_COMMA \
787b4f1e6bSMatan Azrad 		__func__, \
797b4f1e6bSMatan Azrad 		__VA_ARGS__)
807b4f1e6bSMatan Azrad 
810afacb04SAlexander Kozyrev #else /* RTE_LIBRTE_MLX5_DEBUG */
827b4f1e6bSMatan Azrad #define PMD_DRV_LOG__(level, type, name, ...) \
837b4f1e6bSMatan Azrad 	PMD_DRV_LOG___(level, type, name, __VA_ARGS__)
847b4f1e6bSMatan Azrad #define PMD_DRV_LOG_(level, type, name, s, ...) \
857b4f1e6bSMatan Azrad 	PMD_DRV_LOG__(level, type, name, s "\n", __VA_ARGS__)
867b4f1e6bSMatan Azrad 
870afacb04SAlexander Kozyrev #endif /* RTE_LIBRTE_MLX5_DEBUG */
887b4f1e6bSMatan Azrad 
897b4f1e6bSMatan Azrad /* claim_zero() does not perform any check when debugging is disabled. */
900afacb04SAlexander Kozyrev #ifdef RTE_LIBRTE_MLX5_DEBUG
917b4f1e6bSMatan Azrad 
927b4f1e6bSMatan Azrad #define DEBUG(...) DRV_LOG(DEBUG, __VA_ARGS__)
938e46d4e1SAlexander Kozyrev #define MLX5_ASSERT(exp) RTE_VERIFY(exp)
948e46d4e1SAlexander Kozyrev #define claim_zero(...) MLX5_ASSERT((__VA_ARGS__) == 0)
958e46d4e1SAlexander Kozyrev #define claim_nonzero(...) MLX5_ASSERT((__VA_ARGS__) != 0)
967b4f1e6bSMatan Azrad 
970afacb04SAlexander Kozyrev #else /* RTE_LIBRTE_MLX5_DEBUG */
987b4f1e6bSMatan Azrad 
997b4f1e6bSMatan Azrad #define DEBUG(...) (void)0
1008e46d4e1SAlexander Kozyrev #define MLX5_ASSERT(exp) RTE_ASSERT(exp)
1017b4f1e6bSMatan Azrad #define claim_zero(...) (__VA_ARGS__)
1027b4f1e6bSMatan Azrad #define claim_nonzero(...) (__VA_ARGS__)
1037b4f1e6bSMatan Azrad 
1040afacb04SAlexander Kozyrev #endif /* RTE_LIBRTE_MLX5_DEBUG */
1057b4f1e6bSMatan Azrad 
1067b4f1e6bSMatan Azrad /* Allocate a buffer on the stack and fill it with a printf format string. */
1077b4f1e6bSMatan Azrad #define MKSTR(name, ...) \
1087b4f1e6bSMatan Azrad 	int mkstr_size_##name = snprintf(NULL, 0, "" __VA_ARGS__); \
1097b4f1e6bSMatan Azrad 	char name[mkstr_size_##name + 1]; \
1107b4f1e6bSMatan Azrad 	\
1117b4f1e6bSMatan Azrad 	snprintf(name, sizeof(name), "" __VA_ARGS__)
1127b4f1e6bSMatan Azrad 
113e415f348SMatan Azrad enum {
114e415f348SMatan Azrad 	PCI_VENDOR_ID_MELLANOX = 0x15b3,
115e415f348SMatan Azrad };
116e415f348SMatan Azrad 
117e415f348SMatan Azrad enum {
118e415f348SMatan Azrad 	PCI_DEVICE_ID_MELLANOX_CONNECTX4 = 0x1013,
119e415f348SMatan Azrad 	PCI_DEVICE_ID_MELLANOX_CONNECTX4VF = 0x1014,
120e415f348SMatan Azrad 	PCI_DEVICE_ID_MELLANOX_CONNECTX4LX = 0x1015,
121e415f348SMatan Azrad 	PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF = 0x1016,
122e415f348SMatan Azrad 	PCI_DEVICE_ID_MELLANOX_CONNECTX5 = 0x1017,
123e415f348SMatan Azrad 	PCI_DEVICE_ID_MELLANOX_CONNECTX5VF = 0x1018,
124e415f348SMatan Azrad 	PCI_DEVICE_ID_MELLANOX_CONNECTX5EX = 0x1019,
125e415f348SMatan Azrad 	PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF = 0x101a,
126e415f348SMatan Azrad 	PCI_DEVICE_ID_MELLANOX_CONNECTX5BF = 0xa2d2,
127e415f348SMatan Azrad 	PCI_DEVICE_ID_MELLANOX_CONNECTX5BFVF = 0xa2d3,
128e415f348SMatan Azrad 	PCI_DEVICE_ID_MELLANOX_CONNECTX6 = 0x101b,
129e415f348SMatan Azrad 	PCI_DEVICE_ID_MELLANOX_CONNECTX6VF = 0x101c,
130e415f348SMatan Azrad 	PCI_DEVICE_ID_MELLANOX_CONNECTX6DX = 0x101d,
131e415f348SMatan Azrad 	PCI_DEVICE_ID_MELLANOX_CONNECTX6DXVF = 0x101e,
13258b4a2b1SRaslan Darawsheh 	PCI_DEVICE_ID_MELLANOX_CONNECTX6DXBF = 0xa2d6,
133e415f348SMatan Azrad };
134e415f348SMatan Azrad 
135654810b5SMatan Azrad /* Maximum number of simultaneous unicast MAC addresses. */
136654810b5SMatan Azrad #define MLX5_MAX_UC_MAC_ADDRESSES 128
137654810b5SMatan Azrad /* Maximum number of simultaneous Multicast MAC addresses. */
138654810b5SMatan Azrad #define MLX5_MAX_MC_MAC_ADDRESSES 128
139654810b5SMatan Azrad /* Maximum number of simultaneous MAC addresses. */
140654810b5SMatan Azrad #define MLX5_MAX_MAC_ADDRESSES \
141654810b5SMatan Azrad 	(MLX5_MAX_UC_MAC_ADDRESSES + MLX5_MAX_MC_MAC_ADDRESSES)
142654810b5SMatan Azrad 
143654810b5SMatan Azrad /* Recognized Infiniband device physical port name types. */
144654810b5SMatan Azrad enum mlx5_nl_phys_port_name_type {
145654810b5SMatan Azrad 	MLX5_PHYS_PORT_NAME_TYPE_NOTSET = 0, /* Not set. */
146654810b5SMatan Azrad 	MLX5_PHYS_PORT_NAME_TYPE_LEGACY, /* before kernel ver < 5.0 */
147654810b5SMatan Azrad 	MLX5_PHYS_PORT_NAME_TYPE_UPLINK, /* p0, kernel ver >= 5.0 */
148654810b5SMatan Azrad 	MLX5_PHYS_PORT_NAME_TYPE_PFVF, /* pf0vf0, kernel ver >= 5.0 */
149654810b5SMatan Azrad 	MLX5_PHYS_PORT_NAME_TYPE_UNKNOWN, /* Unrecognized. */
150654810b5SMatan Azrad };
151654810b5SMatan Azrad 
152654810b5SMatan Azrad /** Switch information returned by mlx5_nl_switch_info(). */
153654810b5SMatan Azrad struct mlx5_switch_info {
154654810b5SMatan Azrad 	uint32_t master:1; /**< Master device. */
155654810b5SMatan Azrad 	uint32_t representor:1; /**< Representor device. */
156654810b5SMatan Azrad 	enum mlx5_nl_phys_port_name_type name_type; /** < Port name type. */
157654810b5SMatan Azrad 	int32_t pf_num; /**< PF number (valid for pfxvfx format only). */
158654810b5SMatan Azrad 	int32_t port_name; /**< Representor port name. */
159654810b5SMatan Azrad 	uint64_t switch_id; /**< Switch identifier. */
160654810b5SMatan Azrad };
161654810b5SMatan Azrad 
1628fc74217SMatan Azrad /* CQE status. */
1638fc74217SMatan Azrad enum mlx5_cqe_status {
1648fc74217SMatan Azrad 	MLX5_CQE_STATUS_SW_OWN = -1,
1658fc74217SMatan Azrad 	MLX5_CQE_STATUS_HW_OWN = -2,
1668fc74217SMatan Azrad 	MLX5_CQE_STATUS_ERR = -3,
1678fc74217SMatan Azrad };
1688fc74217SMatan Azrad 
1698fc74217SMatan Azrad /**
1708fc74217SMatan Azrad  * Check whether CQE is valid.
1718fc74217SMatan Azrad  *
1728fc74217SMatan Azrad  * @param cqe
1738fc74217SMatan Azrad  *   Pointer to CQE.
1748fc74217SMatan Azrad  * @param cqes_n
1758fc74217SMatan Azrad  *   Size of completion queue.
1768fc74217SMatan Azrad  * @param ci
1778fc74217SMatan Azrad  *   Consumer index.
1788fc74217SMatan Azrad  *
1798fc74217SMatan Azrad  * @return
1808fc74217SMatan Azrad  *   The CQE status.
1818fc74217SMatan Azrad  */
1828fc74217SMatan Azrad static __rte_always_inline enum mlx5_cqe_status
1838fc74217SMatan Azrad check_cqe(volatile struct mlx5_cqe *cqe, const uint16_t cqes_n,
1848fc74217SMatan Azrad 	  const uint16_t ci)
1858fc74217SMatan Azrad {
1868fc74217SMatan Azrad 	const uint16_t idx = ci & cqes_n;
1878fc74217SMatan Azrad 	const uint8_t op_own = cqe->op_own;
1888fc74217SMatan Azrad 	const uint8_t op_owner = MLX5_CQE_OWNER(op_own);
1898fc74217SMatan Azrad 	const uint8_t op_code = MLX5_CQE_OPCODE(op_own);
1908fc74217SMatan Azrad 
1918fc74217SMatan Azrad 	if (unlikely((op_owner != (!!(idx))) || (op_code == MLX5_CQE_INVALID)))
1928fc74217SMatan Azrad 		return MLX5_CQE_STATUS_HW_OWN;
1938fc74217SMatan Azrad 	rte_cio_rmb();
1948fc74217SMatan Azrad 	if (unlikely(op_code == MLX5_CQE_RESP_ERR ||
1958fc74217SMatan Azrad 		     op_code == MLX5_CQE_REQ_ERR))
1968fc74217SMatan Azrad 		return MLX5_CQE_STATUS_ERR;
1978fc74217SMatan Azrad 	return MLX5_CQE_STATUS_SW_OWN;
1988fc74217SMatan Azrad }
1998fc74217SMatan Azrad 
20064c563f8SOphir Munk __rte_internal
20193e30982SMatan Azrad int mlx5_dev_to_pci_addr(const char *dev_path, struct rte_pci_addr *pci_addr);
202aec086c9SMatan Azrad __rte_internal
203aec086c9SMatan Azrad int mlx5_get_ifname_sysfs(const char *ibdev_path, char *ifname);
204aec086c9SMatan Azrad 
20593e30982SMatan Azrad 
206d768f324SMatan Azrad #define MLX5_CLASS_ARG_NAME "class"
207d768f324SMatan Azrad 
208d768f324SMatan Azrad enum mlx5_class {
209d768f324SMatan Azrad 	MLX5_CLASS_NET,
210d768f324SMatan Azrad 	MLX5_CLASS_VDPA,
211d768f324SMatan Azrad 	MLX5_CLASS_INVALID,
212d768f324SMatan Azrad };
213654810b5SMatan Azrad 
214*262c7ad0SOri Kam #define MLX5_DBR_PAGE_SIZE 4096 /* Must be >= 512. */
215*262c7ad0SOri Kam #define MLX5_DBR_SIZE 8
216*262c7ad0SOri Kam #define MLX5_DBR_PER_PAGE (MLX5_DBR_PAGE_SIZE / MLX5_DBR_SIZE)
217*262c7ad0SOri Kam #define MLX5_DBR_BITMAP_SIZE (MLX5_DBR_PER_PAGE / 64)
218*262c7ad0SOri Kam 
219*262c7ad0SOri Kam struct mlx5_devx_dbr_page {
220*262c7ad0SOri Kam 	/* Door-bell records, must be first member in structure. */
221*262c7ad0SOri Kam 	uint8_t dbrs[MLX5_DBR_PAGE_SIZE];
222*262c7ad0SOri Kam 	LIST_ENTRY(mlx5_devx_dbr_page) next; /* Pointer to the next element. */
223*262c7ad0SOri Kam 	void *umem;
224*262c7ad0SOri Kam 	uint32_t dbr_count; /* Number of door-bell records in use. */
225*262c7ad0SOri Kam 	/* 1 bit marks matching door-bell is in use. */
226*262c7ad0SOri Kam 	uint64_t dbr_bitmap[MLX5_DBR_BITMAP_SIZE];
227*262c7ad0SOri Kam };
228*262c7ad0SOri Kam 
229*262c7ad0SOri Kam /* devX creation object */
230*262c7ad0SOri Kam struct mlx5_devx_obj {
231*262c7ad0SOri Kam 	void *obj; /* The DV object. */
232*262c7ad0SOri Kam 	int id; /* The object ID. */
233*262c7ad0SOri Kam };
234*262c7ad0SOri Kam 
235*262c7ad0SOri Kam /* UMR memory buffer used to define 1 entry in indirect mkey. */
236*262c7ad0SOri Kam struct mlx5_klm {
237*262c7ad0SOri Kam 	uint32_t byte_count;
238*262c7ad0SOri Kam 	uint32_t mkey;
239*262c7ad0SOri Kam 	uint64_t address;
240*262c7ad0SOri Kam };
241*262c7ad0SOri Kam 
242*262c7ad0SOri Kam LIST_HEAD(mlx5_dbr_page_list, mlx5_devx_dbr_page);
243*262c7ad0SOri Kam 
24464c563f8SOphir Munk __rte_internal
245d768f324SMatan Azrad enum mlx5_class mlx5_class_get(struct rte_devargs *devargs);
24664c563f8SOphir Munk __rte_internal
247654810b5SMatan Azrad void mlx5_translate_port_name(const char *port_name_in,
248654810b5SMatan Azrad 			      struct mlx5_switch_info *port_info_out);
24979aa4307SOphir Munk void mlx5_glue_constructor(void);
250*262c7ad0SOri Kam __rte_internal
251*262c7ad0SOri Kam int64_t mlx5_get_dbr(void *ctx,  struct mlx5_dbr_page_list *head,
252*262c7ad0SOri Kam 		     struct mlx5_devx_dbr_page **dbr_page);
253*262c7ad0SOri Kam __rte_internal
254*262c7ad0SOri Kam int32_t mlx5_release_dbr(struct mlx5_dbr_page_list *head, uint32_t umem_id,
255*262c7ad0SOri Kam 			 uint64_t offset);
2564c204fe5SShiri Kuzin extern uint8_t haswell_broadwell_cpu;
2574c204fe5SShiri Kuzin 
2587b4f1e6bSMatan Azrad #endif /* RTE_PMD_MLX5_COMMON_H_ */
259