1fb4d8502Sjsg /* 2fb4d8502Sjsg * Copyright 2009 Jerome Glisse. 3fb4d8502Sjsg * All Rights Reserved. 4fb4d8502Sjsg * 5fb4d8502Sjsg * Permission is hereby granted, free of charge, to any person obtaining a 6fb4d8502Sjsg * copy of this software and associated documentation files (the 7fb4d8502Sjsg * "Software"), to deal in the Software without restriction, including 8fb4d8502Sjsg * without limitation the rights to use, copy, modify, merge, publish, 9fb4d8502Sjsg * distribute, sub license, and/or sell copies of the Software, and to 10fb4d8502Sjsg * permit persons to whom the Software is furnished to do so, subject to 11fb4d8502Sjsg * the following conditions: 12fb4d8502Sjsg * 13fb4d8502Sjsg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 14fb4d8502Sjsg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 15fb4d8502Sjsg * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL 16fb4d8502Sjsg * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, 17fb4d8502Sjsg * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR 18fb4d8502Sjsg * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE 19fb4d8502Sjsg * USE OR OTHER DEALINGS IN THE SOFTWARE. 20fb4d8502Sjsg * 21fb4d8502Sjsg * The above copyright notice and this permission notice (including the 22fb4d8502Sjsg * next paragraph) shall be included in all copies or substantial portions 23fb4d8502Sjsg * of the Software. 24fb4d8502Sjsg * 25fb4d8502Sjsg */ 26fb4d8502Sjsg /* 27fb4d8502Sjsg * Authors: 28fb4d8502Sjsg * Jerome Glisse <glisse@freedesktop.org> 29fb4d8502Sjsg * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com> 30fb4d8502Sjsg * Dave Airlie 31fb4d8502Sjsg */ 32c349dbc7Sjsg 33c349dbc7Sjsg #include <linux/dma-mapping.h> 34c349dbc7Sjsg #include <linux/iommu.h> 35c349dbc7Sjsg #include <linux/pagemap.h> 36c349dbc7Sjsg #include <linux/sched/task.h> 37c349dbc7Sjsg #include <linux/sched/mm.h> 38c349dbc7Sjsg #include <linux/seq_file.h> 39c349dbc7Sjsg #include <linux/slab.h> 40c349dbc7Sjsg #include <linux/swap.h> 41c349dbc7Sjsg #include <linux/dma-buf.h> 42c349dbc7Sjsg #include <linux/sizes.h> 431bb76ff1Sjsg #include <linux/module.h> 44c349dbc7Sjsg 451bb76ff1Sjsg #include <drm/drm_drv.h> 46f005ef32Sjsg #include <drm/ttm/ttm_bo.h> 47fb4d8502Sjsg #include <drm/ttm/ttm_placement.h> 485ca02815Sjsg #include <drm/ttm/ttm_range_manager.h> 49f005ef32Sjsg #include <drm/ttm/ttm_tt.h> 50c349dbc7Sjsg 51fb4d8502Sjsg #include <drm/amdgpu_drm.h> 52c349dbc7Sjsg 53fb4d8502Sjsg #include "amdgpu.h" 54fb4d8502Sjsg #include "amdgpu_object.h" 55fb4d8502Sjsg #include "amdgpu_trace.h" 56fb4d8502Sjsg #include "amdgpu_amdkfd.h" 57c349dbc7Sjsg #include "amdgpu_sdma.h" 58c349dbc7Sjsg #include "amdgpu_ras.h" 59f005ef32Sjsg #include "amdgpu_hmm.h" 60ad8b1aafSjsg #include "amdgpu_atomfirmware.h" 615ca02815Sjsg #include "amdgpu_res_cursor.h" 62fb4d8502Sjsg #include "bif/bif_4_1_d.h" 63fb4d8502Sjsg 641bb76ff1Sjsg MODULE_IMPORT_NS(DMA_BUF); 651bb76ff1Sjsg 66f005ef32Sjsg #define AMDGPU_TTM_VRAM_MAX_DW_READ ((size_t)128) 67c349dbc7Sjsg 685ca02815Sjsg static int amdgpu_ttm_backend_bind(struct ttm_device *bdev, 69ad8b1aafSjsg struct ttm_tt *ttm, 70ad8b1aafSjsg struct ttm_resource *bo_mem); 715ca02815Sjsg static void amdgpu_ttm_backend_unbind(struct ttm_device *bdev, 725ca02815Sjsg struct ttm_tt *ttm); 73fb4d8502Sjsg 74ad8b1aafSjsg static int amdgpu_ttm_init_on_chip(struct amdgpu_device *adev, 75ad8b1aafSjsg unsigned int type, 76ad8b1aafSjsg uint64_t size_in_page) 77fb4d8502Sjsg { 78ad8b1aafSjsg return ttm_range_man_init(&adev->mman.bdev, type, 79ad8b1aafSjsg false, size_in_page); 80fb4d8502Sjsg } 81fb4d8502Sjsg 82fb4d8502Sjsg /** 83fb4d8502Sjsg * amdgpu_evict_flags - Compute placement flags 84fb4d8502Sjsg * 85fb4d8502Sjsg * @bo: The buffer object to evict 86fb4d8502Sjsg * @placement: Possible destination(s) for evicted BO 87fb4d8502Sjsg * 88fb4d8502Sjsg * Fill in placement data when ttm_bo_evict() is called 89fb4d8502Sjsg */ 90fb4d8502Sjsg static void amdgpu_evict_flags(struct ttm_buffer_object *bo, 91fb4d8502Sjsg struct ttm_placement *placement) 92fb4d8502Sjsg { 93fb4d8502Sjsg struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev); 94fb4d8502Sjsg struct amdgpu_bo *abo; 95fb4d8502Sjsg static const struct ttm_place placements = { 96fb4d8502Sjsg .fpfn = 0, 97fb4d8502Sjsg .lpfn = 0, 98ad8b1aafSjsg .mem_type = TTM_PL_SYSTEM, 995ca02815Sjsg .flags = 0 100fb4d8502Sjsg }; 101fb4d8502Sjsg 102fb4d8502Sjsg /* Don't handle scatter gather BOs */ 103fb4d8502Sjsg if (bo->type == ttm_bo_type_sg) { 104fb4d8502Sjsg placement->num_placement = 0; 105fb4d8502Sjsg placement->num_busy_placement = 0; 106fb4d8502Sjsg return; 107fb4d8502Sjsg } 108fb4d8502Sjsg 109fb4d8502Sjsg /* Object isn't an AMDGPU object so ignore */ 110fb4d8502Sjsg if (!amdgpu_bo_is_amdgpu_bo(bo)) { 111fb4d8502Sjsg placement->placement = &placements; 112fb4d8502Sjsg placement->busy_placement = &placements; 113fb4d8502Sjsg placement->num_placement = 1; 114fb4d8502Sjsg placement->num_busy_placement = 1; 115fb4d8502Sjsg return; 116fb4d8502Sjsg } 117fb4d8502Sjsg 118fb4d8502Sjsg abo = ttm_to_amdgpu_bo(bo); 1191bb76ff1Sjsg if (abo->flags & AMDGPU_GEM_CREATE_DISCARDABLE) { 1205ca02815Sjsg placement->num_placement = 0; 1215ca02815Sjsg placement->num_busy_placement = 0; 1225ca02815Sjsg return; 1235ca02815Sjsg } 1245ca02815Sjsg 1255ca02815Sjsg switch (bo->resource->mem_type) { 126c349dbc7Sjsg case AMDGPU_PL_GDS: 127c349dbc7Sjsg case AMDGPU_PL_GWS: 128c349dbc7Sjsg case AMDGPU_PL_OA: 129f005ef32Sjsg case AMDGPU_PL_DOORBELL: 130c349dbc7Sjsg placement->num_placement = 0; 131c349dbc7Sjsg placement->num_busy_placement = 0; 132c349dbc7Sjsg return; 133c349dbc7Sjsg 134fb4d8502Sjsg case TTM_PL_VRAM: 135fb4d8502Sjsg if (!adev->mman.buffer_funcs_enabled) { 136fb4d8502Sjsg /* Move to system memory */ 137fb4d8502Sjsg amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU); 138fb4d8502Sjsg } else if (!amdgpu_gmc_vram_full_visible(&adev->gmc) && 139fb4d8502Sjsg !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) && 1400979a8e6Sjsg amdgpu_res_cpu_visible(adev, bo->resource)) { 141fb4d8502Sjsg 142fb4d8502Sjsg /* Try evicting to the CPU inaccessible part of VRAM 143fb4d8502Sjsg * first, but only set GTT as busy placement, so this 144fb4d8502Sjsg * BO will be evicted to GTT rather than causing other 145fb4d8502Sjsg * BOs to be evicted from VRAM 146fb4d8502Sjsg */ 147fb4d8502Sjsg amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM | 1485ca02815Sjsg AMDGPU_GEM_DOMAIN_GTT | 1495ca02815Sjsg AMDGPU_GEM_DOMAIN_CPU); 150fb4d8502Sjsg abo->placements[0].fpfn = adev->gmc.visible_vram_size >> PAGE_SHIFT; 151fb4d8502Sjsg abo->placements[0].lpfn = 0; 152fb4d8502Sjsg abo->placement.busy_placement = &abo->placements[1]; 153fb4d8502Sjsg abo->placement.num_busy_placement = 1; 154fb4d8502Sjsg } else { 155fb4d8502Sjsg /* Move to GTT memory */ 1565ca02815Sjsg amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT | 1575ca02815Sjsg AMDGPU_GEM_DOMAIN_CPU); 158fb4d8502Sjsg } 159fb4d8502Sjsg break; 160fb4d8502Sjsg case TTM_PL_TT: 1615ca02815Sjsg case AMDGPU_PL_PREEMPT: 162fb4d8502Sjsg default: 163fb4d8502Sjsg amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU); 164c349dbc7Sjsg break; 165fb4d8502Sjsg } 166fb4d8502Sjsg *placement = abo->placement; 167fb4d8502Sjsg } 168fb4d8502Sjsg 169fb4d8502Sjsg /** 170ad8b1aafSjsg * amdgpu_ttm_map_buffer - Map memory into the GART windows 171ad8b1aafSjsg * @bo: buffer object to map 172ad8b1aafSjsg * @mem: memory object to map 1735ca02815Sjsg * @mm_cur: range to map 174ad8b1aafSjsg * @window: which GART window to use 175ad8b1aafSjsg * @ring: DMA ring to use for the copy 176ad8b1aafSjsg * @tmz: if we should setup a TMZ enabled mapping 1771bb76ff1Sjsg * @size: in number of bytes to map, out number of bytes mapped 178ad8b1aafSjsg * @addr: resulting address inside the MC address space 179ad8b1aafSjsg * 180ad8b1aafSjsg * Setup one of the GART windows to access a specific piece of memory or return 181ad8b1aafSjsg * the physical address for local memory. 182ad8b1aafSjsg */ 183ad8b1aafSjsg static int amdgpu_ttm_map_buffer(struct ttm_buffer_object *bo, 184ad8b1aafSjsg struct ttm_resource *mem, 1855ca02815Sjsg struct amdgpu_res_cursor *mm_cur, 186f005ef32Sjsg unsigned int window, struct amdgpu_ring *ring, 1871bb76ff1Sjsg bool tmz, uint64_t *size, uint64_t *addr) 188ad8b1aafSjsg { 189ad8b1aafSjsg struct amdgpu_device *adev = ring->adev; 190f005ef32Sjsg unsigned int offset, num_pages, num_dw, num_bytes; 191ad8b1aafSjsg uint64_t src_addr, dst_addr; 1921bb76ff1Sjsg struct amdgpu_job *job; 193ad8b1aafSjsg void *cpu_addr; 194ad8b1aafSjsg uint64_t flags; 195ad8b1aafSjsg unsigned int i; 196ad8b1aafSjsg int r; 197ad8b1aafSjsg 198ad8b1aafSjsg BUG_ON(adev->mman.buffer_funcs->copy_max_bytes < 199ad8b1aafSjsg AMDGPU_GTT_MAX_TRANSFER_SIZE * 8); 2001bb76ff1Sjsg 2011bb76ff1Sjsg if (WARN_ON(mem->mem_type == AMDGPU_PL_PREEMPT)) 2021bb76ff1Sjsg return -EINVAL; 203ad8b1aafSjsg 204ad8b1aafSjsg /* Map only what can't be accessed directly */ 205ad8b1aafSjsg if (!tmz && mem->start != AMDGPU_BO_INVALID_OFFSET) { 2065ca02815Sjsg *addr = amdgpu_ttm_domain_start(adev, mem->mem_type) + 2075ca02815Sjsg mm_cur->start; 208ad8b1aafSjsg return 0; 209ad8b1aafSjsg } 210ad8b1aafSjsg 2111bb76ff1Sjsg 2121bb76ff1Sjsg /* 2131bb76ff1Sjsg * If start begins at an offset inside the page, then adjust the size 2141bb76ff1Sjsg * and addr accordingly 2151bb76ff1Sjsg */ 2161bb76ff1Sjsg offset = mm_cur->start & ~LINUX_PAGE_MASK; 2171bb76ff1Sjsg 2181bb76ff1Sjsg num_pages = PFN_UP(*size + offset); 2191bb76ff1Sjsg num_pages = min_t(uint32_t, num_pages, AMDGPU_GTT_MAX_TRANSFER_SIZE); 2201bb76ff1Sjsg 2211bb76ff1Sjsg *size = min(*size, (uint64_t)num_pages * PAGE_SIZE - offset); 2221bb76ff1Sjsg 223ad8b1aafSjsg *addr = adev->gmc.gart_start; 224ad8b1aafSjsg *addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 225ad8b1aafSjsg AMDGPU_GPU_PAGE_SIZE; 2261bb76ff1Sjsg *addr += offset; 227ad8b1aafSjsg 228f005ef32Sjsg num_dw = ALIGN(adev->mman.buffer_funcs->copy_num_dw, 8); 229ad8b1aafSjsg num_bytes = num_pages * 8 * AMDGPU_GPU_PAGES_IN_CPU_PAGE; 230ad8b1aafSjsg 231f005ef32Sjsg r = amdgpu_job_alloc_with_ib(adev, &adev->mman.high_pr, 232f005ef32Sjsg AMDGPU_FENCE_OWNER_UNDEFINED, 233f005ef32Sjsg num_dw * 4 + num_bytes, 234ad8b1aafSjsg AMDGPU_IB_POOL_DELAYED, &job); 235ad8b1aafSjsg if (r) 236ad8b1aafSjsg return r; 237ad8b1aafSjsg 238ad8b1aafSjsg src_addr = num_dw * 4; 239ad8b1aafSjsg src_addr += job->ibs[0].gpu_addr; 240ad8b1aafSjsg 241ad8b1aafSjsg dst_addr = amdgpu_bo_gpu_offset(adev->gart.bo); 242ad8b1aafSjsg dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8; 243ad8b1aafSjsg amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr, 244ad8b1aafSjsg dst_addr, num_bytes, false); 245ad8b1aafSjsg 246ad8b1aafSjsg amdgpu_ring_pad_ib(ring, &job->ibs[0]); 247ad8b1aafSjsg WARN_ON(job->ibs[0].length_dw > num_dw); 248ad8b1aafSjsg 249ad8b1aafSjsg flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, mem); 250ad8b1aafSjsg if (tmz) 251ad8b1aafSjsg flags |= AMDGPU_PTE_TMZ; 252ad8b1aafSjsg 253ad8b1aafSjsg cpu_addr = &job->ibs[0].ptr[num_dw]; 254ad8b1aafSjsg 255ad8b1aafSjsg if (mem->mem_type == TTM_PL_TT) { 2565ca02815Sjsg dma_addr_t *dma_addr; 257ad8b1aafSjsg 2585ca02815Sjsg dma_addr = &bo->ttm->dma_address[mm_cur->start >> PAGE_SHIFT]; 2591bb76ff1Sjsg amdgpu_gart_map(adev, 0, num_pages, dma_addr, flags, cpu_addr); 260ad8b1aafSjsg } else { 261ad8b1aafSjsg dma_addr_t dma_address; 262ad8b1aafSjsg 2635ca02815Sjsg dma_address = mm_cur->start; 264ad8b1aafSjsg dma_address += adev->vm_manager.vram_base_offset; 265ad8b1aafSjsg 266ad8b1aafSjsg for (i = 0; i < num_pages; ++i) { 2671bb76ff1Sjsg amdgpu_gart_map(adev, i << PAGE_SHIFT, 1, &dma_address, 2681bb76ff1Sjsg flags, cpu_addr); 269ad8b1aafSjsg dma_address += PAGE_SIZE; 270ad8b1aafSjsg } 271ad8b1aafSjsg } 272ad8b1aafSjsg 273f005ef32Sjsg dma_fence_put(amdgpu_job_submit(job)); 274f005ef32Sjsg return 0; 275ad8b1aafSjsg } 276ad8b1aafSjsg 277ad8b1aafSjsg /** 2785ca02815Sjsg * amdgpu_ttm_copy_mem_to_mem - Helper function for copy 279ad8b1aafSjsg * @adev: amdgpu device 280ad8b1aafSjsg * @src: buffer/address where to read from 281ad8b1aafSjsg * @dst: buffer/address where to write to 282ad8b1aafSjsg * @size: number of bytes to copy 283ad8b1aafSjsg * @tmz: if a secure copy should be used 284ad8b1aafSjsg * @resv: resv object to sync to 285ad8b1aafSjsg * @f: Returns the last fence if multiple jobs are submitted. 286fb4d8502Sjsg * 287fb4d8502Sjsg * The function copies @size bytes from {src->mem + src->offset} to 288fb4d8502Sjsg * {dst->mem + dst->offset}. src->bo and dst->bo could be same BO for a 289fb4d8502Sjsg * move and different for a BO to BO copy. 290fb4d8502Sjsg * 291fb4d8502Sjsg */ 292fb4d8502Sjsg int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev, 293ad8b1aafSjsg const struct amdgpu_copy_mem *src, 294ad8b1aafSjsg const struct amdgpu_copy_mem *dst, 295ad8b1aafSjsg uint64_t size, bool tmz, 296c349dbc7Sjsg struct dma_resv *resv, 297fb4d8502Sjsg struct dma_fence **f) 298fb4d8502Sjsg { 299fb4d8502Sjsg struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring; 3005ca02815Sjsg struct amdgpu_res_cursor src_mm, dst_mm; 301fb4d8502Sjsg struct dma_fence *fence = NULL; 302fb4d8502Sjsg int r = 0; 303fb4d8502Sjsg 304fb4d8502Sjsg if (!adev->mman.buffer_funcs_enabled) { 305fb4d8502Sjsg DRM_ERROR("Trying to move memory with ring turned off.\n"); 306fb4d8502Sjsg return -EINVAL; 307fb4d8502Sjsg } 308fb4d8502Sjsg 3095ca02815Sjsg amdgpu_res_first(src->mem, src->offset, size, &src_mm); 3105ca02815Sjsg amdgpu_res_first(dst->mem, dst->offset, size, &dst_mm); 311fb4d8502Sjsg 312fb4d8502Sjsg mutex_lock(&adev->mman.gtt_window_lock); 3135ca02815Sjsg while (src_mm.remaining) { 3141bb76ff1Sjsg uint64_t from, to, cur_size; 315fb4d8502Sjsg struct dma_fence *next; 316fb4d8502Sjsg 3171bb76ff1Sjsg /* Never copy more than 256MiB at once to avoid a timeout */ 3181bb76ff1Sjsg cur_size = min3(src_mm.size, dst_mm.size, 256ULL << 20); 319fb4d8502Sjsg 320ad8b1aafSjsg /* Map src to window 0 and dst to window 1. */ 3215ca02815Sjsg r = amdgpu_ttm_map_buffer(src->bo, src->mem, &src_mm, 3221bb76ff1Sjsg 0, ring, tmz, &cur_size, &from); 323fb4d8502Sjsg if (r) 324fb4d8502Sjsg goto error; 325fb4d8502Sjsg 3265ca02815Sjsg r = amdgpu_ttm_map_buffer(dst->bo, dst->mem, &dst_mm, 3271bb76ff1Sjsg 1, ring, tmz, &cur_size, &to); 328fb4d8502Sjsg if (r) 329fb4d8502Sjsg goto error; 330fb4d8502Sjsg 331fb4d8502Sjsg r = amdgpu_copy_buffer(ring, from, to, cur_size, 332ad8b1aafSjsg resv, &next, false, true, tmz); 333fb4d8502Sjsg if (r) 334fb4d8502Sjsg goto error; 335fb4d8502Sjsg 336fb4d8502Sjsg dma_fence_put(fence); 337fb4d8502Sjsg fence = next; 338fb4d8502Sjsg 3395ca02815Sjsg amdgpu_res_next(&src_mm, cur_size); 3405ca02815Sjsg amdgpu_res_next(&dst_mm, cur_size); 341fb4d8502Sjsg } 342fb4d8502Sjsg error: 343fb4d8502Sjsg mutex_unlock(&adev->mman.gtt_window_lock); 344fb4d8502Sjsg if (f) 345fb4d8502Sjsg *f = dma_fence_get(fence); 346fb4d8502Sjsg dma_fence_put(fence); 347fb4d8502Sjsg return r; 348fb4d8502Sjsg } 349fb4d8502Sjsg 3505ca02815Sjsg /* 351fb4d8502Sjsg * amdgpu_move_blit - Copy an entire buffer to another buffer 352fb4d8502Sjsg * 353fb4d8502Sjsg * This is a helper called by amdgpu_bo_move() and amdgpu_move_vram_ram() to 354fb4d8502Sjsg * help move buffers to and from VRAM. 355fb4d8502Sjsg */ 356fb4d8502Sjsg static int amdgpu_move_blit(struct ttm_buffer_object *bo, 357ad8b1aafSjsg bool evict, 358ad8b1aafSjsg struct ttm_resource *new_mem, 359ad8b1aafSjsg struct ttm_resource *old_mem) 360fb4d8502Sjsg { 361fb4d8502Sjsg struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev); 362ad8b1aafSjsg struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo); 363fb4d8502Sjsg struct amdgpu_copy_mem src, dst; 364fb4d8502Sjsg struct dma_fence *fence = NULL; 365fb4d8502Sjsg int r; 366fb4d8502Sjsg 367fb4d8502Sjsg src.bo = bo; 368fb4d8502Sjsg dst.bo = bo; 369fb4d8502Sjsg src.mem = old_mem; 370fb4d8502Sjsg dst.mem = new_mem; 371fb4d8502Sjsg src.offset = 0; 372fb4d8502Sjsg dst.offset = 0; 373fb4d8502Sjsg 374fb4d8502Sjsg r = amdgpu_ttm_copy_mem_to_mem(adev, &src, &dst, 375f005ef32Sjsg new_mem->size, 376ad8b1aafSjsg amdgpu_bo_encrypted(abo), 377c349dbc7Sjsg bo->base.resv, &fence); 378fb4d8502Sjsg if (r) 379fb4d8502Sjsg goto error; 380fb4d8502Sjsg 381c349dbc7Sjsg /* clear the space being freed */ 382c349dbc7Sjsg if (old_mem->mem_type == TTM_PL_VRAM && 383ad8b1aafSjsg (abo->flags & AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE)) { 384c349dbc7Sjsg struct dma_fence *wipe_fence = NULL; 385c349dbc7Sjsg 386f005ef32Sjsg r = amdgpu_fill_buffer(abo, AMDGPU_POISON, NULL, &wipe_fence, 387f005ef32Sjsg false); 388c349dbc7Sjsg if (r) { 389c349dbc7Sjsg goto error; 390c349dbc7Sjsg } else if (wipe_fence) { 391c349dbc7Sjsg dma_fence_put(fence); 392c349dbc7Sjsg fence = wipe_fence; 393c349dbc7Sjsg } 394c349dbc7Sjsg } 395c349dbc7Sjsg 396c349dbc7Sjsg /* Always block for VM page tables before committing the new location */ 397c349dbc7Sjsg if (bo->type == ttm_bo_type_kernel) 398ad8b1aafSjsg r = ttm_bo_move_accel_cleanup(bo, fence, true, false, new_mem); 399c349dbc7Sjsg else 400ad8b1aafSjsg r = ttm_bo_move_accel_cleanup(bo, fence, evict, true, new_mem); 401fb4d8502Sjsg dma_fence_put(fence); 402fb4d8502Sjsg return r; 403fb4d8502Sjsg 404fb4d8502Sjsg error: 405fb4d8502Sjsg if (fence) 406fb4d8502Sjsg dma_fence_wait(fence, false); 407fb4d8502Sjsg dma_fence_put(fence); 408fb4d8502Sjsg return r; 409fb4d8502Sjsg } 410fb4d8502Sjsg 4110979a8e6Sjsg /** 4120979a8e6Sjsg * amdgpu_res_cpu_visible - Check that resource can be accessed by CPU 4130979a8e6Sjsg * @adev: amdgpu device 4140979a8e6Sjsg * @res: the resource to check 4150979a8e6Sjsg * 4160979a8e6Sjsg * Returns: true if the full resource is CPU visible, false otherwise. 4170979a8e6Sjsg */ 4180979a8e6Sjsg bool amdgpu_res_cpu_visible(struct amdgpu_device *adev, 4190979a8e6Sjsg struct ttm_resource *res) 4200979a8e6Sjsg { 4210979a8e6Sjsg struct amdgpu_res_cursor cursor; 4220979a8e6Sjsg 4230979a8e6Sjsg if (!res) 4240979a8e6Sjsg return false; 4250979a8e6Sjsg 4260979a8e6Sjsg if (res->mem_type == TTM_PL_SYSTEM || res->mem_type == TTM_PL_TT || 427efdde7acSjsg res->mem_type == AMDGPU_PL_PREEMPT || res->mem_type == AMDGPU_PL_DOORBELL) 4280979a8e6Sjsg return true; 4290979a8e6Sjsg 4300979a8e6Sjsg if (res->mem_type != TTM_PL_VRAM) 4310979a8e6Sjsg return false; 4320979a8e6Sjsg 4330979a8e6Sjsg amdgpu_res_first(res, 0, res->size, &cursor); 4340979a8e6Sjsg while (cursor.remaining) { 43525548a05Sjsg if ((cursor.start + cursor.size) > adev->gmc.visible_vram_size) 4360979a8e6Sjsg return false; 4370979a8e6Sjsg amdgpu_res_next(&cursor, cursor.size); 4380979a8e6Sjsg } 4390979a8e6Sjsg 4400979a8e6Sjsg return true; 4410979a8e6Sjsg } 4420979a8e6Sjsg 4435ca02815Sjsg /* 4440979a8e6Sjsg * amdgpu_res_copyable - Check that memory can be accessed by ttm_bo_move_memcpy 445c349dbc7Sjsg * 446c349dbc7Sjsg * Called by amdgpu_bo_move() 447c349dbc7Sjsg */ 4480979a8e6Sjsg static bool amdgpu_res_copyable(struct amdgpu_device *adev, 449ad8b1aafSjsg struct ttm_resource *mem) 450c349dbc7Sjsg { 4510979a8e6Sjsg if (!amdgpu_res_cpu_visible(adev, mem)) 452c349dbc7Sjsg return false; 453c349dbc7Sjsg 454ad8b1aafSjsg /* ttm_resource_ioremap only supports contiguous memory */ 4550979a8e6Sjsg if (mem->mem_type == TTM_PL_VRAM && 4560979a8e6Sjsg !(mem->placement & TTM_PL_FLAG_CONTIGUOUS)) 457c349dbc7Sjsg return false; 458c349dbc7Sjsg 4590979a8e6Sjsg return true; 460c349dbc7Sjsg } 461c349dbc7Sjsg 4625ca02815Sjsg /* 463fb4d8502Sjsg * amdgpu_bo_move - Move a buffer object to a new memory location 464fb4d8502Sjsg * 465fb4d8502Sjsg * Called by ttm_bo_handle_move_mem() 466fb4d8502Sjsg */ 467fb4d8502Sjsg static int amdgpu_bo_move(struct ttm_buffer_object *bo, bool evict, 468fb4d8502Sjsg struct ttm_operation_ctx *ctx, 4695ca02815Sjsg struct ttm_resource *new_mem, 4705ca02815Sjsg struct ttm_place *hop) 471fb4d8502Sjsg { 472fb4d8502Sjsg struct amdgpu_device *adev; 473fb4d8502Sjsg struct amdgpu_bo *abo; 4745ca02815Sjsg struct ttm_resource *old_mem = bo->resource; 475fb4d8502Sjsg int r; 476fb4d8502Sjsg 4775ca02815Sjsg if (new_mem->mem_type == TTM_PL_TT || 4785ca02815Sjsg new_mem->mem_type == AMDGPU_PL_PREEMPT) { 4795ca02815Sjsg r = amdgpu_ttm_backend_bind(bo->bdev, bo->ttm, new_mem); 4805ca02815Sjsg if (r) 4815ca02815Sjsg return r; 4825ca02815Sjsg } 4835ca02815Sjsg 484fb4d8502Sjsg abo = ttm_to_amdgpu_bo(bo); 485fb4d8502Sjsg adev = amdgpu_ttm_adev(bo->bdev); 486fb4d8502Sjsg 4871bb76ff1Sjsg if (!old_mem || (old_mem->mem_type == TTM_PL_SYSTEM && 4881bb76ff1Sjsg bo->ttm == NULL)) { 489f551e2ecSjsg amdgpu_bo_move_notify(bo, evict, new_mem); 490ad8b1aafSjsg ttm_bo_move_null(bo, new_mem); 491f551e2ecSjsg return 0; 492fb4d8502Sjsg } 4935ca02815Sjsg if (old_mem->mem_type == TTM_PL_SYSTEM && 4945ca02815Sjsg (new_mem->mem_type == TTM_PL_TT || 4955ca02815Sjsg new_mem->mem_type == AMDGPU_PL_PREEMPT)) { 496f551e2ecSjsg amdgpu_bo_move_notify(bo, evict, new_mem); 497ad8b1aafSjsg ttm_bo_move_null(bo, new_mem); 498f551e2ecSjsg return 0; 499fb4d8502Sjsg } 5005ca02815Sjsg if ((old_mem->mem_type == TTM_PL_TT || 5015ca02815Sjsg old_mem->mem_type == AMDGPU_PL_PREEMPT) && 5025ca02815Sjsg new_mem->mem_type == TTM_PL_SYSTEM) { 5035ca02815Sjsg r = ttm_bo_wait_ctx(bo, ctx); 5045ca02815Sjsg if (r) 5055ca02815Sjsg return r; 5065ca02815Sjsg 5075ca02815Sjsg amdgpu_ttm_backend_unbind(bo->bdev, bo->ttm); 508f551e2ecSjsg amdgpu_bo_move_notify(bo, evict, new_mem); 5095ca02815Sjsg ttm_resource_free(bo, &bo->resource); 5105ca02815Sjsg ttm_bo_assign_mem(bo, new_mem); 511f551e2ecSjsg return 0; 5125ca02815Sjsg } 5135ca02815Sjsg 514c349dbc7Sjsg if (old_mem->mem_type == AMDGPU_PL_GDS || 515c349dbc7Sjsg old_mem->mem_type == AMDGPU_PL_GWS || 516c349dbc7Sjsg old_mem->mem_type == AMDGPU_PL_OA || 517f005ef32Sjsg old_mem->mem_type == AMDGPU_PL_DOORBELL || 518c349dbc7Sjsg new_mem->mem_type == AMDGPU_PL_GDS || 519c349dbc7Sjsg new_mem->mem_type == AMDGPU_PL_GWS || 520f005ef32Sjsg new_mem->mem_type == AMDGPU_PL_OA || 521f005ef32Sjsg new_mem->mem_type == AMDGPU_PL_DOORBELL) { 522c349dbc7Sjsg /* Nothing to save here */ 523f551e2ecSjsg amdgpu_bo_move_notify(bo, evict, new_mem); 524ad8b1aafSjsg ttm_bo_move_null(bo, new_mem); 525f551e2ecSjsg return 0; 526c349dbc7Sjsg } 527fb4d8502Sjsg 5285ca02815Sjsg if (bo->type == ttm_bo_type_device && 5295ca02815Sjsg new_mem->mem_type == TTM_PL_VRAM && 5305ca02815Sjsg old_mem->mem_type != TTM_PL_VRAM) { 5315ca02815Sjsg /* amdgpu_bo_fault_reserve_notify will re-set this if the CPU 5325ca02815Sjsg * accesses the BO after it's moved. 5335ca02815Sjsg */ 5345ca02815Sjsg abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED; 535c349dbc7Sjsg } 536fb4d8502Sjsg 537f551e2ecSjsg if (adev->mman.buffer_funcs_enabled && 538f551e2ecSjsg ((old_mem->mem_type == TTM_PL_SYSTEM && 5395ca02815Sjsg new_mem->mem_type == TTM_PL_VRAM) || 5405ca02815Sjsg (old_mem->mem_type == TTM_PL_VRAM && 5415ca02815Sjsg new_mem->mem_type == TTM_PL_SYSTEM))) { 5425ca02815Sjsg hop->fpfn = 0; 5435ca02815Sjsg hop->lpfn = 0; 5445ca02815Sjsg hop->mem_type = TTM_PL_TT; 5455ca02815Sjsg hop->flags = TTM_PL_FLAG_TEMPORARY; 5465ca02815Sjsg return -EMULTIHOP; 5475ca02815Sjsg } 5485ca02815Sjsg 549f551e2ecSjsg amdgpu_bo_move_notify(bo, evict, new_mem); 550f551e2ecSjsg if (adev->mman.buffer_funcs_enabled) 5515ca02815Sjsg r = amdgpu_move_blit(bo, evict, new_mem, old_mem); 552f551e2ecSjsg else 5535ca02815Sjsg r = -ENODEV; 554fb4d8502Sjsg 555fb4d8502Sjsg if (r) { 556c349dbc7Sjsg /* Check that all memory is CPU accessible */ 5570979a8e6Sjsg if (!amdgpu_res_copyable(adev, old_mem) || 5580979a8e6Sjsg !amdgpu_res_copyable(adev, new_mem)) { 559c349dbc7Sjsg pr_err("Move buffer fallback to memcpy unavailable\n"); 560fb4d8502Sjsg return r; 561fb4d8502Sjsg } 562c349dbc7Sjsg 563c349dbc7Sjsg r = ttm_bo_move_memcpy(bo, ctx, new_mem); 564c349dbc7Sjsg if (r) 565c349dbc7Sjsg return r; 566fb4d8502Sjsg } 567fb4d8502Sjsg 568f551e2ecSjsg /* update statistics after the move */ 569f551e2ecSjsg if (evict) 570f551e2ecSjsg atomic64_inc(&adev->num_evictions); 5715ca02815Sjsg atomic64_add(bo->base.size, &adev->num_bytes_moved); 572fb4d8502Sjsg return 0; 573fb4d8502Sjsg } 574fb4d8502Sjsg 5755ca02815Sjsg /* 576fb4d8502Sjsg * amdgpu_ttm_io_mem_reserve - Reserve a block of memory during a fault 577fb4d8502Sjsg * 578fb4d8502Sjsg * Called by ttm_mem_io_reserve() ultimately via ttm_bo_vm_fault() 579fb4d8502Sjsg */ 5805ca02815Sjsg static int amdgpu_ttm_io_mem_reserve(struct ttm_device *bdev, 5815ca02815Sjsg struct ttm_resource *mem) 582fb4d8502Sjsg { 583fb4d8502Sjsg struct amdgpu_device *adev = amdgpu_ttm_adev(bdev); 584fb4d8502Sjsg 585fb4d8502Sjsg switch (mem->mem_type) { 586fb4d8502Sjsg case TTM_PL_SYSTEM: 587fb4d8502Sjsg /* system memory */ 588fb4d8502Sjsg return 0; 589fb4d8502Sjsg case TTM_PL_TT: 5905ca02815Sjsg case AMDGPU_PL_PREEMPT: 591fb4d8502Sjsg break; 592fb4d8502Sjsg case TTM_PL_VRAM: 593fb4d8502Sjsg mem->bus.offset = mem->start << PAGE_SHIFT; 5945ca02815Sjsg 595fb4d8502Sjsg if (adev->mman.aper_base_kaddr && 5965ca02815Sjsg mem->placement & TTM_PL_FLAG_CONTIGUOUS) 597fb4d8502Sjsg mem->bus.addr = (u8 *)adev->mman.aper_base_kaddr + 598fb4d8502Sjsg mem->bus.offset; 599fb4d8502Sjsg 600ad8b1aafSjsg mem->bus.offset += adev->gmc.aper_base; 601fb4d8502Sjsg mem->bus.is_iomem = true; 602fb4d8502Sjsg break; 603f005ef32Sjsg case AMDGPU_PL_DOORBELL: 604f005ef32Sjsg mem->bus.offset = mem->start << PAGE_SHIFT; 605f005ef32Sjsg mem->bus.offset += adev->doorbell.base; 606f005ef32Sjsg mem->bus.is_iomem = true; 607f005ef32Sjsg mem->bus.caching = ttm_uncached; 608f005ef32Sjsg break; 609fb4d8502Sjsg default: 610fb4d8502Sjsg return -EINVAL; 611fb4d8502Sjsg } 612fb4d8502Sjsg return 0; 613fb4d8502Sjsg } 614fb4d8502Sjsg 615fb4d8502Sjsg static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo, 616fb4d8502Sjsg unsigned long page_offset) 617fb4d8502Sjsg { 618ad8b1aafSjsg struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev); 6195ca02815Sjsg struct amdgpu_res_cursor cursor; 620fb4d8502Sjsg 6215ca02815Sjsg amdgpu_res_first(bo->resource, (u64)page_offset << PAGE_SHIFT, 0, 6225ca02815Sjsg &cursor); 623f005ef32Sjsg 624f005ef32Sjsg if (bo->resource->mem_type == AMDGPU_PL_DOORBELL) 625f005ef32Sjsg return ((uint64_t)(adev->doorbell.base + cursor.start)) >> PAGE_SHIFT; 626f005ef32Sjsg 6275ca02815Sjsg return (adev->gmc.aper_base + cursor.start) >> PAGE_SHIFT; 628ad8b1aafSjsg } 629ad8b1aafSjsg 630ad8b1aafSjsg /** 631ad8b1aafSjsg * amdgpu_ttm_domain_start - Returns GPU start address 632ad8b1aafSjsg * @adev: amdgpu device object 633ad8b1aafSjsg * @type: type of the memory 634ad8b1aafSjsg * 635ad8b1aafSjsg * Returns: 636ad8b1aafSjsg * GPU start address of a memory domain 637ad8b1aafSjsg */ 638ad8b1aafSjsg 639ad8b1aafSjsg uint64_t amdgpu_ttm_domain_start(struct amdgpu_device *adev, uint32_t type) 640ad8b1aafSjsg { 641ad8b1aafSjsg switch (type) { 642ad8b1aafSjsg case TTM_PL_TT: 643ad8b1aafSjsg return adev->gmc.gart_start; 644ad8b1aafSjsg case TTM_PL_VRAM: 645ad8b1aafSjsg return adev->gmc.vram_start; 646ad8b1aafSjsg } 647ad8b1aafSjsg 648ad8b1aafSjsg return 0; 649fb4d8502Sjsg } 650fb4d8502Sjsg 651fb4d8502Sjsg /* 652fb4d8502Sjsg * TTM backend functions. 653fb4d8502Sjsg */ 654fb4d8502Sjsg struct amdgpu_ttm_tt { 6555ca02815Sjsg struct ttm_tt ttm; 656c349dbc7Sjsg struct drm_gem_object *gobj; 657fb4d8502Sjsg u64 offset; 658fb4d8502Sjsg uint64_t userptr; 659fb4d8502Sjsg struct task_struct *usertask; 660fb4d8502Sjsg uint32_t userflags; 661ad8b1aafSjsg bool bound; 662f005ef32Sjsg int32_t pool_id; 663c349dbc7Sjsg }; 664c349dbc7Sjsg 6651bb76ff1Sjsg #define ttm_to_amdgpu_ttm_tt(ptr) container_of(ptr, struct amdgpu_ttm_tt, ttm) 6661bb76ff1Sjsg 667c349dbc7Sjsg #ifdef CONFIG_DRM_AMDGPU_USERPTR 6685ca02815Sjsg /* 669c349dbc7Sjsg * amdgpu_ttm_tt_get_user_pages - get device accessible pages that back user 670c349dbc7Sjsg * memory and start HMM tracking CPU page table update 671fb4d8502Sjsg * 672c349dbc7Sjsg * Calling function must call amdgpu_ttm_tt_userptr_range_done() once and only 673c349dbc7Sjsg * once afterwards to stop HMM tracking 674fb4d8502Sjsg */ 6751bb76ff1Sjsg int amdgpu_ttm_tt_get_user_pages(struct amdgpu_bo *bo, struct vm_page **pages, 6761bb76ff1Sjsg struct hmm_range **range) 677fb4d8502Sjsg { 678c349dbc7Sjsg struct ttm_tt *ttm = bo->tbo.ttm; 6791bb76ff1Sjsg struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(ttm); 680c349dbc7Sjsg unsigned long start = gtt->userptr; 681c349dbc7Sjsg struct vm_area_struct *vma; 682c349dbc7Sjsg struct mm_struct *mm; 6835ca02815Sjsg bool readonly; 684c349dbc7Sjsg int r = 0; 685fb4d8502Sjsg 6861bb76ff1Sjsg /* Make sure get_user_pages_done() can cleanup gracefully */ 6871bb76ff1Sjsg *range = NULL; 6881bb76ff1Sjsg 689c349dbc7Sjsg mm = bo->notifier.mm; 690c349dbc7Sjsg if (unlikely(!mm)) { 691c349dbc7Sjsg DRM_DEBUG_DRIVER("BO is not registered?\n"); 692c349dbc7Sjsg return -EFAULT; 693c349dbc7Sjsg } 694c349dbc7Sjsg 695c349dbc7Sjsg if (!mmget_not_zero(mm)) /* Happens during process shutdown */ 696fb4d8502Sjsg return -ESRCH; 697fb4d8502Sjsg 698ad8b1aafSjsg mmap_read_lock(mm); 6995ca02815Sjsg vma = vma_lookup(mm, start); 7005ca02815Sjsg if (unlikely(!vma)) { 701c349dbc7Sjsg r = -EFAULT; 702c349dbc7Sjsg goto out_unlock; 703c349dbc7Sjsg } 704c349dbc7Sjsg if (unlikely((gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) && 705c349dbc7Sjsg vma->vm_file)) { 706c349dbc7Sjsg r = -EPERM; 707c349dbc7Sjsg goto out_unlock; 708c349dbc7Sjsg } 709fb4d8502Sjsg 7105ca02815Sjsg readonly = amdgpu_ttm_tt_is_readonly(ttm); 711f005ef32Sjsg r = amdgpu_hmm_range_get_pages(&bo->notifier, start, ttm->num_pages, 712f005ef32Sjsg readonly, NULL, pages, range); 713c349dbc7Sjsg out_unlock: 714ad8b1aafSjsg mmap_read_unlock(mm); 7151bb76ff1Sjsg if (r) 7161bb76ff1Sjsg pr_debug("failed %d to get user pages 0x%lx\n", r, start); 7171bb76ff1Sjsg 718c349dbc7Sjsg mmput(mm); 7195ca02815Sjsg 720fb4d8502Sjsg return r; 721fb4d8502Sjsg } 722fb4d8502Sjsg 723f005ef32Sjsg /* amdgpu_ttm_tt_discard_user_pages - Discard range and pfn array allocations 724f005ef32Sjsg */ 725f005ef32Sjsg void amdgpu_ttm_tt_discard_user_pages(struct ttm_tt *ttm, 726f005ef32Sjsg struct hmm_range *range) 727f005ef32Sjsg { 728f005ef32Sjsg struct amdgpu_ttm_tt *gtt = (void *)ttm; 729f005ef32Sjsg 730f005ef32Sjsg if (gtt && gtt->userptr && range) 731f005ef32Sjsg amdgpu_hmm_range_get_pages_done(range); 732f005ef32Sjsg } 733f005ef32Sjsg 7345ca02815Sjsg /* 735f005ef32Sjsg * amdgpu_ttm_tt_get_user_pages_done - stop HMM track the CPU page table change 736c349dbc7Sjsg * Check if the pages backing this ttm range have been invalidated 737c349dbc7Sjsg * 738c349dbc7Sjsg * Returns: true if pages are still valid 739c349dbc7Sjsg */ 7401bb76ff1Sjsg bool amdgpu_ttm_tt_get_user_pages_done(struct ttm_tt *ttm, 7411bb76ff1Sjsg struct hmm_range *range) 742c349dbc7Sjsg { 7431bb76ff1Sjsg struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(ttm); 744c349dbc7Sjsg 7451bb76ff1Sjsg if (!gtt || !gtt->userptr || !range) 746c349dbc7Sjsg return false; 747c349dbc7Sjsg 7485ca02815Sjsg DRM_DEBUG_DRIVER("user_pages_done 0x%llx pages 0x%x\n", 749c349dbc7Sjsg gtt->userptr, ttm->num_pages); 750c349dbc7Sjsg 7511bb76ff1Sjsg WARN_ONCE(!range->hmm_pfns, "No user pages to check\n"); 752c349dbc7Sjsg 7531bb76ff1Sjsg return !amdgpu_hmm_range_get_pages_done(range); 754c349dbc7Sjsg } 755c349dbc7Sjsg #endif 756c349dbc7Sjsg 7575ca02815Sjsg /* 758fb4d8502Sjsg * amdgpu_ttm_tt_set_user_pages - Copy pages in, putting old pages as necessary. 759fb4d8502Sjsg * 760fb4d8502Sjsg * Called by amdgpu_cs_list_validate(). This creates the page list 761fb4d8502Sjsg * that backs user memory and will ultimately be mapped into the device 762fb4d8502Sjsg * address space. 763fb4d8502Sjsg */ 764fb4d8502Sjsg void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct vm_page **pages) 765fb4d8502Sjsg { 766c349dbc7Sjsg unsigned long i; 767fb4d8502Sjsg 768c349dbc7Sjsg for (i = 0; i < ttm->num_pages; ++i) 769fb4d8502Sjsg ttm->pages[i] = pages ? pages[i] : NULL; 770fb4d8502Sjsg } 771fb4d8502Sjsg 7725ca02815Sjsg /* 773fb4d8502Sjsg * amdgpu_ttm_tt_pin_userptr - prepare the sg table with the user pages 774fb4d8502Sjsg * 775fb4d8502Sjsg * Called by amdgpu_ttm_backend_bind() 776fb4d8502Sjsg **/ 7775ca02815Sjsg static int amdgpu_ttm_tt_pin_userptr(struct ttm_device *bdev, 778ad8b1aafSjsg struct ttm_tt *ttm) 779fb4d8502Sjsg { 780fb4d8502Sjsg STUB(); 781fb4d8502Sjsg return -ENOSYS; 782c349dbc7Sjsg #ifdef notyet 783ad8b1aafSjsg struct amdgpu_device *adev = amdgpu_ttm_adev(bdev); 7841bb76ff1Sjsg struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(ttm); 785fb4d8502Sjsg int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY); 786fb4d8502Sjsg enum dma_data_direction direction = write ? 787fb4d8502Sjsg DMA_BIDIRECTIONAL : DMA_TO_DEVICE; 7885ca02815Sjsg int r; 789fb4d8502Sjsg 790fb4d8502Sjsg /* Allocate an SG array and squash pages into it */ 791fb4d8502Sjsg r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0, 7925ca02815Sjsg (u64)ttm->num_pages << PAGE_SHIFT, 793fb4d8502Sjsg GFP_KERNEL); 794fb4d8502Sjsg if (r) 795fb4d8502Sjsg goto release_sg; 796fb4d8502Sjsg 797fb4d8502Sjsg /* Map SG to device */ 798ad8b1aafSjsg r = dma_map_sgtable(adev->dev, ttm->sg, direction, 0); 799ad8b1aafSjsg if (r) 800130fadefSjsg goto release_sg_table; 801fb4d8502Sjsg 802fb4d8502Sjsg /* convert SG to linear array of pages and dma addresses */ 8035ca02815Sjsg drm_prime_sg_to_dma_addr_array(ttm->sg, gtt->ttm.dma_address, 8045ca02815Sjsg ttm->num_pages); 805fb4d8502Sjsg 806fb4d8502Sjsg return 0; 807fb4d8502Sjsg 808130fadefSjsg release_sg_table: 809130fadefSjsg sg_free_table(ttm->sg); 810fb4d8502Sjsg release_sg: 811fb4d8502Sjsg kfree(ttm->sg); 812ad8b1aafSjsg ttm->sg = NULL; 813fb4d8502Sjsg return r; 814fb4d8502Sjsg #endif 815fb4d8502Sjsg } 816fb4d8502Sjsg 8175ca02815Sjsg /* 818fb4d8502Sjsg * amdgpu_ttm_tt_unpin_userptr - Unpin and unmap userptr pages 819fb4d8502Sjsg */ 8205ca02815Sjsg static void amdgpu_ttm_tt_unpin_userptr(struct ttm_device *bdev, 821ad8b1aafSjsg struct ttm_tt *ttm) 822fb4d8502Sjsg { 823fb4d8502Sjsg STUB(); 824c349dbc7Sjsg #ifdef notyet 825ad8b1aafSjsg struct amdgpu_device *adev = amdgpu_ttm_adev(bdev); 8261bb76ff1Sjsg struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(ttm); 827fb4d8502Sjsg int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY); 828fb4d8502Sjsg enum dma_data_direction direction = write ? 829fb4d8502Sjsg DMA_BIDIRECTIONAL : DMA_TO_DEVICE; 830fb4d8502Sjsg 831fb4d8502Sjsg /* double check that we don't free the table twice */ 832ad8b1aafSjsg if (!ttm->sg || !ttm->sg->sgl) 833fb4d8502Sjsg return; 834fb4d8502Sjsg 835fb4d8502Sjsg /* unmap the pages mapped to the device */ 836ad8b1aafSjsg dma_unmap_sgtable(adev->dev, ttm->sg, direction, 0); 837fb4d8502Sjsg sg_free_table(ttm->sg); 838fb4d8502Sjsg #endif 839fb4d8502Sjsg } 840fb4d8502Sjsg 841f005ef32Sjsg /* 842f005ef32Sjsg * total_pages is constructed as MQD0+CtrlStack0 + MQD1+CtrlStack1 + ... 843f005ef32Sjsg * MQDn+CtrlStackn where n is the number of XCCs per partition. 844f005ef32Sjsg * pages_per_xcc is the size of one MQD+CtrlStack. The first page is MQD 845f005ef32Sjsg * and uses memory type default, UC. The rest of pages_per_xcc are 846f005ef32Sjsg * Ctrl stack and modify their memory type to NC. 847f005ef32Sjsg */ 848f005ef32Sjsg static void amdgpu_ttm_gart_bind_gfx9_mqd(struct amdgpu_device *adev, 849f005ef32Sjsg struct ttm_tt *ttm, uint64_t flags) 850f005ef32Sjsg { 851f005ef32Sjsg struct amdgpu_ttm_tt *gtt = (void *)ttm; 852f005ef32Sjsg uint64_t total_pages = ttm->num_pages; 853f005ef32Sjsg int num_xcc = max(1U, adev->gfx.num_xcc_per_xcp); 854f005ef32Sjsg uint64_t page_idx, pages_per_xcc; 855f005ef32Sjsg int i; 856f005ef32Sjsg uint64_t ctrl_flags = (flags & ~AMDGPU_PTE_MTYPE_VG10_MASK) | 857f005ef32Sjsg AMDGPU_PTE_MTYPE_VG10(AMDGPU_MTYPE_NC); 858f005ef32Sjsg 859f005ef32Sjsg pages_per_xcc = total_pages; 860f005ef32Sjsg do_div(pages_per_xcc, num_xcc); 861f005ef32Sjsg 862f005ef32Sjsg for (i = 0, page_idx = 0; i < num_xcc; i++, page_idx += pages_per_xcc) { 863f005ef32Sjsg /* MQD page: use default flags */ 864f005ef32Sjsg amdgpu_gart_bind(adev, 865f005ef32Sjsg gtt->offset + (page_idx << PAGE_SHIFT), 866f005ef32Sjsg 1, >t->ttm.dma_address[page_idx], flags); 867f005ef32Sjsg /* 868f005ef32Sjsg * Ctrl pages - modify the memory type to NC (ctrl_flags) from 869f005ef32Sjsg * the second page of the BO onward. 870f005ef32Sjsg */ 871f005ef32Sjsg amdgpu_gart_bind(adev, 872f005ef32Sjsg gtt->offset + ((page_idx + 1) << PAGE_SHIFT), 873f005ef32Sjsg pages_per_xcc - 1, 874f005ef32Sjsg >t->ttm.dma_address[page_idx + 1], 875f005ef32Sjsg ctrl_flags); 876f005ef32Sjsg } 877f005ef32Sjsg } 878f005ef32Sjsg 8791bb76ff1Sjsg static void amdgpu_ttm_gart_bind(struct amdgpu_device *adev, 880fb4d8502Sjsg struct ttm_buffer_object *tbo, 881fb4d8502Sjsg uint64_t flags) 882fb4d8502Sjsg { 883fb4d8502Sjsg struct amdgpu_bo *abo = ttm_to_amdgpu_bo(tbo); 884fb4d8502Sjsg struct ttm_tt *ttm = tbo->ttm; 8851bb76ff1Sjsg struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(ttm); 886fb4d8502Sjsg 887ad8b1aafSjsg if (amdgpu_bo_encrypted(abo)) 888ad8b1aafSjsg flags |= AMDGPU_PTE_TMZ; 889ad8b1aafSjsg 890c349dbc7Sjsg if (abo->flags & AMDGPU_GEM_CREATE_CP_MQD_GFX9) { 891f005ef32Sjsg amdgpu_ttm_gart_bind_gfx9_mqd(adev, ttm, flags); 892fb4d8502Sjsg } else { 8931bb76ff1Sjsg amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages, 8945ca02815Sjsg gtt->ttm.dma_address, flags); 895fb4d8502Sjsg } 896448620abSjsg gtt->bound = true; 897fb4d8502Sjsg } 898fb4d8502Sjsg 8995ca02815Sjsg /* 900fb4d8502Sjsg * amdgpu_ttm_backend_bind - Bind GTT memory 901fb4d8502Sjsg * 902fb4d8502Sjsg * Called by ttm_tt_bind() on behalf of ttm_bo_handle_move_mem(). 903fb4d8502Sjsg * This handles binding GTT memory to the device address space. 904fb4d8502Sjsg */ 9055ca02815Sjsg static int amdgpu_ttm_backend_bind(struct ttm_device *bdev, 906ad8b1aafSjsg struct ttm_tt *ttm, 907ad8b1aafSjsg struct ttm_resource *bo_mem) 908fb4d8502Sjsg { 909ad8b1aafSjsg struct amdgpu_device *adev = amdgpu_ttm_adev(bdev); 9101bb76ff1Sjsg struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(ttm); 911fb4d8502Sjsg uint64_t flags; 9121bb76ff1Sjsg int r; 913fb4d8502Sjsg 914ad8b1aafSjsg if (!bo_mem) 915ad8b1aafSjsg return -EINVAL; 916ad8b1aafSjsg 917ad8b1aafSjsg if (gtt->bound) 918ad8b1aafSjsg return 0; 919ad8b1aafSjsg 920fb4d8502Sjsg if (gtt->userptr) { 921ad8b1aafSjsg r = amdgpu_ttm_tt_pin_userptr(bdev, ttm); 922fb4d8502Sjsg if (r) { 923fb4d8502Sjsg DRM_ERROR("failed to pin userptr\n"); 924fb4d8502Sjsg return r; 925fb4d8502Sjsg } 9261bb76ff1Sjsg } else if (ttm->page_flags & TTM_TT_FLAG_EXTERNAL) { 927c349dbc7Sjsg if (!ttm->sg) { 928c349dbc7Sjsg struct dma_buf_attachment *attach; 929c349dbc7Sjsg struct sg_table *sgt; 930c349dbc7Sjsg 931c349dbc7Sjsg attach = gtt->gobj->import_attach; 932fb4d8502Sjsg #ifdef notyet 933c349dbc7Sjsg sgt = dma_buf_map_attachment(attach, DMA_BIDIRECTIONAL); 934c349dbc7Sjsg if (IS_ERR(sgt)) 935c349dbc7Sjsg return PTR_ERR(sgt); 936c349dbc7Sjsg #else 937c349dbc7Sjsg STUB(); 938c349dbc7Sjsg return -ENOSYS; 939c349dbc7Sjsg #endif 940c349dbc7Sjsg 941c349dbc7Sjsg ttm->sg = sgt; 942c349dbc7Sjsg } 943c349dbc7Sjsg 9445ca02815Sjsg drm_prime_sg_to_dma_addr_array(ttm->sg, gtt->ttm.dma_address, 945fb4d8502Sjsg ttm->num_pages); 9465ca02815Sjsg } 9475ca02815Sjsg 9485ca02815Sjsg if (!ttm->num_pages) { 9495ca02815Sjsg WARN(1, "nothing to bind %u pages for mreg %p back %p!\n", 9505ca02815Sjsg ttm->num_pages, bo_mem, ttm); 9515ca02815Sjsg } 9525ca02815Sjsg 9535ca02815Sjsg if (bo_mem->mem_type != TTM_PL_TT || 9545ca02815Sjsg !amdgpu_gtt_mgr_has_gart_addr(bo_mem)) { 9555ca02815Sjsg gtt->offset = AMDGPU_BO_INVALID_OFFSET; 956fb4d8502Sjsg return 0; 957fb4d8502Sjsg } 958fb4d8502Sjsg 9595ca02815Sjsg /* compute PTE flags relevant to this BO memory */ 9605ca02815Sjsg flags = amdgpu_ttm_tt_pte_flags(adev, ttm, bo_mem); 961fb4d8502Sjsg 9625ca02815Sjsg /* bind pages into GART page tables */ 9635ca02815Sjsg gtt->offset = (u64)bo_mem->start << PAGE_SHIFT; 9641bb76ff1Sjsg amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages, 9655ca02815Sjsg gtt->ttm.dma_address, flags); 9665ca02815Sjsg gtt->bound = true; 9671bb76ff1Sjsg return 0; 968fb4d8502Sjsg } 969fb4d8502Sjsg 9705ca02815Sjsg /* 9715ca02815Sjsg * amdgpu_ttm_alloc_gart - Make sure buffer object is accessible either 9725ca02815Sjsg * through AGP or GART aperture. 973fb4d8502Sjsg * 9745ca02815Sjsg * If bo is accessible through AGP aperture, then use AGP aperture 9755ca02815Sjsg * to access bo; otherwise allocate logical space in GART aperture 9765ca02815Sjsg * and map bo to GART aperture. 977fb4d8502Sjsg */ 9785ca02815Sjsg int amdgpu_ttm_alloc_gart(struct ttm_buffer_object *bo) 979fb4d8502Sjsg { 9805ca02815Sjsg struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev); 9815ca02815Sjsg struct ttm_operation_ctx ctx = { false, false }; 9821bb76ff1Sjsg struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(bo->ttm); 9835ca02815Sjsg struct ttm_placement placement; 9845ca02815Sjsg struct ttm_place placements; 9855ca02815Sjsg struct ttm_resource *tmp; 9865ca02815Sjsg uint64_t addr, flags; 9875ca02815Sjsg int r; 988fb4d8502Sjsg 9895ca02815Sjsg if (bo->resource->start != AMDGPU_BO_INVALID_OFFSET) 9905ca02815Sjsg return 0; 9915ca02815Sjsg 9925ca02815Sjsg addr = amdgpu_gmc_agp_addr(bo); 9935ca02815Sjsg if (addr != AMDGPU_BO_INVALID_OFFSET) { 9945ca02815Sjsg bo->resource->start = addr >> PAGE_SHIFT; 9955ca02815Sjsg return 0; 996fb4d8502Sjsg } 997fb4d8502Sjsg 9985ca02815Sjsg /* allocate GART space */ 9995ca02815Sjsg placement.num_placement = 1; 10005ca02815Sjsg placement.placement = &placements; 10015ca02815Sjsg placement.num_busy_placement = 1; 10025ca02815Sjsg placement.busy_placement = &placements; 10035ca02815Sjsg placements.fpfn = 0; 10045ca02815Sjsg placements.lpfn = adev->gmc.gart_size >> PAGE_SHIFT; 10055ca02815Sjsg placements.mem_type = TTM_PL_TT; 10065ca02815Sjsg placements.flags = bo->resource->placement; 10075ca02815Sjsg 10085ca02815Sjsg r = ttm_bo_mem_space(bo, &placement, &tmp, &ctx); 10095ca02815Sjsg if (unlikely(r)) 10105ca02815Sjsg return r; 10115ca02815Sjsg 10125ca02815Sjsg /* compute PTE flags for this buffer object */ 10135ca02815Sjsg flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, tmp); 10145ca02815Sjsg 10155ca02815Sjsg /* Bind pages */ 10165ca02815Sjsg gtt->offset = (u64)tmp->start << PAGE_SHIFT; 10171bb76ff1Sjsg amdgpu_ttm_gart_bind(adev, bo, flags); 10185ca02815Sjsg amdgpu_gart_invalidate_tlb(adev); 10195ca02815Sjsg ttm_resource_free(bo, &bo->resource); 10205ca02815Sjsg ttm_bo_assign_mem(bo, tmp); 10215ca02815Sjsg 10225ca02815Sjsg return 0; 10235ca02815Sjsg } 10245ca02815Sjsg 10255ca02815Sjsg /* 10265ca02815Sjsg * amdgpu_ttm_recover_gart - Rebind GTT pages 10275ca02815Sjsg * 10285ca02815Sjsg * Called by amdgpu_gtt_mgr_recover() from amdgpu_device_reset() to 10295ca02815Sjsg * rebind GTT pages during a GPU reset. 10305ca02815Sjsg */ 10311bb76ff1Sjsg void amdgpu_ttm_recover_gart(struct ttm_buffer_object *tbo) 10325ca02815Sjsg { 10335ca02815Sjsg struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev); 10345ca02815Sjsg uint64_t flags; 10355ca02815Sjsg 10365ca02815Sjsg if (!tbo->ttm) 10371bb76ff1Sjsg return; 10385ca02815Sjsg 10395ca02815Sjsg flags = amdgpu_ttm_tt_pte_flags(adev, tbo->ttm, tbo->resource); 10401bb76ff1Sjsg amdgpu_ttm_gart_bind(adev, tbo, flags); 10415ca02815Sjsg } 10425ca02815Sjsg 10435ca02815Sjsg /* 10445ca02815Sjsg * amdgpu_ttm_backend_unbind - Unbind GTT mapped pages 10455ca02815Sjsg * 10465ca02815Sjsg * Called by ttm_tt_unbind() on behalf of ttm_bo_move_ttm() and 10475ca02815Sjsg * ttm_tt_destroy(). 10485ca02815Sjsg */ 10495ca02815Sjsg static void amdgpu_ttm_backend_unbind(struct ttm_device *bdev, 10505ca02815Sjsg struct ttm_tt *ttm) 10515ca02815Sjsg { 10525ca02815Sjsg struct amdgpu_device *adev = amdgpu_ttm_adev(bdev); 10531bb76ff1Sjsg struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(ttm); 10545ca02815Sjsg 10555ca02815Sjsg /* if the pages have userptr pinning then clear that first */ 10565ca02815Sjsg if (gtt->userptr) { 10575ca02815Sjsg amdgpu_ttm_tt_unpin_userptr(bdev, ttm); 10585ca02815Sjsg } else if (ttm->sg && gtt->gobj->import_attach) { 1059c349dbc7Sjsg struct dma_buf_attachment *attach; 1060c349dbc7Sjsg 1061c349dbc7Sjsg attach = gtt->gobj->import_attach; 1062c349dbc7Sjsg #ifdef notyet 1063c349dbc7Sjsg dma_buf_unmap_attachment(attach, ttm->sg, DMA_BIDIRECTIONAL); 1064c349dbc7Sjsg #else 1065c349dbc7Sjsg STUB(); 1066c349dbc7Sjsg #endif 1067c349dbc7Sjsg ttm->sg = NULL; 10685ca02815Sjsg } 10695ca02815Sjsg 10705ca02815Sjsg if (!gtt->bound) 10715ca02815Sjsg return; 10725ca02815Sjsg 10735ca02815Sjsg if (gtt->offset == AMDGPU_BO_INVALID_OFFSET) 10745ca02815Sjsg return; 10755ca02815Sjsg 10765ca02815Sjsg /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */ 10771bb76ff1Sjsg amdgpu_gart_unbind(adev, gtt->offset, ttm->num_pages); 10785ca02815Sjsg gtt->bound = false; 10795ca02815Sjsg } 10805ca02815Sjsg 10815ca02815Sjsg static void amdgpu_ttm_backend_destroy(struct ttm_device *bdev, 10825ca02815Sjsg struct ttm_tt *ttm) 10835ca02815Sjsg { 10841bb76ff1Sjsg struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(ttm); 10855ca02815Sjsg 10865ca02815Sjsg #ifdef notyet 10875ca02815Sjsg if (gtt->usertask) 10885ca02815Sjsg put_task_struct(gtt->usertask); 10895ca02815Sjsg #endif 10905ca02815Sjsg 10915ca02815Sjsg ttm_tt_fini(>t->ttm); 10925ca02815Sjsg kfree(gtt); 10935ca02815Sjsg } 10945ca02815Sjsg 10955ca02815Sjsg /** 10965ca02815Sjsg * amdgpu_ttm_tt_create - Create a ttm_tt object for a given BO 10975ca02815Sjsg * 10985ca02815Sjsg * @bo: The buffer object to create a GTT ttm_tt object around 10995ca02815Sjsg * @page_flags: Page flags to be added to the ttm_tt object 11005ca02815Sjsg * 11015ca02815Sjsg * Called by ttm_tt_create(). 11025ca02815Sjsg */ 11035ca02815Sjsg static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_buffer_object *bo, 11045ca02815Sjsg uint32_t page_flags) 11055ca02815Sjsg { 1106f005ef32Sjsg struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev); 11075ca02815Sjsg struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo); 11085ca02815Sjsg struct amdgpu_ttm_tt *gtt; 11095ca02815Sjsg enum ttm_caching caching; 11105ca02815Sjsg 11115ca02815Sjsg gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL); 1112f005ef32Sjsg if (!gtt) 11135ca02815Sjsg return NULL; 1114f005ef32Sjsg 11155ca02815Sjsg gtt->gobj = &bo->base; 1116f005ef32Sjsg if (adev->gmc.mem_partitions && abo->xcp_id >= 0) 1117f005ef32Sjsg gtt->pool_id = KFD_XCP_MEM_ID(adev, abo->xcp_id); 1118f005ef32Sjsg else 1119f005ef32Sjsg gtt->pool_id = abo->xcp_id; 11205ca02815Sjsg 11215ca02815Sjsg if (abo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC) 11225ca02815Sjsg caching = ttm_write_combined; 11235ca02815Sjsg else 11245ca02815Sjsg caching = ttm_cached; 11255ca02815Sjsg 11265ca02815Sjsg /* allocate space for the uninitialized page entries */ 11275ca02815Sjsg if (ttm_sg_tt_init(>t->ttm, bo, page_flags, caching)) { 11285ca02815Sjsg kfree(gtt); 11295ca02815Sjsg return NULL; 11305ca02815Sjsg } 11315ca02815Sjsg return >t->ttm; 11325ca02815Sjsg } 11335ca02815Sjsg 11345ca02815Sjsg /* 11355ca02815Sjsg * amdgpu_ttm_tt_populate - Map GTT pages visible to the device 11365ca02815Sjsg * 11375ca02815Sjsg * Map the pages of a ttm_tt object to an address space visible 11385ca02815Sjsg * to the underlying device. 11395ca02815Sjsg */ 11405ca02815Sjsg static int amdgpu_ttm_tt_populate(struct ttm_device *bdev, 11415ca02815Sjsg struct ttm_tt *ttm, 11425ca02815Sjsg struct ttm_operation_ctx *ctx) 11435ca02815Sjsg { 11445ca02815Sjsg struct amdgpu_device *adev = amdgpu_ttm_adev(bdev); 11451bb76ff1Sjsg struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(ttm); 1146f005ef32Sjsg struct ttm_pool *pool; 11471bb76ff1Sjsg pgoff_t i; 11481bb76ff1Sjsg int ret; 11495ca02815Sjsg 11505ca02815Sjsg /* user pages are bound by amdgpu_ttm_tt_pin_userptr() */ 11515ca02815Sjsg if (gtt->userptr) { 11525ca02815Sjsg ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL); 11535ca02815Sjsg if (!ttm->sg) 11545ca02815Sjsg return -ENOMEM; 11555ca02815Sjsg return 0; 11565ca02815Sjsg } 11575ca02815Sjsg 11581bb76ff1Sjsg if (ttm->page_flags & TTM_TT_FLAG_EXTERNAL) 11595ca02815Sjsg return 0; 11605ca02815Sjsg 1161f005ef32Sjsg if (adev->mman.ttm_pools && gtt->pool_id >= 0) 1162f005ef32Sjsg pool = &adev->mman.ttm_pools[gtt->pool_id]; 1163f005ef32Sjsg else 1164f005ef32Sjsg pool = &adev->mman.bdev.pool; 1165f005ef32Sjsg ret = ttm_pool_alloc(pool, ttm, ctx); 11661bb76ff1Sjsg if (ret) 11671bb76ff1Sjsg return ret; 11681bb76ff1Sjsg 11691bb76ff1Sjsg #ifdef notyet 11701bb76ff1Sjsg for (i = 0; i < ttm->num_pages; ++i) 11711bb76ff1Sjsg ttm->pages[i]->mapping = bdev->dev_mapping; 11721bb76ff1Sjsg #endif 11731bb76ff1Sjsg 11741bb76ff1Sjsg return 0; 11755ca02815Sjsg } 11765ca02815Sjsg 11775ca02815Sjsg /* 11785ca02815Sjsg * amdgpu_ttm_tt_unpopulate - unmap GTT pages and unpopulate page arrays 11795ca02815Sjsg * 11805ca02815Sjsg * Unmaps pages of a ttm_tt object from the device address space and 11815ca02815Sjsg * unpopulates the page array backing it. 11825ca02815Sjsg */ 11835ca02815Sjsg static void amdgpu_ttm_tt_unpopulate(struct ttm_device *bdev, 11845ca02815Sjsg struct ttm_tt *ttm) 11855ca02815Sjsg { 11861bb76ff1Sjsg struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(ttm); 11875ca02815Sjsg struct amdgpu_device *adev; 1188f005ef32Sjsg struct ttm_pool *pool; 11891bb76ff1Sjsg pgoff_t i; 11901bb76ff1Sjsg struct vm_page *page; 11911bb76ff1Sjsg 11921bb76ff1Sjsg amdgpu_ttm_backend_unbind(bdev, ttm); 11935ca02815Sjsg 11945ca02815Sjsg if (gtt->userptr) { 11955ca02815Sjsg amdgpu_ttm_tt_set_user_pages(ttm, NULL); 11965ca02815Sjsg kfree(ttm->sg); 11975ca02815Sjsg ttm->sg = NULL; 1198c349dbc7Sjsg return; 1199c349dbc7Sjsg } 1200c349dbc7Sjsg 12011bb76ff1Sjsg if (ttm->page_flags & TTM_TT_FLAG_EXTERNAL) 1202fb4d8502Sjsg return; 1203fb4d8502Sjsg 12041bb76ff1Sjsg for (i = 0; i < ttm->num_pages; ++i) { 12051bb76ff1Sjsg page = ttm->pages[i]; 12061bb76ff1Sjsg if (unlikely(page == NULL)) 12071bb76ff1Sjsg continue; 12081bb76ff1Sjsg pmap_page_protect(page, PROT_NONE); 12091bb76ff1Sjsg } 12101bb76ff1Sjsg 1211ad8b1aafSjsg adev = amdgpu_ttm_adev(bdev); 1212f005ef32Sjsg 1213f005ef32Sjsg if (adev->mman.ttm_pools && gtt->pool_id >= 0) 1214f005ef32Sjsg pool = &adev->mman.ttm_pools[gtt->pool_id]; 1215f005ef32Sjsg else 1216f005ef32Sjsg pool = &adev->mman.bdev.pool; 1217f005ef32Sjsg 1218f005ef32Sjsg return ttm_pool_free(pool, ttm); 1219fb4d8502Sjsg } 1220fb4d8502Sjsg 1221fb4d8502Sjsg /** 12221bb76ff1Sjsg * amdgpu_ttm_tt_get_userptr - Return the userptr GTT ttm_tt for the current 12231bb76ff1Sjsg * task 12241bb76ff1Sjsg * 12251bb76ff1Sjsg * @tbo: The ttm_buffer_object that contains the userptr 12261bb76ff1Sjsg * @user_addr: The returned value 12271bb76ff1Sjsg */ 12281bb76ff1Sjsg int amdgpu_ttm_tt_get_userptr(const struct ttm_buffer_object *tbo, 12291bb76ff1Sjsg uint64_t *user_addr) 12301bb76ff1Sjsg { 12311bb76ff1Sjsg struct amdgpu_ttm_tt *gtt; 12321bb76ff1Sjsg 12331bb76ff1Sjsg if (!tbo->ttm) 12341bb76ff1Sjsg return -EINVAL; 12351bb76ff1Sjsg 12361bb76ff1Sjsg gtt = (void *)tbo->ttm; 12371bb76ff1Sjsg *user_addr = gtt->userptr; 12381bb76ff1Sjsg return 0; 12391bb76ff1Sjsg } 12401bb76ff1Sjsg 12411bb76ff1Sjsg /** 1242fb4d8502Sjsg * amdgpu_ttm_tt_set_userptr - Initialize userptr GTT ttm_tt for the current 1243fb4d8502Sjsg * task 1244fb4d8502Sjsg * 1245ad8b1aafSjsg * @bo: The ttm_buffer_object to bind this userptr to 1246fb4d8502Sjsg * @addr: The address in the current tasks VM space to use 1247fb4d8502Sjsg * @flags: Requirements of userptr object. 1248fb4d8502Sjsg * 1249f005ef32Sjsg * Called by amdgpu_gem_userptr_ioctl() and kfd_ioctl_alloc_memory_of_gpu() to 1250f005ef32Sjsg * bind userptr pages to current task and by kfd_ioctl_acquire_vm() to 1251f005ef32Sjsg * initialize GPU VM for a KFD process. 1252fb4d8502Sjsg */ 1253ad8b1aafSjsg int amdgpu_ttm_tt_set_userptr(struct ttm_buffer_object *bo, 1254ad8b1aafSjsg uint64_t addr, uint32_t flags) 1255fb4d8502Sjsg { 1256ad8b1aafSjsg struct amdgpu_ttm_tt *gtt; 1257fb4d8502Sjsg 1258ad8b1aafSjsg if (!bo->ttm) { 1259ad8b1aafSjsg /* TODO: We want a separate TTM object type for userptrs */ 1260ad8b1aafSjsg bo->ttm = amdgpu_ttm_tt_create(bo, 0); 1261ad8b1aafSjsg if (bo->ttm == NULL) 1262ad8b1aafSjsg return -ENOMEM; 1263ad8b1aafSjsg } 1264fb4d8502Sjsg 12651bb76ff1Sjsg /* Set TTM_TT_FLAG_EXTERNAL before populate but after create. */ 12661bb76ff1Sjsg bo->ttm->page_flags |= TTM_TT_FLAG_EXTERNAL; 12675ca02815Sjsg 12681bb76ff1Sjsg gtt = ttm_to_amdgpu_ttm_tt(bo->ttm); 1269fb4d8502Sjsg gtt->userptr = addr; 1270fb4d8502Sjsg gtt->userflags = flags; 1271fb4d8502Sjsg 1272fb4d8502Sjsg #ifdef notyet 1273fb4d8502Sjsg if (gtt->usertask) 1274fb4d8502Sjsg put_task_struct(gtt->usertask); 1275fb4d8502Sjsg gtt->usertask = current->group_leader; 1276fb4d8502Sjsg get_task_struct(gtt->usertask); 1277fb4d8502Sjsg #endif 1278fb4d8502Sjsg 1279fb4d8502Sjsg return 0; 1280fb4d8502Sjsg } 1281fb4d8502Sjsg 12825ca02815Sjsg /* 1283fb4d8502Sjsg * amdgpu_ttm_tt_get_usermm - Return memory manager for ttm_tt object 1284fb4d8502Sjsg */ 1285fb4d8502Sjsg struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm) 1286fb4d8502Sjsg { 12871bb76ff1Sjsg struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(ttm); 1288fb4d8502Sjsg 1289fb4d8502Sjsg if (gtt == NULL) 1290fb4d8502Sjsg return NULL; 1291fb4d8502Sjsg 1292fb4d8502Sjsg if (gtt->usertask == NULL) 1293fb4d8502Sjsg return NULL; 1294fb4d8502Sjsg 1295c349dbc7Sjsg #ifdef notyet 1296fb4d8502Sjsg return gtt->usertask->mm; 1297fb4d8502Sjsg #else 1298fb4d8502Sjsg STUB(); 1299fb4d8502Sjsg return NULL; 1300fb4d8502Sjsg #endif 1301fb4d8502Sjsg } 1302fb4d8502Sjsg 13035ca02815Sjsg /* 1304fb4d8502Sjsg * amdgpu_ttm_tt_affect_userptr - Determine if a ttm_tt object lays inside an 1305fb4d8502Sjsg * address range for the current task. 1306fb4d8502Sjsg * 1307fb4d8502Sjsg */ 1308fb4d8502Sjsg bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start, 13091bb76ff1Sjsg unsigned long end, unsigned long *userptr) 1310fb4d8502Sjsg { 13111bb76ff1Sjsg struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(ttm); 1312fb4d8502Sjsg unsigned long size; 1313fb4d8502Sjsg 1314fb4d8502Sjsg if (gtt == NULL || !gtt->userptr) 1315fb4d8502Sjsg return false; 1316fb4d8502Sjsg 1317fb4d8502Sjsg /* Return false if no part of the ttm_tt object lies within 1318fb4d8502Sjsg * the range 1319fb4d8502Sjsg */ 13205ca02815Sjsg size = (unsigned long)gtt->ttm.num_pages * PAGE_SIZE; 1321fb4d8502Sjsg if (gtt->userptr > end || gtt->userptr + size <= start) 1322fb4d8502Sjsg return false; 1323fb4d8502Sjsg 13241bb76ff1Sjsg if (userptr) 13251bb76ff1Sjsg *userptr = gtt->userptr; 1326fb4d8502Sjsg return true; 1327fb4d8502Sjsg } 1328fb4d8502Sjsg 13295ca02815Sjsg /* 1330c349dbc7Sjsg * amdgpu_ttm_tt_is_userptr - Have the pages backing by userptr? 1331fb4d8502Sjsg */ 1332c349dbc7Sjsg bool amdgpu_ttm_tt_is_userptr(struct ttm_tt *ttm) 1333fb4d8502Sjsg { 13341bb76ff1Sjsg struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(ttm); 1335fb4d8502Sjsg 1336fb4d8502Sjsg if (gtt == NULL || !gtt->userptr) 1337fb4d8502Sjsg return false; 1338fb4d8502Sjsg 1339c349dbc7Sjsg return true; 1340fb4d8502Sjsg } 1341fb4d8502Sjsg 13425ca02815Sjsg /* 1343fb4d8502Sjsg * amdgpu_ttm_tt_is_readonly - Is the ttm_tt object read only? 1344fb4d8502Sjsg */ 1345fb4d8502Sjsg bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm) 1346fb4d8502Sjsg { 13471bb76ff1Sjsg struct amdgpu_ttm_tt *gtt = ttm_to_amdgpu_ttm_tt(ttm); 1348fb4d8502Sjsg 1349fb4d8502Sjsg if (gtt == NULL) 1350fb4d8502Sjsg return false; 1351fb4d8502Sjsg 1352fb4d8502Sjsg return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY); 1353fb4d8502Sjsg } 1354fb4d8502Sjsg 1355fb4d8502Sjsg /** 1356c349dbc7Sjsg * amdgpu_ttm_tt_pde_flags - Compute PDE flags for ttm_tt object 1357fb4d8502Sjsg * 1358fb4d8502Sjsg * @ttm: The ttm_tt object to compute the flags for 1359fb4d8502Sjsg * @mem: The memory registry backing this ttm_tt object 1360c349dbc7Sjsg * 1361c349dbc7Sjsg * Figure out the flags to use for a VM PDE (Page Directory Entry). 1362fb4d8502Sjsg */ 1363ad8b1aafSjsg uint64_t amdgpu_ttm_tt_pde_flags(struct ttm_tt *ttm, struct ttm_resource *mem) 1364fb4d8502Sjsg { 1365fb4d8502Sjsg uint64_t flags = 0; 1366fb4d8502Sjsg 1367fb4d8502Sjsg if (mem && mem->mem_type != TTM_PL_SYSTEM) 1368fb4d8502Sjsg flags |= AMDGPU_PTE_VALID; 1369fb4d8502Sjsg 13705ca02815Sjsg if (mem && (mem->mem_type == TTM_PL_TT || 1371f005ef32Sjsg mem->mem_type == AMDGPU_PL_DOORBELL || 13725ca02815Sjsg mem->mem_type == AMDGPU_PL_PREEMPT)) { 1373fb4d8502Sjsg flags |= AMDGPU_PTE_SYSTEM; 1374fb4d8502Sjsg 13755ca02815Sjsg if (ttm->caching == ttm_cached) 1376fb4d8502Sjsg flags |= AMDGPU_PTE_SNOOPED; 1377fb4d8502Sjsg } 1378fb4d8502Sjsg 13795ca02815Sjsg if (mem && mem->mem_type == TTM_PL_VRAM && 13805ca02815Sjsg mem->bus.caching == ttm_cached) 13815ca02815Sjsg flags |= AMDGPU_PTE_SNOOPED; 13825ca02815Sjsg 1383c349dbc7Sjsg return flags; 1384c349dbc7Sjsg } 1385c349dbc7Sjsg 1386c349dbc7Sjsg /** 1387c349dbc7Sjsg * amdgpu_ttm_tt_pte_flags - Compute PTE flags for ttm_tt object 1388c349dbc7Sjsg * 13895ca02815Sjsg * @adev: amdgpu_device pointer 1390c349dbc7Sjsg * @ttm: The ttm_tt object to compute the flags for 1391c349dbc7Sjsg * @mem: The memory registry backing this ttm_tt object 13925ca02815Sjsg * 1393c349dbc7Sjsg * Figure out the flags to use for a VM PTE (Page Table Entry). 1394c349dbc7Sjsg */ 1395c349dbc7Sjsg uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm, 1396ad8b1aafSjsg struct ttm_resource *mem) 1397c349dbc7Sjsg { 1398c349dbc7Sjsg uint64_t flags = amdgpu_ttm_tt_pde_flags(ttm, mem); 1399c349dbc7Sjsg 1400fb4d8502Sjsg flags |= adev->gart.gart_pte_flags; 1401fb4d8502Sjsg flags |= AMDGPU_PTE_READABLE; 1402fb4d8502Sjsg 1403fb4d8502Sjsg if (!amdgpu_ttm_tt_is_readonly(ttm)) 1404fb4d8502Sjsg flags |= AMDGPU_PTE_WRITEABLE; 1405fb4d8502Sjsg 1406fb4d8502Sjsg return flags; 1407fb4d8502Sjsg } 1408fb4d8502Sjsg 14095ca02815Sjsg /* 1410fb4d8502Sjsg * amdgpu_ttm_bo_eviction_valuable - Check to see if we can evict a buffer 1411fb4d8502Sjsg * object. 1412fb4d8502Sjsg * 1413fb4d8502Sjsg * Return true if eviction is sensible. Called by ttm_mem_evict_first() on 1414fb4d8502Sjsg * behalf of ttm_bo_mem_force_space() which tries to evict buffer objects until 1415fb4d8502Sjsg * it can find space for a new object and by ttm_bo_force_list_clean() which is 1416fb4d8502Sjsg * used to clean out a memory space. 1417fb4d8502Sjsg */ 1418fb4d8502Sjsg static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo, 1419fb4d8502Sjsg const struct ttm_place *place) 1420fb4d8502Sjsg { 14211bb76ff1Sjsg struct dma_resv_iter resv_cursor; 1422fb4d8502Sjsg struct dma_fence *f; 14231bb76ff1Sjsg 14241bb76ff1Sjsg if (!amdgpu_bo_is_amdgpu_bo(bo)) 14251bb76ff1Sjsg return ttm_bo_eviction_valuable(bo, place); 1426fb4d8502Sjsg 14275ca02815Sjsg /* Swapout? */ 14285ca02815Sjsg if (bo->resource->mem_type == TTM_PL_SYSTEM) 14295ca02815Sjsg return true; 14305ca02815Sjsg 1431c349dbc7Sjsg if (bo->type == ttm_bo_type_kernel && 1432c349dbc7Sjsg !amdgpu_vm_evictable(ttm_to_amdgpu_bo(bo))) 1433c349dbc7Sjsg return false; 1434c349dbc7Sjsg 1435fb4d8502Sjsg /* If bo is a KFD BO, check if the bo belongs to the current process. 1436fb4d8502Sjsg * If true, then return false as any KFD process needs all its BOs to 1437fb4d8502Sjsg * be resident to run successfully 1438fb4d8502Sjsg */ 14391bb76ff1Sjsg dma_resv_for_each_fence(&resv_cursor, bo->base.resv, 14401bb76ff1Sjsg DMA_RESV_USAGE_BOOKKEEP, f) { 1441fb4d8502Sjsg #ifdef notyet 1442fb4d8502Sjsg if (amdkfd_fence_check_mm(f, current->mm)) 1443fb4d8502Sjsg return false; 1444fb4d8502Sjsg #endif 1445fb4d8502Sjsg } 1446fb4d8502Sjsg 14475ca02815Sjsg /* Preemptible BOs don't own system resources managed by the 14485ca02815Sjsg * driver (pages, VRAM, GART space). They point to resources 14495ca02815Sjsg * owned by someone else (e.g. pageable memory in user mode 14505ca02815Sjsg * or a DMABuf). They are used in a preemptible context so we 14515ca02815Sjsg * can guarantee no deadlocks and good QoS in case of MMU 14525ca02815Sjsg * notifiers or DMABuf move notifiers from the resource owner. 14535ca02815Sjsg */ 14541bb76ff1Sjsg if (bo->resource->mem_type == AMDGPU_PL_PREEMPT) 14555ca02815Sjsg return false; 14561bb76ff1Sjsg 14571bb76ff1Sjsg if (bo->resource->mem_type == TTM_PL_TT && 1458ad8b1aafSjsg amdgpu_bo_encrypted(ttm_to_amdgpu_bo(bo))) 1459ad8b1aafSjsg return false; 1460fb4d8502Sjsg 1461fb4d8502Sjsg return ttm_bo_eviction_valuable(bo, place); 1462fb4d8502Sjsg } 1463fb4d8502Sjsg 14645ca02815Sjsg static void amdgpu_ttm_vram_mm_access(struct amdgpu_device *adev, loff_t pos, 14655ca02815Sjsg void *buf, size_t size, bool write) 14665ca02815Sjsg { 14675ca02815Sjsg STUB(); 14685ca02815Sjsg #ifdef notyet 14695ca02815Sjsg while (size) { 14705ca02815Sjsg uint64_t aligned_pos = ALIGN_DOWN(pos, 4); 14715ca02815Sjsg uint64_t bytes = 4 - (pos & 0x3); 14725ca02815Sjsg uint32_t shift = (pos & 0x3) * 8; 14735ca02815Sjsg uint32_t mask = 0xffffffff << shift; 14745ca02815Sjsg uint32_t value = 0; 14755ca02815Sjsg 14765ca02815Sjsg if (size < bytes) { 14775ca02815Sjsg mask &= 0xffffffff >> (bytes - size) * 8; 14785ca02815Sjsg bytes = size; 14795ca02815Sjsg } 14805ca02815Sjsg 14815ca02815Sjsg if (mask != 0xffffffff) { 14825ca02815Sjsg amdgpu_device_mm_access(adev, aligned_pos, &value, 4, false); 14835ca02815Sjsg if (write) { 14845ca02815Sjsg value &= ~mask; 14855ca02815Sjsg value |= (*(uint32_t *)buf << shift) & mask; 14865ca02815Sjsg amdgpu_device_mm_access(adev, aligned_pos, &value, 4, true); 14875ca02815Sjsg } else { 14885ca02815Sjsg value = (value & mask) >> shift; 14895ca02815Sjsg memcpy(buf, &value, bytes); 14905ca02815Sjsg } 14915ca02815Sjsg } else { 14925ca02815Sjsg amdgpu_device_mm_access(adev, aligned_pos, buf, 4, write); 14935ca02815Sjsg } 14945ca02815Sjsg 14955ca02815Sjsg pos += bytes; 14965ca02815Sjsg buf += bytes; 14975ca02815Sjsg size -= bytes; 14985ca02815Sjsg } 14995ca02815Sjsg #endif 15005ca02815Sjsg } 15015ca02815Sjsg 15021bb76ff1Sjsg static int amdgpu_ttm_access_memory_sdma(struct ttm_buffer_object *bo, 1503f005ef32Sjsg unsigned long offset, void *buf, 1504f005ef32Sjsg int len, int write) 15051bb76ff1Sjsg { 15061bb76ff1Sjsg struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo); 15071bb76ff1Sjsg struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev); 15081bb76ff1Sjsg struct amdgpu_res_cursor src_mm; 15091bb76ff1Sjsg struct amdgpu_job *job; 15101bb76ff1Sjsg struct dma_fence *fence; 15111bb76ff1Sjsg uint64_t src_addr, dst_addr; 15121bb76ff1Sjsg unsigned int num_dw; 15131bb76ff1Sjsg int r, idx; 15141bb76ff1Sjsg 15151bb76ff1Sjsg if (len != PAGE_SIZE) 15161bb76ff1Sjsg return -EINVAL; 15171bb76ff1Sjsg 15181bb76ff1Sjsg if (!adev->mman.sdma_access_ptr) 15191bb76ff1Sjsg return -EACCES; 15201bb76ff1Sjsg 15211bb76ff1Sjsg if (!drm_dev_enter(adev_to_drm(adev), &idx)) 15221bb76ff1Sjsg return -ENODEV; 15231bb76ff1Sjsg 15241bb76ff1Sjsg if (write) 15251bb76ff1Sjsg memcpy(adev->mman.sdma_access_ptr, buf, len); 15261bb76ff1Sjsg 1527f005ef32Sjsg num_dw = ALIGN(adev->mman.buffer_funcs->copy_num_dw, 8); 1528f005ef32Sjsg r = amdgpu_job_alloc_with_ib(adev, &adev->mman.high_pr, 1529f005ef32Sjsg AMDGPU_FENCE_OWNER_UNDEFINED, 1530f005ef32Sjsg num_dw * 4, AMDGPU_IB_POOL_DELAYED, 1531f005ef32Sjsg &job); 15321bb76ff1Sjsg if (r) 15331bb76ff1Sjsg goto out; 15341bb76ff1Sjsg 15351bb76ff1Sjsg amdgpu_res_first(abo->tbo.resource, offset, len, &src_mm); 1536f005ef32Sjsg src_addr = amdgpu_ttm_domain_start(adev, bo->resource->mem_type) + 1537f005ef32Sjsg src_mm.start; 15381bb76ff1Sjsg dst_addr = amdgpu_bo_gpu_offset(adev->mman.sdma_access_bo); 15391bb76ff1Sjsg if (write) 15401bb76ff1Sjsg swap(src_addr, dst_addr); 15411bb76ff1Sjsg 1542f005ef32Sjsg amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr, dst_addr, 1543f005ef32Sjsg PAGE_SIZE, false); 15441bb76ff1Sjsg 15451bb76ff1Sjsg amdgpu_ring_pad_ib(adev->mman.buffer_funcs_ring, &job->ibs[0]); 15461bb76ff1Sjsg WARN_ON(job->ibs[0].length_dw > num_dw); 15471bb76ff1Sjsg 1548f005ef32Sjsg fence = amdgpu_job_submit(job); 15491bb76ff1Sjsg 15501bb76ff1Sjsg if (!dma_fence_wait_timeout(fence, false, adev->sdma_timeout)) 15511bb76ff1Sjsg r = -ETIMEDOUT; 15521bb76ff1Sjsg dma_fence_put(fence); 15531bb76ff1Sjsg 15541bb76ff1Sjsg if (!(r || write)) 15551bb76ff1Sjsg memcpy(buf, adev->mman.sdma_access_ptr, len); 15561bb76ff1Sjsg out: 15571bb76ff1Sjsg drm_dev_exit(idx); 15581bb76ff1Sjsg return r; 15591bb76ff1Sjsg } 15601bb76ff1Sjsg 1561fb4d8502Sjsg /** 1562fb4d8502Sjsg * amdgpu_ttm_access_memory - Read or Write memory that backs a buffer object. 1563fb4d8502Sjsg * 1564fb4d8502Sjsg * @bo: The buffer object to read/write 1565fb4d8502Sjsg * @offset: Offset into buffer object 1566fb4d8502Sjsg * @buf: Secondary buffer to write/read from 1567fb4d8502Sjsg * @len: Length in bytes of access 1568fb4d8502Sjsg * @write: true if writing 1569fb4d8502Sjsg * 1570fb4d8502Sjsg * This is used to access VRAM that backs a buffer object via MMIO 1571fb4d8502Sjsg * access for debugging purposes. 1572fb4d8502Sjsg */ 1573fb4d8502Sjsg static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo, 15745ca02815Sjsg unsigned long offset, void *buf, int len, 15755ca02815Sjsg int write) 1576fb4d8502Sjsg { 1577fb4d8502Sjsg struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo); 1578fb4d8502Sjsg struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev); 15795ca02815Sjsg struct amdgpu_res_cursor cursor; 1580fb4d8502Sjsg int ret = 0; 1581fb4d8502Sjsg 15825ca02815Sjsg if (bo->resource->mem_type != TTM_PL_VRAM) 1583fb4d8502Sjsg return -EIO; 1584fb4d8502Sjsg 15851bb76ff1Sjsg if (amdgpu_device_has_timeouts_enabled(adev) && 15861bb76ff1Sjsg !amdgpu_ttm_access_memory_sdma(bo, offset, buf, len, write)) 15871bb76ff1Sjsg return len; 15881bb76ff1Sjsg 15895ca02815Sjsg amdgpu_res_first(bo->resource, offset, len, &cursor); 15905ca02815Sjsg while (cursor.remaining) { 15915ca02815Sjsg size_t count, size = cursor.size; 15925ca02815Sjsg loff_t pos = cursor.start; 1593fb4d8502Sjsg 15945ca02815Sjsg count = amdgpu_device_aper_access(adev, pos, buf, size, write); 15955ca02815Sjsg size -= count; 15965ca02815Sjsg if (size) { 15975ca02815Sjsg /* using MM to access rest vram and handle un-aligned address */ 15985ca02815Sjsg pos += count; 15995ca02815Sjsg buf += count; 16005ca02815Sjsg amdgpu_ttm_vram_mm_access(adev, pos, buf, size, write); 1601fb4d8502Sjsg } 1602fb4d8502Sjsg 16035ca02815Sjsg ret += cursor.size; 16045ca02815Sjsg buf += cursor.size; 16055ca02815Sjsg amdgpu_res_next(&cursor, cursor.size); 1606fb4d8502Sjsg } 1607fb4d8502Sjsg 1608fb4d8502Sjsg return ret; 1609fb4d8502Sjsg } 1610fb4d8502Sjsg 16115ca02815Sjsg static void 16125ca02815Sjsg amdgpu_bo_delete_mem_notify(struct ttm_buffer_object *bo) 16135ca02815Sjsg { 1614f551e2ecSjsg amdgpu_bo_move_notify(bo, false, NULL); 16155ca02815Sjsg } 16165ca02815Sjsg 16175ca02815Sjsg static struct ttm_device_funcs amdgpu_bo_driver = { 1618fb4d8502Sjsg .ttm_tt_create = &amdgpu_ttm_tt_create, 1619fb4d8502Sjsg .ttm_tt_populate = &amdgpu_ttm_tt_populate, 1620fb4d8502Sjsg .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate, 1621ad8b1aafSjsg .ttm_tt_destroy = &amdgpu_ttm_backend_destroy, 1622fb4d8502Sjsg .eviction_valuable = amdgpu_ttm_bo_eviction_valuable, 1623fb4d8502Sjsg .evict_flags = &amdgpu_evict_flags, 1624fb4d8502Sjsg .move = &amdgpu_bo_move, 16255ca02815Sjsg .delete_mem_notify = &amdgpu_bo_delete_mem_notify, 1626c349dbc7Sjsg .release_notify = &amdgpu_bo_release_notify, 1627fb4d8502Sjsg .io_mem_reserve = &amdgpu_ttm_io_mem_reserve, 1628fb4d8502Sjsg .io_mem_pfn = amdgpu_ttm_io_mem_pfn, 1629c349dbc7Sjsg .access_memory = &amdgpu_ttm_access_memory, 1630fb4d8502Sjsg }; 1631fb4d8502Sjsg 1632fb4d8502Sjsg /* 1633fb4d8502Sjsg * Firmware Reservation functions 1634fb4d8502Sjsg */ 1635fb4d8502Sjsg /** 1636fb4d8502Sjsg * amdgpu_ttm_fw_reserve_vram_fini - free fw reserved vram 1637fb4d8502Sjsg * 1638fb4d8502Sjsg * @adev: amdgpu_device pointer 1639fb4d8502Sjsg * 1640fb4d8502Sjsg * free fw reserved vram if it has been reserved. 1641fb4d8502Sjsg */ 1642fb4d8502Sjsg static void amdgpu_ttm_fw_reserve_vram_fini(struct amdgpu_device *adev) 1643fb4d8502Sjsg { 1644ad8b1aafSjsg amdgpu_bo_free_kernel(&adev->mman.fw_vram_usage_reserved_bo, 1645ad8b1aafSjsg NULL, &adev->mman.fw_vram_usage_va); 1646fb4d8502Sjsg } 1647fb4d8502Sjsg 16480b078e87Sjsg /* 16490b078e87Sjsg * Driver Reservation functions 16500b078e87Sjsg */ 16510b078e87Sjsg /** 16520b078e87Sjsg * amdgpu_ttm_drv_reserve_vram_fini - free drv reserved vram 16530b078e87Sjsg * 16540b078e87Sjsg * @adev: amdgpu_device pointer 16550b078e87Sjsg * 16560b078e87Sjsg * free drv reserved vram if it has been reserved. 16570b078e87Sjsg */ 16580b078e87Sjsg static void amdgpu_ttm_drv_reserve_vram_fini(struct amdgpu_device *adev) 16590b078e87Sjsg { 16600b078e87Sjsg amdgpu_bo_free_kernel(&adev->mman.drv_vram_usage_reserved_bo, 16610b078e87Sjsg NULL, 1662f005ef32Sjsg &adev->mman.drv_vram_usage_va); 16630b078e87Sjsg } 16640b078e87Sjsg 1665fb4d8502Sjsg /** 1666fb4d8502Sjsg * amdgpu_ttm_fw_reserve_vram_init - create bo vram reservation from fw 1667fb4d8502Sjsg * 1668fb4d8502Sjsg * @adev: amdgpu_device pointer 1669fb4d8502Sjsg * 1670fb4d8502Sjsg * create bo vram reservation from fw. 1671fb4d8502Sjsg */ 1672fb4d8502Sjsg static int amdgpu_ttm_fw_reserve_vram_init(struct amdgpu_device *adev) 1673fb4d8502Sjsg { 1674c349dbc7Sjsg uint64_t vram_size = adev->gmc.visible_vram_size; 1675fb4d8502Sjsg 1676ad8b1aafSjsg adev->mman.fw_vram_usage_va = NULL; 1677ad8b1aafSjsg adev->mman.fw_vram_usage_reserved_bo = NULL; 1678fb4d8502Sjsg 1679ad8b1aafSjsg if (adev->mman.fw_vram_usage_size == 0 || 1680ad8b1aafSjsg adev->mman.fw_vram_usage_size > vram_size) 1681c349dbc7Sjsg return 0; 1682fb4d8502Sjsg 1683c349dbc7Sjsg return amdgpu_bo_create_kernel_at(adev, 1684ad8b1aafSjsg adev->mman.fw_vram_usage_start_offset, 1685ad8b1aafSjsg adev->mman.fw_vram_usage_size, 1686ad8b1aafSjsg &adev->mman.fw_vram_usage_reserved_bo, 1687ad8b1aafSjsg &adev->mman.fw_vram_usage_va); 1688fb4d8502Sjsg } 1689fb4d8502Sjsg 16900b078e87Sjsg /** 16910b078e87Sjsg * amdgpu_ttm_drv_reserve_vram_init - create bo vram reservation from driver 16920b078e87Sjsg * 16930b078e87Sjsg * @adev: amdgpu_device pointer 16940b078e87Sjsg * 16950b078e87Sjsg * create bo vram reservation from drv. 16960b078e87Sjsg */ 16970b078e87Sjsg static int amdgpu_ttm_drv_reserve_vram_init(struct amdgpu_device *adev) 16980b078e87Sjsg { 1699f005ef32Sjsg u64 vram_size = adev->gmc.visible_vram_size; 17000b078e87Sjsg 1701f005ef32Sjsg adev->mman.drv_vram_usage_va = NULL; 17020b078e87Sjsg adev->mman.drv_vram_usage_reserved_bo = NULL; 17030b078e87Sjsg 17040b078e87Sjsg if (adev->mman.drv_vram_usage_size == 0 || 17050b078e87Sjsg adev->mman.drv_vram_usage_size > vram_size) 17060b078e87Sjsg return 0; 17070b078e87Sjsg 17080b078e87Sjsg return amdgpu_bo_create_kernel_at(adev, 17090b078e87Sjsg adev->mman.drv_vram_usage_start_offset, 17100b078e87Sjsg adev->mman.drv_vram_usage_size, 17110b078e87Sjsg &adev->mman.drv_vram_usage_reserved_bo, 1712f005ef32Sjsg &adev->mman.drv_vram_usage_va); 17130b078e87Sjsg } 17140b078e87Sjsg 1715c349dbc7Sjsg /* 1716c349dbc7Sjsg * Memoy training reservation functions 1717c349dbc7Sjsg */ 1718c349dbc7Sjsg 1719c349dbc7Sjsg /** 1720c349dbc7Sjsg * amdgpu_ttm_training_reserve_vram_fini - free memory training reserved vram 1721c349dbc7Sjsg * 1722c349dbc7Sjsg * @adev: amdgpu_device pointer 1723c349dbc7Sjsg * 1724c349dbc7Sjsg * free memory training reserved vram if it has been reserved. 1725c349dbc7Sjsg */ 1726c349dbc7Sjsg static int amdgpu_ttm_training_reserve_vram_fini(struct amdgpu_device *adev) 1727c349dbc7Sjsg { 1728c349dbc7Sjsg struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx; 1729c349dbc7Sjsg 1730c349dbc7Sjsg ctx->init = PSP_MEM_TRAIN_NOT_SUPPORT; 1731c349dbc7Sjsg amdgpu_bo_free_kernel(&ctx->c2p_bo, NULL, NULL); 1732c349dbc7Sjsg ctx->c2p_bo = NULL; 1733c349dbc7Sjsg 1734c349dbc7Sjsg return 0; 1735fb4d8502Sjsg } 1736c349dbc7Sjsg 1737ac996727Sjsg static void amdgpu_ttm_training_data_block_init(struct amdgpu_device *adev, 1738ac996727Sjsg uint32_t reserve_size) 1739c349dbc7Sjsg { 1740c349dbc7Sjsg struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx; 1741c349dbc7Sjsg 1742c349dbc7Sjsg memset(ctx, 0, sizeof(*ctx)); 1743c349dbc7Sjsg 1744ad8b1aafSjsg ctx->c2p_train_data_offset = 1745f005ef32Sjsg ALIGN((adev->gmc.mc_vram_size - reserve_size - SZ_1M), SZ_1M); 1746ad8b1aafSjsg ctx->p2c_train_data_offset = 1747ad8b1aafSjsg (adev->gmc.mc_vram_size - GDDR6_MEM_TRAINING_OFFSET); 1748ad8b1aafSjsg ctx->train_data_size = 1749ad8b1aafSjsg GDDR6_MEM_TRAINING_DATA_SIZE_IN_BYTES; 1750c349dbc7Sjsg 1751c349dbc7Sjsg DRM_DEBUG("train_data_size:%llx,p2c_train_data_offset:%llx,c2p_train_data_offset:%llx.\n", 1752c349dbc7Sjsg ctx->train_data_size, 1753c349dbc7Sjsg ctx->p2c_train_data_offset, 1754c349dbc7Sjsg ctx->c2p_train_data_offset); 1755ad8b1aafSjsg } 1756c349dbc7Sjsg 1757ad8b1aafSjsg /* 1758ad8b1aafSjsg * reserve TMR memory at the top of VRAM which holds 1759ad8b1aafSjsg * IP Discovery data and is protected by PSP. 1760ad8b1aafSjsg */ 1761ad8b1aafSjsg static int amdgpu_ttm_reserve_tmr(struct amdgpu_device *adev) 1762ad8b1aafSjsg { 1763ad8b1aafSjsg struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx; 1764ad8b1aafSjsg bool mem_train_support = false; 1765ac996727Sjsg uint32_t reserve_size = 0; 1766ac996727Sjsg int ret; 1767ad8b1aafSjsg 1768f005ef32Sjsg if (adev->bios && !amdgpu_sriov_vf(adev)) { 17695ca02815Sjsg if (amdgpu_atomfirmware_mem_training_supported(adev)) 1770ad8b1aafSjsg mem_train_support = true; 1771ad8b1aafSjsg else 1772ad8b1aafSjsg DRM_DEBUG("memory training does not support!\n"); 1773ad8b1aafSjsg } 1774ad8b1aafSjsg 1775ad8b1aafSjsg /* 1776ad8b1aafSjsg * Query reserved tmr size through atom firmwareinfo for Sienna_Cichlid and onwards for all 1777ad8b1aafSjsg * the use cases (IP discovery/G6 memory training/profiling/diagnostic data.etc) 1778ad8b1aafSjsg * 1779ad8b1aafSjsg * Otherwise, fallback to legacy approach to check and reserve tmr block for ip 1780ad8b1aafSjsg * discovery data and G6 memory training data respectively 1781ad8b1aafSjsg */ 1782ac996727Sjsg if (adev->bios) 1783ac996727Sjsg reserve_size = 1784ad8b1aafSjsg amdgpu_atomfirmware_get_fw_reserved_fb_size(adev); 1785f005ef32Sjsg 1786f005ef32Sjsg if (!adev->bios && adev->ip_versions[GC_HWIP][0] == IP_VERSION(9, 4, 3)) 1787f005ef32Sjsg reserve_size = max(reserve_size, (uint32_t)280 << 20); 1788f005ef32Sjsg else if (!reserve_size) 1789ac996727Sjsg reserve_size = DISCOVERY_TMR_OFFSET; 1790ad8b1aafSjsg 1791ad8b1aafSjsg if (mem_train_support) { 1792ad8b1aafSjsg /* reserve vram for mem train according to TMR location */ 1793ac996727Sjsg amdgpu_ttm_training_data_block_init(adev, reserve_size); 1794c349dbc7Sjsg ret = amdgpu_bo_create_kernel_at(adev, 1795c349dbc7Sjsg ctx->c2p_train_data_offset, 1796c349dbc7Sjsg ctx->train_data_size, 1797c349dbc7Sjsg &ctx->c2p_bo, 1798c349dbc7Sjsg NULL); 1799c349dbc7Sjsg if (ret) { 1800c349dbc7Sjsg DRM_ERROR("alloc c2p_bo failed(%d)!\n", ret); 1801c349dbc7Sjsg amdgpu_ttm_training_reserve_vram_fini(adev); 1802c349dbc7Sjsg return ret; 1803c349dbc7Sjsg } 1804c349dbc7Sjsg ctx->init = PSP_MEM_TRAIN_RESERVE_SUCCESS; 1805ad8b1aafSjsg } 1806ad8b1aafSjsg 1807f005ef32Sjsg if (!adev->gmc.is_app_apu) { 1808f005ef32Sjsg ret = amdgpu_bo_create_kernel_at( 1809f005ef32Sjsg adev, adev->gmc.real_vram_size - reserve_size, 1810f005ef32Sjsg reserve_size, &adev->mman.fw_reserved_memory, NULL); 1811ad8b1aafSjsg if (ret) { 1812ad8b1aafSjsg DRM_ERROR("alloc tmr failed(%d)!\n", ret); 1813ac996727Sjsg amdgpu_bo_free_kernel(&adev->mman.fw_reserved_memory, 1814ac996727Sjsg NULL, NULL); 1815ad8b1aafSjsg return ret; 1816ad8b1aafSjsg } 1817f005ef32Sjsg } else { 1818f005ef32Sjsg DRM_DEBUG_DRIVER("backdoor fw loading path for PSP TMR, no reservation needed\n"); 1819f005ef32Sjsg } 1820ad8b1aafSjsg 1821c349dbc7Sjsg return 0; 1822c349dbc7Sjsg } 1823c349dbc7Sjsg 1824f005ef32Sjsg static int amdgpu_ttm_pools_init(struct amdgpu_device *adev) 1825f005ef32Sjsg { 1826f005ef32Sjsg int i; 1827f005ef32Sjsg 1828f005ef32Sjsg if (!adev->gmc.is_app_apu || !adev->gmc.num_mem_partitions) 1829f005ef32Sjsg return 0; 1830f005ef32Sjsg 1831f005ef32Sjsg adev->mman.ttm_pools = kcalloc(adev->gmc.num_mem_partitions, 1832f005ef32Sjsg sizeof(*adev->mman.ttm_pools), 1833f005ef32Sjsg GFP_KERNEL); 1834f005ef32Sjsg if (!adev->mman.ttm_pools) 1835f005ef32Sjsg return -ENOMEM; 1836f005ef32Sjsg 1837f005ef32Sjsg for (i = 0; i < adev->gmc.num_mem_partitions; i++) { 1838f005ef32Sjsg ttm_pool_init(&adev->mman.ttm_pools[i], adev->dev, 1839f005ef32Sjsg adev->gmc.mem_partitions[i].numa.node, 1840f005ef32Sjsg false, false); 1841f005ef32Sjsg } 1842f005ef32Sjsg return 0; 1843f005ef32Sjsg } 1844f005ef32Sjsg 1845f005ef32Sjsg static void amdgpu_ttm_pools_fini(struct amdgpu_device *adev) 1846f005ef32Sjsg { 1847f005ef32Sjsg int i; 1848f005ef32Sjsg 1849f005ef32Sjsg if (!adev->gmc.is_app_apu || !adev->mman.ttm_pools) 1850f005ef32Sjsg return; 1851f005ef32Sjsg 1852f005ef32Sjsg for (i = 0; i < adev->gmc.num_mem_partitions; i++) 1853f005ef32Sjsg ttm_pool_fini(&adev->mman.ttm_pools[i]); 1854f005ef32Sjsg 1855f005ef32Sjsg kfree(adev->mman.ttm_pools); 1856f005ef32Sjsg adev->mman.ttm_pools = NULL; 1857f005ef32Sjsg } 1858f005ef32Sjsg 18595ca02815Sjsg /* 1860fb4d8502Sjsg * amdgpu_ttm_init - Init the memory management (ttm) as well as various 1861fb4d8502Sjsg * gtt/vram related fields. 1862fb4d8502Sjsg * 1863fb4d8502Sjsg * This initializes all of the memory space pools that the TTM layer 1864fb4d8502Sjsg * will need such as the GTT space (system memory mapped to the device), 1865fb4d8502Sjsg * VRAM (on-board memory), and on-chip memories (GDS, GWS, OA) which 1866fb4d8502Sjsg * can be mapped per VMID. 1867fb4d8502Sjsg */ 1868fb4d8502Sjsg int amdgpu_ttm_init(struct amdgpu_device *adev) 1869fb4d8502Sjsg { 1870fb4d8502Sjsg uint64_t gtt_size; 1871fb4d8502Sjsg int r; 1872fb4d8502Sjsg 1873c349dbc7Sjsg rw_init(&adev->mman.gtt_window_lock, "gttwin"); 1874c349dbc7Sjsg 1875*349a600bSjsg dma_set_max_seg_size(adev->dev, UINT_MAX); 1876fb4d8502Sjsg /* No others user of address space so set it to 0 */ 1877fb4d8502Sjsg #ifdef notyet 18785ca02815Sjsg r = ttm_device_init(&adev->mman.bdev, &amdgpu_bo_driver, adev->dev, 1879ad8b1aafSjsg adev_to_drm(adev)->anon_inode->i_mapping, 1880ad8b1aafSjsg adev_to_drm(adev)->vma_offset_manager, 18815ca02815Sjsg adev->need_swiotlb, 1882c349dbc7Sjsg dma_addressing_limited(adev->dev)); 1883fb4d8502Sjsg #else 18845ca02815Sjsg r = ttm_device_init(&adev->mman.bdev, &amdgpu_bo_driver, adev->dev, 1885ad8b1aafSjsg /*adev_to_drm(adev)->anon_inode->i_mapping*/NULL, 1886ad8b1aafSjsg adev_to_drm(adev)->vma_offset_manager, 18875ca02815Sjsg adev->need_swiotlb, 1888c349dbc7Sjsg dma_addressing_limited(adev->dev)); 1889fb4d8502Sjsg #endif 1890fb4d8502Sjsg if (r) { 1891fb4d8502Sjsg DRM_ERROR("failed initializing buffer object driver(%d).\n", r); 1892fb4d8502Sjsg return r; 1893fb4d8502Sjsg } 1894f005ef32Sjsg 1895f005ef32Sjsg r = amdgpu_ttm_pools_init(adev); 1896f005ef32Sjsg if (r) { 1897f005ef32Sjsg DRM_ERROR("failed to init ttm pools(%d).\n", r); 1898f005ef32Sjsg return r; 1899f005ef32Sjsg } 1900fb4d8502Sjsg adev->mman.bdev.iot = adev->iot; 1901fb4d8502Sjsg adev->mman.bdev.memt = adev->memt; 1902fb4d8502Sjsg adev->mman.bdev.dmat = adev->dmat; 1903fb4d8502Sjsg adev->mman.initialized = true; 1904fb4d8502Sjsg 1905fb4d8502Sjsg /* Initialize VRAM pool with all of VRAM divided into pages */ 1906ad8b1aafSjsg r = amdgpu_vram_mgr_init(adev); 1907fb4d8502Sjsg if (r) { 1908fb4d8502Sjsg DRM_ERROR("Failed initializing VRAM heap.\n"); 1909fb4d8502Sjsg return r; 1910fb4d8502Sjsg } 1911fb4d8502Sjsg 1912fb4d8502Sjsg /* Change the size here instead of the init above so only lpfn is affected */ 1913fb4d8502Sjsg amdgpu_ttm_set_buffer_funcs_status(adev, false); 19145ca02815Sjsg #if defined(CONFIG_64BIT) && defined(__linux__) 19155ca02815Sjsg #ifdef CONFIG_X86 19165ca02815Sjsg if (adev->gmc.xgmi.connected_to_cpu) 19175ca02815Sjsg adev->mman.aper_base_kaddr = ioremap_cache(adev->gmc.aper_base, 19185ca02815Sjsg adev->gmc.visible_vram_size); 19195ca02815Sjsg 1920f005ef32Sjsg else if (adev->gmc.is_app_apu) 1921f005ef32Sjsg DRM_DEBUG_DRIVER( 1922f005ef32Sjsg "No need to ioremap when real vram size is 0\n"); 19235ca02815Sjsg else 19245ca02815Sjsg #endif 1925fb4d8502Sjsg adev->mman.aper_base_kaddr = ioremap_wc(adev->gmc.aper_base, 1926fb4d8502Sjsg adev->gmc.visible_vram_size); 1927c349dbc7Sjsg #else 1928c349dbc7Sjsg if (bus_space_map(adev->memt, adev->gmc.aper_base, 1929c349dbc7Sjsg adev->gmc.visible_vram_size, 1930c349dbc7Sjsg BUS_SPACE_MAP_LINEAR | BUS_SPACE_MAP_PREFETCHABLE, 1931c349dbc7Sjsg &adev->mman.aper_bsh)) { 19323484b12eSjsg adev->mman.aper_base_kaddr = NULL; 19333484b12eSjsg } else { 1934c349dbc7Sjsg adev->mman.aper_base_kaddr = bus_space_vaddr(adev->memt, 1935c349dbc7Sjsg adev->mman.aper_bsh); 19363484b12eSjsg } 1937c349dbc7Sjsg #endif 1938fb4d8502Sjsg 1939fb4d8502Sjsg /* 1940fb4d8502Sjsg *The reserved vram for firmware must be pinned to the specified 1941fb4d8502Sjsg *place on the VRAM, so reserve it early. 1942fb4d8502Sjsg */ 1943fb4d8502Sjsg r = amdgpu_ttm_fw_reserve_vram_init(adev); 1944f005ef32Sjsg if (r) 1945fb4d8502Sjsg return r; 1946fb4d8502Sjsg 1947c349dbc7Sjsg /* 19480b078e87Sjsg *The reserved vram for driver must be pinned to the specified 19490b078e87Sjsg *place on the VRAM, so reserve it early. 19500b078e87Sjsg */ 19510b078e87Sjsg r = amdgpu_ttm_drv_reserve_vram_init(adev); 19520b078e87Sjsg if (r) 19530b078e87Sjsg return r; 19540b078e87Sjsg 19550b078e87Sjsg /* 1956ad8b1aafSjsg * only NAVI10 and onwards ASIC support for IP discovery. 1957ad8b1aafSjsg * If IP discovery enabled, a block of memory should be 1958ad8b1aafSjsg * reserved for IP discovey. 1959c349dbc7Sjsg */ 1960ad8b1aafSjsg if (adev->mman.discovery_bin) { 1961ad8b1aafSjsg r = amdgpu_ttm_reserve_tmr(adev); 1962c349dbc7Sjsg if (r) 1963c349dbc7Sjsg return r; 1964c349dbc7Sjsg } 1965c349dbc7Sjsg 1966fb4d8502Sjsg /* allocate memory as required for VGA 1967fb4d8502Sjsg * This is used for VGA emulation and pre-OS scanout buffers to 1968fb4d8502Sjsg * avoid display artifacts while transitioning between pre-OS 1969f005ef32Sjsg * and driver. 1970f005ef32Sjsg */ 1971f005ef32Sjsg if (!adev->gmc.is_app_apu) { 1972f005ef32Sjsg r = amdgpu_bo_create_kernel_at(adev, 0, 1973f005ef32Sjsg adev->mman.stolen_vga_size, 1974ad8b1aafSjsg &adev->mman.stolen_vga_memory, 1975ad8b1aafSjsg NULL); 1976fb4d8502Sjsg if (r) 1977fb4d8502Sjsg return r; 1978f005ef32Sjsg 1979ad8b1aafSjsg r = amdgpu_bo_create_kernel_at(adev, adev->mman.stolen_vga_size, 1980ad8b1aafSjsg adev->mman.stolen_extended_size, 1981ad8b1aafSjsg &adev->mman.stolen_extended_memory, 1982c349dbc7Sjsg NULL); 1983f005ef32Sjsg 1984c349dbc7Sjsg if (r) 1985c349dbc7Sjsg return r; 1986f005ef32Sjsg 1987f005ef32Sjsg r = amdgpu_bo_create_kernel_at(adev, 1988f005ef32Sjsg adev->mman.stolen_reserved_offset, 19895ca02815Sjsg adev->mman.stolen_reserved_size, 19905ca02815Sjsg &adev->mman.stolen_reserved_memory, 19915ca02815Sjsg NULL); 19925ca02815Sjsg if (r) 19935ca02815Sjsg return r; 1994f005ef32Sjsg } else { 1995f005ef32Sjsg DRM_DEBUG_DRIVER("Skipped stolen memory reservation\n"); 1996f005ef32Sjsg } 1997c349dbc7Sjsg 1998fb4d8502Sjsg DRM_INFO("amdgpu: %uM of VRAM memory ready\n", 1999f005ef32Sjsg (unsigned int)(adev->gmc.real_vram_size / (1024 * 1024))); 2000fb4d8502Sjsg 2001f005ef32Sjsg /* Compute GTT size, either based on TTM limit 2002f005ef32Sjsg * or whatever the user passed on module init. 20031bb76ff1Sjsg */ 2004f005ef32Sjsg if (amdgpu_gtt_size == -1) 2005f005ef32Sjsg gtt_size = ttm_tt_pages_limit() << PAGE_SHIFT; 2006f005ef32Sjsg else 2007fb4d8502Sjsg gtt_size = (uint64_t)amdgpu_gtt_size << 20; 2008fb4d8502Sjsg 2009fb4d8502Sjsg /* Initialize GTT memory pool */ 2010ad8b1aafSjsg r = amdgpu_gtt_mgr_init(adev, gtt_size); 2011fb4d8502Sjsg if (r) { 2012fb4d8502Sjsg DRM_ERROR("Failed initializing GTT heap.\n"); 2013fb4d8502Sjsg return r; 2014fb4d8502Sjsg } 2015fb4d8502Sjsg DRM_INFO("amdgpu: %uM of GTT memory ready.\n", 2016f005ef32Sjsg (unsigned int)(gtt_size / (1024 * 1024))); 2017f005ef32Sjsg 2018f005ef32Sjsg /* Initiailize doorbell pool on PCI BAR */ 2019f005ef32Sjsg r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_DOORBELL, adev->doorbell.size / PAGE_SIZE); 2020f005ef32Sjsg if (r) { 2021f005ef32Sjsg DRM_ERROR("Failed initializing doorbell heap.\n"); 2022f005ef32Sjsg return r; 2023f005ef32Sjsg } 2024f005ef32Sjsg 2025f005ef32Sjsg /* Create a boorbell page for kernel usages */ 2026f005ef32Sjsg r = amdgpu_doorbell_create_kernel_doorbells(adev); 2027f005ef32Sjsg if (r) { 2028f005ef32Sjsg DRM_ERROR("Failed to initialize kernel doorbells.\n"); 2029f005ef32Sjsg return r; 2030f005ef32Sjsg } 2031fb4d8502Sjsg 20325ca02815Sjsg /* Initialize preemptible memory pool */ 20335ca02815Sjsg r = amdgpu_preempt_mgr_init(adev); 20345ca02815Sjsg if (r) { 20355ca02815Sjsg DRM_ERROR("Failed initializing PREEMPT heap.\n"); 20365ca02815Sjsg return r; 20375ca02815Sjsg } 20385ca02815Sjsg 2039fb4d8502Sjsg /* Initialize various on-chip memory pools */ 2040ad8b1aafSjsg r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_GDS, adev->gds.gds_size); 2041fb4d8502Sjsg if (r) { 2042fb4d8502Sjsg DRM_ERROR("Failed initializing GDS heap.\n"); 2043fb4d8502Sjsg return r; 2044fb4d8502Sjsg } 2045fb4d8502Sjsg 2046ad8b1aafSjsg r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_GWS, adev->gds.gws_size); 2047fb4d8502Sjsg if (r) { 2048fb4d8502Sjsg DRM_ERROR("Failed initializing gws heap.\n"); 2049fb4d8502Sjsg return r; 2050fb4d8502Sjsg } 2051fb4d8502Sjsg 2052ad8b1aafSjsg r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_OA, adev->gds.oa_size); 2053fb4d8502Sjsg if (r) { 2054fb4d8502Sjsg DRM_ERROR("Failed initializing oa heap.\n"); 2055fb4d8502Sjsg return r; 2056fb4d8502Sjsg } 20571bb76ff1Sjsg if (amdgpu_bo_create_kernel(adev, PAGE_SIZE, PAGE_SIZE, 20581bb76ff1Sjsg AMDGPU_GEM_DOMAIN_GTT, 20591bb76ff1Sjsg &adev->mman.sdma_access_bo, NULL, 20601bb76ff1Sjsg &adev->mman.sdma_access_ptr)) 20611bb76ff1Sjsg DRM_WARN("Debug VRAM access will use slowpath MM access\n"); 20621bb76ff1Sjsg 2063fb4d8502Sjsg return 0; 2064fb4d8502Sjsg } 2065fb4d8502Sjsg 20665ca02815Sjsg /* 2067fb4d8502Sjsg * amdgpu_ttm_fini - De-initialize the TTM memory pools 2068fb4d8502Sjsg */ 2069fb4d8502Sjsg void amdgpu_ttm_fini(struct amdgpu_device *adev) 2070fb4d8502Sjsg { 20711bb76ff1Sjsg int idx; 2072f005ef32Sjsg 2073fb4d8502Sjsg if (!adev->mman.initialized) 2074fb4d8502Sjsg return; 2075fb4d8502Sjsg 2076f005ef32Sjsg amdgpu_ttm_pools_fini(adev); 2077f005ef32Sjsg 2078c349dbc7Sjsg amdgpu_ttm_training_reserve_vram_fini(adev); 2079ad8b1aafSjsg /* return the stolen vga memory back to VRAM */ 2080f005ef32Sjsg if (!adev->gmc.is_app_apu) { 2081ad8b1aafSjsg amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL); 20825ca02815Sjsg amdgpu_bo_free_kernel(&adev->mman.stolen_extended_memory, NULL, NULL); 2083ac996727Sjsg /* return the FW reserved memory back to VRAM */ 2084ac996727Sjsg amdgpu_bo_free_kernel(&adev->mman.fw_reserved_memory, NULL, 2085ac996727Sjsg NULL); 20865ca02815Sjsg if (adev->mman.stolen_reserved_size) 20875ca02815Sjsg amdgpu_bo_free_kernel(&adev->mman.stolen_reserved_memory, 20885ca02815Sjsg NULL, NULL); 2089f005ef32Sjsg } 20901bb76ff1Sjsg amdgpu_bo_free_kernel(&adev->mman.sdma_access_bo, NULL, 20911bb76ff1Sjsg &adev->mman.sdma_access_ptr); 2092fb4d8502Sjsg amdgpu_ttm_fw_reserve_vram_fini(adev); 20930b078e87Sjsg amdgpu_ttm_drv_reserve_vram_fini(adev); 2094c349dbc7Sjsg 20951bb76ff1Sjsg if (drm_dev_enter(adev_to_drm(adev), &idx)) { 20961bb76ff1Sjsg 20971bb76ff1Sjsg #ifdef __linux__ 20981bb76ff1Sjsg if (adev->mman.aper_base_kaddr) 20991bb76ff1Sjsg iounmap(adev->mman.aper_base_kaddr); 21001bb76ff1Sjsg #else 21011bb76ff1Sjsg if (adev->mman.aper_base_kaddr) 21021bb76ff1Sjsg bus_space_unmap(adev->memt, adev->mman.aper_bsh, 21031bb76ff1Sjsg adev->gmc.visible_vram_size); 21041bb76ff1Sjsg #endif 21051bb76ff1Sjsg adev->mman.aper_base_kaddr = NULL; 21061bb76ff1Sjsg 21071bb76ff1Sjsg drm_dev_exit(idx); 21081bb76ff1Sjsg } 21091bb76ff1Sjsg 2110ad8b1aafSjsg amdgpu_vram_mgr_fini(adev); 2111ad8b1aafSjsg amdgpu_gtt_mgr_fini(adev); 21125ca02815Sjsg amdgpu_preempt_mgr_fini(adev); 2113ad8b1aafSjsg ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_GDS); 2114ad8b1aafSjsg ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_GWS); 2115ad8b1aafSjsg ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_OA); 21165ca02815Sjsg ttm_device_fini(&adev->mman.bdev); 2117fb4d8502Sjsg adev->mman.initialized = false; 2118fb4d8502Sjsg DRM_INFO("amdgpu: ttm finalized\n"); 2119fb4d8502Sjsg } 2120fb4d8502Sjsg 2121fb4d8502Sjsg /** 2122fb4d8502Sjsg * amdgpu_ttm_set_buffer_funcs_status - enable/disable use of buffer functions 2123fb4d8502Sjsg * 2124fb4d8502Sjsg * @adev: amdgpu_device pointer 2125fb4d8502Sjsg * @enable: true when we can use buffer functions. 2126fb4d8502Sjsg * 2127fb4d8502Sjsg * Enable/disable use of buffer functions during suspend/resume. This should 2128fb4d8502Sjsg * only be called at bootup or when userspace isn't running. 2129fb4d8502Sjsg */ 2130fb4d8502Sjsg void amdgpu_ttm_set_buffer_funcs_status(struct amdgpu_device *adev, bool enable) 2131fb4d8502Sjsg { 2132ad8b1aafSjsg struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM); 2133fb4d8502Sjsg uint64_t size; 2134fb4d8502Sjsg int r; 2135fb4d8502Sjsg 2136ad8b1aafSjsg if (!adev->mman.initialized || amdgpu_in_reset(adev) || 2137f005ef32Sjsg adev->mman.buffer_funcs_enabled == enable || adev->gmc.is_app_apu) 2138fb4d8502Sjsg return; 2139fb4d8502Sjsg 2140fb4d8502Sjsg if (enable) { 2141fb4d8502Sjsg struct amdgpu_ring *ring; 2142c349dbc7Sjsg struct drm_gpu_scheduler *sched; 2143fb4d8502Sjsg 2144fb4d8502Sjsg ring = adev->mman.buffer_funcs_ring; 2145c349dbc7Sjsg sched = &ring->sched; 2146f005ef32Sjsg r = drm_sched_entity_init(&adev->mman.high_pr, 2147c349dbc7Sjsg DRM_SCHED_PRIORITY_KERNEL, &sched, 2148c349dbc7Sjsg 1, NULL); 2149fb4d8502Sjsg if (r) { 2150fb4d8502Sjsg DRM_ERROR("Failed setting up TTM BO move entity (%d)\n", 2151fb4d8502Sjsg r); 2152fb4d8502Sjsg return; 2153fb4d8502Sjsg } 2154f005ef32Sjsg 2155f005ef32Sjsg r = drm_sched_entity_init(&adev->mman.low_pr, 2156f005ef32Sjsg DRM_SCHED_PRIORITY_NORMAL, &sched, 2157f005ef32Sjsg 1, NULL); 2158f005ef32Sjsg if (r) { 2159f005ef32Sjsg DRM_ERROR("Failed setting up TTM BO move entity (%d)\n", 2160f005ef32Sjsg r); 2161f005ef32Sjsg goto error_free_entity; 2162f005ef32Sjsg } 2163fb4d8502Sjsg } else { 2164f005ef32Sjsg drm_sched_entity_destroy(&adev->mman.high_pr); 2165f005ef32Sjsg drm_sched_entity_destroy(&adev->mman.low_pr); 2166fb4d8502Sjsg dma_fence_put(man->move); 2167fb4d8502Sjsg man->move = NULL; 2168fb4d8502Sjsg } 2169fb4d8502Sjsg 2170fb4d8502Sjsg /* this just adjusts TTM size idea, which sets lpfn to the correct value */ 2171fb4d8502Sjsg if (enable) 2172fb4d8502Sjsg size = adev->gmc.real_vram_size; 2173fb4d8502Sjsg else 2174fb4d8502Sjsg size = adev->gmc.visible_vram_size; 21751bb76ff1Sjsg man->size = size; 2176fb4d8502Sjsg adev->mman.buffer_funcs_enabled = enable; 2177f005ef32Sjsg 2178f005ef32Sjsg return; 2179f005ef32Sjsg 2180f005ef32Sjsg error_free_entity: 2181f005ef32Sjsg drm_sched_entity_destroy(&adev->mman.high_pr); 2182fb4d8502Sjsg } 2183fb4d8502Sjsg 21841bb76ff1Sjsg static int amdgpu_ttm_prepare_job(struct amdgpu_device *adev, 21851bb76ff1Sjsg bool direct_submit, 21861bb76ff1Sjsg unsigned int num_dw, 21871bb76ff1Sjsg struct dma_resv *resv, 21881bb76ff1Sjsg bool vm_needs_flush, 2189f005ef32Sjsg struct amdgpu_job **job, 2190f005ef32Sjsg bool delayed) 21911bb76ff1Sjsg { 21921bb76ff1Sjsg enum amdgpu_ib_pool_type pool = direct_submit ? 21931bb76ff1Sjsg AMDGPU_IB_POOL_DIRECT : 21941bb76ff1Sjsg AMDGPU_IB_POOL_DELAYED; 21951bb76ff1Sjsg int r; 2196f005ef32Sjsg struct drm_sched_entity *entity = delayed ? &adev->mman.low_pr : 2197f005ef32Sjsg &adev->mman.high_pr; 2198f005ef32Sjsg r = amdgpu_job_alloc_with_ib(adev, entity, 2199f005ef32Sjsg AMDGPU_FENCE_OWNER_UNDEFINED, 2200f005ef32Sjsg num_dw * 4, pool, job); 22011bb76ff1Sjsg if (r) 22021bb76ff1Sjsg return r; 22031bb76ff1Sjsg 22041bb76ff1Sjsg if (vm_needs_flush) { 22051bb76ff1Sjsg (*job)->vm_pd_addr = amdgpu_gmc_pd_addr(adev->gmc.pdb0_bo ? 22061bb76ff1Sjsg adev->gmc.pdb0_bo : 22071bb76ff1Sjsg adev->gart.bo); 22081bb76ff1Sjsg (*job)->vm_needs_flush = true; 22091bb76ff1Sjsg } 2210f005ef32Sjsg if (!resv) 22111bb76ff1Sjsg return 0; 2212f005ef32Sjsg 2213f005ef32Sjsg return drm_sched_job_add_resv_dependencies(&(*job)->base, resv, 2214f005ef32Sjsg DMA_RESV_USAGE_BOOKKEEP); 22151bb76ff1Sjsg } 22161bb76ff1Sjsg 2217fb4d8502Sjsg int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset, 2218fb4d8502Sjsg uint64_t dst_offset, uint32_t byte_count, 2219c349dbc7Sjsg struct dma_resv *resv, 2220fb4d8502Sjsg struct dma_fence **fence, bool direct_submit, 2221ad8b1aafSjsg bool vm_needs_flush, bool tmz) 2222fb4d8502Sjsg { 2223fb4d8502Sjsg struct amdgpu_device *adev = ring->adev; 2224f005ef32Sjsg unsigned int num_loops, num_dw; 22251bb76ff1Sjsg struct amdgpu_job *job; 22261bb76ff1Sjsg uint32_t max_bytes; 2227f005ef32Sjsg unsigned int i; 2228fb4d8502Sjsg int r; 2229fb4d8502Sjsg 2230fb4ebca0Sjsg if (!direct_submit && !ring->sched.ready) { 2231fb4d8502Sjsg DRM_ERROR("Trying to move memory with ring turned off.\n"); 2232fb4d8502Sjsg return -EINVAL; 2233fb4d8502Sjsg } 2234fb4d8502Sjsg 2235fb4d8502Sjsg max_bytes = adev->mman.buffer_funcs->copy_max_bytes; 2236fb4d8502Sjsg num_loops = DIV_ROUND_UP(byte_count, max_bytes); 2237f005ef32Sjsg num_dw = ALIGN(num_loops * adev->mman.buffer_funcs->copy_num_dw, 8); 22381bb76ff1Sjsg r = amdgpu_ttm_prepare_job(adev, direct_submit, num_dw, 2239f005ef32Sjsg resv, vm_needs_flush, &job, false); 2240fb4d8502Sjsg if (r) 2241fb4d8502Sjsg return r; 2242fb4d8502Sjsg 2243fb4d8502Sjsg for (i = 0; i < num_loops; i++) { 2244fb4d8502Sjsg uint32_t cur_size_in_bytes = min(byte_count, max_bytes); 2245fb4d8502Sjsg 2246fb4d8502Sjsg amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset, 2247ad8b1aafSjsg dst_offset, cur_size_in_bytes, tmz); 2248fb4d8502Sjsg 2249fb4d8502Sjsg src_offset += cur_size_in_bytes; 2250fb4d8502Sjsg dst_offset += cur_size_in_bytes; 2251fb4d8502Sjsg byte_count -= cur_size_in_bytes; 2252fb4d8502Sjsg } 2253fb4d8502Sjsg 2254fb4d8502Sjsg amdgpu_ring_pad_ib(ring, &job->ibs[0]); 2255fb4d8502Sjsg WARN_ON(job->ibs[0].length_dw > num_dw); 2256fb4d8502Sjsg if (direct_submit) 2257fb4d8502Sjsg r = amdgpu_job_submit_direct(job, ring, fence); 2258fb4d8502Sjsg else 2259f005ef32Sjsg *fence = amdgpu_job_submit(job); 2260fb4d8502Sjsg if (r) 2261fb4d8502Sjsg goto error_free; 2262fb4d8502Sjsg 2263fb4d8502Sjsg return r; 2264fb4d8502Sjsg 2265fb4d8502Sjsg error_free: 2266fb4d8502Sjsg amdgpu_job_free(job); 2267fb4d8502Sjsg DRM_ERROR("Error scheduling IBs (%d)\n", r); 2268fb4d8502Sjsg return r; 2269fb4d8502Sjsg } 2270fb4d8502Sjsg 22711bb76ff1Sjsg static int amdgpu_ttm_fill_mem(struct amdgpu_ring *ring, uint32_t src_data, 22721bb76ff1Sjsg uint64_t dst_addr, uint32_t byte_count, 2273c349dbc7Sjsg struct dma_resv *resv, 22741bb76ff1Sjsg struct dma_fence **fence, 2275f005ef32Sjsg bool vm_needs_flush, bool delayed) 2276fb4d8502Sjsg { 22771bb76ff1Sjsg struct amdgpu_device *adev = ring->adev; 2278fb4d8502Sjsg unsigned int num_loops, num_dw; 2279fb4d8502Sjsg struct amdgpu_job *job; 22801bb76ff1Sjsg uint32_t max_bytes; 22811bb76ff1Sjsg unsigned int i; 2282fb4d8502Sjsg int r; 2283fb4d8502Sjsg 22841bb76ff1Sjsg max_bytes = adev->mman.buffer_funcs->fill_max_bytes; 22851bb76ff1Sjsg num_loops = DIV_ROUND_UP_ULL(byte_count, max_bytes); 2286f005ef32Sjsg num_dw = ALIGN(num_loops * adev->mman.buffer_funcs->fill_num_dw, 8); 22871bb76ff1Sjsg r = amdgpu_ttm_prepare_job(adev, false, num_dw, resv, vm_needs_flush, 2288f005ef32Sjsg &job, delayed); 2289fb4d8502Sjsg if (r) 2290fb4d8502Sjsg return r; 2291fb4d8502Sjsg 22921bb76ff1Sjsg for (i = 0; i < num_loops; i++) { 22931bb76ff1Sjsg uint32_t cur_size = min(byte_count, max_bytes); 2294fb4d8502Sjsg 22955ca02815Sjsg amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data, dst_addr, 22965ca02815Sjsg cur_size); 2297fb4d8502Sjsg 22981bb76ff1Sjsg dst_addr += cur_size; 22991bb76ff1Sjsg byte_count -= cur_size; 2300fb4d8502Sjsg } 2301fb4d8502Sjsg 2302fb4d8502Sjsg amdgpu_ring_pad_ib(ring, &job->ibs[0]); 2303fb4d8502Sjsg WARN_ON(job->ibs[0].length_dw > num_dw); 2304f005ef32Sjsg *fence = amdgpu_job_submit(job); 2305fb4d8502Sjsg return 0; 2306fb4d8502Sjsg } 2307fb4d8502Sjsg 23081bb76ff1Sjsg int amdgpu_fill_buffer(struct amdgpu_bo *bo, 23091bb76ff1Sjsg uint32_t src_data, 23101bb76ff1Sjsg struct dma_resv *resv, 2311f005ef32Sjsg struct dma_fence **f, 2312f005ef32Sjsg bool delayed) 23131bb76ff1Sjsg { 23141bb76ff1Sjsg struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); 23151bb76ff1Sjsg struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring; 23161bb76ff1Sjsg struct dma_fence *fence = NULL; 23171bb76ff1Sjsg struct amdgpu_res_cursor dst; 23181bb76ff1Sjsg int r; 23191bb76ff1Sjsg 23201bb76ff1Sjsg if (!adev->mman.buffer_funcs_enabled) { 23211bb76ff1Sjsg DRM_ERROR("Trying to clear memory with ring turned off.\n"); 23221bb76ff1Sjsg return -EINVAL; 23231bb76ff1Sjsg } 23241bb76ff1Sjsg 23251bb76ff1Sjsg amdgpu_res_first(bo->tbo.resource, 0, amdgpu_bo_size(bo), &dst); 23261bb76ff1Sjsg 23271bb76ff1Sjsg mutex_lock(&adev->mman.gtt_window_lock); 23281bb76ff1Sjsg while (dst.remaining) { 23291bb76ff1Sjsg struct dma_fence *next; 23301bb76ff1Sjsg uint64_t cur_size, to; 23311bb76ff1Sjsg 23321bb76ff1Sjsg /* Never fill more than 256MiB at once to avoid timeouts */ 23331bb76ff1Sjsg cur_size = min(dst.size, 256ULL << 20); 23341bb76ff1Sjsg 23351bb76ff1Sjsg r = amdgpu_ttm_map_buffer(&bo->tbo, bo->tbo.resource, &dst, 23361bb76ff1Sjsg 1, ring, false, &cur_size, &to); 23371bb76ff1Sjsg if (r) 23381bb76ff1Sjsg goto error; 23391bb76ff1Sjsg 23401bb76ff1Sjsg r = amdgpu_ttm_fill_mem(ring, src_data, to, cur_size, resv, 2341f005ef32Sjsg &next, true, delayed); 23421bb76ff1Sjsg if (r) 23431bb76ff1Sjsg goto error; 23441bb76ff1Sjsg 23451bb76ff1Sjsg dma_fence_put(fence); 23461bb76ff1Sjsg fence = next; 23471bb76ff1Sjsg 23481bb76ff1Sjsg amdgpu_res_next(&dst, cur_size); 23491bb76ff1Sjsg } 23501bb76ff1Sjsg error: 23511bb76ff1Sjsg mutex_unlock(&adev->mman.gtt_window_lock); 23521bb76ff1Sjsg if (f) 23531bb76ff1Sjsg *f = dma_fence_get(fence); 23541bb76ff1Sjsg dma_fence_put(fence); 23551bb76ff1Sjsg return r; 23561bb76ff1Sjsg } 23571bb76ff1Sjsg 23588e01f7deSjsg /** 23598e01f7deSjsg * amdgpu_ttm_evict_resources - evict memory buffers 23608e01f7deSjsg * @adev: amdgpu device object 23618e01f7deSjsg * @mem_type: evicted BO's memory type 23628e01f7deSjsg * 23638e01f7deSjsg * Evicts all @mem_type buffers on the lru list of the memory type. 23648e01f7deSjsg * 23658e01f7deSjsg * Returns: 23668e01f7deSjsg * 0 for success or a negative error code on failure. 23678e01f7deSjsg */ 23688e01f7deSjsg int amdgpu_ttm_evict_resources(struct amdgpu_device *adev, int mem_type) 23698e01f7deSjsg { 23708e01f7deSjsg struct ttm_resource_manager *man; 23718e01f7deSjsg 23728e01f7deSjsg switch (mem_type) { 23738e01f7deSjsg case TTM_PL_VRAM: 23748e01f7deSjsg case TTM_PL_TT: 23758e01f7deSjsg case AMDGPU_PL_GWS: 23768e01f7deSjsg case AMDGPU_PL_GDS: 23778e01f7deSjsg case AMDGPU_PL_OA: 23788e01f7deSjsg man = ttm_manager_type(&adev->mman.bdev, mem_type); 23798e01f7deSjsg break; 23808e01f7deSjsg default: 23818e01f7deSjsg DRM_ERROR("Trying to evict invalid memory type\n"); 23828e01f7deSjsg return -EINVAL; 23838e01f7deSjsg } 23848e01f7deSjsg 23858e01f7deSjsg return ttm_resource_manager_evict_all(&adev->mman.bdev, man); 23868e01f7deSjsg } 23878e01f7deSjsg 2388fb4d8502Sjsg #if defined(CONFIG_DEBUG_FS) 2389fb4d8502Sjsg 23905ca02815Sjsg static int amdgpu_ttm_page_pool_show(struct seq_file *m, void *unused) 23915ca02815Sjsg { 2392f005ef32Sjsg struct amdgpu_device *adev = m->private; 2393fb4d8502Sjsg 23945ca02815Sjsg return ttm_pool_debugfs(&adev->mman.bdev.pool, m); 23955ca02815Sjsg } 23965ca02815Sjsg 23975ca02815Sjsg DEFINE_SHOW_ATTRIBUTE(amdgpu_ttm_page_pool); 23985ca02815Sjsg 23995ca02815Sjsg /* 2400fb4d8502Sjsg * amdgpu_ttm_vram_read - Linear read access to VRAM 2401fb4d8502Sjsg * 2402fb4d8502Sjsg * Accesses VRAM via MMIO for debugging purposes. 2403fb4d8502Sjsg */ 2404fb4d8502Sjsg static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf, 2405fb4d8502Sjsg size_t size, loff_t *pos) 2406fb4d8502Sjsg { 2407fb4d8502Sjsg struct amdgpu_device *adev = file_inode(f)->i_private; 2408fb4d8502Sjsg ssize_t result = 0; 2409fb4d8502Sjsg 2410fb4d8502Sjsg if (size & 0x3 || *pos & 0x3) 2411fb4d8502Sjsg return -EINVAL; 2412fb4d8502Sjsg 2413fb4d8502Sjsg if (*pos >= adev->gmc.mc_vram_size) 2414fb4d8502Sjsg return -ENXIO; 2415fb4d8502Sjsg 2416c349dbc7Sjsg size = min(size, (size_t)(adev->gmc.mc_vram_size - *pos)); 2417fb4d8502Sjsg while (size) { 2418c349dbc7Sjsg size_t bytes = min(size, AMDGPU_TTM_VRAM_MAX_DW_READ * 4); 2419c349dbc7Sjsg uint32_t value[AMDGPU_TTM_VRAM_MAX_DW_READ]; 2420fb4d8502Sjsg 2421c349dbc7Sjsg amdgpu_device_vram_access(adev, *pos, value, bytes, false); 2422c349dbc7Sjsg if (copy_to_user(buf, value, bytes)) 2423c349dbc7Sjsg return -EFAULT; 2424fb4d8502Sjsg 2425c349dbc7Sjsg result += bytes; 2426c349dbc7Sjsg buf += bytes; 2427c349dbc7Sjsg *pos += bytes; 2428c349dbc7Sjsg size -= bytes; 2429fb4d8502Sjsg } 2430fb4d8502Sjsg 2431fb4d8502Sjsg return result; 2432fb4d8502Sjsg } 2433fb4d8502Sjsg 24345ca02815Sjsg /* 2435fb4d8502Sjsg * amdgpu_ttm_vram_write - Linear write access to VRAM 2436fb4d8502Sjsg * 2437fb4d8502Sjsg * Accesses VRAM via MMIO for debugging purposes. 2438fb4d8502Sjsg */ 2439fb4d8502Sjsg static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf, 2440fb4d8502Sjsg size_t size, loff_t *pos) 2441fb4d8502Sjsg { 2442fb4d8502Sjsg struct amdgpu_device *adev = file_inode(f)->i_private; 2443fb4d8502Sjsg ssize_t result = 0; 2444fb4d8502Sjsg int r; 2445fb4d8502Sjsg 2446fb4d8502Sjsg if (size & 0x3 || *pos & 0x3) 2447fb4d8502Sjsg return -EINVAL; 2448fb4d8502Sjsg 2449fb4d8502Sjsg if (*pos >= adev->gmc.mc_vram_size) 2450fb4d8502Sjsg return -ENXIO; 2451fb4d8502Sjsg 2452fb4d8502Sjsg while (size) { 2453fb4d8502Sjsg uint32_t value; 2454fb4d8502Sjsg 2455fb4d8502Sjsg if (*pos >= adev->gmc.mc_vram_size) 2456fb4d8502Sjsg return result; 2457fb4d8502Sjsg 2458fb4d8502Sjsg r = get_user(value, (uint32_t *)buf); 2459fb4d8502Sjsg if (r) 2460fb4d8502Sjsg return r; 2461fb4d8502Sjsg 24625ca02815Sjsg amdgpu_device_mm_access(adev, *pos, &value, 4, true); 2463fb4d8502Sjsg 2464fb4d8502Sjsg result += 4; 2465fb4d8502Sjsg buf += 4; 2466fb4d8502Sjsg *pos += 4; 2467fb4d8502Sjsg size -= 4; 2468fb4d8502Sjsg } 2469fb4d8502Sjsg 2470fb4d8502Sjsg return result; 2471fb4d8502Sjsg } 2472fb4d8502Sjsg 2473fb4d8502Sjsg static const struct file_operations amdgpu_ttm_vram_fops = { 2474fb4d8502Sjsg .owner = THIS_MODULE, 2475fb4d8502Sjsg .read = amdgpu_ttm_vram_read, 2476fb4d8502Sjsg .write = amdgpu_ttm_vram_write, 2477fb4d8502Sjsg .llseek = default_llseek, 2478fb4d8502Sjsg }; 2479fb4d8502Sjsg 24805ca02815Sjsg /* 2481fb4d8502Sjsg * amdgpu_iomem_read - Virtual read access to GPU mapped memory 2482fb4d8502Sjsg * 2483fb4d8502Sjsg * This function is used to read memory that has been mapped to the 2484fb4d8502Sjsg * GPU and the known addresses are not physical addresses but instead 2485fb4d8502Sjsg * bus addresses (e.g., what you'd put in an IB or ring buffer). 2486fb4d8502Sjsg */ 2487fb4d8502Sjsg static ssize_t amdgpu_iomem_read(struct file *f, char __user *buf, 2488fb4d8502Sjsg size_t size, loff_t *pos) 2489fb4d8502Sjsg { 2490fb4d8502Sjsg struct amdgpu_device *adev = file_inode(f)->i_private; 2491fb4d8502Sjsg struct iommu_domain *dom; 2492fb4d8502Sjsg ssize_t result = 0; 2493fb4d8502Sjsg int r; 2494fb4d8502Sjsg 2495fb4d8502Sjsg /* retrieve the IOMMU domain if any for this device */ 2496fb4d8502Sjsg dom = iommu_get_domain_for_dev(adev->dev); 2497fb4d8502Sjsg 2498fb4d8502Sjsg while (size) { 2499ad8b1aafSjsg phys_addr_t addr = *pos & LINUX_PAGE_MASK; 2500ad8b1aafSjsg loff_t off = *pos & ~LINUX_PAGE_MASK; 2501fb4d8502Sjsg size_t bytes = PAGE_SIZE - off; 2502fb4d8502Sjsg unsigned long pfn; 2503fb4d8502Sjsg struct vm_page *p; 2504fb4d8502Sjsg void *ptr; 2505fb4d8502Sjsg 2506f005ef32Sjsg bytes = min(bytes, size); 2507fb4d8502Sjsg 2508fb4d8502Sjsg /* Translate the bus address to a physical address. If 2509fb4d8502Sjsg * the domain is NULL it means there is no IOMMU active 2510fb4d8502Sjsg * and the address translation is the identity 2511fb4d8502Sjsg */ 2512fb4d8502Sjsg addr = dom ? iommu_iova_to_phys(dom, addr) : addr; 2513fb4d8502Sjsg 2514fb4d8502Sjsg pfn = addr >> PAGE_SHIFT; 2515fb4d8502Sjsg if (!pfn_valid(pfn)) 2516fb4d8502Sjsg return -EPERM; 2517fb4d8502Sjsg 2518fb4d8502Sjsg p = pfn_to_page(pfn); 25191bb76ff1Sjsg #ifdef notyet 2520fb4d8502Sjsg if (p->mapping != adev->mman.bdev.dev_mapping) 2521fb4d8502Sjsg return -EPERM; 25221bb76ff1Sjsg #else 25231bb76ff1Sjsg STUB(); 25241bb76ff1Sjsg #endif 2525fb4d8502Sjsg 2526f005ef32Sjsg ptr = kmap_local_page(p); 2527fb4d8502Sjsg r = copy_to_user(buf, ptr + off, bytes); 2528f005ef32Sjsg kunmap_local(ptr); 2529fb4d8502Sjsg if (r) 2530fb4d8502Sjsg return -EFAULT; 2531fb4d8502Sjsg 2532fb4d8502Sjsg size -= bytes; 2533fb4d8502Sjsg *pos += bytes; 2534fb4d8502Sjsg result += bytes; 2535fb4d8502Sjsg } 2536fb4d8502Sjsg 2537fb4d8502Sjsg return result; 2538fb4d8502Sjsg } 2539fb4d8502Sjsg 25405ca02815Sjsg /* 2541fb4d8502Sjsg * amdgpu_iomem_write - Virtual write access to GPU mapped memory 2542fb4d8502Sjsg * 2543fb4d8502Sjsg * This function is used to write memory that has been mapped to the 2544fb4d8502Sjsg * GPU and the known addresses are not physical addresses but instead 2545fb4d8502Sjsg * bus addresses (e.g., what you'd put in an IB or ring buffer). 2546fb4d8502Sjsg */ 2547fb4d8502Sjsg static ssize_t amdgpu_iomem_write(struct file *f, const char __user *buf, 2548fb4d8502Sjsg size_t size, loff_t *pos) 2549fb4d8502Sjsg { 2550fb4d8502Sjsg struct amdgpu_device *adev = file_inode(f)->i_private; 2551fb4d8502Sjsg struct iommu_domain *dom; 2552fb4d8502Sjsg ssize_t result = 0; 2553fb4d8502Sjsg int r; 2554fb4d8502Sjsg 2555fb4d8502Sjsg dom = iommu_get_domain_for_dev(adev->dev); 2556fb4d8502Sjsg 2557fb4d8502Sjsg while (size) { 2558ad8b1aafSjsg phys_addr_t addr = *pos & LINUX_PAGE_MASK; 2559ad8b1aafSjsg loff_t off = *pos & ~LINUX_PAGE_MASK; 2560fb4d8502Sjsg size_t bytes = PAGE_SIZE - off; 2561fb4d8502Sjsg unsigned long pfn; 2562fb4d8502Sjsg struct vm_page *p; 2563fb4d8502Sjsg void *ptr; 2564fb4d8502Sjsg 2565f005ef32Sjsg bytes = min(bytes, size); 2566fb4d8502Sjsg 2567fb4d8502Sjsg addr = dom ? iommu_iova_to_phys(dom, addr) : addr; 2568fb4d8502Sjsg 2569fb4d8502Sjsg pfn = addr >> PAGE_SHIFT; 2570fb4d8502Sjsg if (!pfn_valid(pfn)) 2571fb4d8502Sjsg return -EPERM; 2572fb4d8502Sjsg 2573fb4d8502Sjsg p = pfn_to_page(pfn); 25741bb76ff1Sjsg #ifdef notyet 2575fb4d8502Sjsg if (p->mapping != adev->mman.bdev.dev_mapping) 2576fb4d8502Sjsg return -EPERM; 25771bb76ff1Sjsg #else 25781bb76ff1Sjsg STUB(); 25791bb76ff1Sjsg #endif 2580fb4d8502Sjsg 2581f005ef32Sjsg ptr = kmap_local_page(p); 2582fb4d8502Sjsg r = copy_from_user(ptr + off, buf, bytes); 2583f005ef32Sjsg kunmap_local(ptr); 2584fb4d8502Sjsg if (r) 2585fb4d8502Sjsg return -EFAULT; 2586fb4d8502Sjsg 2587fb4d8502Sjsg size -= bytes; 2588fb4d8502Sjsg *pos += bytes; 2589fb4d8502Sjsg result += bytes; 2590fb4d8502Sjsg } 2591fb4d8502Sjsg 2592fb4d8502Sjsg return result; 2593fb4d8502Sjsg } 2594fb4d8502Sjsg 2595fb4d8502Sjsg static const struct file_operations amdgpu_ttm_iomem_fops = { 2596fb4d8502Sjsg .owner = THIS_MODULE, 2597fb4d8502Sjsg .read = amdgpu_iomem_read, 2598fb4d8502Sjsg .write = amdgpu_iomem_write, 2599fb4d8502Sjsg .llseek = default_llseek 2600fb4d8502Sjsg }; 2601fb4d8502Sjsg 2602fb4d8502Sjsg #endif 2603fb4d8502Sjsg 26045ca02815Sjsg void amdgpu_ttm_debugfs_init(struct amdgpu_device *adev) 2605fb4d8502Sjsg { 2606fb4d8502Sjsg #if defined(CONFIG_DEBUG_FS) 2607ad8b1aafSjsg struct drm_minor *minor = adev_to_drm(adev)->primary; 26085ca02815Sjsg struct dentry *root = minor->debugfs_root; 2609fb4d8502Sjsg 26105ca02815Sjsg debugfs_create_file_size("amdgpu_vram", 0444, root, adev, 26115ca02815Sjsg &amdgpu_ttm_vram_fops, adev->gmc.mc_vram_size); 26125ca02815Sjsg debugfs_create_file("amdgpu_iomem", 0444, root, adev, 26135ca02815Sjsg &amdgpu_ttm_iomem_fops); 26145ca02815Sjsg debugfs_create_file("ttm_page_pool", 0444, root, adev, 26155ca02815Sjsg &amdgpu_ttm_page_pool_fops); 26161bb76ff1Sjsg ttm_resource_manager_create_debugfs(ttm_manager_type(&adev->mman.bdev, 26171bb76ff1Sjsg TTM_PL_VRAM), 26181bb76ff1Sjsg root, "amdgpu_vram_mm"); 26191bb76ff1Sjsg ttm_resource_manager_create_debugfs(ttm_manager_type(&adev->mman.bdev, 26201bb76ff1Sjsg TTM_PL_TT), 26211bb76ff1Sjsg root, "amdgpu_gtt_mm"); 26221bb76ff1Sjsg ttm_resource_manager_create_debugfs(ttm_manager_type(&adev->mman.bdev, 26231bb76ff1Sjsg AMDGPU_PL_GDS), 26241bb76ff1Sjsg root, "amdgpu_gds_mm"); 26251bb76ff1Sjsg ttm_resource_manager_create_debugfs(ttm_manager_type(&adev->mman.bdev, 26261bb76ff1Sjsg AMDGPU_PL_GWS), 26271bb76ff1Sjsg root, "amdgpu_gws_mm"); 26281bb76ff1Sjsg ttm_resource_manager_create_debugfs(ttm_manager_type(&adev->mman.bdev, 26291bb76ff1Sjsg AMDGPU_PL_OA), 26301bb76ff1Sjsg root, "amdgpu_oa_mm"); 26311bb76ff1Sjsg 2632fb4d8502Sjsg #endif 2633fb4d8502Sjsg } 2634