1 /* $NetBSD: sid.h,v 1.2 2021/12/18 23:44:59 riastradh Exp $ */ 2 3 /* 4 * Copyright 2011 Advanced Micro Devices, Inc. 5 * 6 * Permission is hereby granted, free of charge, to any person obtaining a 7 * copy of this software and associated documentation files (the "Software"), 8 * to deal in the Software without restriction, including without limitation 9 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10 * and/or sell copies of the Software, and to permit persons to whom the 11 * Software is furnished to do so, subject to the following conditions: 12 * 13 * The above copyright notice and this permission notice shall be included in 14 * all copies or substantial portions of the Software. 15 * 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22 * OTHER DEALINGS IN THE SOFTWARE. 23 * 24 * Authors: Alex Deucher 25 */ 26 #ifndef SI_H 27 #define SI_H 28 29 #define TAHITI_RB_BITMAP_WIDTH_PER_SH 2 30 31 #define TAHITI_GB_ADDR_CONFIG_GOLDEN 0x12011003 32 #define VERDE_GB_ADDR_CONFIG_GOLDEN 0x12010002 33 #define HAINAN_GB_ADDR_CONFIG_GOLDEN 0x02010001 34 35 #define SI_MAX_SH_GPRS 256 36 #define SI_MAX_TEMP_GPRS 16 37 #define SI_MAX_SH_THREADS 256 38 #define SI_MAX_SH_STACK_ENTRIES 4096 39 #define SI_MAX_FRC_EOV_CNT 16384 40 #define SI_MAX_BACKENDS 8 41 #define SI_MAX_BACKENDS_MASK 0xFF 42 #define SI_MAX_BACKENDS_PER_SE_MASK 0x0F 43 #define SI_MAX_SIMDS 12 44 #define SI_MAX_SIMDS_MASK 0x0FFF 45 #define SI_MAX_SIMDS_PER_SE_MASK 0x00FF 46 #define SI_MAX_PIPES 8 47 #define SI_MAX_PIPES_MASK 0xFF 48 #define SI_MAX_PIPES_PER_SIMD_MASK 0x3F 49 #define SI_MAX_LDS_NUM 0xFFFF 50 #define SI_MAX_TCC 16 51 #define SI_MAX_TCC_MASK 0xFFFF 52 53 #define AMDGPU_NUM_OF_VMIDS 8 54 55 /* SMC IND accessor regs */ 56 #define SMC_IND_INDEX_0 0x80 57 #define SMC_IND_DATA_0 0x81 58 59 #define SMC_IND_ACCESS_CNTL 0x8A 60 # define AUTO_INCREMENT_IND_0 (1 << 0) 61 #define SMC_MESSAGE_0 0x8B 62 #define SMC_RESP_0 0x8C 63 64 /* CG IND registers are accessed via SMC indirect space + SMC_CG_IND_START */ 65 #define SMC_CG_IND_START 0xc0030000 66 #define SMC_CG_IND_END 0xc0040000 67 68 #define CG_CGTT_LOCAL_0 0x400 69 #define CG_CGTT_LOCAL_1 0x401 70 71 /* SMC IND registers */ 72 #define SMC_SYSCON_RESET_CNTL 0x80000000 73 # define RST_REG (1 << 0) 74 #define SMC_SYSCON_CLOCK_CNTL_0 0x80000004 75 # define CK_DISABLE (1 << 0) 76 # define CKEN (1 << 24) 77 78 #define VGA_HDP_CONTROL 0xCA 79 #define VGA_MEMORY_DISABLE (1 << 4) 80 81 #define DCCG_DISP_SLOW_SELECT_REG 0x13F 82 #define DCCG_DISP1_SLOW_SELECT(x) ((x) << 0) 83 #define DCCG_DISP1_SLOW_SELECT_MASK (7 << 0) 84 #define DCCG_DISP1_SLOW_SELECT_SHIFT 0 85 #define DCCG_DISP2_SLOW_SELECT(x) ((x) << 4) 86 #define DCCG_DISP2_SLOW_SELECT_MASK (7 << 4) 87 #define DCCG_DISP2_SLOW_SELECT_SHIFT 4 88 89 #define CG_SPLL_FUNC_CNTL 0x180 90 #define SPLL_RESET (1 << 0) 91 #define SPLL_SLEEP (1 << 1) 92 #define SPLL_BYPASS_EN (1 << 3) 93 #define SPLL_REF_DIV(x) ((x) << 4) 94 #define SPLL_REF_DIV_MASK (0x3f << 4) 95 #define SPLL_PDIV_A(x) ((x) << 20) 96 #define SPLL_PDIV_A_MASK (0x7f << 20) 97 #define SPLL_PDIV_A_SHIFT 20 98 #define CG_SPLL_FUNC_CNTL_2 0x181 99 #define SCLK_MUX_SEL(x) ((x) << 0) 100 #define SCLK_MUX_SEL_MASK (0x1ff << 0) 101 #define SPLL_CTLREQ_CHG (1 << 23) 102 #define SCLK_MUX_UPDATE (1 << 26) 103 #define CG_SPLL_FUNC_CNTL_3 0x182 104 #define SPLL_FB_DIV(x) ((x) << 0) 105 #define SPLL_FB_DIV_MASK (0x3ffffff << 0) 106 #define SPLL_FB_DIV_SHIFT 0 107 #define SPLL_DITHEN (1 << 28) 108 #define CG_SPLL_FUNC_CNTL_4 0x183 109 110 #define SPLL_STATUS 0x185 111 #define SPLL_CHG_STATUS (1 << 1) 112 #define SPLL_CNTL_MODE 0x186 113 #define SPLL_SW_DIR_CONTROL (1 << 0) 114 # define SPLL_REFCLK_SEL(x) ((x) << 26) 115 # define SPLL_REFCLK_SEL_MASK (3 << 26) 116 117 #define CG_SPLL_SPREAD_SPECTRUM 0x188 118 #define SSEN (1 << 0) 119 #define CLK_S(x) ((x) << 4) 120 #define CLK_S_MASK (0xfff << 4) 121 #define CLK_S_SHIFT 4 122 #define CG_SPLL_SPREAD_SPECTRUM_2 0x189 123 #define CLK_V(x) ((x) << 0) 124 #define CLK_V_MASK (0x3ffffff << 0) 125 #define CLK_V_SHIFT 0 126 127 #define CG_SPLL_AUTOSCALE_CNTL 0x18b 128 # define AUTOSCALE_ON_SS_CLEAR (1 << 9) 129 130 /* discrete uvd clocks */ 131 #define CG_UPLL_FUNC_CNTL 0x18d 132 # define UPLL_RESET_MASK 0x00000001 133 # define UPLL_SLEEP_MASK 0x00000002 134 # define UPLL_BYPASS_EN_MASK 0x00000004 135 # define UPLL_CTLREQ_MASK 0x00000008 136 # define UPLL_VCO_MODE_MASK 0x00000600 137 # define UPLL_REF_DIV_MASK 0x003F0000 138 # define UPLL_CTLACK_MASK 0x40000000 139 # define UPLL_CTLACK2_MASK 0x80000000 140 #define CG_UPLL_FUNC_CNTL_2 0x18e 141 # define UPLL_PDIV_A(x) ((x) << 0) 142 # define UPLL_PDIV_A_MASK 0x0000007F 143 # define UPLL_PDIV_B(x) ((x) << 8) 144 # define UPLL_PDIV_B_MASK 0x00007F00 145 # define VCLK_SRC_SEL(x) ((x) << 20) 146 # define VCLK_SRC_SEL_MASK 0x01F00000 147 # define DCLK_SRC_SEL(x) ((x) << 25) 148 # define DCLK_SRC_SEL_MASK 0x3E000000 149 #define CG_UPLL_FUNC_CNTL_3 0x18f 150 # define UPLL_FB_DIV(x) ((x) << 0) 151 # define UPLL_FB_DIV_MASK 0x01FFFFFF 152 #define CG_UPLL_FUNC_CNTL_4 0x191 153 # define UPLL_SPARE_ISPARE9 0x00020000 154 #define CG_UPLL_FUNC_CNTL_5 0x192 155 # define RESET_ANTI_MUX_MASK 0x00000200 156 #define CG_UPLL_SPREAD_SPECTRUM 0x194 157 # define SSEN_MASK 0x00000001 158 159 #define MPLL_BYPASSCLK_SEL 0x197 160 # define MPLL_CLKOUT_SEL(x) ((x) << 8) 161 # define MPLL_CLKOUT_SEL_MASK 0xFF00 162 163 #define CG_CLKPIN_CNTL 0x198 164 # define XTALIN_DIVIDE (1 << 1) 165 # define BCLK_AS_XCLK (1 << 2) 166 #define CG_CLKPIN_CNTL_2 0x199 167 # define FORCE_BIF_REFCLK_EN (1 << 3) 168 # define MUX_TCLK_TO_XCLK (1 << 8) 169 170 #define THM_CLK_CNTL 0x19b 171 # define CMON_CLK_SEL(x) ((x) << 0) 172 # define CMON_CLK_SEL_MASK 0xFF 173 # define TMON_CLK_SEL(x) ((x) << 8) 174 # define TMON_CLK_SEL_MASK 0xFF00 175 #define MISC_CLK_CNTL 0x19c 176 # define DEEP_SLEEP_CLK_SEL(x) ((x) << 0) 177 # define DEEP_SLEEP_CLK_SEL_MASK 0xFF 178 # define ZCLK_SEL(x) ((x) << 8) 179 # define ZCLK_SEL_MASK 0xFF00 180 181 #define CG_THERMAL_CTRL 0x1c0 182 #define DPM_EVENT_SRC(x) ((x) << 0) 183 #define DPM_EVENT_SRC_MASK (7 << 0) 184 #define DIG_THERM_DPM(x) ((x) << 14) 185 #define DIG_THERM_DPM_MASK 0x003FC000 186 #define DIG_THERM_DPM_SHIFT 14 187 #define CG_THERMAL_STATUS 0x1c1 188 #define FDO_PWM_DUTY(x) ((x) << 9) 189 #define FDO_PWM_DUTY_MASK (0xff << 9) 190 #define FDO_PWM_DUTY_SHIFT 9 191 #define CG_THERMAL_INT 0x1c2 192 #define DIG_THERM_INTH(x) ((x) << 8) 193 #define DIG_THERM_INTH_MASK 0x0000FF00 194 #define DIG_THERM_INTH_SHIFT 8 195 #define DIG_THERM_INTL(x) ((x) << 16) 196 #define DIG_THERM_INTL_MASK 0x00FF0000 197 #define DIG_THERM_INTL_SHIFT 16 198 #define THERM_INT_MASK_HIGH (1 << 24) 199 #define THERM_INT_MASK_LOW (1 << 25) 200 201 #define CG_MULT_THERMAL_CTRL 0x1c4 202 #define TEMP_SEL(x) ((x) << 20) 203 #define TEMP_SEL_MASK (0xff << 20) 204 #define TEMP_SEL_SHIFT 20 205 #define CG_MULT_THERMAL_STATUS 0x1c5 206 #define ASIC_MAX_TEMP(x) ((x) << 0) 207 #define ASIC_MAX_TEMP_MASK 0x000001ff 208 #define ASIC_MAX_TEMP_SHIFT 0 209 #define CTF_TEMP(x) ((x) << 9) 210 #define CTF_TEMP_MASK 0x0003fe00 211 #define CTF_TEMP_SHIFT 9 212 213 #define CG_FDO_CTRL0 0x1d5 214 #define FDO_STATIC_DUTY(x) ((x) << 0) 215 #define FDO_STATIC_DUTY_MASK 0x000000FF 216 #define FDO_STATIC_DUTY_SHIFT 0 217 #define CG_FDO_CTRL1 0x1d6 218 #define FMAX_DUTY100(x) ((x) << 0) 219 #define FMAX_DUTY100_MASK 0x000000FF 220 #define FMAX_DUTY100_SHIFT 0 221 #define CG_FDO_CTRL2 0x1d7 222 #define TMIN(x) ((x) << 0) 223 #define TMIN_MASK 0x000000FF 224 #define TMIN_SHIFT 0 225 #define FDO_PWM_MODE(x) ((x) << 11) 226 #define FDO_PWM_MODE_MASK (7 << 11) 227 #define FDO_PWM_MODE_SHIFT 11 228 #define TACH_PWM_RESP_RATE(x) ((x) << 25) 229 #define TACH_PWM_RESP_RATE_MASK (0x7f << 25) 230 #define TACH_PWM_RESP_RATE_SHIFT 25 231 232 #define CG_TACH_CTRL 0x1dc 233 # define EDGE_PER_REV(x) ((x) << 0) 234 # define EDGE_PER_REV_MASK (0x7 << 0) 235 # define EDGE_PER_REV_SHIFT 0 236 # define TARGET_PERIOD(x) ((x) << 3) 237 # define TARGET_PERIOD_MASK 0xfffffff8 238 # define TARGET_PERIOD_SHIFT 3 239 #define CG_TACH_STATUS 0x1dd 240 # define TACH_PERIOD(x) ((x) << 0) 241 # define TACH_PERIOD_MASK 0xffffffff 242 # define TACH_PERIOD_SHIFT 0 243 244 #define GENERAL_PWRMGT 0x1e0 245 # define GLOBAL_PWRMGT_EN (1 << 0) 246 # define STATIC_PM_EN (1 << 1) 247 # define THERMAL_PROTECTION_DIS (1 << 2) 248 # define THERMAL_PROTECTION_TYPE (1 << 3) 249 # define SW_SMIO_INDEX(x) ((x) << 6) 250 # define SW_SMIO_INDEX_MASK (1 << 6) 251 # define SW_SMIO_INDEX_SHIFT 6 252 # define VOLT_PWRMGT_EN (1 << 10) 253 # define DYN_SPREAD_SPECTRUM_EN (1 << 23) 254 #define CG_TPC 0x1e1 255 #define SCLK_PWRMGT_CNTL 0x1e2 256 # define SCLK_PWRMGT_OFF (1 << 0) 257 # define SCLK_LOW_D1 (1 << 1) 258 # define FIR_RESET (1 << 4) 259 # define FIR_FORCE_TREND_SEL (1 << 5) 260 # define FIR_TREND_MODE (1 << 6) 261 # define DYN_GFX_CLK_OFF_EN (1 << 7) 262 # define GFX_CLK_FORCE_ON (1 << 8) 263 # define GFX_CLK_REQUEST_OFF (1 << 9) 264 # define GFX_CLK_FORCE_OFF (1 << 10) 265 # define GFX_CLK_OFF_ACPI_D1 (1 << 11) 266 # define GFX_CLK_OFF_ACPI_D2 (1 << 12) 267 # define GFX_CLK_OFF_ACPI_D3 (1 << 13) 268 # define DYN_LIGHT_SLEEP_EN (1 << 14) 269 270 #define TARGET_AND_CURRENT_PROFILE_INDEX 0x1e6 271 # define CURRENT_STATE_INDEX_MASK (0xf << 4) 272 # define CURRENT_STATE_INDEX_SHIFT 4 273 274 #define CG_FTV 0x1ef 275 276 #define CG_FFCT_0 0x1f0 277 # define UTC_0(x) ((x) << 0) 278 # define UTC_0_MASK (0x3ff << 0) 279 # define DTC_0(x) ((x) << 10) 280 # define DTC_0_MASK (0x3ff << 10) 281 282 #define CG_BSP 0x1ff 283 # define BSP(x) ((x) << 0) 284 # define BSP_MASK (0xffff << 0) 285 # define BSU(x) ((x) << 16) 286 # define BSU_MASK (0xf << 16) 287 #define CG_AT 0x200 288 # define CG_R(x) ((x) << 0) 289 # define CG_R_MASK (0xffff << 0) 290 # define CG_L(x) ((x) << 16) 291 # define CG_L_MASK (0xffff << 16) 292 293 #define CG_GIT 0x201 294 # define CG_GICST(x) ((x) << 0) 295 # define CG_GICST_MASK (0xffff << 0) 296 # define CG_GIPOT(x) ((x) << 16) 297 # define CG_GIPOT_MASK (0xffff << 16) 298 299 #define CG_SSP 0x203 300 # define SST(x) ((x) << 0) 301 # define SST_MASK (0xffff << 0) 302 # define SSTU(x) ((x) << 16) 303 # define SSTU_MASK (0xf << 16) 304 305 #define CG_DISPLAY_GAP_CNTL 0x20a 306 # define DISP1_GAP(x) ((x) << 0) 307 # define DISP1_GAP_MASK (3 << 0) 308 # define DISP2_GAP(x) ((x) << 2) 309 # define DISP2_GAP_MASK (3 << 2) 310 # define VBI_TIMER_COUNT(x) ((x) << 4) 311 # define VBI_TIMER_COUNT_MASK (0x3fff << 4) 312 # define VBI_TIMER_UNIT(x) ((x) << 20) 313 # define VBI_TIMER_UNIT_MASK (7 << 20) 314 # define DISP1_GAP_MCHG(x) ((x) << 24) 315 # define DISP1_GAP_MCHG_MASK (3 << 24) 316 # define DISP2_GAP_MCHG(x) ((x) << 26) 317 # define DISP2_GAP_MCHG_MASK (3 << 26) 318 319 #define CG_ULV_CONTROL 0x21e 320 #define CG_ULV_PARAMETER 0x21f 321 322 #define SMC_SCRATCH0 0x221 323 324 #define CG_CAC_CTRL 0x22e 325 # define CAC_WINDOW(x) ((x) << 0) 326 # define CAC_WINDOW_MASK 0x00ffffff 327 328 #define DMIF_ADDR_CONFIG 0x2F5 329 330 #define DMIF_ADDR_CALC 0x300 331 332 #define PIPE0_DMIF_BUFFER_CONTROL 0x0328 333 # define DMIF_BUFFERS_ALLOCATED(x) ((x) << 0) 334 # define DMIF_BUFFERS_ALLOCATED_COMPLETED (1 << 4) 335 336 #define SRBM_STATUS 0x394 337 #define GRBM_RQ_PENDING (1 << 5) 338 #define VMC_BUSY (1 << 8) 339 #define MCB_BUSY (1 << 9) 340 #define MCB_NON_DISPLAY_BUSY (1 << 10) 341 #define MCC_BUSY (1 << 11) 342 #define MCD_BUSY (1 << 12) 343 #define SEM_BUSY (1 << 14) 344 #define IH_BUSY (1 << 17) 345 346 #define SRBM_SOFT_RESET 0x398 347 #define SOFT_RESET_BIF (1 << 1) 348 #define SOFT_RESET_DC (1 << 5) 349 #define SOFT_RESET_DMA1 (1 << 6) 350 #define SOFT_RESET_GRBM (1 << 8) 351 #define SOFT_RESET_HDP (1 << 9) 352 #define SOFT_RESET_IH (1 << 10) 353 #define SOFT_RESET_MC (1 << 11) 354 #define SOFT_RESET_ROM (1 << 14) 355 #define SOFT_RESET_SEM (1 << 15) 356 #define SOFT_RESET_VMC (1 << 17) 357 #define SOFT_RESET_DMA (1 << 20) 358 #define SOFT_RESET_TST (1 << 21) 359 #define SOFT_RESET_REGBB (1 << 22) 360 #define SOFT_RESET_ORB (1 << 23) 361 362 #define CC_SYS_RB_BACKEND_DISABLE 0x3A0 363 #define GC_USER_SYS_RB_BACKEND_DISABLE 0x3A1 364 365 #define SRBM_READ_ERROR 0x3A6 366 #define SRBM_INT_CNTL 0x3A8 367 #define SRBM_INT_ACK 0x3AA 368 369 #define SRBM_STATUS2 0x3B1 370 #define DMA_BUSY (1 << 5) 371 #define DMA1_BUSY (1 << 6) 372 373 #define VM_L2_CNTL 0x500 374 #define ENABLE_L2_CACHE (1 << 0) 375 #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1) 376 #define L2_CACHE_PTE_ENDIAN_SWAP_MODE(x) ((x) << 2) 377 #define L2_CACHE_PDE_ENDIAN_SWAP_MODE(x) ((x) << 4) 378 #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9) 379 #define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10) 380 #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 15) 381 #define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19) 382 #define VM_L2_CNTL2 0x501 383 #define INVALIDATE_ALL_L1_TLBS (1 << 0) 384 #define INVALIDATE_L2_CACHE (1 << 1) 385 #define INVALIDATE_CACHE_MODE(x) ((x) << 26) 386 #define INVALIDATE_PTE_AND_PDE_CACHES 0 387 #define INVALIDATE_ONLY_PTE_CACHES 1 388 #define INVALIDATE_ONLY_PDE_CACHES 2 389 #define VM_L2_CNTL3 0x502 390 #define BANK_SELECT(x) ((x) << 0) 391 #define L2_CACHE_UPDATE_MODE(x) ((x) << 6) 392 #define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15) 393 #define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20) 394 #define VM_L2_STATUS 0x503 395 #define L2_BUSY (1 << 0) 396 #define VM_CONTEXT0_CNTL 0x504 397 #define ENABLE_CONTEXT (1 << 0) 398 #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1) 399 #define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3) 400 #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4) 401 #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6) 402 #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7) 403 #define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9) 404 #define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10) 405 #define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12) 406 #define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13) 407 #define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15) 408 #define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16) 409 #define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18) 410 #define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19) 411 #define PAGE_TABLE_BLOCK_SIZE(x) (((x) & 0xF) << 24) 412 #define VM_CONTEXT1_CNTL 0x505 413 #define VM_CONTEXT0_CNTL2 0x50C 414 #define VM_CONTEXT1_CNTL2 0x50D 415 #define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR 0x50E 416 #define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR 0x50F 417 #define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR 0x510 418 #define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR 0x511 419 #define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR 0x512 420 #define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR 0x513 421 #define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR 0x514 422 #define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR 0x515 423 424 #define VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x53f 425 #define VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x537 426 #define PROTECTIONS_MASK (0xf << 0) 427 #define PROTECTIONS_SHIFT 0 428 /* bit 0: range 429 * bit 1: pde0 430 * bit 2: valid 431 * bit 3: read 432 * bit 4: write 433 */ 434 #define MEMORY_CLIENT_ID_MASK (0xff << 12) 435 #define MEMORY_CLIENT_ID_SHIFT 12 436 #define MEMORY_CLIENT_RW_MASK (1 << 24) 437 #define MEMORY_CLIENT_RW_SHIFT 24 438 #define FAULT_VMID_MASK (0xf << 25) 439 #define FAULT_VMID_SHIFT 25 440 441 #define VM_INVALIDATE_REQUEST 0x51E 442 #define VM_INVALIDATE_RESPONSE 0x51F 443 444 #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x546 445 #define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x547 446 447 #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x54F 448 #define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR 0x550 449 #define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR 0x551 450 #define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR 0x552 451 #define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR 0x553 452 #define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR 0x554 453 #define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR 0x555 454 #define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR 0x556 455 #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x557 456 #define VM_CONTEXT1_PAGE_TABLE_START_ADDR 0x558 457 458 #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x55F 459 #define VM_CONTEXT1_PAGE_TABLE_END_ADDR 0x560 460 461 #define VM_L2_CG 0x570 462 #define MC_CG_ENABLE (1 << 18) 463 #define MC_LS_ENABLE (1 << 19) 464 465 #define MC_SHARED_CHMAP 0x801 466 #define NOOFCHAN_SHIFT 12 467 #define NOOFCHAN_MASK 0x0000f000 468 #define MC_SHARED_CHREMAP 0x802 469 470 #define MC_VM_FB_LOCATION 0x809 471 #define MC_VM_AGP_TOP 0x80A 472 #define MC_VM_AGP_BOT 0x80B 473 #define MC_VM_AGP_BASE 0x80C 474 #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x80D 475 #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x80E 476 #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x80F 477 478 #define MC_VM_MX_L1_TLB_CNTL 0x819 479 #define ENABLE_L1_TLB (1 << 0) 480 #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1) 481 #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3) 482 #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3) 483 #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3) 484 #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3) 485 #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5) 486 #define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6) 487 488 #define MC_SHARED_BLACKOUT_CNTL 0x82B 489 490 #define MC_HUB_MISC_HUB_CG 0x82E 491 #define MC_HUB_MISC_VM_CG 0x82F 492 493 #define MC_HUB_MISC_SIP_CG 0x830 494 495 #define MC_XPB_CLK_GAT 0x91E 496 497 #define MC_CITF_MISC_RD_CG 0x992 498 #define MC_CITF_MISC_WR_CG 0x993 499 #define MC_CITF_MISC_VM_CG 0x994 500 501 #define MC_ARB_RAMCFG 0x9D8 502 #define NOOFBANK_SHIFT 0 503 #define NOOFBANK_MASK 0x00000003 504 #define NOOFRANK_SHIFT 2 505 #define NOOFRANK_MASK 0x00000004 506 #define NOOFROWS_SHIFT 3 507 #define NOOFROWS_MASK 0x00000038 508 #define NOOFCOLS_SHIFT 6 509 #define NOOFCOLS_MASK 0x000000C0 510 #define CHANSIZE_SHIFT 8 511 #define CHANSIZE_MASK 0x00000100 512 #define CHANSIZE_OVERRIDE (1 << 11) 513 #define NOOFGROUPS_SHIFT 12 514 #define NOOFGROUPS_MASK 0x00001000 515 516 #define MC_ARB_DRAM_TIMING 0x9DD 517 #define MC_ARB_DRAM_TIMING2 0x9DE 518 519 #define MC_ARB_BURST_TIME 0xA02 520 #define STATE0(x) ((x) << 0) 521 #define STATE0_MASK (0x1f << 0) 522 #define STATE0_SHIFT 0 523 #define STATE1(x) ((x) << 5) 524 #define STATE1_MASK (0x1f << 5) 525 #define STATE1_SHIFT 5 526 #define STATE2(x) ((x) << 10) 527 #define STATE2_MASK (0x1f << 10) 528 #define STATE2_SHIFT 10 529 #define STATE3(x) ((x) << 15) 530 #define STATE3_MASK (0x1f << 15) 531 #define STATE3_SHIFT 15 532 533 #define MC_SEQ_TRAIN_WAKEUP_CNTL 0xA3A 534 #define TRAIN_DONE_D0 (1 << 30) 535 #define TRAIN_DONE_D1 (1 << 31) 536 537 #define MC_SEQ_SUP_CNTL 0xA32 538 #define RUN_MASK (1 << 0) 539 #define MC_SEQ_SUP_PGM 0xA33 540 #define MC_PMG_AUTO_CMD 0xA34 541 542 #define MC_IO_PAD_CNTL_D0 0xA74 543 #define MEM_FALL_OUT_CMD (1 << 8) 544 545 #define MC_SEQ_RAS_TIMING 0xA28 546 #define MC_SEQ_CAS_TIMING 0xA29 547 #define MC_SEQ_MISC_TIMING 0xA2A 548 #define MC_SEQ_MISC_TIMING2 0xA2B 549 #define MC_SEQ_PMG_TIMING 0xA2C 550 #define MC_SEQ_RD_CTL_D0 0xA2D 551 #define MC_SEQ_RD_CTL_D1 0xA2E 552 #define MC_SEQ_WR_CTL_D0 0xA2F 553 #define MC_SEQ_WR_CTL_D1 0xA30 554 555 #define MC_SEQ_MISC0 0xA80 556 #define MC_SEQ_MISC0_VEN_ID_SHIFT 8 557 #define MC_SEQ_MISC0_VEN_ID_MASK 0x00000f00 558 #define MC_SEQ_MISC0_VEN_ID_VALUE 3 559 #define MC_SEQ_MISC0_REV_ID_SHIFT 12 560 #define MC_SEQ_MISC0_REV_ID_MASK 0x0000f000 561 #define MC_SEQ_MISC0_REV_ID_VALUE 1 562 #define MC_SEQ_MISC0_GDDR5_SHIFT 28 563 #define MC_SEQ_MISC0_GDDR5_MASK 0xf0000000 564 #define MC_SEQ_MISC0_GDDR5_VALUE 5 565 #define MC_SEQ_MISC1 0xA81 566 #define MC_SEQ_RESERVE_M 0xA82 567 #define MC_PMG_CMD_EMRS 0xA83 568 569 #define MC_SEQ_IO_DEBUG_INDEX 0xA91 570 #define MC_SEQ_IO_DEBUG_DATA 0xA92 571 572 #define MC_SEQ_MISC5 0xA95 573 #define MC_SEQ_MISC6 0xA96 574 575 #define MC_SEQ_MISC7 0xA99 576 577 #define MC_SEQ_RAS_TIMING_LP 0xA9B 578 #define MC_SEQ_CAS_TIMING_LP 0xA9C 579 #define MC_SEQ_MISC_TIMING_LP 0xA9D 580 #define MC_SEQ_MISC_TIMING2_LP 0xA9E 581 #define MC_SEQ_WR_CTL_D0_LP 0xA9F 582 #define MC_SEQ_WR_CTL_D1_LP 0xAA0 583 #define MC_SEQ_PMG_CMD_EMRS_LP 0xAA1 584 #define MC_SEQ_PMG_CMD_MRS_LP 0xAA2 585 586 #define MC_PMG_CMD_MRS 0xAAB 587 588 #define MC_SEQ_RD_CTL_D0_LP 0xAC7 589 #define MC_SEQ_RD_CTL_D1_LP 0xAC8 590 591 #define MC_PMG_CMD_MRS1 0xAD1 592 #define MC_SEQ_PMG_CMD_MRS1_LP 0xAD2 593 #define MC_SEQ_PMG_TIMING_LP 0xAD3 594 595 #define MC_SEQ_WR_CTL_2 0xAD5 596 #define MC_SEQ_WR_CTL_2_LP 0xAD6 597 #define MC_PMG_CMD_MRS2 0xAD7 598 #define MC_SEQ_PMG_CMD_MRS2_LP 0xAD8 599 600 #define MCLK_PWRMGT_CNTL 0xAE8 601 # define DLL_SPEED(x) ((x) << 0) 602 # define DLL_SPEED_MASK (0x1f << 0) 603 # define DLL_READY (1 << 6) 604 # define MC_INT_CNTL (1 << 7) 605 # define MRDCK0_PDNB (1 << 8) 606 # define MRDCK1_PDNB (1 << 9) 607 # define MRDCK0_RESET (1 << 16) 608 # define MRDCK1_RESET (1 << 17) 609 # define DLL_READY_READ (1 << 24) 610 #define DLL_CNTL 0xAE9 611 # define MRDCK0_BYPASS (1 << 24) 612 # define MRDCK1_BYPASS (1 << 25) 613 614 #define MPLL_CNTL_MODE 0xAEC 615 # define MPLL_MCLK_SEL (1 << 11) 616 #define MPLL_FUNC_CNTL 0xAED 617 #define BWCTRL(x) ((x) << 20) 618 #define BWCTRL_MASK (0xff << 20) 619 #define MPLL_FUNC_CNTL_1 0xAEE 620 #define VCO_MODE(x) ((x) << 0) 621 #define VCO_MODE_MASK (3 << 0) 622 #define CLKFRAC(x) ((x) << 4) 623 #define CLKFRAC_MASK (0xfff << 4) 624 #define CLKF(x) ((x) << 16) 625 #define CLKF_MASK (0xfff << 16) 626 #define MPLL_FUNC_CNTL_2 0xAEF 627 #define MPLL_AD_FUNC_CNTL 0xAF0 628 #define YCLK_POST_DIV(x) ((x) << 0) 629 #define YCLK_POST_DIV_MASK (7 << 0) 630 #define MPLL_DQ_FUNC_CNTL 0xAF1 631 #define YCLK_SEL(x) ((x) << 4) 632 #define YCLK_SEL_MASK (1 << 4) 633 634 #define MPLL_SS1 0xAF3 635 #define CLKV(x) ((x) << 0) 636 #define CLKV_MASK (0x3ffffff << 0) 637 #define MPLL_SS2 0xAF4 638 #define CLKS(x) ((x) << 0) 639 #define CLKS_MASK (0xfff << 0) 640 641 #define HDP_HOST_PATH_CNTL 0xB00 642 #define CLOCK_GATING_DIS (1 << 23) 643 #define HDP_NONSURFACE_BASE 0xB01 644 #define HDP_NONSURFACE_INFO 0xB02 645 #define HDP_NONSURFACE_SIZE 0xB03 646 647 #define HDP_DEBUG0 0xBCC 648 649 #define HDP_ADDR_CONFIG 0xBD2 650 #define HDP_MISC_CNTL 0xBD3 651 #define HDP_FLUSH_INVALIDATE_CACHE (1 << 0) 652 #define HDP_MEM_POWER_LS 0xBD4 653 #define HDP_LS_ENABLE (1 << 0) 654 655 #define ATC_MISC_CG 0xCD4 656 657 #define IH_RB_CNTL 0xF80 658 # define IH_RB_ENABLE (1 << 0) 659 # define IH_IB_SIZE(x) ((x) << 1) /* log2 */ 660 # define IH_RB_FULL_DRAIN_ENABLE (1 << 6) 661 # define IH_WPTR_WRITEBACK_ENABLE (1 << 8) 662 # define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */ 663 # define IH_WPTR_OVERFLOW_ENABLE (1 << 16) 664 # define IH_WPTR_OVERFLOW_CLEAR (1 << 31) 665 #define IH_RB_BASE 0xF81 666 #define IH_RB_RPTR 0xF82 667 #define IH_RB_WPTR 0xF83 668 # define RB_OVERFLOW (1 << 0) 669 # define WPTR_OFFSET_MASK 0x3fffc 670 #define IH_RB_WPTR_ADDR_HI 0xF84 671 #define IH_RB_WPTR_ADDR_LO 0xF85 672 #define IH_CNTL 0xF86 673 # define ENABLE_INTR (1 << 0) 674 # define IH_MC_SWAP(x) ((x) << 1) 675 # define IH_MC_SWAP_NONE 0 676 # define IH_MC_SWAP_16BIT 1 677 # define IH_MC_SWAP_32BIT 2 678 # define IH_MC_SWAP_64BIT 3 679 # define RPTR_REARM (1 << 4) 680 # define MC_WRREQ_CREDIT(x) ((x) << 15) 681 # define MC_WR_CLEAN_CNT(x) ((x) << 20) 682 # define MC_VMID(x) ((x) << 25) 683 684 #define CONFIG_MEMSIZE 0x150A 685 686 #define INTERRUPT_CNTL 0x151A 687 # define IH_DUMMY_RD_OVERRIDE (1 << 0) 688 # define IH_DUMMY_RD_EN (1 << 1) 689 # define IH_REQ_NONSNOOP_EN (1 << 3) 690 # define GEN_IH_INT_EN (1 << 8) 691 #define INTERRUPT_CNTL2 0x151B 692 693 #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x1520 694 695 #define BIF_FB_EN 0x1524 696 #define FB_READ_EN (1 << 0) 697 #define FB_WRITE_EN (1 << 1) 698 699 #define HDP_REG_COHERENCY_FLUSH_CNTL 0x1528 700 701 /* DCE6 ELD audio interface */ 702 #define AZ_F0_CODEC_ENDPOINT_INDEX 0x1780 703 # define AZ_ENDPOINT_REG_INDEX(x) (((x) & 0xff) << 0) 704 # define AZ_ENDPOINT_REG_WRITE_EN (1 << 8) 705 #define AZ_F0_CODEC_ENDPOINT_DATA 0x1781 706 707 #define AZ_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER 0x25 708 #define SPEAKER_ALLOCATION(x) (((x) & 0x7f) << 0) 709 #define SPEAKER_ALLOCATION_MASK (0x7f << 0) 710 #define SPEAKER_ALLOCATION_SHIFT 0 711 #define HDMI_CONNECTION (1 << 16) 712 #define DP_CONNECTION (1 << 17) 713 714 #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0 0x28 /* LPCM */ 715 #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1 0x29 /* AC3 */ 716 #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2 0x2A /* MPEG1 */ 717 #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3 0x2B /* MP3 */ 718 #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4 0x2C /* MPEG2 */ 719 #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5 0x2D /* AAC */ 720 #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6 0x2E /* DTS */ 721 #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7 0x2F /* ATRAC */ 722 #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR8 0x30 /* one bit audio - leave at 0 (default) */ 723 #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9 0x31 /* Dolby Digital */ 724 #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10 0x32 /* DTS-HD */ 725 #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11 0x33 /* MAT-MLP */ 726 #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR12 0x34 /* DTS */ 727 #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13 0x35 /* WMA Pro */ 728 # define MAX_CHANNELS(x) (((x) & 0x7) << 0) 729 /* max channels minus one. 7 = 8 channels */ 730 # define SUPPORTED_FREQUENCIES(x) (((x) & 0xff) << 8) 731 # define DESCRIPTOR_BYTE_2(x) (((x) & 0xff) << 16) 732 # define SUPPORTED_FREQUENCIES_STEREO(x) (((x) & 0xff) << 24) /* LPCM only */ 733 /* SUPPORTED_FREQUENCIES, SUPPORTED_FREQUENCIES_STEREO 734 * bit0 = 32 kHz 735 * bit1 = 44.1 kHz 736 * bit2 = 48 kHz 737 * bit3 = 88.2 kHz 738 * bit4 = 96 kHz 739 * bit5 = 176.4 kHz 740 * bit6 = 192 kHz 741 */ 742 743 #define AZ_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC 0x37 744 # define VIDEO_LIPSYNC(x) (((x) & 0xff) << 0) 745 # define AUDIO_LIPSYNC(x) (((x) & 0xff) << 8) 746 /* VIDEO_LIPSYNC, AUDIO_LIPSYNC 747 * 0 = invalid 748 * x = legal delay value 749 * 255 = sync not supported 750 */ 751 #define AZ_F0_CODEC_PIN_CONTROL_RESPONSE_HBR 0x38 752 # define HBR_CAPABLE (1 << 0) /* enabled by default */ 753 754 #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO0 0x3a 755 # define MANUFACTURER_ID(x) (((x) & 0xffff) << 0) 756 # define PRODUCT_ID(x) (((x) & 0xffff) << 16) 757 #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO1 0x3b 758 # define SINK_DESCRIPTION_LEN(x) (((x) & 0xff) << 0) 759 #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO2 0x3c 760 # define PORT_ID0(x) (((x) & 0xffffffff) << 0) 761 #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO3 0x3d 762 # define PORT_ID1(x) (((x) & 0xffffffff) << 0) 763 #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO4 0x3e 764 # define DESCRIPTION0(x) (((x) & 0xff) << 0) 765 # define DESCRIPTION1(x) (((x) & 0xff) << 8) 766 # define DESCRIPTION2(x) (((x) & 0xff) << 16) 767 # define DESCRIPTION3(x) (((x) & 0xff) << 24) 768 #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO5 0x3f 769 # define DESCRIPTION4(x) (((x) & 0xff) << 0) 770 # define DESCRIPTION5(x) (((x) & 0xff) << 8) 771 # define DESCRIPTION6(x) (((x) & 0xff) << 16) 772 # define DESCRIPTION7(x) (((x) & 0xff) << 24) 773 #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO6 0x40 774 # define DESCRIPTION8(x) (((x) & 0xff) << 0) 775 # define DESCRIPTION9(x) (((x) & 0xff) << 8) 776 # define DESCRIPTION10(x) (((x) & 0xff) << 16) 777 # define DESCRIPTION11(x) (((x) & 0xff) << 24) 778 #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO7 0x41 779 # define DESCRIPTION12(x) (((x) & 0xff) << 0) 780 # define DESCRIPTION13(x) (((x) & 0xff) << 8) 781 # define DESCRIPTION14(x) (((x) & 0xff) << 16) 782 # define DESCRIPTION15(x) (((x) & 0xff) << 24) 783 #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO8 0x42 784 # define DESCRIPTION16(x) (((x) & 0xff) << 0) 785 # define DESCRIPTION17(x) (((x) & 0xff) << 8) 786 787 #define AZ_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL 0x54 788 # define AUDIO_ENABLED (1 << 31) 789 790 #define AZ_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT 0x56 791 #define PORT_CONNECTIVITY_MASK (3 << 30) 792 #define PORT_CONNECTIVITY_SHIFT 30 793 794 #define DC_LB_MEMORY_SPLIT 0x1AC3 795 #define DC_LB_MEMORY_CONFIG(x) ((x) << 20) 796 797 #define PRIORITY_A_CNT 0x1AC6 798 #define PRIORITY_MARK_MASK 0x7fff 799 #define PRIORITY_OFF (1 << 16) 800 #define PRIORITY_ALWAYS_ON (1 << 20) 801 #define PRIORITY_B_CNT 0x1AC7 802 803 #define DPG_PIPE_ARBITRATION_CONTROL3 0x1B32 804 # define LATENCY_WATERMARK_MASK(x) ((x) << 16) 805 #define DPG_PIPE_LATENCY_CONTROL 0x1B33 806 # define LATENCY_LOW_WATERMARK(x) ((x) << 0) 807 # define LATENCY_HIGH_WATERMARK(x) ((x) << 16) 808 809 /* 0x6bb8, 0x77b8, 0x103b8, 0x10fb8, 0x11bb8, 0x127b8 */ 810 #define VLINE_STATUS 0x1AEE 811 # define VLINE_OCCURRED (1 << 0) 812 # define VLINE_ACK (1 << 4) 813 # define VLINE_STAT (1 << 12) 814 # define VLINE_INTERRUPT (1 << 16) 815 # define VLINE_INTERRUPT_TYPE (1 << 17) 816 /* 0x6bbc, 0x77bc, 0x103bc, 0x10fbc, 0x11bbc, 0x127bc */ 817 #define VBLANK_STATUS 0x1AEF 818 # define VBLANK_OCCURRED (1 << 0) 819 # define VBLANK_ACK (1 << 4) 820 # define VBLANK_STAT (1 << 12) 821 # define VBLANK_INTERRUPT (1 << 16) 822 # define VBLANK_INTERRUPT_TYPE (1 << 17) 823 824 /* 0x6b40, 0x7740, 0x10340, 0x10f40, 0x11b40, 0x12740 */ 825 #define INT_MASK 0x1AD0 826 # define VBLANK_INT_MASK (1 << 0) 827 # define VLINE_INT_MASK (1 << 4) 828 829 #define DISP_INTERRUPT_STATUS 0x183D 830 # define LB_D1_VLINE_INTERRUPT (1 << 2) 831 # define LB_D1_VBLANK_INTERRUPT (1 << 3) 832 # define DC_HPD1_INTERRUPT (1 << 17) 833 # define DC_HPD1_RX_INTERRUPT (1 << 18) 834 # define DACA_AUTODETECT_INTERRUPT (1 << 22) 835 # define DACB_AUTODETECT_INTERRUPT (1 << 23) 836 # define DC_I2C_SW_DONE_INTERRUPT (1 << 24) 837 # define DC_I2C_HW_DONE_INTERRUPT (1 << 25) 838 #define DISP_INTERRUPT_STATUS_CONTINUE 0x183E 839 # define LB_D2_VLINE_INTERRUPT (1 << 2) 840 # define LB_D2_VBLANK_INTERRUPT (1 << 3) 841 # define DC_HPD2_INTERRUPT (1 << 17) 842 # define DC_HPD2_RX_INTERRUPT (1 << 18) 843 # define DISP_TIMER_INTERRUPT (1 << 24) 844 #define DISP_INTERRUPT_STATUS_CONTINUE2 0x183F 845 # define LB_D3_VLINE_INTERRUPT (1 << 2) 846 # define LB_D3_VBLANK_INTERRUPT (1 << 3) 847 # define DC_HPD3_INTERRUPT (1 << 17) 848 # define DC_HPD3_RX_INTERRUPT (1 << 18) 849 #define DISP_INTERRUPT_STATUS_CONTINUE3 0x1840 850 # define LB_D4_VLINE_INTERRUPT (1 << 2) 851 # define LB_D4_VBLANK_INTERRUPT (1 << 3) 852 # define DC_HPD4_INTERRUPT (1 << 17) 853 # define DC_HPD4_RX_INTERRUPT (1 << 18) 854 #define DISP_INTERRUPT_STATUS_CONTINUE4 0x1853 855 # define LB_D5_VLINE_INTERRUPT (1 << 2) 856 # define LB_D5_VBLANK_INTERRUPT (1 << 3) 857 # define DC_HPD5_INTERRUPT (1 << 17) 858 # define DC_HPD5_RX_INTERRUPT (1 << 18) 859 #define DISP_INTERRUPT_STATUS_CONTINUE5 0x1854 860 # define LB_D6_VLINE_INTERRUPT (1 << 2) 861 # define LB_D6_VBLANK_INTERRUPT (1 << 3) 862 # define DC_HPD6_INTERRUPT (1 << 17) 863 # define DC_HPD6_RX_INTERRUPT (1 << 18) 864 865 /* 0x6858, 0x7458, 0x10058, 0x10c58, 0x11858, 0x12458 */ 866 #define GRPH_INT_STATUS 0x1A16 867 # define GRPH_PFLIP_INT_OCCURRED (1 << 0) 868 # define GRPH_PFLIP_INT_CLEAR (1 << 8) 869 /* 0x685c, 0x745c, 0x1005c, 0x10c5c, 0x1185c, 0x1245c */ 870 #define GRPH_INT_CONTROL 0x1A17 871 # define GRPH_PFLIP_INT_MASK (1 << 0) 872 # define GRPH_PFLIP_INT_TYPE (1 << 8) 873 874 #define DAC_AUTODETECT_INT_CONTROL 0x19F2 875 876 #define DC_HPD1_INT_STATUS 0x1807 877 #define DC_HPD2_INT_STATUS 0x180A 878 #define DC_HPD3_INT_STATUS 0x180D 879 #define DC_HPD4_INT_STATUS 0x1810 880 #define DC_HPD5_INT_STATUS 0x1813 881 #define DC_HPD6_INT_STATUS 0x1816 882 # define DC_HPDx_INT_STATUS (1 << 0) 883 # define DC_HPDx_SENSE (1 << 1) 884 # define DC_HPDx_RX_INT_STATUS (1 << 8) 885 886 #define DC_HPD1_INT_CONTROL 0x1808 887 #define DC_HPD2_INT_CONTROL 0x180B 888 #define DC_HPD3_INT_CONTROL 0x180E 889 #define DC_HPD4_INT_CONTROL 0x1811 890 #define DC_HPD5_INT_CONTROL 0x1814 891 #define DC_HPD6_INT_CONTROL 0x1817 892 # define DC_HPDx_INT_ACK (1 << 0) 893 # define DC_HPDx_INT_POLARITY (1 << 8) 894 # define DC_HPDx_INT_EN (1 << 16) 895 # define DC_HPDx_RX_INT_ACK (1 << 20) 896 # define DC_HPDx_RX_INT_EN (1 << 24) 897 898 #define DC_HPD1_CONTROL 0x1809 899 #define DC_HPD2_CONTROL 0x180C 900 #define DC_HPD3_CONTROL 0x180F 901 #define DC_HPD4_CONTROL 0x1812 902 #define DC_HPD5_CONTROL 0x1815 903 #define DC_HPD6_CONTROL 0x1818 904 # define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0) 905 # define DC_HPDx_RX_INT_TIMER(x) ((x) << 16) 906 # define DC_HPDx_EN (1 << 28) 907 908 #define DPG_PIPE_STUTTER_CONTROL 0x1B35 909 # define STUTTER_ENABLE (1 << 0) 910 911 /* 0x6e98, 0x7a98, 0x10698, 0x11298, 0x11e98, 0x12a98 */ 912 #define CRTC_STATUS_FRAME_COUNT 0x1BA6 913 914 /* Audio clocks */ 915 #define DCCG_AUDIO_DTO_SOURCE 0x05ac 916 # define DCCG_AUDIO_DTO0_SOURCE_SEL(x) ((x) << 0) /* crtc0 - crtc5 */ 917 # define DCCG_AUDIO_DTO_SEL (1 << 4) /* 0=dto0 1=dto1 */ 918 919 #define DCCG_AUDIO_DTO0_PHASE 0x05b0 920 #define DCCG_AUDIO_DTO0_MODULE 0x05b4 921 #define DCCG_AUDIO_DTO1_PHASE 0x05c0 922 #define DCCG_AUDIO_DTO1_MODULE 0x05c4 923 924 #define AFMT_AUDIO_SRC_CONTROL 0x1c4f 925 #define AFMT_AUDIO_SRC_SELECT(x) (((x) & 7) << 0) 926 /* AFMT_AUDIO_SRC_SELECT 927 * 0 = stream0 928 * 1 = stream1 929 * 2 = stream2 930 * 3 = stream3 931 * 4 = stream4 932 * 5 = stream5 933 */ 934 935 #define GRBM_CNTL 0x2000 936 #define GRBM_READ_TIMEOUT(x) ((x) << 0) 937 938 #define GRBM_STATUS2 0x2002 939 #define RLC_RQ_PENDING (1 << 0) 940 #define RLC_BUSY (1 << 8) 941 #define TC_BUSY (1 << 9) 942 943 #define GRBM_STATUS 0x2004 944 #define CMDFIFO_AVAIL_MASK 0x0000000F 945 #define RING2_RQ_PENDING (1 << 4) 946 #define SRBM_RQ_PENDING (1 << 5) 947 #define RING1_RQ_PENDING (1 << 6) 948 #define CF_RQ_PENDING (1 << 7) 949 #define PF_RQ_PENDING (1 << 8) 950 #define GDS_DMA_RQ_PENDING (1 << 9) 951 #define GRBM_EE_BUSY (1 << 10) 952 #define DB_CLEAN (1 << 12) 953 #define CB_CLEAN (1 << 13) 954 #define TA_BUSY (1 << 14) 955 #define GDS_BUSY (1 << 15) 956 #define VGT_BUSY (1 << 17) 957 #define IA_BUSY_NO_DMA (1 << 18) 958 #define IA_BUSY (1 << 19) 959 #define SX_BUSY (1 << 20) 960 #define SPI_BUSY (1 << 22) 961 #define BCI_BUSY (1 << 23) 962 #define SC_BUSY (1 << 24) 963 #define PA_BUSY (1 << 25) 964 #define DB_BUSY (1 << 26) 965 #define CP_COHERENCY_BUSY (1 << 28) 966 #define CP_BUSY (1 << 29) 967 #define CB_BUSY (1 << 30) 968 #define GUI_ACTIVE (1 << 31) 969 #define GRBM_STATUS_SE0 0x2005 970 #define GRBM_STATUS_SE1 0x2006 971 #define SE_DB_CLEAN (1 << 1) 972 #define SE_CB_CLEAN (1 << 2) 973 #define SE_BCI_BUSY (1 << 22) 974 #define SE_VGT_BUSY (1 << 23) 975 #define SE_PA_BUSY (1 << 24) 976 #define SE_TA_BUSY (1 << 25) 977 #define SE_SX_BUSY (1 << 26) 978 #define SE_SPI_BUSY (1 << 27) 979 #define SE_SC_BUSY (1 << 29) 980 #define SE_DB_BUSY (1 << 30) 981 #define SE_CB_BUSY (1 << 31) 982 983 #define GRBM_SOFT_RESET 0x2008 984 #define SOFT_RESET_CP (1 << 0) 985 #define SOFT_RESET_CB (1 << 1) 986 #define SOFT_RESET_RLC (1 << 2) 987 #define SOFT_RESET_DB (1 << 3) 988 #define SOFT_RESET_GDS (1 << 4) 989 #define SOFT_RESET_PA (1 << 5) 990 #define SOFT_RESET_SC (1 << 6) 991 #define SOFT_RESET_BCI (1 << 7) 992 #define SOFT_RESET_SPI (1 << 8) 993 #define SOFT_RESET_SX (1 << 10) 994 #define SOFT_RESET_TC (1 << 11) 995 #define SOFT_RESET_TA (1 << 12) 996 #define SOFT_RESET_VGT (1 << 14) 997 #define SOFT_RESET_IA (1 << 15) 998 999 #define GRBM_GFX_INDEX 0x200B 1000 #define INSTANCE_INDEX(x) ((x) << 0) 1001 #define SH_INDEX(x) ((x) << 8) 1002 #define SE_INDEX(x) ((x) << 16) 1003 #define SH_BROADCAST_WRITES (1 << 29) 1004 #define INSTANCE_BROADCAST_WRITES (1 << 30) 1005 #define SE_BROADCAST_WRITES (1 << 31) 1006 1007 #define GRBM_INT_CNTL 0x2018 1008 # define RDERR_INT_ENABLE (1 << 0) 1009 # define GUI_IDLE_INT_ENABLE (1 << 19) 1010 1011 #define CP_STRMOUT_CNTL 0x213F 1012 #define SCRATCH_REG0 0x2140 1013 #define SCRATCH_REG1 0x2141 1014 #define SCRATCH_REG2 0x2142 1015 #define SCRATCH_REG3 0x2143 1016 #define SCRATCH_REG4 0x2144 1017 #define SCRATCH_REG5 0x2145 1018 #define SCRATCH_REG6 0x2146 1019 #define SCRATCH_REG7 0x2147 1020 1021 #define SCRATCH_UMSK 0x2150 1022 #define SCRATCH_ADDR 0x2151 1023 1024 #define CP_SEM_WAIT_TIMER 0x216F 1025 1026 #define CP_SEM_INCOMPLETE_TIMER_CNTL 0x2172 1027 1028 #define CP_ME_CNTL 0x21B6 1029 #define CP_CE_HALT (1 << 24) 1030 #define CP_PFP_HALT (1 << 26) 1031 #define CP_ME_HALT (1 << 28) 1032 1033 #define CP_COHER_CNTL2 0x217A 1034 1035 #define CP_RB2_RPTR 0x21BE 1036 #define CP_RB1_RPTR 0x21BF 1037 #define CP_RB0_RPTR 0x21C0 1038 #define CP_RB_WPTR_DELAY 0x21C1 1039 1040 #define CP_QUEUE_THRESHOLDS 0x21D8 1041 #define ROQ_IB1_START(x) ((x) << 0) 1042 #define ROQ_IB2_START(x) ((x) << 8) 1043 #define CP_MEQ_THRESHOLDS 0x21D9 1044 #define MEQ1_START(x) ((x) << 0) 1045 #define MEQ2_START(x) ((x) << 8) 1046 1047 #define CP_PERFMON_CNTL 0x21FF 1048 1049 #define VGT_VTX_VECT_EJECT_REG 0x222C 1050 1051 #define VGT_CACHE_INVALIDATION 0x2231 1052 #define CACHE_INVALIDATION(x) ((x) << 0) 1053 #define VC_ONLY 0 1054 #define TC_ONLY 1 1055 #define VC_AND_TC 2 1056 #define AUTO_INVLD_EN(x) ((x) << 6) 1057 #define NO_AUTO 0 1058 #define ES_AUTO 1 1059 #define GS_AUTO 2 1060 #define ES_AND_GS_AUTO 3 1061 #define VGT_ESGS_RING_SIZE 0x2232 1062 #define VGT_GSVS_RING_SIZE 0x2233 1063 1064 #define VGT_GS_VERTEX_REUSE 0x2235 1065 1066 #define VGT_PRIMITIVE_TYPE 0x2256 1067 #define VGT_INDEX_TYPE 0x2257 1068 1069 #define VGT_NUM_INDICES 0x225C 1070 #define VGT_NUM_INSTANCES 0x225D 1071 1072 #define VGT_TF_RING_SIZE 0x2262 1073 1074 #define VGT_HS_OFFCHIP_PARAM 0x226C 1075 1076 #define VGT_TF_MEMORY_BASE 0x226E 1077 1078 #define CC_GC_SHADER_ARRAY_CONFIG 0x226F 1079 #define INACTIVE_CUS_MASK 0xFFFF0000 1080 #define INACTIVE_CUS_SHIFT 16 1081 #define GC_USER_SHADER_ARRAY_CONFIG 0x2270 1082 1083 #define PA_CL_ENHANCE 0x2285 1084 #define CLIP_VTX_REORDER_ENA (1 << 0) 1085 #define NUM_CLIP_SEQ(x) ((x) << 1) 1086 1087 #define PA_SU_LINE_STIPPLE_VALUE 0x2298 1088 1089 #define PA_SC_LINE_STIPPLE_STATE 0x22C4 1090 1091 #define PA_SC_FORCE_EOV_MAX_CNTS 0x22C9 1092 #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0) 1093 #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16) 1094 1095 #define PA_SC_FIFO_SIZE 0x22F3 1096 #define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0) 1097 #define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6) 1098 #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15) 1099 #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23) 1100 1101 #define PA_SC_ENHANCE 0x22FC 1102 1103 #define SQ_CONFIG 0x2300 1104 1105 #define SQC_CACHES 0x2302 1106 1107 #define SQ_POWER_THROTTLE 0x2396 1108 #define MIN_POWER(x) ((x) << 0) 1109 #define MIN_POWER_MASK (0x3fff << 0) 1110 #define MIN_POWER_SHIFT 0 1111 #define MAX_POWER(x) ((x) << 16) 1112 #define MAX_POWER_MASK (0x3fff << 16) 1113 #define MAX_POWER_SHIFT 0 1114 #define SQ_POWER_THROTTLE2 0x2397 1115 #define MAX_POWER_DELTA(x) ((x) << 0) 1116 #define MAX_POWER_DELTA_MASK (0x3fff << 0) 1117 #define MAX_POWER_DELTA_SHIFT 0 1118 #define STI_SIZE(x) ((x) << 16) 1119 #define STI_SIZE_MASK (0x3ff << 16) 1120 #define STI_SIZE_SHIFT 16 1121 #define LTI_RATIO(x) ((x) << 27) 1122 #define LTI_RATIO_MASK (0xf << 27) 1123 #define LTI_RATIO_SHIFT 27 1124 1125 #define SX_DEBUG_1 0x2418 1126 1127 #define SPI_STATIC_THREAD_MGMT_1 0x2438 1128 #define SPI_STATIC_THREAD_MGMT_2 0x2439 1129 #define SPI_STATIC_THREAD_MGMT_3 0x243A 1130 #define SPI_PS_MAX_WAVE_ID 0x243B 1131 1132 #define SPI_CONFIG_CNTL 0x2440 1133 1134 #define SPI_CONFIG_CNTL_1 0x244F 1135 #define VTX_DONE_DELAY(x) ((x) << 0) 1136 #define INTERP_ONE_PRIM_PER_ROW (1 << 4) 1137 1138 #define CGTS_TCC_DISABLE 0x2452 1139 #define CGTS_USER_TCC_DISABLE 0x2453 1140 #define TCC_DISABLE_MASK 0xFFFF0000 1141 #define TCC_DISABLE_SHIFT 16 1142 #define CGTS_SM_CTRL_REG 0x2454 1143 #define OVERRIDE (1 << 21) 1144 #define LS_OVERRIDE (1 << 22) 1145 1146 #define SPI_LB_CU_MASK 0x24D5 1147 1148 #define TA_CNTL_AUX 0x2542 1149 1150 #define CC_RB_BACKEND_DISABLE 0x263D 1151 #define BACKEND_DISABLE(x) ((x) << 16) 1152 #define GB_ADDR_CONFIG 0x263E 1153 #define NUM_PIPES(x) ((x) << 0) 1154 #define NUM_PIPES_MASK 0x00000007 1155 #define NUM_PIPES_SHIFT 0 1156 #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4) 1157 #define PIPE_INTERLEAVE_SIZE_MASK 0x00000070 1158 #define PIPE_INTERLEAVE_SIZE_SHIFT 4 1159 #define NUM_SHADER_ENGINES(x) ((x) << 12) 1160 #define NUM_SHADER_ENGINES_MASK 0x00003000 1161 #define NUM_SHADER_ENGINES_SHIFT 12 1162 #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16) 1163 #define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000 1164 #define SHADER_ENGINE_TILE_SIZE_SHIFT 16 1165 #define NUM_GPUS(x) ((x) << 20) 1166 #define NUM_GPUS_MASK 0x00700000 1167 #define NUM_GPUS_SHIFT 20 1168 #define MULTI_GPU_TILE_SIZE(x) ((x) << 24) 1169 #define MULTI_GPU_TILE_SIZE_MASK 0x03000000 1170 #define MULTI_GPU_TILE_SIZE_SHIFT 24 1171 #define ROW_SIZE(x) ((x) << 28) 1172 #define ROW_SIZE_MASK 0x30000000 1173 #define ROW_SIZE_SHIFT 28 1174 1175 #define GB_TILE_MODE0 0x2644 1176 # define MICRO_TILE_MODE(x) ((x) << 0) 1177 # define ADDR_SURF_DISPLAY_MICRO_TILING 0 1178 # define ADDR_SURF_THIN_MICRO_TILING 1 1179 # define ADDR_SURF_DEPTH_MICRO_TILING 2 1180 # define ARRAY_MODE(x) ((x) << 2) 1181 # define ARRAY_LINEAR_GENERAL 0 1182 # define ARRAY_LINEAR_ALIGNED 1 1183 # define ARRAY_1D_TILED_THIN1 2 1184 # define ARRAY_2D_TILED_THIN1 4 1185 # define PIPE_CONFIG(x) ((x) << 6) 1186 # define ADDR_SURF_P2 0 1187 # define ADDR_SURF_P4_8x16 4 1188 # define ADDR_SURF_P4_16x16 5 1189 # define ADDR_SURF_P4_16x32 6 1190 # define ADDR_SURF_P4_32x32 7 1191 # define ADDR_SURF_P8_16x16_8x16 8 1192 # define ADDR_SURF_P8_16x32_8x16 9 1193 # define ADDR_SURF_P8_32x32_8x16 10 1194 # define ADDR_SURF_P8_16x32_16x16 11 1195 # define ADDR_SURF_P8_32x32_16x16 12 1196 # define ADDR_SURF_P8_32x32_16x32 13 1197 # define ADDR_SURF_P8_32x64_32x32 14 1198 # define TILE_SPLIT(x) ((x) << 11) 1199 # define ADDR_SURF_TILE_SPLIT_64B 0 1200 # define ADDR_SURF_TILE_SPLIT_128B 1 1201 # define ADDR_SURF_TILE_SPLIT_256B 2 1202 # define ADDR_SURF_TILE_SPLIT_512B 3 1203 # define ADDR_SURF_TILE_SPLIT_1KB 4 1204 # define ADDR_SURF_TILE_SPLIT_2KB 5 1205 # define ADDR_SURF_TILE_SPLIT_4KB 6 1206 # define BANK_WIDTH(x) ((x) << 14) 1207 # define ADDR_SURF_BANK_WIDTH_1 0 1208 # define ADDR_SURF_BANK_WIDTH_2 1 1209 # define ADDR_SURF_BANK_WIDTH_4 2 1210 # define ADDR_SURF_BANK_WIDTH_8 3 1211 # define BANK_HEIGHT(x) ((x) << 16) 1212 # define ADDR_SURF_BANK_HEIGHT_1 0 1213 # define ADDR_SURF_BANK_HEIGHT_2 1 1214 # define ADDR_SURF_BANK_HEIGHT_4 2 1215 # define ADDR_SURF_BANK_HEIGHT_8 3 1216 # define MACRO_TILE_ASPECT(x) ((x) << 18) 1217 # define ADDR_SURF_MACRO_ASPECT_1 0 1218 # define ADDR_SURF_MACRO_ASPECT_2 1 1219 # define ADDR_SURF_MACRO_ASPECT_4 2 1220 # define ADDR_SURF_MACRO_ASPECT_8 3 1221 # define NUM_BANKS(x) ((x) << 20) 1222 # define ADDR_SURF_2_BANK 0 1223 # define ADDR_SURF_4_BANK 1 1224 # define ADDR_SURF_8_BANK 2 1225 # define ADDR_SURF_16_BANK 3 1226 #define GB_TILE_MODE1 0x2645 1227 #define GB_TILE_MODE2 0x2646 1228 #define GB_TILE_MODE3 0x2647 1229 #define GB_TILE_MODE4 0x2648 1230 #define GB_TILE_MODE5 0x2649 1231 #define GB_TILE_MODE6 0x264a 1232 #define GB_TILE_MODE7 0x264b 1233 #define GB_TILE_MODE8 0x264c 1234 #define GB_TILE_MODE9 0x264d 1235 #define GB_TILE_MODE10 0x264e 1236 #define GB_TILE_MODE11 0x264f 1237 #define GB_TILE_MODE12 0x2650 1238 #define GB_TILE_MODE13 0x2651 1239 #define GB_TILE_MODE14 0x2652 1240 #define GB_TILE_MODE15 0x2653 1241 #define GB_TILE_MODE16 0x2654 1242 #define GB_TILE_MODE17 0x2655 1243 #define GB_TILE_MODE18 0x2656 1244 #define GB_TILE_MODE19 0x2657 1245 #define GB_TILE_MODE20 0x2658 1246 #define GB_TILE_MODE21 0x2659 1247 #define GB_TILE_MODE22 0x265a 1248 #define GB_TILE_MODE23 0x265b 1249 #define GB_TILE_MODE24 0x265c 1250 #define GB_TILE_MODE25 0x265d 1251 #define GB_TILE_MODE26 0x265e 1252 #define GB_TILE_MODE27 0x265f 1253 #define GB_TILE_MODE28 0x2660 1254 #define GB_TILE_MODE29 0x2661 1255 #define GB_TILE_MODE30 0x2662 1256 #define GB_TILE_MODE31 0x2663 1257 1258 #define CB_PERFCOUNTER0_SELECT0 0x2688 1259 #define CB_PERFCOUNTER0_SELECT1 0x2689 1260 #define CB_PERFCOUNTER1_SELECT0 0x268A 1261 #define CB_PERFCOUNTER1_SELECT1 0x268B 1262 #define CB_PERFCOUNTER2_SELECT0 0x268C 1263 #define CB_PERFCOUNTER2_SELECT1 0x268D 1264 #define CB_PERFCOUNTER3_SELECT0 0x268E 1265 #define CB_PERFCOUNTER3_SELECT1 0x268F 1266 1267 #define CB_CGTT_SCLK_CTRL 0x2698 1268 1269 #define GC_USER_RB_BACKEND_DISABLE 0x26DF 1270 #define BACKEND_DISABLE_MASK 0x00FF0000 1271 #define BACKEND_DISABLE_SHIFT 16 1272 1273 #define TCP_CHAN_STEER_LO 0x2B03 1274 #define TCP_CHAN_STEER_HI 0x2B94 1275 1276 #define CP_RB0_BASE 0x3040 1277 #define CP_RB0_CNTL 0x3041 1278 #define RB_BUFSZ(x) ((x) << 0) 1279 #define RB_BLKSZ(x) ((x) << 8) 1280 #define BUF_SWAP_32BIT (2 << 16) 1281 #define RB_NO_UPDATE (1 << 27) 1282 #define RB_RPTR_WR_ENA (1 << 31) 1283 1284 #define CP_RB0_RPTR_ADDR 0x3043 1285 #define CP_RB0_RPTR_ADDR_HI 0x3044 1286 #define CP_RB0_WPTR 0x3045 1287 1288 #define CP_PFP_UCODE_ADDR 0x3054 1289 #define CP_PFP_UCODE_DATA 0x3055 1290 #define CP_ME_RAM_RADDR 0x3056 1291 #define CP_ME_RAM_WADDR 0x3057 1292 #define CP_ME_RAM_DATA 0x3058 1293 1294 #define CP_CE_UCODE_ADDR 0x305A 1295 #define CP_CE_UCODE_DATA 0x305B 1296 1297 #define CP_RB1_BASE 0x3060 1298 #define CP_RB1_CNTL 0x3061 1299 #define CP_RB1_RPTR_ADDR 0x3062 1300 #define CP_RB1_RPTR_ADDR_HI 0x3063 1301 #define CP_RB1_WPTR 0x3064 1302 #define CP_RB2_BASE 0x3065 1303 #define CP_RB2_CNTL 0x3066 1304 #define CP_RB2_RPTR_ADDR 0x3067 1305 #define CP_RB2_RPTR_ADDR_HI 0x3068 1306 #define CP_RB2_WPTR 0x3069 1307 #define CP_INT_CNTL_RING0 0x306A 1308 #define CP_INT_CNTL_RING1 0x306B 1309 #define CP_INT_CNTL_RING2 0x306C 1310 # define CNTX_BUSY_INT_ENABLE (1 << 19) 1311 # define CNTX_EMPTY_INT_ENABLE (1 << 20) 1312 # define WAIT_MEM_SEM_INT_ENABLE (1 << 21) 1313 # define TIME_STAMP_INT_ENABLE (1 << 26) 1314 # define CP_RINGID2_INT_ENABLE (1 << 29) 1315 # define CP_RINGID1_INT_ENABLE (1 << 30) 1316 # define CP_RINGID0_INT_ENABLE (1 << 31) 1317 #define CP_INT_STATUS_RING0 0x306D 1318 #define CP_INT_STATUS_RING1 0x306E 1319 #define CP_INT_STATUS_RING2 0x306F 1320 # define WAIT_MEM_SEM_INT_STAT (1 << 21) 1321 # define TIME_STAMP_INT_STAT (1 << 26) 1322 # define CP_RINGID2_INT_STAT (1 << 29) 1323 # define CP_RINGID1_INT_STAT (1 << 30) 1324 # define CP_RINGID0_INT_STAT (1 << 31) 1325 1326 #define CP_MEM_SLP_CNTL 0x3079 1327 # define CP_MEM_LS_EN (1 << 0) 1328 1329 #define CP_DEBUG 0x307F 1330 1331 #define RLC_CNTL 0x30C0 1332 # define RLC_ENABLE (1 << 0) 1333 #define RLC_RL_BASE 0x30C1 1334 #define RLC_RL_SIZE 0x30C2 1335 #define RLC_LB_CNTL 0x30C3 1336 # define LOAD_BALANCE_ENABLE (1 << 0) 1337 #define RLC_SAVE_AND_RESTORE_BASE 0x30C4 1338 #define RLC_LB_CNTR_MAX 0x30C5 1339 #define RLC_LB_CNTR_INIT 0x30C6 1340 1341 #define RLC_CLEAR_STATE_RESTORE_BASE 0x30C8 1342 1343 #define RLC_UCODE_ADDR 0x30CB 1344 #define RLC_UCODE_DATA 0x30CC 1345 1346 #define RLC_GPU_CLOCK_COUNT_LSB 0x30CE 1347 #define RLC_GPU_CLOCK_COUNT_MSB 0x30CF 1348 #define RLC_CAPTURE_GPU_CLOCK_COUNT 0x30D0 1349 #define RLC_MC_CNTL 0x30D1 1350 #define RLC_UCODE_CNTL 0x30D2 1351 #define RLC_STAT 0x30D3 1352 # define RLC_BUSY_STATUS (1 << 0) 1353 # define GFX_POWER_STATUS (1 << 1) 1354 # define GFX_CLOCK_STATUS (1 << 2) 1355 # define GFX_LS_STATUS (1 << 3) 1356 1357 #define RLC_PG_CNTL 0x30D7 1358 # define GFX_PG_ENABLE (1 << 0) 1359 # define GFX_PG_SRC (1 << 1) 1360 1361 #define RLC_CGTT_MGCG_OVERRIDE 0x3100 1362 #define RLC_CGCG_CGLS_CTRL 0x3101 1363 # define CGCG_EN (1 << 0) 1364 # define CGLS_EN (1 << 1) 1365 1366 #define RLC_TTOP_D 0x3105 1367 # define RLC_PUD(x) ((x) << 0) 1368 # define RLC_PUD_MASK (0xff << 0) 1369 # define RLC_PDD(x) ((x) << 8) 1370 # define RLC_PDD_MASK (0xff << 8) 1371 # define RLC_TTPD(x) ((x) << 16) 1372 # define RLC_TTPD_MASK (0xff << 16) 1373 # define RLC_MSD(x) ((x) << 24) 1374 # define RLC_MSD_MASK (0xff << 24) 1375 1376 #define RLC_LB_INIT_CU_MASK 0x3107 1377 1378 #define RLC_PG_AO_CU_MASK 0x310B 1379 #define RLC_MAX_PG_CU 0x310C 1380 # define MAX_PU_CU(x) ((x) << 0) 1381 # define MAX_PU_CU_MASK (0xff << 0) 1382 #define RLC_AUTO_PG_CTRL 0x310C 1383 # define AUTO_PG_EN (1 << 0) 1384 # define GRBM_REG_SGIT(x) ((x) << 3) 1385 # define GRBM_REG_SGIT_MASK (0xffff << 3) 1386 # define PG_AFTER_GRBM_REG_ST(x) ((x) << 19) 1387 # define PG_AFTER_GRBM_REG_ST_MASK (0x1fff << 19) 1388 1389 #define RLC_SERDES_WR_MASTER_MASK_0 0x3115 1390 #define RLC_SERDES_WR_MASTER_MASK_1 0x3116 1391 #define RLC_SERDES_WR_CTRL 0x3117 1392 1393 #define RLC_SERDES_MASTER_BUSY_0 0x3119 1394 #define RLC_SERDES_MASTER_BUSY_1 0x311A 1395 1396 #define RLC_GCPM_GENERAL_3 0x311E 1397 1398 #define DB_RENDER_CONTROL 0xA000 1399 1400 #define DB_DEPTH_INFO 0xA00F 1401 1402 #define PA_SC_RASTER_CONFIG 0xA0D4 1403 # define RB_MAP_PKR0(x) ((x) << 0) 1404 # define RB_MAP_PKR0_MASK (0x3 << 0) 1405 # define RB_MAP_PKR1(x) ((x) << 2) 1406 # define RB_MAP_PKR1_MASK (0x3 << 2) 1407 # define RASTER_CONFIG_RB_MAP_0 0 1408 # define RASTER_CONFIG_RB_MAP_1 1 1409 # define RASTER_CONFIG_RB_MAP_2 2 1410 # define RASTER_CONFIG_RB_MAP_3 3 1411 # define RB_XSEL2(x) ((x) << 4) 1412 # define RB_XSEL2_MASK (0x3 << 4) 1413 # define RB_XSEL (1 << 6) 1414 # define RB_YSEL (1 << 7) 1415 # define PKR_MAP(x) ((x) << 8) 1416 # define PKR_MAP_MASK (0x3 << 8) 1417 # define RASTER_CONFIG_PKR_MAP_0 0 1418 # define RASTER_CONFIG_PKR_MAP_1 1 1419 # define RASTER_CONFIG_PKR_MAP_2 2 1420 # define RASTER_CONFIG_PKR_MAP_3 3 1421 # define PKR_XSEL(x) ((x) << 10) 1422 # define PKR_XSEL_MASK (0x3 << 10) 1423 # define PKR_YSEL(x) ((x) << 12) 1424 # define PKR_YSEL_MASK (0x3 << 12) 1425 # define SC_MAP(x) ((x) << 16) 1426 # define SC_MAP_MASK (0x3 << 16) 1427 # define SC_XSEL(x) ((x) << 18) 1428 # define SC_XSEL_MASK (0x3 << 18) 1429 # define SC_YSEL(x) ((x) << 20) 1430 # define SC_YSEL_MASK (0x3 << 20) 1431 # define SE_MAP(x) ((x) << 24) 1432 # define SE_MAP_MASK (0x3 << 24) 1433 # define RASTER_CONFIG_SE_MAP_0 0 1434 # define RASTER_CONFIG_SE_MAP_1 1 1435 # define RASTER_CONFIG_SE_MAP_2 2 1436 # define RASTER_CONFIG_SE_MAP_3 3 1437 # define SE_XSEL(x) ((x) << 26) 1438 # define SE_XSEL_MASK (0x3 << 26) 1439 # define SE_YSEL(x) ((x) << 28) 1440 # define SE_YSEL_MASK (0x3 << 28) 1441 1442 1443 #define VGT_EVENT_INITIATOR 0xA2A4 1444 # define SAMPLE_STREAMOUTSTATS1 (1 << 0) 1445 # define SAMPLE_STREAMOUTSTATS2 (2 << 0) 1446 # define SAMPLE_STREAMOUTSTATS3 (3 << 0) 1447 # define CACHE_FLUSH_TS (4 << 0) 1448 # define CACHE_FLUSH (6 << 0) 1449 # define CS_PARTIAL_FLUSH (7 << 0) 1450 # define VGT_STREAMOUT_RESET (10 << 0) 1451 # define END_OF_PIPE_INCR_DE (11 << 0) 1452 # define END_OF_PIPE_IB_END (12 << 0) 1453 # define RST_PIX_CNT (13 << 0) 1454 # define VS_PARTIAL_FLUSH (15 << 0) 1455 # define PS_PARTIAL_FLUSH (16 << 0) 1456 # define CACHE_FLUSH_AND_INV_TS_EVENT (20 << 0) 1457 # define ZPASS_DONE (21 << 0) 1458 # define CACHE_FLUSH_AND_INV_EVENT (22 << 0) 1459 # define PERFCOUNTER_START (23 << 0) 1460 # define PERFCOUNTER_STOP (24 << 0) 1461 # define PIPELINESTAT_START (25 << 0) 1462 # define PIPELINESTAT_STOP (26 << 0) 1463 # define PERFCOUNTER_SAMPLE (27 << 0) 1464 # define SAMPLE_PIPELINESTAT (30 << 0) 1465 # define SAMPLE_STREAMOUTSTATS (32 << 0) 1466 # define RESET_VTX_CNT (33 << 0) 1467 # define VGT_FLUSH (36 << 0) 1468 # define BOTTOM_OF_PIPE_TS (40 << 0) 1469 # define DB_CACHE_FLUSH_AND_INV (42 << 0) 1470 # define FLUSH_AND_INV_DB_DATA_TS (43 << 0) 1471 # define FLUSH_AND_INV_DB_META (44 << 0) 1472 # define FLUSH_AND_INV_CB_DATA_TS (45 << 0) 1473 # define FLUSH_AND_INV_CB_META (46 << 0) 1474 # define CS_DONE (47 << 0) 1475 # define PS_DONE (48 << 0) 1476 # define FLUSH_AND_INV_CB_PIXEL_DATA (49 << 0) 1477 # define THREAD_TRACE_START (51 << 0) 1478 # define THREAD_TRACE_STOP (52 << 0) 1479 # define THREAD_TRACE_FLUSH (54 << 0) 1480 # define THREAD_TRACE_FINISH (55 << 0) 1481 1482 /* PIF PHY0 registers idx/data 0x8/0xc */ 1483 #define PB0_PIF_CNTL 0x10 1484 # define LS2_EXIT_TIME(x) ((x) << 17) 1485 # define LS2_EXIT_TIME_MASK (0x7 << 17) 1486 # define LS2_EXIT_TIME_SHIFT 17 1487 #define PB0_PIF_PAIRING 0x11 1488 # define MULTI_PIF (1 << 25) 1489 #define PB0_PIF_PWRDOWN_0 0x12 1490 # define PLL_POWER_STATE_IN_TXS2_0(x) ((x) << 7) 1491 # define PLL_POWER_STATE_IN_TXS2_0_MASK (0x7 << 7) 1492 # define PLL_POWER_STATE_IN_TXS2_0_SHIFT 7 1493 # define PLL_POWER_STATE_IN_OFF_0(x) ((x) << 10) 1494 # define PLL_POWER_STATE_IN_OFF_0_MASK (0x7 << 10) 1495 # define PLL_POWER_STATE_IN_OFF_0_SHIFT 10 1496 # define PLL_RAMP_UP_TIME_0(x) ((x) << 24) 1497 # define PLL_RAMP_UP_TIME_0_MASK (0x7 << 24) 1498 # define PLL_RAMP_UP_TIME_0_SHIFT 24 1499 #define PB0_PIF_PWRDOWN_1 0x13 1500 # define PLL_POWER_STATE_IN_TXS2_1(x) ((x) << 7) 1501 # define PLL_POWER_STATE_IN_TXS2_1_MASK (0x7 << 7) 1502 # define PLL_POWER_STATE_IN_TXS2_1_SHIFT 7 1503 # define PLL_POWER_STATE_IN_OFF_1(x) ((x) << 10) 1504 # define PLL_POWER_STATE_IN_OFF_1_MASK (0x7 << 10) 1505 # define PLL_POWER_STATE_IN_OFF_1_SHIFT 10 1506 # define PLL_RAMP_UP_TIME_1(x) ((x) << 24) 1507 # define PLL_RAMP_UP_TIME_1_MASK (0x7 << 24) 1508 # define PLL_RAMP_UP_TIME_1_SHIFT 24 1509 1510 #define PB0_PIF_PWRDOWN_2 0x17 1511 # define PLL_POWER_STATE_IN_TXS2_2(x) ((x) << 7) 1512 # define PLL_POWER_STATE_IN_TXS2_2_MASK (0x7 << 7) 1513 # define PLL_POWER_STATE_IN_TXS2_2_SHIFT 7 1514 # define PLL_POWER_STATE_IN_OFF_2(x) ((x) << 10) 1515 # define PLL_POWER_STATE_IN_OFF_2_MASK (0x7 << 10) 1516 # define PLL_POWER_STATE_IN_OFF_2_SHIFT 10 1517 # define PLL_RAMP_UP_TIME_2(x) ((x) << 24) 1518 # define PLL_RAMP_UP_TIME_2_MASK (0x7 << 24) 1519 # define PLL_RAMP_UP_TIME_2_SHIFT 24 1520 #define PB0_PIF_PWRDOWN_3 0x18 1521 # define PLL_POWER_STATE_IN_TXS2_3(x) ((x) << 7) 1522 # define PLL_POWER_STATE_IN_TXS2_3_MASK (0x7 << 7) 1523 # define PLL_POWER_STATE_IN_TXS2_3_SHIFT 7 1524 # define PLL_POWER_STATE_IN_OFF_3(x) ((x) << 10) 1525 # define PLL_POWER_STATE_IN_OFF_3_MASK (0x7 << 10) 1526 # define PLL_POWER_STATE_IN_OFF_3_SHIFT 10 1527 # define PLL_RAMP_UP_TIME_3(x) ((x) << 24) 1528 # define PLL_RAMP_UP_TIME_3_MASK (0x7 << 24) 1529 # define PLL_RAMP_UP_TIME_3_SHIFT 24 1530 /* PIF PHY1 registers idx/data 0x10/0x14 */ 1531 #define PB1_PIF_CNTL 0x10 1532 #define PB1_PIF_PAIRING 0x11 1533 #define PB1_PIF_PWRDOWN_0 0x12 1534 #define PB1_PIF_PWRDOWN_1 0x13 1535 1536 #define PB1_PIF_PWRDOWN_2 0x17 1537 #define PB1_PIF_PWRDOWN_3 0x18 1538 /* PCIE registers idx/data 0x30/0x34 */ 1539 #define PCIE_CNTL2 0x1c /* PCIE */ 1540 # define SLV_MEM_LS_EN (1 << 16) 1541 # define SLV_MEM_AGGRESSIVE_LS_EN (1 << 17) 1542 # define MST_MEM_LS_EN (1 << 18) 1543 # define REPLAY_MEM_LS_EN (1 << 19) 1544 #define PCIE_LC_STATUS1 0x28 /* PCIE */ 1545 # define LC_REVERSE_RCVR (1 << 0) 1546 # define LC_REVERSE_XMIT (1 << 1) 1547 # define LC_OPERATING_LINK_WIDTH_MASK (0x7 << 2) 1548 # define LC_OPERATING_LINK_WIDTH_SHIFT 2 1549 # define LC_DETECTED_LINK_WIDTH_MASK (0x7 << 5) 1550 # define LC_DETECTED_LINK_WIDTH_SHIFT 5 1551 1552 #define PCIE_P_CNTL 0x40 /* PCIE */ 1553 # define P_IGNORE_EDB_ERR (1 << 6) 1554 1555 /* PCIE PORT registers idx/data 0x38/0x3c */ 1556 #define PCIE_LC_CNTL 0xa0 1557 # define LC_L0S_INACTIVITY(x) ((x) << 8) 1558 # define LC_L0S_INACTIVITY_MASK (0xf << 8) 1559 # define LC_L0S_INACTIVITY_SHIFT 8 1560 # define LC_L1_INACTIVITY(x) ((x) << 12) 1561 # define LC_L1_INACTIVITY_MASK (0xf << 12) 1562 # define LC_L1_INACTIVITY_SHIFT 12 1563 # define LC_PMI_TO_L1_DIS (1 << 16) 1564 # define LC_ASPM_TO_L1_DIS (1 << 24) 1565 #define PCIE_LC_LINK_WIDTH_CNTL 0xa2 /* PCIE_P */ 1566 # define LC_LINK_WIDTH_SHIFT 0 1567 # define LC_LINK_WIDTH_MASK 0x7 1568 # define LC_LINK_WIDTH_X0 0 1569 # define LC_LINK_WIDTH_X1 1 1570 # define LC_LINK_WIDTH_X2 2 1571 # define LC_LINK_WIDTH_X4 3 1572 # define LC_LINK_WIDTH_X8 4 1573 # define LC_LINK_WIDTH_X16 6 1574 # define LC_LINK_WIDTH_RD_SHIFT 4 1575 # define LC_LINK_WIDTH_RD_MASK 0x70 1576 # define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7) 1577 # define LC_RECONFIG_NOW (1 << 8) 1578 # define LC_RENEGOTIATION_SUPPORT (1 << 9) 1579 # define LC_RENEGOTIATE_EN (1 << 10) 1580 # define LC_SHORT_RECONFIG_EN (1 << 11) 1581 # define LC_UPCONFIGURE_SUPPORT (1 << 12) 1582 # define LC_UPCONFIGURE_DIS (1 << 13) 1583 # define LC_DYN_LANES_PWR_STATE(x) ((x) << 21) 1584 # define LC_DYN_LANES_PWR_STATE_MASK (0x3 << 21) 1585 # define LC_DYN_LANES_PWR_STATE_SHIFT 21 1586 #define PCIE_LC_N_FTS_CNTL 0xa3 /* PCIE_P */ 1587 # define LC_XMIT_N_FTS(x) ((x) << 0) 1588 # define LC_XMIT_N_FTS_MASK (0xff << 0) 1589 # define LC_XMIT_N_FTS_SHIFT 0 1590 # define LC_XMIT_N_FTS_OVERRIDE_EN (1 << 8) 1591 # define LC_N_FTS_MASK (0xff << 24) 1592 #define PCIE_LC_SPEED_CNTL 0xa4 /* PCIE_P */ 1593 # define LC_GEN2_EN_STRAP (1 << 0) 1594 # define LC_GEN3_EN_STRAP (1 << 1) 1595 # define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 2) 1596 # define LC_TARGET_LINK_SPEED_OVERRIDE_MASK (0x3 << 3) 1597 # define LC_TARGET_LINK_SPEED_OVERRIDE_SHIFT 3 1598 # define LC_FORCE_EN_SW_SPEED_CHANGE (1 << 5) 1599 # define LC_FORCE_DIS_SW_SPEED_CHANGE (1 << 6) 1600 # define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 7) 1601 # define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 8) 1602 # define LC_INITIATE_LINK_SPEED_CHANGE (1 << 9) 1603 # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 10) 1604 # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 10 1605 # define LC_CURRENT_DATA_RATE_MASK (0x3 << 13) /* 0/1/2 = gen1/2/3 */ 1606 # define LC_CURRENT_DATA_RATE_SHIFT 13 1607 # define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 16) 1608 # define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 18) 1609 # define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 19) 1610 # define LC_OTHER_SIDE_EVER_SENT_GEN3 (1 << 20) 1611 # define LC_OTHER_SIDE_SUPPORTS_GEN3 (1 << 21) 1612 1613 #define PCIE_LC_CNTL2 0xb1 1614 # define LC_ALLOW_PDWN_IN_L1 (1 << 17) 1615 # define LC_ALLOW_PDWN_IN_L23 (1 << 18) 1616 1617 #define PCIE_LC_CNTL3 0xb5 /* PCIE_P */ 1618 # define LC_GO_TO_RECOVERY (1 << 30) 1619 #define PCIE_LC_CNTL4 0xb6 /* PCIE_P */ 1620 # define LC_REDO_EQ (1 << 5) 1621 # define LC_SET_QUIESCE (1 << 13) 1622 1623 /* 1624 * UVD 1625 */ 1626 #define UVD_UDEC_ADDR_CONFIG 0x3bd3 1627 #define UVD_UDEC_DB_ADDR_CONFIG 0x3bd4 1628 #define UVD_UDEC_DBW_ADDR_CONFIG 0x3bd5 1629 #define UVD_RBC_RB_RPTR 0x3da4 1630 #define UVD_RBC_RB_WPTR 0x3da5 1631 #define UVD_STATUS 0x3daf 1632 1633 #define UVD_CGC_CTRL 0x3dc2 1634 # define DCM (1 << 0) 1635 # define CG_DT(x) ((x) << 2) 1636 # define CG_DT_MASK (0xf << 2) 1637 # define CLK_OD(x) ((x) << 6) 1638 # define CLK_OD_MASK (0x1f << 6) 1639 1640 /* UVD CTX indirect */ 1641 #define UVD_CGC_MEM_CTRL 0xC0 1642 #define UVD_CGC_CTRL2 0xC1 1643 # define DYN_OR_EN (1 << 0) 1644 # define DYN_RR_EN (1 << 1) 1645 # define G_DIV_ID(x) ((x) << 2) 1646 # define G_DIV_ID_MASK (0x7 << 2) 1647 1648 /* 1649 * PM4 1650 */ 1651 #define PACKET0(reg, n) ((RADEON_PACKET_TYPE0 << 30) | \ 1652 (((reg) >> 2) & 0xFFFF) | \ 1653 ((n) & 0x3FFF) << 16) 1654 #define CP_PACKET2 0x80000000 1655 #define PACKET2_PAD_SHIFT 0 1656 #define PACKET2_PAD_MASK (0x3fffffff << 0) 1657 1658 #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v))) 1659 #define RADEON_PACKET_TYPE3 3 1660 #define PACKET3(op, n) ((RADEON_PACKET_TYPE3 << 30) | \ 1661 (((op) & 0xFF) << 8) | \ 1662 ((n) & 0x3FFF) << 16) 1663 1664 #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1) 1665 1666 /* Packet 3 types */ 1667 #define PACKET3_NOP 0x10 1668 #define PACKET3_SET_BASE 0x11 1669 #define PACKET3_BASE_INDEX(x) ((x) << 0) 1670 #define GDS_PARTITION_BASE 2 1671 #define CE_PARTITION_BASE 3 1672 #define PACKET3_CLEAR_STATE 0x12 1673 #define PACKET3_INDEX_BUFFER_SIZE 0x13 1674 #define PACKET3_DISPATCH_DIRECT 0x15 1675 #define PACKET3_DISPATCH_INDIRECT 0x16 1676 #define PACKET3_ALLOC_GDS 0x1B 1677 #define PACKET3_WRITE_GDS_RAM 0x1C 1678 #define PACKET3_ATOMIC_GDS 0x1D 1679 #define PACKET3_ATOMIC 0x1E 1680 #define PACKET3_OCCLUSION_QUERY 0x1F 1681 #define PACKET3_SET_PREDICATION 0x20 1682 #define PACKET3_REG_RMW 0x21 1683 #define PACKET3_COND_EXEC 0x22 1684 #define PACKET3_PRED_EXEC 0x23 1685 #define PACKET3_DRAW_INDIRECT 0x24 1686 #define PACKET3_DRAW_INDEX_INDIRECT 0x25 1687 #define PACKET3_INDEX_BASE 0x26 1688 #define PACKET3_DRAW_INDEX_2 0x27 1689 #define PACKET3_CONTEXT_CONTROL 0x28 1690 #define PACKET3_INDEX_TYPE 0x2A 1691 #define PACKET3_DRAW_INDIRECT_MULTI 0x2C 1692 #define PACKET3_DRAW_INDEX_AUTO 0x2D 1693 #define PACKET3_DRAW_INDEX_IMMD 0x2E 1694 #define PACKET3_NUM_INSTANCES 0x2F 1695 #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30 1696 #define PACKET3_INDIRECT_BUFFER_CONST 0x31 1697 #define PACKET3_INDIRECT_BUFFER 0x3F 1698 #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34 1699 #define PACKET3_DRAW_INDEX_OFFSET_2 0x35 1700 #define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36 1701 #define PACKET3_WRITE_DATA 0x37 1702 #define WRITE_DATA_DST_SEL(x) ((x) << 8) 1703 /* 0 - register 1704 * 1 - memory (sync - via GRBM) 1705 * 2 - tc/l2 1706 * 3 - gds 1707 * 4 - reserved 1708 * 5 - memory (async - direct) 1709 */ 1710 #define WR_ONE_ADDR (1 << 16) 1711 #define WR_CONFIRM (1 << 20) 1712 #define WRITE_DATA_ENGINE_SEL(x) ((x) << 30) 1713 /* 0 - me 1714 * 1 - pfp 1715 * 2 - ce 1716 */ 1717 #define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38 1718 #define PACKET3_MEM_SEMAPHORE 0x39 1719 #define PACKET3_MPEG_INDEX 0x3A 1720 #define PACKET3_COPY_DW 0x3B 1721 #define PACKET3_WAIT_REG_MEM 0x3C 1722 #define WAIT_REG_MEM_FUNCTION(x) ((x) << 0) 1723 /* 0 - always 1724 * 1 - < 1725 * 2 - <= 1726 * 3 - == 1727 * 4 - != 1728 * 5 - >= 1729 * 6 - > 1730 */ 1731 #define WAIT_REG_MEM_MEM_SPACE(x) ((x) << 4) 1732 /* 0 - reg 1733 * 1 - mem 1734 */ 1735 #define WAIT_REG_MEM_ENGINE(x) ((x) << 8) 1736 /* 0 - me 1737 * 1 - pfp 1738 */ 1739 #define PACKET3_MEM_WRITE 0x3D 1740 #define PACKET3_COPY_DATA 0x40 1741 #define PACKET3_CP_DMA 0x41 1742 /* 1. header 1743 * 2. SRC_ADDR_LO or DATA [31:0] 1744 * 3. CP_SYNC [31] | SRC_SEL [30:29] | ENGINE [27] | DST_SEL [21:20] | 1745 * SRC_ADDR_HI [7:0] 1746 * 4. DST_ADDR_LO [31:0] 1747 * 5. DST_ADDR_HI [7:0] 1748 * 6. COMMAND [30:21] | BYTE_COUNT [20:0] 1749 */ 1750 # define PACKET3_CP_DMA_DST_SEL(x) ((x) << 20) 1751 /* 0 - DST_ADDR 1752 * 1 - GDS 1753 */ 1754 # define PACKET3_CP_DMA_ENGINE(x) ((x) << 27) 1755 /* 0 - ME 1756 * 1 - PFP 1757 */ 1758 # define PACKET3_CP_DMA_SRC_SEL(x) ((x) << 29) 1759 /* 0 - SRC_ADDR 1760 * 1 - GDS 1761 * 2 - DATA 1762 */ 1763 # define PACKET3_CP_DMA_CP_SYNC (1 << 31) 1764 /* COMMAND */ 1765 # define PACKET3_CP_DMA_DIS_WC (1 << 21) 1766 # define PACKET3_CP_DMA_CMD_SRC_SWAP(x) ((x) << 22) 1767 /* 0 - none 1768 * 1 - 8 in 16 1769 * 2 - 8 in 32 1770 * 3 - 8 in 64 1771 */ 1772 # define PACKET3_CP_DMA_CMD_DST_SWAP(x) ((x) << 24) 1773 /* 0 - none 1774 * 1 - 8 in 16 1775 * 2 - 8 in 32 1776 * 3 - 8 in 64 1777 */ 1778 # define PACKET3_CP_DMA_CMD_SAS (1 << 26) 1779 /* 0 - memory 1780 * 1 - register 1781 */ 1782 # define PACKET3_CP_DMA_CMD_DAS (1 << 27) 1783 /* 0 - memory 1784 * 1 - register 1785 */ 1786 # define PACKET3_CP_DMA_CMD_SAIC (1 << 28) 1787 # define PACKET3_CP_DMA_CMD_DAIC (1 << 29) 1788 # define PACKET3_CP_DMA_CMD_RAW_WAIT (1 << 30) 1789 #define PACKET3_PFP_SYNC_ME 0x42 1790 #define PACKET3_SURFACE_SYNC 0x43 1791 # define PACKET3_DEST_BASE_0_ENA (1 << 0) 1792 # define PACKET3_DEST_BASE_1_ENA (1 << 1) 1793 # define PACKET3_CB0_DEST_BASE_ENA (1 << 6) 1794 # define PACKET3_CB1_DEST_BASE_ENA (1 << 7) 1795 # define PACKET3_CB2_DEST_BASE_ENA (1 << 8) 1796 # define PACKET3_CB3_DEST_BASE_ENA (1 << 9) 1797 # define PACKET3_CB4_DEST_BASE_ENA (1 << 10) 1798 # define PACKET3_CB5_DEST_BASE_ENA (1 << 11) 1799 # define PACKET3_CB6_DEST_BASE_ENA (1 << 12) 1800 # define PACKET3_CB7_DEST_BASE_ENA (1 << 13) 1801 # define PACKET3_DB_DEST_BASE_ENA (1 << 14) 1802 # define PACKET3_DEST_BASE_2_ENA (1 << 19) 1803 # define PACKET3_DEST_BASE_3_ENA (1 << 21) 1804 # define PACKET3_TCL1_ACTION_ENA (1 << 22) 1805 # define PACKET3_TC_ACTION_ENA (1 << 23) 1806 # define PACKET3_CB_ACTION_ENA (1 << 25) 1807 # define PACKET3_DB_ACTION_ENA (1 << 26) 1808 # define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27) 1809 # define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29) 1810 #define PACKET3_ME_INITIALIZE 0x44 1811 #define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16) 1812 #define PACKET3_COND_WRITE 0x45 1813 #define PACKET3_EVENT_WRITE 0x46 1814 #define EVENT_TYPE(x) ((x) << 0) 1815 #define EVENT_INDEX(x) ((x) << 8) 1816 /* 0 - any non-TS event 1817 * 1 - ZPASS_DONE 1818 * 2 - SAMPLE_PIPELINESTAT 1819 * 3 - SAMPLE_STREAMOUTSTAT* 1820 * 4 - *S_PARTIAL_FLUSH 1821 * 5 - EOP events 1822 * 6 - EOS events 1823 * 7 - CACHE_FLUSH, CACHE_FLUSH_AND_INV_EVENT 1824 */ 1825 #define INV_L2 (1 << 20) 1826 /* INV TC L2 cache when EVENT_INDEX = 7 */ 1827 #define PACKET3_EVENT_WRITE_EOP 0x47 1828 #define DATA_SEL(x) ((x) << 29) 1829 /* 0 - discard 1830 * 1 - send low 32bit data 1831 * 2 - send 64bit data 1832 * 3 - send 64bit counter value 1833 */ 1834 #define INT_SEL(x) ((x) << 24) 1835 /* 0 - none 1836 * 1 - interrupt only (DATA_SEL = 0) 1837 * 2 - interrupt when data write is confirmed 1838 */ 1839 #define PACKET3_EVENT_WRITE_EOS 0x48 1840 #define PACKET3_PREAMBLE_CNTL 0x4A 1841 # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28) 1842 # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28) 1843 #define PACKET3_ONE_REG_WRITE 0x57 1844 #define PACKET3_LOAD_CONFIG_REG 0x5F 1845 #define PACKET3_LOAD_CONTEXT_REG 0x60 1846 #define PACKET3_LOAD_SH_REG 0x61 1847 #define PACKET3_SET_CONFIG_REG 0x68 1848 #define PACKET3_SET_CONFIG_REG_START 0x00002000 1849 #define PACKET3_SET_CONFIG_REG_END 0x00002c00 1850 #define PACKET3_SET_CONTEXT_REG 0x69 1851 #define PACKET3_SET_CONTEXT_REG_START 0x000a000 1852 #define PACKET3_SET_CONTEXT_REG_END 0x000a400 1853 #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73 1854 #define PACKET3_SET_RESOURCE_INDIRECT 0x74 1855 #define PACKET3_SET_SH_REG 0x76 1856 #define PACKET3_SET_SH_REG_START 0x00002c00 1857 #define PACKET3_SET_SH_REG_END 0x00003000 1858 #define PACKET3_SET_SH_REG_OFFSET 0x77 1859 #define PACKET3_ME_WRITE 0x7A 1860 #define PACKET3_SCRATCH_RAM_WRITE 0x7D 1861 #define PACKET3_SCRATCH_RAM_READ 0x7E 1862 #define PACKET3_CE_WRITE 0x7F 1863 #define PACKET3_LOAD_CONST_RAM 0x80 1864 #define PACKET3_WRITE_CONST_RAM 0x81 1865 #define PACKET3_WRITE_CONST_RAM_OFFSET 0x82 1866 #define PACKET3_DUMP_CONST_RAM 0x83 1867 #define PACKET3_INCREMENT_CE_COUNTER 0x84 1868 #define PACKET3_INCREMENT_DE_COUNTER 0x85 1869 #define PACKET3_WAIT_ON_CE_COUNTER 0x86 1870 #define PACKET3_WAIT_ON_DE_COUNTER 0x87 1871 #define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88 1872 #define PACKET3_SET_CE_DE_COUNTERS 0x89 1873 #define PACKET3_WAIT_ON_AVAIL_BUFFER 0x8A 1874 #define PACKET3_SWITCH_BUFFER 0x8B 1875 1876 /* ASYNC DMA - first instance at 0xd000, second at 0xd800 */ 1877 #define DMA0_REGISTER_OFFSET 0x0 /* not a register */ 1878 #define DMA1_REGISTER_OFFSET 0x200 /* not a register */ 1879 1880 #define DMA_RB_CNTL 0x3400 1881 # define DMA_RB_ENABLE (1 << 0) 1882 # define DMA_RB_SIZE(x) ((x) << 1) /* log2 */ 1883 # define DMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */ 1884 # define DMA_RPTR_WRITEBACK_ENABLE (1 << 12) 1885 # define DMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */ 1886 # define DMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */ 1887 #define DMA_RB_BASE 0x3401 1888 #define DMA_RB_RPTR 0x3402 1889 #define DMA_RB_WPTR 0x3403 1890 1891 #define DMA_RB_RPTR_ADDR_HI 0x3407 1892 #define DMA_RB_RPTR_ADDR_LO 0x3408 1893 1894 #define DMA_IB_CNTL 0x3409 1895 # define DMA_IB_ENABLE (1 << 0) 1896 # define DMA_IB_SWAP_ENABLE (1 << 4) 1897 # define CMD_VMID_FORCE (1 << 31) 1898 #define DMA_IB_RPTR 0x340a 1899 #define DMA_CNTL 0x340b 1900 # define TRAP_ENABLE (1 << 0) 1901 # define SEM_INCOMPLETE_INT_ENABLE (1 << 1) 1902 # define SEM_WAIT_INT_ENABLE (1 << 2) 1903 # define DATA_SWAP_ENABLE (1 << 3) 1904 # define FENCE_SWAP_ENABLE (1 << 4) 1905 # define CTXEMPTY_INT_ENABLE (1 << 28) 1906 #define DMA_STATUS_REG 0x340d 1907 # define DMA_IDLE (1 << 0) 1908 #define DMA_TILING_CONFIG 0x342e 1909 1910 #define DMA_POWER_CNTL 0x342f 1911 # define MEM_POWER_OVERRIDE (1 << 8) 1912 #define DMA_CLK_CTRL 0x3430 1913 1914 #define DMA_PG 0x3435 1915 # define PG_CNTL_ENABLE (1 << 0) 1916 #define DMA_PGFSM_CONFIG 0x3436 1917 #define DMA_PGFSM_WRITE 0x3437 1918 1919 #define DMA_PACKET(cmd, b, t, s, n) ((((cmd) & 0xF) << 28) | \ 1920 (((b) & 0x1) << 26) | \ 1921 (((t) & 0x1) << 23) | \ 1922 (((s) & 0x1) << 22) | \ 1923 (((n) & 0xFFFFF) << 0)) 1924 1925 #define DMA_IB_PACKET(cmd, vmid, n) ((((cmd) & 0xF) << 28) | \ 1926 (((vmid) & 0xF) << 20) | \ 1927 (((n) & 0xFFFFF) << 0)) 1928 1929 #define DMA_PTE_PDE_PACKET(n) ((2 << 28) | \ 1930 (1 << 26) | \ 1931 (1 << 21) | \ 1932 (((n) & 0xFFFFF) << 0)) 1933 1934 /* async DMA Packet types */ 1935 #define DMA_PACKET_WRITE 0x2 1936 #define DMA_PACKET_COPY 0x3 1937 #define DMA_PACKET_INDIRECT_BUFFER 0x4 1938 #define DMA_PACKET_SEMAPHORE 0x5 1939 #define DMA_PACKET_FENCE 0x6 1940 #define DMA_PACKET_TRAP 0x7 1941 #define DMA_PACKET_SRBM_WRITE 0x9 1942 #define DMA_PACKET_CONSTANT_FILL 0xd 1943 #define DMA_PACKET_POLL_REG_MEM 0xe 1944 #define DMA_PACKET_NOP 0xf 1945 1946 #define VCE_STATUS 0x20004 1947 #define VCE_VCPU_CNTL 0x20014 1948 #define VCE_CLK_EN (1 << 0) 1949 #define VCE_VCPU_CACHE_OFFSET0 0x20024 1950 #define VCE_VCPU_CACHE_SIZE0 0x20028 1951 #define VCE_VCPU_CACHE_OFFSET1 0x2002c 1952 #define VCE_VCPU_CACHE_SIZE1 0x20030 1953 #define VCE_VCPU_CACHE_OFFSET2 0x20034 1954 #define VCE_VCPU_CACHE_SIZE2 0x20038 1955 #define VCE_SOFT_RESET 0x20120 1956 #define VCE_ECPU_SOFT_RESET (1 << 0) 1957 #define VCE_FME_SOFT_RESET (1 << 2) 1958 #define VCE_RB_BASE_LO2 0x2016c 1959 #define VCE_RB_BASE_HI2 0x20170 1960 #define VCE_RB_SIZE2 0x20174 1961 #define VCE_RB_RPTR2 0x20178 1962 #define VCE_RB_WPTR2 0x2017c 1963 #define VCE_RB_BASE_LO 0x20180 1964 #define VCE_RB_BASE_HI 0x20184 1965 #define VCE_RB_SIZE 0x20188 1966 #define VCE_RB_RPTR 0x2018c 1967 #define VCE_RB_WPTR 0x20190 1968 #define VCE_CLOCK_GATING_A 0x202f8 1969 #define VCE_CLOCK_GATING_B 0x202fc 1970 #define VCE_UENC_CLOCK_GATING 0x205bc 1971 #define VCE_UENC_REG_CLOCK_GATING 0x205c0 1972 #define VCE_FW_REG_STATUS 0x20e10 1973 # define VCE_FW_REG_STATUS_BUSY (1 << 0) 1974 # define VCE_FW_REG_STATUS_PASS (1 << 3) 1975 # define VCE_FW_REG_STATUS_DONE (1 << 11) 1976 #define VCE_LMI_FW_START_KEYSEL 0x20e18 1977 #define VCE_LMI_FW_PERIODIC_CTRL 0x20e20 1978 #define VCE_LMI_CTRL2 0x20e74 1979 #define VCE_LMI_CTRL 0x20e98 1980 #define VCE_LMI_VM_CTRL 0x20ea0 1981 #define VCE_LMI_SWAP_CNTL 0x20eb4 1982 #define VCE_LMI_SWAP_CNTL1 0x20eb8 1983 #define VCE_LMI_CACHE_CTRL 0x20ef4 1984 1985 #define VCE_CMD_NO_OP 0x00000000 1986 #define VCE_CMD_END 0x00000001 1987 #define VCE_CMD_IB 0x00000002 1988 #define VCE_CMD_FENCE 0x00000003 1989 #define VCE_CMD_TRAP 0x00000004 1990 #define VCE_CMD_IB_AUTO 0x00000005 1991 #define VCE_CMD_SEMAPHORE 0x00000006 1992 1993 1994 //#dce stupp 1995 /* display controller offsets used for crtc/cur/lut/grph/viewport/etc. */ 1996 #define SI_CRTC0_REGISTER_OFFSET 0 //(0x6df0 - 0x6df0)/4 1997 #define SI_CRTC1_REGISTER_OFFSET 0x300 //(0x79f0 - 0x6df0)/4 1998 #define SI_CRTC2_REGISTER_OFFSET 0x2600 //(0x105f0 - 0x6df0)/4 1999 #define SI_CRTC3_REGISTER_OFFSET 0x2900 //(0x111f0 - 0x6df0)/4 2000 #define SI_CRTC4_REGISTER_OFFSET 0x2c00 //(0x11df0 - 0x6df0)/4 2001 #define SI_CRTC5_REGISTER_OFFSET 0x2f00 //(0x129f0 - 0x6df0)/4 2002 2003 #define CURSOR_WIDTH 64 2004 #define CURSOR_HEIGHT 64 2005 #define AMDGPU_MM_INDEX 0x0000 2006 #define AMDGPU_MM_DATA 0x0001 2007 2008 #define VERDE_NUM_CRTC 6 2009 #define BLACKOUT_MODE_MASK 0x00000007 2010 #define VGA_RENDER_CONTROL 0xC0 2011 #define R_000300_VGA_RENDER_CONTROL 0xC0 2012 #define C_000300_VGA_VSTATUS_CNTL 0xFFFCFFFF 2013 #define EVERGREEN_CRTC_STATUS 0x1BA3 2014 #define EVERGREEN_CRTC_V_BLANK (1 << 0) 2015 #define EVERGREEN_CRTC_STATUS_POSITION 0x1BA4 2016 /* CRTC blocks at 0x6df0, 0x79f0, 0x105f0, 0x111f0, 0x11df0, 0x129f0 */ 2017 #define EVERGREEN_CRTC_V_BLANK_START_END 0x1b8d 2018 #define EVERGREEN_CRTC_CONTROL 0x1b9c 2019 #define EVERGREEN_CRTC_MASTER_EN (1 << 0) 2020 #define EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE (1 << 24) 2021 #define EVERGREEN_CRTC_BLANK_CONTROL 0x1b9d 2022 #define EVERGREEN_CRTC_BLANK_DATA_EN (1 << 8) 2023 #define EVERGREEN_CRTC_V_BLANK (1 << 0) 2024 #define EVERGREEN_CRTC_STATUS_HV_COUNT 0x1ba8 2025 #define EVERGREEN_CRTC_UPDATE_LOCK 0x1bb5 2026 #define EVERGREEN_MASTER_UPDATE_LOCK 0x1bbd 2027 #define EVERGREEN_MASTER_UPDATE_MODE 0x1bbe 2028 #define EVERGREEN_GRPH_UPDATE_LOCK (1 << 16) 2029 #define EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH 0x1a07 2030 #define EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH 0x1a08 2031 #define EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS 0x1a04 2032 #define EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS 0x1a05 2033 #define EVERGREEN_GRPH_UPDATE 0x1a11 2034 #define EVERGREEN_VGA_MEMORY_BASE_ADDRESS 0xc4 2035 #define EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH 0xc9 2036 #define EVERGREEN_GRPH_SURFACE_UPDATE_PENDING (1 << 2) 2037 2038 #define EVERGREEN_DATA_FORMAT 0x1ac0 2039 # define EVERGREEN_INTERLEAVE_EN (1 << 0) 2040 2041 #define MC_SHARED_CHMAP__NOOFCHAN_MASK 0xf000 2042 #define MC_SHARED_CHMAP__NOOFCHAN__SHIFT 0xc 2043 2044 #define R600_D1GRPH_ARRAY_MODE_LINEAR_GENERAL (0 << 20) 2045 #define R600_D1GRPH_ARRAY_MODE_LINEAR_ALIGNED (1 << 20) 2046 #define R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1 (2 << 20) 2047 #define R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1 (4 << 20) 2048 2049 #define R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH 0x1a45 2050 #define R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH 0x1845 2051 2052 #define R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH 0x1847 2053 #define R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH 0x1a47 2054 2055 #define DISP_INTERRUPT_STATUS__LB_D1_VBLANK_INTERRUPT_MASK 0x8 2056 #define DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VBLANK_INTERRUPT_MASK 0x8 2057 #define DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VBLANK_INTERRUPT_MASK 0x8 2058 #define DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VBLANK_INTERRUPT_MASK 0x8 2059 #define DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VBLANK_INTERRUPT_MASK 0x8 2060 #define DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VBLANK_INTERRUPT_MASK 0x8 2061 2062 #define DISP_INTERRUPT_STATUS__LB_D1_VLINE_INTERRUPT_MASK 0x4 2063 #define DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VLINE_INTERRUPT_MASK 0x4 2064 #define DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VLINE_INTERRUPT_MASK 0x4 2065 #define DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VLINE_INTERRUPT_MASK 0x4 2066 #define DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VLINE_INTERRUPT_MASK 0x4 2067 #define DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VLINE_INTERRUPT_MASK 0x4 2068 2069 #define DISP_INTERRUPT_STATUS__DC_HPD1_INTERRUPT_MASK 0x20000 2070 #define DISP_INTERRUPT_STATUS_CONTINUE__DC_HPD2_INTERRUPT_MASK 0x20000 2071 #define DISP_INTERRUPT_STATUS_CONTINUE2__DC_HPD3_INTERRUPT_MASK 0x20000 2072 #define DISP_INTERRUPT_STATUS_CONTINUE3__DC_HPD4_INTERRUPT_MASK 0x20000 2073 #define DISP_INTERRUPT_STATUS_CONTINUE4__DC_HPD5_INTERRUPT_MASK 0x20000 2074 #define DISP_INTERRUPT_STATUS_CONTINUE5__DC_HPD6_INTERRUPT_MASK 0x20000 2075 2076 #define GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_OCCURRED_MASK 0x1 2077 #define GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR_MASK 0x100 2078 2079 #define DC_HPD1_INT_CONTROL__DC_HPD1_INT_ACK_MASK 0x1 2080 2081 #define R600_D1GRPH_SWAP_CONTROL 0x1843 2082 #define R600_D1GRPH_SWAP_ENDIAN_NONE (0 << 0) 2083 #define R600_D1GRPH_SWAP_ENDIAN_16BIT (1 << 0) 2084 #define R600_D1GRPH_SWAP_ENDIAN_32BIT (2 << 0) 2085 #define R600_D1GRPH_SWAP_ENDIAN_64BIT (3 << 0) 2086 2087 #define AVIVO_D1VGA_CONTROL 0x00cc 2088 # define AVIVO_DVGA_CONTROL_MODE_ENABLE (1 << 0) 2089 # define AVIVO_DVGA_CONTROL_TIMING_SELECT (1 << 8) 2090 # define AVIVO_DVGA_CONTROL_SYNC_POLARITY_SELECT (1 << 9) 2091 # define AVIVO_DVGA_CONTROL_OVERSCAN_TIMING_SELECT (1 << 10) 2092 # define AVIVO_DVGA_CONTROL_OVERSCAN_COLOR_EN (1 << 16) 2093 # define AVIVO_DVGA_CONTROL_ROTATE (1 << 24) 2094 #define AVIVO_D2VGA_CONTROL 0x00ce 2095 2096 #define R600_BUS_CNTL 0x1508 2097 # define R600_BIOS_ROM_DIS (1 << 1) 2098 2099 #define R600_ROM_CNTL 0x580 2100 # define R600_SCK_OVERWRITE (1 << 1) 2101 # define R600_SCK_PRESCALE_CRYSTAL_CLK_SHIFT 28 2102 # define R600_SCK_PRESCALE_CRYSTAL_CLK_MASK (0xf << 28) 2103 2104 #define GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK 0x1 2105 2106 #define FMT_BIT_DEPTH_CONTROL 0x1bf2 2107 #define FMT_TRUNCATE_EN (1 << 0) 2108 #define FMT_TRUNCATE_DEPTH (1 << 4) 2109 #define FMT_SPATIAL_DITHER_EN (1 << 8) 2110 #define FMT_SPATIAL_DITHER_MODE(x) ((x) << 9) 2111 #define FMT_SPATIAL_DITHER_DEPTH (1 << 12) 2112 #define FMT_FRAME_RANDOM_ENABLE (1 << 13) 2113 #define FMT_RGB_RANDOM_ENABLE (1 << 14) 2114 #define FMT_HIGHPASS_RANDOM_ENABLE (1 << 15) 2115 #define FMT_TEMPORAL_DITHER_EN (1 << 16) 2116 #define FMT_TEMPORAL_DITHER_DEPTH (1 << 20) 2117 #define FMT_TEMPORAL_DITHER_OFFSET(x) ((x) << 21) 2118 #define FMT_TEMPORAL_LEVEL (1 << 24) 2119 #define FMT_TEMPORAL_DITHER_RESET (1 << 25) 2120 #define FMT_25FRC_SEL(x) ((x) << 26) 2121 #define FMT_50FRC_SEL(x) ((x) << 28) 2122 #define FMT_75FRC_SEL(x) ((x) << 30) 2123 2124 #define EVERGREEN_DC_LUT_CONTROL 0x1a80 2125 #define EVERGREEN_DC_LUT_BLACK_OFFSET_BLUE 0x1a81 2126 #define EVERGREEN_DC_LUT_BLACK_OFFSET_GREEN 0x1a82 2127 #define EVERGREEN_DC_LUT_BLACK_OFFSET_RED 0x1a83 2128 #define EVERGREEN_DC_LUT_WHITE_OFFSET_BLUE 0x1a84 2129 #define EVERGREEN_DC_LUT_WHITE_OFFSET_GREEN 0x1a85 2130 #define EVERGREEN_DC_LUT_WHITE_OFFSET_RED 0x1a86 2131 #define EVERGREEN_DC_LUT_30_COLOR 0x1a7c 2132 #define EVERGREEN_DC_LUT_RW_INDEX 0x1a79 2133 #define EVERGREEN_DC_LUT_WRITE_EN_MASK 0x1a7e 2134 #define EVERGREEN_DC_LUT_RW_MODE 0x1a78 2135 2136 #define EVERGREEN_GRPH_ENABLE 0x1a00 2137 #define EVERGREEN_GRPH_CONTROL 0x1a01 2138 #define EVERGREEN_GRPH_DEPTH(x) (((x) & 0x3) << 0) 2139 #define EVERGREEN_GRPH_DEPTH_8BPP 0 2140 #define EVERGREEN_GRPH_DEPTH_16BPP 1 2141 #define EVERGREEN_GRPH_DEPTH_32BPP 2 2142 #define EVERGREEN_GRPH_NUM_BANKS(x) (((x) & 0x3) << 2) 2143 #define EVERGREEN_ADDR_SURF_2_BANK 0 2144 #define EVERGREEN_ADDR_SURF_4_BANK 1 2145 #define EVERGREEN_ADDR_SURF_8_BANK 2 2146 #define EVERGREEN_ADDR_SURF_16_BANK 3 2147 #define EVERGREEN_GRPH_Z(x) (((x) & 0x3) << 4) 2148 #define EVERGREEN_GRPH_BANK_WIDTH(x) (((x) & 0x3) << 6) 2149 #define EVERGREEN_ADDR_SURF_BANK_WIDTH_1 0 2150 #define EVERGREEN_ADDR_SURF_BANK_WIDTH_2 1 2151 #define EVERGREEN_ADDR_SURF_BANK_WIDTH_4 2 2152 #define EVERGREEN_ADDR_SURF_BANK_WIDTH_8 3 2153 #define EVERGREEN_GRPH_FORMAT(x) (((x) & 0x7) << 8) 2154 2155 #define EVERGREEN_GRPH_FORMAT_INDEXED 0 2156 #define EVERGREEN_GRPH_FORMAT_ARGB1555 0 2157 #define EVERGREEN_GRPH_FORMAT_ARGB565 1 2158 #define EVERGREEN_GRPH_FORMAT_ARGB4444 2 2159 #define EVERGREEN_GRPH_FORMAT_AI88 3 2160 #define EVERGREEN_GRPH_FORMAT_MONO16 4 2161 #define EVERGREEN_GRPH_FORMAT_BGRA5551 5 2162 2163 /* 32 BPP */ 2164 #define EVERGREEN_GRPH_FORMAT_ARGB8888 0 2165 #define EVERGREEN_GRPH_FORMAT_ARGB2101010 1 2166 #define EVERGREEN_GRPH_FORMAT_32BPP_DIG 2 2167 #define EVERGREEN_GRPH_FORMAT_8B_ARGB2101010 3 2168 #define EVERGREEN_GRPH_FORMAT_BGRA1010102 4 2169 #define EVERGREEN_GRPH_FORMAT_8B_BGRA1010102 5 2170 #define EVERGREEN_GRPH_FORMAT_RGB111110 6 2171 #define EVERGREEN_GRPH_FORMAT_BGR101111 7 2172 #define EVERGREEN_GRPH_BANK_HEIGHT(x) (((x) & 0x3) << 11) 2173 #define EVERGREEN_ADDR_SURF_BANK_HEIGHT_1 0 2174 #define EVERGREEN_ADDR_SURF_BANK_HEIGHT_2 1 2175 #define EVERGREEN_ADDR_SURF_BANK_HEIGHT_4 2 2176 #define EVERGREEN_ADDR_SURF_BANK_HEIGHT_8 3 2177 #define EVERGREEN_GRPH_TILE_SPLIT(x) (((x) & 0x7) << 13) 2178 #define EVERGREEN_ADDR_SURF_TILE_SPLIT_64B 0 2179 #define EVERGREEN_ADDR_SURF_TILE_SPLIT_128B 1 2180 #define EVERGREEN_ADDR_SURF_TILE_SPLIT_256B 2 2181 #define EVERGREEN_ADDR_SURF_TILE_SPLIT_512B 3 2182 #define EVERGREEN_ADDR_SURF_TILE_SPLIT_1KB 4 2183 #define EVERGREEN_ADDR_SURF_TILE_SPLIT_2KB 5 2184 #define EVERGREEN_ADDR_SURF_TILE_SPLIT_4KB 6 2185 #define EVERGREEN_GRPH_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 18) 2186 #define EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_1 0 2187 #define EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_2 1 2188 #define EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_4 2 2189 #define EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_8 3 2190 #define EVERGREEN_GRPH_ARRAY_MODE(x) (((x) & 0x7) << 20) 2191 #define EVERGREEN_GRPH_ARRAY_LINEAR_GENERAL 0 2192 #define EVERGREEN_GRPH_ARRAY_LINEAR_ALIGNED 1 2193 #define EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1 2 2194 #define EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1 4 2195 #define EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_1 0 2196 #define EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_2 1 2197 #define EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_4 2 2198 #define EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_8 3 2199 2200 #define EVERGREEN_GRPH_SWAP_CONTROL 0x1a03 2201 #define EVERGREEN_GRPH_ENDIAN_SWAP(x) (((x) & 0x3) << 0) 2202 # define EVERGREEN_GRPH_ENDIAN_NONE 0 2203 # define EVERGREEN_GRPH_ENDIAN_8IN16 1 2204 # define EVERGREEN_GRPH_ENDIAN_8IN32 2 2205 # define EVERGREEN_GRPH_ENDIAN_8IN64 3 2206 #define EVERGREEN_GRPH_RED_CROSSBAR(x) (((x) & 0x3) << 4) 2207 # define EVERGREEN_GRPH_RED_SEL_R 0 2208 # define EVERGREEN_GRPH_RED_SEL_G 1 2209 # define EVERGREEN_GRPH_RED_SEL_B 2 2210 # define EVERGREEN_GRPH_RED_SEL_A 3 2211 #define EVERGREEN_GRPH_GREEN_CROSSBAR(x) (((x) & 0x3) << 6) 2212 # define EVERGREEN_GRPH_GREEN_SEL_G 0 2213 # define EVERGREEN_GRPH_GREEN_SEL_B 1 2214 # define EVERGREEN_GRPH_GREEN_SEL_A 2 2215 # define EVERGREEN_GRPH_GREEN_SEL_R 3 2216 #define EVERGREEN_GRPH_BLUE_CROSSBAR(x) (((x) & 0x3) << 8) 2217 # define EVERGREEN_GRPH_BLUE_SEL_B 0 2218 # define EVERGREEN_GRPH_BLUE_SEL_A 1 2219 # define EVERGREEN_GRPH_BLUE_SEL_R 2 2220 # define EVERGREEN_GRPH_BLUE_SEL_G 3 2221 #define EVERGREEN_GRPH_ALPHA_CROSSBAR(x) (((x) & 0x3) << 10) 2222 # define EVERGREEN_GRPH_ALPHA_SEL_A 0 2223 # define EVERGREEN_GRPH_ALPHA_SEL_R 1 2224 # define EVERGREEN_GRPH_ALPHA_SEL_G 2 2225 # define EVERGREEN_GRPH_ALPHA_SEL_B 3 2226 2227 #define EVERGREEN_D3VGA_CONTROL 0xf8 2228 #define EVERGREEN_D4VGA_CONTROL 0xf9 2229 #define EVERGREEN_D5VGA_CONTROL 0xfa 2230 #define EVERGREEN_D6VGA_CONTROL 0xfb 2231 2232 #define EVERGREEN_GRPH_SURFACE_ADDRESS_MASK 0xffffff00 2233 2234 #define EVERGREEN_GRPH_LUT_10BIT_BYPASS_CONTROL 0x1a02 2235 #define EVERGREEN_LUT_10BIT_BYPASS_EN (1 << 8) 2236 2237 #define EVERGREEN_GRPH_PITCH 0x1a06 2238 #define EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH 0x1a07 2239 #define EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH 0x1a08 2240 #define EVERGREEN_GRPH_SURFACE_OFFSET_X 0x1a09 2241 #define EVERGREEN_GRPH_SURFACE_OFFSET_Y 0x1a0a 2242 #define EVERGREEN_GRPH_X_START 0x1a0b 2243 #define EVERGREEN_GRPH_Y_START 0x1a0c 2244 #define EVERGREEN_GRPH_X_END 0x1a0d 2245 #define EVERGREEN_GRPH_Y_END 0x1a0e 2246 #define EVERGREEN_GRPH_UPDATE 0x1a11 2247 #define EVERGREEN_GRPH_SURFACE_UPDATE_PENDING (1 << 2) 2248 #define EVERGREEN_GRPH_UPDATE_LOCK (1 << 16) 2249 #define EVERGREEN_GRPH_FLIP_CONTROL 0x1a12 2250 #define EVERGREEN_GRPH_SURFACE_UPDATE_H_RETRACE_EN (1 << 0) 2251 2252 #define EVERGREEN_VIEWPORT_START 0x1b5c 2253 #define EVERGREEN_VIEWPORT_SIZE 0x1b5d 2254 #define EVERGREEN_DESKTOP_HEIGHT 0x1ac1 2255 2256 /* CUR blocks at 0x6998, 0x7598, 0x10198, 0x10d98, 0x11998, 0x12598 */ 2257 #define EVERGREEN_CUR_CONTROL 0x1a66 2258 # define EVERGREEN_CURSOR_EN (1 << 0) 2259 # define EVERGREEN_CURSOR_MODE(x) (((x) & 0x3) << 8) 2260 # define EVERGREEN_CURSOR_MONO 0 2261 # define EVERGREEN_CURSOR_24_1 1 2262 # define EVERGREEN_CURSOR_24_8_PRE_MULT 2 2263 # define EVERGREEN_CURSOR_24_8_UNPRE_MULT 3 2264 # define EVERGREEN_CURSOR_2X_MAGNIFY (1 << 16) 2265 # define EVERGREEN_CURSOR_FORCE_MC_ON (1 << 20) 2266 # define EVERGREEN_CURSOR_URGENT_CONTROL(x) (((x) & 0x7) << 24) 2267 # define EVERGREEN_CURSOR_URGENT_ALWAYS 0 2268 # define EVERGREEN_CURSOR_URGENT_1_8 1 2269 # define EVERGREEN_CURSOR_URGENT_1_4 2 2270 # define EVERGREEN_CURSOR_URGENT_3_8 3 2271 # define EVERGREEN_CURSOR_URGENT_1_2 4 2272 #define EVERGREEN_CUR_SURFACE_ADDRESS 0x1a67 2273 # define EVERGREEN_CUR_SURFACE_ADDRESS_MASK 0xfffff000 2274 #define EVERGREEN_CUR_SIZE 0x1a68 2275 #define EVERGREEN_CUR_SURFACE_ADDRESS_HIGH 0x1a69 2276 #define EVERGREEN_CUR_POSITION 0x1a6a 2277 #define EVERGREEN_CUR_HOT_SPOT 0x1a6b 2278 #define EVERGREEN_CUR_COLOR1 0x1a6c 2279 #define EVERGREEN_CUR_COLOR2 0x1a6d 2280 #define EVERGREEN_CUR_UPDATE 0x1a6e 2281 # define EVERGREEN_CURSOR_UPDATE_PENDING (1 << 0) 2282 # define EVERGREEN_CURSOR_UPDATE_TAKEN (1 << 1) 2283 # define EVERGREEN_CURSOR_UPDATE_LOCK (1 << 16) 2284 # define EVERGREEN_CURSOR_DISABLE_MULTIPLE_UPDATE (1 << 24) 2285 2286 2287 #define NI_INPUT_CSC_CONTROL 0x1a35 2288 # define NI_INPUT_CSC_GRPH_MODE(x) (((x) & 0x3) << 0) 2289 # define NI_INPUT_CSC_BYPASS 0 2290 # define NI_INPUT_CSC_PROG_COEFF 1 2291 # define NI_INPUT_CSC_PROG_SHARED_MATRIXA 2 2292 # define NI_INPUT_CSC_OVL_MODE(x) (((x) & 0x3) << 4) 2293 2294 #define NI_OUTPUT_CSC_CONTROL 0x1a3c 2295 # define NI_OUTPUT_CSC_GRPH_MODE(x) (((x) & 0x7) << 0) 2296 # define NI_OUTPUT_CSC_BYPASS 0 2297 # define NI_OUTPUT_CSC_TV_RGB 1 2298 # define NI_OUTPUT_CSC_YCBCR_601 2 2299 # define NI_OUTPUT_CSC_YCBCR_709 3 2300 # define NI_OUTPUT_CSC_PROG_COEFF 4 2301 # define NI_OUTPUT_CSC_PROG_SHARED_MATRIXB 5 2302 # define NI_OUTPUT_CSC_OVL_MODE(x) (((x) & 0x7) << 4) 2303 2304 #define NI_DEGAMMA_CONTROL 0x1a58 2305 # define NI_GRPH_DEGAMMA_MODE(x) (((x) & 0x3) << 0) 2306 # define NI_DEGAMMA_BYPASS 0 2307 # define NI_DEGAMMA_SRGB_24 1 2308 # define NI_DEGAMMA_XVYCC_222 2 2309 # define NI_OVL_DEGAMMA_MODE(x) (((x) & 0x3) << 4) 2310 # define NI_ICON_DEGAMMA_MODE(x) (((x) & 0x3) << 8) 2311 # define NI_CURSOR_DEGAMMA_MODE(x) (((x) & 0x3) << 12) 2312 2313 #define NI_GAMUT_REMAP_CONTROL 0x1a59 2314 # define NI_GRPH_GAMUT_REMAP_MODE(x) (((x) & 0x3) << 0) 2315 # define NI_GAMUT_REMAP_BYPASS 0 2316 # define NI_GAMUT_REMAP_PROG_COEFF 1 2317 # define NI_GAMUT_REMAP_PROG_SHARED_MATRIXA 2 2318 # define NI_GAMUT_REMAP_PROG_SHARED_MATRIXB 3 2319 # define NI_OVL_GAMUT_REMAP_MODE(x) (((x) & 0x3) << 4) 2320 2321 #define NI_REGAMMA_CONTROL 0x1aa0 2322 # define NI_GRPH_REGAMMA_MODE(x) (((x) & 0x7) << 0) 2323 # define NI_REGAMMA_BYPASS 0 2324 # define NI_REGAMMA_SRGB_24 1 2325 # define NI_REGAMMA_XVYCC_222 2 2326 # define NI_REGAMMA_PROG_A 3 2327 # define NI_REGAMMA_PROG_B 4 2328 # define NI_OVL_REGAMMA_MODE(x) (((x) & 0x7) << 4) 2329 2330 2331 #define NI_PRESCALE_GRPH_CONTROL 0x1a2d 2332 # define NI_GRPH_PRESCALE_BYPASS (1 << 4) 2333 2334 #define NI_PRESCALE_OVL_CONTROL 0x1a31 2335 # define NI_OVL_PRESCALE_BYPASS (1 << 4) 2336 2337 #define NI_INPUT_GAMMA_CONTROL 0x1a10 2338 # define NI_GRPH_INPUT_GAMMA_MODE(x) (((x) & 0x3) << 0) 2339 # define NI_INPUT_GAMMA_USE_LUT 0 2340 # define NI_INPUT_GAMMA_BYPASS 1 2341 # define NI_INPUT_GAMMA_SRGB_24 2 2342 # define NI_INPUT_GAMMA_XVYCC_222 3 2343 # define NI_OVL_INPUT_GAMMA_MODE(x) (((x) & 0x3) << 4) 2344 2345 #define IH_RB_WPTR__RB_OVERFLOW_MASK 0x1 2346 #define IH_RB_CNTL__WPTR_OVERFLOW_CLEAR_MASK 0x80000000 2347 #define SRBM_STATUS__IH_BUSY_MASK 0x20000 2348 #define SRBM_SOFT_RESET__SOFT_RESET_IH_MASK 0x400 2349 2350 #define BLACKOUT_MODE_MASK 0x00000007 2351 #define VGA_RENDER_CONTROL 0xC0 2352 #define R_000300_VGA_RENDER_CONTROL 0xC0 2353 #define C_000300_VGA_VSTATUS_CNTL 0xFFFCFFFF 2354 #define EVERGREEN_CRTC_STATUS 0x1BA3 2355 #define EVERGREEN_CRTC_V_BLANK (1 << 0) 2356 #define EVERGREEN_CRTC_STATUS_POSITION 0x1BA4 2357 /* CRTC blocks at 0x6df0, 0x79f0, 0x105f0, 0x111f0, 0x11df0, 0x129f0 */ 2358 #define EVERGREEN_CRTC_V_BLANK_START_END 0x1b8d 2359 #define EVERGREEN_CRTC_CONTROL 0x1b9c 2360 # define EVERGREEN_CRTC_MASTER_EN (1 << 0) 2361 # define EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE (1 << 24) 2362 #define EVERGREEN_CRTC_BLANK_CONTROL 0x1b9d 2363 # define EVERGREEN_CRTC_BLANK_DATA_EN (1 << 8) 2364 # define EVERGREEN_CRTC_V_BLANK (1 << 0) 2365 #define EVERGREEN_CRTC_STATUS_HV_COUNT 0x1ba8 2366 #define EVERGREEN_CRTC_UPDATE_LOCK 0x1bb5 2367 #define EVERGREEN_MASTER_UPDATE_LOCK 0x1bbd 2368 #define EVERGREEN_MASTER_UPDATE_MODE 0x1bbe 2369 #define EVERGREEN_GRPH_UPDATE_LOCK (1 << 16) 2370 #define EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH 0x1a07 2371 #define EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH 0x1a08 2372 #define EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS 0x1a04 2373 #define EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS 0x1a05 2374 #define EVERGREEN_GRPH_UPDATE 0x1a11 2375 #define EVERGREEN_VGA_MEMORY_BASE_ADDRESS 0xc4 2376 #define EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH 0xc9 2377 #define EVERGREEN_GRPH_SURFACE_UPDATE_PENDING (1 << 2) 2378 2379 #define mmVM_CONTEXT1_CNTL__xxRANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x10 2380 #define mmVM_CONTEXT1_CNTL__xxRANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x4 2381 #define mmVM_CONTEXT1_CNTL__xxDUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x80 2382 #define mmVM_CONTEXT1_CNTL__xxDUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x7 2383 #define mmVM_CONTEXT1_CNTL__xxPDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x400 2384 #define mmVM_CONTEXT1_CNTL__xxPDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa 2385 #define mmVM_CONTEXT1_CNTL__xxVALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x2000 2386 #define mmVM_CONTEXT1_CNTL__xxVALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xd 2387 #define mmVM_CONTEXT1_CNTL__xxREAD_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x10000 2388 #define mmVM_CONTEXT1_CNTL__xxREAD_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10 2389 #define mmVM_CONTEXT1_CNTL__xxWRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x80000 2390 #define mmVM_CONTEXT1_CNTL__xxWRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x13 2391 2392 #define mmVM_CONTEXT1_PROTECTION_FAULT_STATUS__xxVMID_MASK 0x1e000000 2393 #define mmVM_CONTEXT1_PROTECTION_FAULT_STATUS__xxVMID__SHIFT 0x19 2394 #define mmVM_CONTEXT1_PROTECTION_FAULT_STATUS__xxPROTECTIONS_MASK 0xff 2395 #define mmVM_CONTEXT1_PROTECTION_FAULT_STATUS__xxPROTECTIONS__SHIFT 0x0 2396 #define mmVM_CONTEXT1_PROTECTION_FAULT_STATUS__xxMEMORY_CLIENT_ID_MASK 0xff000 2397 #define mmVM_CONTEXT1_PROTECTION_FAULT_STATUS__xxMEMORY_CLIENT_ID__SHIFT 0xc 2398 #define mmVM_CONTEXT1_PROTECTION_FAULT_STATUS__xxMEMORY_CLIENT_RW_MASK 0x1000000 2399 #define mmVM_CONTEXT1_PROTECTION_FAULT_STATUS__xxMEMORY_CLIENT_RW__SHIFT 0x18 2400 2401 #define mmMC_SHARED_BLACKOUT_CNTL__xxBLACKOUT_MODE_MASK 0x7 2402 #define mmMC_SHARED_BLACKOUT_CNTL__xxBLACKOUT_MODE__SHIFT 0x0 2403 2404 #define mmBIF_FB_EN__xxFB_READ_EN_MASK 0x1 2405 #define mmBIF_FB_EN__xxFB_READ_EN__SHIFT 0x0 2406 #define mmBIF_FB_EN__xxFB_WRITE_EN_MASK 0x2 2407 #define mmBIF_FB_EN__xxFB_WRITE_EN__SHIFT 0x1 2408 2409 #define mmSRBM_SOFT_RESET__xxSOFT_RESET_VMC_MASK 0x20000 2410 #define mmSRBM_SOFT_RESET__xxSOFT_RESET_VMC__SHIFT 0x11 2411 #define mmSRBM_SOFT_RESET__xxSOFT_RESET_MC_MASK 0x800 2412 #define mmSRBM_SOFT_RESET__xxSOFT_RESET_MC__SHIFT 0xb 2413 2414 #define VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x8 2415 #define VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x3 2416 #define VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x40 2417 #define VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x6 2418 #define VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x200 2419 #define VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9 2420 #define VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x1000 2421 #define VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xc 2422 #define VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x8000 2423 #define VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf 2424 #define VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x40000 2425 #define VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x12 2426 2427 #define MC_SEQ_MISC0__MT__MASK 0xf0000000 2428 #define MC_SEQ_MISC0__MT__GDDR1 0x10000000 2429 #define MC_SEQ_MISC0__MT__DDR2 0x20000000 2430 #define MC_SEQ_MISC0__MT__GDDR3 0x30000000 2431 #define MC_SEQ_MISC0__MT__GDDR4 0x40000000 2432 #define MC_SEQ_MISC0__MT__GDDR5 0x50000000 2433 #define MC_SEQ_MISC0__MT__HBM 0x60000000 2434 #define MC_SEQ_MISC0__MT__DDR3 0xB0000000 2435 2436 #define SRBM_STATUS__MCB_BUSY_MASK 0x200 2437 #define SRBM_STATUS__MCB_BUSY__SHIFT 0x9 2438 #define SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK 0x400 2439 #define SRBM_STATUS__MCB_NON_DISPLAY_BUSY__SHIFT 0xa 2440 #define SRBM_STATUS__MCC_BUSY_MASK 0x800 2441 #define SRBM_STATUS__MCC_BUSY__SHIFT 0xb 2442 #define SRBM_STATUS__MCD_BUSY_MASK 0x1000 2443 #define SRBM_STATUS__MCD_BUSY__SHIFT 0xc 2444 #define SRBM_STATUS__VMC_BUSY_MASK 0x100 2445 #define SRBM_STATUS__VMC_BUSY__SHIFT 0x8 2446 2447 2448 #define GRBM_STATUS__GUI_ACTIVE_MASK 0x80000000 2449 #define CP_INT_CNTL_RING__TIME_STAMP_INT_ENABLE_MASK 0x4000000 2450 #define CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK 0x800000 2451 #define CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK 0x400000 2452 #define PACKET3_SEM_WAIT_ON_SIGNAL (0x1 << 12) 2453 #define PACKET3_SEM_SEL_SIGNAL (0x6 << 29) 2454 #define PACKET3_SEM_SEL_WAIT (0x7 << 29) 2455 2456 #define CONFIG_CNTL 0x1509 2457 #define CC_DRM_ID_STRAPS 0X1559 2458 #define AMDGPU_PCIE_INDEX 0xc 2459 #define AMDGPU_PCIE_DATA 0xd 2460 2461 #define DMA_SEM_INCOMPLETE_TIMER_CNTL 0x3411 2462 #define DMA_SEM_WAIT_FAIL_TIMER_CNTL 0x3412 2463 #define DMA_MODE 0x342f 2464 #define DMA_RB_RPTR_ADDR_HI 0x3407 2465 #define DMA_RB_RPTR_ADDR_LO 0x3408 2466 #define DMA_BUSY_MASK 0x20 2467 #define DMA1_BUSY_MASK 0X40 2468 #define SDMA_MAX_INSTANCE 2 2469 2470 #define PCIE_BUS_CLK 10000 2471 #define TCLK (PCIE_BUS_CLK / 10) 2472 #define CC_DRM_ID_STRAPS__ATI_REV_ID_MASK 0xf0000000 2473 #define CC_DRM_ID_STRAPS__ATI_REV_ID__SHIFT 0x1c 2474 #define PCIE_PORT_INDEX 0xe 2475 #define PCIE_PORT_DATA 0xf 2476 #define EVERGREEN_PIF_PHY0_INDEX 0x8 2477 #define EVERGREEN_PIF_PHY0_DATA 0xc 2478 #define EVERGREEN_PIF_PHY1_INDEX 0x10 2479 #define EVERGREEN_PIF_PHY1_DATA 0x14 2480 2481 #define MC_VM_FB_OFFSET 0x81a 2482 2483 #endif 2484