xref: /netbsd-src/sys/arch/arm/gemini/gemini_pci.c (revision 38fdb0855d7c611ea7875ffde7af0ddd65823fc4)
1*38fdb085Sthorpej /*	$NetBSD: gemini_pci.c,v 1.23 2020/11/20 18:10:07 thorpej Exp $	*/
2f5d7ce3dSmatt 
3f5d7ce3dSmatt /* adapted from:
4f5d7ce3dSmatt  *	NetBSD: i80312_pci.c,v 1.9 2005/12/11 12:16:51 christos Exp
5f5d7ce3dSmatt  */
6f5d7ce3dSmatt 
7f5d7ce3dSmatt /*
8f5d7ce3dSmatt  * Copyright (c) 2001 Wasabi Systems, Inc.
9f5d7ce3dSmatt  * All rights reserved.
10f5d7ce3dSmatt  *
11f5d7ce3dSmatt  * Written by Jason R. Thorpe for Wasabi Systems, Inc.
12f5d7ce3dSmatt  *
13f5d7ce3dSmatt  * Redistribution and use in source and binary forms, with or without
14f5d7ce3dSmatt  * modification, are permitted provided that the following conditions
15f5d7ce3dSmatt  * are met:
16f5d7ce3dSmatt  * 1. Redistributions of source code must retain the above copyright
17f5d7ce3dSmatt  *    notice, this list of conditions and the following disclaimer.
18f5d7ce3dSmatt  * 2. Redistributions in binary form must reproduce the above copyright
19f5d7ce3dSmatt  *    notice, this list of conditions and the following disclaimer in the
20f5d7ce3dSmatt  *    documentation and/or other materials provided with the distribution.
21f5d7ce3dSmatt  * 3. All advertising materials mentioning features or use of this software
22f5d7ce3dSmatt  *    must display the following acknowledgement:
23f5d7ce3dSmatt  *	This product includes software developed for the NetBSD Project by
24f5d7ce3dSmatt  *	Wasabi Systems, Inc.
25f5d7ce3dSmatt  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
26f5d7ce3dSmatt  *    or promote products derived from this software without specific prior
27f5d7ce3dSmatt  *    written permission.
28f5d7ce3dSmatt  *
29f5d7ce3dSmatt  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
30f5d7ce3dSmatt  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
31f5d7ce3dSmatt  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
32f5d7ce3dSmatt  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
33f5d7ce3dSmatt  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
34f5d7ce3dSmatt  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
35f5d7ce3dSmatt  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
36f5d7ce3dSmatt  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
37f5d7ce3dSmatt  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
38f5d7ce3dSmatt  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
39f5d7ce3dSmatt  * POSSIBILITY OF SUCH DAMAGE.
40f5d7ce3dSmatt  */
41f5d7ce3dSmatt 
42f5d7ce3dSmatt /*
43f5d7ce3dSmatt  * PCI configuration support for i80312 Companion I/O chip.
44f5d7ce3dSmatt  */
45f5d7ce3dSmatt 
46f5d7ce3dSmatt #include <sys/cdefs.h>
47*38fdb085Sthorpej __KERNEL_RCSID(0, "$NetBSD: gemini_pci.c,v 1.23 2020/11/20 18:10:07 thorpej Exp $");
48f5d7ce3dSmatt 
49213e0bd3Smatt #include "opt_gemini.h"
50213e0bd3Smatt #include "opt_pci.h"
51213e0bd3Smatt #include "pci.h"
52f5d7ce3dSmatt 
53f5d7ce3dSmatt #include <sys/param.h>
54f5d7ce3dSmatt #include <sys/systm.h>
55f5d7ce3dSmatt #include <sys/device.h>
56*38fdb085Sthorpej #include <sys/kmem.h>
57213e0bd3Smatt #include <sys/bus.h>
58213e0bd3Smatt #include <sys/intr.h>
59f5d7ce3dSmatt 
60f5d7ce3dSmatt #include <uvm/uvm_extern.h>
61f5d7ce3dSmatt 
62213e0bd3Smatt #include <dev/pci/pcivar.h>
63213e0bd3Smatt #include <dev/pci/pcidevs.h>
64213e0bd3Smatt #include <dev/pci/pciconf.h>
65213e0bd3Smatt 
66213e0bd3Smatt #include <arm/locore.h>
67f5d7ce3dSmatt 
68f5d7ce3dSmatt #include <arm/pic/picvar.h>
69f5d7ce3dSmatt 
70f5d7ce3dSmatt #include <arm/gemini/gemini_reg.h>
71f5d7ce3dSmatt #include <arm/gemini/gemini_pcivar.h>
72f5d7ce3dSmatt #include <arm/gemini/gemini_obiovar.h>
73f5d7ce3dSmatt 
74cbab9cadSchs void		gemini_pci_attach_hook(device_t, device_t,
75f5d7ce3dSmatt 		    struct pcibus_attach_args *);
76f5d7ce3dSmatt int		gemini_pci_bus_maxdevs(void *, int);
77f5d7ce3dSmatt pcitag_t	gemini_pci_make_tag(void *, int, int, int);
78f5d7ce3dSmatt void		gemini_pci_decompose_tag(void *, pcitag_t, int *, int *,
79f5d7ce3dSmatt 		    int *);
80f5d7ce3dSmatt pcireg_t	gemini_pci_conf_read(void *, pcitag_t, int);
81f5d7ce3dSmatt void		gemini_pci_conf_write(void *, pcitag_t, int, pcireg_t);
82275f7988Smatt int		gemini_pci_conf_hook(void *, int, int, int, pcireg_t);
8365993b39Smatt void		gemini_pci_conf_interrupt(void *, int, int, int, int, int *);
84f5d7ce3dSmatt 
85a184f1f4Sdyoung int		gemini_pci_intr_map(const struct pci_attach_args *,
86f5d7ce3dSmatt 		    pci_intr_handle_t *);
8784439168Schristos const char	*gemini_pci_intr_string(void *, pci_intr_handle_t,
8884439168Schristos 		    char *, size_t);
89f5d7ce3dSmatt const struct evcnt *gemini_pci_intr_evcnt(void *, pci_intr_handle_t);
90f5d7ce3dSmatt void		*gemini_pci_intr_establish(void *, pci_intr_handle_t,
91cce19cc2Sjmcneill 		    int, int (*)(void *), void *, const char *);
92f5d7ce3dSmatt void		gemini_pci_intr_disestablish(void *, void *);
93f5d7ce3dSmatt int		gemini_pci_intr_handler(void *v);
94f5d7ce3dSmatt 
95f5d7ce3dSmatt #define	PCI_CONF_LOCK(s)	(s) = disable_interrupts(I32_bit)
96f5d7ce3dSmatt #define	PCI_CONF_UNLOCK(s)	restore_interrupts((s))
97f5d7ce3dSmatt 
98f5d7ce3dSmatt struct gemini_pci_intrq {
99f5d7ce3dSmatt 	SIMPLEQ_ENTRY(gemini_pci_intrq) iq_q;
100f5d7ce3dSmatt 	int (*iq_func)(void *);
101f5d7ce3dSmatt 	void *iq_arg;
102f5d7ce3dSmatt 	void *iq_ih;
103f5d7ce3dSmatt };
104f5d7ce3dSmatt 
105f5d7ce3dSmatt static SIMPLEQ_HEAD(, gemini_pci_intrq) gemini_pci_intrq =
106f5d7ce3dSmatt 	SIMPLEQ_HEAD_INITIALIZER(gemini_pci_intrq);
107f5d7ce3dSmatt 
108f5d7ce3dSmatt static inline int
gemini_pci_intrq_empty(void)109f5d7ce3dSmatt gemini_pci_intrq_empty(void)
110f5d7ce3dSmatt {
111f5d7ce3dSmatt 	return SIMPLEQ_EMPTY(&gemini_pci_intrq);
112f5d7ce3dSmatt }
113f5d7ce3dSmatt 
114f5d7ce3dSmatt static inline void *
gemini_pci_intrq_insert(void * ih,int (* func)(void *),void * arg)115f5d7ce3dSmatt gemini_pci_intrq_insert(void *ih, int (*func)(void *), void *arg)
116f5d7ce3dSmatt {
117f5d7ce3dSmatt 	struct gemini_pci_intrq *iqp;
118f5d7ce3dSmatt 
119*38fdb085Sthorpej         iqp = kmem_zalloc(sizeof(*iqp), KM_SLEEP);
120f5d7ce3dSmatt         iqp->iq_func = func;
121f5d7ce3dSmatt         iqp->iq_arg = arg;
122f5d7ce3dSmatt         iqp->iq_ih = ih;
123f5d7ce3dSmatt         SIMPLEQ_INSERT_TAIL(&gemini_pci_intrq, iqp, iq_q);
124f5d7ce3dSmatt 
125f5d7ce3dSmatt 	return (void *)iqp;
126f5d7ce3dSmatt }
127f5d7ce3dSmatt 
128f5d7ce3dSmatt static inline void
gemini_pci_intrq_remove(void * cookie)129f5d7ce3dSmatt gemini_pci_intrq_remove(void *cookie)
130f5d7ce3dSmatt {
131f5d7ce3dSmatt 	struct gemini_pci_intrq *iqp;
132f5d7ce3dSmatt 
133f5d7ce3dSmatt 	SIMPLEQ_FOREACH(iqp, &gemini_pci_intrq, iq_q) {
134f5d7ce3dSmatt 		if ((void *)iqp == cookie) {
135f5d7ce3dSmatt 			SIMPLEQ_REMOVE(&gemini_pci_intrq,
136f5d7ce3dSmatt 				iqp, gemini_pci_intrq, iq_q);
137*38fdb085Sthorpej 			kmem_free(iqp, sizeof(*iqp));
138f5d7ce3dSmatt 			return;
139f5d7ce3dSmatt 		}
140f5d7ce3dSmatt 	}
141f5d7ce3dSmatt }
142f5d7ce3dSmatt 
143f5d7ce3dSmatt static inline int
gemini_pci_intrq_dispatch(void)144f5d7ce3dSmatt gemini_pci_intrq_dispatch(void)
145f5d7ce3dSmatt {
146f5d7ce3dSmatt 	struct gemini_pci_intrq *iqp;
147f5d7ce3dSmatt 
148f5d7ce3dSmatt 	SIMPLEQ_FOREACH(iqp, &gemini_pci_intrq, iq_q) {
149f5d7ce3dSmatt 		(*iqp->iq_func)(iqp->iq_arg);
150f5d7ce3dSmatt 	}
151f5d7ce3dSmatt 
152f5d7ce3dSmatt 	return 1;
153f5d7ce3dSmatt }
154f5d7ce3dSmatt 
155f5d7ce3dSmatt void
gemini_pci_init(pci_chipset_tag_t pc,void * cookie)156f5d7ce3dSmatt gemini_pci_init(pci_chipset_tag_t pc, void *cookie)
157f5d7ce3dSmatt {
158f5d7ce3dSmatt 	struct obio_softc *sc = cookie;
159f5d7ce3dSmatt 
160f5d7ce3dSmatt 	pc->pc_conf_v = cookie;
161f5d7ce3dSmatt 	pc->pc_attach_hook = gemini_pci_attach_hook;
162f5d7ce3dSmatt 	pc->pc_bus_maxdevs = gemini_pci_bus_maxdevs;
163f5d7ce3dSmatt 	pc->pc_make_tag = gemini_pci_make_tag;
164f5d7ce3dSmatt 	pc->pc_decompose_tag = gemini_pci_decompose_tag;
165f5d7ce3dSmatt 	pc->pc_conf_read = gemini_pci_conf_read;
166f5d7ce3dSmatt 	pc->pc_conf_write = gemini_pci_conf_write;
167f5d7ce3dSmatt 
168f5d7ce3dSmatt 	pc->pc_intr_v = cookie;
169f5d7ce3dSmatt 	pc->pc_intr_map = gemini_pci_intr_map;
170f5d7ce3dSmatt 	pc->pc_intr_string = gemini_pci_intr_string;
171f5d7ce3dSmatt 	pc->pc_intr_evcnt = gemini_pci_intr_evcnt;
172f5d7ce3dSmatt 	pc->pc_intr_establish = gemini_pci_intr_establish;
173f5d7ce3dSmatt 	pc->pc_intr_disestablish = gemini_pci_intr_disestablish;
174f5d7ce3dSmatt 
175f5d7ce3dSmatt 	pc->pc_conf_hook = gemini_pci_conf_hook;
176275f7988Smatt 	pc->pc_conf_interrupt = gemini_pci_conf_interrupt;
177f5d7ce3dSmatt 
178f5d7ce3dSmatt 	/*
179f5d7ce3dSmatt 	 * initialize copy of CFG_CMD
180f5d7ce3dSmatt 	 */
181f5d7ce3dSmatt 	sc->sc_pci_chipset.pc_cfg_cmd =
182f5d7ce3dSmatt 		gemini_pci_conf_read(sc, 0, GEMINI_PCI_CFG_CMD);
183f5d7ce3dSmatt 
184f5d7ce3dSmatt #if NPCI > 0 && defined(PCI_NETBSD_CONFIGURE)
185f5d7ce3dSmatt 	/*
186f5d7ce3dSmatt 	 * Configure the PCI bus.
187f5d7ce3dSmatt 	 *
188f5d7ce3dSmatt 	 * XXX We need to revisit this.  We only configure the Secondary
189f5d7ce3dSmatt 	 * bus (and its children).  The bus configure code needs changes
190f5d7ce3dSmatt 	 * to support how the busses are arranged on this chip.  We also
191f5d7ce3dSmatt 	 * need to only configure devices in the private device space on
192f5d7ce3dSmatt 	 * the Secondary bus.
193f5d7ce3dSmatt 	 */
194f5d7ce3dSmatt 
195f5d7ce3dSmatt 	aprint_normal("%s: configuring Secondary PCI bus\n",
196c20cc9bcScliff 		device_xname(sc->sc_dev));
197f5d7ce3dSmatt 
198ca8ce3aeSthorpej 	struct pciconf_resources *pcires = pciconf_resource_init();
199ca8ce3aeSthorpej 
200f5d7ce3dSmatt 	/*
201d6043b6fScliff 	 * XXX PCI IO addr should be inherited ?
202f5d7ce3dSmatt 	 */
203ca8ce3aeSthorpej 	pciconf_resource_add(pcires, PCICONF_RESOURCE_IO,
204ca8ce3aeSthorpej 	    GEMINI_PCIIO_BASE, GEMINI_PCIIO_SIZE);
205f5d7ce3dSmatt 
206f5d7ce3dSmatt 	/*
207f5d7ce3dSmatt 	 * XXX PCI mem addr should be inherited ?
208f5d7ce3dSmatt 	 */
209ca8ce3aeSthorpej 	pciconf_resource_add(pcires, PCICONF_RESOURCE_MEM,
210ca8ce3aeSthorpej 	    GEMINI_PCIMEM_BASE, GEMINI_PCIMEM_SIZE);
211f5d7ce3dSmatt 
212ca8ce3aeSthorpej 	pci_configure_bus(pc, pcires, 0, arm_dcache_align);
213f5d7ce3dSmatt 
21406c16f24Scliff 	gemini_pci_conf_write(sc, 0, GEMINI_PCI_CFG_REG_MEM1,
2150fbe2f86Scliff 		PCI_CFG_REG_MEM_BASE((GEMINI_DRAM_BASE + (GEMINI_BUSBASE * 1024 * 1024)))
21606c16f24Scliff 		| gemini_pci_cfg_reg_mem_size(MEMSIZE * 1024 * 1024));
217f5d7ce3dSmatt 
218ca8ce3aeSthorpej 	pciconf_resource_fini(pcires);
219f5d7ce3dSmatt #endif
220f5d7ce3dSmatt }
221f5d7ce3dSmatt 
222f5d7ce3dSmatt void
gemini_pci_conf_interrupt(void * v,int a,int b,int c,int d,int * p)223275f7988Smatt gemini_pci_conf_interrupt(void *v, int a, int b, int c, int d, int *p)
224f5d7ce3dSmatt {
225f5d7ce3dSmatt }
226f5d7ce3dSmatt 
227f5d7ce3dSmatt int
gemini_pci_conf_hook(void * v,int bus,int device,int function,pcireg_t id)228275f7988Smatt gemini_pci_conf_hook(void *v, int bus, int device, int function, pcireg_t id)
229f5d7ce3dSmatt {
230f5d7ce3dSmatt 	int rv;
231f5d7ce3dSmatt 
232f5d7ce3dSmatt 	rv = PCI_CONF_ALL;
233f5d7ce3dSmatt 
234f5d7ce3dSmatt 	return rv;
235f5d7ce3dSmatt }
236f5d7ce3dSmatt 
237f5d7ce3dSmatt void
gemini_pci_attach_hook(device_t parent,device_t self,struct pcibus_attach_args * pba)238cbab9cadSchs gemini_pci_attach_hook(device_t parent, device_t self,
239f5d7ce3dSmatt 	struct pcibus_attach_args *pba)
240f5d7ce3dSmatt {
241f5d7ce3dSmatt 	/* Nothing to do. */
242f5d7ce3dSmatt }
243f5d7ce3dSmatt 
244f5d7ce3dSmatt int
gemini_pci_bus_maxdevs(void * v,int busno)245f5d7ce3dSmatt gemini_pci_bus_maxdevs(void *v, int busno)
246f5d7ce3dSmatt {
247f5d7ce3dSmatt 	return (32);
248f5d7ce3dSmatt }
249f5d7ce3dSmatt 
250f5d7ce3dSmatt pcitag_t
gemini_pci_make_tag(void * v,int b,int d,int f)251f5d7ce3dSmatt gemini_pci_make_tag(void *v, int b, int d, int f)
252f5d7ce3dSmatt {
253f5d7ce3dSmatt 	return ((b << 16) | (d << 11) | (f << 8));
254f5d7ce3dSmatt }
255f5d7ce3dSmatt 
256f5d7ce3dSmatt void
gemini_pci_decompose_tag(void * v,pcitag_t tag,int * bp,int * dp,int * fp)257f5d7ce3dSmatt gemini_pci_decompose_tag(void *v, pcitag_t tag, int *bp, int *dp, int *fp)
258f5d7ce3dSmatt {
259f5d7ce3dSmatt 	if (bp != NULL)
260f5d7ce3dSmatt 		*bp = (tag >> 16) & 0xff;
261f5d7ce3dSmatt 	if (dp != NULL)
262f5d7ce3dSmatt 		*dp = (tag >> 11) & 0x1f;
263f5d7ce3dSmatt 	if (fp != NULL)
264f5d7ce3dSmatt 		*fp = (tag >> 8) & 0x7;
265f5d7ce3dSmatt }
266f5d7ce3dSmatt 
267f5d7ce3dSmatt struct pciconf_state {
268f5d7ce3dSmatt 	uint32_t ps_addr_val;
269f5d7ce3dSmatt 	int ps_b, ps_d, ps_f;
270f5d7ce3dSmatt };
271f5d7ce3dSmatt 
272f5d7ce3dSmatt static int
gemini_pci_conf_setup(struct obio_softc * sc,pcitag_t tag,int offset,struct pciconf_state * ps)273f5d7ce3dSmatt gemini_pci_conf_setup(struct obio_softc *sc, pcitag_t tag, int offset,
274f5d7ce3dSmatt 	struct pciconf_state *ps)
275f5d7ce3dSmatt {
276605f564fSmsaitoh 
277605f564fSmsaitoh 	if ((unsigned int)offset >= PCI_CONF_SIZE)
278605f564fSmsaitoh 		return (1);
279605f564fSmsaitoh 
280f5d7ce3dSmatt 	gemini_pci_decompose_tag(sc, tag, &ps->ps_b, &ps->ps_d, &ps->ps_f);
281f5d7ce3dSmatt 
282f5d7ce3dSmatt 	ps->ps_addr_val =
283f5d7ce3dSmatt 		  PCI_CFG_CMD_ENB
284f5d7ce3dSmatt 		| PCI_CFG_CMD_BUSn(ps->ps_b)
285f5d7ce3dSmatt 		| PCI_CFG_CMD_DEVn(ps->ps_d)
286f5d7ce3dSmatt 		| PCI_CFG_CMD_FUNCn(ps->ps_f)
287f5d7ce3dSmatt 		| PCI_CFG_CMD_REGn(offset);
288f5d7ce3dSmatt 
289f5d7ce3dSmatt 	return (0);
290f5d7ce3dSmatt }
291f5d7ce3dSmatt 
292f5d7ce3dSmatt pcireg_t
gemini_pci_conf_read(void * v,pcitag_t tag,int offset)293f5d7ce3dSmatt gemini_pci_conf_read(void *v, pcitag_t tag, int offset)
294f5d7ce3dSmatt {
295f5d7ce3dSmatt 	struct obio_softc *sc = v;
296f5d7ce3dSmatt 	struct pciconf_state ps;
297f5d7ce3dSmatt 	vaddr_t va;
298f5d7ce3dSmatt 	pcireg_t rv;
299f5d7ce3dSmatt 	u_int s;
300f5d7ce3dSmatt 
301f5d7ce3dSmatt 	if (gemini_pci_conf_setup(sc, tag, offset, &ps))
302f5d7ce3dSmatt 		return ((pcireg_t) -1);
303f5d7ce3dSmatt 
304f5d7ce3dSmatt 	PCI_CONF_LOCK(s);
305f5d7ce3dSmatt 
306f5d7ce3dSmatt 	if (sc->sc_pci_chipset.pc_cfg_cmd != ps.ps_addr_val) {
307f5d7ce3dSmatt 		sc->sc_pci_chipset.pc_cfg_cmd = ps.ps_addr_val;
308f5d7ce3dSmatt 		bus_space_write_4(sc->sc_iot, sc->sc_pcicfg_ioh,
309f5d7ce3dSmatt 			GEMINI_PCI_CFG_CMD, ps.ps_addr_val);
310f5d7ce3dSmatt 	}
311f5d7ce3dSmatt 
312f5d7ce3dSmatt 	va = (vaddr_t) bus_space_vaddr(sc->sc_iot, sc->sc_pcicfg_ioh);
313f5d7ce3dSmatt 	if (badaddr_read((void *) (va + GEMINI_PCI_CFG_DATA), sizeof(rv), &rv)) {
314f5d7ce3dSmatt 		/*
315f5d7ce3dSmatt 		 * XXX Clear the Master Abort
316f5d7ce3dSmatt 		 */
317f5d7ce3dSmatt #if 1
318f5d7ce3dSmatt 		printf("conf_read: %d/%d/%d bad address\n",
319f5d7ce3dSmatt 			ps.ps_b, ps.ps_d, ps.ps_f);
320f5d7ce3dSmatt #endif
321f5d7ce3dSmatt 		rv = (pcireg_t) -1;
322f5d7ce3dSmatt 	}
323f5d7ce3dSmatt 
324f5d7ce3dSmatt 	PCI_CONF_UNLOCK(s);
325f5d7ce3dSmatt 
326f5d7ce3dSmatt 	return (rv);
327f5d7ce3dSmatt }
328f5d7ce3dSmatt 
329f5d7ce3dSmatt void
gemini_pci_conf_write(void * v,pcitag_t tag,int offset,pcireg_t val)330f5d7ce3dSmatt gemini_pci_conf_write(void *v, pcitag_t tag, int offset, pcireg_t val)
331f5d7ce3dSmatt {
332f5d7ce3dSmatt 	struct obio_softc *sc = v;
333f5d7ce3dSmatt 	struct pciconf_state ps;
334f5d7ce3dSmatt 	u_int s;
335f5d7ce3dSmatt 
336f5d7ce3dSmatt 	if (gemini_pci_conf_setup(sc, tag, offset, &ps))
337f5d7ce3dSmatt 		return;
338f5d7ce3dSmatt 
339f5d7ce3dSmatt 	PCI_CONF_LOCK(s);
340f5d7ce3dSmatt 
341f5d7ce3dSmatt 	if (sc->sc_pci_chipset.pc_cfg_cmd != ps.ps_addr_val) {
342f5d7ce3dSmatt 		sc->sc_pci_chipset.pc_cfg_cmd = ps.ps_addr_val;
343f5d7ce3dSmatt 		bus_space_write_4(sc->sc_iot, sc->sc_pcicfg_ioh,
344f5d7ce3dSmatt 			GEMINI_PCI_CFG_CMD, ps.ps_addr_val);
345f5d7ce3dSmatt 	}
346f5d7ce3dSmatt 
347f5d7ce3dSmatt 	bus_space_write_4(sc->sc_iot, sc->sc_pcicfg_ioh,
348f5d7ce3dSmatt 		GEMINI_PCI_CFG_DATA, val);
349f5d7ce3dSmatt 
350f5d7ce3dSmatt 	PCI_CONF_UNLOCK(s);
351f5d7ce3dSmatt }
352f5d7ce3dSmatt 
353f5d7ce3dSmatt int
gemini_pci_intr_map(const struct pci_attach_args * pa,pci_intr_handle_t * ihp)354a184f1f4Sdyoung gemini_pci_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *ihp)
355f5d7ce3dSmatt {
356f5d7ce3dSmatt 	int irq;
357f5d7ce3dSmatt 
358f5d7ce3dSmatt 	irq = 8;
359f5d7ce3dSmatt 
360f5d7ce3dSmatt 	*ihp = irq;
361f5d7ce3dSmatt 	return 0;
362f5d7ce3dSmatt }
363f5d7ce3dSmatt 
364f5d7ce3dSmatt const char *
gemini_pci_intr_string(void * v,pci_intr_handle_t ih,char * buf,size_t len)365e58a356cSchristos gemini_pci_intr_string(void *v, pci_intr_handle_t ih, char *buf, size_t len)
366f5d7ce3dSmatt {
367e58a356cSchristos 	strlcpy(buf, "pci", len);
368e58a356cSchristos 	return buf;
369f5d7ce3dSmatt }
370f5d7ce3dSmatt 
371f5d7ce3dSmatt const struct evcnt *
gemini_pci_intr_evcnt(void * v,pci_intr_handle_t ih)372f5d7ce3dSmatt gemini_pci_intr_evcnt(void *v, pci_intr_handle_t ih)
373f5d7ce3dSmatt {
374f5d7ce3dSmatt 	return NULL;
375f5d7ce3dSmatt }
376f5d7ce3dSmatt 
377f5d7ce3dSmatt void *
gemini_pci_intr_establish(void * v,pci_intr_handle_t pci_ih,int ipl,int (* func)(void *),void * arg,const char * xname)378f5d7ce3dSmatt gemini_pci_intr_establish(void *v, pci_intr_handle_t pci_ih, int ipl,
379cce19cc2Sjmcneill 	int (*func)(void *), void *arg, const char *xname)
380f5d7ce3dSmatt {
381f5d7ce3dSmatt 	pcireg_t r;
382f5d7ce3dSmatt 	void *ih=NULL;
383f5d7ce3dSmatt 	int irq;
384f5d7ce3dSmatt 	void *cookie;
385f5d7ce3dSmatt 
386f5d7ce3dSmatt 	irq = (int)pci_ih;
387f5d7ce3dSmatt 
388f5d7ce3dSmatt 	r = gemini_pci_conf_read(v, 0, GEMINI_PCI_CFG_REG_CTL2);
389f5d7ce3dSmatt 	r |= CFG_REG_CTL2_INTMASK_INT_ABCD;
390f5d7ce3dSmatt 	gemini_pci_conf_write(v, 0, GEMINI_PCI_CFG_REG_CTL2, r);
391f5d7ce3dSmatt 
392f5d7ce3dSmatt 	if (gemini_pci_intrq_empty())
393cce19cc2Sjmcneill 		ih = intr_establish_xname(irq, ipl, IST_LEVEL_HIGH,
394cce19cc2Sjmcneill 			gemini_pci_intr_handler, v, xname);
395f5d7ce3dSmatt 
396f5d7ce3dSmatt 	cookie = gemini_pci_intrq_insert(ih, func, arg);
397f5d7ce3dSmatt 	return cookie;
398f5d7ce3dSmatt }
399f5d7ce3dSmatt 
400f5d7ce3dSmatt void
gemini_pci_intr_disestablish(void * v,void * cookie)401f5d7ce3dSmatt gemini_pci_intr_disestablish(void *v, void *cookie)
402f5d7ce3dSmatt {
403f5d7ce3dSmatt 	pcireg_t r;
404bd2482b5Smbalmer 	struct gemini_pci_intrq *iqp = (struct gemini_pci_intrq *)cookie;
405f5d7ce3dSmatt 	void *ih = iqp->iq_ih;
406f5d7ce3dSmatt 
407f5d7ce3dSmatt 	gemini_pci_intrq_remove(cookie);
408f5d7ce3dSmatt 	if (gemini_pci_intrq_empty()) {
409f5d7ce3dSmatt 		r = gemini_pci_conf_read(v, 0, GEMINI_PCI_CFG_REG_CTL2);
410f5d7ce3dSmatt 		r &= ~CFG_REG_CTL2_INTMASK_INT_ABCD;
411f5d7ce3dSmatt 		gemini_pci_conf_write(v, 0, GEMINI_PCI_CFG_REG_CTL2, r);
412f5d7ce3dSmatt 		intr_disestablish(ih);
413f5d7ce3dSmatt 	}
414f5d7ce3dSmatt }
415f5d7ce3dSmatt 
416f5d7ce3dSmatt int
gemini_pci_intr_handler(void * v)417f5d7ce3dSmatt gemini_pci_intr_handler(void *v)
418f5d7ce3dSmatt {
419f5d7ce3dSmatt 	pcireg_t r;
420f5d7ce3dSmatt 	int rv;
421f5d7ce3dSmatt 
422f5d7ce3dSmatt 	/*
423f5d7ce3dSmatt 	 * dispatch PCI device interrupt handlers
424f5d7ce3dSmatt 	 */
425f5d7ce3dSmatt 	rv = gemini_pci_intrq_dispatch();
426f5d7ce3dSmatt 
427f5d7ce3dSmatt 	/*
428f5d7ce3dSmatt 	 * ack Gemini PCI interrupts
429f5d7ce3dSmatt 	 */
430f5d7ce3dSmatt 	r = gemini_pci_conf_read(v, 0, GEMINI_PCI_CFG_REG_CTL2);
431f5d7ce3dSmatt 	gemini_pci_conf_write(v, 0, GEMINI_PCI_CFG_REG_CTL2, r);
432f5d7ce3dSmatt 
433f5d7ce3dSmatt 	return rv;
434f5d7ce3dSmatt }
435