xref: /netbsd-src/sys/arch/arm/amlogic/meson_clk_div.c (revision 7e38c880e6b36d84c377184be7355e456c934ffd)
1*7e38c880Sjmcneill /* $NetBSD: meson_clk_div.c,v 1.3 2019/02/25 19:30:17 jmcneill Exp $ */
2912cfa14Sjmcneill 
3912cfa14Sjmcneill /*-
4912cfa14Sjmcneill  * Copyright (c) 2017-2019 Jared McNeill <jmcneill@invisible.ca>
5912cfa14Sjmcneill  * All rights reserved.
6912cfa14Sjmcneill  *
7912cfa14Sjmcneill  * Redistribution and use in source and binary forms, with or without
8912cfa14Sjmcneill  * modification, are permitted provided that the following conditions
9912cfa14Sjmcneill  * are met:
10912cfa14Sjmcneill  * 1. Redistributions of source code must retain the above copyright
11912cfa14Sjmcneill  *    notice, this list of conditions and the following disclaimer.
12912cfa14Sjmcneill  * 2. Redistributions in binary form must reproduce the above copyright
13912cfa14Sjmcneill  *    notice, this list of conditions and the following disclaimer in the
14912cfa14Sjmcneill  *    documentation and/or other materials provided with the distribution.
15912cfa14Sjmcneill  *
16912cfa14Sjmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17912cfa14Sjmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18912cfa14Sjmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19912cfa14Sjmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20912cfa14Sjmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21912cfa14Sjmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22912cfa14Sjmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23912cfa14Sjmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24912cfa14Sjmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25912cfa14Sjmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26912cfa14Sjmcneill  * SUCH DAMAGE.
27912cfa14Sjmcneill  */
28912cfa14Sjmcneill 
29912cfa14Sjmcneill #include <sys/cdefs.h>
30*7e38c880Sjmcneill __KERNEL_RCSID(0, "$NetBSD: meson_clk_div.c,v 1.3 2019/02/25 19:30:17 jmcneill Exp $");
31912cfa14Sjmcneill 
32912cfa14Sjmcneill #include <sys/param.h>
33912cfa14Sjmcneill #include <sys/bus.h>
34912cfa14Sjmcneill 
35912cfa14Sjmcneill #include <dev/clk/clk_backend.h>
36912cfa14Sjmcneill 
37912cfa14Sjmcneill #include <arm/amlogic/meson_clk.h>
38912cfa14Sjmcneill 
39912cfa14Sjmcneill u_int
meson_clk_div_get_rate(struct meson_clk_softc * sc,struct meson_clk_clk * clk)40912cfa14Sjmcneill meson_clk_div_get_rate(struct meson_clk_softc *sc,
41912cfa14Sjmcneill     struct meson_clk_clk *clk)
42912cfa14Sjmcneill {
43912cfa14Sjmcneill 	struct meson_clk_div *div = &clk->u.div;
44912cfa14Sjmcneill 	struct clk *clkp, *clkp_parent;
45912cfa14Sjmcneill 	u_int rate, ratio;
46912cfa14Sjmcneill 	uint32_t val;
47912cfa14Sjmcneill 
48912cfa14Sjmcneill 	KASSERT(clk->type == MESON_CLK_DIV);
49912cfa14Sjmcneill 
50912cfa14Sjmcneill 	clkp = &clk->base;
51912cfa14Sjmcneill 	clkp_parent = clk_get_parent(clkp);
52912cfa14Sjmcneill 	if (clkp_parent == NULL)
53912cfa14Sjmcneill 		return 0;
54912cfa14Sjmcneill 
55912cfa14Sjmcneill 	rate = clk_get_rate(clkp_parent);
56912cfa14Sjmcneill 	if (rate == 0)
57912cfa14Sjmcneill 		return 0;
58912cfa14Sjmcneill 
59*7e38c880Sjmcneill 	CLK_LOCK(sc);
60912cfa14Sjmcneill 	val = CLK_READ(sc, div->reg);
61*7e38c880Sjmcneill 	CLK_UNLOCK(sc);
62*7e38c880Sjmcneill 
63912cfa14Sjmcneill 	if (div->div)
64912cfa14Sjmcneill 		ratio = __SHIFTOUT(val, div->div);
65912cfa14Sjmcneill 	else
66912cfa14Sjmcneill 		ratio = 0;
67912cfa14Sjmcneill 
68912cfa14Sjmcneill 	if (div->flags & MESON_CLK_DIV_POWER_OF_TWO) {
69912cfa14Sjmcneill 		return rate >> ratio;
70912cfa14Sjmcneill 	} else if (div->flags & MESON_CLK_DIV_CPU_SCALE_TABLE) {
71912cfa14Sjmcneill 		if (ratio < 1 || ratio > 8)
72912cfa14Sjmcneill 			return 0;
73912cfa14Sjmcneill 		return rate / ((ratio + 1) * 2);
74912cfa14Sjmcneill 	} else {
75912cfa14Sjmcneill 		return rate / (ratio + 1);
76912cfa14Sjmcneill 	}
77912cfa14Sjmcneill }
78912cfa14Sjmcneill 
79912cfa14Sjmcneill int
meson_clk_div_set_rate(struct meson_clk_softc * sc,struct meson_clk_clk * clk,u_int new_rate)80912cfa14Sjmcneill meson_clk_div_set_rate(struct meson_clk_softc *sc,
81912cfa14Sjmcneill     struct meson_clk_clk *clk, u_int new_rate)
82912cfa14Sjmcneill {
83912cfa14Sjmcneill 	struct meson_clk_div *div = &clk->u.div;
84912cfa14Sjmcneill 	struct clk *clkp, *clkp_parent;
85912cfa14Sjmcneill 	int parent_rate;
86912cfa14Sjmcneill 	uint32_t val, raw_div;
87*7e38c880Sjmcneill 	int ratio, error;
88912cfa14Sjmcneill 
89912cfa14Sjmcneill 	KASSERT(clk->type == MESON_CLK_DIV);
90912cfa14Sjmcneill 
91912cfa14Sjmcneill 	clkp = &clk->base;
92912cfa14Sjmcneill 	clkp_parent = clk_get_parent(clkp);
93912cfa14Sjmcneill 	if (clkp_parent == NULL)
94912cfa14Sjmcneill 		return ENXIO;
95912cfa14Sjmcneill 
96912cfa14Sjmcneill 	if ((div->flags & MESON_CLK_DIV_SET_RATE_PARENT) != 0)
97912cfa14Sjmcneill 		return clk_set_rate(clkp_parent, new_rate);
98c4f6d95aSjmcneill 
99c4f6d95aSjmcneill 	if (div->div == 0)
100912cfa14Sjmcneill 		return ENXIO;
101912cfa14Sjmcneill 
102*7e38c880Sjmcneill 	CLK_LOCK(sc);
103*7e38c880Sjmcneill 
104912cfa14Sjmcneill 	val = CLK_READ(sc, div->reg);
105912cfa14Sjmcneill 
106912cfa14Sjmcneill 	parent_rate = clk_get_rate(clkp_parent);
107*7e38c880Sjmcneill 	if (parent_rate == 0) {
108*7e38c880Sjmcneill 		error = (new_rate == 0) ? 0 : ERANGE;
109*7e38c880Sjmcneill 		goto done;
110*7e38c880Sjmcneill 	}
111912cfa14Sjmcneill 
112912cfa14Sjmcneill 	ratio = howmany(parent_rate, new_rate);
113912cfa14Sjmcneill 	if ((div->flags & MESON_CLK_DIV_POWER_OF_TWO) != 0) {
114*7e38c880Sjmcneill 		error = EINVAL;
115*7e38c880Sjmcneill 		goto done;
116912cfa14Sjmcneill 	} else if ((div->flags & MESON_CLK_DIV_CPU_SCALE_TABLE) != 0) {
117*7e38c880Sjmcneill 		error = EINVAL;
118*7e38c880Sjmcneill 		goto done;
119912cfa14Sjmcneill 	} else {
120912cfa14Sjmcneill 		raw_div = (ratio > 0) ? ratio - 1 : 0;
121912cfa14Sjmcneill 	}
122*7e38c880Sjmcneill 	if (raw_div > __SHIFTOUT_MASK(div->div)) {
123*7e38c880Sjmcneill 		error = ERANGE;
124*7e38c880Sjmcneill 		goto done;
125*7e38c880Sjmcneill 	}
126912cfa14Sjmcneill 
127912cfa14Sjmcneill 	val &= ~div->div;
128912cfa14Sjmcneill 	val |= __SHIFTIN(raw_div, div->div);
129912cfa14Sjmcneill 	CLK_WRITE(sc, div->reg, val);
130912cfa14Sjmcneill 
131*7e38c880Sjmcneill 	error = 0;
132*7e38c880Sjmcneill 
133*7e38c880Sjmcneill done:
134*7e38c880Sjmcneill 	CLK_UNLOCK(sc);
135*7e38c880Sjmcneill 
136*7e38c880Sjmcneill 	return error;
137912cfa14Sjmcneill }
138912cfa14Sjmcneill 
139912cfa14Sjmcneill const char *
meson_clk_div_get_parent(struct meson_clk_softc * sc,struct meson_clk_clk * clk)140912cfa14Sjmcneill meson_clk_div_get_parent(struct meson_clk_softc *sc,
141912cfa14Sjmcneill     struct meson_clk_clk *clk)
142912cfa14Sjmcneill {
143912cfa14Sjmcneill 	struct meson_clk_div *div = &clk->u.div;
144912cfa14Sjmcneill 
145912cfa14Sjmcneill 	KASSERT(clk->type == MESON_CLK_DIV);
146912cfa14Sjmcneill 
147912cfa14Sjmcneill 	return div->parent;
148912cfa14Sjmcneill }
149