xref: /netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/ARM/ARMInstrThumb2.td (revision 82d56013d7b633d116a93943de88e08335357a7c)
1//===-- ARMInstrThumb2.td - Thumb2 support for ARM ---------*- tablegen -*-===//
2//
3// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6//
7//===----------------------------------------------------------------------===//
8//
9// This file describes the Thumb2 instruction set.
10//
11//===----------------------------------------------------------------------===//
12
13// IT block predicate field
14def it_pred_asmoperand : AsmOperandClass {
15  let Name = "ITCondCode";
16  let ParserMethod = "parseITCondCode";
17}
18def it_pred : Operand<i32> {
19  let PrintMethod = "printMandatoryPredicateOperand";
20  let ParserMatchClass = it_pred_asmoperand;
21}
22
23// IT block condition mask
24def it_mask_asmoperand : AsmOperandClass { let Name = "ITMask"; }
25def it_mask : Operand<i32> {
26  let PrintMethod = "printThumbITMask";
27  let ParserMatchClass = it_mask_asmoperand;
28  let EncoderMethod = "getITMaskOpValue";
29}
30
31// t2_shift_imm: An integer that encodes a shift amount and the type of shift
32// (asr or lsl). The 6-bit immediate encodes as:
33//    {5}     0 ==> lsl
34//            1     asr
35//    {4-0}   imm5 shift amount.
36//            asr #32 not allowed
37def t2_shift_imm : Operand<i32> {
38  let PrintMethod = "printShiftImmOperand";
39  let ParserMatchClass = ShifterImmAsmOperand;
40  let DecoderMethod = "DecodeT2ShifterImmOperand";
41}
42
43def mve_shift_imm : AsmOperandClass {
44  let Name = "MVELongShift";
45  let RenderMethod = "addImmOperands";
46  let DiagnosticString = "operand must be an immediate in the range [1,32]";
47}
48def long_shift : Operand<i32>,
49                 ImmLeaf<i32, [{ return Imm > 0 && Imm <= 32; }]> {
50  let ParserMatchClass = mve_shift_imm;
51  let DecoderMethod = "DecodeLongShiftOperand";
52}
53
54// Shifted operands. No register controlled shifts for Thumb2.
55// Note: We do not support rrx shifted operands yet.
56def t2_so_reg : Operand<i32>,    // reg imm
57                ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
58                               [shl,srl,sra,rotr]> {
59  let EncoderMethod = "getT2SORegOpValue";
60  let PrintMethod = "printT2SOOperand";
61  let DecoderMethod = "DecodeSORegImmOperand";
62  let ParserMatchClass = ShiftedImmAsmOperand;
63  let MIOperandInfo = (ops rGPR, i32imm);
64}
65
66// Same as above, but only matching on a single use node.
67def t2_so_reg_oneuse : Operand<i32>,
68                       ComplexPattern<i32, 2,
69                                      "SelectShiftImmShifterOperandOneUse",
70                                      [shl,srl,sra,rotr]>;
71
72// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
73def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
74  return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), SDLoc(N),
75                                   MVT::i32);
76}]>;
77
78// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
79def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
80  return CurDAG->getTargetConstant(-((int)N->getZExtValue()), SDLoc(N),
81                                   MVT::i32);
82}]>;
83
84// so_imm_notSext_XFORM - Return a so_imm value packed into the format
85// described for so_imm_notSext def below, with sign extension from 16
86// bits.
87def t2_so_imm_notSext16_XFORM : SDNodeXForm<imm, [{
88  APInt apIntN = N->getAPIntValue();
89  unsigned N16bitSignExt = apIntN.trunc(16).sext(32).getZExtValue();
90  return CurDAG->getTargetConstant(~N16bitSignExt, SDLoc(N), MVT::i32);
91}]>;
92
93// t2_so_imm - Match a 32-bit immediate operand, which is an
94// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
95// immediate splatted into multiple bytes of the word.
96def t2_so_imm_asmoperand : AsmOperandClass {
97  let Name = "T2SOImm";
98  let RenderMethod = "addImmOperands";
99
100}
101def t2_so_imm : Operand<i32>, ImmLeaf<i32, [{
102    return ARM_AM::getT2SOImmVal(Imm) != -1;
103  }]> {
104  let ParserMatchClass = t2_so_imm_asmoperand;
105  let EncoderMethod = "getT2SOImmOpValue";
106  let DecoderMethod = "DecodeT2SOImm";
107}
108
109// t2_so_imm_not - Match an immediate that is a complement
110// of a t2_so_imm.
111// Note: this pattern doesn't require an encoder method and such, as it's
112// only used on aliases (Pat<> and InstAlias<>). The actual encoding
113// is handled by the destination instructions, which use t2_so_imm.
114def t2_so_imm_not_asmoperand : AsmOperandClass { let Name = "T2SOImmNot"; }
115def t2_so_imm_not : Operand<i32>, PatLeaf<(imm), [{
116  return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
117}], t2_so_imm_not_XFORM> {
118  let ParserMatchClass = t2_so_imm_not_asmoperand;
119}
120
121// t2_so_imm_notSext - match an immediate that is a complement of a t2_so_imm
122// if the upper 16 bits are zero.
123def t2_so_imm_notSext : Operand<i32>, PatLeaf<(imm), [{
124    APInt apIntN = N->getAPIntValue();
125    if (!apIntN.isIntN(16)) return false;
126    unsigned N16bitSignExt = apIntN.trunc(16).sext(32).getZExtValue();
127    return ARM_AM::getT2SOImmVal(~N16bitSignExt) != -1;
128  }], t2_so_imm_notSext16_XFORM> {
129  let ParserMatchClass = t2_so_imm_not_asmoperand;
130}
131
132// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
133def t2_so_imm_neg_asmoperand : AsmOperandClass { let Name = "T2SOImmNeg"; }
134def t2_so_imm_neg : Operand<i32>, ImmLeaf<i32, [{
135  return Imm && ARM_AM::getT2SOImmVal(-(uint32_t)Imm) != -1;
136}], t2_so_imm_neg_XFORM> {
137  let ParserMatchClass = t2_so_imm_neg_asmoperand;
138}
139
140/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0,4095].
141def imm0_4095_asmoperand: ImmAsmOperand<0,4095> { let Name = "Imm0_4095"; }
142def imm0_4095 : Operand<i32>, ImmLeaf<i32, [{
143  return Imm >= 0 && Imm < 4096;
144}]> {
145  let ParserMatchClass = imm0_4095_asmoperand;
146}
147
148def imm0_4095_neg_asmoperand: AsmOperandClass { let Name = "Imm0_4095Neg"; }
149def imm0_4095_neg : Operand<i32>, PatLeaf<(i32 imm), [{
150 return (uint32_t)(-N->getZExtValue()) < 4096;
151}], imm_neg_XFORM> {
152  let ParserMatchClass = imm0_4095_neg_asmoperand;
153}
154
155def imm1_255_neg : PatLeaf<(i32 imm), [{
156  uint32_t Val = -N->getZExtValue();
157  return (Val > 0 && Val < 255);
158}], imm_neg_XFORM>;
159
160def imm0_255_not : PatLeaf<(i32 imm), [{
161  return (uint32_t)(~N->getZExtValue()) < 255;
162}], imm_not_XFORM>;
163
164def lo5AllOne : PatLeaf<(i32 imm), [{
165  // Returns true if all low 5-bits are 1.
166  return (((uint32_t)N->getZExtValue()) & 0x1FUL) == 0x1FUL;
167}]>;
168
169// Define Thumb2 specific addressing modes.
170
171// t2_addr_offset_none := reg
172def MemNoOffsetT2AsmOperand
173  : AsmOperandClass { let Name = "MemNoOffsetT2"; }
174def t2_addr_offset_none : MemOperand {
175  let PrintMethod = "printAddrMode7Operand";
176  let DecoderMethod = "DecodeGPRnopcRegisterClass";
177  let ParserMatchClass = MemNoOffsetT2AsmOperand;
178  let MIOperandInfo = (ops GPRnopc:$base);
179}
180
181// t2_nosp_addr_offset_none := reg
182def MemNoOffsetT2NoSpAsmOperand
183  : AsmOperandClass { let Name = "MemNoOffsetT2NoSp"; }
184def t2_nosp_addr_offset_none : MemOperand {
185  let PrintMethod = "printAddrMode7Operand";
186  let DecoderMethod = "DecoderGPRRegisterClass";
187  let ParserMatchClass = MemNoOffsetT2NoSpAsmOperand;
188  let MIOperandInfo = (ops rGPR:$base);
189}
190
191// t2addrmode_imm12  := reg + imm12
192def t2addrmode_imm12_asmoperand : AsmOperandClass {let Name="MemUImm12Offset";}
193def t2addrmode_imm12 : MemOperand,
194                       ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
195  let PrintMethod = "printAddrModeImm12Operand<false>";
196  let EncoderMethod = "getAddrModeImm12OpValue";
197  let DecoderMethod = "DecodeT2AddrModeImm12";
198  let ParserMatchClass = t2addrmode_imm12_asmoperand;
199  let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
200}
201
202// t2ldrlabel  := imm12
203def t2ldrlabel : Operand<i32> {
204  let EncoderMethod = "getAddrModeImm12OpValue";
205  let PrintMethod = "printThumbLdrLabelOperand";
206}
207
208def t2ldr_pcrel_imm12_asmoperand : AsmOperandClass {let Name = "MemPCRelImm12";}
209def t2ldr_pcrel_imm12 : Operand<i32> {
210  let ParserMatchClass = t2ldr_pcrel_imm12_asmoperand;
211  // used for assembler pseudo instruction and maps to t2ldrlabel, so
212  // doesn't need encoder or print methods of its own.
213}
214
215// ADR instruction labels.
216def t2adrlabel : Operand<i32> {
217  let EncoderMethod = "getT2AdrLabelOpValue";
218  let PrintMethod = "printAdrLabelOperand<0>";
219}
220
221// t2addrmode_posimm8  := reg + imm8
222def MemPosImm8OffsetAsmOperand : AsmOperandClass {
223  let Name="MemPosImm8Offset";
224  let RenderMethod = "addMemImmOffsetOperands";
225}
226def t2addrmode_posimm8 : MemOperand {
227  let PrintMethod = "printT2AddrModeImm8Operand<false>";
228  let EncoderMethod = "getT2AddrModeImmOpValue<8,0>";
229  let DecoderMethod = "DecodeT2AddrModeImm8";
230  let ParserMatchClass = MemPosImm8OffsetAsmOperand;
231  let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
232}
233
234// t2addrmode_negimm8  := reg - imm8
235def MemNegImm8OffsetAsmOperand : AsmOperandClass {
236  let Name="MemNegImm8Offset";
237  let RenderMethod = "addMemImmOffsetOperands";
238}
239def t2addrmode_negimm8 : MemOperand,
240                      ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
241  let PrintMethod = "printT2AddrModeImm8Operand<false>";
242  let EncoderMethod = "getT2AddrModeImmOpValue<8,0>";
243  let DecoderMethod = "DecodeT2AddrModeImm8";
244  let ParserMatchClass = MemNegImm8OffsetAsmOperand;
245  let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
246}
247
248// t2addrmode_imm8  := reg +/- imm8
249def MemImm8OffsetAsmOperand : AsmOperandClass {
250  let Name = "MemImm8Offset";
251  let RenderMethod = "addMemImmOffsetOperands";
252}
253class T2AddrMode_Imm8 : MemOperand,
254                        ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
255  let EncoderMethod = "getT2AddrModeImmOpValue<8,0>";
256  let DecoderMethod = "DecodeT2AddrModeImm8";
257  let ParserMatchClass = MemImm8OffsetAsmOperand;
258  let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
259}
260
261def t2addrmode_imm8 : T2AddrMode_Imm8 {
262  let PrintMethod = "printT2AddrModeImm8Operand<false>";
263}
264
265def t2addrmode_imm8_pre : T2AddrMode_Imm8 {
266  let PrintMethod = "printT2AddrModeImm8Operand<true>";
267}
268
269def t2am_imm8_offset : MemOperand,
270                       ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
271                                      [], [SDNPWantRoot]> {
272  let PrintMethod = "printT2AddrModeImm8OffsetOperand";
273  let EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
274  let DecoderMethod = "DecodeT2Imm8";
275}
276
277// t2addrmode_imm8s4  := reg +/- (imm8 << 2)
278def MemImm8s4OffsetAsmOperand : AsmOperandClass {let Name = "MemImm8s4Offset";}
279class T2AddrMode_Imm8s4 : MemOperand,
280                          ComplexPattern<i32, 2, "SelectT2AddrModeImm8<2>", []> {
281  let EncoderMethod = "getT2AddrModeImm8s4OpValue";
282  let DecoderMethod = "DecodeT2AddrModeImm8s4";
283  let ParserMatchClass = MemImm8s4OffsetAsmOperand;
284  let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
285}
286
287def t2addrmode_imm8s4 : T2AddrMode_Imm8s4 {
288  let PrintMethod = "printT2AddrModeImm8s4Operand<false>";
289}
290
291def t2addrmode_imm8s4_pre : T2AddrMode_Imm8s4 {
292  let PrintMethod = "printT2AddrModeImm8s4Operand<true>";
293}
294
295def t2am_imm8s4_offset_asmoperand : AsmOperandClass { let Name = "Imm8s4"; }
296def t2am_imm8s4_offset : MemOperand {
297  let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
298  let EncoderMethod = "getT2ScaledImmOpValue<8,2>";
299  let DecoderMethod = "DecodeT2Imm8S4";
300}
301
302// t2addrmode_imm7s4  := reg +/- (imm7 << 2)
303def MemImm7s4OffsetAsmOperand : AsmOperandClass {let Name = "MemImm7s4Offset";}
304class T2AddrMode_Imm7s4 : MemOperand {
305  let EncoderMethod = "getT2AddrModeImm7s4OpValue";
306  let DecoderMethod = "DecodeT2AddrModeImm7<2,0>";
307  let ParserMatchClass = MemImm7s4OffsetAsmOperand;
308  let MIOperandInfo = (ops GPRnopc:$base, i32imm:$offsimm);
309}
310
311def t2addrmode_imm7s4 : T2AddrMode_Imm7s4 {
312  // They are printed the same way as the imm8 version
313  let PrintMethod = "printT2AddrModeImm8s4Operand<false>";
314}
315
316def t2addrmode_imm7s4_pre : T2AddrMode_Imm7s4 {
317  // They are printed the same way as the imm8 version
318  let PrintMethod = "printT2AddrModeImm8s4Operand<true>";
319}
320
321def t2am_imm7s4_offset_asmoperand : AsmOperandClass { let Name = "Imm7s4"; }
322def t2am_imm7s4_offset : MemOperand {
323  // They are printed the same way as the imm8 version
324  let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
325  let ParserMatchClass = t2am_imm7s4_offset_asmoperand;
326  let EncoderMethod = "getT2ScaledImmOpValue<7,2>";
327  let DecoderMethod = "DecodeT2Imm7S4";
328}
329
330// t2addrmode_imm0_1020s4  := reg + (imm8 << 2)
331def MemImm0_1020s4OffsetAsmOperand : AsmOperandClass {
332  let Name = "MemImm0_1020s4Offset";
333}
334def t2addrmode_imm0_1020s4 : MemOperand,
335                         ComplexPattern<i32, 2, "SelectT2AddrModeExclusive"> {
336  let PrintMethod = "printT2AddrModeImm0_1020s4Operand";
337  let EncoderMethod = "getT2AddrModeImm0_1020s4OpValue";
338  let DecoderMethod = "DecodeT2AddrModeImm0_1020s4";
339  let ParserMatchClass = MemImm0_1020s4OffsetAsmOperand;
340  let MIOperandInfo = (ops GPRnopc:$base, i32imm:$offsimm);
341}
342
343// t2addrmode_so_reg  := reg + (reg << imm2)
344def t2addrmode_so_reg_asmoperand : AsmOperandClass {let Name="T2MemRegOffset";}
345def t2addrmode_so_reg : MemOperand,
346                        ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
347  let PrintMethod = "printT2AddrModeSoRegOperand";
348  let EncoderMethod = "getT2AddrModeSORegOpValue";
349  let DecoderMethod = "DecodeT2AddrModeSOReg";
350  let ParserMatchClass = t2addrmode_so_reg_asmoperand;
351  let MIOperandInfo = (ops GPRnopc:$base, rGPR:$offsreg, i32imm:$offsimm);
352}
353
354// Addresses for the TBB/TBH instructions.
355def addrmode_tbb_asmoperand : AsmOperandClass { let Name = "MemTBB"; }
356def addrmode_tbb : MemOperand {
357  let PrintMethod = "printAddrModeTBB";
358  let ParserMatchClass = addrmode_tbb_asmoperand;
359  let MIOperandInfo = (ops GPR:$Rn, rGPR:$Rm);
360}
361def addrmode_tbh_asmoperand : AsmOperandClass { let Name = "MemTBH"; }
362def addrmode_tbh : MemOperand {
363  let PrintMethod = "printAddrModeTBH";
364  let ParserMatchClass = addrmode_tbh_asmoperand;
365  let MIOperandInfo = (ops GPR:$Rn, rGPR:$Rm);
366}
367
368// Define ARMv8.1-M specific addressing modes.
369
370// Label operands for BF/BFL/WLS/DLS/LE
371class BFLabelOp<string signed, string isNeg, string zeroPermitted, string size,
372                string fixup>
373  : Operand<OtherVT> {
374  let EncoderMethod = !strconcat("getBFTargetOpValue<", isNeg, ", ",
375                                 fixup, ">");
376  let OperandType = "OPERAND_PCREL";
377  let DecoderMethod = !strconcat("DecodeBFLabelOperand<", signed, ", ",
378                                 isNeg, ", ", zeroPermitted, ", ", size, ">");
379}
380def bflabel_u4  : BFLabelOp<"false", "false", "false", "4",  "ARM::fixup_bf_branch">;
381def bflabel_s12 : BFLabelOp<"true",  "false", "true",  "12", "ARM::fixup_bfc_target">;
382def bflabel_s16 : BFLabelOp<"true",  "false", "true",  "16", "ARM::fixup_bf_target">;
383def bflabel_s18 : BFLabelOp<"true",  "false", "true",  "18", "ARM::fixup_bfl_target">;
384
385def wlslabel_u11_asmoperand : AsmOperandClass {
386  let Name = "WLSLabel";
387  let RenderMethod = "addImmOperands";
388  let PredicateMethod = "isUnsignedOffset<11, 1>";
389  let DiagnosticString =
390    "loop end is out of range or not a positive multiple of 2";
391}
392def wlslabel_u11 : BFLabelOp<"false", "false", "true",  "11", "ARM::fixup_wls"> {
393  let ParserMatchClass = wlslabel_u11_asmoperand;
394}
395def lelabel_u11_asmoperand : AsmOperandClass {
396  let Name = "LELabel";
397  let RenderMethod = "addImmOperands";
398  let PredicateMethod = "isLEOffset";
399  let DiagnosticString =
400    "loop start is out of range or not a negative multiple of 2";
401}
402def lelabel_u11 : BFLabelOp<"false", "true",  "true",  "11", "ARM::fixup_le"> {
403  let ParserMatchClass = lelabel_u11_asmoperand;
404}
405
406def bfafter_target : Operand<OtherVT> {
407    let EncoderMethod = "getBFAfterTargetOpValue";
408    let OperandType = "OPERAND_PCREL";
409    let DecoderMethod = "DecodeBFAfterTargetOperand";
410}
411
412// pred operand excluding AL
413def pred_noal_asmoperand : AsmOperandClass {
414  let Name = "CondCodeNoAL";
415  let RenderMethod = "addITCondCodeOperands";
416  let PredicateMethod = "isITCondCodeNoAL";
417  let ParserMethod = "parseITCondCode";
418}
419def pred_noal : Operand<i32> {
420  let PrintMethod = "printMandatoryPredicateOperand";
421  let ParserMatchClass = pred_noal_asmoperand;
422  let DecoderMethod = "DecodePredNoALOperand";
423}
424
425
426// CSEL aliases inverted predicate
427def pred_noal_inv_asmoperand : AsmOperandClass {
428  let Name = "CondCodeNoALInv";
429  let RenderMethod = "addITCondCodeInvOperands";
430  let PredicateMethod = "isITCondCodeNoAL";
431  let ParserMethod = "parseITCondCode";
432}
433def pred_noal_inv : Operand<i32> {
434  let PrintMethod = "printMandatoryInvertedPredicateOperand";
435  let ParserMatchClass = pred_noal_inv_asmoperand;
436}
437//===----------------------------------------------------------------------===//
438// Multiclass helpers...
439//
440
441
442class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
443           string opc, string asm, list<dag> pattern>
444  : T2I<oops, iops, itin, opc, asm, pattern> {
445  bits<4> Rd;
446  bits<12> imm;
447
448  let Inst{11-8}  = Rd;
449  let Inst{26}    = imm{11};
450  let Inst{14-12} = imm{10-8};
451  let Inst{7-0}   = imm{7-0};
452}
453
454
455class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
456           string opc, string asm, list<dag> pattern>
457  : T2sI<oops, iops, itin, opc, asm, pattern> {
458  bits<4> Rd;
459  bits<4> Rn;
460  bits<12> imm;
461
462  let Inst{11-8}  = Rd;
463  let Inst{26}    = imm{11};
464  let Inst{14-12} = imm{10-8};
465  let Inst{7-0}   = imm{7-0};
466}
467
468class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
469           string opc, string asm, list<dag> pattern>
470  : T2I<oops, iops, itin, opc, asm, pattern> {
471  bits<4> Rn;
472  bits<12> imm;
473
474  let Inst{19-16}  = Rn;
475  let Inst{26}    = imm{11};
476  let Inst{14-12} = imm{10-8};
477  let Inst{7-0}   = imm{7-0};
478}
479
480
481class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
482           string opc, string asm, list<dag> pattern>
483  : T2I<oops, iops, itin, opc, asm, pattern> {
484  bits<4> Rd;
485  bits<12> ShiftedRm;
486
487  let Inst{11-8}  = Rd;
488  let Inst{3-0}   = ShiftedRm{3-0};
489  let Inst{5-4}   = ShiftedRm{6-5};
490  let Inst{14-12} = ShiftedRm{11-9};
491  let Inst{7-6}   = ShiftedRm{8-7};
492}
493
494class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
495           string opc, string asm, list<dag> pattern>
496  : T2sI<oops, iops, itin, opc, asm, pattern> {
497  bits<4> Rd;
498  bits<12> ShiftedRm;
499
500  let Inst{11-8}  = Rd;
501  let Inst{3-0}   = ShiftedRm{3-0};
502  let Inst{5-4}   = ShiftedRm{6-5};
503  let Inst{14-12} = ShiftedRm{11-9};
504  let Inst{7-6}   = ShiftedRm{8-7};
505}
506
507class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
508           string opc, string asm, list<dag> pattern>
509  : T2I<oops, iops, itin, opc, asm, pattern> {
510  bits<4> Rn;
511  bits<12> ShiftedRm;
512
513  let Inst{19-16} = Rn;
514  let Inst{3-0}   = ShiftedRm{3-0};
515  let Inst{5-4}   = ShiftedRm{6-5};
516  let Inst{14-12} = ShiftedRm{11-9};
517  let Inst{7-6}   = ShiftedRm{8-7};
518}
519
520class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
521           string opc, string asm, list<dag> pattern>
522  : T2I<oops, iops, itin, opc, asm, pattern> {
523  bits<4> Rd;
524  bits<4> Rm;
525
526  let Inst{11-8}  = Rd;
527  let Inst{3-0}   = Rm;
528}
529
530class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
531           string opc, string asm, list<dag> pattern>
532  : T2sI<oops, iops, itin, opc, asm, pattern> {
533  bits<4> Rd;
534  bits<4> Rm;
535
536  let Inst{11-8}  = Rd;
537  let Inst{3-0}   = Rm;
538}
539
540class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
541           string opc, string asm, list<dag> pattern>
542  : T2I<oops, iops, itin, opc, asm, pattern> {
543  bits<4> Rn;
544  bits<4> Rm;
545
546  let Inst{19-16} = Rn;
547  let Inst{3-0}   = Rm;
548}
549
550
551class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
552           string opc, string asm, list<dag> pattern>
553  : T2I<oops, iops, itin, opc, asm, pattern> {
554  bits<4> Rd;
555  bits<4> Rn;
556  bits<12> imm;
557
558  let Inst{11-8}  = Rd;
559  let Inst{19-16} = Rn;
560  let Inst{26}    = imm{11};
561  let Inst{14-12} = imm{10-8};
562  let Inst{7-0}   = imm{7-0};
563}
564
565class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
566           string opc, string asm, list<dag> pattern>
567  : T2sI<oops, iops, itin, opc, asm, pattern> {
568  bits<4> Rd;
569  bits<4> Rn;
570  bits<12> imm;
571
572  let Inst{11-8}  = Rd;
573  let Inst{19-16} = Rn;
574  let Inst{26}    = imm{11};
575  let Inst{14-12} = imm{10-8};
576  let Inst{7-0}   = imm{7-0};
577}
578
579class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
580           string opc, string asm, list<dag> pattern>
581  : T2I<oops, iops, itin, opc, asm, pattern> {
582  bits<4> Rd;
583  bits<4> Rm;
584  bits<5> imm;
585
586  let Inst{11-8}  = Rd;
587  let Inst{3-0}   = Rm;
588  let Inst{14-12} = imm{4-2};
589  let Inst{7-6}   = imm{1-0};
590}
591
592class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
593           string opc, string asm, list<dag> pattern>
594  : T2sI<oops, iops, itin, opc, asm, pattern> {
595  bits<4> Rd;
596  bits<4> Rm;
597  bits<5> imm;
598
599  let Inst{11-8}  = Rd;
600  let Inst{3-0}   = Rm;
601  let Inst{14-12} = imm{4-2};
602  let Inst{7-6}   = imm{1-0};
603}
604
605class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
606           string opc, string asm, list<dag> pattern>
607  : T2I<oops, iops, itin, opc, asm, pattern> {
608  bits<4> Rd;
609  bits<4> Rn;
610  bits<4> Rm;
611
612  let Inst{11-8}  = Rd;
613  let Inst{19-16} = Rn;
614  let Inst{3-0}   = Rm;
615}
616
617class T2ThreeRegNoP<dag oops, dag iops, InstrItinClass itin,
618           string asm, list<dag> pattern>
619  : T2XI<oops, iops, itin, asm, pattern> {
620  bits<4> Rd;
621  bits<4> Rn;
622  bits<4> Rm;
623
624  let Inst{11-8}  = Rd;
625  let Inst{19-16} = Rn;
626  let Inst{3-0}   = Rm;
627}
628
629class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
630           string opc, string asm, list<dag> pattern>
631  : T2sI<oops, iops, itin, opc, asm, pattern> {
632  bits<4> Rd;
633  bits<4> Rn;
634  bits<4> Rm;
635
636  let Inst{11-8}  = Rd;
637  let Inst{19-16} = Rn;
638  let Inst{3-0}   = Rm;
639}
640
641class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
642           string opc, string asm, list<dag> pattern>
643  : T2I<oops, iops, itin, opc, asm, pattern> {
644  bits<4> Rd;
645  bits<4> Rn;
646  bits<12> ShiftedRm;
647
648  let Inst{11-8}  = Rd;
649  let Inst{19-16} = Rn;
650  let Inst{3-0}   = ShiftedRm{3-0};
651  let Inst{5-4}   = ShiftedRm{6-5};
652  let Inst{14-12} = ShiftedRm{11-9};
653  let Inst{7-6}   = ShiftedRm{8-7};
654}
655
656class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
657           string opc, string asm, list<dag> pattern>
658  : T2sI<oops, iops, itin, opc, asm, pattern> {
659  bits<4> Rd;
660  bits<4> Rn;
661  bits<12> ShiftedRm;
662
663  let Inst{11-8}  = Rd;
664  let Inst{19-16} = Rn;
665  let Inst{3-0}   = ShiftedRm{3-0};
666  let Inst{5-4}   = ShiftedRm{6-5};
667  let Inst{14-12} = ShiftedRm{11-9};
668  let Inst{7-6}   = ShiftedRm{8-7};
669}
670
671class T2FourReg<dag oops, dag iops, InstrItinClass itin,
672           string opc, string asm, list<dag> pattern>
673  : T2I<oops, iops, itin, opc, asm, pattern> {
674  bits<4> Rd;
675  bits<4> Rn;
676  bits<4> Rm;
677  bits<4> Ra;
678
679  let Inst{19-16} = Rn;
680  let Inst{15-12} = Ra;
681  let Inst{11-8}  = Rd;
682  let Inst{3-0}   = Rm;
683}
684
685class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
686                string opc, list<dag> pattern>
687  : T2I<(outs rGPR:$RdLo, rGPR:$RdHi), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
688         opc, "\t$RdLo, $RdHi, $Rn, $Rm", pattern>,
689    Sched<[WriteMUL64Lo, WriteMUL64Hi, ReadMUL, ReadMUL]> {
690  bits<4> RdLo;
691  bits<4> RdHi;
692  bits<4> Rn;
693  bits<4> Rm;
694
695  let Inst{31-23} = 0b111110111;
696  let Inst{22-20} = opc22_20;
697  let Inst{19-16} = Rn;
698  let Inst{15-12} = RdLo;
699  let Inst{11-8}  = RdHi;
700  let Inst{7-4}   = opc7_4;
701  let Inst{3-0}   = Rm;
702}
703class T2MlaLong<bits<3> opc22_20, bits<4> opc7_4, string opc>
704  : T2I<(outs rGPR:$RdLo, rGPR:$RdHi),
705        (ins rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi), IIC_iMAC64,
706        opc, "\t$RdLo, $RdHi, $Rn, $Rm", []>,
707        RegConstraint<"$RLo = $RdLo, $RHi = $RdHi">,
708    Sched<[WriteMAC64Lo, WriteMAC64Hi, ReadMUL, ReadMUL, ReadMAC, ReadMAC]> {
709  bits<4> RdLo;
710  bits<4> RdHi;
711  bits<4> Rn;
712  bits<4> Rm;
713
714  let Inst{31-23} = 0b111110111;
715  let Inst{22-20} = opc22_20;
716  let Inst{19-16} = Rn;
717  let Inst{15-12} = RdLo;
718  let Inst{11-8}  = RdHi;
719  let Inst{7-4}   = opc7_4;
720  let Inst{3-0}   = Rm;
721}
722
723
724/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
725/// binary operation that produces a value. These are predicable and can be
726/// changed to modify CPSR.
727multiclass T2I_bin_irs<bits<4> opcod, string opc,
728                     InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
729                     SDPatternOperator opnode, bit Commutable = 0,
730                     string wide = ""> {
731   // shifted imm
732   def ri : T2sTwoRegImm<
733                (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
734                 opc, "\t$Rd, $Rn, $imm",
735                 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
736                 Sched<[WriteALU, ReadALU]> {
737     let Inst{31-27} = 0b11110;
738     let Inst{25} = 0;
739     let Inst{24-21} = opcod;
740     let Inst{15} = 0;
741   }
742   // register
743   def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
744                 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
745                 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
746                 Sched<[WriteALU, ReadALU, ReadALU]> {
747     let isCommutable = Commutable;
748     let Inst{31-27} = 0b11101;
749     let Inst{26-25} = 0b01;
750     let Inst{24-21} = opcod;
751     let Inst{15} = 0b0;
752     // In most of these instructions, and most versions of the Arm
753     // architecture, bit 15 of this encoding is listed as (0) rather
754     // than 0, i.e. setting it to 1 is UNPREDICTABLE or a soft-fail
755     // rather than a hard failure. In v8.1-M, this requirement is
756     // upgraded to a hard one for ORR, so that the encodings with 1
757     // in this bit can be reused for other instructions (such as
758     // CSEL). Setting Unpredictable{15} = 1 here would reintroduce
759     // that encoding clash in the auto- generated MC decoder, so I
760     // comment it out.
761     let Unpredictable{15} = !if(!eq(opcod, 0b0010), 0b0, 0b1);
762     let Inst{14-12} = 0b000; // imm3
763     let Inst{7-6} = 0b00; // imm2
764     let Inst{5-4} = 0b00; // type
765   }
766   // shifted register
767   def rs : T2sTwoRegShiftedReg<
768                 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
769                 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
770                 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
771                 Sched<[WriteALUsi, ReadALU]>  {
772     let Inst{31-27} = 0b11101;
773     let Inst{26-25} = 0b01;
774     let Inst{24-21} = opcod;
775     let Inst{15} = 0;
776     let Unpredictable{15} = !if(!eq(opcod, 0b0010), 0b0, 0b1); // see above
777   }
778  // Assembly aliases for optional destination operand when it's the same
779  // as the source operand.
780  def : t2InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
781     (!cast<Instruction>(NAME#"ri") rGPR:$Rdn, rGPR:$Rdn,
782                                                    t2_so_imm:$imm, pred:$p,
783                                                    cc_out:$s)>;
784  def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $Rm"),
785     (!cast<Instruction>(NAME#"rr") rGPR:$Rdn, rGPR:$Rdn,
786                                                    rGPR:$Rm, pred:$p,
787                                                    cc_out:$s)>;
788  def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $shift"),
789     (!cast<Instruction>(NAME#"rs") rGPR:$Rdn, rGPR:$Rdn,
790                                                    t2_so_reg:$shift, pred:$p,
791                                                    cc_out:$s)>;
792}
793
794/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
795//  the ".w" suffix to indicate that they are wide.
796multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
797                     InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
798                     SDPatternOperator opnode, bit Commutable = 0> :
799    T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, Commutable, ".w"> {
800  // Assembler aliases w/ the ".w" suffix.
801  def : t2InstAlias<!strconcat(opc, "${s}${p}.w", " $Rd, $Rn, $imm"),
802     (!cast<Instruction>(NAME#"ri") rGPR:$Rd, rGPR:$Rn, t2_so_imm:$imm, pred:$p,
803                                    cc_out:$s)>;
804  // Assembler aliases w/o the ".w" suffix.
805  def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"),
806     (!cast<Instruction>(NAME#"rr") rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p,
807                                    cc_out:$s)>;
808  def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $shift"),
809     (!cast<Instruction>(NAME#"rs") rGPR:$Rd, rGPR:$Rn, t2_so_reg:$shift,
810                                    pred:$p, cc_out:$s)>;
811
812  // and with the optional destination operand, too.
813  def : t2InstAlias<!strconcat(opc, "${s}${p}.w", " $Rdn, $imm"),
814     (!cast<Instruction>(NAME#"ri") rGPR:$Rdn, rGPR:$Rdn, t2_so_imm:$imm,
815                                    pred:$p, cc_out:$s)>;
816  def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"),
817     (!cast<Instruction>(NAME#"rr") rGPR:$Rdn, rGPR:$Rdn, rGPR:$Rm, pred:$p,
818                                    cc_out:$s)>;
819  def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $shift"),
820     (!cast<Instruction>(NAME#"rs") rGPR:$Rdn, rGPR:$Rdn, t2_so_reg:$shift,
821                                    pred:$p, cc_out:$s)>;
822}
823
824/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
825/// reversed.  The 'rr' form is only defined for the disassembler; for codegen
826/// it is equivalent to the T2I_bin_irs counterpart.
827multiclass T2I_rbin_irs<bits<4> opcod, string opc, SDNode opnode> {
828   // shifted imm
829   def ri : T2sTwoRegImm<
830                 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
831                 opc, ".w\t$Rd, $Rn, $imm",
832                 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]>,
833                 Sched<[WriteALU, ReadALU]> {
834     let Inst{31-27} = 0b11110;
835     let Inst{25} = 0;
836     let Inst{24-21} = opcod;
837     let Inst{15} = 0;
838   }
839   // register
840   def rr : T2sThreeReg<
841                 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
842                 opc, "\t$Rd, $Rn, $Rm",
843                 [/* For disassembly only; pattern left blank */]>,
844                 Sched<[WriteALU, ReadALU, ReadALU]> {
845     let Inst{31-27} = 0b11101;
846     let Inst{26-25} = 0b01;
847     let Inst{24-21} = opcod;
848     let Inst{14-12} = 0b000; // imm3
849     let Inst{7-6} = 0b00; // imm2
850     let Inst{5-4} = 0b00; // type
851   }
852   // shifted register
853   def rs : T2sTwoRegShiftedReg<
854                 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
855                 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
856                 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]>,
857                 Sched<[WriteALUsi, ReadALU]> {
858     let Inst{31-27} = 0b11101;
859     let Inst{26-25} = 0b01;
860     let Inst{24-21} = opcod;
861   }
862}
863
864/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
865/// instruction modifies the CPSR register.
866///
867/// These opcodes will be converted to the real non-S opcodes by
868/// AdjustInstrPostInstrSelection after giving then an optional CPSR operand.
869let hasPostISelHook = 1, Defs = [CPSR] in {
870multiclass T2I_bin_s_irs<InstrItinClass iii, InstrItinClass iir,
871                         InstrItinClass iis, SDNode opnode,
872                         bit Commutable = 0> {
873   // shifted imm
874   def ri : t2PseudoInst<(outs rGPR:$Rd),
875                         (ins GPRnopc:$Rn, t2_so_imm:$imm, pred:$p),
876                         4, iii,
877                         [(set rGPR:$Rd, CPSR, (opnode GPRnopc:$Rn,
878                                                t2_so_imm:$imm))]>,
879            Sched<[WriteALU, ReadALU]>;
880   // register
881   def rr : t2PseudoInst<(outs rGPR:$Rd), (ins GPRnopc:$Rn, rGPR:$Rm, pred:$p),
882                         4, iir,
883                         [(set rGPR:$Rd, CPSR, (opnode GPRnopc:$Rn,
884                                                rGPR:$Rm))]>,
885            Sched<[WriteALU, ReadALU, ReadALU]> {
886     let isCommutable = Commutable;
887   }
888   // shifted register
889   def rs : t2PseudoInst<(outs rGPR:$Rd),
890                         (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm, pred:$p),
891                         4, iis,
892                         [(set rGPR:$Rd, CPSR, (opnode GPRnopc:$Rn,
893                                                t2_so_reg:$ShiftedRm))]>,
894            Sched<[WriteALUsi, ReadALUsr]>;
895}
896}
897
898/// T2I_rbin_s_is -  Same as T2I_bin_s_irs, except selection DAG
899/// operands are reversed.
900let hasPostISelHook = 1, Defs = [CPSR] in {
901multiclass T2I_rbin_s_is<SDNode opnode> {
902   // shifted imm
903   def ri : t2PseudoInst<(outs rGPR:$Rd),
904                         (ins rGPR:$Rn, t2_so_imm:$imm, pred:$p),
905                         4, IIC_iALUi,
906                         [(set rGPR:$Rd, CPSR, (opnode t2_so_imm:$imm,
907                                                rGPR:$Rn))]>,
908            Sched<[WriteALU, ReadALU]>;
909   // shifted register
910   def rs : t2PseudoInst<(outs rGPR:$Rd),
911                         (ins rGPR:$Rn, t2_so_reg:$ShiftedRm, pred:$p),
912                         4, IIC_iALUsi,
913                         [(set rGPR:$Rd, CPSR, (opnode t2_so_reg:$ShiftedRm,
914                                                rGPR:$Rn))]>,
915            Sched<[WriteALUsi, ReadALU]>;
916}
917}
918
919/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
920/// patterns for a binary operation that produces a value.
921multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, SDNode opnode,
922                          bit Commutable = 0> {
923   // shifted imm
924   // The register-immediate version is re-materializable. This is useful
925   // in particular for taking the address of a local.
926   let isReMaterializable = 1 in {
927    def spImm : T2sTwoRegImm<
928              (outs GPRsp:$Rd), (ins GPRsp:$Rn, t2_so_imm:$imm), IIC_iALUi,
929              opc, ".w\t$Rd, $Rn, $imm",
930              []>,
931              Sched<[WriteALU, ReadALU]> {
932    let  Rn = 13;
933    let  Rd = 13;
934
935    let Inst{31-27} = 0b11110;
936    let Inst{25-24} = 0b01;
937    let Inst{23-21} = op23_21;
938    let Inst{15}    = 0;
939
940    let DecoderMethod = "DecodeT2AddSubSPImm";
941   }
942
943   def ri : T2sTwoRegImm<
944               (outs rGPR:$Rd), (ins GPRnopc:$Rn, t2_so_imm:$imm), IIC_iALUi,
945               opc, ".w\t$Rd, $Rn, $imm",
946               [(set rGPR:$Rd, (opnode GPRnopc:$Rn, t2_so_imm:$imm))]>,
947               Sched<[WriteALU, ReadALU]> {
948     let Inst{31-27} = 0b11110;
949     let Inst{25} = 0;
950     let Inst{24} = 1;
951     let Inst{23-21} = op23_21;
952     let Inst{15} = 0;
953   }
954   }
955   // 12-bit imm
956   def ri12 : T2I<
957                  (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
958                  !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
959                  [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]>,
960                  Sched<[WriteALU, ReadALU]> {
961     bits<4> Rd;
962     bits<4> Rn;
963     bits<12> imm;
964     let Inst{31-27} = 0b11110;
965     let Inst{26} = imm{11};
966     let Inst{25-24} = 0b10;
967     let Inst{23-21} = op23_21;
968     let Inst{20} = 0; // The S bit.
969     let Inst{19-16} = Rn;
970     let Inst{15} = 0;
971     let Inst{14-12} = imm{10-8};
972     let Inst{11-8} = Rd;
973     let Inst{7-0} = imm{7-0};
974   }
975     def spImm12 : T2I<
976                    (outs GPRsp:$Rd), (ins GPRsp:$Rn, imm0_4095:$imm), IIC_iALUi,
977                    !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
978                    []>,
979                    Sched<[WriteALU, ReadALU]> {
980       bits<4> Rd = 13;
981       bits<4> Rn = 13;
982       bits<12> imm;
983       let Inst{31-27} = 0b11110;
984       let Inst{26} = imm{11};
985       let Inst{25-24} = 0b10;
986       let Inst{23-21} = op23_21;
987       let Inst{20} = 0; // The S bit.
988       let Inst{19-16} = Rn;
989       let Inst{15} = 0;
990       let Inst{14-12} = imm{10-8};
991       let Inst{11-8} = Rd;
992       let Inst{7-0} = imm{7-0};
993       let DecoderMethod = "DecodeT2AddSubSPImm";
994     }
995   // register
996   def rr : T2sThreeReg<(outs GPRnopc:$Rd), (ins GPRnopc:$Rn, rGPR:$Rm),
997                 IIC_iALUr, opc, ".w\t$Rd, $Rn, $Rm",
998                 [(set GPRnopc:$Rd, (opnode GPRnopc:$Rn, rGPR:$Rm))]>,
999                 Sched<[WriteALU, ReadALU, ReadALU]> {
1000     let isCommutable = Commutable;
1001     let Inst{31-27} = 0b11101;
1002     let Inst{26-25} = 0b01;
1003     let Inst{24} = 1;
1004     let Inst{23-21} = op23_21;
1005     let Inst{14-12} = 0b000; // imm3
1006     let Inst{7-6} = 0b00; // imm2
1007     let Inst{5-4} = 0b00; // type
1008   }
1009   // shifted register
1010   def rs : T2sTwoRegShiftedReg<
1011                 (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm),
1012                 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
1013              [(set GPRnopc:$Rd, (opnode GPRnopc:$Rn, t2_so_reg:$ShiftedRm))]>,
1014              Sched<[WriteALUsi, ReadALU]> {
1015     let Inst{31-27} = 0b11101;
1016     let Inst{26-25} = 0b01;
1017     let Inst{24} = 1;
1018     let Inst{23-21} = op23_21;
1019   }
1020}
1021
1022/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
1023/// for a binary operation that produces a value and use the carry
1024/// bit. It's not predicable.
1025let Defs = [CPSR], Uses = [CPSR] in {
1026multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, SDNode opnode,
1027                             bit Commutable = 0> {
1028   // shifted imm
1029   def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
1030                 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1031               [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_imm:$imm, CPSR))]>,
1032                 Requires<[IsThumb2]>, Sched<[WriteALU, ReadALU]> {
1033     let Inst{31-27} = 0b11110;
1034     let Inst{25} = 0;
1035     let Inst{24-21} = opcod;
1036     let Inst{15} = 0;
1037   }
1038   // register
1039   def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
1040                 opc, ".w\t$Rd, $Rn, $Rm",
1041                 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, rGPR:$Rm, CPSR))]>,
1042                 Requires<[IsThumb2]>, Sched<[WriteALU, ReadALU, ReadALU]> {
1043     let isCommutable = Commutable;
1044     let Inst{31-27} = 0b11101;
1045     let Inst{26-25} = 0b01;
1046     let Inst{24-21} = opcod;
1047     let Inst{14-12} = 0b000; // imm3
1048     let Inst{7-6} = 0b00; // imm2
1049     let Inst{5-4} = 0b00; // type
1050   }
1051   // shifted register
1052   def rs : T2sTwoRegShiftedReg<
1053                 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
1054                 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
1055         [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm, CPSR))]>,
1056                 Requires<[IsThumb2]>, Sched<[WriteALUsi, ReadALU]> {
1057     let Inst{31-27} = 0b11101;
1058     let Inst{26-25} = 0b01;
1059     let Inst{24-21} = opcod;
1060   }
1061}
1062}
1063
1064/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
1065//  rotate operation that produces a value.
1066multiclass T2I_sh_ir<bits<2> opcod, string opc, Operand ty, SDNode opnode> {
1067   // 5-bit imm
1068   def ri : T2sTwoRegShiftImm<
1069                 (outs rGPR:$Rd), (ins rGPR:$Rm, ty:$imm), IIC_iMOVsi,
1070                 opc, ".w\t$Rd, $Rm, $imm",
1071                 [(set rGPR:$Rd, (opnode rGPR:$Rm, (i32 ty:$imm)))]>,
1072                 Sched<[WriteALU]> {
1073     let Inst{31-27} = 0b11101;
1074     let Inst{26-21} = 0b010010;
1075     let Inst{19-16} = 0b1111; // Rn
1076     let Inst{15}    = 0b0;
1077     let Inst{5-4} = opcod;
1078   }
1079   // register
1080   def rr : T2sThreeReg<
1081                 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
1082                 opc, ".w\t$Rd, $Rn, $Rm",
1083                 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
1084                 Sched<[WriteALU]> {
1085     let Inst{31-27} = 0b11111;
1086     let Inst{26-23} = 0b0100;
1087     let Inst{22-21} = opcod;
1088     let Inst{15-12} = 0b1111;
1089     let Inst{7-4} = 0b0000;
1090   }
1091
1092  // Optional destination register
1093  def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $imm"),
1094     (!cast<Instruction>(NAME#"ri") rGPR:$Rdn, rGPR:$Rdn, ty:$imm, pred:$p,
1095                                    cc_out:$s)>;
1096  def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $Rm"),
1097     (!cast<Instruction>(NAME#"rr") rGPR:$Rdn, rGPR:$Rdn, rGPR:$Rm, pred:$p,
1098                                    cc_out:$s)>;
1099
1100  // Assembler aliases w/o the ".w" suffix.
1101  def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $imm"),
1102     (!cast<Instruction>(NAME#"ri") rGPR:$Rd, rGPR:$Rn, ty:$imm, pred:$p,
1103                                    cc_out:$s)>;
1104  def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"),
1105     (!cast<Instruction>(NAME#"rr") rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p,
1106                                    cc_out:$s)>;
1107
1108  // and with the optional destination operand, too.
1109  def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $imm"),
1110     (!cast<Instruction>(NAME#"ri") rGPR:$Rdn, rGPR:$Rdn, ty:$imm, pred:$p,
1111                                    cc_out:$s)>;
1112  def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"),
1113     (!cast<Instruction>(NAME#"rr") rGPR:$Rdn, rGPR:$Rdn, rGPR:$Rm, pred:$p,
1114                                    cc_out:$s)>;
1115}
1116
1117/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
1118/// patterns. Similar to T2I_bin_irs except the instruction does not produce
1119/// a explicit result, only implicitly set CPSR.
1120multiclass T2I_cmp_irs<bits<4> opcod, string opc, RegisterClass LHSGPR,
1121                     InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1122                     SDPatternOperator opnode> {
1123let isCompare = 1, Defs = [CPSR] in {
1124   // shifted imm
1125   def ri : T2OneRegCmpImm<
1126                (outs), (ins LHSGPR:$Rn, t2_so_imm:$imm), iii,
1127                opc, ".w\t$Rn, $imm",
1128                [(opnode LHSGPR:$Rn, t2_so_imm:$imm)]>, Sched<[WriteCMP]> {
1129     let Inst{31-27} = 0b11110;
1130     let Inst{25} = 0;
1131     let Inst{24-21} = opcod;
1132     let Inst{20} = 1; // The S bit.
1133     let Inst{15} = 0;
1134     let Inst{11-8} = 0b1111; // Rd
1135   }
1136   // register
1137   def rr : T2TwoRegCmp<
1138                (outs), (ins LHSGPR:$Rn, rGPR:$Rm), iir,
1139                opc, ".w\t$Rn, $Rm",
1140                [(opnode LHSGPR:$Rn, rGPR:$Rm)]>, Sched<[WriteCMP]> {
1141     let Inst{31-27} = 0b11101;
1142     let Inst{26-25} = 0b01;
1143     let Inst{24-21} = opcod;
1144     let Inst{20} = 1; // The S bit.
1145     let Inst{14-12} = 0b000; // imm3
1146     let Inst{11-8} = 0b1111; // Rd
1147     let Inst{7-6} = 0b00; // imm2
1148     let Inst{5-4} = 0b00; // type
1149   }
1150   // shifted register
1151   def rs : T2OneRegCmpShiftedReg<
1152                (outs), (ins LHSGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
1153                opc, ".w\t$Rn, $ShiftedRm",
1154                [(opnode LHSGPR:$Rn, t2_so_reg:$ShiftedRm)]>,
1155                Sched<[WriteCMPsi]> {
1156     let Inst{31-27} = 0b11101;
1157     let Inst{26-25} = 0b01;
1158     let Inst{24-21} = opcod;
1159     let Inst{20} = 1; // The S bit.
1160     let Inst{11-8} = 0b1111; // Rd
1161   }
1162}
1163
1164  // Assembler aliases w/o the ".w" suffix.
1165  // No alias here for 'rr' version as not all instantiations of this
1166  // multiclass want one (CMP in particular, does not).
1167  def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $imm"),
1168     (!cast<Instruction>(NAME#"ri") LHSGPR:$Rn, t2_so_imm:$imm, pred:$p)>;
1169  def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $shift"),
1170     (!cast<Instruction>(NAME#"rs") LHSGPR:$Rn, t2_so_reg:$shift, pred:$p)>;
1171}
1172
1173/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
1174multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
1175                  InstrItinClass iii, InstrItinClass iis, RegisterClass target,
1176                  PatFrag opnode> {
1177  def i12 : T2Ii12<(outs target:$Rt), (ins t2addrmode_imm12:$addr), iii,
1178                   opc, ".w\t$Rt, $addr",
1179                   [(set target:$Rt, (opnode t2addrmode_imm12:$addr))]>,
1180            Sched<[WriteLd]> {
1181    bits<4> Rt;
1182    bits<17> addr;
1183    let Inst{31-25} = 0b1111100;
1184    let Inst{24} = signed;
1185    let Inst{23} = 1;
1186    let Inst{22-21} = opcod;
1187    let Inst{20} = 1; // load
1188    let Inst{19-16} = addr{16-13}; // Rn
1189    let Inst{15-12} = Rt;
1190    let Inst{11-0}  = addr{11-0};  // imm
1191
1192    let DecoderMethod = "DecodeT2LoadImm12";
1193  }
1194  def i8  : T2Ii8 <(outs target:$Rt), (ins t2addrmode_negimm8:$addr), iii,
1195                   opc, "\t$Rt, $addr",
1196                   [(set target:$Rt, (opnode t2addrmode_negimm8:$addr))]>,
1197            Sched<[WriteLd]> {
1198    bits<4> Rt;
1199    bits<13> addr;
1200    let Inst{31-27} = 0b11111;
1201    let Inst{26-25} = 0b00;
1202    let Inst{24} = signed;
1203    let Inst{23} = 0;
1204    let Inst{22-21} = opcod;
1205    let Inst{20} = 1; // load
1206    let Inst{19-16} = addr{12-9}; // Rn
1207    let Inst{15-12} = Rt;
1208    let Inst{11} = 1;
1209    // Offset: index==TRUE, wback==FALSE
1210    let Inst{10} = 1; // The P bit.
1211    let Inst{9}     = addr{8};    // U
1212    let Inst{8} = 0; // The W bit.
1213    let Inst{7-0}   = addr{7-0};  // imm
1214
1215    let DecoderMethod = "DecodeT2LoadImm8";
1216  }
1217  def s   : T2Iso <(outs target:$Rt), (ins t2addrmode_so_reg:$addr), iis,
1218                   opc, ".w\t$Rt, $addr",
1219                   [(set target:$Rt, (opnode t2addrmode_so_reg:$addr))]>,
1220            Sched<[WriteLd]> {
1221    let Inst{31-27} = 0b11111;
1222    let Inst{26-25} = 0b00;
1223    let Inst{24} = signed;
1224    let Inst{23} = 0;
1225    let Inst{22-21} = opcod;
1226    let Inst{20} = 1; // load
1227    let Inst{11-6} = 0b000000;
1228
1229    bits<4> Rt;
1230    let Inst{15-12} = Rt;
1231
1232    bits<10> addr;
1233    let Inst{19-16} = addr{9-6}; // Rn
1234    let Inst{3-0}   = addr{5-2}; // Rm
1235    let Inst{5-4}   = addr{1-0}; // imm
1236
1237    let DecoderMethod = "DecodeT2LoadShift";
1238  }
1239
1240  // pci variant is very similar to i12, but supports negative offsets
1241  // from the PC.
1242  def pci : T2Ipc <(outs target:$Rt), (ins t2ldrlabel:$addr), iii,
1243                   opc, ".w\t$Rt, $addr",
1244                   [(set target:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]>,
1245            Sched<[WriteLd]> {
1246    let isReMaterializable = 1;
1247    let Inst{31-27} = 0b11111;
1248    let Inst{26-25} = 0b00;
1249    let Inst{24} = signed;
1250    let Inst{22-21} = opcod;
1251    let Inst{20} = 1; // load
1252    let Inst{19-16} = 0b1111; // Rn
1253
1254    bits<4> Rt;
1255    let Inst{15-12} = Rt{3-0};
1256
1257    bits<13> addr;
1258    let Inst{23} = addr{12}; // add = (U == '1')
1259    let Inst{11-0}  = addr{11-0};
1260
1261    let DecoderMethod = "DecodeT2LoadLabel";
1262  }
1263}
1264
1265/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
1266multiclass T2I_st<bits<2> opcod, string opc,
1267                  InstrItinClass iii, InstrItinClass iis, RegisterClass target,
1268                  PatFrag opnode> {
1269  def i12 : T2Ii12<(outs), (ins target:$Rt, t2addrmode_imm12:$addr), iii,
1270                   opc, ".w\t$Rt, $addr",
1271                   [(opnode target:$Rt, t2addrmode_imm12:$addr)]>,
1272            Sched<[WriteST]> {
1273    let Inst{31-27} = 0b11111;
1274    let Inst{26-23} = 0b0001;
1275    let Inst{22-21} = opcod;
1276    let Inst{20} = 0; // !load
1277
1278    bits<4> Rt;
1279    let Inst{15-12} = Rt;
1280
1281    bits<17> addr;
1282    let addr{12}    = 1;           // add = TRUE
1283    let Inst{19-16} = addr{16-13}; // Rn
1284    let Inst{23}    = addr{12};    // U
1285    let Inst{11-0}  = addr{11-0};  // imm
1286  }
1287  def i8  : T2Ii8 <(outs), (ins target:$Rt, t2addrmode_negimm8:$addr), iii,
1288                   opc, "\t$Rt, $addr",
1289                   [(opnode target:$Rt, t2addrmode_negimm8:$addr)]>,
1290            Sched<[WriteST]> {
1291    let Inst{31-27} = 0b11111;
1292    let Inst{26-23} = 0b0000;
1293    let Inst{22-21} = opcod;
1294    let Inst{20} = 0; // !load
1295    let Inst{11} = 1;
1296    // Offset: index==TRUE, wback==FALSE
1297    let Inst{10} = 1; // The P bit.
1298    let Inst{8} = 0; // The W bit.
1299
1300    bits<4> Rt;
1301    let Inst{15-12} = Rt;
1302
1303    bits<13> addr;
1304    let Inst{19-16} = addr{12-9}; // Rn
1305    let Inst{9}     = addr{8};    // U
1306    let Inst{7-0}   = addr{7-0};  // imm
1307  }
1308  def s   : T2Iso <(outs), (ins target:$Rt, t2addrmode_so_reg:$addr), iis,
1309                   opc, ".w\t$Rt, $addr",
1310                   [(opnode target:$Rt, t2addrmode_so_reg:$addr)]>,
1311            Sched<[WriteST]> {
1312    let Inst{31-27} = 0b11111;
1313    let Inst{26-23} = 0b0000;
1314    let Inst{22-21} = opcod;
1315    let Inst{20} = 0; // !load
1316    let Inst{11-6} = 0b000000;
1317
1318    bits<4> Rt;
1319    let Inst{15-12} = Rt;
1320
1321    bits<10> addr;
1322    let Inst{19-16}   = addr{9-6}; // Rn
1323    let Inst{3-0} = addr{5-2}; // Rm
1324    let Inst{5-4}   = addr{1-0}; // imm
1325  }
1326}
1327
1328/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
1329/// register and one whose operand is a register rotated by 8/16/24.
1330class T2I_ext_rrot_base<bits<3> opcod, dag iops, dag oops,
1331                        string opc, string oprs,
1332                        list<dag> pattern>
1333  : T2TwoReg<iops, oops, IIC_iEXTr, opc, oprs, pattern> {
1334  bits<2> rot;
1335  let Inst{31-27} = 0b11111;
1336  let Inst{26-23} = 0b0100;
1337  let Inst{22-20} = opcod;
1338  let Inst{19-16} = 0b1111; // Rn
1339  let Inst{15-12} = 0b1111;
1340  let Inst{7} = 1;
1341  let Inst{5-4} = rot; // rotate
1342}
1343
1344class T2I_ext_rrot<bits<3> opcod, string opc>
1345  : T2I_ext_rrot_base<opcod,
1346                      (outs rGPR:$Rd),
1347                      (ins rGPR:$Rm, rot_imm:$rot),
1348                      opc, ".w\t$Rd, $Rm$rot", []>,
1349                      Requires<[IsThumb2]>,
1350                      Sched<[WriteALU, ReadALU]>;
1351
1352// UXTB16, SXTB16 - Requires HasDSP, does not need the .w qualifier.
1353class T2I_ext_rrot_xtb16<bits<3> opcod, string opc>
1354  : T2I_ext_rrot_base<opcod,
1355                      (outs rGPR:$Rd),
1356                      (ins rGPR:$Rm, rot_imm:$rot),
1357                      opc, "\t$Rd, $Rm$rot", []>,
1358                      Requires<[HasDSP, IsThumb2]>,
1359                      Sched<[WriteALU, ReadALU]>;
1360
1361/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
1362/// register and one whose operand is a register rotated by 8/16/24.
1363class T2I_exta_rrot<bits<3> opcod, string opc>
1364  : T2ThreeReg<(outs rGPR:$Rd),
1365               (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot),
1366               IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1367               Requires<[HasDSP, IsThumb2]>,
1368               Sched<[WriteALU, ReadALU]> {
1369  bits<2> rot;
1370  let Inst{31-27} = 0b11111;
1371  let Inst{26-23} = 0b0100;
1372  let Inst{22-20} = opcod;
1373  let Inst{15-12} = 0b1111;
1374  let Inst{7} = 1;
1375  let Inst{5-4} = rot;
1376}
1377
1378//===----------------------------------------------------------------------===//
1379// Instructions
1380//===----------------------------------------------------------------------===//
1381
1382//===----------------------------------------------------------------------===//
1383//  Miscellaneous Instructions.
1384//
1385
1386class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1387           string asm, list<dag> pattern>
1388  : T2XI<oops, iops, itin, asm, pattern> {
1389  bits<4> Rd;
1390  bits<12> label;
1391
1392  let Inst{11-8}  = Rd;
1393  let Inst{26}    = label{11};
1394  let Inst{14-12} = label{10-8};
1395  let Inst{7-0}   = label{7-0};
1396}
1397
1398// LEApcrel - Load a pc-relative address into a register without offending the
1399// assembler.
1400def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd),
1401              (ins t2adrlabel:$addr, pred:$p),
1402              IIC_iALUi, "adr{$p}.w\t$Rd, $addr", []>,
1403              Sched<[WriteALU, ReadALU]> {
1404  let Inst{31-27} = 0b11110;
1405  let Inst{25-24} = 0b10;
1406  // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1407  let Inst{22} = 0;
1408  let Inst{20} = 0;
1409  let Inst{19-16} = 0b1111; // Rn
1410  let Inst{15} = 0;
1411
1412  bits<4> Rd;
1413  bits<13> addr;
1414  let Inst{11-8} = Rd;
1415  let Inst{23}    = addr{12};
1416  let Inst{21}    = addr{12};
1417  let Inst{26}    = addr{11};
1418  let Inst{14-12} = addr{10-8};
1419  let Inst{7-0}   = addr{7-0};
1420
1421  let DecoderMethod = "DecodeT2Adr";
1422}
1423
1424let hasSideEffects = 0, isReMaterializable = 1 in
1425def t2LEApcrel   : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p),
1426                                4, IIC_iALUi, []>, Sched<[WriteALU, ReadALU]>;
1427let hasSideEffects = 1 in
1428def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd),
1429                                (ins i32imm:$label, pred:$p),
1430                                4, IIC_iALUi,
1431                                []>, Sched<[WriteALU, ReadALU]>;
1432
1433
1434//===----------------------------------------------------------------------===//
1435//  Load / store Instructions.
1436//
1437
1438// Load
1439let canFoldAsLoad = 1, isReMaterializable = 1  in
1440defm t2LDR   : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si, GPR, load>;
1441
1442// Loads with zero extension
1443defm t2LDRH  : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
1444                      GPRnopc, zextloadi16>;
1445defm t2LDRB  : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
1446                      GPRnopc, zextloadi8>;
1447
1448// Loads with sign extension
1449defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
1450                      GPRnopc, sextloadi16>;
1451defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
1452                      GPRnopc, sextloadi8>;
1453
1454let mayLoad = 1, hasSideEffects = 0, hasExtraDefRegAllocReq = 1 in {
1455// Load doubleword
1456def t2LDRDi8  : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
1457                        (ins t2addrmode_imm8s4:$addr),
1458                        IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", "",
1459                        [(set rGPR:$Rt, rGPR:$Rt2, (ARMldrd t2addrmode_imm8s4:$addr))]>,
1460                 Sched<[WriteLd]>;
1461} // mayLoad = 1, hasSideEffects = 0, hasExtraDefRegAllocReq = 1
1462
1463// zextload i1 -> zextload i8
1464def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1465            (t2LDRBi12  t2addrmode_imm12:$addr)>;
1466def : T2Pat<(zextloadi1 t2addrmode_negimm8:$addr),
1467            (t2LDRBi8   t2addrmode_negimm8:$addr)>;
1468def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1469            (t2LDRBs    t2addrmode_so_reg:$addr)>;
1470def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1471            (t2LDRBpci  tconstpool:$addr)>;
1472
1473// extload -> zextload
1474// FIXME: Reduce the number of patterns by legalizing extload to zextload
1475// earlier?
1476def : T2Pat<(extloadi1  t2addrmode_imm12:$addr),
1477            (t2LDRBi12  t2addrmode_imm12:$addr)>;
1478def : T2Pat<(extloadi1  t2addrmode_negimm8:$addr),
1479            (t2LDRBi8   t2addrmode_negimm8:$addr)>;
1480def : T2Pat<(extloadi1  t2addrmode_so_reg:$addr),
1481            (t2LDRBs    t2addrmode_so_reg:$addr)>;
1482def : T2Pat<(extloadi1  (ARMWrapper tconstpool:$addr)),
1483            (t2LDRBpci  tconstpool:$addr)>;
1484
1485def : T2Pat<(extloadi8  t2addrmode_imm12:$addr),
1486            (t2LDRBi12  t2addrmode_imm12:$addr)>;
1487def : T2Pat<(extloadi8  t2addrmode_negimm8:$addr),
1488            (t2LDRBi8   t2addrmode_negimm8:$addr)>;
1489def : T2Pat<(extloadi8  t2addrmode_so_reg:$addr),
1490            (t2LDRBs    t2addrmode_so_reg:$addr)>;
1491def : T2Pat<(extloadi8  (ARMWrapper tconstpool:$addr)),
1492            (t2LDRBpci  tconstpool:$addr)>;
1493
1494def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1495            (t2LDRHi12  t2addrmode_imm12:$addr)>;
1496def : T2Pat<(extloadi16 t2addrmode_negimm8:$addr),
1497            (t2LDRHi8   t2addrmode_negimm8:$addr)>;
1498def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1499            (t2LDRHs    t2addrmode_so_reg:$addr)>;
1500def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1501            (t2LDRHpci  tconstpool:$addr)>;
1502
1503// FIXME: The destination register of the loads and stores can't be PC, but
1504//        can be SP. We need another regclass (similar to rGPR) to represent
1505//        that. Not a pressing issue since these are selected manually,
1506//        not via pattern.
1507
1508// Indexed loads
1509
1510let mayLoad = 1, hasSideEffects = 0 in {
1511def t2LDR_PRE  : T2Ipreldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1512                            (ins t2addrmode_imm8_pre:$addr),
1513                            AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
1514                            "ldr", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>,
1515                 Sched<[WriteLd]>;
1516
1517def t2LDR_POST : T2Ipostldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1518                          (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1519                          AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
1520                          "ldr", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>,
1521                  Sched<[WriteLd]>;
1522
1523def t2LDRB_PRE : T2Ipreldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1524                            (ins t2addrmode_imm8_pre:$addr),
1525                            AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
1526                            "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>,
1527                 Sched<[WriteLd]>;
1528
1529def t2LDRB_POST : T2Ipostldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1530                          (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1531                          AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
1532                          "ldrb", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>,
1533                  Sched<[WriteLd]>;
1534
1535def t2LDRH_PRE : T2Ipreldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1536                            (ins t2addrmode_imm8_pre:$addr),
1537                            AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
1538                            "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>,
1539                Sched<[WriteLd]>;
1540
1541def t2LDRH_POST : T2Ipostldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1542                          (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1543                          AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
1544                          "ldrh", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>,
1545                  Sched<[WriteLd]>;
1546
1547def t2LDRSB_PRE : T2Ipreldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1548                            (ins t2addrmode_imm8_pre:$addr),
1549                            AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
1550                            "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1551                            []>, Sched<[WriteLd]>;
1552
1553def t2LDRSB_POST : T2Ipostldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1554                          (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1555                          AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
1556                          "ldrsb", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>,
1557                   Sched<[WriteLd]>;
1558
1559def t2LDRSH_PRE : T2Ipreldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1560                            (ins t2addrmode_imm8_pre:$addr),
1561                            AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
1562                            "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1563                            []>, Sched<[WriteLd]>;
1564
1565def t2LDRSH_POST : T2Ipostldst<1, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1566                          (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1567                          AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
1568                          "ldrsh", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>,
1569                  Sched<[WriteLd]>;
1570} // mayLoad = 1, hasSideEffects = 0
1571
1572// F5.1.72 LDR (immediate) T4
1573// .w suffixes; Constraints can't be used on t2InstAlias to describe
1574// "$Rn =  $Rn_wb" on POST or "$addr.base = $Rn_wb" on PRE.
1575def t2LDR_PRE_imm : t2AsmPseudo<"ldr${p}.w $Rt, $addr!",
1576                         (ins GPR:$Rt, t2addrmode_imm8_pre:$addr, pred:$p)>;
1577def t2LDR_POST_imm : t2AsmPseudo<"ldr${p}.w $Rt, $Rn, $imm",
1578                         (ins GPR:$Rt, addr_offset_none:$Rn, t2am_imm8_offset:$imm, pred:$p)>;
1579
1580// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110).
1581// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
1582class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
1583  : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_posimm8:$addr), ii, opc,
1584          "\t$Rt, $addr", []>, Sched<[WriteLd]> {
1585  bits<4> Rt;
1586  bits<13> addr;
1587  let Inst{31-27} = 0b11111;
1588  let Inst{26-25} = 0b00;
1589  let Inst{24} = signed;
1590  let Inst{23} = 0;
1591  let Inst{22-21} = type;
1592  let Inst{20} = 1; // load
1593  let Inst{19-16} = addr{12-9};
1594  let Inst{15-12} = Rt;
1595  let Inst{11} = 1;
1596  let Inst{10-8} = 0b110; // PUW.
1597  let Inst{7-0} = addr{7-0};
1598
1599  let DecoderMethod = "DecodeT2LoadT";
1600}
1601
1602def t2LDRT   : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1603def t2LDRBT  : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1604def t2LDRHT  : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1605def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1606def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
1607
1608class T2Ildacq<bits<4> bits23_20, bits<2> bit54, dag oops, dag iops,
1609               string opc, string asm, list<dag> pattern>
1610  : Thumb2I<oops, iops, AddrModeNone, 4, NoItinerary,
1611            opc, asm, "", pattern>, Requires<[IsThumb, HasAcquireRelease]> {
1612  bits<4> Rt;
1613  bits<4> addr;
1614
1615  let Inst{31-27} = 0b11101;
1616  let Inst{26-24} = 0b000;
1617  let Inst{23-20} = bits23_20;
1618  let Inst{11-6} = 0b111110;
1619  let Inst{5-4} = bit54;
1620  let Inst{3-0} = 0b1111;
1621
1622  // Encode instruction operands
1623  let Inst{19-16} = addr;
1624  let Inst{15-12} = Rt;
1625}
1626
1627def t2LDA : T2Ildacq<0b1101, 0b10, (outs rGPR:$Rt),
1628                     (ins addr_offset_none:$addr), "lda", "\t$Rt, $addr", []>,
1629            Sched<[WriteLd]>;
1630def t2LDAB : T2Ildacq<0b1101, 0b00, (outs rGPR:$Rt),
1631                      (ins addr_offset_none:$addr), "ldab", "\t$Rt, $addr", []>,
1632            Sched<[WriteLd]>;
1633def t2LDAH : T2Ildacq<0b1101, 0b01, (outs rGPR:$Rt),
1634                      (ins addr_offset_none:$addr), "ldah", "\t$Rt, $addr", []>,
1635            Sched<[WriteLd]>;
1636
1637// Store
1638defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si, GPR, store>;
1639defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
1640                   rGPR, truncstorei8>;
1641defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
1642                   rGPR, truncstorei16>;
1643
1644// Store doubleword
1645let mayStore = 1, hasSideEffects = 0, hasExtraSrcRegAllocReq = 1 in
1646def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
1647                       (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_imm8s4:$addr),
1648               IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", "",
1649               [(ARMstrd rGPR:$Rt, rGPR:$Rt2, t2addrmode_imm8s4:$addr)]>,
1650               Sched<[WriteST]>;
1651
1652// Indexed stores
1653
1654let mayStore = 1, hasSideEffects = 0 in {
1655def t2STR_PRE  : T2Ipreldst<0, 0b10, 0, 1, (outs GPRnopc:$Rn_wb),
1656                            (ins GPRnopc:$Rt, t2addrmode_imm8_pre:$addr),
1657                            AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
1658                            "str", "\t$Rt, $addr!",
1659                            "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []>,
1660                 Sched<[WriteST]>;
1661
1662def t2STRH_PRE  : T2Ipreldst<0, 0b01, 0, 1, (outs GPRnopc:$Rn_wb),
1663                            (ins rGPR:$Rt, t2addrmode_imm8_pre:$addr),
1664                            AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
1665                        "strh", "\t$Rt, $addr!",
1666                        "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []>,
1667                  Sched<[WriteST]>;
1668
1669def t2STRB_PRE  : T2Ipreldst<0, 0b00, 0, 1, (outs GPRnopc:$Rn_wb),
1670                            (ins rGPR:$Rt, t2addrmode_imm8_pre:$addr),
1671                            AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
1672                        "strb", "\t$Rt, $addr!",
1673                        "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []>,
1674            Sched<[WriteST]>;
1675} // mayStore = 1, hasSideEffects = 0
1676
1677def t2STR_POST : T2Ipostldst<0, 0b10, 0, 0, (outs GPRnopc:$Rn_wb),
1678                            (ins GPRnopc:$Rt, addr_offset_none:$Rn,
1679                                 t2am_imm8_offset:$offset),
1680                            AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
1681                          "str", "\t$Rt, $Rn$offset",
1682                          "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1683             [(set GPRnopc:$Rn_wb,
1684                  (post_store GPRnopc:$Rt, addr_offset_none:$Rn,
1685                              t2am_imm8_offset:$offset))]>,
1686            Sched<[WriteST]>;
1687
1688def t2STRH_POST : T2Ipostldst<0, 0b01, 0, 0, (outs GPRnopc:$Rn_wb),
1689                            (ins rGPR:$Rt, addr_offset_none:$Rn,
1690                                 t2am_imm8_offset:$offset),
1691                            AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
1692                         "strh", "\t$Rt, $Rn$offset",
1693                         "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1694       [(set GPRnopc:$Rn_wb,
1695             (post_truncsti16 rGPR:$Rt, addr_offset_none:$Rn,
1696                              t2am_imm8_offset:$offset))]>,
1697            Sched<[WriteST]>;
1698
1699def t2STRB_POST : T2Ipostldst<0, 0b00, 0, 0, (outs GPRnopc:$Rn_wb),
1700                            (ins rGPR:$Rt, addr_offset_none:$Rn,
1701                                 t2am_imm8_offset:$offset),
1702                            AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
1703                         "strb", "\t$Rt, $Rn$offset",
1704                         "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1705        [(set GPRnopc:$Rn_wb,
1706              (post_truncsti8 rGPR:$Rt, addr_offset_none:$Rn,
1707                              t2am_imm8_offset:$offset))]>,
1708            Sched<[WriteST]>;
1709
1710// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
1711// put the patterns on the instruction definitions directly as ISel wants
1712// the address base and offset to be separate operands, not a single
1713// complex operand like we represent the instructions themselves. The
1714// pseudos map between the two.
1715let usesCustomInserter = 1,
1716    Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
1717def t2STR_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1718               (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1719               4, IIC_iStore_ru,
1720      [(set GPRnopc:$Rn_wb,
1721            (pre_store rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>,
1722            Sched<[WriteST]>;
1723def t2STRB_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1724               (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1725               4, IIC_iStore_ru,
1726      [(set GPRnopc:$Rn_wb,
1727            (pre_truncsti8 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>,
1728            Sched<[WriteST]>;
1729def t2STRH_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1730               (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1731               4, IIC_iStore_ru,
1732      [(set GPRnopc:$Rn_wb,
1733            (pre_truncsti16 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>,
1734            Sched<[WriteST]>;
1735}
1736
1737// F5.1.229 STR (immediate) T4
1738// .w suffixes; Constraints can't be used on t2InstAlias to describe
1739// "$Rn =  $Rn_wb,@earlyclobber $Rn_wb" on POST or
1740// "$addr.base = $Rn_wb,@earlyclobber $Rn_wb" on PRE.
1741def t2STR_PRE_imm : t2AsmPseudo<"str${p}.w $Rt, $addr!",
1742  (ins GPR:$Rt, t2addrmode_imm8_pre:$addr, pred:$p)>;
1743def t2STR_POST_imm : t2AsmPseudo<"str${p}.w $Rt, $Rn, $imm",
1744  (ins GPR:$Rt, addr_offset_none:$Rn, t2am_imm8_offset:$imm, pred:$p)>;
1745
1746// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1747// only.
1748// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
1749class T2IstT<bits<2> type, string opc, InstrItinClass ii>
1750  : T2Ii8<(outs), (ins rGPR:$Rt, t2addrmode_imm8:$addr), ii, opc,
1751          "\t$Rt, $addr", []>, Sched<[WriteST]> {
1752  let Inst{31-27} = 0b11111;
1753  let Inst{26-25} = 0b00;
1754  let Inst{24} = 0; // not signed
1755  let Inst{23} = 0;
1756  let Inst{22-21} = type;
1757  let Inst{20} = 0; // store
1758  let Inst{11} = 1;
1759  let Inst{10-8} = 0b110; // PUW
1760
1761  bits<4> Rt;
1762  bits<13> addr;
1763  let Inst{15-12} = Rt;
1764  let Inst{19-16} = addr{12-9};
1765  let Inst{7-0}   = addr{7-0};
1766}
1767
1768def t2STRT   : T2IstT<0b10, "strt", IIC_iStore_i>;
1769def t2STRBT  : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1770def t2STRHT  : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
1771
1772// ldrd / strd pre / post variants
1773
1774let mayLoad = 1, hasSideEffects = 0 in
1775def t2LDRD_PRE  : T2Ii8s4<1, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
1776                 (ins t2addrmode_imm8s4_pre:$addr), IIC_iLoad_d_ru,
1777                 "ldrd", "\t$Rt, $Rt2, $addr!", "$addr.base = $wb", []>,
1778                 Sched<[WriteLd]> {
1779  let DecoderMethod = "DecodeT2LDRDPreInstruction";
1780}
1781
1782let mayLoad = 1, hasSideEffects = 0 in
1783def t2LDRD_POST : T2Ii8s4post<0, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
1784                 (ins addr_offset_none:$addr, t2am_imm8s4_offset:$imm),
1785                 IIC_iLoad_d_ru, "ldrd", "\t$Rt, $Rt2, $addr$imm",
1786                 "$addr.base = $wb", []>, Sched<[WriteLd]>;
1787
1788let mayStore = 1, hasSideEffects = 0 in
1789def t2STRD_PRE  : T2Ii8s4<1, 1, 0, (outs GPR:$wb),
1790                 (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_imm8s4_pre:$addr),
1791                 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, $addr!",
1792                 "$addr.base = $wb", []>, Sched<[WriteST]> {
1793  let DecoderMethod = "DecodeT2STRDPreInstruction";
1794}
1795
1796let mayStore = 1, hasSideEffects = 0 in
1797def t2STRD_POST : T2Ii8s4post<0, 1, 0, (outs GPR:$wb),
1798                 (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr,
1799                      t2am_imm8s4_offset:$imm),
1800                 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, $addr$imm",
1801                 "$addr.base = $wb", []>, Sched<[WriteST]>;
1802
1803class T2Istrrel<bits<2> bit54, dag oops, dag iops,
1804                string opc, string asm, list<dag> pattern>
1805  : Thumb2I<oops, iops, AddrModeNone, 4, NoItinerary, opc,
1806            asm, "", pattern>, Requires<[IsThumb, HasAcquireRelease]>,
1807    Sched<[WriteST]> {
1808  bits<4> Rt;
1809  bits<4> addr;
1810
1811  let Inst{31-27} = 0b11101;
1812  let Inst{26-20} = 0b0001100;
1813  let Inst{11-6} = 0b111110;
1814  let Inst{5-4} = bit54;
1815  let Inst{3-0} = 0b1111;
1816
1817  // Encode instruction operands
1818  let Inst{19-16} = addr;
1819  let Inst{15-12} = Rt;
1820}
1821
1822def t2STL  : T2Istrrel<0b10, (outs), (ins rGPR:$Rt, addr_offset_none:$addr),
1823                       "stl", "\t$Rt, $addr", []>;
1824def t2STLB : T2Istrrel<0b00, (outs), (ins rGPR:$Rt, addr_offset_none:$addr),
1825                       "stlb", "\t$Rt, $addr", []>;
1826def t2STLH : T2Istrrel<0b01, (outs), (ins rGPR:$Rt, addr_offset_none:$addr),
1827                       "stlh", "\t$Rt, $addr", []>;
1828
1829// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1830// data/instruction access.
1831// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1832// (prefetch 1) -> (preload 2),  (prefetch 2) -> (preload 1).
1833multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
1834
1835  def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
1836                "\t$addr",
1837              [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]>,
1838              Sched<[WritePreLd]> {
1839    let Inst{31-25} = 0b1111100;
1840    let Inst{24} = instr;
1841    let Inst{23} = 1;
1842    let Inst{22} = 0;
1843    let Inst{21} = write;
1844    let Inst{20} = 1;
1845    let Inst{15-12} = 0b1111;
1846
1847    bits<17> addr;
1848    let Inst{19-16} = addr{16-13}; // Rn
1849    let Inst{11-0}  = addr{11-0};  // imm12
1850
1851    let DecoderMethod = "DecodeT2LoadImm12";
1852  }
1853
1854  def i8 : T2Ii8<(outs), (ins t2addrmode_negimm8:$addr), IIC_Preload, opc,
1855                "\t$addr",
1856            [(ARMPreload t2addrmode_negimm8:$addr, (i32 write), (i32 instr))]>,
1857            Sched<[WritePreLd]> {
1858    let Inst{31-25} = 0b1111100;
1859    let Inst{24} = instr;
1860    let Inst{23} = 0; // U = 0
1861    let Inst{22} = 0;
1862    let Inst{21} = write;
1863    let Inst{20} = 1;
1864    let Inst{15-12} = 0b1111;
1865    let Inst{11-8} = 0b1100;
1866
1867    bits<13> addr;
1868    let Inst{19-16} = addr{12-9}; // Rn
1869    let Inst{7-0}   = addr{7-0};  // imm8
1870
1871    let DecoderMethod = "DecodeT2LoadImm8";
1872  }
1873
1874  def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
1875               "\t$addr",
1876             [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]>,
1877             Sched<[WritePreLd]> {
1878    let Inst{31-25} = 0b1111100;
1879    let Inst{24} = instr;
1880    let Inst{23} = 0; // add = TRUE for T1
1881    let Inst{22} = 0;
1882    let Inst{21} = write;
1883    let Inst{20} = 1;
1884    let Inst{15-12} = 0b1111;
1885    let Inst{11-6} = 0b000000;
1886
1887    bits<10> addr;
1888    let Inst{19-16} = addr{9-6}; // Rn
1889    let Inst{3-0}   = addr{5-2}; // Rm
1890    let Inst{5-4}   = addr{1-0}; // imm2
1891
1892    let DecoderMethod = "DecodeT2LoadShift";
1893  }
1894}
1895
1896defm t2PLD    : T2Ipl<0, 0, "pld">,  Requires<[IsThumb2]>;
1897defm t2PLDW   : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1898defm t2PLI    : T2Ipl<0, 1, "pli">,  Requires<[IsThumb2,HasV7]>;
1899
1900// PLD/PLDW/PLI aliases w/ the optional .w suffix
1901def : t2InstAlias<"pld${p}.w\t$addr",
1902                 (t2PLDi12  t2addrmode_imm12:$addr, pred:$p)>;
1903def : t2InstAlias<"pld${p}.w\t$addr",
1904                 (t2PLDi8   t2addrmode_negimm8:$addr, pred:$p)>;
1905def : t2InstAlias<"pld${p}.w\t$addr",
1906                 (t2PLDs    t2addrmode_so_reg:$addr, pred:$p)>;
1907
1908def : InstAlias<"pldw${p}.w\t$addr",
1909                 (t2PLDWi12  t2addrmode_imm12:$addr, pred:$p), 0>,
1910      Requires<[IsThumb2,HasV7,HasMP]>;
1911def : InstAlias<"pldw${p}.w\t$addr",
1912                 (t2PLDWi8   t2addrmode_negimm8:$addr, pred:$p), 0>,
1913      Requires<[IsThumb2,HasV7,HasMP]>;
1914def : InstAlias<"pldw${p}.w\t$addr",
1915                 (t2PLDWs    t2addrmode_so_reg:$addr, pred:$p), 0>,
1916      Requires<[IsThumb2,HasV7,HasMP]>;
1917
1918def : InstAlias<"pli${p}.w\t$addr",
1919                 (t2PLIi12  t2addrmode_imm12:$addr, pred:$p), 0>,
1920      Requires<[IsThumb2,HasV7]>;
1921def : InstAlias<"pli${p}.w\t$addr",
1922                 (t2PLIi8   t2addrmode_negimm8:$addr, pred:$p), 0>,
1923      Requires<[IsThumb2,HasV7]>;
1924def : InstAlias<"pli${p}.w\t$addr",
1925                 (t2PLIs    t2addrmode_so_reg:$addr, pred:$p), 0>,
1926      Requires<[IsThumb2,HasV7]>;
1927
1928// pci variant is very similar to i12, but supports negative offsets
1929// from the PC. Only PLD and PLI have pci variants (not PLDW)
1930class T2Iplpci<bits<1> inst, string opc> : T2Iso<(outs), (ins t2ldrlabel:$addr),
1931               IIC_Preload, opc, "\t$addr",
1932               [(ARMPreload (ARMWrapper tconstpool:$addr),
1933                (i32 0), (i32 inst))]>, Sched<[WritePreLd]> {
1934  let Inst{31-25} = 0b1111100;
1935  let Inst{24} = inst;
1936  let Inst{22-20} = 0b001;
1937  let Inst{19-16} = 0b1111;
1938  let Inst{15-12} = 0b1111;
1939
1940  bits<13> addr;
1941  let Inst{23}   = addr{12};   // add = (U == '1')
1942  let Inst{11-0} = addr{11-0}; // imm12
1943
1944  let DecoderMethod = "DecodeT2LoadLabel";
1945}
1946
1947def t2PLDpci : T2Iplpci<0, "pld">,  Requires<[IsThumb2]>;
1948def t2PLIpci : T2Iplpci<1, "pli">,  Requires<[IsThumb2,HasV7]>;
1949
1950def : t2InstAlias<"pld${p}.w $addr",
1951                  (t2PLDpci t2ldrlabel:$addr, pred:$p)>;
1952def : InstAlias<"pli${p}.w $addr",
1953                 (t2PLIpci  t2ldrlabel:$addr, pred:$p), 0>,
1954      Requires<[IsThumb2,HasV7]>;
1955
1956// PLD/PLI with alternate literal form.
1957def : t2InstAlias<"pld${p} $addr",
1958                  (t2PLDpci t2ldr_pcrel_imm12:$addr, pred:$p)>;
1959def : InstAlias<"pli${p} $addr",
1960                 (t2PLIpci  t2ldr_pcrel_imm12:$addr, pred:$p), 0>,
1961      Requires<[IsThumb2,HasV7]>;
1962def : t2InstAlias<"pld${p}.w $addr",
1963                  (t2PLDpci t2ldr_pcrel_imm12:$addr, pred:$p)>;
1964def : InstAlias<"pli${p}.w $addr",
1965                 (t2PLIpci  t2ldr_pcrel_imm12:$addr, pred:$p), 0>,
1966      Requires<[IsThumb2,HasV7]>;
1967
1968//===----------------------------------------------------------------------===//
1969//  Load / store multiple Instructions.
1970//
1971
1972multiclass thumb2_ld_mult<string asm, InstrItinClass itin,
1973                            InstrItinClass itin_upd, bit L_bit> {
1974  def IA :
1975    T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1976         itin, !strconcat(asm, "${p}.w\t$Rn, $regs"), []> {
1977    bits<4>  Rn;
1978    bits<16> regs;
1979
1980    let Inst{31-27} = 0b11101;
1981    let Inst{26-25} = 0b00;
1982    let Inst{24-23} = 0b01;     // Increment After
1983    let Inst{22}    = 0;
1984    let Inst{21}    = 0;        // No writeback
1985    let Inst{20}    = L_bit;
1986    let Inst{19-16} = Rn;
1987    let Inst{15-0}  = regs;
1988  }
1989  def IA_UPD :
1990    T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1991          itin_upd, !strconcat(asm, "${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
1992    bits<4>  Rn;
1993    bits<16> regs;
1994
1995    let Inst{31-27} = 0b11101;
1996    let Inst{26-25} = 0b00;
1997    let Inst{24-23} = 0b01;     // Increment After
1998    let Inst{22}    = 0;
1999    let Inst{21}    = 1;        // Writeback
2000    let Inst{20}    = L_bit;
2001    let Inst{19-16} = Rn;
2002    let Inst{15-0}  = regs;
2003  }
2004  def DB :
2005    T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2006         itin, !strconcat(asm, "db${p}\t$Rn, $regs"), []> {
2007    bits<4>  Rn;
2008    bits<16> regs;
2009
2010    let Inst{31-27} = 0b11101;
2011    let Inst{26-25} = 0b00;
2012    let Inst{24-23} = 0b10;     // Decrement Before
2013    let Inst{22}    = 0;
2014    let Inst{21}    = 0;        // No writeback
2015    let Inst{20}    = L_bit;
2016    let Inst{19-16} = Rn;
2017    let Inst{15-0}  = regs;
2018  }
2019  def DB_UPD :
2020    T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2021          itin_upd, !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2022    bits<4>  Rn;
2023    bits<16> regs;
2024
2025    let Inst{31-27} = 0b11101;
2026    let Inst{26-25} = 0b00;
2027    let Inst{24-23} = 0b10;     // Decrement Before
2028    let Inst{22}    = 0;
2029    let Inst{21}    = 1;        // Writeback
2030    let Inst{20}    = L_bit;
2031    let Inst{19-16} = Rn;
2032    let Inst{15-0}  = regs;
2033  }
2034}
2035
2036let hasSideEffects = 0 in {
2037
2038let mayLoad = 1, hasExtraDefRegAllocReq = 1, variadicOpsAreDefs = 1 in
2039defm t2LDM : thumb2_ld_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
2040
2041multiclass thumb2_st_mult<string asm, InstrItinClass itin,
2042                            InstrItinClass itin_upd, bit L_bit> {
2043  def IA :
2044    T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2045         itin, !strconcat(asm, "${p}.w\t$Rn, $regs"), []> {
2046    bits<4>  Rn;
2047    bits<16> regs;
2048
2049    let Inst{31-27} = 0b11101;
2050    let Inst{26-25} = 0b00;
2051    let Inst{24-23} = 0b01;     // Increment After
2052    let Inst{22}    = 0;
2053    let Inst{21}    = 0;        // No writeback
2054    let Inst{20}    = L_bit;
2055    let Inst{19-16} = Rn;
2056    let Inst{15}    = 0;
2057    let Inst{14}    = regs{14};
2058    let Inst{13}    = 0;
2059    let Inst{12-0}  = regs{12-0};
2060  }
2061  def IA_UPD :
2062    T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2063          itin_upd, !strconcat(asm, "${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
2064    bits<4>  Rn;
2065    bits<16> regs;
2066
2067    let Inst{31-27} = 0b11101;
2068    let Inst{26-25} = 0b00;
2069    let Inst{24-23} = 0b01;     // Increment After
2070    let Inst{22}    = 0;
2071    let Inst{21}    = 1;        // Writeback
2072    let Inst{20}    = L_bit;
2073    let Inst{19-16} = Rn;
2074    let Inst{15}    = 0;
2075    let Inst{14}    = regs{14};
2076    let Inst{13}    = 0;
2077    let Inst{12-0}  = regs{12-0};
2078  }
2079  def DB :
2080    T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2081         itin, !strconcat(asm, "db${p}\t$Rn, $regs"), []> {
2082    bits<4>  Rn;
2083    bits<16> regs;
2084
2085    let Inst{31-27} = 0b11101;
2086    let Inst{26-25} = 0b00;
2087    let Inst{24-23} = 0b10;     // Decrement Before
2088    let Inst{22}    = 0;
2089    let Inst{21}    = 0;        // No writeback
2090    let Inst{20}    = L_bit;
2091    let Inst{19-16} = Rn;
2092    let Inst{15}    = 0;
2093    let Inst{14}    = regs{14};
2094    let Inst{13}    = 0;
2095    let Inst{12-0}  = regs{12-0};
2096  }
2097  def DB_UPD :
2098    T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2099          itin_upd, !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2100    bits<4>  Rn;
2101    bits<16> regs;
2102
2103    let Inst{31-27} = 0b11101;
2104    let Inst{26-25} = 0b00;
2105    let Inst{24-23} = 0b10;     // Decrement Before
2106    let Inst{22}    = 0;
2107    let Inst{21}    = 1;        // Writeback
2108    let Inst{20}    = L_bit;
2109    let Inst{19-16} = Rn;
2110    let Inst{15}    = 0;
2111    let Inst{14}    = regs{14};
2112    let Inst{13}    = 0;
2113    let Inst{12-0}  = regs{12-0};
2114  }
2115}
2116
2117
2118let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2119defm t2STM : thumb2_st_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
2120
2121} // hasSideEffects
2122
2123
2124//===----------------------------------------------------------------------===//
2125//  Move Instructions.
2126//
2127
2128let hasSideEffects = 0 in
2129def t2MOVr : T2sTwoReg<(outs GPRnopc:$Rd), (ins GPRnopc:$Rm), IIC_iMOVr,
2130                   "mov", ".w\t$Rd, $Rm", []>, Sched<[WriteALU]> {
2131  let Inst{31-27} = 0b11101;
2132  let Inst{26-25} = 0b01;
2133  let Inst{24-21} = 0b0010;
2134  let Inst{19-16} = 0b1111; // Rn
2135  let Inst{15} = 0b0;
2136  let Inst{14-12} = 0b000;
2137  let Inst{7-4} = 0b0000;
2138}
2139def : t2InstAlias<"mov${p}.w $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPRnopc:$Rm,
2140                                                pred:$p, zero_reg)>;
2141def : t2InstAlias<"movs${p}.w $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPRnopc:$Rm,
2142                                                 pred:$p, CPSR)>;
2143def : t2InstAlias<"movs${p} $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPRnopc:$Rm,
2144                                               pred:$p, CPSR)>;
2145
2146// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
2147let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
2148    AddedComplexity = 1 in
2149def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
2150                   "mov", ".w\t$Rd, $imm",
2151                   [(set rGPR:$Rd, t2_so_imm:$imm)]>, Sched<[WriteALU]> {
2152  let Inst{31-27} = 0b11110;
2153  let Inst{25} = 0;
2154  let Inst{24-21} = 0b0010;
2155  let Inst{19-16} = 0b1111; // Rn
2156  let Inst{15} = 0;
2157}
2158
2159// cc_out is handled as part of the explicit mnemonic in the parser for 'mov'.
2160// Use aliases to get that to play nice here.
2161def : t2InstAlias<"movs${p}.w $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
2162                                                pred:$p, CPSR)>;
2163def : t2InstAlias<"movs${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
2164                                                pred:$p, CPSR)>;
2165
2166def : t2InstAlias<"mov${p}.w $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
2167                                                 pred:$p, zero_reg)>;
2168def : t2InstAlias<"mov${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
2169                                               pred:$p, zero_reg)>;
2170
2171let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
2172def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins imm0_65535_expr:$imm), IIC_iMOVi,
2173                   "movw", "\t$Rd, $imm",
2174                   [(set rGPR:$Rd, imm0_65535:$imm)]>, Sched<[WriteALU]>,
2175                   Requires<[IsThumb, HasV8MBaseline]> {
2176  let Inst{31-27} = 0b11110;
2177  let Inst{25} = 1;
2178  let Inst{24-21} = 0b0010;
2179  let Inst{20} = 0; // The S bit.
2180  let Inst{15} = 0;
2181
2182  bits<4> Rd;
2183  bits<16> imm;
2184
2185  let Inst{11-8}  = Rd;
2186  let Inst{19-16} = imm{15-12};
2187  let Inst{26}    = imm{11};
2188  let Inst{14-12} = imm{10-8};
2189  let Inst{7-0}   = imm{7-0};
2190  let DecoderMethod = "DecodeT2MOVTWInstruction";
2191}
2192
2193def : InstAlias<"mov${p} $Rd, $imm",
2194                (t2MOVi16 rGPR:$Rd, imm256_65535_expr:$imm, pred:$p), 0>,
2195                Requires<[IsThumb, HasV8MBaseline]>, Sched<[WriteALU]>;
2196
2197def t2MOVi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
2198                                (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>,
2199                        Sched<[WriteALU]>;
2200
2201let Constraints = "$src = $Rd" in {
2202def t2MOVTi16 : T2I<(outs rGPR:$Rd),
2203                    (ins rGPR:$src, imm0_65535_expr:$imm), IIC_iMOVi,
2204                    "movt", "\t$Rd, $imm",
2205                    [(set rGPR:$Rd,
2206                          (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]>,
2207                          Sched<[WriteALU]>,
2208                          Requires<[IsThumb, HasV8MBaseline]> {
2209  let Inst{31-27} = 0b11110;
2210  let Inst{25} = 1;
2211  let Inst{24-21} = 0b0110;
2212  let Inst{20} = 0; // The S bit.
2213  let Inst{15} = 0;
2214
2215  bits<4> Rd;
2216  bits<16> imm;
2217
2218  let Inst{11-8}  = Rd;
2219  let Inst{19-16} = imm{15-12};
2220  let Inst{26}    = imm{11};
2221  let Inst{14-12} = imm{10-8};
2222  let Inst{7-0}   = imm{7-0};
2223  let DecoderMethod = "DecodeT2MOVTWInstruction";
2224}
2225
2226def t2MOVTi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
2227                     (ins rGPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>,
2228                     Sched<[WriteALU]>, Requires<[IsThumb, HasV8MBaseline]>;
2229} // Constraints
2230
2231def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
2232
2233//===----------------------------------------------------------------------===//
2234//  Extend Instructions.
2235//
2236
2237// Sign extenders
2238
2239def t2SXTB  : T2I_ext_rrot<0b100, "sxtb">;
2240def t2SXTH  : T2I_ext_rrot<0b000, "sxth">;
2241def t2SXTB16 : T2I_ext_rrot_xtb16<0b010, "sxtb16">;
2242
2243def t2SXTAB : T2I_exta_rrot<0b100, "sxtab">;
2244def t2SXTAH : T2I_exta_rrot<0b000, "sxtah">;
2245def t2SXTAB16 : T2I_exta_rrot<0b010, "sxtab16">;
2246
2247def : T2Pat<(sext_inreg (rotr rGPR:$Rn, rot_imm:$rot), i8),
2248            (t2SXTB rGPR:$Rn, rot_imm:$rot)>;
2249def : T2Pat<(sext_inreg (rotr rGPR:$Rn, rot_imm:$rot), i16),
2250            (t2SXTH rGPR:$Rn, rot_imm:$rot)>;
2251def : Thumb2DSPPat<(add rGPR:$Rn,
2252                            (sext_inreg (rotr rGPR:$Rm, rot_imm:$rot), i8)),
2253            (t2SXTAB rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>;
2254def : Thumb2DSPPat<(add rGPR:$Rn,
2255                            (sext_inreg (rotr rGPR:$Rm, rot_imm:$rot), i16)),
2256            (t2SXTAH rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>;
2257def : Thumb2DSPPat<(int_arm_sxtb16 rGPR:$Rn),
2258                   (t2SXTB16 rGPR:$Rn, 0)>;
2259def : Thumb2DSPPat<(int_arm_sxtab16 rGPR:$Rn, rGPR:$Rm),
2260                   (t2SXTAB16 rGPR:$Rn, rGPR:$Rm, 0)>;
2261def : Thumb2DSPPat<(int_arm_sxtb16 (rotr rGPR:$Rn, rot_imm:$rot)),
2262                   (t2SXTB16 rGPR:$Rn, rot_imm:$rot)>;
2263def : Thumb2DSPPat<(int_arm_sxtab16 rGPR:$Rn, (rotr rGPR:$Rm, rot_imm:$rot)),
2264                   (t2SXTAB16 rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>;
2265
2266
2267// A simple right-shift can also be used in most cases (the exception is the
2268// SXTH operations with a rotate of 24: there the non-contiguous bits are
2269// relevant).
2270def : Thumb2DSPPat<(add rGPR:$Rn, (sext_inreg
2271                                        (srl rGPR:$Rm, rot_imm:$rot), i8)),
2272                       (t2SXTAB rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>;
2273def : Thumb2DSPPat<(add rGPR:$Rn, (sext_inreg
2274                                        (srl rGPR:$Rm, imm8_or_16:$rot), i16)),
2275                       (t2SXTAH rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>;
2276def : Thumb2DSPPat<(add rGPR:$Rn, (sext_inreg
2277                                        (rotr rGPR:$Rm, (i32 24)), i16)),
2278                       (t2SXTAH rGPR:$Rn, rGPR:$Rm, (i32 3))>;
2279def : Thumb2DSPPat<(add rGPR:$Rn, (sext_inreg
2280                                        (or (srl rGPR:$Rm, (i32 24)),
2281                                              (shl rGPR:$Rm, (i32 8))), i16)),
2282                       (t2SXTAH rGPR:$Rn, rGPR:$Rm, (i32 3))>;
2283
2284// Zero extenders
2285
2286let AddedComplexity = 16 in {
2287def t2UXTB   : T2I_ext_rrot<0b101, "uxtb">;
2288def t2UXTH   : T2I_ext_rrot<0b001, "uxth">;
2289def t2UXTB16 : T2I_ext_rrot_xtb16<0b011, "uxtb16">;
2290
2291def : Thumb2DSPPat<(and (rotr rGPR:$Rm, rot_imm:$rot), 0x000000FF),
2292                       (t2UXTB rGPR:$Rm, rot_imm:$rot)>;
2293def : Thumb2DSPPat<(and (rotr rGPR:$Rm, rot_imm:$rot), 0x0000FFFF),
2294                       (t2UXTH rGPR:$Rm, rot_imm:$rot)>;
2295def : Thumb2DSPPat<(and (rotr rGPR:$Rm, rot_imm:$rot), 0x00FF00FF),
2296                       (t2UXTB16 rGPR:$Rm, rot_imm:$rot)>;
2297
2298def : Thumb2DSPPat<(int_arm_uxtb16 rGPR:$Rm),
2299                   (t2UXTB16 rGPR:$Rm, 0)>;
2300def : Thumb2DSPPat<(int_arm_uxtb16 (rotr rGPR:$Rn, rot_imm:$rot)),
2301                   (t2UXTB16 rGPR:$Rn, rot_imm:$rot)>;
2302
2303// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2304//        The transformation should probably be done as a combiner action
2305//        instead so we can include a check for masking back in the upper
2306//        eight bits of the source into the lower eight bits of the result.
2307//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
2308//            (t2UXTB16 rGPR:$Src, 3)>,
2309//          Requires<[HasDSP, IsThumb2]>;
2310def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
2311            (t2UXTB16 rGPR:$Src, 1)>,
2312        Requires<[HasDSP, IsThumb2]>;
2313
2314def t2UXTAB : T2I_exta_rrot<0b101, "uxtab">;
2315def t2UXTAH : T2I_exta_rrot<0b001, "uxtah">;
2316def t2UXTAB16 : T2I_exta_rrot<0b011, "uxtab16">;
2317
2318def : Thumb2DSPPat<(add rGPR:$Rn, (and (rotr rGPR:$Rm, rot_imm:$rot),
2319                                            0x00FF)),
2320                       (t2UXTAB rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>;
2321def : Thumb2DSPPat<(add rGPR:$Rn, (and (rotr rGPR:$Rm, rot_imm:$rot),
2322                                            0xFFFF)),
2323                       (t2UXTAH rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>;
2324def : Thumb2DSPPat<(add rGPR:$Rn, (and (srl rGPR:$Rm, rot_imm:$rot),
2325                                           0xFF)),
2326                       (t2UXTAB rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>;
2327def : Thumb2DSPPat<(add rGPR:$Rn, (and (srl rGPR:$Rm, imm8_or_16:$rot),
2328                                            0xFFFF)),
2329                       (t2UXTAH rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>;
2330def : Thumb2DSPPat<(int_arm_uxtab16 rGPR:$Rn, rGPR:$Rm),
2331                      (t2UXTAB16 rGPR:$Rn, rGPR:$Rm, 0)>;
2332def : Thumb2DSPPat<(int_arm_uxtab16 rGPR:$Rn, (rotr rGPR:$Rm, rot_imm:$rot)),
2333                   (t2UXTAB16 rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>;
2334}
2335
2336
2337//===----------------------------------------------------------------------===//
2338//  Arithmetic Instructions.
2339//
2340
2341let isAdd = 1 in
2342defm t2ADD  : T2I_bin_ii12rs<0b000, "add", add, 1>;
2343defm t2SUB  : T2I_bin_ii12rs<0b101, "sub", sub>;
2344
2345// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
2346//
2347// Currently, t2ADDS/t2SUBS are pseudo opcodes that exist only in the
2348// selection DAG. They are "lowered" to real t2ADD/t2SUB opcodes by
2349// AdjustInstrPostInstrSelection where we determine whether or not to
2350// set the "s" bit based on CPSR liveness.
2351//
2352// FIXME: Eliminate t2ADDS/t2SUBS pseudo opcodes after adding tablegen
2353// support for an optional CPSR definition that corresponds to the DAG
2354// node's second value. We can then eliminate the implicit def of CPSR.
2355defm t2ADDS : T2I_bin_s_irs <IIC_iALUi, IIC_iALUr, IIC_iALUsi, ARMaddc, 1>;
2356defm t2SUBS : T2I_bin_s_irs <IIC_iALUi, IIC_iALUr, IIC_iALUsi, ARMsubc>;
2357
2358def : T2Pat<(ARMsubs GPRnopc:$Rn, t2_so_imm:$imm),
2359            (t2SUBSri $Rn, t2_so_imm:$imm)>;
2360def : T2Pat<(ARMsubs GPRnopc:$Rn, rGPR:$Rm), (t2SUBSrr $Rn, $Rm)>;
2361def : T2Pat<(ARMsubs GPRnopc:$Rn, t2_so_reg:$ShiftedRm),
2362            (t2SUBSrs $Rn, t2_so_reg:$ShiftedRm)>;
2363
2364let hasPostISelHook = 1 in {
2365defm t2ADC  : T2I_adde_sube_irs<0b1010, "adc", ARMadde, 1>;
2366defm t2SBC  : T2I_adde_sube_irs<0b1011, "sbc", ARMsube>;
2367}
2368
2369def : t2InstSubst<"adc${s}${p} $rd, $rn, $imm",
2370                 (t2SBCri rGPR:$rd, rGPR:$rn, t2_so_imm_not:$imm, pred:$p, s_cc_out:$s)>;
2371def : t2InstSubst<"sbc${s}${p} $rd, $rn, $imm",
2372                 (t2ADCri rGPR:$rd, rGPR:$rn, t2_so_imm_not:$imm, pred:$p, s_cc_out:$s)>;
2373
2374def : t2InstSubst<"add${s}${p}.w $rd, $rn, $imm",
2375                 (t2SUBri rGPR:$rd, GPRnopc:$rn, t2_so_imm_neg:$imm, pred:$p, s_cc_out:$s)>;
2376def : t2InstSubst<"sub${s}${p}.w $rd, $rn, $imm",
2377                 (t2ADDri rGPR:$rd, GPRnopc:$rn, t2_so_imm_neg:$imm, pred:$p, s_cc_out:$s)>;
2378def : t2InstSubst<"subw${p} $Rd, $Rn, $imm",
2379                 (t2ADDri12 rGPR:$Rd, GPR:$Rn, imm0_4095_neg:$imm, pred:$p)>;
2380def : t2InstSubst<"sub${s}${p} $rd, $rn, $imm",
2381                 (t2ADDri rGPR:$rd, GPRnopc:$rn, t2_so_imm_neg:$imm, pred:$p, s_cc_out:$s)>;
2382def : t2InstSubst<"sub${p} $rd, $rn, $imm",
2383                 (t2ADDri12 rGPR:$rd, GPR:$rn, imm0_4095_neg:$imm, pred:$p)>;
2384
2385// SP to SP alike
2386def : t2InstSubst<"add${s}${p}.w $rd, $rn, $imm",
2387                 (t2SUBspImm GPRsp:$rd, GPRsp:$rn, t2_so_imm_neg:$imm, pred:$p, s_cc_out:$s)>;
2388def : t2InstSubst<"sub${s}${p}.w $rd, $rn, $imm",
2389                 (t2ADDspImm GPRsp:$rd, GPRsp:$rn, t2_so_imm_neg:$imm, pred:$p, s_cc_out:$s)>;
2390def : t2InstSubst<"subw${p} $Rd, $Rn, $imm",
2391                 (t2ADDspImm12 GPRsp:$Rd, GPRsp:$Rn, imm0_4095_neg:$imm, pred:$p)>;
2392def : t2InstSubst<"sub${s}${p} $rd, $rn, $imm",
2393                 (t2ADDspImm GPRsp:$rd, GPRsp:$rn, t2_so_imm_neg:$imm, pred:$p, s_cc_out:$s)>;
2394def : t2InstSubst<"sub${p} $rd, $rn, $imm",
2395                 (t2ADDspImm12 GPRsp:$rd, GPRsp:$rn, imm0_4095_neg:$imm, pred:$p)>;
2396
2397
2398// RSB
2399defm t2RSB  : T2I_rbin_irs  <0b1110, "rsb", sub>;
2400
2401// FIXME: Eliminate them if we can write def : Pat patterns which defines
2402// CPSR and the implicit def of CPSR is not needed.
2403defm t2RSBS : T2I_rbin_s_is <ARMsubc>;
2404
2405// (sub X, imm) gets canonicalized to (add X, -imm).  Match this form.
2406// The assume-no-carry-in form uses the negation of the input since add/sub
2407// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2408// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2409// details.
2410// The AddedComplexity preferences the first variant over the others since
2411// it can be shrunk to a 16-bit wide encoding, while the others cannot.
2412let AddedComplexity = 1 in
2413def : T2Pat<(add        rGPR:$src, imm1_255_neg:$imm),
2414            (t2SUBri    rGPR:$src, imm1_255_neg:$imm)>;
2415def : T2Pat<(add        rGPR:$src, t2_so_imm_neg:$imm),
2416            (t2SUBri    rGPR:$src, t2_so_imm_neg:$imm)>;
2417def : T2Pat<(add        rGPR:$src, imm0_4095_neg:$imm),
2418            (t2SUBri12  rGPR:$src, imm0_4095_neg:$imm)>;
2419def : T2Pat<(add        GPR:$src, imm0_65535_neg:$imm),
2420            (t2SUBrr    GPR:$src, (t2MOVi16 (imm_neg_XFORM imm:$imm)))>;
2421
2422// Do the same for v8m targets since they support movw with a 16-bit value.
2423def : T1Pat<(add tGPR:$src, imm0_65535_neg:$imm),
2424             (tSUBrr tGPR:$src, (t2MOVi16 (imm_neg_XFORM imm:$imm)))>,
2425             Requires<[HasV8MBaseline]>;
2426
2427let AddedComplexity = 1 in
2428def : T2Pat<(ARMaddc    rGPR:$src, imm1_255_neg:$imm),
2429            (t2SUBSri   rGPR:$src, imm1_255_neg:$imm)>;
2430def : T2Pat<(ARMaddc    rGPR:$src, t2_so_imm_neg:$imm),
2431            (t2SUBSri   rGPR:$src, t2_so_imm_neg:$imm)>;
2432def : T2Pat<(ARMaddc    rGPR:$src, imm0_65535_neg:$imm),
2433            (t2SUBSrr   rGPR:$src, (t2MOVi16 (imm_neg_XFORM imm:$imm)))>;
2434// The with-carry-in form matches bitwise not instead of the negation.
2435// Effectively, the inverse interpretation of the carry flag already accounts
2436// for part of the negation.
2437let AddedComplexity = 1 in
2438def : T2Pat<(ARMadde    rGPR:$src, imm0_255_not:$imm, CPSR),
2439            (t2SBCri    rGPR:$src, imm0_255_not:$imm)>;
2440def : T2Pat<(ARMadde    rGPR:$src, t2_so_imm_not:$imm, CPSR),
2441            (t2SBCri    rGPR:$src, t2_so_imm_not:$imm)>;
2442def : T2Pat<(ARMadde    rGPR:$src, imm0_65535_neg:$imm, CPSR),
2443            (t2SBCrr    rGPR:$src, (t2MOVi16 (imm_not_XFORM imm:$imm)))>;
2444
2445def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2446                NoItinerary, "sel", "\t$Rd, $Rn, $Rm",
2447                [(set GPR:$Rd, (int_arm_sel GPR:$Rn, GPR:$Rm))]>,
2448          Requires<[IsThumb2, HasDSP]> {
2449  let Inst{31-27} = 0b11111;
2450  let Inst{26-24} = 0b010;
2451  let Inst{23} = 0b1;
2452  let Inst{22-20} = 0b010;
2453  let Inst{15-12} = 0b1111;
2454  let Inst{7} = 0b1;
2455  let Inst{6-4} = 0b000;
2456}
2457
2458// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
2459// And Miscellaneous operations -- for disassembly only
2460class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
2461              list<dag> pat, dag iops, string asm>
2462  : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, pat>,
2463    Requires<[IsThumb2, HasDSP]> {
2464  let Inst{31-27} = 0b11111;
2465  let Inst{26-23} = 0b0101;
2466  let Inst{22-20} = op22_20;
2467  let Inst{15-12} = 0b1111;
2468  let Inst{7-4} = op7_4;
2469
2470  bits<4> Rd;
2471  bits<4> Rn;
2472  bits<4> Rm;
2473
2474  let Inst{11-8}  = Rd;
2475  let Inst{19-16} = Rn;
2476  let Inst{3-0}   = Rm;
2477}
2478
2479class T2I_pam_intrinsics<bits<3> op22_20, bits<4> op7_4, string opc,
2480                         Intrinsic intrinsic>
2481  : T2I_pam<op22_20, op7_4, opc,
2482    [(set rGPR:$Rd, (intrinsic rGPR:$Rn, rGPR:$Rm))],
2483    (ins rGPR:$Rn, rGPR:$Rm), "\t$Rd, $Rn, $Rm">;
2484
2485class T2I_pam_intrinsics_rev<bits<3> op22_20, bits<4> op7_4, string opc>
2486  : T2I_pam<op22_20, op7_4, opc, [],
2487    (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
2488
2489// Saturating add/subtract
2490def t2QADD16  : T2I_pam_intrinsics<0b001, 0b0001, "qadd16", int_arm_qadd16>;
2491def t2QADD8   : T2I_pam_intrinsics<0b000, 0b0001, "qadd8", int_arm_qadd8>;
2492def t2QASX    : T2I_pam_intrinsics<0b010, 0b0001, "qasx", int_arm_qasx>;
2493def t2UQSUB8  : T2I_pam_intrinsics<0b100, 0b0101, "uqsub8", int_arm_uqsub8>;
2494def t2QSAX    : T2I_pam_intrinsics<0b110, 0b0001, "qsax", int_arm_qsax>;
2495def t2QSUB16  : T2I_pam_intrinsics<0b101, 0b0001, "qsub16", int_arm_qsub16>;
2496def t2QSUB8   : T2I_pam_intrinsics<0b100, 0b0001, "qsub8", int_arm_qsub8>;
2497def t2UQADD16 : T2I_pam_intrinsics<0b001, 0b0101, "uqadd16", int_arm_uqadd16>;
2498def t2UQADD8  : T2I_pam_intrinsics<0b000, 0b0101, "uqadd8", int_arm_uqadd8>;
2499def t2UQASX   : T2I_pam_intrinsics<0b010, 0b0101, "uqasx", int_arm_uqasx>;
2500def t2UQSAX   : T2I_pam_intrinsics<0b110, 0b0101, "uqsax", int_arm_uqsax>;
2501def t2UQSUB16 : T2I_pam_intrinsics<0b101, 0b0101, "uqsub16", int_arm_uqsub16>;
2502def t2QADD    : T2I_pam_intrinsics_rev<0b000, 0b1000, "qadd">;
2503def t2QSUB    : T2I_pam_intrinsics_rev<0b000, 0b1010, "qsub">;
2504def t2QDADD   : T2I_pam_intrinsics_rev<0b000, 0b1001, "qdadd">;
2505def t2QDSUB   : T2I_pam_intrinsics_rev<0b000, 0b1011, "qdsub">;
2506
2507def : Thumb2DSPPat<(int_arm_qadd rGPR:$Rm, rGPR:$Rn),
2508                   (t2QADD rGPR:$Rm, rGPR:$Rn)>;
2509def : Thumb2DSPPat<(int_arm_qsub rGPR:$Rm, rGPR:$Rn),
2510                   (t2QSUB rGPR:$Rm, rGPR:$Rn)>;
2511def : Thumb2DSPPat<(int_arm_qadd rGPR:$Rm, (int_arm_qadd rGPR:$Rn, rGPR:$Rn)),
2512                   (t2QDADD rGPR:$Rm, rGPR:$Rn)>;
2513def : Thumb2DSPPat<(int_arm_qsub rGPR:$Rm, (int_arm_qadd rGPR:$Rn, rGPR:$Rn)),
2514                   (t2QDSUB rGPR:$Rm, rGPR:$Rn)>;
2515
2516def : Thumb2DSPPat<(saddsat rGPR:$Rm, rGPR:$Rn),
2517                   (t2QADD rGPR:$Rm, rGPR:$Rn)>;
2518def : Thumb2DSPPat<(ssubsat rGPR:$Rm, rGPR:$Rn),
2519                   (t2QSUB rGPR:$Rm, rGPR:$Rn)>;
2520def : Thumb2DSPPat<(saddsat rGPR:$Rm, (saddsat rGPR:$Rn, rGPR:$Rn)),
2521                   (t2QDADD rGPR:$Rm, rGPR:$Rn)>;
2522def : Thumb2DSPPat<(ssubsat rGPR:$Rm, (saddsat rGPR:$Rn, rGPR:$Rn)),
2523                   (t2QDSUB rGPR:$Rm, rGPR:$Rn)>;
2524def : Thumb2DSPPat<(ARMqadd8b rGPR:$Rm, rGPR:$Rn),
2525                   (t2QADD8 rGPR:$Rm, rGPR:$Rn)>;
2526def : Thumb2DSPPat<(ARMqsub8b rGPR:$Rm, rGPR:$Rn),
2527                   (t2QSUB8 rGPR:$Rm, rGPR:$Rn)>;
2528def : Thumb2DSPPat<(ARMqadd16b rGPR:$Rm, rGPR:$Rn),
2529                   (t2QADD16 rGPR:$Rm, rGPR:$Rn)>;
2530def : Thumb2DSPPat<(ARMqsub16b rGPR:$Rm, rGPR:$Rn),
2531                   (t2QSUB16 rGPR:$Rm, rGPR:$Rn)>;
2532
2533// Signed/Unsigned add/subtract
2534
2535def t2SASX    : T2I_pam_intrinsics<0b010, 0b0000, "sasx", int_arm_sasx>;
2536def t2SADD16  : T2I_pam_intrinsics<0b001, 0b0000, "sadd16", int_arm_sadd16>;
2537def t2SADD8   : T2I_pam_intrinsics<0b000, 0b0000, "sadd8", int_arm_sadd8>;
2538def t2SSAX    : T2I_pam_intrinsics<0b110, 0b0000, "ssax", int_arm_ssax>;
2539def t2SSUB16  : T2I_pam_intrinsics<0b101, 0b0000, "ssub16", int_arm_ssub16>;
2540def t2SSUB8   : T2I_pam_intrinsics<0b100, 0b0000, "ssub8", int_arm_ssub8>;
2541def t2UASX    : T2I_pam_intrinsics<0b010, 0b0100, "uasx", int_arm_uasx>;
2542def t2UADD16  : T2I_pam_intrinsics<0b001, 0b0100, "uadd16", int_arm_uadd16>;
2543def t2UADD8   : T2I_pam_intrinsics<0b000, 0b0100, "uadd8", int_arm_uadd8>;
2544def t2USAX    : T2I_pam_intrinsics<0b110, 0b0100, "usax", int_arm_usax>;
2545def t2USUB16  : T2I_pam_intrinsics<0b101, 0b0100, "usub16", int_arm_usub16>;
2546def t2USUB8   : T2I_pam_intrinsics<0b100, 0b0100, "usub8", int_arm_usub8>;
2547
2548// Signed/Unsigned halving add/subtract
2549
2550def t2SHASX   : T2I_pam_intrinsics<0b010, 0b0010, "shasx", int_arm_shasx>;
2551def t2SHADD16 : T2I_pam_intrinsics<0b001, 0b0010, "shadd16", int_arm_shadd16>;
2552def t2SHADD8  : T2I_pam_intrinsics<0b000, 0b0010, "shadd8", int_arm_shadd8>;
2553def t2SHSAX   : T2I_pam_intrinsics<0b110, 0b0010, "shsax", int_arm_shsax>;
2554def t2SHSUB16 : T2I_pam_intrinsics<0b101, 0b0010, "shsub16", int_arm_shsub16>;
2555def t2SHSUB8  : T2I_pam_intrinsics<0b100, 0b0010, "shsub8", int_arm_shsub8>;
2556def t2UHASX   : T2I_pam_intrinsics<0b010, 0b0110, "uhasx", int_arm_uhasx>;
2557def t2UHADD16 : T2I_pam_intrinsics<0b001, 0b0110, "uhadd16", int_arm_uhadd16>;
2558def t2UHADD8  : T2I_pam_intrinsics<0b000, 0b0110, "uhadd8", int_arm_uhadd8>;
2559def t2UHSAX   : T2I_pam_intrinsics<0b110, 0b0110, "uhsax", int_arm_uhsax>;
2560def t2UHSUB16 : T2I_pam_intrinsics<0b101, 0b0110, "uhsub16", int_arm_uhsub16>;
2561def t2UHSUB8  : T2I_pam_intrinsics<0b100, 0b0110, "uhsub8", int_arm_uhsub8>;
2562
2563// Helper class for disassembly only
2564// A6.3.16 & A6.3.17
2565// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
2566class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
2567  dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
2568  : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
2569  let Inst{31-27} = 0b11111;
2570  let Inst{26-24} = 0b011;
2571  let Inst{23}    = long;
2572  let Inst{22-20} = op22_20;
2573  let Inst{7-4}   = op7_4;
2574}
2575
2576class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
2577  dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
2578  : T2FourReg<oops, iops, itin, opc, asm, pattern> {
2579  let Inst{31-27} = 0b11111;
2580  let Inst{26-24} = 0b011;
2581  let Inst{23}    = long;
2582  let Inst{22-20} = op22_20;
2583  let Inst{7-4}   = op7_4;
2584}
2585
2586// Unsigned Sum of Absolute Differences [and Accumulate].
2587def t2USAD8   : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
2588                                           (ins rGPR:$Rn, rGPR:$Rm),
2589                        NoItinerary, "usad8", "\t$Rd, $Rn, $Rm",
2590                        [(set rGPR:$Rd, (int_arm_usad8 rGPR:$Rn, rGPR:$Rm))]>,
2591          Requires<[IsThumb2, HasDSP]> {
2592  let Inst{15-12} = 0b1111;
2593}
2594def t2USADA8  : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
2595                       (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
2596                        "usada8", "\t$Rd, $Rn, $Rm, $Ra",
2597          [(set rGPR:$Rd, (int_arm_usada8 rGPR:$Rn, rGPR:$Rm, rGPR:$Ra))]>,
2598          Requires<[IsThumb2, HasDSP]>;
2599
2600// Signed/Unsigned saturate.
2601class T2SatI<dag iops, string opc, string asm>
2602  : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, []> {
2603  bits<4> Rd;
2604  bits<4> Rn;
2605  bits<5> sat_imm;
2606  bits<6> sh;
2607
2608  let Inst{31-24} = 0b11110011;
2609  let Inst{21} = sh{5};
2610  let Inst{20} = 0;
2611  let Inst{19-16} = Rn;
2612  let Inst{15} = 0;
2613  let Inst{14-12} = sh{4-2};
2614  let Inst{11-8}  = Rd;
2615  let Inst{7-6} = sh{1-0};
2616  let Inst{5} = 0;
2617  let Inst{4-0}   = sat_imm;
2618}
2619
2620def t2SSAT: T2SatI<(ins imm1_32:$sat_imm, rGPR:$Rn, t2_shift_imm:$sh),
2621                   "ssat", "\t$Rd, $sat_imm, $Rn$sh">,
2622                   Requires<[IsThumb2]>, Sched<[WriteALU]> {
2623  let Inst{23-22} = 0b00;
2624  let Inst{5}  = 0;
2625}
2626
2627def t2SSAT16: T2SatI<(ins imm1_16:$sat_imm, rGPR:$Rn),
2628                     "ssat16", "\t$Rd, $sat_imm, $Rn">,
2629                     Requires<[IsThumb2, HasDSP]>, Sched<[WriteALU]> {
2630  let Inst{23-22} = 0b00;
2631  let sh = 0b100000;
2632  let Inst{4} = 0;
2633}
2634
2635def t2USAT: T2SatI<(ins imm0_31:$sat_imm, rGPR:$Rn, t2_shift_imm:$sh),
2636                    "usat", "\t$Rd, $sat_imm, $Rn$sh">,
2637                    Requires<[IsThumb2]>, Sched<[WriteALU]> {
2638  let Inst{23-22} = 0b10;
2639}
2640
2641def t2USAT16: T2SatI<(ins imm0_15:$sat_imm, rGPR:$Rn),
2642                     "usat16", "\t$Rd, $sat_imm, $Rn">,
2643                     Requires<[IsThumb2, HasDSP]>, Sched<[WriteALU]> {
2644  let Inst{23-22} = 0b10;
2645  let sh = 0b100000;
2646  let Inst{4} = 0;
2647}
2648
2649def : T2Pat<(ARMssat GPRnopc:$Rn, imm0_31:$imm),
2650             (t2SSAT imm0_31:$imm, GPRnopc:$Rn, 0)>;
2651def : T2Pat<(ARMusat GPRnopc:$Rn, imm0_31:$imm),
2652             (t2USAT imm0_31:$imm, GPRnopc:$Rn, 0)>;
2653def : T2Pat<(int_arm_ssat GPR:$a, imm1_32:$pos),
2654            (t2SSAT imm1_32:$pos, GPR:$a, 0)>;
2655def : T2Pat<(int_arm_usat GPR:$a, imm0_31:$pos),
2656            (t2USAT imm0_31:$pos, GPR:$a, 0)>;
2657def : T2Pat<(int_arm_ssat16 GPR:$a, imm1_16:$pos),
2658            (t2SSAT16 imm1_16:$pos, GPR:$a)>;
2659def : T2Pat<(int_arm_usat16 GPR:$a, imm0_15:$pos),
2660            (t2USAT16 imm0_15:$pos, GPR:$a)>;
2661def : T2Pat<(int_arm_ssat (shl GPRnopc:$a, imm0_31:$shft), imm1_32:$pos),
2662            (t2SSAT imm1_32:$pos, GPRnopc:$a, imm0_31:$shft)>;
2663def : T2Pat<(int_arm_ssat (sra GPRnopc:$a, asr_imm:$shft), imm1_32:$pos),
2664            (t2SSAT imm1_32:$pos, GPRnopc:$a, asr_imm:$shft)>;
2665def : T2Pat<(int_arm_usat (shl GPRnopc:$a, imm0_31:$shft), imm0_31:$pos),
2666            (t2USAT imm0_31:$pos, GPRnopc:$a, imm0_31:$shft)>;
2667def : T2Pat<(int_arm_usat (sra GPRnopc:$a, asr_imm:$shft), imm0_31:$pos),
2668            (t2USAT imm0_31:$pos, GPRnopc:$a, asr_imm:$shft)>;
2669def : T2Pat<(ARMssat (shl GPRnopc:$a, imm0_31:$shft), imm0_31:$pos),
2670            (t2SSAT imm0_31:$pos, GPRnopc:$a, imm0_31:$shft)>;
2671def : T2Pat<(ARMssat (sra GPRnopc:$Rn, asr_imm:$shft), imm0_31:$pos),
2672            (t2SSAT imm0_31:$pos, GPRnopc:$Rn, asr_imm:$shft)>;
2673def : T2Pat<(ARMusat (shl GPRnopc:$a, imm0_31:$shft), imm0_31:$pos),
2674            (t2USAT imm0_31:$pos, GPRnopc:$a, imm0_31:$shft)>;
2675def : T2Pat<(ARMusat (sra GPRnopc:$Rn, asr_imm:$shft), imm0_31:$pos),
2676            (t2USAT imm0_31:$pos, GPRnopc:$Rn, asr_imm:$shft)>;
2677
2678
2679//===----------------------------------------------------------------------===//
2680//  Shift and rotate Instructions.
2681//
2682
2683defm t2LSL  : T2I_sh_ir<0b00, "lsl", imm1_31, shl>;
2684defm t2LSR  : T2I_sh_ir<0b01, "lsr", imm_sr,  srl>;
2685defm t2ASR  : T2I_sh_ir<0b10, "asr", imm_sr,  sra>;
2686defm t2ROR  : T2I_sh_ir<0b11, "ror", imm1_31, rotr>;
2687
2688// LSL #0 is actually MOV, and has slightly different permitted registers to
2689// LSL with non-zero shift
2690def : t2InstAlias<"lsl${s}${p} $Rd, $Rm, #0",
2691                  (t2MOVr GPRnopc:$Rd, GPRnopc:$Rm, pred:$p, cc_out:$s)>;
2692def : t2InstAlias<"lsl${s}${p}.w $Rd, $Rm, #0",
2693                  (t2MOVr GPRnopc:$Rd, GPRnopc:$Rm, pred:$p, cc_out:$s)>;
2694
2695// (rotr x, (and y, 0x...1f)) ==> (ROR x, y)
2696def : T2Pat<(rotr rGPR:$lhs, (and rGPR:$rhs, lo5AllOne)),
2697            (t2RORrr rGPR:$lhs, rGPR:$rhs)>;
2698
2699let Uses = [CPSR] in {
2700def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2701                   "rrx", "\t$Rd, $Rm",
2702                   [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]>, Sched<[WriteALU]> {
2703  let Inst{31-27} = 0b11101;
2704  let Inst{26-25} = 0b01;
2705  let Inst{24-21} = 0b0010;
2706  let Inst{19-16} = 0b1111; // Rn
2707  let Inst{15} = 0b0;
2708  let Unpredictable{15} = 0b1;
2709  let Inst{14-12} = 0b000;
2710  let Inst{7-4} = 0b0011;
2711}
2712}
2713
2714let isCodeGenOnly = 1, Defs = [CPSR] in {
2715def t2MOVsrl_flag : T2TwoRegShiftImm<
2716                        (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2717                        "lsrs", ".w\t$Rd, $Rm, #1",
2718                        [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]>,
2719                        Sched<[WriteALU]> {
2720  let Inst{31-27} = 0b11101;
2721  let Inst{26-25} = 0b01;
2722  let Inst{24-21} = 0b0010;
2723  let Inst{20} = 1; // The S bit.
2724  let Inst{19-16} = 0b1111; // Rn
2725  let Inst{5-4} = 0b01; // Shift type.
2726  // Shift amount = Inst{14-12:7-6} = 1.
2727  let Inst{14-12} = 0b000;
2728  let Inst{7-6} = 0b01;
2729}
2730def t2MOVsra_flag : T2TwoRegShiftImm<
2731                        (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2732                        "asrs", ".w\t$Rd, $Rm, #1",
2733                        [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]>,
2734                        Sched<[WriteALU]> {
2735  let Inst{31-27} = 0b11101;
2736  let Inst{26-25} = 0b01;
2737  let Inst{24-21} = 0b0010;
2738  let Inst{20} = 1; // The S bit.
2739  let Inst{19-16} = 0b1111; // Rn
2740  let Inst{5-4} = 0b10; // Shift type.
2741  // Shift amount = Inst{14-12:7-6} = 1.
2742  let Inst{14-12} = 0b000;
2743  let Inst{7-6} = 0b01;
2744}
2745}
2746
2747//===----------------------------------------------------------------------===//
2748//  Bitwise Instructions.
2749//
2750
2751defm t2AND  : T2I_bin_w_irs<0b0000, "and",
2752                            IIC_iBITi, IIC_iBITr, IIC_iBITsi, and, 1>;
2753defm t2ORR  : T2I_bin_w_irs<0b0010, "orr",
2754                            IIC_iBITi, IIC_iBITr, IIC_iBITsi, or, 1>;
2755defm t2EOR  : T2I_bin_w_irs<0b0100, "eor",
2756                            IIC_iBITi, IIC_iBITr, IIC_iBITsi, xor, 1>;
2757
2758defm t2BIC  : T2I_bin_w_irs<0b0001, "bic",
2759                            IIC_iBITi, IIC_iBITr, IIC_iBITsi,
2760                            BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
2761
2762class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2763              string opc, string asm, list<dag> pattern>
2764    : T2I<oops, iops, itin, opc, asm, pattern> {
2765  bits<4> Rd;
2766  bits<5> msb;
2767  bits<5> lsb;
2768
2769  let Inst{11-8}  = Rd;
2770  let Inst{4-0}   = msb{4-0};
2771  let Inst{14-12} = lsb{4-2};
2772  let Inst{7-6}   = lsb{1-0};
2773}
2774
2775class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2776              string opc, string asm, list<dag> pattern>
2777    : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2778  bits<4> Rn;
2779
2780  let Inst{19-16} = Rn;
2781}
2782
2783let Constraints = "$src = $Rd" in
2784def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2785                IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2786                [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]>, Sched<[WriteALU]> {
2787  let Inst{31-27} = 0b11110;
2788  let Inst{26} = 0; // should be 0.
2789  let Inst{25} = 1;
2790  let Inst{24-20} = 0b10110;
2791  let Inst{19-16} = 0b1111; // Rn
2792  let Inst{15} = 0;
2793  let Inst{5} = 0; // should be 0.
2794
2795  bits<10> imm;
2796  let msb{4-0} = imm{9-5};
2797  let lsb{4-0} = imm{4-0};
2798}
2799
2800def t2SBFX: T2TwoRegBitFI<
2801                (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
2802                 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []>, Sched<[WriteALU]> {
2803  let Inst{31-27} = 0b11110;
2804  let Inst{25} = 1;
2805  let Inst{24-20} = 0b10100;
2806  let Inst{15} = 0;
2807
2808  let hasSideEffects = 0;
2809}
2810
2811def t2UBFX: T2TwoRegBitFI<
2812                (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
2813                 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []>, Sched<[WriteALU]> {
2814  let Inst{31-27} = 0b11110;
2815  let Inst{25} = 1;
2816  let Inst{24-20} = 0b11100;
2817  let Inst{15} = 0;
2818
2819  let hasSideEffects = 0;
2820}
2821
2822// A8.8.247  UDF - Undefined (Encoding T2)
2823def t2UDF : T2XI<(outs), (ins imm0_65535:$imm16), IIC_Br, "udf.w\t$imm16",
2824                 [(int_arm_undefined imm0_65535:$imm16)]> {
2825  bits<16> imm16;
2826  let Inst{31-29} = 0b111;
2827  let Inst{28-27} = 0b10;
2828  let Inst{26-20} = 0b1111111;
2829  let Inst{19-16} = imm16{15-12};
2830  let Inst{15} = 0b1;
2831  let Inst{14-12} = 0b010;
2832  let Inst{11-0} = imm16{11-0};
2833}
2834
2835// A8.6.18  BFI - Bitfield insert (Encoding T1)
2836let Constraints = "$src = $Rd" in {
2837  def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2838                  (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2839                  IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2840                  [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
2841                                   bf_inv_mask_imm:$imm))]>, Sched<[WriteALU]> {
2842    let Inst{31-27} = 0b11110;
2843    let Inst{26} = 0; // should be 0.
2844    let Inst{25} = 1;
2845    let Inst{24-20} = 0b10110;
2846    let Inst{15} = 0;
2847    let Inst{5} = 0; // should be 0.
2848
2849    bits<10> imm;
2850    let msb{4-0} = imm{9-5};
2851    let lsb{4-0} = imm{4-0};
2852  }
2853}
2854
2855defm t2ORN  : T2I_bin_irs<0b0011, "orn",
2856                          IIC_iBITi, IIC_iBITr, IIC_iBITsi,
2857                          BinOpFrag<(or node:$LHS, (not node:$RHS))>, 0, "">;
2858def : t2InstAlias<"orn${s}${p}.w $Rd, $Rn, $imm",
2859   (t2ORNri rGPR:$Rd, rGPR:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
2860def : t2InstAlias<"orn${s}${p}.w $Rd, $Rn, $Rm",
2861   (t2ORNrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
2862def : t2InstAlias<"orn${s}${p}.w $Rd, $Rn, $ShiftedRm",
2863   (t2ORNrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm, pred:$p, cc_out:$s)>;
2864
2865/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
2866/// unary operation that produces a value. These are predicable and can be
2867/// changed to modify CPSR.
2868multiclass T2I_un_irs<bits<4> opcod, string opc,
2869                     InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
2870                      PatFrag opnode,
2871                      bit Cheap = 0, bit ReMat = 0, bit MoveImm = 0> {
2872   // shifted imm
2873   def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
2874                opc, "\t$Rd, $imm",
2875                [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]>, Sched<[WriteALU]> {
2876     let isAsCheapAsAMove = Cheap;
2877     let isReMaterializable = ReMat;
2878     let isMoveImm = MoveImm;
2879     let Inst{31-27} = 0b11110;
2880     let Inst{25} = 0;
2881     let Inst{24-21} = opcod;
2882     let Inst{19-16} = 0b1111; // Rn
2883     let Inst{15} = 0;
2884   }
2885   // register
2886   def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
2887                opc, ".w\t$Rd, $Rm",
2888                [(set rGPR:$Rd, (opnode rGPR:$Rm))]>, Sched<[WriteALU]> {
2889     let Inst{31-27} = 0b11101;
2890     let Inst{26-25} = 0b01;
2891     let Inst{24-21} = opcod;
2892     let Inst{19-16} = 0b1111; // Rn
2893     let Inst{14-12} = 0b000; // imm3
2894     let Inst{7-6} = 0b00; // imm2
2895     let Inst{5-4} = 0b00; // type
2896   }
2897   // shifted register
2898   def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
2899                opc, ".w\t$Rd, $ShiftedRm",
2900                [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]>,
2901                Sched<[WriteALU]> {
2902     let Inst{31-27} = 0b11101;
2903     let Inst{26-25} = 0b01;
2904     let Inst{24-21} = opcod;
2905     let Inst{19-16} = 0b1111; // Rn
2906   }
2907}
2908
2909// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2910let AddedComplexity = 1 in
2911defm t2MVN  : T2I_un_irs <0b0011, "mvn",
2912                          IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
2913                          not, 1, 1, 1>;
2914
2915let AddedComplexity = 1 in
2916def : T2Pat<(and     rGPR:$src, t2_so_imm_not:$imm),
2917            (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
2918
2919// top16Zero - answer true if the upper 16 bits of $src are 0, false otherwise
2920def top16Zero: PatLeaf<(i32 rGPR:$src), [{
2921  return !SDValue(N,0)->getValueType(0).isVector() &&
2922         CurDAG->MaskedValueIsZero(SDValue(N,0), APInt::getHighBitsSet(32, 16));
2923  }]>;
2924
2925// so_imm_notSext is needed instead of so_imm_not, as the value of imm
2926// will match the extended, not the original bitWidth for $src.
2927def : T2Pat<(and top16Zero:$src, t2_so_imm_notSext:$imm),
2928            (t2BICri rGPR:$src, t2_so_imm_notSext:$imm)>;
2929
2930
2931// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
2932def : T2Pat<(or      rGPR:$src, t2_so_imm_not:$imm),
2933            (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
2934            Requires<[IsThumb2]>;
2935
2936def : T2Pat<(t2_so_imm_not:$src),
2937            (t2MVNi t2_so_imm_not:$src)>;
2938
2939// There are shorter Thumb encodings for ADD than ORR, so to increase
2940// Thumb2SizeReduction's chances later on we select a t2ADD for an or where
2941// possible.
2942def : T2Pat<(or AddLikeOrOp:$Rn, t2_so_imm:$imm),
2943            (t2ADDri rGPR:$Rn, t2_so_imm:$imm)>;
2944
2945def : T2Pat<(or AddLikeOrOp:$Rn, imm0_4095:$Rm),
2946            (t2ADDri12 rGPR:$Rn, imm0_4095:$Rm)>;
2947
2948def : T2Pat<(or AddLikeOrOp:$Rn, non_imm32:$Rm),
2949            (t2ADDrr $Rn, $Rm)>;
2950
2951//===----------------------------------------------------------------------===//
2952//  Multiply Instructions.
2953//
2954let isCommutable = 1 in
2955def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2956                "mul", "\t$Rd, $Rn, $Rm",
2957                [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]>,
2958           Sched<[WriteMUL32, ReadMUL, ReadMUL]> {
2959  let Inst{31-27} = 0b11111;
2960  let Inst{26-23} = 0b0110;
2961  let Inst{22-20} = 0b000;
2962  let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2963  let Inst{7-4} = 0b0000; // Multiply
2964}
2965
2966class T2FourRegMLA<bits<4> op7_4, string opc, list<dag> pattern>
2967  : T2FourReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2968               opc, "\t$Rd, $Rn, $Rm, $Ra", pattern>,
2969               Requires<[IsThumb2, UseMulOps]>,
2970    Sched<[WriteMAC32, ReadMUL, ReadMUL, ReadMAC]>  {
2971  let Inst{31-27} = 0b11111;
2972  let Inst{26-23} = 0b0110;
2973  let Inst{22-20} = 0b000;
2974  let Inst{7-4} = op7_4;
2975}
2976
2977def t2MLA : T2FourRegMLA<0b0000, "mla",
2978                         [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm),
2979                                               rGPR:$Ra))]>;
2980def t2MLS: T2FourRegMLA<0b0001, "mls",
2981                        [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn,
2982                                                            rGPR:$Rm)))]>;
2983
2984// Extra precision multiplies with low / high results
2985let hasSideEffects = 0 in {
2986let isCommutable = 1 in {
2987def t2SMULL : T2MulLong<0b000, 0b0000, "smull",
2988                        [(set rGPR:$RdLo, rGPR:$RdHi,
2989                              (smullohi rGPR:$Rn, rGPR:$Rm))]>;
2990def t2UMULL : T2MulLong<0b010, 0b0000, "umull",
2991                        [(set rGPR:$RdLo, rGPR:$RdHi,
2992                              (umullohi rGPR:$Rn, rGPR:$Rm))]>;
2993} // isCommutable
2994
2995// Multiply + accumulate
2996def t2SMLAL : T2MlaLong<0b100, 0b0000, "smlal">;
2997def t2UMLAL : T2MlaLong<0b110, 0b0000, "umlal">;
2998def t2UMAAL : T2MlaLong<0b110, 0b0110, "umaal">, Requires<[IsThumb2, HasDSP]>;
2999} // hasSideEffects
3000
3001// Rounding variants of the below included for disassembly only
3002
3003// Most significant word multiply
3004class T2SMMUL<bits<4> op7_4, string opc, list<dag> pattern>
3005  : T2ThreeReg<(outs rGPR:$Rd),
3006               (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
3007               opc, "\t$Rd, $Rn, $Rm", pattern>,
3008               Requires<[IsThumb2, HasDSP]>,
3009    Sched<[WriteMUL32, ReadMUL, ReadMUL]> {
3010  let Inst{31-27} = 0b11111;
3011  let Inst{26-23} = 0b0110;
3012  let Inst{22-20} = 0b101;
3013  let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
3014  let Inst{7-4} = op7_4;
3015}
3016def t2SMMUL : T2SMMUL<0b0000, "smmul", [(set rGPR:$Rd, (mulhs rGPR:$Rn,
3017                                                              rGPR:$Rm))]>;
3018def t2SMMULR :
3019  T2SMMUL<0b0001, "smmulr",
3020          [(set rGPR:$Rd, (ARMsmmlar rGPR:$Rn, rGPR:$Rm, (i32 0)))]>;
3021
3022class T2FourRegSMMLA<bits<3> op22_20, bits<4> op7_4, string opc,
3023                     list<dag> pattern>
3024  : T2FourReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
3025              opc, "\t$Rd, $Rn, $Rm, $Ra", pattern>,
3026              Requires<[IsThumb2, HasDSP, UseMulOps]>,
3027    Sched<[WriteMAC32, ReadMUL, ReadMUL, ReadMAC]> {
3028  let Inst{31-27} = 0b11111;
3029  let Inst{26-23} = 0b0110;
3030  let Inst{22-20} = op22_20;
3031  let Inst{7-4} = op7_4;
3032}
3033
3034def t2SMMLA :   T2FourRegSMMLA<0b101, 0b0000, "smmla",
3035                [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]>;
3036def t2SMMLAR:   T2FourRegSMMLA<0b101, 0b0001, "smmlar",
3037                [(set rGPR:$Rd, (ARMsmmlar rGPR:$Rn, rGPR:$Rm, rGPR:$Ra))]>;
3038def t2SMMLS:    T2FourRegSMMLA<0b110, 0b0000, "smmls", []>;
3039def t2SMMLSR:   T2FourRegSMMLA<0b110, 0b0001, "smmlsr",
3040                [(set rGPR:$Rd, (ARMsmmlsr rGPR:$Rn, rGPR:$Rm, rGPR:$Ra))]>;
3041
3042class T2ThreeRegSMUL<bits<3> op22_20, bits<2> op5_4, string opc,
3043                     list<dag> pattern>
3044  : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16, opc,
3045               "\t$Rd, $Rn, $Rm", pattern>,
3046    Requires<[IsThumb2, HasDSP]>,
3047    Sched<[WriteMUL16, ReadMUL, ReadMUL]> {
3048    let Inst{31-27} = 0b11111;
3049    let Inst{26-23} = 0b0110;
3050    let Inst{22-20} = op22_20;
3051    let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
3052    let Inst{7-6} = 0b00;
3053    let Inst{5-4} = op5_4;
3054}
3055
3056def t2SMULBB : T2ThreeRegSMUL<0b001, 0b00, "smulbb",
3057             [(set rGPR:$Rd, (bb_mul rGPR:$Rn, rGPR:$Rm))]>;
3058def t2SMULBT : T2ThreeRegSMUL<0b001, 0b01, "smulbt",
3059             [(set rGPR:$Rd, (bt_mul rGPR:$Rn, rGPR:$Rm))]>;
3060def t2SMULTB : T2ThreeRegSMUL<0b001, 0b10, "smultb",
3061             [(set rGPR:$Rd, (tb_mul rGPR:$Rn, rGPR:$Rm))]>;
3062def t2SMULTT : T2ThreeRegSMUL<0b001, 0b11, "smultt",
3063             [(set rGPR:$Rd, (tt_mul rGPR:$Rn, rGPR:$Rm))]>;
3064def t2SMULWB : T2ThreeRegSMUL<0b011, 0b00, "smulwb",
3065             [(set rGPR:$Rd, (ARMsmulwb rGPR:$Rn, rGPR:$Rm))]>;
3066def t2SMULWT : T2ThreeRegSMUL<0b011, 0b01, "smulwt",
3067             [(set rGPR:$Rd, (ARMsmulwt rGPR:$Rn, rGPR:$Rm))]>;
3068
3069def : Thumb2DSPPat<(mul sext_16_node:$Rn, (sext_bottom_16 rGPR:$Rm)),
3070                   (t2SMULBB rGPR:$Rn, rGPR:$Rm)>;
3071def : Thumb2DSPPat<(mul sext_16_node:$Rn, (sext_top_16 rGPR:$Rm)),
3072                   (t2SMULBT rGPR:$Rn, rGPR:$Rm)>;
3073def : Thumb2DSPPat<(mul (sext_top_16 rGPR:$Rn), sext_16_node:$Rm),
3074                   (t2SMULTB rGPR:$Rn, rGPR:$Rm)>;
3075
3076def : Thumb2DSPPat<(int_arm_smulbb rGPR:$Rn, rGPR:$Rm),
3077                   (t2SMULBB rGPR:$Rn, rGPR:$Rm)>;
3078def : Thumb2DSPPat<(int_arm_smulbt rGPR:$Rn, rGPR:$Rm),
3079                   (t2SMULBT rGPR:$Rn, rGPR:$Rm)>;
3080def : Thumb2DSPPat<(int_arm_smultb rGPR:$Rn, rGPR:$Rm),
3081                   (t2SMULTB rGPR:$Rn, rGPR:$Rm)>;
3082def : Thumb2DSPPat<(int_arm_smultt rGPR:$Rn, rGPR:$Rm),
3083                   (t2SMULTT rGPR:$Rn, rGPR:$Rm)>;
3084def : Thumb2DSPPat<(int_arm_smulwb rGPR:$Rn, rGPR:$Rm),
3085                   (t2SMULWB rGPR:$Rn, rGPR:$Rm)>;
3086def : Thumb2DSPPat<(int_arm_smulwt rGPR:$Rn, rGPR:$Rm),
3087                   (t2SMULWT rGPR:$Rn, rGPR:$Rm)>;
3088
3089class T2FourRegSMLA<bits<3> op22_20, bits<2> op5_4, string opc,
3090                    list<dag> pattern>
3091  : T2FourReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMUL16,
3092               opc, "\t$Rd, $Rn, $Rm, $Ra", pattern>,
3093    Requires<[IsThumb2, HasDSP, UseMulOps]>,
3094    Sched<[WriteMAC16, ReadMUL, ReadMUL, ReadMAC]>  {
3095    let Inst{31-27} = 0b11111;
3096    let Inst{26-23} = 0b0110;
3097    let Inst{22-20} = op22_20;
3098    let Inst{7-6} = 0b00;
3099    let Inst{5-4} = op5_4;
3100}
3101
3102def t2SMLABB : T2FourRegSMLA<0b001, 0b00, "smlabb",
3103             [(set rGPR:$Rd, (add rGPR:$Ra, (bb_mul rGPR:$Rn, rGPR:$Rm)))]>;
3104def t2SMLABT : T2FourRegSMLA<0b001, 0b01, "smlabt",
3105             [(set rGPR:$Rd, (add rGPR:$Ra, (bt_mul rGPR:$Rn, rGPR:$Rm)))]>;
3106def t2SMLATB : T2FourRegSMLA<0b001, 0b10, "smlatb",
3107             [(set rGPR:$Rd, (add rGPR:$Ra, (tb_mul rGPR:$Rn, rGPR:$Rm)))]>;
3108def t2SMLATT : T2FourRegSMLA<0b001, 0b11, "smlatt",
3109             [(set rGPR:$Rd, (add rGPR:$Ra, (tt_mul rGPR:$Rn, rGPR:$Rm)))]>;
3110def t2SMLAWB : T2FourRegSMLA<0b011, 0b00, "smlawb",
3111             [(set rGPR:$Rd, (add rGPR:$Ra, (ARMsmulwb rGPR:$Rn, rGPR:$Rm)))]>;
3112def t2SMLAWT : T2FourRegSMLA<0b011, 0b01, "smlawt",
3113             [(set rGPR:$Rd, (add rGPR:$Ra, (ARMsmulwt rGPR:$Rn, rGPR:$Rm)))]>;
3114
3115def : Thumb2DSPMulPat<(add rGPR:$Ra, (mul sext_16_node:$Rn, sext_16_node:$Rm)),
3116                      (t2SMLABB rGPR:$Rn, rGPR:$Rm, rGPR:$Ra)>;
3117def : Thumb2DSPMulPat<(add rGPR:$Ra, (mul sext_16_node:$Rn,
3118                                          (sext_bottom_16 rGPR:$Rm))),
3119                      (t2SMLABB rGPR:$Rn, rGPR:$Rm, rGPR:$Ra)>;
3120def : Thumb2DSPMulPat<(add rGPR:$Ra, (mul sext_16_node:$Rn,
3121                                          (sext_top_16 rGPR:$Rm))),
3122                      (t2SMLABT rGPR:$Rn, rGPR:$Rm, rGPR:$Ra)>;
3123def : Thumb2DSPMulPat<(add rGPR:$Ra, (mul (sext_top_16 rGPR:$Rn),
3124                                          sext_16_node:$Rm)),
3125                      (t2SMLATB rGPR:$Rn, rGPR:$Rm, rGPR:$Ra)>;
3126
3127def : Thumb2DSPPat<(int_arm_smlabb GPR:$a, GPR:$b, GPR:$acc),
3128                   (t2SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3129def : Thumb2DSPPat<(int_arm_smlabt GPR:$a, GPR:$b, GPR:$acc),
3130                   (t2SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3131def : Thumb2DSPPat<(int_arm_smlatb GPR:$a, GPR:$b, GPR:$acc),
3132                   (t2SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3133def : Thumb2DSPPat<(int_arm_smlatt GPR:$a, GPR:$b, GPR:$acc),
3134                   (t2SMLATT GPR:$a, GPR:$b, GPR:$acc)>;
3135def : Thumb2DSPPat<(int_arm_smlawb GPR:$a, GPR:$b, GPR:$acc),
3136                   (t2SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3137def : Thumb2DSPPat<(int_arm_smlawt GPR:$a, GPR:$b, GPR:$acc),
3138                   (t2SMLAWT GPR:$a, GPR:$b, GPR:$acc)>;
3139
3140// Halfword multiple accumulate long: SMLAL<x><y>
3141def t2SMLALBB : T2MlaLong<0b100, 0b1000, "smlalbb">,
3142                          Requires<[IsThumb2, HasDSP]>;
3143def t2SMLALBT : T2MlaLong<0b100, 0b1001, "smlalbt">,
3144                          Requires<[IsThumb2, HasDSP]>;
3145def t2SMLALTB : T2MlaLong<0b100, 0b1010, "smlaltb">,
3146                          Requires<[IsThumb2, HasDSP]>;
3147def t2SMLALTT : T2MlaLong<0b100, 0b1011, "smlaltt">,
3148                          Requires<[IsThumb2, HasDSP]>;
3149
3150def : Thumb2DSPPat<(ARMsmlalbb GPR:$Rn, GPR:$Rm, GPR:$RLo, GPR:$RHi),
3151                   (t2SMLALBB $Rn, $Rm, $RLo, $RHi)>;
3152def : Thumb2DSPPat<(ARMsmlalbt GPR:$Rn, GPR:$Rm, GPR:$RLo, GPR:$RHi),
3153                   (t2SMLALBT $Rn, $Rm, $RLo, $RHi)>;
3154def : Thumb2DSPPat<(ARMsmlaltb GPR:$Rn, GPR:$Rm, GPR:$RLo, GPR:$RHi),
3155                   (t2SMLALTB $Rn, $Rm, $RLo, $RHi)>;
3156def : Thumb2DSPPat<(ARMsmlaltt GPR:$Rn, GPR:$Rm, GPR:$RLo, GPR:$RHi),
3157                   (t2SMLALTT $Rn, $Rm, $RLo, $RHi)>;
3158
3159class T2DualHalfMul<bits<3> op22_20, bits<4> op7_4, string opc,
3160                    Intrinsic intrinsic>
3161  : T2ThreeReg_mac<0, op22_20, op7_4,
3162                   (outs rGPR:$Rd),
3163                   (ins rGPR:$Rn, rGPR:$Rm),
3164                   IIC_iMAC32, opc, "\t$Rd, $Rn, $Rm",
3165                   [(set rGPR:$Rd, (intrinsic rGPR:$Rn, rGPR:$Rm))]>,
3166                   Requires<[IsThumb2, HasDSP]>,
3167   Sched<[WriteMAC32, ReadMUL, ReadMUL, ReadMAC]> {
3168  let Inst{15-12} = 0b1111;
3169}
3170
3171// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
3172def t2SMUAD: T2DualHalfMul<0b010, 0b0000, "smuad", int_arm_smuad>;
3173def t2SMUADX: T2DualHalfMul<0b010, 0b0001, "smuadx", int_arm_smuadx>;
3174def t2SMUSD: T2DualHalfMul<0b100, 0b0000, "smusd", int_arm_smusd>;
3175def t2SMUSDX: T2DualHalfMul<0b100, 0b0001, "smusdx", int_arm_smusdx>;
3176
3177class T2DualHalfMulAdd<bits<3> op22_20, bits<4> op7_4, string opc,
3178                       Intrinsic intrinsic>
3179  : T2FourReg_mac<0, op22_20, op7_4,
3180                  (outs rGPR:$Rd),
3181                  (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra),
3182                  IIC_iMAC32, opc, "\t$Rd, $Rn, $Rm, $Ra",
3183                  [(set rGPR:$Rd, (intrinsic rGPR:$Rn, rGPR:$Rm, rGPR:$Ra))]>,
3184                  Requires<[IsThumb2, HasDSP]>;
3185
3186def t2SMLAD   : T2DualHalfMulAdd<0b010, 0b0000, "smlad", int_arm_smlad>;
3187def t2SMLADX  : T2DualHalfMulAdd<0b010, 0b0001, "smladx", int_arm_smladx>;
3188def t2SMLSD   : T2DualHalfMulAdd<0b100, 0b0000, "smlsd", int_arm_smlsd>;
3189def t2SMLSDX  : T2DualHalfMulAdd<0b100, 0b0001, "smlsdx", int_arm_smlsdx>;
3190
3191class T2DualHalfMulAddLong<bits<3> op22_20, bits<4> op7_4, string opc>
3192  : T2FourReg_mac<1, op22_20, op7_4,
3193                  (outs rGPR:$Ra, rGPR:$Rd),
3194                  (ins rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi),
3195                  IIC_iMAC64, opc, "\t$Ra, $Rd, $Rn, $Rm", []>,
3196                  RegConstraint<"$Ra = $RLo, $Rd = $RHi">,
3197                  Requires<[IsThumb2, HasDSP]>,
3198    Sched<[WriteMAC64Lo, WriteMAC64Hi, ReadMUL, ReadMUL, ReadMAC, ReadMAC]>;
3199
3200def t2SMLALD  : T2DualHalfMulAddLong<0b100, 0b1100, "smlald">;
3201def t2SMLALDX : T2DualHalfMulAddLong<0b100, 0b1101, "smlaldx">;
3202def t2SMLSLD  : T2DualHalfMulAddLong<0b101, 0b1100, "smlsld">;
3203def t2SMLSLDX : T2DualHalfMulAddLong<0b101, 0b1101, "smlsldx">;
3204
3205def : Thumb2DSPPat<(ARMSmlald rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi),
3206                   (t2SMLALD rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi)>;
3207def : Thumb2DSPPat<(ARMSmlaldx rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi),
3208                   (t2SMLALDX rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi)>;
3209def : Thumb2DSPPat<(ARMSmlsld rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi),
3210                   (t2SMLSLD rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi)>;
3211def : Thumb2DSPPat<(ARMSmlsldx rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi),
3212                   (t2SMLSLDX rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi)>;
3213
3214//===----------------------------------------------------------------------===//
3215//  Division Instructions.
3216//  Signed and unsigned division on v7-M
3217//
3218def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iDIV,
3219                 "sdiv", "\t$Rd, $Rn, $Rm",
3220                 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
3221                 Requires<[HasDivideInThumb, IsThumb, HasV8MBaseline]>,
3222             Sched<[WriteDIV]> {
3223  let Inst{31-27} = 0b11111;
3224  let Inst{26-21} = 0b011100;
3225  let Inst{20} = 0b1;
3226  let Inst{15-12} = 0b1111;
3227  let Inst{7-4} = 0b1111;
3228}
3229
3230def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iDIV,
3231                 "udiv", "\t$Rd, $Rn, $Rm",
3232                 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
3233                 Requires<[HasDivideInThumb, IsThumb, HasV8MBaseline]>,
3234             Sched<[WriteDIV]> {
3235  let Inst{31-27} = 0b11111;
3236  let Inst{26-21} = 0b011101;
3237  let Inst{20} = 0b1;
3238  let Inst{15-12} = 0b1111;
3239  let Inst{7-4} = 0b1111;
3240}
3241
3242//===----------------------------------------------------------------------===//
3243//  Misc. Arithmetic Instructions.
3244//
3245
3246class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
3247      InstrItinClass itin, string opc, string asm, list<dag> pattern>
3248  : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
3249  let Inst{31-27} = 0b11111;
3250  let Inst{26-22} = 0b01010;
3251  let Inst{21-20} = op1;
3252  let Inst{15-12} = 0b1111;
3253  let Inst{7-6} = 0b10;
3254  let Inst{5-4} = op2;
3255  let Rn{3-0} = Rm;
3256}
3257
3258def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
3259                    "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>,
3260                    Sched<[WriteALU]>;
3261
3262def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
3263                      "rbit", "\t$Rd, $Rm",
3264                      [(set rGPR:$Rd, (bitreverse rGPR:$Rm))]>,
3265                      Sched<[WriteALU]>;
3266
3267def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
3268                 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>,
3269                 Sched<[WriteALU]>;
3270
3271def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
3272                       "rev16", ".w\t$Rd, $Rm",
3273                [(set rGPR:$Rd, (rotr (bswap rGPR:$Rm), (i32 16)))]>,
3274                Sched<[WriteALU]>;
3275
3276def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
3277                       "revsh", ".w\t$Rd, $Rm",
3278                 [(set rGPR:$Rd, (sra (bswap rGPR:$Rm), (i32 16)))]>,
3279                 Sched<[WriteALU]>;
3280
3281def : T2Pat<(or (sra (shl rGPR:$Rm, (i32 24)), (i32 16)),
3282                (and (srl rGPR:$Rm, (i32 8)), 0xFF)),
3283            (t2REVSH rGPR:$Rm)>;
3284
3285def t2PKHBT : T2ThreeReg<
3286            (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, pkh_lsl_amt:$sh),
3287                  IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
3288                  [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
3289                                      (and (shl rGPR:$Rm, pkh_lsl_amt:$sh),
3290                                           0xFFFF0000)))]>,
3291                  Requires<[HasDSP, IsThumb2]>,
3292                  Sched<[WriteALUsi, ReadALU]> {
3293  let Inst{31-27} = 0b11101;
3294  let Inst{26-25} = 0b01;
3295  let Inst{24-20} = 0b01100;
3296  let Inst{5} = 0; // BT form
3297  let Inst{4} = 0;
3298
3299  bits<5> sh;
3300  let Inst{14-12} = sh{4-2};
3301  let Inst{7-6}   = sh{1-0};
3302}
3303
3304// Alternate cases for PKHBT where identities eliminate some nodes.
3305def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
3306            (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
3307            Requires<[HasDSP, IsThumb2]>;
3308def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
3309            (t2PKHBT rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
3310            Requires<[HasDSP, IsThumb2]>;
3311
3312// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3313// will match the pattern below.
3314def t2PKHTB : T2ThreeReg<
3315                  (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, pkh_asr_amt:$sh),
3316                  IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
3317                  [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
3318                                       (and (sra rGPR:$Rm, pkh_asr_amt:$sh),
3319                                            0xFFFF)))]>,
3320                  Requires<[HasDSP, IsThumb2]>,
3321                  Sched<[WriteALUsi, ReadALU]> {
3322  let Inst{31-27} = 0b11101;
3323  let Inst{26-25} = 0b01;
3324  let Inst{24-20} = 0b01100;
3325  let Inst{5} = 1; // TB form
3326  let Inst{4} = 0;
3327
3328  bits<5> sh;
3329  let Inst{14-12} = sh{4-2};
3330  let Inst{7-6}   = sh{1-0};
3331}
3332
3333// Alternate cases for PKHTB where identities eliminate some nodes.  Note that
3334// a shift amount of 0 is *not legal* here, it is PKHBT instead.
3335// We also can not replace a srl (17..31) by an arithmetic shift we would use in
3336// pkhtb src1, src2, asr (17..31).
3337def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16:$sh)),
3338            (t2PKHTB rGPR:$src1, rGPR:$src2, imm16:$sh)>,
3339            Requires<[HasDSP, IsThumb2]>;
3340def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (sra rGPR:$src2, imm16_31:$sh)),
3341            (t2PKHTB rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
3342            Requires<[HasDSP, IsThumb2]>;
3343def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
3344                (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
3345            (t2PKHTB rGPR:$src1, rGPR:$src2, imm1_15:$sh)>,
3346            Requires<[HasDSP, IsThumb2]>;
3347
3348//===----------------------------------------------------------------------===//
3349// CRC32 Instructions
3350//
3351// Polynomials:
3352// + CRC32{B,H,W}       0x04C11DB7
3353// + CRC32C{B,H,W}      0x1EDC6F41
3354//
3355
3356class T2I_crc32<bit C, bits<2> sz, string suffix, SDPatternOperator builtin>
3357  : T2ThreeRegNoP<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), NoItinerary,
3358               !strconcat("crc32", suffix, "\t$Rd, $Rn, $Rm"),
3359               [(set rGPR:$Rd, (builtin rGPR:$Rn, rGPR:$Rm))]>,
3360               Requires<[IsThumb2, HasV8, HasCRC]> {
3361  let Inst{31-27} = 0b11111;
3362  let Inst{26-21} = 0b010110;
3363  let Inst{20}    = C;
3364  let Inst{15-12} = 0b1111;
3365  let Inst{7-6}   = 0b10;
3366  let Inst{5-4}   = sz;
3367}
3368
3369def t2CRC32B  : T2I_crc32<0, 0b00, "b", int_arm_crc32b>;
3370def t2CRC32CB : T2I_crc32<1, 0b00, "cb", int_arm_crc32cb>;
3371def t2CRC32H  : T2I_crc32<0, 0b01, "h", int_arm_crc32h>;
3372def t2CRC32CH : T2I_crc32<1, 0b01, "ch", int_arm_crc32ch>;
3373def t2CRC32W  : T2I_crc32<0, 0b10, "w", int_arm_crc32w>;
3374def t2CRC32CW : T2I_crc32<1, 0b10, "cw", int_arm_crc32cw>;
3375
3376//===----------------------------------------------------------------------===//
3377//  Comparison Instructions...
3378//
3379defm t2CMP  : T2I_cmp_irs<0b1101, "cmp", GPRnopc,
3380                          IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi, ARMcmp>;
3381
3382def : T2Pat<(ARMcmpZ  GPRnopc:$lhs, t2_so_imm:$imm),
3383            (t2CMPri  GPRnopc:$lhs, t2_so_imm:$imm)>;
3384def : T2Pat<(ARMcmpZ  GPRnopc:$lhs, rGPR:$rhs),
3385            (t2CMPrr  GPRnopc:$lhs, rGPR:$rhs)>;
3386def : T2Pat<(ARMcmpZ  GPRnopc:$lhs, t2_so_reg_oneuse:$rhs),
3387            (t2CMPrs  GPRnopc:$lhs, t2_so_reg_oneuse:$rhs)>;
3388
3389let isCompare = 1, Defs = [CPSR] in {
3390   // shifted imm
3391   def t2CMNri : T2OneRegCmpImm<
3392                (outs), (ins GPRnopc:$Rn, t2_so_imm:$imm), IIC_iCMPi,
3393                "cmn", ".w\t$Rn, $imm",
3394                [(ARMcmn GPRnopc:$Rn, (ineg t2_so_imm:$imm))]>,
3395                Sched<[WriteCMP, ReadALU]> {
3396     let Inst{31-27} = 0b11110;
3397     let Inst{25} = 0;
3398     let Inst{24-21} = 0b1000;
3399     let Inst{20} = 1; // The S bit.
3400     let Inst{15} = 0;
3401     let Inst{11-8} = 0b1111; // Rd
3402   }
3403   // register
3404   def t2CMNzrr : T2TwoRegCmp<
3405                (outs), (ins GPRnopc:$Rn, rGPR:$Rm), IIC_iCMPr,
3406                "cmn", ".w\t$Rn, $Rm",
3407                [(BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>
3408                  GPRnopc:$Rn, rGPR:$Rm)]>, Sched<[WriteCMP, ReadALU, ReadALU]> {
3409     let Inst{31-27} = 0b11101;
3410     let Inst{26-25} = 0b01;
3411     let Inst{24-21} = 0b1000;
3412     let Inst{20} = 1; // The S bit.
3413     let Inst{14-12} = 0b000; // imm3
3414     let Inst{11-8} = 0b1111; // Rd
3415     let Inst{7-6} = 0b00; // imm2
3416     let Inst{5-4} = 0b00; // type
3417   }
3418   // shifted register
3419   def t2CMNzrs : T2OneRegCmpShiftedReg<
3420                (outs), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm), IIC_iCMPsi,
3421                "cmn", ".w\t$Rn, $ShiftedRm",
3422                [(BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>
3423                  GPRnopc:$Rn, t2_so_reg:$ShiftedRm)]>,
3424                  Sched<[WriteCMPsi, ReadALU, ReadALU]> {
3425     let Inst{31-27} = 0b11101;
3426     let Inst{26-25} = 0b01;
3427     let Inst{24-21} = 0b1000;
3428     let Inst{20} = 1; // The S bit.
3429     let Inst{11-8} = 0b1111; // Rd
3430   }
3431}
3432
3433// Assembler aliases w/o the ".w" suffix.
3434// No alias here for 'rr' version as not all instantiations of this multiclass
3435// want one (CMP in particular, does not).
3436def : t2InstAlias<"cmn${p} $Rn, $imm",
3437   (t2CMNri GPRnopc:$Rn, t2_so_imm:$imm, pred:$p)>;
3438def : t2InstAlias<"cmn${p} $Rn, $shift",
3439   (t2CMNzrs GPRnopc:$Rn, t2_so_reg:$shift, pred:$p)>;
3440
3441def : T2Pat<(ARMcmp  GPR:$src, t2_so_imm_neg:$imm),
3442            (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
3443
3444def : T2Pat<(ARMcmpZ GPRnopc:$src, t2_so_imm_neg:$imm),
3445            (t2CMNri GPRnopc:$src, t2_so_imm_neg:$imm)>;
3446
3447defm t2TST  : T2I_cmp_irs<0b0000, "tst", rGPR,
3448                          IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
3449                         BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>>;
3450defm t2TEQ  : T2I_cmp_irs<0b0100, "teq", rGPR,
3451                          IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
3452                         BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>>;
3453
3454// Conditional moves
3455let hasSideEffects = 0 in {
3456
3457let isCommutable = 1, isSelect = 1 in
3458def t2MOVCCr : t2PseudoInst<(outs rGPR:$Rd),
3459                            (ins rGPR:$false, rGPR:$Rm, cmovpred:$p),
3460                            4, IIC_iCMOVr,
3461                            [(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm,
3462                                                     cmovpred:$p))]>,
3463               RegConstraint<"$false = $Rd">, Sched<[WriteALU]>;
3464
3465let isMoveImm = 1 in
3466def t2MOVCCi
3467    : t2PseudoInst<(outs rGPR:$Rd),
3468                   (ins rGPR:$false, t2_so_imm:$imm, cmovpred:$p),
3469                   4, IIC_iCMOVi,
3470                   [(set rGPR:$Rd, (ARMcmov rGPR:$false,t2_so_imm:$imm,
3471                                            cmovpred:$p))]>,
3472      RegConstraint<"$false = $Rd">, Sched<[WriteALU]>;
3473
3474let isCodeGenOnly = 1 in {
3475let isMoveImm = 1 in
3476def t2MOVCCi16
3477    : t2PseudoInst<(outs rGPR:$Rd),
3478                   (ins  rGPR:$false, imm0_65535_expr:$imm, cmovpred:$p),
3479                   4, IIC_iCMOVi,
3480                   [(set rGPR:$Rd, (ARMcmov rGPR:$false, imm0_65535:$imm,
3481                                            cmovpred:$p))]>,
3482      RegConstraint<"$false = $Rd">, Sched<[WriteALU]>;
3483
3484let isMoveImm = 1 in
3485def t2MVNCCi
3486    : t2PseudoInst<(outs rGPR:$Rd),
3487                   (ins rGPR:$false, t2_so_imm:$imm, cmovpred:$p),
3488                   4, IIC_iCMOVi,
3489                   [(set rGPR:$Rd,
3490                         (ARMcmov rGPR:$false, t2_so_imm_not:$imm,
3491                                  cmovpred:$p))]>,
3492      RegConstraint<"$false = $Rd">, Sched<[WriteALU]>;
3493
3494class MOVCCShPseudo<SDPatternOperator opnode, Operand ty>
3495    : t2PseudoInst<(outs rGPR:$Rd),
3496                   (ins rGPR:$false, rGPR:$Rm, i32imm:$imm, cmovpred:$p),
3497                   4, IIC_iCMOVsi,
3498                   [(set rGPR:$Rd, (ARMcmov rGPR:$false,
3499                                            (opnode rGPR:$Rm, (i32 ty:$imm)),
3500                                            cmovpred:$p))]>,
3501      RegConstraint<"$false = $Rd">, Sched<[WriteALU]>;
3502
3503def t2MOVCClsl : MOVCCShPseudo<shl,  imm0_31>;
3504def t2MOVCClsr : MOVCCShPseudo<srl,  imm_sr>;
3505def t2MOVCCasr : MOVCCShPseudo<sra,  imm_sr>;
3506def t2MOVCCror : MOVCCShPseudo<rotr, imm0_31>;
3507
3508let isMoveImm = 1 in
3509def t2MOVCCi32imm
3510    : t2PseudoInst<(outs rGPR:$dst),
3511                   (ins rGPR:$false, i32imm:$src, cmovpred:$p),
3512                   8, IIC_iCMOVix2,
3513                   [(set rGPR:$dst, (ARMcmov rGPR:$false, imm:$src,
3514                                             cmovpred:$p))]>,
3515      RegConstraint<"$false = $dst">;
3516} // isCodeGenOnly = 1
3517
3518} // hasSideEffects
3519
3520//===----------------------------------------------------------------------===//
3521// Atomic operations intrinsics
3522//
3523
3524// memory barriers protect the atomic sequences
3525let hasSideEffects = 1 in {
3526def t2DMB : T2I<(outs), (ins memb_opt:$opt), NoItinerary,
3527                "dmb", "\t$opt", [(int_arm_dmb (i32 imm0_15:$opt))]>,
3528                Requires<[IsThumb, HasDB]> {
3529  bits<4> opt;
3530  let Inst{31-4} = 0xf3bf8f5;
3531  let Inst{3-0} = opt;
3532}
3533
3534def t2DSB : T2I<(outs), (ins memb_opt:$opt), NoItinerary,
3535                "dsb", "\t$opt", [(int_arm_dsb (i32 imm0_15:$opt))]>,
3536                Requires<[IsThumb, HasDB]> {
3537  bits<4> opt;
3538  let Inst{31-4} = 0xf3bf8f4;
3539  let Inst{3-0} = opt;
3540}
3541
3542def t2ISB : T2I<(outs), (ins instsyncb_opt:$opt), NoItinerary,
3543                "isb", "\t$opt", [(int_arm_isb (i32 imm0_15:$opt))]>,
3544                Requires<[IsThumb, HasDB]> {
3545  bits<4> opt;
3546  let Inst{31-4} = 0xf3bf8f6;
3547  let Inst{3-0} = opt;
3548}
3549
3550let hasNoSchedulingInfo = 1 in
3551def t2TSB : T2I<(outs), (ins tsb_opt:$opt), NoItinerary,
3552                "tsb", "\t$opt", []>, Requires<[IsThumb, HasV8_4a]> {
3553  let Inst{31-0} = 0xf3af8012;
3554}
3555}
3556
3557// Armv8.5-A speculation barrier
3558def t2SB : Thumb2XI<(outs), (ins), AddrModeNone, 4, NoItinerary, "sb", "", []>,
3559           Requires<[IsThumb2, HasSB]>, Sched<[]> {
3560  let Inst{31-0} = 0xf3bf8f70;
3561  let Unpredictable = 0x000f2f0f;
3562  let hasSideEffects = 1;
3563}
3564
3565class T2I_ldrex<bits<4> opcod, dag oops, dag iops, AddrMode am, int sz,
3566                InstrItinClass itin, string opc, string asm, string cstr,
3567                list<dag> pattern, bits<4> rt2 = 0b1111>
3568  : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
3569  let Inst{31-27} = 0b11101;
3570  let Inst{26-20} = 0b0001101;
3571  let Inst{11-8} = rt2;
3572  let Inst{7-4} = opcod;
3573  let Inst{3-0} = 0b1111;
3574
3575  bits<4> addr;
3576  bits<4> Rt;
3577  let Inst{19-16} = addr;
3578  let Inst{15-12} = Rt;
3579}
3580class T2I_strex<bits<4> opcod, dag oops, dag iops, AddrMode am, int sz,
3581                InstrItinClass itin, string opc, string asm, string cstr,
3582                list<dag> pattern, bits<4> rt2 = 0b1111>
3583  : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
3584  let Inst{31-27} = 0b11101;
3585  let Inst{26-20} = 0b0001100;
3586  let Inst{11-8} = rt2;
3587  let Inst{7-4} = opcod;
3588
3589  bits<4> Rd;
3590  bits<4> addr;
3591  bits<4> Rt;
3592  let Inst{3-0}  = Rd;
3593  let Inst{19-16} = addr;
3594  let Inst{15-12} = Rt;
3595}
3596
3597let mayLoad = 1 in {
3598def t2LDREXB : T2I_ldrex<0b0100, (outs rGPR:$Rt), (ins addr_offset_none:$addr),
3599                         AddrModeNone, 4, NoItinerary,
3600                         "ldrexb", "\t$Rt, $addr", "",
3601                         [(set rGPR:$Rt, (ldrex_1 addr_offset_none:$addr))]>,
3602               Requires<[IsThumb, HasV8MBaseline]>, Sched<[WriteLd]>;
3603def t2LDREXH : T2I_ldrex<0b0101, (outs rGPR:$Rt), (ins addr_offset_none:$addr),
3604                         AddrModeNone, 4, NoItinerary,
3605                         "ldrexh", "\t$Rt, $addr", "",
3606                         [(set rGPR:$Rt, (ldrex_2 addr_offset_none:$addr))]>,
3607               Requires<[IsThumb, HasV8MBaseline]>, Sched<[WriteLd]>;
3608def t2LDREX  : Thumb2I<(outs rGPR:$Rt), (ins t2addrmode_imm0_1020s4:$addr),
3609                       AddrModeT2_ldrex, 4, NoItinerary,
3610                       "ldrex", "\t$Rt, $addr", "",
3611                     [(set rGPR:$Rt, (ldrex_4 t2addrmode_imm0_1020s4:$addr))]>,
3612               Requires<[IsThumb, HasV8MBaseline]>, Sched<[WriteLd]> {
3613  bits<4> Rt;
3614  bits<12> addr;
3615  let Inst{31-27} = 0b11101;
3616  let Inst{26-20} = 0b0000101;
3617  let Inst{19-16} = addr{11-8};
3618  let Inst{15-12} = Rt;
3619  let Inst{11-8} = 0b1111;
3620  let Inst{7-0} = addr{7-0};
3621}
3622let hasExtraDefRegAllocReq = 1 in
3623def t2LDREXD : T2I_ldrex<0b0111, (outs rGPR:$Rt, rGPR:$Rt2),
3624                         (ins addr_offset_none:$addr),
3625                         AddrModeNone, 4, NoItinerary,
3626                         "ldrexd", "\t$Rt, $Rt2, $addr", "",
3627                         [], {?, ?, ?, ?}>,
3628               Requires<[IsThumb2, IsNotMClass]>, Sched<[WriteLd]> {
3629  bits<4> Rt2;
3630  let Inst{11-8} = Rt2;
3631}
3632def t2LDAEXB : T2I_ldrex<0b1100, (outs rGPR:$Rt), (ins addr_offset_none:$addr),
3633                         AddrModeNone, 4, NoItinerary,
3634                         "ldaexb", "\t$Rt, $addr", "",
3635                         [(set rGPR:$Rt, (ldaex_1 addr_offset_none:$addr))]>,
3636               Requires<[IsThumb, HasAcquireRelease, HasV7Clrex]>, Sched<[WriteLd]>;
3637def t2LDAEXH : T2I_ldrex<0b1101, (outs rGPR:$Rt), (ins addr_offset_none:$addr),
3638                         AddrModeNone, 4, NoItinerary,
3639                         "ldaexh", "\t$Rt, $addr", "",
3640                         [(set rGPR:$Rt, (ldaex_2 addr_offset_none:$addr))]>,
3641               Requires<[IsThumb, HasAcquireRelease, HasV7Clrex]>, Sched<[WriteLd]>;
3642def t2LDAEX  : Thumb2I<(outs rGPR:$Rt), (ins addr_offset_none:$addr),
3643                       AddrModeNone, 4, NoItinerary,
3644                       "ldaex", "\t$Rt, $addr", "",
3645                         [(set rGPR:$Rt, (ldaex_4 addr_offset_none:$addr))]>,
3646               Requires<[IsThumb, HasAcquireRelease, HasV7Clrex]>, Sched<[WriteLd]> {
3647  bits<4> Rt;
3648  bits<4> addr;
3649  let Inst{31-27} = 0b11101;
3650  let Inst{26-20} = 0b0001101;
3651  let Inst{19-16} = addr;
3652  let Inst{15-12} = Rt;
3653  let Inst{11-8} = 0b1111;
3654  let Inst{7-0} = 0b11101111;
3655}
3656let hasExtraDefRegAllocReq = 1 in
3657def t2LDAEXD : T2I_ldrex<0b1111, (outs rGPR:$Rt, rGPR:$Rt2),
3658                         (ins addr_offset_none:$addr),
3659                         AddrModeNone, 4, NoItinerary,
3660                         "ldaexd", "\t$Rt, $Rt2, $addr", "",
3661                         [], {?, ?, ?, ?}>, Requires<[IsThumb,
3662                         HasAcquireRelease, HasV7Clrex, IsNotMClass]>, Sched<[WriteLd]> {
3663  bits<4> Rt2;
3664  let Inst{11-8} = Rt2;
3665
3666  let Inst{7} = 1;
3667}
3668}
3669
3670let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3671def t2STREXB : T2I_strex<0b0100, (outs rGPR:$Rd),
3672                         (ins rGPR:$Rt, addr_offset_none:$addr),
3673                         AddrModeNone, 4, NoItinerary,
3674                         "strexb", "\t$Rd, $Rt, $addr", "",
3675                         [(set rGPR:$Rd,
3676                               (strex_1 rGPR:$Rt, addr_offset_none:$addr))]>,
3677               Requires<[IsThumb, HasV8MBaseline]>, Sched<[WriteST]>;
3678def t2STREXH : T2I_strex<0b0101, (outs rGPR:$Rd),
3679                         (ins rGPR:$Rt, addr_offset_none:$addr),
3680                         AddrModeNone, 4, NoItinerary,
3681                         "strexh", "\t$Rd, $Rt, $addr", "",
3682                         [(set rGPR:$Rd,
3683                               (strex_2 rGPR:$Rt, addr_offset_none:$addr))]>,
3684               Requires<[IsThumb, HasV8MBaseline]>, Sched<[WriteST]>;
3685
3686def t2STREX  : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt,
3687                             t2addrmode_imm0_1020s4:$addr),
3688                  AddrModeT2_ldrex, 4, NoItinerary,
3689                  "strex", "\t$Rd, $Rt, $addr", "",
3690                  [(set rGPR:$Rd,
3691                        (strex_4 rGPR:$Rt, t2addrmode_imm0_1020s4:$addr))]>,
3692               Requires<[IsThumb, HasV8MBaseline]>, Sched<[WriteST]> {
3693  bits<4> Rd;
3694  bits<4> Rt;
3695  bits<12> addr;
3696  let Inst{31-27} = 0b11101;
3697  let Inst{26-20} = 0b0000100;
3698  let Inst{19-16} = addr{11-8};
3699  let Inst{15-12} = Rt;
3700  let Inst{11-8}  = Rd;
3701  let Inst{7-0} = addr{7-0};
3702}
3703let hasExtraSrcRegAllocReq = 1 in
3704def t2STREXD : T2I_strex<0b0111, (outs rGPR:$Rd),
3705                         (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr),
3706                         AddrModeNone, 4, NoItinerary,
3707                         "strexd", "\t$Rd, $Rt, $Rt2, $addr", "", [],
3708                         {?, ?, ?, ?}>,
3709               Requires<[IsThumb2, IsNotMClass]>, Sched<[WriteST]> {
3710  bits<4> Rt2;
3711  let Inst{11-8} = Rt2;
3712}
3713def t2STLEXB : T2I_strex<0b1100, (outs rGPR:$Rd),
3714                         (ins rGPR:$Rt, addr_offset_none:$addr),
3715                         AddrModeNone, 4, NoItinerary,
3716                         "stlexb", "\t$Rd, $Rt, $addr", "",
3717                         [(set rGPR:$Rd,
3718                               (stlex_1 rGPR:$Rt, addr_offset_none:$addr))]>,
3719                         Requires<[IsThumb, HasAcquireRelease,
3720                                   HasV7Clrex]>, Sched<[WriteST]>;
3721
3722def t2STLEXH : T2I_strex<0b1101, (outs rGPR:$Rd),
3723                         (ins rGPR:$Rt, addr_offset_none:$addr),
3724                         AddrModeNone, 4, NoItinerary,
3725                         "stlexh", "\t$Rd, $Rt, $addr", "",
3726                         [(set rGPR:$Rd,
3727                               (stlex_2 rGPR:$Rt, addr_offset_none:$addr))]>,
3728                         Requires<[IsThumb, HasAcquireRelease,
3729                                   HasV7Clrex]>, Sched<[WriteST]>;
3730
3731def t2STLEX  : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt,
3732                             addr_offset_none:$addr),
3733                  AddrModeNone, 4, NoItinerary,
3734                  "stlex", "\t$Rd, $Rt, $addr", "",
3735                  [(set rGPR:$Rd,
3736                        (stlex_4 rGPR:$Rt, addr_offset_none:$addr))]>,
3737                  Requires<[IsThumb, HasAcquireRelease, HasV7Clrex]>,
3738                  Sched<[WriteST]> {
3739  bits<4> Rd;
3740  bits<4> Rt;
3741  bits<4> addr;
3742  let Inst{31-27} = 0b11101;
3743  let Inst{26-20} = 0b0001100;
3744  let Inst{19-16} = addr;
3745  let Inst{15-12} = Rt;
3746  let Inst{11-4}  = 0b11111110;
3747  let Inst{3-0}   = Rd;
3748}
3749let hasExtraSrcRegAllocReq = 1 in
3750def t2STLEXD : T2I_strex<0b1111, (outs rGPR:$Rd),
3751                         (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr),
3752                         AddrModeNone, 4, NoItinerary,
3753                         "stlexd", "\t$Rd, $Rt, $Rt2, $addr", "", [],
3754                         {?, ?, ?, ?}>, Requires<[IsThumb, HasAcquireRelease,
3755                         HasV7Clrex, IsNotMClass]>, Sched<[WriteST]> {
3756  bits<4> Rt2;
3757  let Inst{11-8} = Rt2;
3758}
3759}
3760
3761def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "", [(int_arm_clrex)]>,
3762            Requires<[IsThumb, HasV7Clrex]>  {
3763  let Inst{31-16} = 0xf3bf;
3764  let Inst{15-14} = 0b10;
3765  let Inst{13} = 0;
3766  let Inst{12} = 0;
3767  let Inst{11-8} = 0b1111;
3768  let Inst{7-4} = 0b0010;
3769  let Inst{3-0} = 0b1111;
3770}
3771
3772def : T2Pat<(and (ldrex_1 addr_offset_none:$addr), 0xff),
3773            (t2LDREXB addr_offset_none:$addr)>,
3774            Requires<[IsThumb, HasV8MBaseline]>;
3775def : T2Pat<(and (ldrex_2 addr_offset_none:$addr), 0xffff),
3776            (t2LDREXH addr_offset_none:$addr)>,
3777            Requires<[IsThumb, HasV8MBaseline]>;
3778def : T2Pat<(strex_1 (and GPR:$Rt, 0xff), addr_offset_none:$addr),
3779            (t2STREXB GPR:$Rt, addr_offset_none:$addr)>,
3780            Requires<[IsThumb, HasV8MBaseline]>;
3781def : T2Pat<(strex_2 (and GPR:$Rt, 0xffff), addr_offset_none:$addr),
3782            (t2STREXH GPR:$Rt, addr_offset_none:$addr)>,
3783            Requires<[IsThumb, HasV8MBaseline]>;
3784
3785def : T2Pat<(and (ldaex_1 addr_offset_none:$addr), 0xff),
3786            (t2LDAEXB addr_offset_none:$addr)>,
3787            Requires<[IsThumb, HasAcquireRelease, HasV7Clrex]>;
3788def : T2Pat<(and (ldaex_2 addr_offset_none:$addr), 0xffff),
3789            (t2LDAEXH addr_offset_none:$addr)>,
3790            Requires<[IsThumb, HasAcquireRelease, HasV7Clrex]>;
3791def : T2Pat<(stlex_1 (and GPR:$Rt, 0xff), addr_offset_none:$addr),
3792            (t2STLEXB GPR:$Rt, addr_offset_none:$addr)>,
3793            Requires<[IsThumb, HasAcquireRelease, HasV7Clrex]>;
3794def : T2Pat<(stlex_2 (and GPR:$Rt, 0xffff), addr_offset_none:$addr),
3795            (t2STLEXH GPR:$Rt, addr_offset_none:$addr)>,
3796            Requires<[IsThumb, HasAcquireRelease, HasV7Clrex]>;
3797
3798//===----------------------------------------------------------------------===//
3799// SJLJ Exception handling intrinsics
3800//   eh_sjlj_setjmp() is an instruction sequence to store the return
3801//   address and save #0 in R0 for the non-longjmp case.
3802//   Since by its nature we may be coming from some other function to get
3803//   here, and we're using the stack frame for the containing function to
3804//   save/restore registers, we can't keep anything live in regs across
3805//   the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
3806//   when we get here from a longjmp(). We force everything out of registers
3807//   except for our own input by listing the relevant registers in Defs. By
3808//   doing so, we also cause the prologue/epilogue code to actively preserve
3809//   all of the callee-saved registers, which is exactly what we want.
3810//   $val is a scratch register for our use.
3811let Defs =
3812  [ R0,  R1,  R2,  R3,  R4,  R5,  R6,  R7,  R8,  R9,  R10, R11, R12, LR, CPSR,
3813    Q0, Q1, Q2, Q3, Q8, Q9, Q10, Q11, Q12, Q13, Q14, Q15],
3814  hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1,
3815  usesCustomInserter = 1 in {
3816  def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
3817                               AddrModeNone, 0, NoItinerary, "", "",
3818                          [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
3819                             Requires<[IsThumb2, HasVFP2]>;
3820}
3821
3822let Defs =
3823  [ R0,  R1,  R2,  R3,  R4,  R5,  R6,  R7,  R8,  R9,  R10, R11, R12, LR, CPSR ],
3824  hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1,
3825  usesCustomInserter = 1 in {
3826  def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
3827                               AddrModeNone, 0, NoItinerary, "", "",
3828                          [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
3829                                  Requires<[IsThumb2, NoVFP]>;
3830}
3831
3832
3833//===----------------------------------------------------------------------===//
3834// Control-Flow Instructions
3835//
3836
3837// FIXME: remove when we have a way to marking a MI with these properties.
3838// FIXME: Should pc be an implicit operand like PICADD, etc?
3839let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
3840    hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
3841def t2LDMIA_RET: t2PseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
3842                                                   reglist:$regs, variable_ops),
3843                              4, IIC_iLoad_mBr, [],
3844            (t2LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
3845                         RegConstraint<"$Rn = $wb">;
3846
3847let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
3848let isPredicable = 1 in
3849def t2B   : T2I<(outs), (ins thumb_br_target:$target), IIC_Br,
3850                 "b", ".w\t$target",
3851                 [(br bb:$target)]>, Sched<[WriteBr]>,
3852                 Requires<[IsThumb, HasV8MBaseline]> {
3853  let Inst{31-27} = 0b11110;
3854  let Inst{15-14} = 0b10;
3855  let Inst{12} = 1;
3856
3857  bits<24> target;
3858  let Inst{26} = target{23};
3859  let Inst{13} = target{22};
3860  let Inst{11} = target{21};
3861  let Inst{25-16} = target{20-11};
3862  let Inst{10-0} = target{10-0};
3863  let DecoderMethod = "DecodeT2BInstruction";
3864  let AsmMatchConverter = "cvtThumbBranches";
3865}
3866
3867let Size = 4, isNotDuplicable = 1, isBranch = 1, isTerminator = 1,
3868    isBarrier = 1, isIndirectBranch = 1 in {
3869
3870// available in both v8-M.Baseline and Thumb2 targets
3871def t2BR_JT : t2basePseudoInst<(outs),
3872          (ins GPR:$target, GPR:$index, i32imm:$jt),
3873           0, IIC_Br,
3874          [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt)]>,
3875          Sched<[WriteBr]>;
3876
3877// FIXME: Add a case that can be predicated.
3878def t2TBB_JT : t2PseudoInst<(outs),
3879        (ins GPR:$base, GPR:$index, i32imm:$jt, i32imm:$pclbl), 0, IIC_Br, []>,
3880        Sched<[WriteBr]>;
3881
3882def t2TBH_JT : t2PseudoInst<(outs),
3883        (ins GPR:$base, GPR:$index, i32imm:$jt, i32imm:$pclbl), 0, IIC_Br, []>,
3884        Sched<[WriteBr]>;
3885
3886def t2TBB : T2I<(outs), (ins addrmode_tbb:$addr), IIC_Br,
3887                    "tbb", "\t$addr", []>, Sched<[WriteBrTbl]> {
3888  bits<4> Rn;
3889  bits<4> Rm;
3890  let Inst{31-20} = 0b111010001101;
3891  let Inst{19-16} = Rn;
3892  let Inst{15-5} = 0b11110000000;
3893  let Inst{4} = 0; // B form
3894  let Inst{3-0} = Rm;
3895
3896  let DecoderMethod = "DecodeThumbTableBranch";
3897}
3898
3899def t2TBH : T2I<(outs), (ins addrmode_tbh:$addr), IIC_Br,
3900                   "tbh", "\t$addr", []>, Sched<[WriteBrTbl]> {
3901  bits<4> Rn;
3902  bits<4> Rm;
3903  let Inst{31-20} = 0b111010001101;
3904  let Inst{19-16} = Rn;
3905  let Inst{15-5} = 0b11110000000;
3906  let Inst{4} = 1; // H form
3907  let Inst{3-0} = Rm;
3908
3909  let DecoderMethod = "DecodeThumbTableBranch";
3910}
3911} // isNotDuplicable, isIndirectBranch
3912
3913} // isBranch, isTerminator, isBarrier
3914
3915// FIXME: should be able to write a pattern for ARMBrcond, but can't use
3916// a two-value operand where a dag node expects ", "two operands. :(
3917let isBranch = 1, isTerminator = 1 in
3918def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
3919                "b", ".w\t$target",
3920                [/*(ARMbrcond bb:$target, imm:$cc)*/]>, Sched<[WriteBr]> {
3921  let Inst{31-27} = 0b11110;
3922  let Inst{15-14} = 0b10;
3923  let Inst{12} = 0;
3924
3925  bits<4> p;
3926  let Inst{25-22} = p;
3927
3928  bits<21> target;
3929  let Inst{26} = target{20};
3930  let Inst{11} = target{19};
3931  let Inst{13} = target{18};
3932  let Inst{21-16} = target{17-12};
3933  let Inst{10-0} = target{11-1};
3934
3935  let DecoderMethod = "DecodeThumb2BCCInstruction";
3936  let AsmMatchConverter = "cvtThumbBranches";
3937}
3938
3939// Tail calls. The MachO version of thumb tail calls uses a t2 branch, so
3940// it goes here.
3941let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
3942  // IOS version.
3943  let Uses = [SP] in
3944  def tTAILJMPd: tPseudoExpand<(outs),
3945                   (ins thumb_br_target:$dst, pred:$p),
3946                   4, IIC_Br, [],
3947                   (t2B thumb_br_target:$dst, pred:$p)>,
3948                 Requires<[IsThumb2, IsMachO]>, Sched<[WriteBr]>;
3949}
3950
3951// IT block
3952let Defs = [ITSTATE] in
3953def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
3954                    AddrModeNone, 2,  IIC_iALUx,
3955                    "it$mask\t$cc", "", []>,
3956           ComplexDeprecationPredicate<"IT"> {
3957  // 16-bit instruction.
3958  let Inst{31-16} = 0x0000;
3959  let Inst{15-8} = 0b10111111;
3960
3961  bits<4> cc;
3962  bits<4> mask;
3963  let Inst{7-4} = cc;
3964  let Inst{3-0} = mask;
3965
3966  let DecoderMethod = "DecodeIT";
3967}
3968
3969// Branch and Exchange Jazelle -- for disassembly only
3970// Rm = Inst{19-16}
3971let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
3972def t2BXJ : T2I<(outs), (ins GPRnopc:$func), NoItinerary, "bxj", "\t$func", []>,
3973    Sched<[WriteBr]>, Requires<[IsThumb2, IsNotMClass]> {
3974  bits<4> func;
3975  let Inst{31-27} = 0b11110;
3976  let Inst{26} = 0;
3977  let Inst{25-20} = 0b111100;
3978  let Inst{19-16} = func;
3979  let Inst{15-0} = 0b1000111100000000;
3980}
3981
3982def : t2InstAlias<"bl${p}.w $func", (tBL pred:$p, thumb_bl_target:$func), 0>;
3983
3984// Compare and branch on zero / non-zero
3985let isBranch = 1, isTerminator = 1 in {
3986  def tCBZ  : T1I<(outs), (ins tGPR:$Rn, thumb_cb_target:$target), IIC_Br,
3987                  "cbz\t$Rn, $target", []>,
3988              T1Misc<{0,0,?,1,?,?,?}>,
3989              Requires<[IsThumb, HasV8MBaseline]>, Sched<[WriteBr]> {
3990    // A8.6.27
3991    bits<6> target;
3992    bits<3> Rn;
3993    let Inst{9}   = target{5};
3994    let Inst{7-3} = target{4-0};
3995    let Inst{2-0} = Rn;
3996  }
3997
3998  def tCBNZ : T1I<(outs), (ins tGPR:$Rn, thumb_cb_target:$target), IIC_Br,
3999                  "cbnz\t$Rn, $target", []>,
4000              T1Misc<{1,0,?,1,?,?,?}>,
4001              Requires<[IsThumb, HasV8MBaseline]>, Sched<[WriteBr]> {
4002    // A8.6.27
4003    bits<6> target;
4004    bits<3> Rn;
4005    let Inst{9}   = target{5};
4006    let Inst{7-3} = target{4-0};
4007    let Inst{2-0} = Rn;
4008  }
4009}
4010
4011
4012// Change Processor State is a system instruction.
4013// FIXME: Since the asm parser has currently no clean way to handle optional
4014// operands, create 3 versions of the same instruction. Once there's a clean
4015// framework to represent optional operands, change this behavior.
4016class t2CPS<dag iops, string asm_op> : T2XI<(outs), iops, NoItinerary,
4017            !strconcat("cps", asm_op), []>,
4018          Requires<[IsThumb2, IsNotMClass]> {
4019  bits<2> imod;
4020  bits<3> iflags;
4021  bits<5> mode;
4022  bit M;
4023
4024  let Inst{31-11} = 0b111100111010111110000;
4025  let Inst{10-9}  = imod;
4026  let Inst{8}     = M;
4027  let Inst{7-5}   = iflags;
4028  let Inst{4-0}   = mode;
4029  let DecoderMethod = "DecodeT2CPSInstruction";
4030}
4031
4032let M = 1 in
4033  def t2CPS3p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
4034                      "$imod\t$iflags, $mode">;
4035let mode = 0, M = 0 in
4036  def t2CPS2p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags),
4037                      "$imod.w\t$iflags">;
4038let imod = 0, iflags = 0, M = 1 in
4039  def t2CPS1p : t2CPS<(ins imm0_31:$mode), "\t$mode">;
4040
4041def : t2InstAlias<"cps$imod.w $iflags, $mode",
4042                   (t2CPS3p imod_op:$imod, iflags_op:$iflags, i32imm:$mode), 0>;
4043def : t2InstAlias<"cps.w $mode", (t2CPS1p imm0_31:$mode), 0>;
4044
4045// A6.3.4 Branches and miscellaneous control
4046// Table A6-14 Change Processor State, and hint instructions
4047def t2HINT : T2I<(outs), (ins imm0_239:$imm), NoItinerary, "hint", ".w\t$imm",
4048                  [(int_arm_hint imm0_239:$imm)]> {
4049  bits<8> imm;
4050  let Inst{31-3} = 0b11110011101011111000000000000;
4051  let Inst{7-0} = imm;
4052}
4053
4054def : t2InstAlias<"hint$p $imm", (t2HINT imm0_239:$imm, pred:$p), 0>;
4055def : t2InstAlias<"nop$p.w", (t2HINT 0, pred:$p), 1>;
4056def : t2InstAlias<"yield$p.w", (t2HINT 1, pred:$p), 1>;
4057def : t2InstAlias<"wfe$p.w", (t2HINT 2, pred:$p), 1>;
4058def : t2InstAlias<"wfi$p.w", (t2HINT 3, pred:$p), 1>;
4059def : t2InstAlias<"sev$p.w", (t2HINT 4, pred:$p), 1>;
4060def : t2InstAlias<"sevl$p.w", (t2HINT 5, pred:$p), 1> {
4061  let Predicates = [IsThumb2, HasV8];
4062}
4063def : t2InstAlias<"esb$p.w", (t2HINT 16, pred:$p), 1> {
4064  let Predicates = [IsThumb2, HasRAS];
4065}
4066def : t2InstAlias<"esb$p", (t2HINT 16, pred:$p), 0> {
4067  let Predicates = [IsThumb2, HasRAS];
4068}
4069def : t2InstAlias<"csdb$p.w", (t2HINT 20, pred:$p), 0>;
4070def : t2InstAlias<"csdb$p",   (t2HINT 20, pred:$p), 1>;
4071
4072def t2DBG : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "dbg", "\t$opt",
4073                [(int_arm_dbg imm0_15:$opt)]> {
4074  bits<4> opt;
4075  let Inst{31-20} = 0b111100111010;
4076  let Inst{19-16} = 0b1111;
4077  let Inst{15-8} = 0b10000000;
4078  let Inst{7-4} = 0b1111;
4079  let Inst{3-0} = opt;
4080}
4081def : t2InstAlias<"dbg${p}.w $opt", (t2DBG imm0_15:$opt, pred:$p), 0>;
4082
4083// Secure Monitor Call is a system instruction.
4084// Option = Inst{19-16}
4085let isCall = 1, Uses = [SP] in
4086def t2SMC : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
4087                []>, Requires<[IsThumb2, HasTrustZone]> {
4088  let Inst{31-27} = 0b11110;
4089  let Inst{26-20} = 0b1111111;
4090  let Inst{15-12} = 0b1000;
4091
4092  bits<4> opt;
4093  let Inst{19-16} = opt;
4094}
4095
4096class T2DCPS<bits<2> opt, string opc>
4097  : T2I<(outs), (ins), NoItinerary, opc, "", []>, Requires<[IsThumb2, HasV8]> {
4098  let Inst{31-27} = 0b11110;
4099  let Inst{26-20} = 0b1111000;
4100  let Inst{19-16} = 0b1111;
4101  let Inst{15-12} = 0b1000;
4102  let Inst{11-2} = 0b0000000000;
4103  let Inst{1-0} = opt;
4104}
4105
4106def t2DCPS1 : T2DCPS<0b01, "dcps1">;
4107def t2DCPS2 : T2DCPS<0b10, "dcps2">;
4108def t2DCPS3 : T2DCPS<0b11, "dcps3">;
4109
4110class T2SRS<bits<2> Op, bit W, dag oops, dag iops, InstrItinClass itin,
4111            string opc, string asm, list<dag> pattern>
4112  : T2I<oops, iops, itin, opc, asm, pattern>,
4113    Requires<[IsThumb2,IsNotMClass]> {
4114  bits<5> mode;
4115  let Inst{31-25} = 0b1110100;
4116  let Inst{24-23} = Op;
4117  let Inst{22} = 0;
4118  let Inst{21} = W;
4119  let Inst{20-16} = 0b01101;
4120  let Inst{15-5} = 0b11000000000;
4121  let Inst{4-0} = mode{4-0};
4122}
4123
4124// Store Return State is a system instruction.
4125def t2SRSDB_UPD : T2SRS<0b00, 1, (outs), (ins imm0_31:$mode), NoItinerary,
4126                        "srsdb", "\tsp!, $mode", []>;
4127def t2SRSDB  : T2SRS<0b00, 0, (outs), (ins imm0_31:$mode), NoItinerary,
4128                     "srsdb","\tsp, $mode", []>;
4129def t2SRSIA_UPD : T2SRS<0b11, 1, (outs), (ins imm0_31:$mode), NoItinerary,
4130                        "srsia","\tsp!, $mode", []>;
4131def t2SRSIA  : T2SRS<0b11, 0, (outs), (ins imm0_31:$mode), NoItinerary,
4132                     "srsia","\tsp, $mode", []>;
4133
4134
4135def : t2InstAlias<"srsdb${p} $mode", (t2SRSDB imm0_31:$mode, pred:$p)>;
4136def : t2InstAlias<"srsdb${p} $mode!", (t2SRSDB_UPD imm0_31:$mode, pred:$p)>;
4137
4138def : t2InstAlias<"srsia${p} $mode", (t2SRSIA imm0_31:$mode, pred:$p)>;
4139def : t2InstAlias<"srsia${p} $mode!", (t2SRSIA_UPD imm0_31:$mode, pred:$p)>;
4140
4141// Return From Exception is a system instruction.
4142let isReturn = 1, isBarrier = 1, isTerminator = 1, Defs = [PC] in
4143class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
4144          string opc, string asm, list<dag> pattern>
4145  : T2I<oops, iops, itin, opc, asm, pattern>,
4146    Requires<[IsThumb2,IsNotMClass]> {
4147  let Inst{31-20} = op31_20{11-0};
4148
4149  bits<4> Rn;
4150  let Inst{19-16} = Rn;
4151  let Inst{15-0} = 0xc000;
4152}
4153
4154def t2RFEDBW : T2RFE<0b111010000011,
4155                   (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
4156                   [/* For disassembly only; pattern left blank */]>;
4157def t2RFEDB  : T2RFE<0b111010000001,
4158                   (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn",
4159                   [/* For disassembly only; pattern left blank */]>;
4160def t2RFEIAW : T2RFE<0b111010011011,
4161                   (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
4162                   [/* For disassembly only; pattern left blank */]>;
4163def t2RFEIA  : T2RFE<0b111010011001,
4164                   (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
4165                   [/* For disassembly only; pattern left blank */]>;
4166
4167// B9.3.19 SUBS PC, LR, #imm (Thumb2) system instruction.
4168// Exception return instruction is "subs pc, lr, #imm".
4169let isReturn = 1, isBarrier = 1, isTerminator = 1, Defs = [PC] in
4170def t2SUBS_PC_LR : T2I <(outs), (ins imm0_255:$imm), NoItinerary,
4171                        "subs", "\tpc, lr, $imm",
4172                        [(ARMintretflag imm0_255:$imm)]>,
4173                   Requires<[IsThumb2,IsNotMClass]> {
4174  let Inst{31-8} = 0b111100111101111010001111;
4175
4176  bits<8> imm;
4177  let Inst{7-0} = imm;
4178}
4179
4180// B9.3.19 SUBS PC, LR (Thumb)
4181// In the Thumb instruction set, MOVS{<c>}{<q>} PC, LR is a pseudo-instruction
4182// for SUBS{<c>}{<q>} PC, LR, #0.
4183def : t2InstAlias<"movs${p}\tpc, lr", (t2SUBS_PC_LR 0, pred:$p)>;
4184def : t2InstAlias<"movs${p}.w\tpc, lr", (t2SUBS_PC_LR 0, pred:$p)>;
4185
4186// ERET - Return from exception in Hypervisor mode.
4187// B9.3.3, B9.3.20: ERET is an alias for "SUBS PC, LR, #0" in an implementation that
4188// includes virtualization extensions.
4189def t2ERET : InstAlias<"eret${p}", (t2SUBS_PC_LR 0, pred:$p), 1>,
4190             Requires<[IsThumb2, HasVirtualization]>;
4191
4192// Hypervisor Call is a system instruction.
4193let isCall = 1 in {
4194def t2HVC : T2XI <(outs), (ins imm0_65535:$imm16), IIC_Br, "hvc.w\t$imm16", []>,
4195      Requires<[IsThumb2, HasVirtualization]>, Sched<[WriteBr]> {
4196    bits<16> imm16;
4197    let Inst{31-20} = 0b111101111110;
4198    let Inst{19-16} = imm16{15-12};
4199    let Inst{15-12} = 0b1000;
4200    let Inst{11-0} = imm16{11-0};
4201}
4202}
4203
4204// Alias for HVC without the ".w" optional width specifier
4205def : t2InstAlias<"hvc\t$imm16", (t2HVC imm0_65535:$imm16)>;
4206
4207//===----------------------------------------------------------------------===//
4208// Non-Instruction Patterns
4209//
4210
4211// 32-bit immediate using movw + movt.
4212// This is a single pseudo instruction to make it re-materializable.
4213// FIXME: Remove this when we can do generalized remat.
4214let isReMaterializable = 1, isMoveImm = 1 in
4215def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4216                            [(set rGPR:$dst, (i32 imm:$src))]>,
4217                            Requires<[IsThumb, UseMovt]>;
4218
4219// Pseudo instruction that combines movw + movt + add pc (if pic).
4220// It also makes it possible to rematerialize the instructions.
4221// FIXME: Remove this when we can do generalized remat and when machine licm
4222// can properly the instructions.
4223let isReMaterializable = 1 in {
4224def t2MOV_ga_pcrel : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
4225                                IIC_iMOVix2addpc,
4226                          [(set rGPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4227                          Requires<[IsThumb, HasV8MBaseline, UseMovtInPic]>;
4228
4229}
4230
4231def : T2Pat<(ARMWrapperPIC tglobaltlsaddr :$dst),
4232            (t2MOV_ga_pcrel tglobaltlsaddr:$dst)>,
4233      Requires<[IsThumb2, UseMovtInPic]>;
4234def : T2Pat<(ARMWrapper tglobaltlsaddr:$dst),
4235            (t2MOVi32imm tglobaltlsaddr:$dst)>,
4236      Requires<[IsThumb2, UseMovt]>;
4237
4238// ConstantPool, GlobalAddress, and JumpTable
4239def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
4240def : T2Pat<(ARMWrapper texternalsym :$dst), (t2MOVi32imm texternalsym :$dst)>,
4241    Requires<[IsThumb, HasV8MBaseline, UseMovt]>;
4242def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
4243    Requires<[IsThumb, HasV8MBaseline, UseMovt]>;
4244
4245def : T2Pat<(ARMWrapperJT tjumptable:$dst), (t2LEApcrelJT tjumptable:$dst)>;
4246
4247// Pseudo instruction that combines ldr from constpool and add pc. This should
4248// be expanded into two instructions late to allow if-conversion and
4249// scheduling.
4250let canFoldAsLoad = 1, isReMaterializable = 1 in
4251def t2LDRpci_pic : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr, pclabel:$cp),
4252                   IIC_iLoadiALU,
4253              [(set rGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
4254                                           imm:$cp))]>,
4255               Requires<[IsThumb2]>;
4256
4257// Pseudo instruction that combines movs + predicated rsbmi
4258// to implement integer ABS
4259let usesCustomInserter = 1, Defs = [CPSR], hasNoSchedulingInfo = 1 in {
4260def t2ABS : PseudoInst<(outs rGPR:$dst), (ins rGPR:$src),
4261                       NoItinerary, []>, Requires<[IsThumb2]>;
4262}
4263
4264//===----------------------------------------------------------------------===//
4265// Coprocessor load/store -- for disassembly only
4266//
4267class T2CI<bits<4> op31_28, dag oops, dag iops, string opc, string asm, list<dag> pattern>
4268  : T2I<oops, iops, NoItinerary, opc, asm, pattern> {
4269  let Inst{31-28} = op31_28;
4270  let Inst{27-25} = 0b110;
4271}
4272
4273multiclass t2LdStCop<bits<4> op31_28, bit load, bit Dbit, string asm, list<dag> pattern> {
4274  def _OFFSET : T2CI<op31_28,
4275                     (outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4276                     asm, "\t$cop, $CRd, $addr", pattern> {
4277    bits<13> addr;
4278    bits<4> cop;
4279    bits<4> CRd;
4280    let Inst{24} = 1; // P = 1
4281    let Inst{23} = addr{8};
4282    let Inst{22} = Dbit;
4283    let Inst{21} = 0; // W = 0
4284    let Inst{20} = load;
4285    let Inst{19-16} = addr{12-9};
4286    let Inst{15-12} = CRd;
4287    let Inst{11-8} = cop;
4288    let Inst{7-0} = addr{7-0};
4289    let DecoderMethod = "DecodeCopMemInstruction";
4290  }
4291  def _PRE : T2CI<op31_28,
4292                  (outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5_pre:$addr),
4293                  asm, "\t$cop, $CRd, $addr!", []> {
4294    bits<13> addr;
4295    bits<4> cop;
4296    bits<4> CRd;
4297    let Inst{24} = 1; // P = 1
4298    let Inst{23} = addr{8};
4299    let Inst{22} = Dbit;
4300    let Inst{21} = 1; // W = 1
4301    let Inst{20} = load;
4302    let Inst{19-16} = addr{12-9};
4303    let Inst{15-12} = CRd;
4304    let Inst{11-8} = cop;
4305    let Inst{7-0} = addr{7-0};
4306    let DecoderMethod = "DecodeCopMemInstruction";
4307  }
4308  def _POST: T2CI<op31_28,
4309                  (outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4310                               postidx_imm8s4:$offset),
4311                 asm, "\t$cop, $CRd, $addr, $offset", []> {
4312    bits<9> offset;
4313    bits<4> addr;
4314    bits<4> cop;
4315    bits<4> CRd;
4316    let Inst{24} = 0; // P = 0
4317    let Inst{23} = offset{8};
4318    let Inst{22} = Dbit;
4319    let Inst{21} = 1; // W = 1
4320    let Inst{20} = load;
4321    let Inst{19-16} = addr;
4322    let Inst{15-12} = CRd;
4323    let Inst{11-8} = cop;
4324    let Inst{7-0} = offset{7-0};
4325    let DecoderMethod = "DecodeCopMemInstruction";
4326  }
4327  def _OPTION : T2CI<op31_28, (outs),
4328                     (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4329                          coproc_option_imm:$option),
4330      asm, "\t$cop, $CRd, $addr, $option", []> {
4331    bits<8> option;
4332    bits<4> addr;
4333    bits<4> cop;
4334    bits<4> CRd;
4335    let Inst{24} = 0; // P = 0
4336    let Inst{23} = 1; // U = 1
4337    let Inst{22} = Dbit;
4338    let Inst{21} = 0; // W = 0
4339    let Inst{20} = load;
4340    let Inst{19-16} = addr;
4341    let Inst{15-12} = CRd;
4342    let Inst{11-8} = cop;
4343    let Inst{7-0} = option;
4344    let DecoderMethod = "DecodeCopMemInstruction";
4345  }
4346}
4347
4348let DecoderNamespace = "Thumb2CoProc" in {
4349defm t2LDC   : t2LdStCop<0b1110, 1, 0, "ldc", [(int_arm_ldc timm:$cop, timm:$CRd, addrmode5:$addr)]>;
4350defm t2LDCL  : t2LdStCop<0b1110, 1, 1, "ldcl", [(int_arm_ldcl timm:$cop, timm:$CRd, addrmode5:$addr)]>;
4351defm t2LDC2  : t2LdStCop<0b1111, 1, 0, "ldc2", [(int_arm_ldc2 timm:$cop, timm:$CRd, addrmode5:$addr)]>, Requires<[PreV8,IsThumb2]>;
4352defm t2LDC2L : t2LdStCop<0b1111, 1, 1, "ldc2l", [(int_arm_ldc2l timm:$cop, timm:$CRd, addrmode5:$addr)]>, Requires<[PreV8,IsThumb2]>;
4353
4354defm t2STC   : t2LdStCop<0b1110, 0, 0, "stc", [(int_arm_stc timm:$cop, timm:$CRd, addrmode5:$addr)]>;
4355defm t2STCL  : t2LdStCop<0b1110, 0, 1, "stcl", [(int_arm_stcl timm:$cop, timm:$CRd, addrmode5:$addr)]>;
4356defm t2STC2  : t2LdStCop<0b1111, 0, 0, "stc2", [(int_arm_stc2 timm:$cop, timm:$CRd, addrmode5:$addr)]>, Requires<[PreV8,IsThumb2]>;
4357defm t2STC2L : t2LdStCop<0b1111, 0, 1, "stc2l", [(int_arm_stc2l timm:$cop, timm:$CRd, addrmode5:$addr)]>, Requires<[PreV8,IsThumb2]>;
4358}
4359
4360
4361//===----------------------------------------------------------------------===//
4362// Move between special register and ARM core register -- for disassembly only
4363//
4364// Move to ARM core register from Special Register
4365
4366// A/R class MRS.
4367//
4368// A/R class can only move from CPSR or SPSR.
4369def t2MRS_AR : T2I<(outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, apsr",
4370                  []>, Requires<[IsThumb2,IsNotMClass]> {
4371  bits<4> Rd;
4372  let Inst{31-12} = 0b11110011111011111000;
4373  let Inst{11-8} = Rd;
4374  let Inst{7-0} = 0b00000000;
4375}
4376
4377def : t2InstAlias<"mrs${p} $Rd, cpsr", (t2MRS_AR GPR:$Rd, pred:$p)>;
4378
4379def t2MRSsys_AR: T2I<(outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr",
4380                   []>, Requires<[IsThumb2,IsNotMClass]> {
4381  bits<4> Rd;
4382  let Inst{31-12} = 0b11110011111111111000;
4383  let Inst{11-8} = Rd;
4384  let Inst{7-0} = 0b00000000;
4385}
4386
4387def t2MRSbanked : T2I<(outs rGPR:$Rd), (ins banked_reg:$banked),
4388                      NoItinerary, "mrs", "\t$Rd, $banked", []>,
4389                  Requires<[IsThumb, HasVirtualization]> {
4390  bits<6> banked;
4391  bits<4> Rd;
4392
4393  let Inst{31-21} = 0b11110011111;
4394  let Inst{20} = banked{5}; // R bit
4395  let Inst{19-16} = banked{3-0};
4396  let Inst{15-12} = 0b1000;
4397  let Inst{11-8} = Rd;
4398  let Inst{7-5} = 0b001;
4399  let Inst{4} = banked{4};
4400  let Inst{3-0} = 0b0000;
4401}
4402
4403
4404// M class MRS.
4405//
4406// This MRS has a mask field in bits 7-0 and can take more values than
4407// the A/R class (a full msr_mask).
4408def t2MRS_M : T2I<(outs rGPR:$Rd), (ins msr_mask:$SYSm), NoItinerary,
4409                  "mrs", "\t$Rd, $SYSm", []>,
4410              Requires<[IsThumb,IsMClass]> {
4411  bits<4> Rd;
4412  bits<8> SYSm;
4413  let Inst{31-12} = 0b11110011111011111000;
4414  let Inst{11-8} = Rd;
4415  let Inst{7-0} = SYSm;
4416
4417  let Unpredictable{20-16} = 0b11111;
4418  let Unpredictable{13} = 0b1;
4419}
4420
4421
4422// Move from ARM core register to Special Register
4423//
4424// A/R class MSR.
4425//
4426// No need to have both system and application versions, the encodings are the
4427// same and the assembly parser has no way to distinguish between them. The mask
4428// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4429// the mask with the fields to be accessed in the special register.
4430let Defs = [CPSR] in
4431def t2MSR_AR : T2I<(outs), (ins msr_mask:$mask, rGPR:$Rn),
4432                   NoItinerary, "msr", "\t$mask, $Rn", []>,
4433               Requires<[IsThumb2,IsNotMClass]> {
4434  bits<5> mask;
4435  bits<4> Rn;
4436  let Inst{31-21} = 0b11110011100;
4437  let Inst{20}    = mask{4}; // R Bit
4438  let Inst{19-16} = Rn;
4439  let Inst{15-12} = 0b1000;
4440  let Inst{11-8}  = mask{3-0};
4441  let Inst{7-0}   = 0;
4442}
4443
4444// However, the MSR (banked register) system instruction (ARMv7VE) *does* have a
4445// separate encoding (distinguished by bit 5.
4446def t2MSRbanked : T2I<(outs), (ins banked_reg:$banked, rGPR:$Rn),
4447                      NoItinerary, "msr", "\t$banked, $Rn", []>,
4448                  Requires<[IsThumb, HasVirtualization]> {
4449  bits<6> banked;
4450  bits<4> Rn;
4451
4452  let Inst{31-21} = 0b11110011100;
4453  let Inst{20} = banked{5}; // R bit
4454  let Inst{19-16} = Rn;
4455  let Inst{15-12} = 0b1000;
4456  let Inst{11-8} = banked{3-0};
4457  let Inst{7-5} = 0b001;
4458  let Inst{4} = banked{4};
4459  let Inst{3-0} = 0b0000;
4460}
4461
4462
4463// M class MSR.
4464//
4465// Move from ARM core register to Special Register
4466let Defs = [CPSR] in
4467def t2MSR_M : T2I<(outs), (ins msr_mask:$SYSm, rGPR:$Rn),
4468                  NoItinerary, "msr", "\t$SYSm, $Rn", []>,
4469              Requires<[IsThumb,IsMClass]> {
4470  bits<12> SYSm;
4471  bits<4> Rn;
4472  let Inst{31-21} = 0b11110011100;
4473  let Inst{20}    = 0b0;
4474  let Inst{19-16} = Rn;
4475  let Inst{15-12} = 0b1000;
4476  let Inst{11-10} = SYSm{11-10};
4477  let Inst{9-8}   = 0b00;
4478  let Inst{7-0}   = SYSm{7-0};
4479
4480  let Unpredictable{20} = 0b1;
4481  let Unpredictable{13} = 0b1;
4482  let Unpredictable{9-8} = 0b11;
4483}
4484
4485
4486//===----------------------------------------------------------------------===//
4487// Move between coprocessor and ARM core register
4488//
4489
4490class t2MovRCopro<bits<4> Op, string opc, bit direction, dag oops, dag iops,
4491                  list<dag> pattern>
4492  : T2Cop<Op, oops, iops, opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2",
4493          pattern> {
4494  let Inst{27-24} = 0b1110;
4495  let Inst{20} = direction;
4496  let Inst{4} = 1;
4497
4498  bits<4> Rt;
4499  bits<4> cop;
4500  bits<3> opc1;
4501  bits<3> opc2;
4502  bits<4> CRm;
4503  bits<4> CRn;
4504
4505  let Inst{15-12} = Rt;
4506  let Inst{11-8}  = cop;
4507  let Inst{23-21} = opc1;
4508  let Inst{7-5}   = opc2;
4509  let Inst{3-0}   = CRm;
4510  let Inst{19-16} = CRn;
4511
4512  let DecoderNamespace = "Thumb2CoProc";
4513}
4514
4515class t2MovRRCopro<bits<4> Op, string opc, bit direction, dag oops, dag iops,
4516                   list<dag> pattern = []>
4517  : T2Cop<Op, oops, iops, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
4518  let Inst{27-24} = 0b1100;
4519  let Inst{23-21} = 0b010;
4520  let Inst{20} = direction;
4521
4522  bits<4> Rt;
4523  bits<4> Rt2;
4524  bits<4> cop;
4525  bits<4> opc1;
4526  bits<4> CRm;
4527
4528  let Inst{15-12} = Rt;
4529  let Inst{19-16} = Rt2;
4530  let Inst{11-8}  = cop;
4531  let Inst{7-4}   = opc1;
4532  let Inst{3-0}   = CRm;
4533
4534  let DecoderNamespace = "Thumb2CoProc";
4535}
4536
4537/* from ARM core register to coprocessor */
4538def t2MCR : t2MovRCopro<0b1110, "mcr", 0,
4539           (outs),
4540           (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4541                c_imm:$CRm, imm0_7:$opc2),
4542           [(int_arm_mcr timm:$cop, timm:$opc1, GPR:$Rt, timm:$CRn,
4543                         timm:$CRm, timm:$opc2)]>,
4544           ComplexDeprecationPredicate<"MCR">;
4545def : t2InstAlias<"mcr${p} $cop, $opc1, $Rt, $CRn, $CRm",
4546                  (t2MCR p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4547                         c_imm:$CRm, 0, pred:$p)>;
4548def t2MCR2 : t2MovRCopro<0b1111, "mcr2", 0,
4549             (outs), (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4550                          c_imm:$CRm, imm0_7:$opc2),
4551             [(int_arm_mcr2 timm:$cop, timm:$opc1, GPR:$Rt, timm:$CRn,
4552                            timm:$CRm, timm:$opc2)]> {
4553  let Predicates = [IsThumb2, PreV8];
4554}
4555def : t2InstAlias<"mcr2${p} $cop, $opc1, $Rt, $CRn, $CRm",
4556                  (t2MCR2 p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4557                          c_imm:$CRm, 0, pred:$p)>;
4558
4559/* from coprocessor to ARM core register */
4560def t2MRC : t2MovRCopro<0b1110, "mrc", 1,
4561             (outs GPRwithAPSR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
4562                                  c_imm:$CRm, imm0_7:$opc2), []>;
4563def : t2InstAlias<"mrc${p} $cop, $opc1, $Rt, $CRn, $CRm",
4564                  (t2MRC GPRwithAPSR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
4565                         c_imm:$CRm, 0, pred:$p)>;
4566
4567def t2MRC2 : t2MovRCopro<0b1111, "mrc2", 1,
4568             (outs GPRwithAPSR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
4569                                  c_imm:$CRm, imm0_7:$opc2), []> {
4570  let Predicates = [IsThumb2, PreV8];
4571}
4572def : t2InstAlias<"mrc2${p} $cop, $opc1, $Rt, $CRn, $CRm",
4573                  (t2MRC2 GPRwithAPSR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
4574                          c_imm:$CRm, 0, pred:$p)>;
4575
4576def : T2v6Pat<(int_arm_mrc  timm:$cop, timm:$opc1, timm:$CRn, timm:$CRm, timm:$opc2),
4577              (t2MRC p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2)>;
4578
4579def : T2v6Pat<(int_arm_mrc2 timm:$cop, timm:$opc1, timm:$CRn, timm:$CRm, timm:$opc2),
4580              (t2MRC2 p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2)>;
4581
4582
4583/* from ARM core register to coprocessor */
4584def t2MCRR : t2MovRRCopro<0b1110, "mcrr", 0, (outs),
4585                         (ins p_imm:$cop, imm0_15:$opc1, GPR:$Rt, GPR:$Rt2,
4586                         c_imm:$CRm),
4587                        [(int_arm_mcrr timm:$cop, timm:$opc1, GPR:$Rt, GPR:$Rt2,
4588                                       timm:$CRm)]>;
4589def t2MCRR2 : t2MovRRCopro<0b1111, "mcrr2", 0, (outs),
4590                          (ins p_imm:$cop, imm0_15:$opc1, GPR:$Rt, GPR:$Rt2,
4591                           c_imm:$CRm),
4592                          [(int_arm_mcrr2 timm:$cop, timm:$opc1, GPR:$Rt,
4593                                          GPR:$Rt2, timm:$CRm)]> {
4594  let Predicates = [IsThumb2, PreV8];
4595}
4596
4597/* from coprocessor to ARM core register */
4598def t2MRRC : t2MovRRCopro<0b1110, "mrrc", 1, (outs GPR:$Rt, GPR:$Rt2),
4599                          (ins p_imm:$cop, imm0_15:$opc1, c_imm:$CRm)>;
4600
4601def t2MRRC2 : t2MovRRCopro<0b1111, "mrrc2", 1, (outs GPR:$Rt, GPR:$Rt2),
4602                           (ins p_imm:$cop, imm0_15:$opc1, c_imm:$CRm)> {
4603  let Predicates = [IsThumb2, PreV8];
4604}
4605
4606//===----------------------------------------------------------------------===//
4607// Other Coprocessor Instructions.
4608//
4609
4610def t2CDP : T2Cop<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4611                 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
4612                 "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
4613                 [(int_arm_cdp timm:$cop, timm:$opc1, timm:$CRd, timm:$CRn,
4614                               timm:$CRm, timm:$opc2)]> {
4615  let Inst{27-24} = 0b1110;
4616
4617  bits<4> opc1;
4618  bits<4> CRn;
4619  bits<4> CRd;
4620  bits<4> cop;
4621  bits<3> opc2;
4622  bits<4> CRm;
4623
4624  let Inst{3-0}   = CRm;
4625  let Inst{4}     = 0;
4626  let Inst{7-5}   = opc2;
4627  let Inst{11-8}  = cop;
4628  let Inst{15-12} = CRd;
4629  let Inst{19-16} = CRn;
4630  let Inst{23-20} = opc1;
4631
4632  let Predicates = [IsThumb2, PreV8];
4633  let DecoderNamespace = "Thumb2CoProc";
4634}
4635
4636def t2CDP2 : T2Cop<0b1111, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4637                   c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
4638                   "cdp2", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
4639                   [(int_arm_cdp2 timm:$cop, timm:$opc1, timm:$CRd, timm:$CRn,
4640                                  timm:$CRm, timm:$opc2)]> {
4641  let Inst{27-24} = 0b1110;
4642
4643  bits<4> opc1;
4644  bits<4> CRn;
4645  bits<4> CRd;
4646  bits<4> cop;
4647  bits<3> opc2;
4648  bits<4> CRm;
4649
4650  let Inst{3-0}   = CRm;
4651  let Inst{4}     = 0;
4652  let Inst{7-5}   = opc2;
4653  let Inst{11-8}  = cop;
4654  let Inst{15-12} = CRd;
4655  let Inst{19-16} = CRn;
4656  let Inst{23-20} = opc1;
4657
4658  let Predicates = [IsThumb2, PreV8];
4659  let DecoderNamespace = "Thumb2CoProc";
4660}
4661
4662
4663
4664//===----------------------------------------------------------------------===//
4665// ARMv8.1 Privilege Access Never extension
4666//
4667// SETPAN #imm1
4668
4669def t2SETPAN : T1I<(outs), (ins imm0_1:$imm), NoItinerary, "setpan\t$imm", []>,
4670               T1Misc<0b0110000>, Requires<[IsThumb2, HasV8, HasV8_1a]> {
4671  bits<1> imm;
4672
4673  let Inst{4} = 0b1;
4674  let Inst{3} = imm;
4675  let Inst{2-0} = 0b000;
4676
4677  let Unpredictable{4} = 0b1;
4678  let Unpredictable{2-0} = 0b111;
4679}
4680
4681//===----------------------------------------------------------------------===//
4682// ARMv8-M Security Extensions instructions
4683//
4684
4685let hasSideEffects = 1 in
4686def t2SG : T2I<(outs), (ins), NoItinerary, "sg", "", []>,
4687           Requires<[Has8MSecExt]> {
4688  let Inst = 0xe97fe97f;
4689}
4690
4691class T2TT<bits<2> at, string asm, list<dag> pattern>
4692  : T2I<(outs rGPR:$Rt), (ins GPRnopc:$Rn), NoItinerary, asm, "\t$Rt, $Rn",
4693        pattern> {
4694  bits<4> Rn;
4695  bits<4> Rt;
4696
4697  let Inst{31-20} = 0b111010000100;
4698  let Inst{19-16} = Rn;
4699  let Inst{15-12} = 0b1111;
4700  let Inst{11-8} = Rt;
4701  let Inst{7-6} = at;
4702  let Inst{5-0} = 0b000000;
4703
4704  let Unpredictable{5-0} = 0b111111;
4705}
4706
4707def t2TT   : T2TT<0b00, "tt",
4708                 [(set rGPR:$Rt, (int_arm_cmse_tt   GPRnopc:$Rn))]>,
4709             Requires<[IsThumb, Has8MSecExt]>;
4710def t2TTT  : T2TT<0b01, "ttt",
4711                  [(set rGPR:$Rt, (int_arm_cmse_ttt  GPRnopc:$Rn))]>,
4712             Requires<[IsThumb, Has8MSecExt]>;
4713def t2TTA  : T2TT<0b10, "tta",
4714                  [(set rGPR:$Rt, (int_arm_cmse_tta  GPRnopc:$Rn))]>,
4715             Requires<[IsThumb, Has8MSecExt]>;
4716def t2TTAT : T2TT<0b11, "ttat",
4717                  [(set rGPR:$Rt, (int_arm_cmse_ttat GPRnopc:$Rn))]>,
4718             Requires<[IsThumb, Has8MSecExt]>;
4719
4720//===----------------------------------------------------------------------===//
4721// Non-Instruction Patterns
4722//
4723
4724// SXT/UXT with no rotate
4725let AddedComplexity = 16 in {
4726def : T2Pat<(and rGPR:$Rm, 0x000000FF), (t2UXTB rGPR:$Rm, 0)>,
4727           Requires<[IsThumb2]>;
4728def : T2Pat<(and rGPR:$Rm, 0x0000FFFF), (t2UXTH rGPR:$Rm, 0)>,
4729           Requires<[IsThumb2]>;
4730def : T2Pat<(and rGPR:$Rm, 0x00FF00FF), (t2UXTB16 rGPR:$Rm, 0)>,
4731           Requires<[HasDSP, IsThumb2]>;
4732def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0x00FF)),
4733            (t2UXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
4734           Requires<[HasDSP, IsThumb2]>;
4735def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0xFFFF)),
4736            (t2UXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
4737           Requires<[HasDSP, IsThumb2]>;
4738}
4739
4740def : T2Pat<(sext_inreg rGPR:$Src, i8),  (t2SXTB rGPR:$Src, 0)>,
4741           Requires<[IsThumb2]>;
4742def : T2Pat<(sext_inreg rGPR:$Src, i16), (t2SXTH rGPR:$Src, 0)>,
4743           Requires<[IsThumb2]>;
4744def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i8)),
4745            (t2SXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
4746           Requires<[HasDSP, IsThumb2]>;
4747def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i16)),
4748            (t2SXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
4749           Requires<[HasDSP, IsThumb2]>;
4750
4751// Atomic load/store patterns
4752def : T2Pat<(atomic_load_8   t2addrmode_imm12:$addr),
4753            (t2LDRBi12  t2addrmode_imm12:$addr)>;
4754def : T2Pat<(atomic_load_8   t2addrmode_negimm8:$addr),
4755            (t2LDRBi8   t2addrmode_negimm8:$addr)>;
4756def : T2Pat<(atomic_load_8   t2addrmode_so_reg:$addr),
4757            (t2LDRBs    t2addrmode_so_reg:$addr)>;
4758def : T2Pat<(atomic_load_16  t2addrmode_imm12:$addr),
4759            (t2LDRHi12  t2addrmode_imm12:$addr)>;
4760def : T2Pat<(atomic_load_16  t2addrmode_negimm8:$addr),
4761            (t2LDRHi8   t2addrmode_negimm8:$addr)>;
4762def : T2Pat<(atomic_load_16  t2addrmode_so_reg:$addr),
4763            (t2LDRHs    t2addrmode_so_reg:$addr)>;
4764def : T2Pat<(atomic_load_32  t2addrmode_imm12:$addr),
4765            (t2LDRi12   t2addrmode_imm12:$addr)>;
4766def : T2Pat<(atomic_load_32  t2addrmode_negimm8:$addr),
4767            (t2LDRi8    t2addrmode_negimm8:$addr)>;
4768def : T2Pat<(atomic_load_32  t2addrmode_so_reg:$addr),
4769            (t2LDRs     t2addrmode_so_reg:$addr)>;
4770def : T2Pat<(atomic_store_8  t2addrmode_imm12:$addr, GPR:$val),
4771            (t2STRBi12  GPR:$val, t2addrmode_imm12:$addr)>;
4772def : T2Pat<(atomic_store_8  t2addrmode_negimm8:$addr, GPR:$val),
4773            (t2STRBi8   GPR:$val, t2addrmode_negimm8:$addr)>;
4774def : T2Pat<(atomic_store_8  t2addrmode_so_reg:$addr, GPR:$val),
4775            (t2STRBs    GPR:$val, t2addrmode_so_reg:$addr)>;
4776def : T2Pat<(atomic_store_16 t2addrmode_imm12:$addr, GPR:$val),
4777            (t2STRHi12  GPR:$val, t2addrmode_imm12:$addr)>;
4778def : T2Pat<(atomic_store_16 t2addrmode_negimm8:$addr, GPR:$val),
4779            (t2STRHi8   GPR:$val, t2addrmode_negimm8:$addr)>;
4780def : T2Pat<(atomic_store_16 t2addrmode_so_reg:$addr, GPR:$val),
4781            (t2STRHs    GPR:$val, t2addrmode_so_reg:$addr)>;
4782def : T2Pat<(atomic_store_32 t2addrmode_imm12:$addr, GPR:$val),
4783            (t2STRi12   GPR:$val, t2addrmode_imm12:$addr)>;
4784def : T2Pat<(atomic_store_32 t2addrmode_negimm8:$addr, GPR:$val),
4785            (t2STRi8    GPR:$val, t2addrmode_negimm8:$addr)>;
4786def : T2Pat<(atomic_store_32 t2addrmode_so_reg:$addr, GPR:$val),
4787            (t2STRs     GPR:$val, t2addrmode_so_reg:$addr)>;
4788
4789let AddedComplexity = 8, Predicates = [IsThumb, HasAcquireRelease, HasV7Clrex] in {
4790  def : Pat<(atomic_load_acquire_8 addr_offset_none:$addr),  (t2LDAB addr_offset_none:$addr)>;
4791  def : Pat<(atomic_load_acquire_16 addr_offset_none:$addr), (t2LDAH addr_offset_none:$addr)>;
4792  def : Pat<(atomic_load_acquire_32 addr_offset_none:$addr), (t2LDA  addr_offset_none:$addr)>;
4793  def : Pat<(atomic_store_release_8 addr_offset_none:$addr, GPR:$val),  (t2STLB GPR:$val, addr_offset_none:$addr)>;
4794  def : Pat<(atomic_store_release_16 addr_offset_none:$addr, GPR:$val), (t2STLH GPR:$val, addr_offset_none:$addr)>;
4795  def : Pat<(atomic_store_release_32 addr_offset_none:$addr, GPR:$val), (t2STL  GPR:$val, addr_offset_none:$addr)>;
4796}
4797
4798
4799//===----------------------------------------------------------------------===//
4800// Assembler aliases
4801//
4802
4803// Aliases for ADC without the ".w" optional width specifier.
4804def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $Rm",
4805                  (t2ADCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
4806def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $ShiftedRm",
4807                  (t2ADCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
4808                           pred:$p, cc_out:$s)>;
4809
4810// Aliases for SBC without the ".w" optional width specifier.
4811def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $Rm",
4812                  (t2SBCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
4813def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $ShiftedRm",
4814                  (t2SBCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
4815                           pred:$p, cc_out:$s)>;
4816
4817// Aliases for ADD without the ".w" optional width specifier.
4818def : t2InstAlias<"add${s}${p} $Rd, $Rn, $imm",
4819        (t2ADDri rGPR:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p,
4820         cc_out:$s)>;
4821def : t2InstAlias<"add${p} $Rd, $Rn, $imm",
4822           (t2ADDri12 rGPR:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>;
4823def : t2InstAlias<"add${s}${p} $Rd, $Rn, $Rm",
4824              (t2ADDrr GPRnopc:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
4825def : t2InstAlias<"add${s}${p} $Rd, $Rn, $ShiftedRm",
4826                  (t2ADDrs GPRnopc:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm,
4827                           pred:$p, cc_out:$s)>;
4828// ... and with the destination and source register combined.
4829def : t2InstAlias<"add${s}${p} $Rdn, $imm",
4830      (t2ADDri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
4831def : t2InstAlias<"add${p} $Rdn, $imm",
4832           (t2ADDri12 rGPR:$Rdn, rGPR:$Rdn, imm0_4095:$imm, pred:$p)>;
4833def : t2InstAlias<"addw${p} $Rdn, $imm",
4834           (t2ADDri12 rGPR:$Rdn, rGPR:$Rdn, imm0_4095:$imm, pred:$p)>;
4835def : t2InstAlias<"add${s}${p} $Rdn, $Rm",
4836            (t2ADDrr GPRnopc:$Rdn, GPRnopc:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>;
4837def : t2InstAlias<"add${s}${p} $Rdn, $ShiftedRm",
4838                  (t2ADDrs GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_reg:$ShiftedRm,
4839                           pred:$p, cc_out:$s)>;
4840
4841// add w/ negative immediates is just a sub.
4842def : t2InstSubst<"add${s}${p} $Rd, $Rn, $imm",
4843        (t2SUBri rGPR:$Rd, GPRnopc:$Rn, t2_so_imm_neg:$imm, pred:$p,
4844                 cc_out:$s)>;
4845def : t2InstSubst<"add${p} $Rd, $Rn, $imm",
4846           (t2SUBri12 rGPR:$Rd, GPR:$Rn, imm0_4095_neg:$imm, pred:$p)>;
4847def : t2InstSubst<"add${s}${p} $Rdn, $imm",
4848      (t2SUBri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm_neg:$imm, pred:$p,
4849               cc_out:$s)>;
4850def : t2InstSubst<"add${p} $Rdn, $imm",
4851           (t2SUBri12 rGPR:$Rdn, rGPR:$Rdn, imm0_4095_neg:$imm, pred:$p)>;
4852
4853def : t2InstSubst<"add${s}${p}.w $Rd, $Rn, $imm",
4854        (t2SUBri rGPR:$Rd, GPRnopc:$Rn, t2_so_imm_neg:$imm, pred:$p,
4855                 cc_out:$s)>;
4856def : t2InstSubst<"addw${p} $Rd, $Rn, $imm",
4857           (t2SUBri12 rGPR:$Rd, rGPR:$Rn, imm0_4095_neg:$imm, pred:$p)>;
4858def : t2InstSubst<"add${s}${p}.w $Rdn, $imm",
4859      (t2SUBri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm_neg:$imm, pred:$p,
4860               cc_out:$s)>;
4861def : t2InstSubst<"addw${p} $Rdn, $imm",
4862           (t2SUBri12 rGPR:$Rdn, rGPR:$Rdn, imm0_4095_neg:$imm, pred:$p)>;
4863
4864
4865// Aliases for SUB without the ".w" optional width specifier.
4866def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $imm",
4867        (t2SUBri rGPR:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
4868def : t2InstAlias<"sub${p} $Rd, $Rn, $imm",
4869           (t2SUBri12 rGPR:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>;
4870def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $Rm",
4871              (t2SUBrr GPRnopc:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
4872def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $ShiftedRm",
4873                  (t2SUBrs GPRnopc:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm,
4874                           pred:$p, cc_out:$s)>;
4875// ... and with the destination and source register combined.
4876def : t2InstAlias<"sub${s}${p} $Rdn, $imm",
4877      (t2SUBri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
4878def : t2InstAlias<"sub${p} $Rdn, $imm",
4879           (t2SUBri12 rGPR:$Rdn, rGPR:$Rdn, imm0_4095:$imm, pred:$p)>;
4880def : t2InstAlias<"subw${p} $Rdn, $imm",
4881           (t2SUBri12 rGPR:$Rdn, rGPR:$Rdn, imm0_4095:$imm, pred:$p)>;
4882def : t2InstAlias<"sub${s}${p}.w $Rdn, $Rm",
4883            (t2SUBrr GPRnopc:$Rdn, GPRnopc:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>;
4884def : t2InstAlias<"sub${s}${p} $Rdn, $Rm",
4885            (t2SUBrr GPRnopc:$Rdn, GPRnopc:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>;
4886def : t2InstAlias<"sub${s}${p} $Rdn, $ShiftedRm",
4887                  (t2SUBrs GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_reg:$ShiftedRm,
4888                           pred:$p, cc_out:$s)>;
4889
4890// SP to SP alike aliases
4891// Aliases for ADD without the ".w" optional width specifier.
4892def : t2InstAlias<"add${s}${p} $Rd, $Rn, $imm",
4893        (t2ADDspImm GPRsp:$Rd, GPRsp:$Rn, t2_so_imm:$imm, pred:$p,
4894         cc_out:$s)>;
4895def : t2InstAlias<"add${p} $Rd, $Rn, $imm",
4896           (t2ADDspImm12 GPRsp:$Rd, GPRsp:$Rn, imm0_4095:$imm, pred:$p)>;
4897// ... and with the destination and source register combined.
4898def : t2InstAlias<"add${s}${p} $Rdn, $imm",
4899      (t2ADDspImm GPRsp:$Rdn, GPRsp:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
4900
4901def : t2InstAlias<"add${s}${p}.w $Rdn, $imm",
4902      (t2ADDspImm GPRsp:$Rdn, GPRsp:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
4903
4904def : t2InstAlias<"add${p} $Rdn, $imm",
4905           (t2ADDspImm12 GPRsp:$Rdn, GPRsp:$Rdn, imm0_4095:$imm, pred:$p)>;
4906
4907def : t2InstAlias<"addw${p} $Rdn, $imm",
4908           (t2ADDspImm12 GPRsp:$Rdn, GPRsp:$Rdn, imm0_4095:$imm, pred:$p)>;
4909
4910// add w/ negative immediates is just a sub.
4911def : t2InstSubst<"add${s}${p} $Rd, $Rn, $imm",
4912        (t2SUBspImm GPRsp:$Rd, GPRsp:$Rn, t2_so_imm_neg:$imm, pred:$p,
4913                 cc_out:$s)>;
4914def : t2InstSubst<"add${p} $Rd, $Rn, $imm",
4915           (t2SUBspImm12 GPRsp:$Rd, GPRsp:$Rn, imm0_4095_neg:$imm, pred:$p)>;
4916def : t2InstSubst<"add${s}${p} $Rdn, $imm",
4917      (t2SUBspImm GPRsp:$Rdn, GPRsp:$Rdn, t2_so_imm_neg:$imm, pred:$p,
4918               cc_out:$s)>;
4919def : t2InstSubst<"add${p} $Rdn, $imm",
4920           (t2SUBspImm12 GPRsp:$Rdn, GPRsp:$Rdn, imm0_4095_neg:$imm, pred:$p)>;
4921
4922def : t2InstSubst<"add${s}${p}.w $Rd, $Rn, $imm",
4923        (t2SUBspImm GPRsp:$Rd, GPRsp:$Rn, t2_so_imm_neg:$imm, pred:$p,
4924                 cc_out:$s)>;
4925def : t2InstSubst<"addw${p} $Rd, $Rn, $imm",
4926           (t2SUBspImm12 GPRsp:$Rd, GPRsp:$Rn, imm0_4095_neg:$imm, pred:$p)>;
4927def : t2InstSubst<"add${s}${p}.w $Rdn, $imm",
4928      (t2SUBspImm GPRsp:$Rdn, GPRsp:$Rdn, t2_so_imm_neg:$imm, pred:$p,
4929               cc_out:$s)>;
4930def : t2InstSubst<"addw${p} $Rdn, $imm",
4931           (t2SUBspImm12 GPRsp:$Rdn, GPRsp:$Rdn, imm0_4095_neg:$imm, pred:$p)>;
4932
4933
4934// Aliases for SUB without the ".w" optional width specifier.
4935def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $imm",
4936        (t2SUBspImm GPRsp:$Rd, GPRsp:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
4937def : t2InstAlias<"sub${p} $Rd, $Rn, $imm",
4938           (t2SUBspImm12 GPRsp:$Rd, GPRsp:$Rn, imm0_4095:$imm, pred:$p)>;
4939// ... and with the destination and source register combined.
4940def : t2InstAlias<"sub${s}${p} $Rdn, $imm",
4941      (t2SUBspImm GPRsp:$Rdn, GPRsp:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
4942def : t2InstAlias<"sub${s}${p}.w $Rdn, $imm",
4943      (t2SUBspImm GPRsp:$Rdn, GPRsp:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
4944def : t2InstAlias<"sub${p} $Rdn, $imm",
4945           (t2SUBspImm12 GPRsp:$Rdn, GPRsp:$Rdn, imm0_4095:$imm, pred:$p)>;
4946def : t2InstAlias<"subw${p} $Rdn, $imm",
4947           (t2SUBspImm12 GPRsp:$Rdn, GPRsp:$Rdn, imm0_4095:$imm, pred:$p)>;
4948
4949// Alias for compares without the ".w" optional width specifier.
4950def : t2InstAlias<"cmn${p} $Rn, $Rm",
4951                  (t2CMNzrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
4952def : t2InstAlias<"teq${p} $Rn, $Rm",
4953                  (t2TEQrr rGPR:$Rn, rGPR:$Rm, pred:$p)>;
4954def : t2InstAlias<"tst${p} $Rn, $Rm",
4955                  (t2TSTrr rGPR:$Rn, rGPR:$Rm, pred:$p)>;
4956
4957// Memory barriers
4958def : InstAlias<"dmb${p}.w\t$opt", (t2DMB memb_opt:$opt, pred:$p), 0>, Requires<[HasDB]>;
4959def : InstAlias<"dmb${p}", (t2DMB 0xf, pred:$p), 0>, Requires<[HasDB]>;
4960def : InstAlias<"dmb${p}.w", (t2DMB 0xf, pred:$p), 0>, Requires<[HasDB]>;
4961def : InstAlias<"dsb${p}.w\t$opt", (t2DSB memb_opt:$opt, pred:$p), 0>, Requires<[HasDB]>;
4962def : InstAlias<"dsb${p}", (t2DSB 0xf, pred:$p), 0>, Requires<[HasDB]>;
4963def : InstAlias<"dsb${p}.w", (t2DSB 0xf, pred:$p), 0>, Requires<[HasDB]>;
4964def : InstAlias<"isb${p}.w\t$opt", (t2ISB memb_opt:$opt, pred:$p), 0>, Requires<[HasDB]>;
4965def : InstAlias<"isb${p}", (t2ISB 0xf, pred:$p), 0>, Requires<[HasDB]>;
4966def : InstAlias<"isb${p}.w", (t2ISB 0xf, pred:$p), 0>, Requires<[HasDB]>;
4967
4968// Non-predicable aliases of a predicable DSB: the predicate is (14, 0) where
4969// 14 = AL (always execute) and 0 = "instruction doesn't read the CPSR".
4970def : InstAlias<"ssbb", (t2DSB 0x0, 14, 0), 1>, Requires<[HasDB, IsThumb2]>;
4971def : InstAlias<"pssbb", (t2DSB 0x4, 14, 0), 1>, Requires<[HasDB, IsThumb2]>;
4972
4973// Armv8-R 'Data Full Barrier'
4974def : InstAlias<"dfb${p}", (t2DSB 0xc, pred:$p), 1>, Requires<[HasDFB]>;
4975
4976// SpeculationBarrierEndBB must only be used after an unconditional control
4977// flow, i.e. after a terminator for which isBarrier is True.
4978let hasSideEffects = 1, isCodeGenOnly = 1, isTerminator = 1, isBarrier = 1 in {
4979  def t2SpeculationBarrierISBDSBEndBB
4980      : PseudoInst<(outs), (ins), NoItinerary, []>, Sched<[]>;
4981  def t2SpeculationBarrierSBEndBB
4982      : PseudoInst<(outs), (ins), NoItinerary, []>, Sched<[]>;
4983}
4984
4985// Alias for LDR, LDRB, LDRH, LDRSB, and LDRSH without the ".w" optional
4986// width specifier.
4987def : t2InstAlias<"ldr${p} $Rt, $addr",
4988                  (t2LDRi12 GPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4989def : t2InstAlias<"ldrb${p} $Rt, $addr",
4990                  (t2LDRBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4991def : t2InstAlias<"ldrh${p} $Rt, $addr",
4992                  (t2LDRHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4993def : t2InstAlias<"ldrsb${p} $Rt, $addr",
4994                  (t2LDRSBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4995def : t2InstAlias<"ldrsh${p} $Rt, $addr",
4996                  (t2LDRSHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4997
4998def : t2InstAlias<"ldr${p} $Rt, $addr",
4999                  (t2LDRs GPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
5000def : t2InstAlias<"ldrb${p} $Rt, $addr",
5001                  (t2LDRBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
5002def : t2InstAlias<"ldrh${p} $Rt, $addr",
5003                  (t2LDRHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
5004def : t2InstAlias<"ldrsb${p} $Rt, $addr",
5005                  (t2LDRSBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
5006def : t2InstAlias<"ldrsh${p} $Rt, $addr",
5007                  (t2LDRSHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
5008
5009def : t2InstAlias<"ldr${p} $Rt, $addr",
5010                  (t2LDRpci GPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
5011def : t2InstAlias<"ldrb${p} $Rt, $addr",
5012                  (t2LDRBpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
5013def : t2InstAlias<"ldrh${p} $Rt, $addr",
5014                  (t2LDRHpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
5015def : t2InstAlias<"ldrsb${p} $Rt, $addr",
5016                  (t2LDRSBpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
5017def : t2InstAlias<"ldrsh${p} $Rt, $addr",
5018                  (t2LDRSHpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
5019
5020// Alias for MVN with(out) the ".w" optional width specifier.
5021def : t2InstAlias<"mvn${s}${p}.w $Rd, $imm",
5022           (t2MVNi rGPR:$Rd, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
5023def : t2InstAlias<"mvn${s}${p} $Rd, $Rm",
5024           (t2MVNr rGPR:$Rd, rGPR:$Rm, pred:$p, cc_out:$s)>;
5025def : t2InstAlias<"mvn${s}${p} $Rd, $ShiftedRm",
5026           (t2MVNs rGPR:$Rd, t2_so_reg:$ShiftedRm, pred:$p, cc_out:$s)>;
5027
5028// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT with the
5029// input operands swapped when the shift amount is zero (i.e., unspecified).
5030def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
5031                (t2PKHBT rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p), 0>,
5032            Requires<[HasDSP, IsThumb2]>;
5033def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
5034                (t2PKHBT rGPR:$Rd, rGPR:$Rm, rGPR:$Rn, 0, pred:$p), 0>,
5035            Requires<[HasDSP, IsThumb2]>;
5036
5037// PUSH/POP aliases for STM/LDM
5038def : t2InstAlias<"push${p}.w $regs", (t2STMDB_UPD SP, pred:$p, reglist:$regs)>;
5039def : t2InstAlias<"push${p} $regs", (t2STMDB_UPD SP, pred:$p, reglist:$regs)>;
5040def : t2InstAlias<"pop${p}.w $regs", (t2LDMIA_UPD SP, pred:$p, reglist:$regs)>;
5041def : t2InstAlias<"pop${p} $regs", (t2LDMIA_UPD SP, pred:$p, reglist:$regs)>;
5042
5043// STMIA/STMIA_UPD aliases w/o the optional .w suffix
5044def : t2InstAlias<"stm${p} $Rn, $regs",
5045                  (t2STMIA GPR:$Rn, pred:$p, reglist:$regs)>;
5046def : t2InstAlias<"stm${p} $Rn!, $regs",
5047                  (t2STMIA_UPD GPR:$Rn, pred:$p, reglist:$regs)>;
5048
5049// LDMIA/LDMIA_UPD aliases w/o the optional .w suffix
5050def : t2InstAlias<"ldm${p} $Rn, $regs",
5051                  (t2LDMIA GPR:$Rn, pred:$p, reglist:$regs)>;
5052def : t2InstAlias<"ldm${p} $Rn!, $regs",
5053                  (t2LDMIA_UPD GPR:$Rn, pred:$p, reglist:$regs)>;
5054
5055// STMDB/STMDB_UPD aliases w/ the optional .w suffix
5056def : t2InstAlias<"stmdb${p}.w $Rn, $regs",
5057                  (t2STMDB GPR:$Rn, pred:$p, reglist:$regs)>;
5058def : t2InstAlias<"stmdb${p}.w $Rn!, $regs",
5059                  (t2STMDB_UPD GPR:$Rn, pred:$p, reglist:$regs)>;
5060
5061// LDMDB/LDMDB_UPD aliases w/ the optional .w suffix
5062def : t2InstAlias<"ldmdb${p}.w $Rn, $regs",
5063                  (t2LDMDB GPR:$Rn, pred:$p, reglist:$regs)>;
5064def : t2InstAlias<"ldmdb${p}.w $Rn!, $regs",
5065                  (t2LDMDB_UPD GPR:$Rn, pred:$p, reglist:$regs)>;
5066
5067// Alias for REV/REV16/REVSH without the ".w" optional width specifier.
5068def : t2InstAlias<"rev${p} $Rd, $Rm", (t2REV rGPR:$Rd, rGPR:$Rm, pred:$p)>;
5069def : t2InstAlias<"rev16${p} $Rd, $Rm", (t2REV16 rGPR:$Rd, rGPR:$Rm, pred:$p)>;
5070def : t2InstAlias<"revsh${p} $Rd, $Rm", (t2REVSH rGPR:$Rd, rGPR:$Rm, pred:$p)>;
5071
5072
5073// Alias for RSB with and without the ".w" optional width specifier, with and
5074// without explicit destination register.
5075def : t2InstAlias<"rsb${s}${p} $Rd, $Rn, $imm",
5076           (t2RSBri rGPR:$Rd, rGPR:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
5077def : t2InstAlias<"rsb${s}${p} $Rdn, $imm",
5078           (t2RSBri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
5079def : t2InstAlias<"rsb${s}${p} $Rdn, $Rm",
5080           (t2RSBrr rGPR:$Rdn, rGPR:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>;
5081def : t2InstAlias<"rsb${s}${p} $Rdn, $ShiftedRm",
5082           (t2RSBrs rGPR:$Rdn, rGPR:$Rdn, t2_so_reg:$ShiftedRm, pred:$p,
5083                    cc_out:$s)>;
5084def : t2InstAlias<"rsb${s}${p}.w $Rdn, $Rm",
5085           (t2RSBrr rGPR:$Rdn, rGPR:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>;
5086def : t2InstAlias<"rsb${s}${p}.w $Rd, $Rn, $Rm",
5087           (t2RSBrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
5088def : t2InstAlias<"rsb${s}${p}.w $Rd, $Rn, $ShiftedRm",
5089           (t2RSBrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm, pred:$p,
5090                    cc_out:$s)>;
5091
5092// SSAT/USAT optional shift operand.
5093def : t2InstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
5094                  (t2SSAT rGPR:$Rd, imm1_32:$sat_imm, rGPR:$Rn, 0, pred:$p)>;
5095def : t2InstAlias<"usat${p} $Rd, $sat_imm, $Rn",
5096                  (t2USAT rGPR:$Rd, imm0_31:$sat_imm, rGPR:$Rn, 0, pred:$p)>;
5097
5098// STM w/o the .w suffix.
5099def : t2InstAlias<"stm${p} $Rn, $regs",
5100                  (t2STMIA GPR:$Rn, pred:$p, reglist:$regs)>;
5101
5102// Alias for STR, STRB, and STRH without the ".w" optional
5103// width specifier.
5104def : t2InstAlias<"str${p} $Rt, $addr",
5105                  (t2STRi12 GPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
5106def : t2InstAlias<"strb${p} $Rt, $addr",
5107                  (t2STRBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
5108def : t2InstAlias<"strh${p} $Rt, $addr",
5109                  (t2STRHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
5110
5111def : t2InstAlias<"str${p} $Rt, $addr",
5112                  (t2STRs GPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
5113def : t2InstAlias<"strb${p} $Rt, $addr",
5114                  (t2STRBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
5115def : t2InstAlias<"strh${p} $Rt, $addr",
5116                  (t2STRHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
5117
5118// Extend instruction optional rotate operand.
5119def : InstAlias<"sxtab${p} $Rd, $Rn, $Rm",
5120              (t2SXTAB rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p), 0>,
5121              Requires<[HasDSP, IsThumb2]>;
5122def : InstAlias<"sxtah${p} $Rd, $Rn, $Rm",
5123              (t2SXTAH rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p), 0>,
5124              Requires<[HasDSP, IsThumb2]>;
5125def : InstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
5126              (t2SXTAB16 rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p), 0>,
5127              Requires<[HasDSP, IsThumb2]>;
5128def : InstAlias<"sxtb16${p} $Rd, $Rm",
5129              (t2SXTB16 rGPR:$Rd, rGPR:$Rm, 0, pred:$p), 0>,
5130              Requires<[HasDSP, IsThumb2]>;
5131
5132def : t2InstAlias<"sxtb${p} $Rd, $Rm",
5133                (t2SXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
5134def : t2InstAlias<"sxth${p} $Rd, $Rm",
5135                (t2SXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
5136def : t2InstAlias<"sxtb${p}.w $Rd, $Rm",
5137                (t2SXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
5138def : t2InstAlias<"sxth${p}.w $Rd, $Rm",
5139                (t2SXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
5140
5141def : InstAlias<"uxtab${p} $Rd, $Rn, $Rm",
5142              (t2UXTAB rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p), 0>,
5143              Requires<[HasDSP, IsThumb2]>;
5144def : InstAlias<"uxtah${p} $Rd, $Rn, $Rm",
5145              (t2UXTAH rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p), 0>,
5146              Requires<[HasDSP, IsThumb2]>;
5147def : InstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
5148              (t2UXTAB16 rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p), 0>,
5149              Requires<[HasDSP, IsThumb2]>;
5150def : InstAlias<"uxtb16${p} $Rd, $Rm",
5151              (t2UXTB16 rGPR:$Rd, rGPR:$Rm, 0, pred:$p), 0>,
5152              Requires<[HasDSP, IsThumb2]>;
5153
5154def : t2InstAlias<"uxtb${p} $Rd, $Rm",
5155                (t2UXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
5156def : t2InstAlias<"uxth${p} $Rd, $Rm",
5157                (t2UXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
5158def : t2InstAlias<"uxtb${p}.w $Rd, $Rm",
5159                (t2UXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
5160def : t2InstAlias<"uxth${p}.w $Rd, $Rm",
5161                (t2UXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
5162
5163// Extend instruction w/o the ".w" optional width specifier.
5164def : t2InstAlias<"uxtb${p} $Rd, $Rm$rot",
5165                  (t2UXTB rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
5166def : InstAlias<"uxtb16${p} $Rd, $Rm$rot",
5167                (t2UXTB16 rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p), 0>,
5168                Requires<[HasDSP, IsThumb2]>;
5169def : t2InstAlias<"uxth${p} $Rd, $Rm$rot",
5170                  (t2UXTH rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
5171
5172def : t2InstAlias<"sxtb${p} $Rd, $Rm$rot",
5173                  (t2SXTB rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
5174def : InstAlias<"sxtb16${p} $Rd, $Rm$rot",
5175                (t2SXTB16 rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p), 0>,
5176                Requires<[HasDSP, IsThumb2]>;
5177def : t2InstAlias<"sxth${p} $Rd, $Rm$rot",
5178                  (t2SXTH rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
5179
5180
5181// "mov Rd, t2_so_imm_not" can be handled via "mvn" in assembly, just like
5182// for isel.
5183def : t2InstSubst<"mov${p} $Rd, $imm",
5184                  (t2MVNi rGPR:$Rd, t2_so_imm_not:$imm, pred:$p, zero_reg)>;
5185def : t2InstSubst<"mvn${s}${p} $Rd, $imm",
5186                  (t2MOVi rGPR:$Rd, t2_so_imm_not:$imm, pred:$p, s_cc_out:$s)>;
5187// Same for AND <--> BIC
5188def : t2InstSubst<"bic${s}${p} $Rd, $Rn, $imm",
5189                  (t2ANDri rGPR:$Rd, rGPR:$Rn, t2_so_imm_not:$imm,
5190                           pred:$p, cc_out:$s)>;
5191def : t2InstSubst<"bic${s}${p} $Rdn, $imm",
5192                  (t2ANDri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm_not:$imm,
5193                           pred:$p, cc_out:$s)>;
5194def : t2InstSubst<"bic${s}${p}.w $Rd, $Rn, $imm",
5195                  (t2ANDri rGPR:$Rd, rGPR:$Rn, t2_so_imm_not:$imm,
5196                           pred:$p, cc_out:$s)>;
5197def : t2InstSubst<"bic${s}${p}.w $Rdn, $imm",
5198                  (t2ANDri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm_not:$imm,
5199                           pred:$p, cc_out:$s)>;
5200def : t2InstSubst<"and${s}${p} $Rd, $Rn, $imm",
5201                  (t2BICri rGPR:$Rd, rGPR:$Rn, t2_so_imm_not:$imm,
5202                           pred:$p, cc_out:$s)>;
5203def : t2InstSubst<"and${s}${p} $Rdn, $imm",
5204                  (t2BICri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm_not:$imm,
5205                           pred:$p, cc_out:$s)>;
5206def : t2InstSubst<"and${s}${p}.w $Rd, $Rn, $imm",
5207                  (t2BICri rGPR:$Rd, rGPR:$Rn, t2_so_imm_not:$imm,
5208                           pred:$p, cc_out:$s)>;
5209def : t2InstSubst<"and${s}${p}.w $Rdn, $imm",
5210                  (t2BICri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm_not:$imm,
5211                           pred:$p, cc_out:$s)>;
5212// And ORR <--> ORN
5213def : t2InstSubst<"orn${s}${p} $Rd, $Rn, $imm",
5214                  (t2ORRri rGPR:$Rd, rGPR:$Rn, t2_so_imm_not:$imm,
5215                           pred:$p, cc_out:$s)>;
5216def : t2InstSubst<"orn${s}${p} $Rdn, $imm",
5217                  (t2ORRri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm_not:$imm,
5218                           pred:$p, cc_out:$s)>;
5219def : t2InstSubst<"orr${s}${p} $Rd, $Rn, $imm",
5220                  (t2ORNri rGPR:$Rd, rGPR:$Rn, t2_so_imm_not:$imm,
5221                           pred:$p, cc_out:$s)>;
5222def : t2InstSubst<"orr${s}${p} $Rdn, $imm",
5223                  (t2ORNri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm_not:$imm,
5224                           pred:$p, cc_out:$s)>;
5225// Likewise, "add Rd, t2_so_imm_neg" -> sub
5226def : t2InstSubst<"add${s}${p} $Rd, $Rn, $imm",
5227                  (t2SUBri rGPR:$Rd, GPRnopc:$Rn, t2_so_imm_neg:$imm,
5228                           pred:$p, cc_out:$s)>;
5229def : t2InstSubst<"add${s}${p} $Rd, $Rn, $imm",
5230                  (t2SUBspImm GPRsp:$Rd, GPRsp:$Rn, t2_so_imm_neg:$imm,
5231                           pred:$p, cc_out:$s)>;
5232def : t2InstSubst<"add${s}${p} $Rd, $imm",
5233                  (t2SUBri rGPR:$Rd, rGPR:$Rd, t2_so_imm_neg:$imm,
5234                           pred:$p, cc_out:$s)>;
5235def : t2InstSubst<"add${s}${p} $Rd, $imm",
5236                  (t2SUBspImm GPRsp:$Rd, GPRsp:$Rd, t2_so_imm_neg:$imm,
5237                           pred:$p, cc_out:$s)>;
5238// Same for CMP <--> CMN via t2_so_imm_neg
5239def : t2InstSubst<"cmp${p} $Rd, $imm",
5240                  (t2CMNri rGPR:$Rd, t2_so_imm_neg:$imm, pred:$p)>;
5241def : t2InstSubst<"cmn${p} $Rd, $imm",
5242                  (t2CMPri rGPR:$Rd, t2_so_imm_neg:$imm, pred:$p)>;
5243
5244
5245// Wide 'mul' encoding can be specified with only two operands.
5246def : t2InstAlias<"mul${p} $Rn, $Rm",
5247                  (t2MUL rGPR:$Rn, rGPR:$Rm, rGPR:$Rn, pred:$p)>;
5248
5249// "neg" is and alias for "rsb rd, rn, #0"
5250def : t2InstAlias<"neg${s}${p} $Rd, $Rm",
5251                  (t2RSBri rGPR:$Rd, rGPR:$Rm, 0, pred:$p, cc_out:$s)>;
5252
5253// MOV so_reg assembler pseudos. InstAlias isn't expressive enough for
5254// these, unfortunately.
5255// FIXME: LSL #0 in the shift should allow SP to be used as either the
5256// source or destination (but not both).
5257def t2MOVsi: t2AsmPseudo<"mov${p} $Rd, $shift",
5258                         (ins rGPR:$Rd, t2_so_reg:$shift, pred:$p)>;
5259def t2MOVSsi: t2AsmPseudo<"movs${p} $Rd, $shift",
5260                          (ins rGPR:$Rd, t2_so_reg:$shift, pred:$p)>;
5261
5262def t2MOVsr: t2AsmPseudo<"mov${p} $Rd, $shift",
5263                         (ins rGPR:$Rd, so_reg_reg:$shift, pred:$p)>;
5264def t2MOVSsr: t2AsmPseudo<"movs${p} $Rd, $shift",
5265                          (ins rGPR:$Rd, so_reg_reg:$shift, pred:$p)>;
5266
5267// Aliases for the above with the .w qualifier
5268def : t2InstAlias<"mov${p}.w $Rd, $shift",
5269                  (t2MOVsi rGPR:$Rd, t2_so_reg:$shift, pred:$p)>;
5270def : t2InstAlias<"movs${p}.w $Rd, $shift",
5271                  (t2MOVSsi rGPR:$Rd, t2_so_reg:$shift, pred:$p)>;
5272def : t2InstAlias<"mov${p}.w $Rd, $shift",
5273                  (t2MOVsr rGPR:$Rd, so_reg_reg:$shift, pred:$p)>;
5274def : t2InstAlias<"movs${p}.w $Rd, $shift",
5275                  (t2MOVSsr rGPR:$Rd, so_reg_reg:$shift, pred:$p)>;
5276
5277// ADR w/o the .w suffix
5278def : t2InstAlias<"adr${p} $Rd, $addr",
5279                  (t2ADR rGPR:$Rd, t2adrlabel:$addr, pred:$p)>;
5280
5281// LDR(literal) w/ alternate [pc, #imm] syntax.
5282def t2LDRpcrel   : t2AsmPseudo<"ldr${p} $Rt, $addr",
5283                         (ins GPR:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
5284def t2LDRBpcrel  : t2AsmPseudo<"ldrb${p} $Rt, $addr",
5285                         (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
5286def t2LDRHpcrel  : t2AsmPseudo<"ldrh${p} $Rt, $addr",
5287                         (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
5288def t2LDRSBpcrel  : t2AsmPseudo<"ldrsb${p} $Rt, $addr",
5289                         (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
5290def t2LDRSHpcrel  : t2AsmPseudo<"ldrsh${p} $Rt, $addr",
5291                         (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
5292    // Version w/ the .w suffix.
5293def : t2InstAlias<"ldr${p}.w $Rt, $addr",
5294                  (t2LDRpcrel GPR:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p), 0>;
5295def : t2InstAlias<"ldrb${p}.w $Rt, $addr",
5296                  (t2LDRBpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
5297def : t2InstAlias<"ldrh${p}.w $Rt, $addr",
5298                  (t2LDRHpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
5299def : t2InstAlias<"ldrsb${p}.w $Rt, $addr",
5300                  (t2LDRSBpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
5301def : t2InstAlias<"ldrsh${p}.w $Rt, $addr",
5302                  (t2LDRSHpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
5303
5304def : t2InstAlias<"add${p} $Rd, pc, $imm",
5305                  (t2ADR rGPR:$Rd, imm0_4095:$imm, pred:$p)>;
5306
5307// Pseudo instruction ldr Rt, =immediate
5308def t2LDRConstPool
5309  : t2AsmPseudo<"ldr${p} $Rt, $immediate",
5310                (ins GPR:$Rt, const_pool_asm_imm:$immediate, pred:$p)>;
5311// Version w/ the .w suffix.
5312def : t2InstAlias<"ldr${p}.w $Rt, $immediate",
5313                  (t2LDRConstPool GPRnopc:$Rt,
5314                  const_pool_asm_imm:$immediate, pred:$p)>;
5315
5316//===----------------------------------------------------------------------===//
5317// ARMv8.1m instructions
5318//
5319
5320class V8_1MI<dag oops, dag iops, AddrMode am, InstrItinClass itin, string asm,
5321             string ops, string cstr, list<dag> pattern>
5322  : Thumb2XI<oops, iops, am, 4, itin, !strconcat(asm, "\t", ops), cstr,
5323             pattern>,
5324    Requires<[HasV8_1MMainline]>;
5325
5326def t2CLRM : V8_1MI<(outs),
5327                    (ins pred:$p, reglist_with_apsr:$regs, variable_ops),
5328                    AddrModeNone, NoItinerary, "clrm${p}", "$regs", "", []> {
5329  bits<16> regs;
5330
5331  let Inst{31-16} = 0b1110100010011111;
5332  let Inst{15-14} = regs{15-14};
5333  let Inst{13} = 0b0;
5334  let Inst{12-0} = regs{12-0};
5335}
5336
5337class t2BF<dag iops, string asm, string ops>
5338  : V8_1MI<(outs ), iops, AddrModeNone, NoItinerary, asm, ops, "", []> {
5339
5340  let Inst{31-27} = 0b11110;
5341  let Inst{15-14} = 0b11;
5342  let Inst{12} = 0b0;
5343  let Inst{0} = 0b1;
5344
5345  let Predicates = [IsThumb2, HasV8_1MMainline, HasLOB];
5346}
5347
5348def t2BF_LabelPseudo
5349  : t2PseudoInst<(outs ), (ins pclabel:$cp), 0, NoItinerary, []> {
5350  let isTerminator = 1;
5351  let Predicates = [IsThumb2, HasV8_1MMainline, HasLOB];
5352  let hasNoSchedulingInfo = 1;
5353}
5354
5355def t2BFi : t2BF<(ins bflabel_u4:$b_label, bflabel_s16:$label, pred:$p),
5356                 !strconcat("bf", "${p}"), "$b_label, $label"> {
5357  bits<4> b_label;
5358  bits<16> label;
5359
5360  let Inst{26-23} = b_label{3-0};
5361  let Inst{22-21} = 0b10;
5362  let Inst{20-16} = label{15-11};
5363  let Inst{13} = 0b1;
5364  let Inst{11} = label{0};
5365  let Inst{10-1} = label{10-1};
5366}
5367
5368def t2BFic : t2BF<(ins bflabel_u4:$b_label, bflabel_s12:$label,
5369                   bfafter_target:$ba_label, pred_noal:$bcond), "bfcsel",
5370                  "$b_label, $label, $ba_label, $bcond"> {
5371  bits<4> bcond;
5372  bits<12> label;
5373  bits<1> ba_label;
5374  bits<4> b_label;
5375
5376  let Inst{26-23} = b_label{3-0};
5377  let Inst{22} = 0b0;
5378  let Inst{21-18} = bcond{3-0};
5379  let Inst{17} = ba_label{0};
5380  let Inst{16} = label{11};
5381  let Inst{13} = 0b1;
5382  let Inst{11} = label{0};
5383  let Inst{10-1} = label{10-1};
5384}
5385
5386def t2BFr : t2BF<(ins bflabel_u4:$b_label, rGPR:$Rn, pred:$p),
5387                 !strconcat("bfx", "${p}"), "$b_label, $Rn"> {
5388  bits<4> b_label;
5389  bits<4> Rn;
5390
5391  let Inst{26-23} = b_label{3-0};
5392  let Inst{22-20} = 0b110;
5393  let Inst{19-16} = Rn{3-0};
5394  let Inst{13-1} = 0b1000000000000;
5395}
5396
5397def t2BFLi : t2BF<(ins bflabel_u4:$b_label, bflabel_s18:$label, pred:$p),
5398                  !strconcat("bfl", "${p}"), "$b_label, $label"> {
5399  bits<4> b_label;
5400  bits<18> label;
5401
5402  let Inst{26-23} = b_label{3-0};
5403  let Inst{22-16} = label{17-11};
5404  let Inst{13} = 0b0;
5405  let Inst{11} = label{0};
5406  let Inst{10-1} = label{10-1};
5407}
5408
5409def t2BFLr : t2BF<(ins bflabel_u4:$b_label, rGPR:$Rn, pred:$p),
5410                  !strconcat("bflx", "${p}"), "$b_label, $Rn"> {
5411  bits<4> b_label;
5412  bits<4> Rn;
5413
5414  let Inst{26-23} = b_label{3-0};
5415  let Inst{22-20} = 0b111;
5416  let Inst{19-16} = Rn{3-0};
5417  let Inst{13-1} = 0b1000000000000;
5418}
5419
5420class t2LOL<dag oops, dag iops, string asm, string ops>
5421  : V8_1MI<oops, iops, AddrModeNone, NoItinerary, asm, ops, "", [] > {
5422  let Inst{31-23} = 0b111100000;
5423  let Inst{15-14} = 0b11;
5424  let Inst{0} = 0b1;
5425  let DecoderMethod = "DecodeLOLoop";
5426  let Predicates = [IsThumb2, HasV8_1MMainline, HasLOB];
5427}
5428
5429let isNotDuplicable = 1 in {
5430def t2WLS : t2LOL<(outs GPRlr:$LR),
5431                  (ins rGPR:$Rn, wlslabel_u11:$label),
5432                  "wls", "$LR, $Rn, $label"> {
5433  bits<4> Rn;
5434  bits<11> label;
5435  let Inst{22-20} = 0b100;
5436  let Inst{19-16} = Rn{3-0};
5437  let Inst{13-12} = 0b00;
5438  let Inst{11} = label{0};
5439  let Inst{10-1} = label{10-1};
5440  let usesCustomInserter = 1;
5441  let isBranch = 1;
5442  let isTerminator = 1;
5443}
5444
5445def t2DLS : t2LOL<(outs GPRlr:$LR), (ins rGPR:$Rn),
5446                  "dls", "$LR, $Rn"> {
5447  bits<4> Rn;
5448  let Inst{22-20} = 0b100;
5449  let Inst{19-16} = Rn{3-0};
5450  let Inst{13-1} = 0b1000000000000;
5451  let usesCustomInserter = 1;
5452}
5453
5454def t2LEUpdate : t2LOL<(outs GPRlr:$LRout),
5455                       (ins GPRlr:$LRin, lelabel_u11:$label),
5456                       "le", "$LRin, $label"> {
5457  bits<11> label;
5458  let Inst{22-16} = 0b0001111;
5459  let Inst{13-12} = 0b00;
5460  let Inst{11} = label{0};
5461  let Inst{10-1} = label{10-1};
5462  let usesCustomInserter = 1;
5463  let isBranch = 1;
5464  let isTerminator = 1;
5465}
5466
5467def t2LE : t2LOL<(outs ), (ins lelabel_u11:$label), "le", "$label"> {
5468  bits<11> label;
5469  let Inst{22-16} = 0b0101111;
5470  let Inst{13-12} = 0b00;
5471  let Inst{11} = label{0};
5472  let Inst{10-1} = label{10-1};
5473  let isBranch = 1;
5474  let isTerminator = 1;
5475}
5476
5477let Predicates = [IsThumb2, HasV8_1MMainline, HasLOB] in {
5478
5479// t2DoLoopStart a pseudo for DLS hardware loops. Lowered into a DLS in
5480// ARMLowOverheadLoops if possible, or reverted to a Mov if not.
5481def t2DoLoopStart :
5482  t2PseudoInst<(outs GPRlr:$X), (ins rGPR:$elts), 4, IIC_Br,
5483  [(set GPRlr:$X, (int_start_loop_iterations rGPR:$elts))]>;
5484
5485// A pseudo for a DLSTP, created in the MVETPAndVPTOptimizationPass from a
5486// t2DoLoopStart if the loops is tail predicated. Holds both the element
5487// count and trip count of the loop, picking the correct one during
5488// ARMLowOverheadLoops when it is converted to a DLSTP or DLS as required.
5489let isTerminator = 1, hasSideEffects = 1 in
5490def t2DoLoopStartTP :
5491  t2PseudoInst<(outs GPRlr:$X), (ins rGPR:$elts, rGPR:$count), 4, IIC_Br, []>;
5492
5493// Setup for a t2WhileLoopStart. A pair of t2WhileLoopSetup and t2WhileLoopStart
5494// will be created post-ISel from a llvm.test.start.loop.iterations. This
5495// t2WhileLoopSetup to setup LR and t2WhileLoopStart to perform the branch. Not
5496// valid after reg alloc, as it should be lowered during MVETPAndVPTOptimisations
5497// into a t2WhileLoopStartLR (or expanded).
5498def t2WhileLoopSetup :
5499  t2PseudoInst<(outs GPRlr:$lr), (ins rGPR:$elts), 4, IIC_Br, []>;
5500
5501// A pseudo to represent the decrement in a low overhead loop. A t2LoopDec and
5502// t2LoopEnd together represent a LE instruction. Ideally these are converted
5503// to a t2LoopEndDec which is lowered as a single instruction.
5504let hasSideEffects = 0 in
5505def t2LoopDec :
5506  t2PseudoInst<(outs GPRlr:$Rm), (ins GPRlr:$Rn, imm0_7:$size),
5507               4, IIC_Br, []>, Sched<[WriteBr]>;
5508
5509let isBranch = 1, isTerminator = 1, hasSideEffects = 1, Defs = [CPSR] in {
5510// The branch in a t2WhileLoopSetup/t2WhileLoopStart pair, eventually turned
5511// into a t2WhileLoopStartLR that does both the LR setup and branch.
5512def t2WhileLoopStart :
5513    t2PseudoInst<(outs),
5514                 (ins GPRlr:$elts, brtarget:$target),
5515                 4, IIC_Br, []>,
5516                 Sched<[WriteBr]>;
5517
5518// WhileLoopStartLR that sets up LR and branches on zero, equivalent to WLS. It
5519// is lowered in the ARMLowOverheadLoops pass providing the branches are within
5520// range. WhileLoopStartLR and LoopEnd to occupy 8 bytes because they may get
5521// converted into t2CMP and t2Bcc.
5522def t2WhileLoopStartLR :
5523    t2PseudoInst<(outs GPRlr:$lr),
5524                 (ins rGPR:$elts, brtarget:$target),
5525                 8, IIC_Br, []>,
5526                 Sched<[WriteBr]>;
5527
5528// t2LoopEnd - the branch half of a t2LoopDec/t2LoopEnd pair.
5529def t2LoopEnd :
5530  t2PseudoInst<(outs), (ins GPRlr:$elts, brtarget:$target),
5531  8, IIC_Br, []>, Sched<[WriteBr]>;
5532
5533// The combination of a t2LoopDec and t2LoopEnd, performing both the LR
5534// decrement and branch as a single instruction. Is lowered to a LE or
5535// LETP in ARMLowOverheadLoops as appropriate, or converted to t2CMP/t2Bcc
5536// if the branches are out of range.
5537def t2LoopEndDec :
5538  t2PseudoInst<(outs GPRlr:$Rm), (ins GPRlr:$elts, brtarget:$target),
5539  8, IIC_Br, []>, Sched<[WriteBr]>;
5540
5541} // end isBranch, isTerminator, hasSideEffects
5542
5543}
5544
5545} // end isNotDuplicable
5546
5547class CS<string iname, bits<4> opcode, list<dag> pattern=[]>
5548  : V8_1MI<(outs rGPR:$Rd), (ins GPRwithZRnosp:$Rn, GPRwithZRnosp:$Rm, pred_noal:$fcond),
5549           AddrModeNone, NoItinerary, iname, "$Rd, $Rn, $Rm, $fcond", "", pattern> {
5550  bits<4> Rd;
5551  bits<4> Rm;
5552  bits<4> Rn;
5553  bits<4> fcond;
5554
5555  let Inst{31-20} = 0b111010100101;
5556  let Inst{19-16} = Rn{3-0};
5557  let Inst{15-12} = opcode;
5558  let Inst{11-8} = Rd{3-0};
5559  let Inst{7-4} = fcond{3-0};
5560  let Inst{3-0} = Rm{3-0};
5561
5562  let Uses = [CPSR];
5563  let hasSideEffects = 0;
5564}
5565
5566def t2CSEL  : CS<"csel",  0b1000>;
5567def t2CSINC : CS<"csinc", 0b1001>;
5568def t2CSINV : CS<"csinv", 0b1010>;
5569def t2CSNEG : CS<"csneg", 0b1011>;
5570
5571
5572let Predicates = [HasV8_1MMainline] in {
5573  multiclass CSPats<SDNode Node, Instruction Insn> {
5574    def : T2Pat<(Node GPRwithZR:$tval, GPRwithZR:$fval, imm0_31:$imm),
5575                (Insn GPRwithZR:$tval, GPRwithZR:$fval, imm0_31:$imm)>;
5576    def : T2Pat<(Node (i32 0), GPRwithZR:$fval, imm0_31:$imm),
5577                (Insn ZR, GPRwithZR:$fval, imm0_31:$imm)>;
5578    def : T2Pat<(Node GPRwithZR:$tval, (i32 0), imm0_31:$imm),
5579                (Insn GPRwithZR:$tval, ZR, imm0_31:$imm)>;
5580    def : T2Pat<(Node (i32 0), (i32 0), imm0_31:$imm),
5581                (Insn ZR, ZR, imm0_31:$imm)>;
5582  }
5583
5584  defm : CSPats<ARMcsinc, t2CSINC>;
5585  defm : CSPats<ARMcsinv, t2CSINV>;
5586  defm : CSPats<ARMcsneg, t2CSNEG>;
5587
5588  multiclass ModifiedV8_1CSEL<Instruction Insn, dag modvalue> {
5589    def : T2Pat<(ARMcmov modvalue, GPRwithZR:$tval, cmovpred:$imm),
5590                (Insn GPRwithZR:$tval, GPRwithZR:$fval, imm0_31:$imm)>;
5591    def : T2Pat<(ARMcmov GPRwithZR:$tval, modvalue, cmovpred:$imm),
5592                (Insn GPRwithZR:$tval, GPRwithZR:$fval,
5593                         (i32 (inv_cond_XFORM imm:$imm)))>;
5594  }
5595  defm : ModifiedV8_1CSEL<t2CSINC, (add rGPR:$fval, 1)>;
5596  defm : ModifiedV8_1CSEL<t2CSINV, (xor rGPR:$fval, -1)>;
5597  defm : ModifiedV8_1CSEL<t2CSNEG, (sub 0, rGPR:$fval)>;
5598}
5599
5600// CS aliases.
5601let Predicates = [HasV8_1MMainline] in {
5602  def : InstAlias<"csetm\t$Rd, $fcond",
5603                 (t2CSINV rGPR:$Rd, ZR, ZR, pred_noal_inv:$fcond)>;
5604
5605  def : InstAlias<"cset\t$Rd, $fcond",
5606                 (t2CSINC rGPR:$Rd, ZR, ZR, pred_noal_inv:$fcond)>;
5607
5608  def : InstAlias<"cinc\t$Rd, $Rn, $fcond",
5609                 (t2CSINC rGPR:$Rd, GPRwithZRnosp:$Rn, GPRwithZRnosp:$Rn, pred_noal_inv:$fcond)>;
5610
5611  def : InstAlias<"cinv\t$Rd, $Rn, $fcond",
5612                 (t2CSINV rGPR:$Rd, GPRwithZRnosp:$Rn, GPRwithZRnosp:$Rn, pred_noal_inv:$fcond)>;
5613
5614  def : InstAlias<"cneg\t$Rd, $Rn, $fcond",
5615                 (t2CSNEG rGPR:$Rd, GPRwithZRnosp:$Rn, GPRwithZRnosp:$Rn, pred_noal_inv:$fcond)>;
5616}
5617