1; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py 2; RUN: llc --mtriple=loongarch64 --mattr=+lsx < %s | FileCheck %s 3 4declare <16 x i8> @llvm.loongarch.lsx.vclz.b(<16 x i8>) 5 6define <16 x i8> @lsx_vclz_b(<16 x i8> %va) nounwind { 7; CHECK-LABEL: lsx_vclz_b: 8; CHECK: # %bb.0: # %entry 9; CHECK-NEXT: vclz.b $vr0, $vr0 10; CHECK-NEXT: ret 11entry: 12 %res = call <16 x i8> @llvm.loongarch.lsx.vclz.b(<16 x i8> %va) 13 ret <16 x i8> %res 14} 15 16declare <8 x i16> @llvm.loongarch.lsx.vclz.h(<8 x i16>) 17 18define <8 x i16> @lsx_vclz_h(<8 x i16> %va) nounwind { 19; CHECK-LABEL: lsx_vclz_h: 20; CHECK: # %bb.0: # %entry 21; CHECK-NEXT: vclz.h $vr0, $vr0 22; CHECK-NEXT: ret 23entry: 24 %res = call <8 x i16> @llvm.loongarch.lsx.vclz.h(<8 x i16> %va) 25 ret <8 x i16> %res 26} 27 28declare <4 x i32> @llvm.loongarch.lsx.vclz.w(<4 x i32>) 29 30define <4 x i32> @lsx_vclz_w(<4 x i32> %va) nounwind { 31; CHECK-LABEL: lsx_vclz_w: 32; CHECK: # %bb.0: # %entry 33; CHECK-NEXT: vclz.w $vr0, $vr0 34; CHECK-NEXT: ret 35entry: 36 %res = call <4 x i32> @llvm.loongarch.lsx.vclz.w(<4 x i32> %va) 37 ret <4 x i32> %res 38} 39 40declare <2 x i64> @llvm.loongarch.lsx.vclz.d(<2 x i64>) 41 42define <2 x i64> @lsx_vclz_d(<2 x i64> %va) nounwind { 43; CHECK-LABEL: lsx_vclz_d: 44; CHECK: # %bb.0: # %entry 45; CHECK-NEXT: vclz.d $vr0, $vr0 46; CHECK-NEXT: ret 47entry: 48 %res = call <2 x i64> @llvm.loongarch.lsx.vclz.d(<2 x i64> %va) 49 ret <2 x i64> %res 50} 51