14bbcbdaeSAnshil Gandhi; NOTE: Assertions have been autogenerated by utils/update_test_checks.py 2*b48e7c2dSAnshil Gandhi; RUN: opt -mtriple=amdgcn-amd-amdhsa -p simplifycfg,amdgpu-unify-divergent-exit-nodes %s -S -o - | FileCheck %s --check-prefix=OPT 3*b48e7c2dSAnshil Gandhi; RUN: llc -mtriple=amdgcn-amd-amdhsa %s -o - | FileCheck %s --check-prefix=ISA 44bbcbdaeSAnshil Gandhi 54bbcbdaeSAnshil Gandhidefine void @nested_inf_loop(i1 %0, i1 %1) { 6*b48e7c2dSAnshil Gandhi; OPT-LABEL: @nested_inf_loop( 7*b48e7c2dSAnshil Gandhi; OPT-NEXT: BB: 8*b48e7c2dSAnshil Gandhi; OPT-NEXT: br label [[BB1:%.*]] 9*b48e7c2dSAnshil Gandhi; OPT: BB1: 10*b48e7c2dSAnshil Gandhi; OPT-NEXT: [[BRMERGE:%.*]] = select i1 [[TMP0:%.*]], i1 true, i1 [[TMP1:%.*]] 11*b48e7c2dSAnshil Gandhi; OPT-NEXT: br i1 [[BRMERGE]], label [[BB1]], label [[INFLOOP:%.*]] 12*b48e7c2dSAnshil Gandhi; OPT: infloop: 13*b48e7c2dSAnshil Gandhi; OPT-NEXT: br i1 true, label [[INFLOOP]], label [[DUMMYRETURNBLOCK:%.*]] 14*b48e7c2dSAnshil Gandhi; OPT: DummyReturnBlock: 15*b48e7c2dSAnshil Gandhi; OPT-NEXT: ret void 16*b48e7c2dSAnshil Gandhi; 17*b48e7c2dSAnshil Gandhi; ISA-LABEL: nested_inf_loop: 18*b48e7c2dSAnshil Gandhi; ISA-NEXT: %bb.0: ; %BB 19*b48e7c2dSAnshil Gandhi; ISA-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) 20*b48e7c2dSAnshil Gandhi; ISA-NEXT: v_and_b32_e32 v1, 1, v1 21*b48e7c2dSAnshil Gandhi; ISA-NEXT: v_and_b32_e32 v0, 1, v0 22*b48e7c2dSAnshil Gandhi; ISA-NEXT: v_cmp_eq_u32_e64 s[4:5], 1, v1 23*b48e7c2dSAnshil Gandhi; ISA-NEXT: v_cmp_eq_u32_e32 vcc, 1, v0 24*b48e7c2dSAnshil Gandhi; ISA-NEXT: s_xor_b64 s[6:7], vcc, -1 25*b48e7c2dSAnshil Gandhi; ISA-NEXT: s_mov_b64 s[8:9], 0 26*b48e7c2dSAnshil Gandhi; ISA-NEXT: .LBB0_1: ; %BB1 27*b48e7c2dSAnshil Gandhi; ISA: s_and_b64 s[10:11], exec, s[6:7] 28*b48e7c2dSAnshil Gandhi; ISA-NEXT: s_or_b64 s[8:9], s[10:11], s[8:9] 29*b48e7c2dSAnshil Gandhi; ISA-NEXT: s_andn2_b64 exec, exec, s[8:9] 30*b48e7c2dSAnshil Gandhi; ISA-NEXT: s_cbranch_execnz .LBB0_1 31*b48e7c2dSAnshil Gandhi; ISA-NEXT: %bb.2: ; %BB2 32*b48e7c2dSAnshil Gandhi; ISA: s_or_b64 exec, exec, s[8:9] 33*b48e7c2dSAnshil Gandhi; ISA-NEXT: s_mov_b64 s[8:9], 0 34*b48e7c2dSAnshil Gandhi; ISA-NEXT: .LBB0_3: ; %BB4 35*b48e7c2dSAnshil Gandhi; ISA: s_and_b64 s[10:11], exec, s[4:5] 36*b48e7c2dSAnshil Gandhi; ISA-NEXT: s_or_b64 s[8:9], s[10:11], s[8:9] 37*b48e7c2dSAnshil Gandhi; ISA-NEXT: s_andn2_b64 exec, exec, s[8:9] 38*b48e7c2dSAnshil Gandhi; ISA-NEXT: s_cbranch_execnz .LBB0_3 39*b48e7c2dSAnshil Gandhi; ISA-NEXT: %bb.4: ; %loop.exit.guard 40*b48e7c2dSAnshil Gandhi; ISA: s_or_b64 exec, exec, s[8:9] 41*b48e7c2dSAnshil Gandhi; ISA-NEXT: s_mov_b64 vcc, 0 42*b48e7c2dSAnshil Gandhi; ISA-NEXT: s_mov_b64 s[8:9], 0 43*b48e7c2dSAnshil Gandhi; ISA-NEXT: s_branch .LBB0_1 44*b48e7c2dSAnshil Gandhi; ISA-NEXT: %bb.5: ; %DummyReturnBlock 45*b48e7c2dSAnshil Gandhi; ISA-NEXT: s_setpc_b64 s[30:31] 464bbcbdaeSAnshil GandhiBB: 474bbcbdaeSAnshil Gandhi br label %BB1 484bbcbdaeSAnshil Gandhi 494bbcbdaeSAnshil GandhiBB1: 504bbcbdaeSAnshil Gandhi br i1 %0, label %BB3, label %BB2 514bbcbdaeSAnshil Gandhi 524bbcbdaeSAnshil GandhiBB2: 534bbcbdaeSAnshil Gandhi br label %BB4 544bbcbdaeSAnshil Gandhi 554bbcbdaeSAnshil GandhiBB4: 564bbcbdaeSAnshil Gandhi br i1 %1, label %BB3, label %BB4 574bbcbdaeSAnshil Gandhi 584bbcbdaeSAnshil GandhiBB3: 594bbcbdaeSAnshil Gandhi br label %BB1 604bbcbdaeSAnshil Gandhi} 61