Searched refs:isSignExtended (Results 1 – 7 of 7) sorted by relevance
| /openbsd-src/gnu/llvm/llvm/lib/Target/AArch64/GISel/ |
| H A D | AArch64PostLegalizerCombiner.cpp | 113 static bool isSignExtended(Register R, MachineRegisterInfo &MRI) { in isSignExtended() function 157 (isSignExtended(LHS, MRI) || isZeroExtended(LHS, MRI))) in matchAArch64MulConstCombine()
|
| /openbsd-src/gnu/llvm/llvm/lib/Target/PowerPC/ |
| H A D | PPCInstrInfo.h | 727 bool isSignExtended(const unsigned Reg, in isSignExtended() function
|
| H A D | PPCMIPeephole.cpp | 880 TII->isSignExtended(NarrowReg, MRI)) { in simplifyCode()
|
| H A D | PPCInstrInfo.cpp | 2429 if (isSignExtended(SrcReg, MRI)) in optimizeCompareInstr()
|
| H A D | PPCISelLowering.cpp | 11655 static bool isSignExtended(MachineInstr &MI, const PPCInstrInfo *TII) { in isSignExtended() function 11660 return TII->isSignExtended(MI.getOperand(1).getReg(), in isSignExtended() 11725 incr.isVirtual() && isSignExtended(*RegInfo.getVRegDef(incr), TII); in EmitPartwordAtomicBinary()
|
| /openbsd-src/gnu/llvm/llvm/lib/Target/AArch64/ |
| H A D | AArch64ISelLowering.cpp | 4425 static bool isSignExtended(SDNode *N, SelectionDAG &DAG) { in isSignExtended() function 4443 isSignExtended(N0, DAG) && isSignExtended(N1, DAG); in isAddSubSExt() 4528 bool IsN0SExt = isSignExtended(N0, DAG); in selectUmullSmull() 4529 bool IsN1SExt = isSignExtended(N1, DAG); in selectUmullSmull() 15627 if (N0->hasOneUse() && (isSignExtended(N0.getNode(), DAG) || in performMulCombine()
|
| /openbsd-src/gnu/llvm/llvm/lib/Target/ARM/ |
| H A D | ARMISelLowering.cpp | 9383 static bool isSignExtended(SDNode *N, SelectionDAG &DAG) { in isSignExtended() function 9525 isSignExtended(N0, DAG) && isSignExtended(N1, DAG); in isAddSubSExt() 9551 bool isN0SExt = isSignExtended(N0, DAG); in LowerMUL() 9552 bool isN1SExt = isSignExtended(N1, DAG); in LowerMUL()
|