109467b48Spatrick //===-- PPCInstrInfo.cpp - PowerPC Instruction Information ----------------===//
209467b48Spatrick //
309467b48Spatrick // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
409467b48Spatrick // See https://llvm.org/LICENSE.txt for license information.
509467b48Spatrick // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
609467b48Spatrick //
709467b48Spatrick //===----------------------------------------------------------------------===//
809467b48Spatrick //
909467b48Spatrick // This file contains the PowerPC implementation of the TargetInstrInfo class.
1009467b48Spatrick //
1109467b48Spatrick //===----------------------------------------------------------------------===//
1209467b48Spatrick
1309467b48Spatrick #include "PPCInstrInfo.h"
1409467b48Spatrick #include "MCTargetDesc/PPCPredicates.h"
1509467b48Spatrick #include "PPC.h"
1609467b48Spatrick #include "PPCHazardRecognizers.h"
1709467b48Spatrick #include "PPCInstrBuilder.h"
1809467b48Spatrick #include "PPCMachineFunctionInfo.h"
1909467b48Spatrick #include "PPCTargetMachine.h"
20*d415bd75Srobert #include "llvm/ADT/DenseSet.h"
2109467b48Spatrick #include "llvm/ADT/STLExtras.h"
2209467b48Spatrick #include "llvm/ADT/Statistic.h"
23097a140dSpatrick #include "llvm/Analysis/AliasAnalysis.h"
2409467b48Spatrick #include "llvm/CodeGen/LiveIntervals.h"
25*d415bd75Srobert #include "llvm/CodeGen/MachineCombinerPattern.h"
2673471bf0Spatrick #include "llvm/CodeGen/MachineConstantPool.h"
2709467b48Spatrick #include "llvm/CodeGen/MachineFrameInfo.h"
2809467b48Spatrick #include "llvm/CodeGen/MachineFunctionPass.h"
2909467b48Spatrick #include "llvm/CodeGen/MachineInstrBuilder.h"
3009467b48Spatrick #include "llvm/CodeGen/MachineMemOperand.h"
3109467b48Spatrick #include "llvm/CodeGen/MachineRegisterInfo.h"
3209467b48Spatrick #include "llvm/CodeGen/PseudoSourceValue.h"
3373471bf0Spatrick #include "llvm/CodeGen/RegisterClassInfo.h"
3473471bf0Spatrick #include "llvm/CodeGen/RegisterPressure.h"
3509467b48Spatrick #include "llvm/CodeGen/ScheduleDAG.h"
3609467b48Spatrick #include "llvm/CodeGen/SlotIndexes.h"
3709467b48Spatrick #include "llvm/CodeGen/StackMaps.h"
3809467b48Spatrick #include "llvm/MC/MCAsmInfo.h"
3909467b48Spatrick #include "llvm/MC/MCInst.h"
40*d415bd75Srobert #include "llvm/MC/TargetRegistry.h"
4109467b48Spatrick #include "llvm/Support/CommandLine.h"
4209467b48Spatrick #include "llvm/Support/Debug.h"
4309467b48Spatrick #include "llvm/Support/ErrorHandling.h"
4409467b48Spatrick #include "llvm/Support/raw_ostream.h"
4509467b48Spatrick
4609467b48Spatrick using namespace llvm;
4709467b48Spatrick
4809467b48Spatrick #define DEBUG_TYPE "ppc-instr-info"
4909467b48Spatrick
5009467b48Spatrick #define GET_INSTRMAP_INFO
5109467b48Spatrick #define GET_INSTRINFO_CTOR_DTOR
5209467b48Spatrick #include "PPCGenInstrInfo.inc"
5309467b48Spatrick
5409467b48Spatrick STATISTIC(NumStoreSPILLVSRRCAsVec,
5509467b48Spatrick "Number of spillvsrrc spilled to stack as vec");
5609467b48Spatrick STATISTIC(NumStoreSPILLVSRRCAsGpr,
5709467b48Spatrick "Number of spillvsrrc spilled to stack as gpr");
5809467b48Spatrick STATISTIC(NumGPRtoVSRSpill, "Number of gpr spills to spillvsrrc");
5909467b48Spatrick STATISTIC(CmpIselsConverted,
6009467b48Spatrick "Number of ISELs that depend on comparison of constants converted");
6109467b48Spatrick STATISTIC(MissedConvertibleImmediateInstrs,
6209467b48Spatrick "Number of compare-immediate instructions fed by constants");
6309467b48Spatrick STATISTIC(NumRcRotatesConvertedToRcAnd,
6409467b48Spatrick "Number of record-form rotates converted to record-form andi");
6509467b48Spatrick
6609467b48Spatrick static cl::
6709467b48Spatrick opt<bool> DisableCTRLoopAnal("disable-ppc-ctrloop-analysis", cl::Hidden,
6809467b48Spatrick cl::desc("Disable analysis for CTR loops"));
6909467b48Spatrick
7009467b48Spatrick static cl::opt<bool> DisableCmpOpt("disable-ppc-cmp-opt",
7109467b48Spatrick cl::desc("Disable compare instruction optimization"), cl::Hidden);
7209467b48Spatrick
7309467b48Spatrick static cl::opt<bool> VSXSelfCopyCrash("crash-on-ppc-vsx-self-copy",
7409467b48Spatrick cl::desc("Causes the backend to crash instead of generating a nop VSX copy"),
7509467b48Spatrick cl::Hidden);
7609467b48Spatrick
7709467b48Spatrick static cl::opt<bool>
7809467b48Spatrick UseOldLatencyCalc("ppc-old-latency-calc", cl::Hidden,
7909467b48Spatrick cl::desc("Use the old (incorrect) instruction latency calculation"));
8009467b48Spatrick
8173471bf0Spatrick static cl::opt<float>
8273471bf0Spatrick FMARPFactor("ppc-fma-rp-factor", cl::Hidden, cl::init(1.5),
8373471bf0Spatrick cl::desc("register pressure factor for the transformations."));
8473471bf0Spatrick
8573471bf0Spatrick static cl::opt<bool> EnableFMARegPressureReduction(
8673471bf0Spatrick "ppc-fma-rp-reduction", cl::Hidden, cl::init(true),
8773471bf0Spatrick cl::desc("enable register pressure reduce in machine combiner pass."));
8873471bf0Spatrick
8909467b48Spatrick // Pin the vtable to this file.
anchor()9009467b48Spatrick void PPCInstrInfo::anchor() {}
9109467b48Spatrick
PPCInstrInfo(PPCSubtarget & STI)9209467b48Spatrick PPCInstrInfo::PPCInstrInfo(PPCSubtarget &STI)
9309467b48Spatrick : PPCGenInstrInfo(PPC::ADJCALLSTACKDOWN, PPC::ADJCALLSTACKUP,
9409467b48Spatrick /* CatchRetOpcode */ -1,
9509467b48Spatrick STI.isPPC64() ? PPC::BLR8 : PPC::BLR),
9609467b48Spatrick Subtarget(STI), RI(STI.getTargetMachine()) {}
9709467b48Spatrick
9809467b48Spatrick /// CreateTargetHazardRecognizer - Return the hazard recognizer to use for
9909467b48Spatrick /// this target when scheduling the DAG.
10009467b48Spatrick ScheduleHazardRecognizer *
CreateTargetHazardRecognizer(const TargetSubtargetInfo * STI,const ScheduleDAG * DAG) const10109467b48Spatrick PPCInstrInfo::CreateTargetHazardRecognizer(const TargetSubtargetInfo *STI,
10209467b48Spatrick const ScheduleDAG *DAG) const {
10309467b48Spatrick unsigned Directive =
10409467b48Spatrick static_cast<const PPCSubtarget *>(STI)->getCPUDirective();
10509467b48Spatrick if (Directive == PPC::DIR_440 || Directive == PPC::DIR_A2 ||
10609467b48Spatrick Directive == PPC::DIR_E500mc || Directive == PPC::DIR_E5500) {
10709467b48Spatrick const InstrItineraryData *II =
10809467b48Spatrick static_cast<const PPCSubtarget *>(STI)->getInstrItineraryData();
10909467b48Spatrick return new ScoreboardHazardRecognizer(II, DAG);
11009467b48Spatrick }
11109467b48Spatrick
11209467b48Spatrick return TargetInstrInfo::CreateTargetHazardRecognizer(STI, DAG);
11309467b48Spatrick }
11409467b48Spatrick
11509467b48Spatrick /// CreateTargetPostRAHazardRecognizer - Return the postRA hazard recognizer
11609467b48Spatrick /// to use for this target when scheduling the DAG.
11709467b48Spatrick ScheduleHazardRecognizer *
CreateTargetPostRAHazardRecognizer(const InstrItineraryData * II,const ScheduleDAG * DAG) const11809467b48Spatrick PPCInstrInfo::CreateTargetPostRAHazardRecognizer(const InstrItineraryData *II,
11909467b48Spatrick const ScheduleDAG *DAG) const {
12009467b48Spatrick unsigned Directive =
12109467b48Spatrick DAG->MF.getSubtarget<PPCSubtarget>().getCPUDirective();
12209467b48Spatrick
12309467b48Spatrick // FIXME: Leaving this as-is until we have POWER9 scheduling info
12409467b48Spatrick if (Directive == PPC::DIR_PWR7 || Directive == PPC::DIR_PWR8)
12509467b48Spatrick return new PPCDispatchGroupSBHazardRecognizer(II, DAG);
12609467b48Spatrick
12709467b48Spatrick // Most subtargets use a PPC970 recognizer.
12809467b48Spatrick if (Directive != PPC::DIR_440 && Directive != PPC::DIR_A2 &&
12909467b48Spatrick Directive != PPC::DIR_E500mc && Directive != PPC::DIR_E5500) {
13009467b48Spatrick assert(DAG->TII && "No InstrInfo?");
13109467b48Spatrick
13209467b48Spatrick return new PPCHazardRecognizer970(*DAG);
13309467b48Spatrick }
13409467b48Spatrick
13509467b48Spatrick return new ScoreboardHazardRecognizer(II, DAG);
13609467b48Spatrick }
13709467b48Spatrick
getInstrLatency(const InstrItineraryData * ItinData,const MachineInstr & MI,unsigned * PredCost) const13809467b48Spatrick unsigned PPCInstrInfo::getInstrLatency(const InstrItineraryData *ItinData,
13909467b48Spatrick const MachineInstr &MI,
14009467b48Spatrick unsigned *PredCost) const {
14109467b48Spatrick if (!ItinData || UseOldLatencyCalc)
14209467b48Spatrick return PPCGenInstrInfo::getInstrLatency(ItinData, MI, PredCost);
14309467b48Spatrick
14409467b48Spatrick // The default implementation of getInstrLatency calls getStageLatency, but
14509467b48Spatrick // getStageLatency does not do the right thing for us. While we have
14609467b48Spatrick // itinerary, most cores are fully pipelined, and so the itineraries only
14709467b48Spatrick // express the first part of the pipeline, not every stage. Instead, we need
14809467b48Spatrick // to use the listed output operand cycle number (using operand 0 here, which
14909467b48Spatrick // is an output).
15009467b48Spatrick
15109467b48Spatrick unsigned Latency = 1;
15209467b48Spatrick unsigned DefClass = MI.getDesc().getSchedClass();
15309467b48Spatrick for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
15409467b48Spatrick const MachineOperand &MO = MI.getOperand(i);
15509467b48Spatrick if (!MO.isReg() || !MO.isDef() || MO.isImplicit())
15609467b48Spatrick continue;
15709467b48Spatrick
15809467b48Spatrick int Cycle = ItinData->getOperandCycle(DefClass, i);
15909467b48Spatrick if (Cycle < 0)
16009467b48Spatrick continue;
16109467b48Spatrick
16209467b48Spatrick Latency = std::max(Latency, (unsigned) Cycle);
16309467b48Spatrick }
16409467b48Spatrick
16509467b48Spatrick return Latency;
16609467b48Spatrick }
16709467b48Spatrick
getOperandLatency(const InstrItineraryData * ItinData,const MachineInstr & DefMI,unsigned DefIdx,const MachineInstr & UseMI,unsigned UseIdx) const16809467b48Spatrick int PPCInstrInfo::getOperandLatency(const InstrItineraryData *ItinData,
16909467b48Spatrick const MachineInstr &DefMI, unsigned DefIdx,
17009467b48Spatrick const MachineInstr &UseMI,
17109467b48Spatrick unsigned UseIdx) const {
17209467b48Spatrick int Latency = PPCGenInstrInfo::getOperandLatency(ItinData, DefMI, DefIdx,
17309467b48Spatrick UseMI, UseIdx);
17409467b48Spatrick
17509467b48Spatrick if (!DefMI.getParent())
17609467b48Spatrick return Latency;
17709467b48Spatrick
17809467b48Spatrick const MachineOperand &DefMO = DefMI.getOperand(DefIdx);
17909467b48Spatrick Register Reg = DefMO.getReg();
18009467b48Spatrick
18109467b48Spatrick bool IsRegCR;
182*d415bd75Srobert if (Reg.isVirtual()) {
18309467b48Spatrick const MachineRegisterInfo *MRI =
18409467b48Spatrick &DefMI.getParent()->getParent()->getRegInfo();
18509467b48Spatrick IsRegCR = MRI->getRegClass(Reg)->hasSuperClassEq(&PPC::CRRCRegClass) ||
18609467b48Spatrick MRI->getRegClass(Reg)->hasSuperClassEq(&PPC::CRBITRCRegClass);
18709467b48Spatrick } else {
18809467b48Spatrick IsRegCR = PPC::CRRCRegClass.contains(Reg) ||
18909467b48Spatrick PPC::CRBITRCRegClass.contains(Reg);
19009467b48Spatrick }
19109467b48Spatrick
19209467b48Spatrick if (UseMI.isBranch() && IsRegCR) {
19309467b48Spatrick if (Latency < 0)
19409467b48Spatrick Latency = getInstrLatency(ItinData, DefMI);
19509467b48Spatrick
19609467b48Spatrick // On some cores, there is an additional delay between writing to a condition
19709467b48Spatrick // register, and using it from a branch.
19809467b48Spatrick unsigned Directive = Subtarget.getCPUDirective();
19909467b48Spatrick switch (Directive) {
20009467b48Spatrick default: break;
20109467b48Spatrick case PPC::DIR_7400:
20209467b48Spatrick case PPC::DIR_750:
20309467b48Spatrick case PPC::DIR_970:
20409467b48Spatrick case PPC::DIR_E5500:
20509467b48Spatrick case PPC::DIR_PWR4:
20609467b48Spatrick case PPC::DIR_PWR5:
20709467b48Spatrick case PPC::DIR_PWR5X:
20809467b48Spatrick case PPC::DIR_PWR6:
20909467b48Spatrick case PPC::DIR_PWR6X:
21009467b48Spatrick case PPC::DIR_PWR7:
21109467b48Spatrick case PPC::DIR_PWR8:
21209467b48Spatrick // FIXME: Is this needed for POWER9?
21309467b48Spatrick Latency += 2;
21409467b48Spatrick break;
21509467b48Spatrick }
21609467b48Spatrick }
21709467b48Spatrick
21809467b48Spatrick return Latency;
21909467b48Spatrick }
22009467b48Spatrick
221097a140dSpatrick /// This is an architecture-specific helper function of reassociateOps.
222097a140dSpatrick /// Set special operand attributes for new instructions after reassociation.
setSpecialOperandAttr(MachineInstr & OldMI1,MachineInstr & OldMI2,MachineInstr & NewMI1,MachineInstr & NewMI2) const223097a140dSpatrick void PPCInstrInfo::setSpecialOperandAttr(MachineInstr &OldMI1,
224097a140dSpatrick MachineInstr &OldMI2,
225097a140dSpatrick MachineInstr &NewMI1,
226097a140dSpatrick MachineInstr &NewMI2) const {
227097a140dSpatrick // Propagate FP flags from the original instructions.
228097a140dSpatrick // But clear poison-generating flags because those may not be valid now.
229097a140dSpatrick uint16_t IntersectedFlags = OldMI1.getFlags() & OldMI2.getFlags();
230097a140dSpatrick NewMI1.setFlags(IntersectedFlags);
231097a140dSpatrick NewMI1.clearFlag(MachineInstr::MIFlag::NoSWrap);
232097a140dSpatrick NewMI1.clearFlag(MachineInstr::MIFlag::NoUWrap);
233097a140dSpatrick NewMI1.clearFlag(MachineInstr::MIFlag::IsExact);
234097a140dSpatrick
235097a140dSpatrick NewMI2.setFlags(IntersectedFlags);
236097a140dSpatrick NewMI2.clearFlag(MachineInstr::MIFlag::NoSWrap);
237097a140dSpatrick NewMI2.clearFlag(MachineInstr::MIFlag::NoUWrap);
238097a140dSpatrick NewMI2.clearFlag(MachineInstr::MIFlag::IsExact);
239097a140dSpatrick }
240097a140dSpatrick
setSpecialOperandAttr(MachineInstr & MI,uint16_t Flags) const241097a140dSpatrick void PPCInstrInfo::setSpecialOperandAttr(MachineInstr &MI,
242097a140dSpatrick uint16_t Flags) const {
243097a140dSpatrick MI.setFlags(Flags);
244097a140dSpatrick MI.clearFlag(MachineInstr::MIFlag::NoSWrap);
245097a140dSpatrick MI.clearFlag(MachineInstr::MIFlag::NoUWrap);
246097a140dSpatrick MI.clearFlag(MachineInstr::MIFlag::IsExact);
247097a140dSpatrick }
248097a140dSpatrick
24909467b48Spatrick // This function does not list all associative and commutative operations, but
25009467b48Spatrick // only those worth feeding through the machine combiner in an attempt to
25109467b48Spatrick // reduce the critical path. Mostly, this means floating-point operations,
252097a140dSpatrick // because they have high latencies(>=5) (compared to other operations, such as
25309467b48Spatrick // and/or, which are also associative and commutative, but have low latencies).
isAssociativeAndCommutative(const MachineInstr & Inst,bool Invert) const254*d415bd75Srobert bool PPCInstrInfo::isAssociativeAndCommutative(const MachineInstr &Inst,
255*d415bd75Srobert bool Invert) const {
256*d415bd75Srobert if (Invert)
257*d415bd75Srobert return false;
25809467b48Spatrick switch (Inst.getOpcode()) {
259097a140dSpatrick // Floating point:
26009467b48Spatrick // FP Add:
26109467b48Spatrick case PPC::FADD:
26209467b48Spatrick case PPC::FADDS:
26309467b48Spatrick // FP Multiply:
26409467b48Spatrick case PPC::FMUL:
26509467b48Spatrick case PPC::FMULS:
26609467b48Spatrick // Altivec Add:
26709467b48Spatrick case PPC::VADDFP:
26809467b48Spatrick // VSX Add:
26909467b48Spatrick case PPC::XSADDDP:
27009467b48Spatrick case PPC::XVADDDP:
27109467b48Spatrick case PPC::XVADDSP:
27209467b48Spatrick case PPC::XSADDSP:
27309467b48Spatrick // VSX Multiply:
27409467b48Spatrick case PPC::XSMULDP:
27509467b48Spatrick case PPC::XVMULDP:
27609467b48Spatrick case PPC::XVMULSP:
27709467b48Spatrick case PPC::XSMULSP:
278097a140dSpatrick return Inst.getFlag(MachineInstr::MIFlag::FmReassoc) &&
279097a140dSpatrick Inst.getFlag(MachineInstr::MIFlag::FmNsz);
280097a140dSpatrick // Fixed point:
281097a140dSpatrick // Multiply:
282097a140dSpatrick case PPC::MULHD:
283097a140dSpatrick case PPC::MULLD:
284097a140dSpatrick case PPC::MULHW:
285097a140dSpatrick case PPC::MULLW:
28609467b48Spatrick return true;
28709467b48Spatrick default:
28809467b48Spatrick return false;
28909467b48Spatrick }
29009467b48Spatrick }
29109467b48Spatrick
292097a140dSpatrick #define InfoArrayIdxFMAInst 0
293097a140dSpatrick #define InfoArrayIdxFAddInst 1
294097a140dSpatrick #define InfoArrayIdxFMULInst 2
295097a140dSpatrick #define InfoArrayIdxAddOpIdx 3
296097a140dSpatrick #define InfoArrayIdxMULOpIdx 4
29773471bf0Spatrick #define InfoArrayIdxFSubInst 5
298097a140dSpatrick // Array keeps info for FMA instructions:
299097a140dSpatrick // Index 0(InfoArrayIdxFMAInst): FMA instruction;
30073471bf0Spatrick // Index 1(InfoArrayIdxFAddInst): ADD instruction associated with FMA;
30173471bf0Spatrick // Index 2(InfoArrayIdxFMULInst): MUL instruction associated with FMA;
302097a140dSpatrick // Index 3(InfoArrayIdxAddOpIdx): ADD operand index in FMA operands;
303097a140dSpatrick // Index 4(InfoArrayIdxMULOpIdx): first MUL operand index in FMA operands;
30473471bf0Spatrick // second MUL operand index is plus 1;
30573471bf0Spatrick // Index 5(InfoArrayIdxFSubInst): SUB instruction associated with FMA.
30673471bf0Spatrick static const uint16_t FMAOpIdxInfo[][6] = {
307097a140dSpatrick // FIXME: Add more FMA instructions like XSNMADDADP and so on.
30873471bf0Spatrick {PPC::XSMADDADP, PPC::XSADDDP, PPC::XSMULDP, 1, 2, PPC::XSSUBDP},
30973471bf0Spatrick {PPC::XSMADDASP, PPC::XSADDSP, PPC::XSMULSP, 1, 2, PPC::XSSUBSP},
31073471bf0Spatrick {PPC::XVMADDADP, PPC::XVADDDP, PPC::XVMULDP, 1, 2, PPC::XVSUBDP},
31173471bf0Spatrick {PPC::XVMADDASP, PPC::XVADDSP, PPC::XVMULSP, 1, 2, PPC::XVSUBSP},
31273471bf0Spatrick {PPC::FMADD, PPC::FADD, PPC::FMUL, 3, 1, PPC::FSUB},
31373471bf0Spatrick {PPC::FMADDS, PPC::FADDS, PPC::FMULS, 3, 1, PPC::FSUBS}};
314097a140dSpatrick
315097a140dSpatrick // Check if an opcode is a FMA instruction. If it is, return the index in array
316097a140dSpatrick // FMAOpIdxInfo. Otherwise, return -1.
getFMAOpIdxInfo(unsigned Opcode) const317097a140dSpatrick int16_t PPCInstrInfo::getFMAOpIdxInfo(unsigned Opcode) const {
318*d415bd75Srobert for (unsigned I = 0; I < std::size(FMAOpIdxInfo); I++)
319097a140dSpatrick if (FMAOpIdxInfo[I][InfoArrayIdxFMAInst] == Opcode)
320097a140dSpatrick return I;
321097a140dSpatrick return -1;
322097a140dSpatrick }
323097a140dSpatrick
32473471bf0Spatrick // On PowerPC target, we have two kinds of patterns related to FMA:
32573471bf0Spatrick // 1: Improve ILP.
326097a140dSpatrick // Try to reassociate FMA chains like below:
327097a140dSpatrick //
328097a140dSpatrick // Pattern 1:
329097a140dSpatrick // A = FADD X, Y (Leaf)
330097a140dSpatrick // B = FMA A, M21, M22 (Prev)
331097a140dSpatrick // C = FMA B, M31, M32 (Root)
332097a140dSpatrick // -->
333097a140dSpatrick // A = FMA X, M21, M22
334097a140dSpatrick // B = FMA Y, M31, M32
335097a140dSpatrick // C = FADD A, B
336097a140dSpatrick //
337097a140dSpatrick // Pattern 2:
338097a140dSpatrick // A = FMA X, M11, M12 (Leaf)
339097a140dSpatrick // B = FMA A, M21, M22 (Prev)
340097a140dSpatrick // C = FMA B, M31, M32 (Root)
341097a140dSpatrick // -->
342097a140dSpatrick // A = FMUL M11, M12
343097a140dSpatrick // B = FMA X, M21, M22
344097a140dSpatrick // D = FMA A, M31, M32
345097a140dSpatrick // C = FADD B, D
346097a140dSpatrick //
347097a140dSpatrick // breaking the dependency between A and B, allowing FMA to be executed in
348097a140dSpatrick // parallel (or back-to-back in a pipeline) instead of depending on each other.
34973471bf0Spatrick //
35073471bf0Spatrick // 2: Reduce register pressure.
35173471bf0Spatrick // Try to reassociate FMA with FSUB and a constant like below:
35273471bf0Spatrick // C is a floating point const.
35373471bf0Spatrick //
35473471bf0Spatrick // Pattern 1:
35573471bf0Spatrick // A = FSUB X, Y (Leaf)
35673471bf0Spatrick // D = FMA B, C, A (Root)
35773471bf0Spatrick // -->
35873471bf0Spatrick // A = FMA B, Y, -C
35973471bf0Spatrick // D = FMA A, X, C
36073471bf0Spatrick //
36173471bf0Spatrick // Pattern 2:
36273471bf0Spatrick // A = FSUB X, Y (Leaf)
36373471bf0Spatrick // D = FMA B, A, C (Root)
36473471bf0Spatrick // -->
36573471bf0Spatrick // A = FMA B, Y, -C
36673471bf0Spatrick // D = FMA A, X, C
36773471bf0Spatrick //
36873471bf0Spatrick // Before the transformation, A must be assigned with different hardware
36973471bf0Spatrick // register with D. After the transformation, A and D must be assigned with
37073471bf0Spatrick // same hardware register due to TIE attribute of FMA instructions.
37173471bf0Spatrick //
getFMAPatterns(MachineInstr & Root,SmallVectorImpl<MachineCombinerPattern> & Patterns,bool DoRegPressureReduce) const372097a140dSpatrick bool PPCInstrInfo::getFMAPatterns(
37373471bf0Spatrick MachineInstr &Root, SmallVectorImpl<MachineCombinerPattern> &Patterns,
37473471bf0Spatrick bool DoRegPressureReduce) const {
375097a140dSpatrick MachineBasicBlock *MBB = Root.getParent();
37673471bf0Spatrick const MachineRegisterInfo *MRI = &MBB->getParent()->getRegInfo();
37773471bf0Spatrick const TargetRegisterInfo *TRI = &getRegisterInfo();
378097a140dSpatrick
379097a140dSpatrick auto IsAllOpsVirtualReg = [](const MachineInstr &Instr) {
380097a140dSpatrick for (const auto &MO : Instr.explicit_operands())
381*d415bd75Srobert if (!(MO.isReg() && MO.getReg().isVirtual()))
382097a140dSpatrick return false;
383097a140dSpatrick return true;
384097a140dSpatrick };
385097a140dSpatrick
38673471bf0Spatrick auto IsReassociableAddOrSub = [&](const MachineInstr &Instr,
38773471bf0Spatrick unsigned OpType) {
38873471bf0Spatrick if (Instr.getOpcode() !=
38973471bf0Spatrick FMAOpIdxInfo[getFMAOpIdxInfo(Root.getOpcode())][OpType])
390097a140dSpatrick return false;
391097a140dSpatrick
392097a140dSpatrick // Instruction can be reassociated.
393097a140dSpatrick // fast math flags may prohibit reassociation.
394097a140dSpatrick if (!(Instr.getFlag(MachineInstr::MIFlag::FmReassoc) &&
395097a140dSpatrick Instr.getFlag(MachineInstr::MIFlag::FmNsz)))
396097a140dSpatrick return false;
397097a140dSpatrick
398097a140dSpatrick // Instruction operands are virtual registers for reassociation.
399097a140dSpatrick if (!IsAllOpsVirtualReg(Instr))
400097a140dSpatrick return false;
401097a140dSpatrick
40273471bf0Spatrick // For register pressure reassociation, the FSub must have only one use as
40373471bf0Spatrick // we want to delete the sub to save its def.
40473471bf0Spatrick if (OpType == InfoArrayIdxFSubInst &&
40573471bf0Spatrick !MRI->hasOneNonDBGUse(Instr.getOperand(0).getReg()))
40673471bf0Spatrick return false;
40773471bf0Spatrick
40873471bf0Spatrick return true;
40973471bf0Spatrick };
41073471bf0Spatrick
41173471bf0Spatrick auto IsReassociableFMA = [&](const MachineInstr &Instr, int16_t &AddOpIdx,
41273471bf0Spatrick int16_t &MulOpIdx, bool IsLeaf) {
41373471bf0Spatrick int16_t Idx = getFMAOpIdxInfo(Instr.getOpcode());
41473471bf0Spatrick if (Idx < 0)
41573471bf0Spatrick return false;
41673471bf0Spatrick
41773471bf0Spatrick // Instruction can be reassociated.
41873471bf0Spatrick // fast math flags may prohibit reassociation.
41973471bf0Spatrick if (!(Instr.getFlag(MachineInstr::MIFlag::FmReassoc) &&
42073471bf0Spatrick Instr.getFlag(MachineInstr::MIFlag::FmNsz)))
42173471bf0Spatrick return false;
42273471bf0Spatrick
42373471bf0Spatrick // Instruction operands are virtual registers for reassociation.
42473471bf0Spatrick if (!IsAllOpsVirtualReg(Instr))
42573471bf0Spatrick return false;
42673471bf0Spatrick
42773471bf0Spatrick MulOpIdx = FMAOpIdxInfo[Idx][InfoArrayIdxMULOpIdx];
42873471bf0Spatrick if (IsLeaf)
429097a140dSpatrick return true;
430097a140dSpatrick
431097a140dSpatrick AddOpIdx = FMAOpIdxInfo[Idx][InfoArrayIdxAddOpIdx];
432097a140dSpatrick
433097a140dSpatrick const MachineOperand &OpAdd = Instr.getOperand(AddOpIdx);
43473471bf0Spatrick MachineInstr *MIAdd = MRI->getUniqueVRegDef(OpAdd.getReg());
435097a140dSpatrick // If 'add' operand's def is not in current block, don't do ILP related opt.
436097a140dSpatrick if (!MIAdd || MIAdd->getParent() != MBB)
437097a140dSpatrick return false;
438097a140dSpatrick
439097a140dSpatrick // If this is not Leaf FMA Instr, its 'add' operand should only have one use
440097a140dSpatrick // as this fma will be changed later.
44173471bf0Spatrick return IsLeaf ? true : MRI->hasOneNonDBGUse(OpAdd.getReg());
442097a140dSpatrick };
443097a140dSpatrick
444097a140dSpatrick int16_t AddOpIdx = -1;
44573471bf0Spatrick int16_t MulOpIdx = -1;
44673471bf0Spatrick
44773471bf0Spatrick bool IsUsedOnceL = false;
44873471bf0Spatrick bool IsUsedOnceR = false;
44973471bf0Spatrick MachineInstr *MULInstrL = nullptr;
45073471bf0Spatrick MachineInstr *MULInstrR = nullptr;
45173471bf0Spatrick
45273471bf0Spatrick auto IsRPReductionCandidate = [&]() {
45373471bf0Spatrick // Currently, we only support float and double.
45473471bf0Spatrick // FIXME: add support for other types.
45573471bf0Spatrick unsigned Opcode = Root.getOpcode();
45673471bf0Spatrick if (Opcode != PPC::XSMADDASP && Opcode != PPC::XSMADDADP)
45773471bf0Spatrick return false;
45873471bf0Spatrick
459097a140dSpatrick // Root must be a valid FMA like instruction.
46073471bf0Spatrick // Treat it as leaf as we don't care its add operand.
46173471bf0Spatrick if (IsReassociableFMA(Root, AddOpIdx, MulOpIdx, true)) {
46273471bf0Spatrick assert((MulOpIdx >= 0) && "mul operand index not right!");
46373471bf0Spatrick Register MULRegL = TRI->lookThruSingleUseCopyChain(
46473471bf0Spatrick Root.getOperand(MulOpIdx).getReg(), MRI);
46573471bf0Spatrick Register MULRegR = TRI->lookThruSingleUseCopyChain(
46673471bf0Spatrick Root.getOperand(MulOpIdx + 1).getReg(), MRI);
46773471bf0Spatrick if (!MULRegL && !MULRegR)
46873471bf0Spatrick return false;
46973471bf0Spatrick
47073471bf0Spatrick if (MULRegL && !MULRegR) {
47173471bf0Spatrick MULRegR =
47273471bf0Spatrick TRI->lookThruCopyLike(Root.getOperand(MulOpIdx + 1).getReg(), MRI);
47373471bf0Spatrick IsUsedOnceL = true;
47473471bf0Spatrick } else if (!MULRegL && MULRegR) {
47573471bf0Spatrick MULRegL =
47673471bf0Spatrick TRI->lookThruCopyLike(Root.getOperand(MulOpIdx).getReg(), MRI);
47773471bf0Spatrick IsUsedOnceR = true;
47873471bf0Spatrick } else {
47973471bf0Spatrick IsUsedOnceL = true;
48073471bf0Spatrick IsUsedOnceR = true;
48173471bf0Spatrick }
48273471bf0Spatrick
483*d415bd75Srobert if (!MULRegL.isVirtual() || !MULRegR.isVirtual())
48473471bf0Spatrick return false;
48573471bf0Spatrick
48673471bf0Spatrick MULInstrL = MRI->getVRegDef(MULRegL);
48773471bf0Spatrick MULInstrR = MRI->getVRegDef(MULRegR);
48873471bf0Spatrick return true;
48973471bf0Spatrick }
49073471bf0Spatrick return false;
49173471bf0Spatrick };
49273471bf0Spatrick
49373471bf0Spatrick // Register pressure fma reassociation patterns.
49473471bf0Spatrick if (DoRegPressureReduce && IsRPReductionCandidate()) {
49573471bf0Spatrick assert((MULInstrL && MULInstrR) && "wrong register preduction candidate!");
49673471bf0Spatrick // Register pressure pattern 1
49773471bf0Spatrick if (isLoadFromConstantPool(MULInstrL) && IsUsedOnceR &&
49873471bf0Spatrick IsReassociableAddOrSub(*MULInstrR, InfoArrayIdxFSubInst)) {
49973471bf0Spatrick LLVM_DEBUG(dbgs() << "add pattern REASSOC_XY_BCA\n");
50073471bf0Spatrick Patterns.push_back(MachineCombinerPattern::REASSOC_XY_BCA);
50173471bf0Spatrick return true;
50273471bf0Spatrick }
50373471bf0Spatrick
50473471bf0Spatrick // Register pressure pattern 2
50573471bf0Spatrick if ((isLoadFromConstantPool(MULInstrR) && IsUsedOnceL &&
50673471bf0Spatrick IsReassociableAddOrSub(*MULInstrL, InfoArrayIdxFSubInst))) {
50773471bf0Spatrick LLVM_DEBUG(dbgs() << "add pattern REASSOC_XY_BAC\n");
50873471bf0Spatrick Patterns.push_back(MachineCombinerPattern::REASSOC_XY_BAC);
50973471bf0Spatrick return true;
51073471bf0Spatrick }
51173471bf0Spatrick }
51273471bf0Spatrick
51373471bf0Spatrick // ILP fma reassociation patterns.
51473471bf0Spatrick // Root must be a valid FMA like instruction.
51573471bf0Spatrick AddOpIdx = -1;
51673471bf0Spatrick if (!IsReassociableFMA(Root, AddOpIdx, MulOpIdx, false))
517097a140dSpatrick return false;
518097a140dSpatrick
519097a140dSpatrick assert((AddOpIdx >= 0) && "add operand index not right!");
520097a140dSpatrick
521097a140dSpatrick Register RegB = Root.getOperand(AddOpIdx).getReg();
52273471bf0Spatrick MachineInstr *Prev = MRI->getUniqueVRegDef(RegB);
523097a140dSpatrick
524097a140dSpatrick // Prev must be a valid FMA like instruction.
525097a140dSpatrick AddOpIdx = -1;
52673471bf0Spatrick if (!IsReassociableFMA(*Prev, AddOpIdx, MulOpIdx, false))
527097a140dSpatrick return false;
528097a140dSpatrick
529097a140dSpatrick assert((AddOpIdx >= 0) && "add operand index not right!");
530097a140dSpatrick
531097a140dSpatrick Register RegA = Prev->getOperand(AddOpIdx).getReg();
53273471bf0Spatrick MachineInstr *Leaf = MRI->getUniqueVRegDef(RegA);
533097a140dSpatrick AddOpIdx = -1;
53473471bf0Spatrick if (IsReassociableFMA(*Leaf, AddOpIdx, MulOpIdx, true)) {
535097a140dSpatrick Patterns.push_back(MachineCombinerPattern::REASSOC_XMM_AMM_BMM);
53673471bf0Spatrick LLVM_DEBUG(dbgs() << "add pattern REASSOC_XMM_AMM_BMM\n");
537097a140dSpatrick return true;
538097a140dSpatrick }
53973471bf0Spatrick if (IsReassociableAddOrSub(*Leaf, InfoArrayIdxFAddInst)) {
540097a140dSpatrick Patterns.push_back(MachineCombinerPattern::REASSOC_XY_AMM_BMM);
54173471bf0Spatrick LLVM_DEBUG(dbgs() << "add pattern REASSOC_XY_AMM_BMM\n");
542097a140dSpatrick return true;
543097a140dSpatrick }
544097a140dSpatrick return false;
545097a140dSpatrick }
546097a140dSpatrick
finalizeInsInstrs(MachineInstr & Root,MachineCombinerPattern & P,SmallVectorImpl<MachineInstr * > & InsInstrs) const54773471bf0Spatrick void PPCInstrInfo::finalizeInsInstrs(
54873471bf0Spatrick MachineInstr &Root, MachineCombinerPattern &P,
54973471bf0Spatrick SmallVectorImpl<MachineInstr *> &InsInstrs) const {
55073471bf0Spatrick assert(!InsInstrs.empty() && "Instructions set to be inserted is empty!");
55173471bf0Spatrick
55273471bf0Spatrick MachineFunction *MF = Root.getMF();
55373471bf0Spatrick MachineRegisterInfo *MRI = &MF->getRegInfo();
55473471bf0Spatrick const TargetRegisterInfo *TRI = &getRegisterInfo();
55573471bf0Spatrick MachineConstantPool *MCP = MF->getConstantPool();
55673471bf0Spatrick
55773471bf0Spatrick int16_t Idx = getFMAOpIdxInfo(Root.getOpcode());
55873471bf0Spatrick if (Idx < 0)
55973471bf0Spatrick return;
56073471bf0Spatrick
56173471bf0Spatrick uint16_t FirstMulOpIdx = FMAOpIdxInfo[Idx][InfoArrayIdxMULOpIdx];
56273471bf0Spatrick
56373471bf0Spatrick // For now we only need to fix up placeholder for register pressure reduce
56473471bf0Spatrick // patterns.
56573471bf0Spatrick Register ConstReg = 0;
56673471bf0Spatrick switch (P) {
56773471bf0Spatrick case MachineCombinerPattern::REASSOC_XY_BCA:
56873471bf0Spatrick ConstReg =
56973471bf0Spatrick TRI->lookThruCopyLike(Root.getOperand(FirstMulOpIdx).getReg(), MRI);
57073471bf0Spatrick break;
57173471bf0Spatrick case MachineCombinerPattern::REASSOC_XY_BAC:
57273471bf0Spatrick ConstReg =
57373471bf0Spatrick TRI->lookThruCopyLike(Root.getOperand(FirstMulOpIdx + 1).getReg(), MRI);
57473471bf0Spatrick break;
57573471bf0Spatrick default:
57673471bf0Spatrick // Not register pressure reduce patterns.
57773471bf0Spatrick return;
57873471bf0Spatrick }
57973471bf0Spatrick
58073471bf0Spatrick MachineInstr *ConstDefInstr = MRI->getVRegDef(ConstReg);
58173471bf0Spatrick // Get const value from const pool.
58273471bf0Spatrick const Constant *C = getConstantFromConstantPool(ConstDefInstr);
58373471bf0Spatrick assert(isa<llvm::ConstantFP>(C) && "not a valid constant!");
58473471bf0Spatrick
58573471bf0Spatrick // Get negative fp const.
58673471bf0Spatrick APFloat F1((dyn_cast<ConstantFP>(C))->getValueAPF());
58773471bf0Spatrick F1.changeSign();
58873471bf0Spatrick Constant *NegC = ConstantFP::get(dyn_cast<ConstantFP>(C)->getContext(), F1);
58973471bf0Spatrick Align Alignment = MF->getDataLayout().getPrefTypeAlign(C->getType());
59073471bf0Spatrick
59173471bf0Spatrick // Put negative fp const into constant pool.
59273471bf0Spatrick unsigned ConstPoolIdx = MCP->getConstantPoolIndex(NegC, Alignment);
59373471bf0Spatrick
59473471bf0Spatrick MachineOperand *Placeholder = nullptr;
59573471bf0Spatrick // Record the placeholder PPC::ZERO8 we add in reassociateFMA.
59673471bf0Spatrick for (auto *Inst : InsInstrs) {
59773471bf0Spatrick for (MachineOperand &Operand : Inst->explicit_operands()) {
59873471bf0Spatrick assert(Operand.isReg() && "Invalid instruction in InsInstrs!");
59973471bf0Spatrick if (Operand.getReg() == PPC::ZERO8) {
60073471bf0Spatrick Placeholder = &Operand;
60173471bf0Spatrick break;
60273471bf0Spatrick }
60373471bf0Spatrick }
60473471bf0Spatrick }
60573471bf0Spatrick
60673471bf0Spatrick assert(Placeholder && "Placeholder does not exist!");
60773471bf0Spatrick
60873471bf0Spatrick // Generate instructions to load the const fp from constant pool.
60973471bf0Spatrick // We only support PPC64 and medium code model.
61073471bf0Spatrick Register LoadNewConst =
61173471bf0Spatrick generateLoadForNewConst(ConstPoolIdx, &Root, C->getType(), InsInstrs);
61273471bf0Spatrick
61373471bf0Spatrick // Fill the placeholder with the new load from constant pool.
61473471bf0Spatrick Placeholder->setReg(LoadNewConst);
61573471bf0Spatrick }
61673471bf0Spatrick
shouldReduceRegisterPressure(const MachineBasicBlock * MBB,const RegisterClassInfo * RegClassInfo) const61773471bf0Spatrick bool PPCInstrInfo::shouldReduceRegisterPressure(
618*d415bd75Srobert const MachineBasicBlock *MBB, const RegisterClassInfo *RegClassInfo) const {
61973471bf0Spatrick
62073471bf0Spatrick if (!EnableFMARegPressureReduction)
62173471bf0Spatrick return false;
62273471bf0Spatrick
62373471bf0Spatrick // Currently, we only enable register pressure reducing in machine combiner
62473471bf0Spatrick // for: 1: PPC64; 2: Code Model is Medium; 3: Power9 which also has vector
62573471bf0Spatrick // support.
62673471bf0Spatrick //
62773471bf0Spatrick // So we need following instructions to access a TOC entry:
62873471bf0Spatrick //
62973471bf0Spatrick // %6:g8rc_and_g8rc_nox0 = ADDIStocHA8 $x2, %const.0
63073471bf0Spatrick // %7:vssrc = DFLOADf32 target-flags(ppc-toc-lo) %const.0,
63173471bf0Spatrick // killed %6:g8rc_and_g8rc_nox0, implicit $x2 :: (load 4 from constant-pool)
63273471bf0Spatrick //
63373471bf0Spatrick // FIXME: add more supported targets, like Small and Large code model, PPC32,
63473471bf0Spatrick // AIX.
63573471bf0Spatrick if (!(Subtarget.isPPC64() && Subtarget.hasP9Vector() &&
63673471bf0Spatrick Subtarget.getTargetMachine().getCodeModel() == CodeModel::Medium))
63773471bf0Spatrick return false;
63873471bf0Spatrick
63973471bf0Spatrick const TargetRegisterInfo *TRI = &getRegisterInfo();
640*d415bd75Srobert const MachineFunction *MF = MBB->getParent();
641*d415bd75Srobert const MachineRegisterInfo *MRI = &MF->getRegInfo();
64273471bf0Spatrick
643*d415bd75Srobert auto GetMBBPressure =
644*d415bd75Srobert [&](const MachineBasicBlock *MBB) -> std::vector<unsigned> {
64573471bf0Spatrick RegionPressure Pressure;
64673471bf0Spatrick RegPressureTracker RPTracker(Pressure);
64773471bf0Spatrick
64873471bf0Spatrick // Initialize the register pressure tracker.
64973471bf0Spatrick RPTracker.init(MBB->getParent(), RegClassInfo, nullptr, MBB, MBB->end(),
65073471bf0Spatrick /*TrackLaneMasks*/ false, /*TrackUntiedDefs=*/true);
65173471bf0Spatrick
652*d415bd75Srobert for (const auto &MI : reverse(*MBB)) {
65373471bf0Spatrick if (MI.isDebugValue() || MI.isDebugLabel())
65473471bf0Spatrick continue;
65573471bf0Spatrick RegisterOperands RegOpers;
65673471bf0Spatrick RegOpers.collect(MI, *TRI, *MRI, false, false);
65773471bf0Spatrick RPTracker.recedeSkipDebugValues();
65873471bf0Spatrick assert(&*RPTracker.getPos() == &MI && "RPTracker sync error!");
65973471bf0Spatrick RPTracker.recede(RegOpers);
66073471bf0Spatrick }
66173471bf0Spatrick
66273471bf0Spatrick // Close the RPTracker to finalize live ins.
66373471bf0Spatrick RPTracker.closeRegion();
66473471bf0Spatrick
66573471bf0Spatrick return RPTracker.getPressure().MaxSetPressure;
66673471bf0Spatrick };
66773471bf0Spatrick
66873471bf0Spatrick // For now we only care about float and double type fma.
66973471bf0Spatrick unsigned VSSRCLimit = TRI->getRegPressureSetLimit(
67073471bf0Spatrick *MBB->getParent(), PPC::RegisterPressureSets::VSSRC);
67173471bf0Spatrick
67273471bf0Spatrick // Only reduce register pressure when pressure is high.
67373471bf0Spatrick return GetMBBPressure(MBB)[PPC::RegisterPressureSets::VSSRC] >
67473471bf0Spatrick (float)VSSRCLimit * FMARPFactor;
67573471bf0Spatrick }
67673471bf0Spatrick
isLoadFromConstantPool(MachineInstr * I) const67773471bf0Spatrick bool PPCInstrInfo::isLoadFromConstantPool(MachineInstr *I) const {
67873471bf0Spatrick // I has only one memory operand which is load from constant pool.
67973471bf0Spatrick if (!I->hasOneMemOperand())
68073471bf0Spatrick return false;
68173471bf0Spatrick
68273471bf0Spatrick MachineMemOperand *Op = I->memoperands()[0];
68373471bf0Spatrick return Op->isLoad() && Op->getPseudoValue() &&
68473471bf0Spatrick Op->getPseudoValue()->kind() == PseudoSourceValue::ConstantPool;
68573471bf0Spatrick }
68673471bf0Spatrick
generateLoadForNewConst(unsigned Idx,MachineInstr * MI,Type * Ty,SmallVectorImpl<MachineInstr * > & InsInstrs) const68773471bf0Spatrick Register PPCInstrInfo::generateLoadForNewConst(
68873471bf0Spatrick unsigned Idx, MachineInstr *MI, Type *Ty,
68973471bf0Spatrick SmallVectorImpl<MachineInstr *> &InsInstrs) const {
69073471bf0Spatrick // Now we only support PPC64, Medium code model and P9 with vector.
69173471bf0Spatrick // We have immutable pattern to access const pool. See function
69273471bf0Spatrick // shouldReduceRegisterPressure.
69373471bf0Spatrick assert((Subtarget.isPPC64() && Subtarget.hasP9Vector() &&
69473471bf0Spatrick Subtarget.getTargetMachine().getCodeModel() == CodeModel::Medium) &&
69573471bf0Spatrick "Target not supported!\n");
69673471bf0Spatrick
69773471bf0Spatrick MachineFunction *MF = MI->getMF();
69873471bf0Spatrick MachineRegisterInfo *MRI = &MF->getRegInfo();
69973471bf0Spatrick
70073471bf0Spatrick // Generate ADDIStocHA8
70173471bf0Spatrick Register VReg1 = MRI->createVirtualRegister(&PPC::G8RC_and_G8RC_NOX0RegClass);
70273471bf0Spatrick MachineInstrBuilder TOCOffset =
70373471bf0Spatrick BuildMI(*MF, MI->getDebugLoc(), get(PPC::ADDIStocHA8), VReg1)
70473471bf0Spatrick .addReg(PPC::X2)
70573471bf0Spatrick .addConstantPoolIndex(Idx);
70673471bf0Spatrick
70773471bf0Spatrick assert((Ty->isFloatTy() || Ty->isDoubleTy()) &&
70873471bf0Spatrick "Only float and double are supported!");
70973471bf0Spatrick
71073471bf0Spatrick unsigned LoadOpcode;
71173471bf0Spatrick // Should be float type or double type.
71273471bf0Spatrick if (Ty->isFloatTy())
71373471bf0Spatrick LoadOpcode = PPC::DFLOADf32;
71473471bf0Spatrick else
71573471bf0Spatrick LoadOpcode = PPC::DFLOADf64;
71673471bf0Spatrick
71773471bf0Spatrick const TargetRegisterClass *RC = MRI->getRegClass(MI->getOperand(0).getReg());
71873471bf0Spatrick Register VReg2 = MRI->createVirtualRegister(RC);
71973471bf0Spatrick MachineMemOperand *MMO = MF->getMachineMemOperand(
72073471bf0Spatrick MachinePointerInfo::getConstantPool(*MF), MachineMemOperand::MOLoad,
72173471bf0Spatrick Ty->getScalarSizeInBits() / 8, MF->getDataLayout().getPrefTypeAlign(Ty));
72273471bf0Spatrick
72373471bf0Spatrick // Generate Load from constant pool.
72473471bf0Spatrick MachineInstrBuilder Load =
72573471bf0Spatrick BuildMI(*MF, MI->getDebugLoc(), get(LoadOpcode), VReg2)
72673471bf0Spatrick .addConstantPoolIndex(Idx)
72773471bf0Spatrick .addReg(VReg1, getKillRegState(true))
72873471bf0Spatrick .addMemOperand(MMO);
72973471bf0Spatrick
73073471bf0Spatrick Load->getOperand(1).setTargetFlags(PPCII::MO_TOC_LO);
73173471bf0Spatrick
73273471bf0Spatrick // Insert the toc load instructions into InsInstrs.
73373471bf0Spatrick InsInstrs.insert(InsInstrs.begin(), Load);
73473471bf0Spatrick InsInstrs.insert(InsInstrs.begin(), TOCOffset);
73573471bf0Spatrick return VReg2;
73673471bf0Spatrick }
73773471bf0Spatrick
73873471bf0Spatrick // This function returns the const value in constant pool if the \p I is a load
73973471bf0Spatrick // from constant pool.
74073471bf0Spatrick const Constant *
getConstantFromConstantPool(MachineInstr * I) const74173471bf0Spatrick PPCInstrInfo::getConstantFromConstantPool(MachineInstr *I) const {
74273471bf0Spatrick MachineFunction *MF = I->getMF();
74373471bf0Spatrick MachineRegisterInfo *MRI = &MF->getRegInfo();
74473471bf0Spatrick MachineConstantPool *MCP = MF->getConstantPool();
74573471bf0Spatrick assert(I->mayLoad() && "Should be a load instruction.\n");
74673471bf0Spatrick for (auto MO : I->uses()) {
74773471bf0Spatrick if (!MO.isReg())
74873471bf0Spatrick continue;
74973471bf0Spatrick Register Reg = MO.getReg();
750*d415bd75Srobert if (Reg == 0 || !Reg.isVirtual())
75173471bf0Spatrick continue;
75273471bf0Spatrick // Find the toc address.
75373471bf0Spatrick MachineInstr *DefMI = MRI->getVRegDef(Reg);
75473471bf0Spatrick for (auto MO2 : DefMI->uses())
75573471bf0Spatrick if (MO2.isCPI())
75673471bf0Spatrick return (MCP->getConstants())[MO2.getIndex()].Val.ConstVal;
75773471bf0Spatrick }
75873471bf0Spatrick return nullptr;
75973471bf0Spatrick }
76073471bf0Spatrick
getMachineCombinerPatterns(MachineInstr & Root,SmallVectorImpl<MachineCombinerPattern> & Patterns,bool DoRegPressureReduce) const76109467b48Spatrick bool PPCInstrInfo::getMachineCombinerPatterns(
76273471bf0Spatrick MachineInstr &Root, SmallVectorImpl<MachineCombinerPattern> &Patterns,
76373471bf0Spatrick bool DoRegPressureReduce) const {
76409467b48Spatrick // Using the machine combiner in this way is potentially expensive, so
76509467b48Spatrick // restrict to when aggressive optimizations are desired.
76609467b48Spatrick if (Subtarget.getTargetMachine().getOptLevel() != CodeGenOpt::Aggressive)
76709467b48Spatrick return false;
76809467b48Spatrick
76973471bf0Spatrick if (getFMAPatterns(Root, Patterns, DoRegPressureReduce))
770097a140dSpatrick return true;
77109467b48Spatrick
77273471bf0Spatrick return TargetInstrInfo::getMachineCombinerPatterns(Root, Patterns,
77373471bf0Spatrick DoRegPressureReduce);
77409467b48Spatrick }
77509467b48Spatrick
genAlternativeCodeSequence(MachineInstr & Root,MachineCombinerPattern Pattern,SmallVectorImpl<MachineInstr * > & InsInstrs,SmallVectorImpl<MachineInstr * > & DelInstrs,DenseMap<unsigned,unsigned> & InstrIdxForVirtReg) const776097a140dSpatrick void PPCInstrInfo::genAlternativeCodeSequence(
777097a140dSpatrick MachineInstr &Root, MachineCombinerPattern Pattern,
778097a140dSpatrick SmallVectorImpl<MachineInstr *> &InsInstrs,
779097a140dSpatrick SmallVectorImpl<MachineInstr *> &DelInstrs,
780097a140dSpatrick DenseMap<unsigned, unsigned> &InstrIdxForVirtReg) const {
781097a140dSpatrick switch (Pattern) {
782097a140dSpatrick case MachineCombinerPattern::REASSOC_XY_AMM_BMM:
783097a140dSpatrick case MachineCombinerPattern::REASSOC_XMM_AMM_BMM:
78473471bf0Spatrick case MachineCombinerPattern::REASSOC_XY_BCA:
78573471bf0Spatrick case MachineCombinerPattern::REASSOC_XY_BAC:
786097a140dSpatrick reassociateFMA(Root, Pattern, InsInstrs, DelInstrs, InstrIdxForVirtReg);
787097a140dSpatrick break;
788097a140dSpatrick default:
789097a140dSpatrick // Reassociate default patterns.
790097a140dSpatrick TargetInstrInfo::genAlternativeCodeSequence(Root, Pattern, InsInstrs,
791097a140dSpatrick DelInstrs, InstrIdxForVirtReg);
792097a140dSpatrick break;
793097a140dSpatrick }
794097a140dSpatrick }
795097a140dSpatrick
reassociateFMA(MachineInstr & Root,MachineCombinerPattern Pattern,SmallVectorImpl<MachineInstr * > & InsInstrs,SmallVectorImpl<MachineInstr * > & DelInstrs,DenseMap<unsigned,unsigned> & InstrIdxForVirtReg) const796097a140dSpatrick void PPCInstrInfo::reassociateFMA(
797097a140dSpatrick MachineInstr &Root, MachineCombinerPattern Pattern,
798097a140dSpatrick SmallVectorImpl<MachineInstr *> &InsInstrs,
799097a140dSpatrick SmallVectorImpl<MachineInstr *> &DelInstrs,
800097a140dSpatrick DenseMap<unsigned, unsigned> &InstrIdxForVirtReg) const {
801097a140dSpatrick MachineFunction *MF = Root.getMF();
802097a140dSpatrick MachineRegisterInfo &MRI = MF->getRegInfo();
80373471bf0Spatrick const TargetRegisterInfo *TRI = &getRegisterInfo();
804097a140dSpatrick MachineOperand &OpC = Root.getOperand(0);
805097a140dSpatrick Register RegC = OpC.getReg();
806097a140dSpatrick const TargetRegisterClass *RC = MRI.getRegClass(RegC);
807097a140dSpatrick MRI.constrainRegClass(RegC, RC);
808097a140dSpatrick
809097a140dSpatrick unsigned FmaOp = Root.getOpcode();
810097a140dSpatrick int16_t Idx = getFMAOpIdxInfo(FmaOp);
811097a140dSpatrick assert(Idx >= 0 && "Root must be a FMA instruction");
812097a140dSpatrick
81373471bf0Spatrick bool IsILPReassociate =
81473471bf0Spatrick (Pattern == MachineCombinerPattern::REASSOC_XY_AMM_BMM) ||
81573471bf0Spatrick (Pattern == MachineCombinerPattern::REASSOC_XMM_AMM_BMM);
81673471bf0Spatrick
817097a140dSpatrick uint16_t AddOpIdx = FMAOpIdxInfo[Idx][InfoArrayIdxAddOpIdx];
818097a140dSpatrick uint16_t FirstMulOpIdx = FMAOpIdxInfo[Idx][InfoArrayIdxMULOpIdx];
81973471bf0Spatrick
82073471bf0Spatrick MachineInstr *Prev = nullptr;
82173471bf0Spatrick MachineInstr *Leaf = nullptr;
82273471bf0Spatrick switch (Pattern) {
82373471bf0Spatrick default:
82473471bf0Spatrick llvm_unreachable("not recognized pattern!");
82573471bf0Spatrick case MachineCombinerPattern::REASSOC_XY_AMM_BMM:
82673471bf0Spatrick case MachineCombinerPattern::REASSOC_XMM_AMM_BMM:
82773471bf0Spatrick Prev = MRI.getUniqueVRegDef(Root.getOperand(AddOpIdx).getReg());
82873471bf0Spatrick Leaf = MRI.getUniqueVRegDef(Prev->getOperand(AddOpIdx).getReg());
82973471bf0Spatrick break;
83073471bf0Spatrick case MachineCombinerPattern::REASSOC_XY_BAC: {
83173471bf0Spatrick Register MULReg =
83273471bf0Spatrick TRI->lookThruCopyLike(Root.getOperand(FirstMulOpIdx).getReg(), &MRI);
83373471bf0Spatrick Leaf = MRI.getVRegDef(MULReg);
83473471bf0Spatrick break;
83573471bf0Spatrick }
83673471bf0Spatrick case MachineCombinerPattern::REASSOC_XY_BCA: {
83773471bf0Spatrick Register MULReg = TRI->lookThruCopyLike(
83873471bf0Spatrick Root.getOperand(FirstMulOpIdx + 1).getReg(), &MRI);
83973471bf0Spatrick Leaf = MRI.getVRegDef(MULReg);
84073471bf0Spatrick break;
84173471bf0Spatrick }
84273471bf0Spatrick }
84373471bf0Spatrick
84473471bf0Spatrick uint16_t IntersectedFlags = 0;
84573471bf0Spatrick if (IsILPReassociate)
84673471bf0Spatrick IntersectedFlags = Root.getFlags() & Prev->getFlags() & Leaf->getFlags();
84773471bf0Spatrick else
84873471bf0Spatrick IntersectedFlags = Root.getFlags() & Leaf->getFlags();
849097a140dSpatrick
850097a140dSpatrick auto GetOperandInfo = [&](const MachineOperand &Operand, Register &Reg,
851097a140dSpatrick bool &KillFlag) {
852097a140dSpatrick Reg = Operand.getReg();
853097a140dSpatrick MRI.constrainRegClass(Reg, RC);
854097a140dSpatrick KillFlag = Operand.isKill();
855097a140dSpatrick };
856097a140dSpatrick
857097a140dSpatrick auto GetFMAInstrInfo = [&](const MachineInstr &Instr, Register &MulOp1,
85873471bf0Spatrick Register &MulOp2, Register &AddOp,
85973471bf0Spatrick bool &MulOp1KillFlag, bool &MulOp2KillFlag,
86073471bf0Spatrick bool &AddOpKillFlag) {
861097a140dSpatrick GetOperandInfo(Instr.getOperand(FirstMulOpIdx), MulOp1, MulOp1KillFlag);
862097a140dSpatrick GetOperandInfo(Instr.getOperand(FirstMulOpIdx + 1), MulOp2, MulOp2KillFlag);
86373471bf0Spatrick GetOperandInfo(Instr.getOperand(AddOpIdx), AddOp, AddOpKillFlag);
864097a140dSpatrick };
865097a140dSpatrick
86673471bf0Spatrick Register RegM11, RegM12, RegX, RegY, RegM21, RegM22, RegM31, RegM32, RegA11,
86773471bf0Spatrick RegA21, RegB;
868097a140dSpatrick bool KillX = false, KillY = false, KillM11 = false, KillM12 = false,
86973471bf0Spatrick KillM21 = false, KillM22 = false, KillM31 = false, KillM32 = false,
87073471bf0Spatrick KillA11 = false, KillA21 = false, KillB = false;
871097a140dSpatrick
87273471bf0Spatrick GetFMAInstrInfo(Root, RegM31, RegM32, RegB, KillM31, KillM32, KillB);
87373471bf0Spatrick
87473471bf0Spatrick if (IsILPReassociate)
87573471bf0Spatrick GetFMAInstrInfo(*Prev, RegM21, RegM22, RegA21, KillM21, KillM22, KillA21);
876097a140dSpatrick
877097a140dSpatrick if (Pattern == MachineCombinerPattern::REASSOC_XMM_AMM_BMM) {
87873471bf0Spatrick GetFMAInstrInfo(*Leaf, RegM11, RegM12, RegA11, KillM11, KillM12, KillA11);
879097a140dSpatrick GetOperandInfo(Leaf->getOperand(AddOpIdx), RegX, KillX);
880097a140dSpatrick } else if (Pattern == MachineCombinerPattern::REASSOC_XY_AMM_BMM) {
881097a140dSpatrick GetOperandInfo(Leaf->getOperand(1), RegX, KillX);
882097a140dSpatrick GetOperandInfo(Leaf->getOperand(2), RegY, KillY);
88373471bf0Spatrick } else {
88473471bf0Spatrick // Get FSUB instruction info.
88573471bf0Spatrick GetOperandInfo(Leaf->getOperand(1), RegX, KillX);
88673471bf0Spatrick GetOperandInfo(Leaf->getOperand(2), RegY, KillY);
887097a140dSpatrick }
888097a140dSpatrick
889097a140dSpatrick // Create new virtual registers for the new results instead of
890097a140dSpatrick // recycling legacy ones because the MachineCombiner's computation of the
891097a140dSpatrick // critical path requires a new register definition rather than an existing
892097a140dSpatrick // one.
89373471bf0Spatrick // For register pressure reassociation, we only need create one virtual
89473471bf0Spatrick // register for the new fma.
895097a140dSpatrick Register NewVRA = MRI.createVirtualRegister(RC);
896097a140dSpatrick InstrIdxForVirtReg.insert(std::make_pair(NewVRA, 0));
897097a140dSpatrick
89873471bf0Spatrick Register NewVRB = 0;
89973471bf0Spatrick if (IsILPReassociate) {
90073471bf0Spatrick NewVRB = MRI.createVirtualRegister(RC);
901097a140dSpatrick InstrIdxForVirtReg.insert(std::make_pair(NewVRB, 1));
90273471bf0Spatrick }
903097a140dSpatrick
904097a140dSpatrick Register NewVRD = 0;
905097a140dSpatrick if (Pattern == MachineCombinerPattern::REASSOC_XMM_AMM_BMM) {
906097a140dSpatrick NewVRD = MRI.createVirtualRegister(RC);
907097a140dSpatrick InstrIdxForVirtReg.insert(std::make_pair(NewVRD, 2));
908097a140dSpatrick }
909097a140dSpatrick
910097a140dSpatrick auto AdjustOperandOrder = [&](MachineInstr *MI, Register RegAdd, bool KillAdd,
911097a140dSpatrick Register RegMul1, bool KillRegMul1,
912097a140dSpatrick Register RegMul2, bool KillRegMul2) {
913097a140dSpatrick MI->getOperand(AddOpIdx).setReg(RegAdd);
914097a140dSpatrick MI->getOperand(AddOpIdx).setIsKill(KillAdd);
915097a140dSpatrick MI->getOperand(FirstMulOpIdx).setReg(RegMul1);
916097a140dSpatrick MI->getOperand(FirstMulOpIdx).setIsKill(KillRegMul1);
917097a140dSpatrick MI->getOperand(FirstMulOpIdx + 1).setReg(RegMul2);
918097a140dSpatrick MI->getOperand(FirstMulOpIdx + 1).setIsKill(KillRegMul2);
919097a140dSpatrick };
920097a140dSpatrick
92173471bf0Spatrick MachineInstrBuilder NewARegPressure, NewCRegPressure;
92273471bf0Spatrick switch (Pattern) {
92373471bf0Spatrick default:
92473471bf0Spatrick llvm_unreachable("not recognized pattern!");
92573471bf0Spatrick case MachineCombinerPattern::REASSOC_XY_AMM_BMM: {
926097a140dSpatrick // Create new instructions for insertion.
927097a140dSpatrick MachineInstrBuilder MINewB =
928097a140dSpatrick BuildMI(*MF, Prev->getDebugLoc(), get(FmaOp), NewVRB)
929097a140dSpatrick .addReg(RegX, getKillRegState(KillX))
930097a140dSpatrick .addReg(RegM21, getKillRegState(KillM21))
931097a140dSpatrick .addReg(RegM22, getKillRegState(KillM22));
932097a140dSpatrick MachineInstrBuilder MINewA =
933097a140dSpatrick BuildMI(*MF, Root.getDebugLoc(), get(FmaOp), NewVRA)
934097a140dSpatrick .addReg(RegY, getKillRegState(KillY))
935097a140dSpatrick .addReg(RegM31, getKillRegState(KillM31))
936097a140dSpatrick .addReg(RegM32, getKillRegState(KillM32));
937097a140dSpatrick // If AddOpIdx is not 1, adjust the order.
938097a140dSpatrick if (AddOpIdx != 1) {
939097a140dSpatrick AdjustOperandOrder(MINewB, RegX, KillX, RegM21, KillM21, RegM22, KillM22);
940097a140dSpatrick AdjustOperandOrder(MINewA, RegY, KillY, RegM31, KillM31, RegM32, KillM32);
941097a140dSpatrick }
942097a140dSpatrick
943097a140dSpatrick MachineInstrBuilder MINewC =
944097a140dSpatrick BuildMI(*MF, Root.getDebugLoc(),
945097a140dSpatrick get(FMAOpIdxInfo[Idx][InfoArrayIdxFAddInst]), RegC)
946097a140dSpatrick .addReg(NewVRB, getKillRegState(true))
947097a140dSpatrick .addReg(NewVRA, getKillRegState(true));
948097a140dSpatrick
949097a140dSpatrick // Update flags for newly created instructions.
950097a140dSpatrick setSpecialOperandAttr(*MINewA, IntersectedFlags);
951097a140dSpatrick setSpecialOperandAttr(*MINewB, IntersectedFlags);
952097a140dSpatrick setSpecialOperandAttr(*MINewC, IntersectedFlags);
953097a140dSpatrick
954097a140dSpatrick // Record new instructions for insertion.
955097a140dSpatrick InsInstrs.push_back(MINewA);
956097a140dSpatrick InsInstrs.push_back(MINewB);
957097a140dSpatrick InsInstrs.push_back(MINewC);
95873471bf0Spatrick break;
95973471bf0Spatrick }
96073471bf0Spatrick case MachineCombinerPattern::REASSOC_XMM_AMM_BMM: {
961097a140dSpatrick assert(NewVRD && "new FMA register not created!");
962097a140dSpatrick // Create new instructions for insertion.
963097a140dSpatrick MachineInstrBuilder MINewA =
964097a140dSpatrick BuildMI(*MF, Leaf->getDebugLoc(),
965097a140dSpatrick get(FMAOpIdxInfo[Idx][InfoArrayIdxFMULInst]), NewVRA)
966097a140dSpatrick .addReg(RegM11, getKillRegState(KillM11))
967097a140dSpatrick .addReg(RegM12, getKillRegState(KillM12));
968097a140dSpatrick MachineInstrBuilder MINewB =
969097a140dSpatrick BuildMI(*MF, Prev->getDebugLoc(), get(FmaOp), NewVRB)
970097a140dSpatrick .addReg(RegX, getKillRegState(KillX))
971097a140dSpatrick .addReg(RegM21, getKillRegState(KillM21))
972097a140dSpatrick .addReg(RegM22, getKillRegState(KillM22));
973097a140dSpatrick MachineInstrBuilder MINewD =
974097a140dSpatrick BuildMI(*MF, Root.getDebugLoc(), get(FmaOp), NewVRD)
975097a140dSpatrick .addReg(NewVRA, getKillRegState(true))
976097a140dSpatrick .addReg(RegM31, getKillRegState(KillM31))
977097a140dSpatrick .addReg(RegM32, getKillRegState(KillM32));
978097a140dSpatrick // If AddOpIdx is not 1, adjust the order.
979097a140dSpatrick if (AddOpIdx != 1) {
980097a140dSpatrick AdjustOperandOrder(MINewB, RegX, KillX, RegM21, KillM21, RegM22, KillM22);
981097a140dSpatrick AdjustOperandOrder(MINewD, NewVRA, true, RegM31, KillM31, RegM32,
982097a140dSpatrick KillM32);
983097a140dSpatrick }
984097a140dSpatrick
985097a140dSpatrick MachineInstrBuilder MINewC =
986097a140dSpatrick BuildMI(*MF, Root.getDebugLoc(),
987097a140dSpatrick get(FMAOpIdxInfo[Idx][InfoArrayIdxFAddInst]), RegC)
988097a140dSpatrick .addReg(NewVRB, getKillRegState(true))
989097a140dSpatrick .addReg(NewVRD, getKillRegState(true));
990097a140dSpatrick
991097a140dSpatrick // Update flags for newly created instructions.
992097a140dSpatrick setSpecialOperandAttr(*MINewA, IntersectedFlags);
993097a140dSpatrick setSpecialOperandAttr(*MINewB, IntersectedFlags);
994097a140dSpatrick setSpecialOperandAttr(*MINewD, IntersectedFlags);
995097a140dSpatrick setSpecialOperandAttr(*MINewC, IntersectedFlags);
996097a140dSpatrick
997097a140dSpatrick // Record new instructions for insertion.
998097a140dSpatrick InsInstrs.push_back(MINewA);
999097a140dSpatrick InsInstrs.push_back(MINewB);
1000097a140dSpatrick InsInstrs.push_back(MINewD);
1001097a140dSpatrick InsInstrs.push_back(MINewC);
100273471bf0Spatrick break;
100373471bf0Spatrick }
100473471bf0Spatrick case MachineCombinerPattern::REASSOC_XY_BAC:
100573471bf0Spatrick case MachineCombinerPattern::REASSOC_XY_BCA: {
100673471bf0Spatrick Register VarReg;
100773471bf0Spatrick bool KillVarReg = false;
100873471bf0Spatrick if (Pattern == MachineCombinerPattern::REASSOC_XY_BCA) {
100973471bf0Spatrick VarReg = RegM31;
101073471bf0Spatrick KillVarReg = KillM31;
101173471bf0Spatrick } else {
101273471bf0Spatrick VarReg = RegM32;
101373471bf0Spatrick KillVarReg = KillM32;
101473471bf0Spatrick }
101573471bf0Spatrick // We don't want to get negative const from memory pool too early, as the
101673471bf0Spatrick // created entry will not be deleted even if it has no users. Since all
101773471bf0Spatrick // operand of Leaf and Root are virtual register, we use zero register
101873471bf0Spatrick // here as a placeholder. When the InsInstrs is selected in
101973471bf0Spatrick // MachineCombiner, we call finalizeInsInstrs to replace the zero register
102073471bf0Spatrick // with a virtual register which is a load from constant pool.
102173471bf0Spatrick NewARegPressure = BuildMI(*MF, Root.getDebugLoc(), get(FmaOp), NewVRA)
102273471bf0Spatrick .addReg(RegB, getKillRegState(RegB))
102373471bf0Spatrick .addReg(RegY, getKillRegState(KillY))
102473471bf0Spatrick .addReg(PPC::ZERO8);
102573471bf0Spatrick NewCRegPressure = BuildMI(*MF, Root.getDebugLoc(), get(FmaOp), RegC)
102673471bf0Spatrick .addReg(NewVRA, getKillRegState(true))
102773471bf0Spatrick .addReg(RegX, getKillRegState(KillX))
102873471bf0Spatrick .addReg(VarReg, getKillRegState(KillVarReg));
102973471bf0Spatrick // For now, we only support xsmaddadp/xsmaddasp, their add operand are
103073471bf0Spatrick // both at index 1, no need to adjust.
103173471bf0Spatrick // FIXME: when add more fma instructions support, like fma/fmas, adjust
103273471bf0Spatrick // the operand index here.
103373471bf0Spatrick break;
103473471bf0Spatrick }
103573471bf0Spatrick }
103673471bf0Spatrick
103773471bf0Spatrick if (!IsILPReassociate) {
103873471bf0Spatrick setSpecialOperandAttr(*NewARegPressure, IntersectedFlags);
103973471bf0Spatrick setSpecialOperandAttr(*NewCRegPressure, IntersectedFlags);
104073471bf0Spatrick
104173471bf0Spatrick InsInstrs.push_back(NewARegPressure);
104273471bf0Spatrick InsInstrs.push_back(NewCRegPressure);
1043097a140dSpatrick }
1044097a140dSpatrick
1045097a140dSpatrick assert(!InsInstrs.empty() &&
1046097a140dSpatrick "Insertion instructions set should not be empty!");
1047097a140dSpatrick
1048097a140dSpatrick // Record old instructions for deletion.
1049097a140dSpatrick DelInstrs.push_back(Leaf);
105073471bf0Spatrick if (IsILPReassociate)
1051097a140dSpatrick DelInstrs.push_back(Prev);
1052097a140dSpatrick DelInstrs.push_back(&Root);
1053097a140dSpatrick }
1054097a140dSpatrick
105509467b48Spatrick // Detect 32 -> 64-bit extensions where we may reuse the low sub-register.
isCoalescableExtInstr(const MachineInstr & MI,Register & SrcReg,Register & DstReg,unsigned & SubIdx) const105609467b48Spatrick bool PPCInstrInfo::isCoalescableExtInstr(const MachineInstr &MI,
1057097a140dSpatrick Register &SrcReg, Register &DstReg,
105809467b48Spatrick unsigned &SubIdx) const {
105909467b48Spatrick switch (MI.getOpcode()) {
106009467b48Spatrick default: return false;
106109467b48Spatrick case PPC::EXTSW:
106209467b48Spatrick case PPC::EXTSW_32:
106309467b48Spatrick case PPC::EXTSW_32_64:
106409467b48Spatrick SrcReg = MI.getOperand(1).getReg();
106509467b48Spatrick DstReg = MI.getOperand(0).getReg();
106609467b48Spatrick SubIdx = PPC::sub_32;
106709467b48Spatrick return true;
106809467b48Spatrick }
106909467b48Spatrick }
107009467b48Spatrick
isLoadFromStackSlot(const MachineInstr & MI,int & FrameIndex) const107109467b48Spatrick unsigned PPCInstrInfo::isLoadFromStackSlot(const MachineInstr &MI,
107209467b48Spatrick int &FrameIndex) const {
1073*d415bd75Srobert if (llvm::is_contained(getLoadOpcodesForSpillArray(), MI.getOpcode())) {
107409467b48Spatrick // Check for the operands added by addFrameReference (the immediate is the
107509467b48Spatrick // offset which defaults to 0).
107609467b48Spatrick if (MI.getOperand(1).isImm() && !MI.getOperand(1).getImm() &&
107709467b48Spatrick MI.getOperand(2).isFI()) {
107809467b48Spatrick FrameIndex = MI.getOperand(2).getIndex();
107909467b48Spatrick return MI.getOperand(0).getReg();
108009467b48Spatrick }
108109467b48Spatrick }
108209467b48Spatrick return 0;
108309467b48Spatrick }
108409467b48Spatrick
108509467b48Spatrick // For opcodes with the ReMaterializable flag set, this function is called to
108609467b48Spatrick // verify the instruction is really rematable.
isReallyTriviallyReMaterializable(const MachineInstr & MI) const1087*d415bd75Srobert bool PPCInstrInfo::isReallyTriviallyReMaterializable(
1088*d415bd75Srobert const MachineInstr &MI) const {
108909467b48Spatrick switch (MI.getOpcode()) {
109009467b48Spatrick default:
109109467b48Spatrick // This function should only be called for opcodes with the ReMaterializable
109209467b48Spatrick // flag set.
109309467b48Spatrick llvm_unreachable("Unknown rematerializable operation!");
109409467b48Spatrick break;
109509467b48Spatrick case PPC::LI:
109609467b48Spatrick case PPC::LI8:
109773471bf0Spatrick case PPC::PLI:
109873471bf0Spatrick case PPC::PLI8:
109909467b48Spatrick case PPC::LIS:
110009467b48Spatrick case PPC::LIS8:
110109467b48Spatrick case PPC::ADDIStocHA:
110209467b48Spatrick case PPC::ADDIStocHA8:
110309467b48Spatrick case PPC::ADDItocL:
110409467b48Spatrick case PPC::LOAD_STACK_GUARD:
110509467b48Spatrick case PPC::XXLXORz:
110609467b48Spatrick case PPC::XXLXORspz:
110709467b48Spatrick case PPC::XXLXORdpz:
110809467b48Spatrick case PPC::XXLEQVOnes:
110973471bf0Spatrick case PPC::XXSPLTI32DX:
1110*d415bd75Srobert case PPC::XXSPLTIW:
1111*d415bd75Srobert case PPC::XXSPLTIDP:
111209467b48Spatrick case PPC::V_SET0B:
111309467b48Spatrick case PPC::V_SET0H:
111409467b48Spatrick case PPC::V_SET0:
111509467b48Spatrick case PPC::V_SETALLONESB:
111609467b48Spatrick case PPC::V_SETALLONESH:
111709467b48Spatrick case PPC::V_SETALLONES:
111809467b48Spatrick case PPC::CRSET:
111909467b48Spatrick case PPC::CRUNSET:
112073471bf0Spatrick case PPC::XXSETACCZ:
1121*d415bd75Srobert case PPC::XXSETACCZW:
112209467b48Spatrick return true;
112309467b48Spatrick }
112409467b48Spatrick return false;
112509467b48Spatrick }
112609467b48Spatrick
isStoreToStackSlot(const MachineInstr & MI,int & FrameIndex) const112709467b48Spatrick unsigned PPCInstrInfo::isStoreToStackSlot(const MachineInstr &MI,
112809467b48Spatrick int &FrameIndex) const {
1129*d415bd75Srobert if (llvm::is_contained(getStoreOpcodesForSpillArray(), MI.getOpcode())) {
113009467b48Spatrick if (MI.getOperand(1).isImm() && !MI.getOperand(1).getImm() &&
113109467b48Spatrick MI.getOperand(2).isFI()) {
113209467b48Spatrick FrameIndex = MI.getOperand(2).getIndex();
113309467b48Spatrick return MI.getOperand(0).getReg();
113409467b48Spatrick }
113509467b48Spatrick }
113609467b48Spatrick return 0;
113709467b48Spatrick }
113809467b48Spatrick
commuteInstructionImpl(MachineInstr & MI,bool NewMI,unsigned OpIdx1,unsigned OpIdx2) const113909467b48Spatrick MachineInstr *PPCInstrInfo::commuteInstructionImpl(MachineInstr &MI, bool NewMI,
114009467b48Spatrick unsigned OpIdx1,
114109467b48Spatrick unsigned OpIdx2) const {
114209467b48Spatrick MachineFunction &MF = *MI.getParent()->getParent();
114309467b48Spatrick
114409467b48Spatrick // Normal instructions can be commuted the obvious way.
114509467b48Spatrick if (MI.getOpcode() != PPC::RLWIMI && MI.getOpcode() != PPC::RLWIMI_rec)
114609467b48Spatrick return TargetInstrInfo::commuteInstructionImpl(MI, NewMI, OpIdx1, OpIdx2);
114709467b48Spatrick // Note that RLWIMI can be commuted as a 32-bit instruction, but not as a
114809467b48Spatrick // 64-bit instruction (so we don't handle PPC::RLWIMI8 here), because
114909467b48Spatrick // changing the relative order of the mask operands might change what happens
115009467b48Spatrick // to the high-bits of the mask (and, thus, the result).
115109467b48Spatrick
115209467b48Spatrick // Cannot commute if it has a non-zero rotate count.
115309467b48Spatrick if (MI.getOperand(3).getImm() != 0)
115409467b48Spatrick return nullptr;
115509467b48Spatrick
115609467b48Spatrick // If we have a zero rotate count, we have:
115709467b48Spatrick // M = mask(MB,ME)
115809467b48Spatrick // Op0 = (Op1 & ~M) | (Op2 & M)
115909467b48Spatrick // Change this to:
116009467b48Spatrick // M = mask((ME+1)&31, (MB-1)&31)
116109467b48Spatrick // Op0 = (Op2 & ~M) | (Op1 & M)
116209467b48Spatrick
116309467b48Spatrick // Swap op1/op2
116409467b48Spatrick assert(((OpIdx1 == 1 && OpIdx2 == 2) || (OpIdx1 == 2 && OpIdx2 == 1)) &&
116509467b48Spatrick "Only the operands 1 and 2 can be swapped in RLSIMI/RLWIMI_rec.");
116609467b48Spatrick Register Reg0 = MI.getOperand(0).getReg();
116709467b48Spatrick Register Reg1 = MI.getOperand(1).getReg();
116809467b48Spatrick Register Reg2 = MI.getOperand(2).getReg();
116909467b48Spatrick unsigned SubReg1 = MI.getOperand(1).getSubReg();
117009467b48Spatrick unsigned SubReg2 = MI.getOperand(2).getSubReg();
117109467b48Spatrick bool Reg1IsKill = MI.getOperand(1).isKill();
117209467b48Spatrick bool Reg2IsKill = MI.getOperand(2).isKill();
117309467b48Spatrick bool ChangeReg0 = false;
117409467b48Spatrick // If machine instrs are no longer in two-address forms, update
117509467b48Spatrick // destination register as well.
117609467b48Spatrick if (Reg0 == Reg1) {
117709467b48Spatrick // Must be two address instruction!
117809467b48Spatrick assert(MI.getDesc().getOperandConstraint(0, MCOI::TIED_TO) &&
117909467b48Spatrick "Expecting a two-address instruction!");
118009467b48Spatrick assert(MI.getOperand(0).getSubReg() == SubReg1 && "Tied subreg mismatch");
118109467b48Spatrick Reg2IsKill = false;
118209467b48Spatrick ChangeReg0 = true;
118309467b48Spatrick }
118409467b48Spatrick
118509467b48Spatrick // Masks.
118609467b48Spatrick unsigned MB = MI.getOperand(4).getImm();
118709467b48Spatrick unsigned ME = MI.getOperand(5).getImm();
118809467b48Spatrick
118909467b48Spatrick // We can't commute a trivial mask (there is no way to represent an all-zero
119009467b48Spatrick // mask).
119109467b48Spatrick if (MB == 0 && ME == 31)
119209467b48Spatrick return nullptr;
119309467b48Spatrick
119409467b48Spatrick if (NewMI) {
119509467b48Spatrick // Create a new instruction.
119609467b48Spatrick Register Reg0 = ChangeReg0 ? Reg2 : MI.getOperand(0).getReg();
119709467b48Spatrick bool Reg0IsDead = MI.getOperand(0).isDead();
119809467b48Spatrick return BuildMI(MF, MI.getDebugLoc(), MI.getDesc())
119909467b48Spatrick .addReg(Reg0, RegState::Define | getDeadRegState(Reg0IsDead))
120009467b48Spatrick .addReg(Reg2, getKillRegState(Reg2IsKill))
120109467b48Spatrick .addReg(Reg1, getKillRegState(Reg1IsKill))
120209467b48Spatrick .addImm((ME + 1) & 31)
120309467b48Spatrick .addImm((MB - 1) & 31);
120409467b48Spatrick }
120509467b48Spatrick
120609467b48Spatrick if (ChangeReg0) {
120709467b48Spatrick MI.getOperand(0).setReg(Reg2);
120809467b48Spatrick MI.getOperand(0).setSubReg(SubReg2);
120909467b48Spatrick }
121009467b48Spatrick MI.getOperand(2).setReg(Reg1);
121109467b48Spatrick MI.getOperand(1).setReg(Reg2);
121209467b48Spatrick MI.getOperand(2).setSubReg(SubReg1);
121309467b48Spatrick MI.getOperand(1).setSubReg(SubReg2);
121409467b48Spatrick MI.getOperand(2).setIsKill(Reg1IsKill);
121509467b48Spatrick MI.getOperand(1).setIsKill(Reg2IsKill);
121609467b48Spatrick
121709467b48Spatrick // Swap the mask around.
121809467b48Spatrick MI.getOperand(4).setImm((ME + 1) & 31);
121909467b48Spatrick MI.getOperand(5).setImm((MB - 1) & 31);
122009467b48Spatrick return &MI;
122109467b48Spatrick }
122209467b48Spatrick
findCommutedOpIndices(const MachineInstr & MI,unsigned & SrcOpIdx1,unsigned & SrcOpIdx2) const122309467b48Spatrick bool PPCInstrInfo::findCommutedOpIndices(const MachineInstr &MI,
122409467b48Spatrick unsigned &SrcOpIdx1,
122509467b48Spatrick unsigned &SrcOpIdx2) const {
122609467b48Spatrick // For VSX A-Type FMA instructions, it is the first two operands that can be
122709467b48Spatrick // commuted, however, because the non-encoded tied input operand is listed
122809467b48Spatrick // first, the operands to swap are actually the second and third.
122909467b48Spatrick
123009467b48Spatrick int AltOpc = PPC::getAltVSXFMAOpcode(MI.getOpcode());
123109467b48Spatrick if (AltOpc == -1)
123209467b48Spatrick return TargetInstrInfo::findCommutedOpIndices(MI, SrcOpIdx1, SrcOpIdx2);
123309467b48Spatrick
123409467b48Spatrick // The commutable operand indices are 2 and 3. Return them in SrcOpIdx1
123509467b48Spatrick // and SrcOpIdx2.
123609467b48Spatrick return fixCommutedOpIndices(SrcOpIdx1, SrcOpIdx2, 2, 3);
123709467b48Spatrick }
123809467b48Spatrick
insertNoop(MachineBasicBlock & MBB,MachineBasicBlock::iterator MI) const123909467b48Spatrick void PPCInstrInfo::insertNoop(MachineBasicBlock &MBB,
124009467b48Spatrick MachineBasicBlock::iterator MI) const {
124109467b48Spatrick // This function is used for scheduling, and the nop wanted here is the type
124209467b48Spatrick // that terminates dispatch groups on the POWER cores.
124309467b48Spatrick unsigned Directive = Subtarget.getCPUDirective();
124409467b48Spatrick unsigned Opcode;
124509467b48Spatrick switch (Directive) {
124609467b48Spatrick default: Opcode = PPC::NOP; break;
124709467b48Spatrick case PPC::DIR_PWR6: Opcode = PPC::NOP_GT_PWR6; break;
124809467b48Spatrick case PPC::DIR_PWR7: Opcode = PPC::NOP_GT_PWR7; break;
124909467b48Spatrick case PPC::DIR_PWR8: Opcode = PPC::NOP_GT_PWR7; break; /* FIXME: Update when P8 InstrScheduling model is ready */
125009467b48Spatrick // FIXME: Update when POWER9 scheduling model is ready.
125109467b48Spatrick case PPC::DIR_PWR9: Opcode = PPC::NOP_GT_PWR7; break;
125209467b48Spatrick }
125309467b48Spatrick
125409467b48Spatrick DebugLoc DL;
125509467b48Spatrick BuildMI(MBB, MI, DL, get(Opcode));
125609467b48Spatrick }
125709467b48Spatrick
125809467b48Spatrick /// Return the noop instruction to use for a noop.
getNop() const125973471bf0Spatrick MCInst PPCInstrInfo::getNop() const {
126073471bf0Spatrick MCInst Nop;
126173471bf0Spatrick Nop.setOpcode(PPC::NOP);
126273471bf0Spatrick return Nop;
126309467b48Spatrick }
126409467b48Spatrick
126509467b48Spatrick // Branch analysis.
126609467b48Spatrick // Note: If the condition register is set to CTR or CTR8 then this is a
126709467b48Spatrick // BDNZ (imm == 1) or BDZ (imm == 0) branch.
analyzeBranch(MachineBasicBlock & MBB,MachineBasicBlock * & TBB,MachineBasicBlock * & FBB,SmallVectorImpl<MachineOperand> & Cond,bool AllowModify) const126809467b48Spatrick bool PPCInstrInfo::analyzeBranch(MachineBasicBlock &MBB,
126909467b48Spatrick MachineBasicBlock *&TBB,
127009467b48Spatrick MachineBasicBlock *&FBB,
127109467b48Spatrick SmallVectorImpl<MachineOperand> &Cond,
127209467b48Spatrick bool AllowModify) const {
127309467b48Spatrick bool isPPC64 = Subtarget.isPPC64();
127409467b48Spatrick
127509467b48Spatrick // If the block has no terminators, it just falls into the block after it.
127609467b48Spatrick MachineBasicBlock::iterator I = MBB.getLastNonDebugInstr();
127709467b48Spatrick if (I == MBB.end())
127809467b48Spatrick return false;
127909467b48Spatrick
128009467b48Spatrick if (!isUnpredicatedTerminator(*I))
128109467b48Spatrick return false;
128209467b48Spatrick
128309467b48Spatrick if (AllowModify) {
128409467b48Spatrick // If the BB ends with an unconditional branch to the fallthrough BB,
128509467b48Spatrick // we eliminate the branch instruction.
128609467b48Spatrick if (I->getOpcode() == PPC::B &&
128709467b48Spatrick MBB.isLayoutSuccessor(I->getOperand(0).getMBB())) {
128809467b48Spatrick I->eraseFromParent();
128909467b48Spatrick
129009467b48Spatrick // We update iterator after deleting the last branch.
129109467b48Spatrick I = MBB.getLastNonDebugInstr();
129209467b48Spatrick if (I == MBB.end() || !isUnpredicatedTerminator(*I))
129309467b48Spatrick return false;
129409467b48Spatrick }
129509467b48Spatrick }
129609467b48Spatrick
129709467b48Spatrick // Get the last instruction in the block.
129809467b48Spatrick MachineInstr &LastInst = *I;
129909467b48Spatrick
130009467b48Spatrick // If there is only one terminator instruction, process it.
130109467b48Spatrick if (I == MBB.begin() || !isUnpredicatedTerminator(*--I)) {
130209467b48Spatrick if (LastInst.getOpcode() == PPC::B) {
130309467b48Spatrick if (!LastInst.getOperand(0).isMBB())
130409467b48Spatrick return true;
130509467b48Spatrick TBB = LastInst.getOperand(0).getMBB();
130609467b48Spatrick return false;
130709467b48Spatrick } else if (LastInst.getOpcode() == PPC::BCC) {
130809467b48Spatrick if (!LastInst.getOperand(2).isMBB())
130909467b48Spatrick return true;
131009467b48Spatrick // Block ends with fall-through condbranch.
131109467b48Spatrick TBB = LastInst.getOperand(2).getMBB();
131209467b48Spatrick Cond.push_back(LastInst.getOperand(0));
131309467b48Spatrick Cond.push_back(LastInst.getOperand(1));
131409467b48Spatrick return false;
131509467b48Spatrick } else if (LastInst.getOpcode() == PPC::BC) {
131609467b48Spatrick if (!LastInst.getOperand(1).isMBB())
131709467b48Spatrick return true;
131809467b48Spatrick // Block ends with fall-through condbranch.
131909467b48Spatrick TBB = LastInst.getOperand(1).getMBB();
132009467b48Spatrick Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_SET));
132109467b48Spatrick Cond.push_back(LastInst.getOperand(0));
132209467b48Spatrick return false;
132309467b48Spatrick } else if (LastInst.getOpcode() == PPC::BCn) {
132409467b48Spatrick if (!LastInst.getOperand(1).isMBB())
132509467b48Spatrick return true;
132609467b48Spatrick // Block ends with fall-through condbranch.
132709467b48Spatrick TBB = LastInst.getOperand(1).getMBB();
132809467b48Spatrick Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_UNSET));
132909467b48Spatrick Cond.push_back(LastInst.getOperand(0));
133009467b48Spatrick return false;
133109467b48Spatrick } else if (LastInst.getOpcode() == PPC::BDNZ8 ||
133209467b48Spatrick LastInst.getOpcode() == PPC::BDNZ) {
133309467b48Spatrick if (!LastInst.getOperand(0).isMBB())
133409467b48Spatrick return true;
133509467b48Spatrick if (DisableCTRLoopAnal)
133609467b48Spatrick return true;
133709467b48Spatrick TBB = LastInst.getOperand(0).getMBB();
133809467b48Spatrick Cond.push_back(MachineOperand::CreateImm(1));
133909467b48Spatrick Cond.push_back(MachineOperand::CreateReg(isPPC64 ? PPC::CTR8 : PPC::CTR,
134009467b48Spatrick true));
134109467b48Spatrick return false;
134209467b48Spatrick } else if (LastInst.getOpcode() == PPC::BDZ8 ||
134309467b48Spatrick LastInst.getOpcode() == PPC::BDZ) {
134409467b48Spatrick if (!LastInst.getOperand(0).isMBB())
134509467b48Spatrick return true;
134609467b48Spatrick if (DisableCTRLoopAnal)
134709467b48Spatrick return true;
134809467b48Spatrick TBB = LastInst.getOperand(0).getMBB();
134909467b48Spatrick Cond.push_back(MachineOperand::CreateImm(0));
135009467b48Spatrick Cond.push_back(MachineOperand::CreateReg(isPPC64 ? PPC::CTR8 : PPC::CTR,
135109467b48Spatrick true));
135209467b48Spatrick return false;
135309467b48Spatrick }
135409467b48Spatrick
135509467b48Spatrick // Otherwise, don't know what this is.
135609467b48Spatrick return true;
135709467b48Spatrick }
135809467b48Spatrick
135909467b48Spatrick // Get the instruction before it if it's a terminator.
136009467b48Spatrick MachineInstr &SecondLastInst = *I;
136109467b48Spatrick
136209467b48Spatrick // If there are three terminators, we don't know what sort of block this is.
136309467b48Spatrick if (I != MBB.begin() && isUnpredicatedTerminator(*--I))
136409467b48Spatrick return true;
136509467b48Spatrick
136609467b48Spatrick // If the block ends with PPC::B and PPC:BCC, handle it.
136709467b48Spatrick if (SecondLastInst.getOpcode() == PPC::BCC &&
136809467b48Spatrick LastInst.getOpcode() == PPC::B) {
136909467b48Spatrick if (!SecondLastInst.getOperand(2).isMBB() ||
137009467b48Spatrick !LastInst.getOperand(0).isMBB())
137109467b48Spatrick return true;
137209467b48Spatrick TBB = SecondLastInst.getOperand(2).getMBB();
137309467b48Spatrick Cond.push_back(SecondLastInst.getOperand(0));
137409467b48Spatrick Cond.push_back(SecondLastInst.getOperand(1));
137509467b48Spatrick FBB = LastInst.getOperand(0).getMBB();
137609467b48Spatrick return false;
137709467b48Spatrick } else if (SecondLastInst.getOpcode() == PPC::BC &&
137809467b48Spatrick LastInst.getOpcode() == PPC::B) {
137909467b48Spatrick if (!SecondLastInst.getOperand(1).isMBB() ||
138009467b48Spatrick !LastInst.getOperand(0).isMBB())
138109467b48Spatrick return true;
138209467b48Spatrick TBB = SecondLastInst.getOperand(1).getMBB();
138309467b48Spatrick Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_SET));
138409467b48Spatrick Cond.push_back(SecondLastInst.getOperand(0));
138509467b48Spatrick FBB = LastInst.getOperand(0).getMBB();
138609467b48Spatrick return false;
138709467b48Spatrick } else if (SecondLastInst.getOpcode() == PPC::BCn &&
138809467b48Spatrick LastInst.getOpcode() == PPC::B) {
138909467b48Spatrick if (!SecondLastInst.getOperand(1).isMBB() ||
139009467b48Spatrick !LastInst.getOperand(0).isMBB())
139109467b48Spatrick return true;
139209467b48Spatrick TBB = SecondLastInst.getOperand(1).getMBB();
139309467b48Spatrick Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_UNSET));
139409467b48Spatrick Cond.push_back(SecondLastInst.getOperand(0));
139509467b48Spatrick FBB = LastInst.getOperand(0).getMBB();
139609467b48Spatrick return false;
139709467b48Spatrick } else if ((SecondLastInst.getOpcode() == PPC::BDNZ8 ||
139809467b48Spatrick SecondLastInst.getOpcode() == PPC::BDNZ) &&
139909467b48Spatrick LastInst.getOpcode() == PPC::B) {
140009467b48Spatrick if (!SecondLastInst.getOperand(0).isMBB() ||
140109467b48Spatrick !LastInst.getOperand(0).isMBB())
140209467b48Spatrick return true;
140309467b48Spatrick if (DisableCTRLoopAnal)
140409467b48Spatrick return true;
140509467b48Spatrick TBB = SecondLastInst.getOperand(0).getMBB();
140609467b48Spatrick Cond.push_back(MachineOperand::CreateImm(1));
140709467b48Spatrick Cond.push_back(MachineOperand::CreateReg(isPPC64 ? PPC::CTR8 : PPC::CTR,
140809467b48Spatrick true));
140909467b48Spatrick FBB = LastInst.getOperand(0).getMBB();
141009467b48Spatrick return false;
141109467b48Spatrick } else if ((SecondLastInst.getOpcode() == PPC::BDZ8 ||
141209467b48Spatrick SecondLastInst.getOpcode() == PPC::BDZ) &&
141309467b48Spatrick LastInst.getOpcode() == PPC::B) {
141409467b48Spatrick if (!SecondLastInst.getOperand(0).isMBB() ||
141509467b48Spatrick !LastInst.getOperand(0).isMBB())
141609467b48Spatrick return true;
141709467b48Spatrick if (DisableCTRLoopAnal)
141809467b48Spatrick return true;
141909467b48Spatrick TBB = SecondLastInst.getOperand(0).getMBB();
142009467b48Spatrick Cond.push_back(MachineOperand::CreateImm(0));
142109467b48Spatrick Cond.push_back(MachineOperand::CreateReg(isPPC64 ? PPC::CTR8 : PPC::CTR,
142209467b48Spatrick true));
142309467b48Spatrick FBB = LastInst.getOperand(0).getMBB();
142409467b48Spatrick return false;
142509467b48Spatrick }
142609467b48Spatrick
142709467b48Spatrick // If the block ends with two PPC:Bs, handle it. The second one is not
142809467b48Spatrick // executed, so remove it.
142909467b48Spatrick if (SecondLastInst.getOpcode() == PPC::B && LastInst.getOpcode() == PPC::B) {
143009467b48Spatrick if (!SecondLastInst.getOperand(0).isMBB())
143109467b48Spatrick return true;
143209467b48Spatrick TBB = SecondLastInst.getOperand(0).getMBB();
143309467b48Spatrick I = LastInst;
143409467b48Spatrick if (AllowModify)
143509467b48Spatrick I->eraseFromParent();
143609467b48Spatrick return false;
143709467b48Spatrick }
143809467b48Spatrick
143909467b48Spatrick // Otherwise, can't handle this.
144009467b48Spatrick return true;
144109467b48Spatrick }
144209467b48Spatrick
removeBranch(MachineBasicBlock & MBB,int * BytesRemoved) const144309467b48Spatrick unsigned PPCInstrInfo::removeBranch(MachineBasicBlock &MBB,
144409467b48Spatrick int *BytesRemoved) const {
144509467b48Spatrick assert(!BytesRemoved && "code size not handled");
144609467b48Spatrick
144709467b48Spatrick MachineBasicBlock::iterator I = MBB.getLastNonDebugInstr();
144809467b48Spatrick if (I == MBB.end())
144909467b48Spatrick return 0;
145009467b48Spatrick
145109467b48Spatrick if (I->getOpcode() != PPC::B && I->getOpcode() != PPC::BCC &&
145209467b48Spatrick I->getOpcode() != PPC::BC && I->getOpcode() != PPC::BCn &&
145309467b48Spatrick I->getOpcode() != PPC::BDNZ8 && I->getOpcode() != PPC::BDNZ &&
145409467b48Spatrick I->getOpcode() != PPC::BDZ8 && I->getOpcode() != PPC::BDZ)
145509467b48Spatrick return 0;
145609467b48Spatrick
145709467b48Spatrick // Remove the branch.
145809467b48Spatrick I->eraseFromParent();
145909467b48Spatrick
146009467b48Spatrick I = MBB.end();
146109467b48Spatrick
146209467b48Spatrick if (I == MBB.begin()) return 1;
146309467b48Spatrick --I;
146409467b48Spatrick if (I->getOpcode() != PPC::BCC &&
146509467b48Spatrick I->getOpcode() != PPC::BC && I->getOpcode() != PPC::BCn &&
146609467b48Spatrick I->getOpcode() != PPC::BDNZ8 && I->getOpcode() != PPC::BDNZ &&
146709467b48Spatrick I->getOpcode() != PPC::BDZ8 && I->getOpcode() != PPC::BDZ)
146809467b48Spatrick return 1;
146909467b48Spatrick
147009467b48Spatrick // Remove the branch.
147109467b48Spatrick I->eraseFromParent();
147209467b48Spatrick return 2;
147309467b48Spatrick }
147409467b48Spatrick
insertBranch(MachineBasicBlock & MBB,MachineBasicBlock * TBB,MachineBasicBlock * FBB,ArrayRef<MachineOperand> Cond,const DebugLoc & DL,int * BytesAdded) const147509467b48Spatrick unsigned PPCInstrInfo::insertBranch(MachineBasicBlock &MBB,
147609467b48Spatrick MachineBasicBlock *TBB,
147709467b48Spatrick MachineBasicBlock *FBB,
147809467b48Spatrick ArrayRef<MachineOperand> Cond,
147909467b48Spatrick const DebugLoc &DL,
148009467b48Spatrick int *BytesAdded) const {
148109467b48Spatrick // Shouldn't be a fall through.
148209467b48Spatrick assert(TBB && "insertBranch must not be told to insert a fallthrough");
148309467b48Spatrick assert((Cond.size() == 2 || Cond.size() == 0) &&
148409467b48Spatrick "PPC branch conditions have two components!");
148509467b48Spatrick assert(!BytesAdded && "code size not handled");
148609467b48Spatrick
148709467b48Spatrick bool isPPC64 = Subtarget.isPPC64();
148809467b48Spatrick
148909467b48Spatrick // One-way branch.
149009467b48Spatrick if (!FBB) {
149109467b48Spatrick if (Cond.empty()) // Unconditional branch
149209467b48Spatrick BuildMI(&MBB, DL, get(PPC::B)).addMBB(TBB);
149309467b48Spatrick else if (Cond[1].getReg() == PPC::CTR || Cond[1].getReg() == PPC::CTR8)
149409467b48Spatrick BuildMI(&MBB, DL, get(Cond[0].getImm() ?
149509467b48Spatrick (isPPC64 ? PPC::BDNZ8 : PPC::BDNZ) :
149609467b48Spatrick (isPPC64 ? PPC::BDZ8 : PPC::BDZ))).addMBB(TBB);
149709467b48Spatrick else if (Cond[0].getImm() == PPC::PRED_BIT_SET)
149809467b48Spatrick BuildMI(&MBB, DL, get(PPC::BC)).add(Cond[1]).addMBB(TBB);
149909467b48Spatrick else if (Cond[0].getImm() == PPC::PRED_BIT_UNSET)
150009467b48Spatrick BuildMI(&MBB, DL, get(PPC::BCn)).add(Cond[1]).addMBB(TBB);
150109467b48Spatrick else // Conditional branch
150209467b48Spatrick BuildMI(&MBB, DL, get(PPC::BCC))
150309467b48Spatrick .addImm(Cond[0].getImm())
150409467b48Spatrick .add(Cond[1])
150509467b48Spatrick .addMBB(TBB);
150609467b48Spatrick return 1;
150709467b48Spatrick }
150809467b48Spatrick
150909467b48Spatrick // Two-way Conditional Branch.
151009467b48Spatrick if (Cond[1].getReg() == PPC::CTR || Cond[1].getReg() == PPC::CTR8)
151109467b48Spatrick BuildMI(&MBB, DL, get(Cond[0].getImm() ?
151209467b48Spatrick (isPPC64 ? PPC::BDNZ8 : PPC::BDNZ) :
151309467b48Spatrick (isPPC64 ? PPC::BDZ8 : PPC::BDZ))).addMBB(TBB);
151409467b48Spatrick else if (Cond[0].getImm() == PPC::PRED_BIT_SET)
151509467b48Spatrick BuildMI(&MBB, DL, get(PPC::BC)).add(Cond[1]).addMBB(TBB);
151609467b48Spatrick else if (Cond[0].getImm() == PPC::PRED_BIT_UNSET)
151709467b48Spatrick BuildMI(&MBB, DL, get(PPC::BCn)).add(Cond[1]).addMBB(TBB);
151809467b48Spatrick else
151909467b48Spatrick BuildMI(&MBB, DL, get(PPC::BCC))
152009467b48Spatrick .addImm(Cond[0].getImm())
152109467b48Spatrick .add(Cond[1])
152209467b48Spatrick .addMBB(TBB);
152309467b48Spatrick BuildMI(&MBB, DL, get(PPC::B)).addMBB(FBB);
152409467b48Spatrick return 2;
152509467b48Spatrick }
152609467b48Spatrick
152709467b48Spatrick // Select analysis.
canInsertSelect(const MachineBasicBlock & MBB,ArrayRef<MachineOperand> Cond,Register DstReg,Register TrueReg,Register FalseReg,int & CondCycles,int & TrueCycles,int & FalseCycles) const152809467b48Spatrick bool PPCInstrInfo::canInsertSelect(const MachineBasicBlock &MBB,
152909467b48Spatrick ArrayRef<MachineOperand> Cond,
1530097a140dSpatrick Register DstReg, Register TrueReg,
1531097a140dSpatrick Register FalseReg, int &CondCycles,
1532097a140dSpatrick int &TrueCycles, int &FalseCycles) const {
153309467b48Spatrick if (Cond.size() != 2)
153409467b48Spatrick return false;
153509467b48Spatrick
153609467b48Spatrick // If this is really a bdnz-like condition, then it cannot be turned into a
153709467b48Spatrick // select.
153809467b48Spatrick if (Cond[1].getReg() == PPC::CTR || Cond[1].getReg() == PPC::CTR8)
153909467b48Spatrick return false;
154009467b48Spatrick
1541*d415bd75Srobert // If the conditional branch uses a physical register, then it cannot be
1542*d415bd75Srobert // turned into a select.
1543*d415bd75Srobert if (Cond[1].getReg().isPhysical())
1544*d415bd75Srobert return false;
1545*d415bd75Srobert
154609467b48Spatrick // Check register classes.
154709467b48Spatrick const MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
154809467b48Spatrick const TargetRegisterClass *RC =
154909467b48Spatrick RI.getCommonSubClass(MRI.getRegClass(TrueReg), MRI.getRegClass(FalseReg));
155009467b48Spatrick if (!RC)
155109467b48Spatrick return false;
155209467b48Spatrick
155309467b48Spatrick // isel is for regular integer GPRs only.
155409467b48Spatrick if (!PPC::GPRCRegClass.hasSubClassEq(RC) &&
155509467b48Spatrick !PPC::GPRC_NOR0RegClass.hasSubClassEq(RC) &&
155609467b48Spatrick !PPC::G8RCRegClass.hasSubClassEq(RC) &&
155709467b48Spatrick !PPC::G8RC_NOX0RegClass.hasSubClassEq(RC))
155809467b48Spatrick return false;
155909467b48Spatrick
156009467b48Spatrick // FIXME: These numbers are for the A2, how well they work for other cores is
156109467b48Spatrick // an open question. On the A2, the isel instruction has a 2-cycle latency
156209467b48Spatrick // but single-cycle throughput. These numbers are used in combination with
156309467b48Spatrick // the MispredictPenalty setting from the active SchedMachineModel.
156409467b48Spatrick CondCycles = 1;
156509467b48Spatrick TrueCycles = 1;
156609467b48Spatrick FalseCycles = 1;
156709467b48Spatrick
156809467b48Spatrick return true;
156909467b48Spatrick }
157009467b48Spatrick
insertSelect(MachineBasicBlock & MBB,MachineBasicBlock::iterator MI,const DebugLoc & dl,Register DestReg,ArrayRef<MachineOperand> Cond,Register TrueReg,Register FalseReg) const157109467b48Spatrick void PPCInstrInfo::insertSelect(MachineBasicBlock &MBB,
157209467b48Spatrick MachineBasicBlock::iterator MI,
1573097a140dSpatrick const DebugLoc &dl, Register DestReg,
1574097a140dSpatrick ArrayRef<MachineOperand> Cond, Register TrueReg,
1575097a140dSpatrick Register FalseReg) const {
157609467b48Spatrick assert(Cond.size() == 2 &&
157709467b48Spatrick "PPC branch conditions have two components!");
157809467b48Spatrick
157909467b48Spatrick // Get the register classes.
158009467b48Spatrick MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
158109467b48Spatrick const TargetRegisterClass *RC =
158209467b48Spatrick RI.getCommonSubClass(MRI.getRegClass(TrueReg), MRI.getRegClass(FalseReg));
158309467b48Spatrick assert(RC && "TrueReg and FalseReg must have overlapping register classes");
158409467b48Spatrick
158509467b48Spatrick bool Is64Bit = PPC::G8RCRegClass.hasSubClassEq(RC) ||
158609467b48Spatrick PPC::G8RC_NOX0RegClass.hasSubClassEq(RC);
158709467b48Spatrick assert((Is64Bit ||
158809467b48Spatrick PPC::GPRCRegClass.hasSubClassEq(RC) ||
158909467b48Spatrick PPC::GPRC_NOR0RegClass.hasSubClassEq(RC)) &&
159009467b48Spatrick "isel is for regular integer GPRs only");
159109467b48Spatrick
159209467b48Spatrick unsigned OpCode = Is64Bit ? PPC::ISEL8 : PPC::ISEL;
159309467b48Spatrick auto SelectPred = static_cast<PPC::Predicate>(Cond[0].getImm());
159409467b48Spatrick
159509467b48Spatrick unsigned SubIdx = 0;
159609467b48Spatrick bool SwapOps = false;
159709467b48Spatrick switch (SelectPred) {
159809467b48Spatrick case PPC::PRED_EQ:
159909467b48Spatrick case PPC::PRED_EQ_MINUS:
160009467b48Spatrick case PPC::PRED_EQ_PLUS:
160109467b48Spatrick SubIdx = PPC::sub_eq; SwapOps = false; break;
160209467b48Spatrick case PPC::PRED_NE:
160309467b48Spatrick case PPC::PRED_NE_MINUS:
160409467b48Spatrick case PPC::PRED_NE_PLUS:
160509467b48Spatrick SubIdx = PPC::sub_eq; SwapOps = true; break;
160609467b48Spatrick case PPC::PRED_LT:
160709467b48Spatrick case PPC::PRED_LT_MINUS:
160809467b48Spatrick case PPC::PRED_LT_PLUS:
160909467b48Spatrick SubIdx = PPC::sub_lt; SwapOps = false; break;
161009467b48Spatrick case PPC::PRED_GE:
161109467b48Spatrick case PPC::PRED_GE_MINUS:
161209467b48Spatrick case PPC::PRED_GE_PLUS:
161309467b48Spatrick SubIdx = PPC::sub_lt; SwapOps = true; break;
161409467b48Spatrick case PPC::PRED_GT:
161509467b48Spatrick case PPC::PRED_GT_MINUS:
161609467b48Spatrick case PPC::PRED_GT_PLUS:
161709467b48Spatrick SubIdx = PPC::sub_gt; SwapOps = false; break;
161809467b48Spatrick case PPC::PRED_LE:
161909467b48Spatrick case PPC::PRED_LE_MINUS:
162009467b48Spatrick case PPC::PRED_LE_PLUS:
162109467b48Spatrick SubIdx = PPC::sub_gt; SwapOps = true; break;
162209467b48Spatrick case PPC::PRED_UN:
162309467b48Spatrick case PPC::PRED_UN_MINUS:
162409467b48Spatrick case PPC::PRED_UN_PLUS:
162509467b48Spatrick SubIdx = PPC::sub_un; SwapOps = false; break;
162609467b48Spatrick case PPC::PRED_NU:
162709467b48Spatrick case PPC::PRED_NU_MINUS:
162809467b48Spatrick case PPC::PRED_NU_PLUS:
162909467b48Spatrick SubIdx = PPC::sub_un; SwapOps = true; break;
163009467b48Spatrick case PPC::PRED_BIT_SET: SubIdx = 0; SwapOps = false; break;
163109467b48Spatrick case PPC::PRED_BIT_UNSET: SubIdx = 0; SwapOps = true; break;
163209467b48Spatrick }
163309467b48Spatrick
1634097a140dSpatrick Register FirstReg = SwapOps ? FalseReg : TrueReg,
163509467b48Spatrick SecondReg = SwapOps ? TrueReg : FalseReg;
163609467b48Spatrick
163709467b48Spatrick // The first input register of isel cannot be r0. If it is a member
163809467b48Spatrick // of a register class that can be r0, then copy it first (the
163909467b48Spatrick // register allocator should eliminate the copy).
164009467b48Spatrick if (MRI.getRegClass(FirstReg)->contains(PPC::R0) ||
164109467b48Spatrick MRI.getRegClass(FirstReg)->contains(PPC::X0)) {
164209467b48Spatrick const TargetRegisterClass *FirstRC =
164309467b48Spatrick MRI.getRegClass(FirstReg)->contains(PPC::X0) ?
164409467b48Spatrick &PPC::G8RC_NOX0RegClass : &PPC::GPRC_NOR0RegClass;
1645097a140dSpatrick Register OldFirstReg = FirstReg;
164609467b48Spatrick FirstReg = MRI.createVirtualRegister(FirstRC);
164709467b48Spatrick BuildMI(MBB, MI, dl, get(TargetOpcode::COPY), FirstReg)
164809467b48Spatrick .addReg(OldFirstReg);
164909467b48Spatrick }
165009467b48Spatrick
165109467b48Spatrick BuildMI(MBB, MI, dl, get(OpCode), DestReg)
165209467b48Spatrick .addReg(FirstReg).addReg(SecondReg)
165309467b48Spatrick .addReg(Cond[1].getReg(), 0, SubIdx);
165409467b48Spatrick }
165509467b48Spatrick
getCRBitValue(unsigned CRBit)165609467b48Spatrick static unsigned getCRBitValue(unsigned CRBit) {
165709467b48Spatrick unsigned Ret = 4;
165809467b48Spatrick if (CRBit == PPC::CR0LT || CRBit == PPC::CR1LT ||
165909467b48Spatrick CRBit == PPC::CR2LT || CRBit == PPC::CR3LT ||
166009467b48Spatrick CRBit == PPC::CR4LT || CRBit == PPC::CR5LT ||
166109467b48Spatrick CRBit == PPC::CR6LT || CRBit == PPC::CR7LT)
166209467b48Spatrick Ret = 3;
166309467b48Spatrick if (CRBit == PPC::CR0GT || CRBit == PPC::CR1GT ||
166409467b48Spatrick CRBit == PPC::CR2GT || CRBit == PPC::CR3GT ||
166509467b48Spatrick CRBit == PPC::CR4GT || CRBit == PPC::CR5GT ||
166609467b48Spatrick CRBit == PPC::CR6GT || CRBit == PPC::CR7GT)
166709467b48Spatrick Ret = 2;
166809467b48Spatrick if (CRBit == PPC::CR0EQ || CRBit == PPC::CR1EQ ||
166909467b48Spatrick CRBit == PPC::CR2EQ || CRBit == PPC::CR3EQ ||
167009467b48Spatrick CRBit == PPC::CR4EQ || CRBit == PPC::CR5EQ ||
167109467b48Spatrick CRBit == PPC::CR6EQ || CRBit == PPC::CR7EQ)
167209467b48Spatrick Ret = 1;
167309467b48Spatrick if (CRBit == PPC::CR0UN || CRBit == PPC::CR1UN ||
167409467b48Spatrick CRBit == PPC::CR2UN || CRBit == PPC::CR3UN ||
167509467b48Spatrick CRBit == PPC::CR4UN || CRBit == PPC::CR5UN ||
167609467b48Spatrick CRBit == PPC::CR6UN || CRBit == PPC::CR7UN)
167709467b48Spatrick Ret = 0;
167809467b48Spatrick
167909467b48Spatrick assert(Ret != 4 && "Invalid CR bit register");
168009467b48Spatrick return Ret;
168109467b48Spatrick }
168209467b48Spatrick
copyPhysReg(MachineBasicBlock & MBB,MachineBasicBlock::iterator I,const DebugLoc & DL,MCRegister DestReg,MCRegister SrcReg,bool KillSrc) const168309467b48Spatrick void PPCInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
168409467b48Spatrick MachineBasicBlock::iterator I,
168509467b48Spatrick const DebugLoc &DL, MCRegister DestReg,
168609467b48Spatrick MCRegister SrcReg, bool KillSrc) const {
168709467b48Spatrick // We can end up with self copies and similar things as a result of VSX copy
168809467b48Spatrick // legalization. Promote them here.
168909467b48Spatrick const TargetRegisterInfo *TRI = &getRegisterInfo();
169009467b48Spatrick if (PPC::F8RCRegClass.contains(DestReg) &&
169109467b48Spatrick PPC::VSRCRegClass.contains(SrcReg)) {
169209467b48Spatrick MCRegister SuperReg =
169309467b48Spatrick TRI->getMatchingSuperReg(DestReg, PPC::sub_64, &PPC::VSRCRegClass);
169409467b48Spatrick
169509467b48Spatrick if (VSXSelfCopyCrash && SrcReg == SuperReg)
169609467b48Spatrick llvm_unreachable("nop VSX copy");
169709467b48Spatrick
169809467b48Spatrick DestReg = SuperReg;
169909467b48Spatrick } else if (PPC::F8RCRegClass.contains(SrcReg) &&
170009467b48Spatrick PPC::VSRCRegClass.contains(DestReg)) {
170109467b48Spatrick MCRegister SuperReg =
170209467b48Spatrick TRI->getMatchingSuperReg(SrcReg, PPC::sub_64, &PPC::VSRCRegClass);
170309467b48Spatrick
170409467b48Spatrick if (VSXSelfCopyCrash && DestReg == SuperReg)
170509467b48Spatrick llvm_unreachable("nop VSX copy");
170609467b48Spatrick
170709467b48Spatrick SrcReg = SuperReg;
170809467b48Spatrick }
170909467b48Spatrick
171009467b48Spatrick // Different class register copy
171109467b48Spatrick if (PPC::CRBITRCRegClass.contains(SrcReg) &&
171209467b48Spatrick PPC::GPRCRegClass.contains(DestReg)) {
171309467b48Spatrick MCRegister CRReg = getCRFromCRBit(SrcReg);
171409467b48Spatrick BuildMI(MBB, I, DL, get(PPC::MFOCRF), DestReg).addReg(CRReg);
171509467b48Spatrick getKillRegState(KillSrc);
171609467b48Spatrick // Rotate the CR bit in the CR fields to be the least significant bit and
171709467b48Spatrick // then mask with 0x1 (MB = ME = 31).
171809467b48Spatrick BuildMI(MBB, I, DL, get(PPC::RLWINM), DestReg)
171909467b48Spatrick .addReg(DestReg, RegState::Kill)
172009467b48Spatrick .addImm(TRI->getEncodingValue(CRReg) * 4 + (4 - getCRBitValue(SrcReg)))
172109467b48Spatrick .addImm(31)
172209467b48Spatrick .addImm(31);
172309467b48Spatrick return;
172409467b48Spatrick } else if (PPC::CRRCRegClass.contains(SrcReg) &&
172573471bf0Spatrick (PPC::G8RCRegClass.contains(DestReg) ||
172673471bf0Spatrick PPC::GPRCRegClass.contains(DestReg))) {
172773471bf0Spatrick bool Is64Bit = PPC::G8RCRegClass.contains(DestReg);
172873471bf0Spatrick unsigned MvCode = Is64Bit ? PPC::MFOCRF8 : PPC::MFOCRF;
172973471bf0Spatrick unsigned ShCode = Is64Bit ? PPC::RLWINM8 : PPC::RLWINM;
173073471bf0Spatrick unsigned CRNum = TRI->getEncodingValue(SrcReg);
173173471bf0Spatrick BuildMI(MBB, I, DL, get(MvCode), DestReg).addReg(SrcReg);
173209467b48Spatrick getKillRegState(KillSrc);
173373471bf0Spatrick if (CRNum == 7)
173409467b48Spatrick return;
173573471bf0Spatrick // Shift the CR bits to make the CR field in the lowest 4 bits of GRC.
173673471bf0Spatrick BuildMI(MBB, I, DL, get(ShCode), DestReg)
173773471bf0Spatrick .addReg(DestReg, RegState::Kill)
173873471bf0Spatrick .addImm(CRNum * 4 + 4)
173973471bf0Spatrick .addImm(28)
174073471bf0Spatrick .addImm(31);
174109467b48Spatrick return;
174209467b48Spatrick } else if (PPC::G8RCRegClass.contains(SrcReg) &&
174309467b48Spatrick PPC::VSFRCRegClass.contains(DestReg)) {
174409467b48Spatrick assert(Subtarget.hasDirectMove() &&
174509467b48Spatrick "Subtarget doesn't support directmove, don't know how to copy.");
174609467b48Spatrick BuildMI(MBB, I, DL, get(PPC::MTVSRD), DestReg).addReg(SrcReg);
174709467b48Spatrick NumGPRtoVSRSpill++;
174809467b48Spatrick getKillRegState(KillSrc);
174909467b48Spatrick return;
175009467b48Spatrick } else if (PPC::VSFRCRegClass.contains(SrcReg) &&
175109467b48Spatrick PPC::G8RCRegClass.contains(DestReg)) {
175209467b48Spatrick assert(Subtarget.hasDirectMove() &&
175309467b48Spatrick "Subtarget doesn't support directmove, don't know how to copy.");
175409467b48Spatrick BuildMI(MBB, I, DL, get(PPC::MFVSRD), DestReg).addReg(SrcReg);
175509467b48Spatrick getKillRegState(KillSrc);
175609467b48Spatrick return;
175709467b48Spatrick } else if (PPC::SPERCRegClass.contains(SrcReg) &&
175809467b48Spatrick PPC::GPRCRegClass.contains(DestReg)) {
175909467b48Spatrick BuildMI(MBB, I, DL, get(PPC::EFSCFD), DestReg).addReg(SrcReg);
176009467b48Spatrick getKillRegState(KillSrc);
176109467b48Spatrick return;
176209467b48Spatrick } else if (PPC::GPRCRegClass.contains(SrcReg) &&
176309467b48Spatrick PPC::SPERCRegClass.contains(DestReg)) {
176409467b48Spatrick BuildMI(MBB, I, DL, get(PPC::EFDCFS), DestReg).addReg(SrcReg);
176509467b48Spatrick getKillRegState(KillSrc);
176609467b48Spatrick return;
176709467b48Spatrick }
176809467b48Spatrick
176909467b48Spatrick unsigned Opc;
177009467b48Spatrick if (PPC::GPRCRegClass.contains(DestReg, SrcReg))
177109467b48Spatrick Opc = PPC::OR;
177209467b48Spatrick else if (PPC::G8RCRegClass.contains(DestReg, SrcReg))
177309467b48Spatrick Opc = PPC::OR8;
177409467b48Spatrick else if (PPC::F4RCRegClass.contains(DestReg, SrcReg))
177509467b48Spatrick Opc = PPC::FMR;
177609467b48Spatrick else if (PPC::CRRCRegClass.contains(DestReg, SrcReg))
177709467b48Spatrick Opc = PPC::MCRF;
177809467b48Spatrick else if (PPC::VRRCRegClass.contains(DestReg, SrcReg))
177909467b48Spatrick Opc = PPC::VOR;
178009467b48Spatrick else if (PPC::VSRCRegClass.contains(DestReg, SrcReg))
178109467b48Spatrick // There are two different ways this can be done:
178209467b48Spatrick // 1. xxlor : This has lower latency (on the P7), 2 cycles, but can only
178309467b48Spatrick // issue in VSU pipeline 0.
178409467b48Spatrick // 2. xmovdp/xmovsp: This has higher latency (on the P7), 6 cycles, but
178509467b48Spatrick // can go to either pipeline.
178609467b48Spatrick // We'll always use xxlor here, because in practically all cases where
178709467b48Spatrick // copies are generated, they are close enough to some use that the
178809467b48Spatrick // lower-latency form is preferable.
178909467b48Spatrick Opc = PPC::XXLOR;
179009467b48Spatrick else if (PPC::VSFRCRegClass.contains(DestReg, SrcReg) ||
179109467b48Spatrick PPC::VSSRCRegClass.contains(DestReg, SrcReg))
179209467b48Spatrick Opc = (Subtarget.hasP9Vector()) ? PPC::XSCPSGNDP : PPC::XXLORf;
179373471bf0Spatrick else if (Subtarget.pairedVectorMemops() &&
179473471bf0Spatrick PPC::VSRpRCRegClass.contains(DestReg, SrcReg)) {
179573471bf0Spatrick if (SrcReg > PPC::VSRp15)
179673471bf0Spatrick SrcReg = PPC::V0 + (SrcReg - PPC::VSRp16) * 2;
179773471bf0Spatrick else
179873471bf0Spatrick SrcReg = PPC::VSL0 + (SrcReg - PPC::VSRp0) * 2;
179973471bf0Spatrick if (DestReg > PPC::VSRp15)
180073471bf0Spatrick DestReg = PPC::V0 + (DestReg - PPC::VSRp16) * 2;
180173471bf0Spatrick else
180273471bf0Spatrick DestReg = PPC::VSL0 + (DestReg - PPC::VSRp0) * 2;
180373471bf0Spatrick BuildMI(MBB, I, DL, get(PPC::XXLOR), DestReg).
180473471bf0Spatrick addReg(SrcReg).addReg(SrcReg, getKillRegState(KillSrc));
180573471bf0Spatrick BuildMI(MBB, I, DL, get(PPC::XXLOR), DestReg + 1).
180673471bf0Spatrick addReg(SrcReg + 1).addReg(SrcReg + 1, getKillRegState(KillSrc));
180773471bf0Spatrick return;
180873471bf0Spatrick }
180909467b48Spatrick else if (PPC::CRBITRCRegClass.contains(DestReg, SrcReg))
181009467b48Spatrick Opc = PPC::CROR;
181109467b48Spatrick else if (PPC::SPERCRegClass.contains(DestReg, SrcReg))
181209467b48Spatrick Opc = PPC::EVOR;
181373471bf0Spatrick else if ((PPC::ACCRCRegClass.contains(DestReg) ||
181473471bf0Spatrick PPC::UACCRCRegClass.contains(DestReg)) &&
181573471bf0Spatrick (PPC::ACCRCRegClass.contains(SrcReg) ||
181673471bf0Spatrick PPC::UACCRCRegClass.contains(SrcReg))) {
181773471bf0Spatrick // If primed, de-prime the source register, copy the individual registers
181873471bf0Spatrick // and prime the destination if needed. The vector subregisters are
181973471bf0Spatrick // vs[(u)acc * 4] - vs[(u)acc * 4 + 3]. If the copy is not a kill and the
182073471bf0Spatrick // source is primed, we need to re-prime it after the copy as well.
182173471bf0Spatrick PPCRegisterInfo::emitAccCopyInfo(MBB, DestReg, SrcReg);
182273471bf0Spatrick bool DestPrimed = PPC::ACCRCRegClass.contains(DestReg);
182373471bf0Spatrick bool SrcPrimed = PPC::ACCRCRegClass.contains(SrcReg);
182473471bf0Spatrick MCRegister VSLSrcReg =
182573471bf0Spatrick PPC::VSL0 + (SrcReg - (SrcPrimed ? PPC::ACC0 : PPC::UACC0)) * 4;
182673471bf0Spatrick MCRegister VSLDestReg =
182773471bf0Spatrick PPC::VSL0 + (DestReg - (DestPrimed ? PPC::ACC0 : PPC::UACC0)) * 4;
182873471bf0Spatrick if (SrcPrimed)
182973471bf0Spatrick BuildMI(MBB, I, DL, get(PPC::XXMFACC), SrcReg).addReg(SrcReg);
183073471bf0Spatrick for (unsigned Idx = 0; Idx < 4; Idx++)
183173471bf0Spatrick BuildMI(MBB, I, DL, get(PPC::XXLOR), VSLDestReg + Idx)
183273471bf0Spatrick .addReg(VSLSrcReg + Idx)
183373471bf0Spatrick .addReg(VSLSrcReg + Idx, getKillRegState(KillSrc));
183473471bf0Spatrick if (DestPrimed)
183573471bf0Spatrick BuildMI(MBB, I, DL, get(PPC::XXMTACC), DestReg).addReg(DestReg);
183673471bf0Spatrick if (SrcPrimed && !KillSrc)
183773471bf0Spatrick BuildMI(MBB, I, DL, get(PPC::XXMTACC), SrcReg).addReg(SrcReg);
183873471bf0Spatrick return;
183973471bf0Spatrick } else if (PPC::G8pRCRegClass.contains(DestReg) &&
184073471bf0Spatrick PPC::G8pRCRegClass.contains(SrcReg)) {
184173471bf0Spatrick // TODO: Handle G8RC to G8pRC (and vice versa) copy.
184273471bf0Spatrick unsigned DestRegIdx = DestReg - PPC::G8p0;
184373471bf0Spatrick MCRegister DestRegSub0 = PPC::X0 + 2 * DestRegIdx;
184473471bf0Spatrick MCRegister DestRegSub1 = PPC::X0 + 2 * DestRegIdx + 1;
184573471bf0Spatrick unsigned SrcRegIdx = SrcReg - PPC::G8p0;
184673471bf0Spatrick MCRegister SrcRegSub0 = PPC::X0 + 2 * SrcRegIdx;
184773471bf0Spatrick MCRegister SrcRegSub1 = PPC::X0 + 2 * SrcRegIdx + 1;
184873471bf0Spatrick BuildMI(MBB, I, DL, get(PPC::OR8), DestRegSub0)
184973471bf0Spatrick .addReg(SrcRegSub0)
185073471bf0Spatrick .addReg(SrcRegSub0, getKillRegState(KillSrc));
185173471bf0Spatrick BuildMI(MBB, I, DL, get(PPC::OR8), DestRegSub1)
185273471bf0Spatrick .addReg(SrcRegSub1)
185373471bf0Spatrick .addReg(SrcRegSub1, getKillRegState(KillSrc));
185473471bf0Spatrick return;
185573471bf0Spatrick } else
185609467b48Spatrick llvm_unreachable("Impossible reg-to-reg copy");
185709467b48Spatrick
185809467b48Spatrick const MCInstrDesc &MCID = get(Opc);
185909467b48Spatrick if (MCID.getNumOperands() == 3)
186009467b48Spatrick BuildMI(MBB, I, DL, MCID, DestReg)
186109467b48Spatrick .addReg(SrcReg).addReg(SrcReg, getKillRegState(KillSrc));
186209467b48Spatrick else
186309467b48Spatrick BuildMI(MBB, I, DL, MCID, DestReg).addReg(SrcReg, getKillRegState(KillSrc));
186409467b48Spatrick }
186509467b48Spatrick
getSpillIndex(const TargetRegisterClass * RC) const186673471bf0Spatrick unsigned PPCInstrInfo::getSpillIndex(const TargetRegisterClass *RC) const {
186709467b48Spatrick int OpcodeIndex = 0;
186809467b48Spatrick
186909467b48Spatrick if (PPC::GPRCRegClass.hasSubClassEq(RC) ||
187009467b48Spatrick PPC::GPRC_NOR0RegClass.hasSubClassEq(RC)) {
187109467b48Spatrick OpcodeIndex = SOK_Int4Spill;
187209467b48Spatrick } else if (PPC::G8RCRegClass.hasSubClassEq(RC) ||
187309467b48Spatrick PPC::G8RC_NOX0RegClass.hasSubClassEq(RC)) {
187409467b48Spatrick OpcodeIndex = SOK_Int8Spill;
187509467b48Spatrick } else if (PPC::F8RCRegClass.hasSubClassEq(RC)) {
187609467b48Spatrick OpcodeIndex = SOK_Float8Spill;
187709467b48Spatrick } else if (PPC::F4RCRegClass.hasSubClassEq(RC)) {
187809467b48Spatrick OpcodeIndex = SOK_Float4Spill;
187909467b48Spatrick } else if (PPC::SPERCRegClass.hasSubClassEq(RC)) {
188009467b48Spatrick OpcodeIndex = SOK_SPESpill;
188109467b48Spatrick } else if (PPC::CRRCRegClass.hasSubClassEq(RC)) {
188209467b48Spatrick OpcodeIndex = SOK_CRSpill;
188309467b48Spatrick } else if (PPC::CRBITRCRegClass.hasSubClassEq(RC)) {
188409467b48Spatrick OpcodeIndex = SOK_CRBitSpill;
188509467b48Spatrick } else if (PPC::VRRCRegClass.hasSubClassEq(RC)) {
188609467b48Spatrick OpcodeIndex = SOK_VRVectorSpill;
188709467b48Spatrick } else if (PPC::VSRCRegClass.hasSubClassEq(RC)) {
188809467b48Spatrick OpcodeIndex = SOK_VSXVectorSpill;
188909467b48Spatrick } else if (PPC::VSFRCRegClass.hasSubClassEq(RC)) {
189009467b48Spatrick OpcodeIndex = SOK_VectorFloat8Spill;
189109467b48Spatrick } else if (PPC::VSSRCRegClass.hasSubClassEq(RC)) {
189209467b48Spatrick OpcodeIndex = SOK_VectorFloat4Spill;
189309467b48Spatrick } else if (PPC::SPILLTOVSRRCRegClass.hasSubClassEq(RC)) {
189409467b48Spatrick OpcodeIndex = SOK_SpillToVSR;
189573471bf0Spatrick } else if (PPC::ACCRCRegClass.hasSubClassEq(RC)) {
189673471bf0Spatrick assert(Subtarget.pairedVectorMemops() &&
189773471bf0Spatrick "Register unexpected when paired memops are disabled.");
189873471bf0Spatrick OpcodeIndex = SOK_AccumulatorSpill;
189973471bf0Spatrick } else if (PPC::UACCRCRegClass.hasSubClassEq(RC)) {
190073471bf0Spatrick assert(Subtarget.pairedVectorMemops() &&
190173471bf0Spatrick "Register unexpected when paired memops are disabled.");
190273471bf0Spatrick OpcodeIndex = SOK_UAccumulatorSpill;
1903*d415bd75Srobert } else if (PPC::WACCRCRegClass.hasSubClassEq(RC)) {
1904*d415bd75Srobert assert(Subtarget.pairedVectorMemops() &&
1905*d415bd75Srobert "Register unexpected when paired memops are disabled.");
1906*d415bd75Srobert OpcodeIndex = SOK_WAccumulatorSpill;
190773471bf0Spatrick } else if (PPC::VSRpRCRegClass.hasSubClassEq(RC)) {
190873471bf0Spatrick assert(Subtarget.pairedVectorMemops() &&
190973471bf0Spatrick "Register unexpected when paired memops are disabled.");
191073471bf0Spatrick OpcodeIndex = SOK_PairedVecSpill;
191173471bf0Spatrick } else if (PPC::G8pRCRegClass.hasSubClassEq(RC)) {
191273471bf0Spatrick OpcodeIndex = SOK_PairedG8Spill;
191309467b48Spatrick } else {
191409467b48Spatrick llvm_unreachable("Unknown regclass!");
191509467b48Spatrick }
1916097a140dSpatrick return OpcodeIndex;
191709467b48Spatrick }
191809467b48Spatrick
191909467b48Spatrick unsigned
getStoreOpcodeForSpill(const TargetRegisterClass * RC) const1920097a140dSpatrick PPCInstrInfo::getStoreOpcodeForSpill(const TargetRegisterClass *RC) const {
1921*d415bd75Srobert ArrayRef<unsigned> OpcodesForSpill = getStoreOpcodesForSpillArray();
1922097a140dSpatrick return OpcodesForSpill[getSpillIndex(RC)];
1923097a140dSpatrick }
192409467b48Spatrick
1925097a140dSpatrick unsigned
getLoadOpcodeForSpill(const TargetRegisterClass * RC) const1926097a140dSpatrick PPCInstrInfo::getLoadOpcodeForSpill(const TargetRegisterClass *RC) const {
1927*d415bd75Srobert ArrayRef<unsigned> OpcodesForSpill = getLoadOpcodesForSpillArray();
1928097a140dSpatrick return OpcodesForSpill[getSpillIndex(RC)];
192909467b48Spatrick }
193009467b48Spatrick
StoreRegToStackSlot(MachineFunction & MF,unsigned SrcReg,bool isKill,int FrameIdx,const TargetRegisterClass * RC,SmallVectorImpl<MachineInstr * > & NewMIs) const193109467b48Spatrick void PPCInstrInfo::StoreRegToStackSlot(
193209467b48Spatrick MachineFunction &MF, unsigned SrcReg, bool isKill, int FrameIdx,
193309467b48Spatrick const TargetRegisterClass *RC,
193409467b48Spatrick SmallVectorImpl<MachineInstr *> &NewMIs) const {
1935097a140dSpatrick unsigned Opcode = getStoreOpcodeForSpill(RC);
193609467b48Spatrick DebugLoc DL;
193709467b48Spatrick
193809467b48Spatrick PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
193909467b48Spatrick FuncInfo->setHasSpills();
194009467b48Spatrick
194109467b48Spatrick NewMIs.push_back(addFrameReference(
194209467b48Spatrick BuildMI(MF, DL, get(Opcode)).addReg(SrcReg, getKillRegState(isKill)),
194309467b48Spatrick FrameIdx));
194409467b48Spatrick
194509467b48Spatrick if (PPC::CRRCRegClass.hasSubClassEq(RC) ||
194609467b48Spatrick PPC::CRBITRCRegClass.hasSubClassEq(RC))
194709467b48Spatrick FuncInfo->setSpillsCR();
194809467b48Spatrick
194909467b48Spatrick if (isXFormMemOp(Opcode))
195009467b48Spatrick FuncInfo->setHasNonRISpills();
195109467b48Spatrick }
195209467b48Spatrick
storeRegToStackSlotNoUpd(MachineBasicBlock & MBB,MachineBasicBlock::iterator MI,unsigned SrcReg,bool isKill,int FrameIdx,const TargetRegisterClass * RC,const TargetRegisterInfo * TRI) const1953097a140dSpatrick void PPCInstrInfo::storeRegToStackSlotNoUpd(
1954097a140dSpatrick MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, unsigned SrcReg,
1955097a140dSpatrick bool isKill, int FrameIdx, const TargetRegisterClass *RC,
195609467b48Spatrick const TargetRegisterInfo *TRI) const {
195709467b48Spatrick MachineFunction &MF = *MBB.getParent();
195809467b48Spatrick SmallVector<MachineInstr *, 4> NewMIs;
195909467b48Spatrick
196009467b48Spatrick StoreRegToStackSlot(MF, SrcReg, isKill, FrameIdx, RC, NewMIs);
196109467b48Spatrick
196209467b48Spatrick for (unsigned i = 0, e = NewMIs.size(); i != e; ++i)
196309467b48Spatrick MBB.insert(MI, NewMIs[i]);
196409467b48Spatrick
196509467b48Spatrick const MachineFrameInfo &MFI = MF.getFrameInfo();
196609467b48Spatrick MachineMemOperand *MMO = MF.getMachineMemOperand(
196709467b48Spatrick MachinePointerInfo::getFixedStack(MF, FrameIdx),
196809467b48Spatrick MachineMemOperand::MOStore, MFI.getObjectSize(FrameIdx),
1969097a140dSpatrick MFI.getObjectAlign(FrameIdx));
197009467b48Spatrick NewMIs.back()->addMemOperand(MF, MMO);
197109467b48Spatrick }
197209467b48Spatrick
storeRegToStackSlot(MachineBasicBlock & MBB,MachineBasicBlock::iterator MI,Register SrcReg,bool isKill,int FrameIdx,const TargetRegisterClass * RC,const TargetRegisterInfo * TRI,Register VReg) const1973*d415bd75Srobert void PPCInstrInfo::storeRegToStackSlot(
1974*d415bd75Srobert MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, Register SrcReg,
1975*d415bd75Srobert bool isKill, int FrameIdx, const TargetRegisterClass *RC,
1976*d415bd75Srobert const TargetRegisterInfo *TRI, Register VReg) const {
1977097a140dSpatrick // We need to avoid a situation in which the value from a VRRC register is
1978097a140dSpatrick // spilled using an Altivec instruction and reloaded into a VSRC register
1979097a140dSpatrick // using a VSX instruction. The issue with this is that the VSX
1980097a140dSpatrick // load/store instructions swap the doublewords in the vector and the Altivec
1981097a140dSpatrick // ones don't. The register classes on the spill/reload may be different if
1982097a140dSpatrick // the register is defined using an Altivec instruction and is then used by a
1983097a140dSpatrick // VSX instruction.
1984097a140dSpatrick RC = updatedRC(RC);
1985097a140dSpatrick storeRegToStackSlotNoUpd(MBB, MI, SrcReg, isKill, FrameIdx, RC, TRI);
1986097a140dSpatrick }
1987097a140dSpatrick
LoadRegFromStackSlot(MachineFunction & MF,const DebugLoc & DL,unsigned DestReg,int FrameIdx,const TargetRegisterClass * RC,SmallVectorImpl<MachineInstr * > & NewMIs) const198809467b48Spatrick void PPCInstrInfo::LoadRegFromStackSlot(MachineFunction &MF, const DebugLoc &DL,
198909467b48Spatrick unsigned DestReg, int FrameIdx,
199009467b48Spatrick const TargetRegisterClass *RC,
199109467b48Spatrick SmallVectorImpl<MachineInstr *> &NewMIs)
199209467b48Spatrick const {
1993097a140dSpatrick unsigned Opcode = getLoadOpcodeForSpill(RC);
199409467b48Spatrick NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(Opcode), DestReg),
199509467b48Spatrick FrameIdx));
199609467b48Spatrick PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
199709467b48Spatrick
199809467b48Spatrick if (PPC::CRRCRegClass.hasSubClassEq(RC) ||
199909467b48Spatrick PPC::CRBITRCRegClass.hasSubClassEq(RC))
200009467b48Spatrick FuncInfo->setSpillsCR();
200109467b48Spatrick
200209467b48Spatrick if (isXFormMemOp(Opcode))
200309467b48Spatrick FuncInfo->setHasNonRISpills();
200409467b48Spatrick }
200509467b48Spatrick
loadRegFromStackSlotNoUpd(MachineBasicBlock & MBB,MachineBasicBlock::iterator MI,unsigned DestReg,int FrameIdx,const TargetRegisterClass * RC,const TargetRegisterInfo * TRI) const2006097a140dSpatrick void PPCInstrInfo::loadRegFromStackSlotNoUpd(
2007097a140dSpatrick MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, unsigned DestReg,
2008097a140dSpatrick int FrameIdx, const TargetRegisterClass *RC,
200909467b48Spatrick const TargetRegisterInfo *TRI) const {
201009467b48Spatrick MachineFunction &MF = *MBB.getParent();
201109467b48Spatrick SmallVector<MachineInstr*, 4> NewMIs;
201209467b48Spatrick DebugLoc DL;
201309467b48Spatrick if (MI != MBB.end()) DL = MI->getDebugLoc();
201409467b48Spatrick
201509467b48Spatrick PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
201609467b48Spatrick FuncInfo->setHasSpills();
201709467b48Spatrick
201809467b48Spatrick LoadRegFromStackSlot(MF, DL, DestReg, FrameIdx, RC, NewMIs);
201909467b48Spatrick
202009467b48Spatrick for (unsigned i = 0, e = NewMIs.size(); i != e; ++i)
202109467b48Spatrick MBB.insert(MI, NewMIs[i]);
202209467b48Spatrick
202309467b48Spatrick const MachineFrameInfo &MFI = MF.getFrameInfo();
202409467b48Spatrick MachineMemOperand *MMO = MF.getMachineMemOperand(
202509467b48Spatrick MachinePointerInfo::getFixedStack(MF, FrameIdx),
202609467b48Spatrick MachineMemOperand::MOLoad, MFI.getObjectSize(FrameIdx),
2027097a140dSpatrick MFI.getObjectAlign(FrameIdx));
202809467b48Spatrick NewMIs.back()->addMemOperand(MF, MMO);
202909467b48Spatrick }
203009467b48Spatrick
loadRegFromStackSlot(MachineBasicBlock & MBB,MachineBasicBlock::iterator MI,Register DestReg,int FrameIdx,const TargetRegisterClass * RC,const TargetRegisterInfo * TRI,Register VReg) const2031097a140dSpatrick void PPCInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
2032097a140dSpatrick MachineBasicBlock::iterator MI,
2033097a140dSpatrick Register DestReg, int FrameIdx,
2034097a140dSpatrick const TargetRegisterClass *RC,
2035*d415bd75Srobert const TargetRegisterInfo *TRI,
2036*d415bd75Srobert Register VReg) const {
2037097a140dSpatrick // We need to avoid a situation in which the value from a VRRC register is
2038097a140dSpatrick // spilled using an Altivec instruction and reloaded into a VSRC register
2039097a140dSpatrick // using a VSX instruction. The issue with this is that the VSX
2040097a140dSpatrick // load/store instructions swap the doublewords in the vector and the Altivec
2041097a140dSpatrick // ones don't. The register classes on the spill/reload may be different if
2042097a140dSpatrick // the register is defined using an Altivec instruction and is then used by a
2043097a140dSpatrick // VSX instruction.
2044097a140dSpatrick RC = updatedRC(RC);
2045097a140dSpatrick
2046097a140dSpatrick loadRegFromStackSlotNoUpd(MBB, MI, DestReg, FrameIdx, RC, TRI);
2047097a140dSpatrick }
2048097a140dSpatrick
204909467b48Spatrick bool PPCInstrInfo::
reverseBranchCondition(SmallVectorImpl<MachineOperand> & Cond) const205009467b48Spatrick reverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
205109467b48Spatrick assert(Cond.size() == 2 && "Invalid PPC branch opcode!");
205209467b48Spatrick if (Cond[1].getReg() == PPC::CTR8 || Cond[1].getReg() == PPC::CTR)
205309467b48Spatrick Cond[0].setImm(Cond[0].getImm() == 0 ? 1 : 0);
205409467b48Spatrick else
205509467b48Spatrick // Leave the CR# the same, but invert the condition.
205609467b48Spatrick Cond[0].setImm(PPC::InvertPredicate((PPC::Predicate)Cond[0].getImm()));
205709467b48Spatrick return false;
205809467b48Spatrick }
205909467b48Spatrick
206009467b48Spatrick // For some instructions, it is legal to fold ZERO into the RA register field.
2061097a140dSpatrick // This function performs that fold by replacing the operand with PPC::ZERO,
2062097a140dSpatrick // it does not consider whether the load immediate zero is no longer in use.
onlyFoldImmediate(MachineInstr & UseMI,MachineInstr & DefMI,Register Reg) const2063097a140dSpatrick bool PPCInstrInfo::onlyFoldImmediate(MachineInstr &UseMI, MachineInstr &DefMI,
2064097a140dSpatrick Register Reg) const {
206509467b48Spatrick // A zero immediate should always be loaded with a single li.
206609467b48Spatrick unsigned DefOpc = DefMI.getOpcode();
206709467b48Spatrick if (DefOpc != PPC::LI && DefOpc != PPC::LI8)
206809467b48Spatrick return false;
206909467b48Spatrick if (!DefMI.getOperand(1).isImm())
207009467b48Spatrick return false;
207109467b48Spatrick if (DefMI.getOperand(1).getImm() != 0)
207209467b48Spatrick return false;
207309467b48Spatrick
207409467b48Spatrick // Note that we cannot here invert the arguments of an isel in order to fold
207509467b48Spatrick // a ZERO into what is presented as the second argument. All we have here
207609467b48Spatrick // is the condition bit, and that might come from a CR-logical bit operation.
207709467b48Spatrick
207809467b48Spatrick const MCInstrDesc &UseMCID = UseMI.getDesc();
207909467b48Spatrick
208009467b48Spatrick // Only fold into real machine instructions.
208109467b48Spatrick if (UseMCID.isPseudo())
208209467b48Spatrick return false;
208309467b48Spatrick
2084097a140dSpatrick // We need to find which of the User's operands is to be folded, that will be
2085097a140dSpatrick // the operand that matches the given register ID.
208609467b48Spatrick unsigned UseIdx;
208709467b48Spatrick for (UseIdx = 0; UseIdx < UseMI.getNumOperands(); ++UseIdx)
208809467b48Spatrick if (UseMI.getOperand(UseIdx).isReg() &&
208909467b48Spatrick UseMI.getOperand(UseIdx).getReg() == Reg)
209009467b48Spatrick break;
209109467b48Spatrick
209209467b48Spatrick assert(UseIdx < UseMI.getNumOperands() && "Cannot find Reg in UseMI");
209309467b48Spatrick assert(UseIdx < UseMCID.getNumOperands() && "No operand description for Reg");
209409467b48Spatrick
2095*d415bd75Srobert const MCOperandInfo *UseInfo = &UseMCID.operands()[UseIdx];
209609467b48Spatrick
209709467b48Spatrick // We can fold the zero if this register requires a GPRC_NOR0/G8RC_NOX0
209809467b48Spatrick // register (which might also be specified as a pointer class kind).
209909467b48Spatrick if (UseInfo->isLookupPtrRegClass()) {
210009467b48Spatrick if (UseInfo->RegClass /* Kind */ != 1)
210109467b48Spatrick return false;
210209467b48Spatrick } else {
210309467b48Spatrick if (UseInfo->RegClass != PPC::GPRC_NOR0RegClassID &&
210409467b48Spatrick UseInfo->RegClass != PPC::G8RC_NOX0RegClassID)
210509467b48Spatrick return false;
210609467b48Spatrick }
210709467b48Spatrick
210809467b48Spatrick // Make sure this is not tied to an output register (or otherwise
210909467b48Spatrick // constrained). This is true for ST?UX registers, for example, which
211009467b48Spatrick // are tied to their output registers.
211109467b48Spatrick if (UseInfo->Constraints != 0)
211209467b48Spatrick return false;
211309467b48Spatrick
2114097a140dSpatrick MCRegister ZeroReg;
211509467b48Spatrick if (UseInfo->isLookupPtrRegClass()) {
211609467b48Spatrick bool isPPC64 = Subtarget.isPPC64();
211709467b48Spatrick ZeroReg = isPPC64 ? PPC::ZERO8 : PPC::ZERO;
211809467b48Spatrick } else {
211909467b48Spatrick ZeroReg = UseInfo->RegClass == PPC::G8RC_NOX0RegClassID ?
212009467b48Spatrick PPC::ZERO8 : PPC::ZERO;
212109467b48Spatrick }
212209467b48Spatrick
2123*d415bd75Srobert LLVM_DEBUG(dbgs() << "Folded immediate zero for: ");
2124*d415bd75Srobert LLVM_DEBUG(UseMI.dump());
212509467b48Spatrick UseMI.getOperand(UseIdx).setReg(ZeroReg);
2126*d415bd75Srobert LLVM_DEBUG(dbgs() << "Into: ");
2127*d415bd75Srobert LLVM_DEBUG(UseMI.dump());
212809467b48Spatrick return true;
212909467b48Spatrick }
213009467b48Spatrick
2131097a140dSpatrick // Folds zero into instructions which have a load immediate zero as an operand
2132097a140dSpatrick // but also recognize zero as immediate zero. If the definition of the load
2133097a140dSpatrick // has no more users it is deleted.
FoldImmediate(MachineInstr & UseMI,MachineInstr & DefMI,Register Reg,MachineRegisterInfo * MRI) const2134097a140dSpatrick bool PPCInstrInfo::FoldImmediate(MachineInstr &UseMI, MachineInstr &DefMI,
2135097a140dSpatrick Register Reg, MachineRegisterInfo *MRI) const {
2136097a140dSpatrick bool Changed = onlyFoldImmediate(UseMI, DefMI, Reg);
2137097a140dSpatrick if (MRI->use_nodbg_empty(Reg))
2138097a140dSpatrick DefMI.eraseFromParent();
2139097a140dSpatrick return Changed;
2140097a140dSpatrick }
2141097a140dSpatrick
MBBDefinesCTR(MachineBasicBlock & MBB)214209467b48Spatrick static bool MBBDefinesCTR(MachineBasicBlock &MBB) {
2143*d415bd75Srobert for (MachineInstr &MI : MBB)
2144*d415bd75Srobert if (MI.definesRegister(PPC::CTR) || MI.definesRegister(PPC::CTR8))
214509467b48Spatrick return true;
214609467b48Spatrick return false;
214709467b48Spatrick }
214809467b48Spatrick
214909467b48Spatrick // We should make sure that, if we're going to predicate both sides of a
215009467b48Spatrick // condition (a diamond), that both sides don't define the counter register. We
215109467b48Spatrick // can predicate counter-decrement-based branches, but while that predicates
215209467b48Spatrick // the branching, it does not predicate the counter decrement. If we tried to
215309467b48Spatrick // merge the triangle into one predicated block, we'd decrement the counter
215409467b48Spatrick // twice.
isProfitableToIfCvt(MachineBasicBlock & TMBB,unsigned NumT,unsigned ExtraT,MachineBasicBlock & FMBB,unsigned NumF,unsigned ExtraF,BranchProbability Probability) const215509467b48Spatrick bool PPCInstrInfo::isProfitableToIfCvt(MachineBasicBlock &TMBB,
215609467b48Spatrick unsigned NumT, unsigned ExtraT,
215709467b48Spatrick MachineBasicBlock &FMBB,
215809467b48Spatrick unsigned NumF, unsigned ExtraF,
215909467b48Spatrick BranchProbability Probability) const {
216009467b48Spatrick return !(MBBDefinesCTR(TMBB) && MBBDefinesCTR(FMBB));
216109467b48Spatrick }
216209467b48Spatrick
216309467b48Spatrick
isPredicated(const MachineInstr & MI) const216409467b48Spatrick bool PPCInstrInfo::isPredicated(const MachineInstr &MI) const {
216509467b48Spatrick // The predicated branches are identified by their type, not really by the
216609467b48Spatrick // explicit presence of a predicate. Furthermore, some of them can be
216709467b48Spatrick // predicated more than once. Because if conversion won't try to predicate
216809467b48Spatrick // any instruction which already claims to be predicated (by returning true
216909467b48Spatrick // here), always return false. In doing so, we let isPredicable() be the
217009467b48Spatrick // final word on whether not the instruction can be (further) predicated.
217109467b48Spatrick
217209467b48Spatrick return false;
217309467b48Spatrick }
217409467b48Spatrick
isSchedulingBoundary(const MachineInstr & MI,const MachineBasicBlock * MBB,const MachineFunction & MF) const217573471bf0Spatrick bool PPCInstrInfo::isSchedulingBoundary(const MachineInstr &MI,
217673471bf0Spatrick const MachineBasicBlock *MBB,
217773471bf0Spatrick const MachineFunction &MF) const {
217873471bf0Spatrick // Set MFFS and MTFSF as scheduling boundary to avoid unexpected code motion
217973471bf0Spatrick // across them, since some FP operations may change content of FPSCR.
218073471bf0Spatrick // TODO: Model FPSCR in PPC instruction definitions and remove the workaround
218173471bf0Spatrick if (MI.getOpcode() == PPC::MFFS || MI.getOpcode() == PPC::MTFSF)
218273471bf0Spatrick return true;
218373471bf0Spatrick return TargetInstrInfo::isSchedulingBoundary(MI, MBB, MF);
218473471bf0Spatrick }
218573471bf0Spatrick
PredicateInstruction(MachineInstr & MI,ArrayRef<MachineOperand> Pred) const218609467b48Spatrick bool PPCInstrInfo::PredicateInstruction(MachineInstr &MI,
218709467b48Spatrick ArrayRef<MachineOperand> Pred) const {
218809467b48Spatrick unsigned OpC = MI.getOpcode();
218909467b48Spatrick if (OpC == PPC::BLR || OpC == PPC::BLR8) {
219009467b48Spatrick if (Pred[1].getReg() == PPC::CTR8 || Pred[1].getReg() == PPC::CTR) {
219109467b48Spatrick bool isPPC64 = Subtarget.isPPC64();
219209467b48Spatrick MI.setDesc(get(Pred[0].getImm() ? (isPPC64 ? PPC::BDNZLR8 : PPC::BDNZLR)
219309467b48Spatrick : (isPPC64 ? PPC::BDZLR8 : PPC::BDZLR)));
219473471bf0Spatrick // Need add Def and Use for CTR implicit operand.
219573471bf0Spatrick MachineInstrBuilder(*MI.getParent()->getParent(), MI)
219673471bf0Spatrick .addReg(Pred[1].getReg(), RegState::Implicit)
219773471bf0Spatrick .addReg(Pred[1].getReg(), RegState::ImplicitDefine);
219809467b48Spatrick } else if (Pred[0].getImm() == PPC::PRED_BIT_SET) {
219909467b48Spatrick MI.setDesc(get(PPC::BCLR));
220009467b48Spatrick MachineInstrBuilder(*MI.getParent()->getParent(), MI).add(Pred[1]);
220109467b48Spatrick } else if (Pred[0].getImm() == PPC::PRED_BIT_UNSET) {
220209467b48Spatrick MI.setDesc(get(PPC::BCLRn));
220309467b48Spatrick MachineInstrBuilder(*MI.getParent()->getParent(), MI).add(Pred[1]);
220409467b48Spatrick } else {
220509467b48Spatrick MI.setDesc(get(PPC::BCCLR));
220609467b48Spatrick MachineInstrBuilder(*MI.getParent()->getParent(), MI)
220709467b48Spatrick .addImm(Pred[0].getImm())
220809467b48Spatrick .add(Pred[1]);
220909467b48Spatrick }
221009467b48Spatrick
221109467b48Spatrick return true;
221209467b48Spatrick } else if (OpC == PPC::B) {
221309467b48Spatrick if (Pred[1].getReg() == PPC::CTR8 || Pred[1].getReg() == PPC::CTR) {
221409467b48Spatrick bool isPPC64 = Subtarget.isPPC64();
221509467b48Spatrick MI.setDesc(get(Pred[0].getImm() ? (isPPC64 ? PPC::BDNZ8 : PPC::BDNZ)
221609467b48Spatrick : (isPPC64 ? PPC::BDZ8 : PPC::BDZ)));
221773471bf0Spatrick // Need add Def and Use for CTR implicit operand.
221873471bf0Spatrick MachineInstrBuilder(*MI.getParent()->getParent(), MI)
221973471bf0Spatrick .addReg(Pred[1].getReg(), RegState::Implicit)
222073471bf0Spatrick .addReg(Pred[1].getReg(), RegState::ImplicitDefine);
222109467b48Spatrick } else if (Pred[0].getImm() == PPC::PRED_BIT_SET) {
222209467b48Spatrick MachineBasicBlock *MBB = MI.getOperand(0).getMBB();
2223*d415bd75Srobert MI.removeOperand(0);
222409467b48Spatrick
222509467b48Spatrick MI.setDesc(get(PPC::BC));
222609467b48Spatrick MachineInstrBuilder(*MI.getParent()->getParent(), MI)
222709467b48Spatrick .add(Pred[1])
222809467b48Spatrick .addMBB(MBB);
222909467b48Spatrick } else if (Pred[0].getImm() == PPC::PRED_BIT_UNSET) {
223009467b48Spatrick MachineBasicBlock *MBB = MI.getOperand(0).getMBB();
2231*d415bd75Srobert MI.removeOperand(0);
223209467b48Spatrick
223309467b48Spatrick MI.setDesc(get(PPC::BCn));
223409467b48Spatrick MachineInstrBuilder(*MI.getParent()->getParent(), MI)
223509467b48Spatrick .add(Pred[1])
223609467b48Spatrick .addMBB(MBB);
223709467b48Spatrick } else {
223809467b48Spatrick MachineBasicBlock *MBB = MI.getOperand(0).getMBB();
2239*d415bd75Srobert MI.removeOperand(0);
224009467b48Spatrick
224109467b48Spatrick MI.setDesc(get(PPC::BCC));
224209467b48Spatrick MachineInstrBuilder(*MI.getParent()->getParent(), MI)
224309467b48Spatrick .addImm(Pred[0].getImm())
224409467b48Spatrick .add(Pred[1])
224509467b48Spatrick .addMBB(MBB);
224609467b48Spatrick }
224709467b48Spatrick
224809467b48Spatrick return true;
224909467b48Spatrick } else if (OpC == PPC::BCTR || OpC == PPC::BCTR8 || OpC == PPC::BCTRL ||
2250*d415bd75Srobert OpC == PPC::BCTRL8 || OpC == PPC::BCTRL_RM ||
2251*d415bd75Srobert OpC == PPC::BCTRL8_RM) {
225209467b48Spatrick if (Pred[1].getReg() == PPC::CTR8 || Pred[1].getReg() == PPC::CTR)
225309467b48Spatrick llvm_unreachable("Cannot predicate bctr[l] on the ctr register");
225409467b48Spatrick
2255*d415bd75Srobert bool setLR = OpC == PPC::BCTRL || OpC == PPC::BCTRL8 ||
2256*d415bd75Srobert OpC == PPC::BCTRL_RM || OpC == PPC::BCTRL8_RM;
225709467b48Spatrick bool isPPC64 = Subtarget.isPPC64();
225809467b48Spatrick
225909467b48Spatrick if (Pred[0].getImm() == PPC::PRED_BIT_SET) {
226009467b48Spatrick MI.setDesc(get(isPPC64 ? (setLR ? PPC::BCCTRL8 : PPC::BCCTR8)
226109467b48Spatrick : (setLR ? PPC::BCCTRL : PPC::BCCTR)));
226209467b48Spatrick MachineInstrBuilder(*MI.getParent()->getParent(), MI).add(Pred[1]);
226309467b48Spatrick } else if (Pred[0].getImm() == PPC::PRED_BIT_UNSET) {
226409467b48Spatrick MI.setDesc(get(isPPC64 ? (setLR ? PPC::BCCTRL8n : PPC::BCCTR8n)
226509467b48Spatrick : (setLR ? PPC::BCCTRLn : PPC::BCCTRn)));
226609467b48Spatrick MachineInstrBuilder(*MI.getParent()->getParent(), MI).add(Pred[1]);
226773471bf0Spatrick } else {
226809467b48Spatrick MI.setDesc(get(isPPC64 ? (setLR ? PPC::BCCCTRL8 : PPC::BCCCTR8)
226909467b48Spatrick : (setLR ? PPC::BCCCTRL : PPC::BCCCTR)));
227009467b48Spatrick MachineInstrBuilder(*MI.getParent()->getParent(), MI)
227109467b48Spatrick .addImm(Pred[0].getImm())
227209467b48Spatrick .add(Pred[1]);
227373471bf0Spatrick }
227473471bf0Spatrick
227573471bf0Spatrick // Need add Def and Use for LR implicit operand.
227673471bf0Spatrick if (setLR)
227773471bf0Spatrick MachineInstrBuilder(*MI.getParent()->getParent(), MI)
227873471bf0Spatrick .addReg(isPPC64 ? PPC::LR8 : PPC::LR, RegState::Implicit)
227973471bf0Spatrick .addReg(isPPC64 ? PPC::LR8 : PPC::LR, RegState::ImplicitDefine);
2280*d415bd75Srobert if (OpC == PPC::BCTRL_RM || OpC == PPC::BCTRL8_RM)
2281*d415bd75Srobert MachineInstrBuilder(*MI.getParent()->getParent(), MI)
2282*d415bd75Srobert .addReg(PPC::RM, RegState::ImplicitDefine);
228373471bf0Spatrick
228409467b48Spatrick return true;
228509467b48Spatrick }
228609467b48Spatrick
228709467b48Spatrick return false;
228809467b48Spatrick }
228909467b48Spatrick
SubsumesPredicate(ArrayRef<MachineOperand> Pred1,ArrayRef<MachineOperand> Pred2) const229009467b48Spatrick bool PPCInstrInfo::SubsumesPredicate(ArrayRef<MachineOperand> Pred1,
229109467b48Spatrick ArrayRef<MachineOperand> Pred2) const {
229209467b48Spatrick assert(Pred1.size() == 2 && "Invalid PPC first predicate");
229309467b48Spatrick assert(Pred2.size() == 2 && "Invalid PPC second predicate");
229409467b48Spatrick
229509467b48Spatrick if (Pred1[1].getReg() == PPC::CTR8 || Pred1[1].getReg() == PPC::CTR)
229609467b48Spatrick return false;
229709467b48Spatrick if (Pred2[1].getReg() == PPC::CTR8 || Pred2[1].getReg() == PPC::CTR)
229809467b48Spatrick return false;
229909467b48Spatrick
230009467b48Spatrick // P1 can only subsume P2 if they test the same condition register.
230109467b48Spatrick if (Pred1[1].getReg() != Pred2[1].getReg())
230209467b48Spatrick return false;
230309467b48Spatrick
230409467b48Spatrick PPC::Predicate P1 = (PPC::Predicate) Pred1[0].getImm();
230509467b48Spatrick PPC::Predicate P2 = (PPC::Predicate) Pred2[0].getImm();
230609467b48Spatrick
230709467b48Spatrick if (P1 == P2)
230809467b48Spatrick return true;
230909467b48Spatrick
231009467b48Spatrick // Does P1 subsume P2, e.g. GE subsumes GT.
231109467b48Spatrick if (P1 == PPC::PRED_LE &&
231209467b48Spatrick (P2 == PPC::PRED_LT || P2 == PPC::PRED_EQ))
231309467b48Spatrick return true;
231409467b48Spatrick if (P1 == PPC::PRED_GE &&
231509467b48Spatrick (P2 == PPC::PRED_GT || P2 == PPC::PRED_EQ))
231609467b48Spatrick return true;
231709467b48Spatrick
231809467b48Spatrick return false;
231909467b48Spatrick }
232009467b48Spatrick
ClobbersPredicate(MachineInstr & MI,std::vector<MachineOperand> & Pred,bool SkipDead) const232173471bf0Spatrick bool PPCInstrInfo::ClobbersPredicate(MachineInstr &MI,
232273471bf0Spatrick std::vector<MachineOperand> &Pred,
232373471bf0Spatrick bool SkipDead) const {
232409467b48Spatrick // Note: At the present time, the contents of Pred from this function is
232509467b48Spatrick // unused by IfConversion. This implementation follows ARM by pushing the
232609467b48Spatrick // CR-defining operand. Because the 'DZ' and 'DNZ' count as types of
232709467b48Spatrick // predicate, instructions defining CTR or CTR8 are also included as
232809467b48Spatrick // predicate-defining instructions.
232909467b48Spatrick
233009467b48Spatrick const TargetRegisterClass *RCs[] =
233109467b48Spatrick { &PPC::CRRCRegClass, &PPC::CRBITRCRegClass,
233209467b48Spatrick &PPC::CTRRCRegClass, &PPC::CTRRC8RegClass };
233309467b48Spatrick
233409467b48Spatrick bool Found = false;
2335*d415bd75Srobert for (const MachineOperand &MO : MI.operands()) {
2336*d415bd75Srobert for (unsigned c = 0; c < std::size(RCs) && !Found; ++c) {
233709467b48Spatrick const TargetRegisterClass *RC = RCs[c];
233809467b48Spatrick if (MO.isReg()) {
233909467b48Spatrick if (MO.isDef() && RC->contains(MO.getReg())) {
234009467b48Spatrick Pred.push_back(MO);
234109467b48Spatrick Found = true;
234209467b48Spatrick }
234309467b48Spatrick } else if (MO.isRegMask()) {
2344*d415bd75Srobert for (MCPhysReg R : *RC)
2345*d415bd75Srobert if (MO.clobbersPhysReg(R)) {
234609467b48Spatrick Pred.push_back(MO);
234709467b48Spatrick Found = true;
234809467b48Spatrick }
234909467b48Spatrick }
235009467b48Spatrick }
235109467b48Spatrick }
235209467b48Spatrick
235309467b48Spatrick return Found;
235409467b48Spatrick }
235509467b48Spatrick
analyzeCompare(const MachineInstr & MI,Register & SrcReg,Register & SrcReg2,int64_t & Mask,int64_t & Value) const2356097a140dSpatrick bool PPCInstrInfo::analyzeCompare(const MachineInstr &MI, Register &SrcReg,
2357*d415bd75Srobert Register &SrcReg2, int64_t &Mask,
2358*d415bd75Srobert int64_t &Value) const {
235909467b48Spatrick unsigned Opc = MI.getOpcode();
236009467b48Spatrick
236109467b48Spatrick switch (Opc) {
236209467b48Spatrick default: return false;
236309467b48Spatrick case PPC::CMPWI:
236409467b48Spatrick case PPC::CMPLWI:
236509467b48Spatrick case PPC::CMPDI:
236609467b48Spatrick case PPC::CMPLDI:
236709467b48Spatrick SrcReg = MI.getOperand(1).getReg();
236809467b48Spatrick SrcReg2 = 0;
236909467b48Spatrick Value = MI.getOperand(2).getImm();
237009467b48Spatrick Mask = 0xFFFF;
237109467b48Spatrick return true;
237209467b48Spatrick case PPC::CMPW:
237309467b48Spatrick case PPC::CMPLW:
237409467b48Spatrick case PPC::CMPD:
237509467b48Spatrick case PPC::CMPLD:
237609467b48Spatrick case PPC::FCMPUS:
237709467b48Spatrick case PPC::FCMPUD:
237809467b48Spatrick SrcReg = MI.getOperand(1).getReg();
237909467b48Spatrick SrcReg2 = MI.getOperand(2).getReg();
238009467b48Spatrick Value = 0;
238109467b48Spatrick Mask = 0;
238209467b48Spatrick return true;
238309467b48Spatrick }
238409467b48Spatrick }
238509467b48Spatrick
optimizeCompareInstr(MachineInstr & CmpInstr,Register SrcReg,Register SrcReg2,int64_t Mask,int64_t Value,const MachineRegisterInfo * MRI) const2386097a140dSpatrick bool PPCInstrInfo::optimizeCompareInstr(MachineInstr &CmpInstr, Register SrcReg,
2387*d415bd75Srobert Register SrcReg2, int64_t Mask,
2388*d415bd75Srobert int64_t Value,
238909467b48Spatrick const MachineRegisterInfo *MRI) const {
239009467b48Spatrick if (DisableCmpOpt)
239109467b48Spatrick return false;
239209467b48Spatrick
239309467b48Spatrick int OpC = CmpInstr.getOpcode();
239409467b48Spatrick Register CRReg = CmpInstr.getOperand(0).getReg();
239509467b48Spatrick
239609467b48Spatrick // FP record forms set CR1 based on the exception status bits, not a
239709467b48Spatrick // comparison with zero.
239809467b48Spatrick if (OpC == PPC::FCMPUS || OpC == PPC::FCMPUD)
239909467b48Spatrick return false;
240009467b48Spatrick
240109467b48Spatrick const TargetRegisterInfo *TRI = &getRegisterInfo();
240209467b48Spatrick // The record forms set the condition register based on a signed comparison
240309467b48Spatrick // with zero (so says the ISA manual). This is not as straightforward as it
240409467b48Spatrick // seems, however, because this is always a 64-bit comparison on PPC64, even
240509467b48Spatrick // for instructions that are 32-bit in nature (like slw for example).
240609467b48Spatrick // So, on PPC32, for unsigned comparisons, we can use the record forms only
240709467b48Spatrick // for equality checks (as those don't depend on the sign). On PPC64,
240809467b48Spatrick // we are restricted to equality for unsigned 64-bit comparisons and for
240909467b48Spatrick // signed 32-bit comparisons the applicability is more restricted.
241009467b48Spatrick bool isPPC64 = Subtarget.isPPC64();
241109467b48Spatrick bool is32BitSignedCompare = OpC == PPC::CMPWI || OpC == PPC::CMPW;
241209467b48Spatrick bool is32BitUnsignedCompare = OpC == PPC::CMPLWI || OpC == PPC::CMPLW;
241309467b48Spatrick bool is64BitUnsignedCompare = OpC == PPC::CMPLDI || OpC == PPC::CMPLD;
241409467b48Spatrick
241509467b48Spatrick // Look through copies unless that gets us to a physical register.
2416097a140dSpatrick Register ActualSrc = TRI->lookThruCopyLike(SrcReg, MRI);
2417097a140dSpatrick if (ActualSrc.isVirtual())
241809467b48Spatrick SrcReg = ActualSrc;
241909467b48Spatrick
242009467b48Spatrick // Get the unique definition of SrcReg.
242109467b48Spatrick MachineInstr *MI = MRI->getUniqueVRegDef(SrcReg);
242209467b48Spatrick if (!MI) return false;
242309467b48Spatrick
242409467b48Spatrick bool equalityOnly = false;
242509467b48Spatrick bool noSub = false;
242609467b48Spatrick if (isPPC64) {
242709467b48Spatrick if (is32BitSignedCompare) {
2428*d415bd75Srobert // We can perform this optimization only if SrcReg is sign-extending.
2429*d415bd75Srobert if (isSignExtended(SrcReg, MRI))
243009467b48Spatrick noSub = true;
243109467b48Spatrick else
243209467b48Spatrick return false;
243309467b48Spatrick } else if (is32BitUnsignedCompare) {
2434*d415bd75Srobert // We can perform this optimization, equality only, if SrcReg is
243509467b48Spatrick // zero-extending.
2436*d415bd75Srobert if (isZeroExtended(SrcReg, MRI)) {
243709467b48Spatrick noSub = true;
243809467b48Spatrick equalityOnly = true;
243909467b48Spatrick } else
244009467b48Spatrick return false;
244109467b48Spatrick } else
244209467b48Spatrick equalityOnly = is64BitUnsignedCompare;
244309467b48Spatrick } else
244409467b48Spatrick equalityOnly = is32BitUnsignedCompare;
244509467b48Spatrick
244609467b48Spatrick if (equalityOnly) {
244709467b48Spatrick // We need to check the uses of the condition register in order to reject
244809467b48Spatrick // non-equality comparisons.
244909467b48Spatrick for (MachineRegisterInfo::use_instr_iterator
245009467b48Spatrick I = MRI->use_instr_begin(CRReg), IE = MRI->use_instr_end();
245109467b48Spatrick I != IE; ++I) {
245209467b48Spatrick MachineInstr *UseMI = &*I;
245309467b48Spatrick if (UseMI->getOpcode() == PPC::BCC) {
245409467b48Spatrick PPC::Predicate Pred = (PPC::Predicate)UseMI->getOperand(0).getImm();
245509467b48Spatrick unsigned PredCond = PPC::getPredicateCondition(Pred);
245609467b48Spatrick // We ignore hint bits when checking for non-equality comparisons.
245709467b48Spatrick if (PredCond != PPC::PRED_EQ && PredCond != PPC::PRED_NE)
245809467b48Spatrick return false;
245909467b48Spatrick } else if (UseMI->getOpcode() == PPC::ISEL ||
246009467b48Spatrick UseMI->getOpcode() == PPC::ISEL8) {
246109467b48Spatrick unsigned SubIdx = UseMI->getOperand(3).getSubReg();
246209467b48Spatrick if (SubIdx != PPC::sub_eq)
246309467b48Spatrick return false;
246409467b48Spatrick } else
246509467b48Spatrick return false;
246609467b48Spatrick }
246709467b48Spatrick }
246809467b48Spatrick
246909467b48Spatrick MachineBasicBlock::iterator I = CmpInstr;
247009467b48Spatrick
247109467b48Spatrick // Scan forward to find the first use of the compare.
247209467b48Spatrick for (MachineBasicBlock::iterator EL = CmpInstr.getParent()->end(); I != EL;
247309467b48Spatrick ++I) {
247409467b48Spatrick bool FoundUse = false;
247509467b48Spatrick for (MachineRegisterInfo::use_instr_iterator
247609467b48Spatrick J = MRI->use_instr_begin(CRReg), JE = MRI->use_instr_end();
247709467b48Spatrick J != JE; ++J)
247809467b48Spatrick if (&*J == &*I) {
247909467b48Spatrick FoundUse = true;
248009467b48Spatrick break;
248109467b48Spatrick }
248209467b48Spatrick
248309467b48Spatrick if (FoundUse)
248409467b48Spatrick break;
248509467b48Spatrick }
248609467b48Spatrick
248709467b48Spatrick SmallVector<std::pair<MachineOperand*, PPC::Predicate>, 4> PredsToUpdate;
248809467b48Spatrick SmallVector<std::pair<MachineOperand*, unsigned>, 4> SubRegsToUpdate;
248909467b48Spatrick
249009467b48Spatrick // There are two possible candidates which can be changed to set CR[01].
249109467b48Spatrick // One is MI, the other is a SUB instruction.
249209467b48Spatrick // For CMPrr(r1,r2), we are looking for SUB(r1,r2) or SUB(r2,r1).
249309467b48Spatrick MachineInstr *Sub = nullptr;
249409467b48Spatrick if (SrcReg2 != 0)
249509467b48Spatrick // MI is not a candidate for CMPrr.
249609467b48Spatrick MI = nullptr;
249709467b48Spatrick // FIXME: Conservatively refuse to convert an instruction which isn't in the
249809467b48Spatrick // same BB as the comparison. This is to allow the check below to avoid calls
249909467b48Spatrick // (and other explicit clobbers); instead we should really check for these
250009467b48Spatrick // more explicitly (in at least a few predecessors).
250109467b48Spatrick else if (MI->getParent() != CmpInstr.getParent())
250209467b48Spatrick return false;
250309467b48Spatrick else if (Value != 0) {
250409467b48Spatrick // The record-form instructions set CR bit based on signed comparison
250509467b48Spatrick // against 0. We try to convert a compare against 1 or -1 into a compare
250609467b48Spatrick // against 0 to exploit record-form instructions. For example, we change
250709467b48Spatrick // the condition "greater than -1" into "greater than or equal to 0"
250809467b48Spatrick // and "less than 1" into "less than or equal to 0".
250909467b48Spatrick
251009467b48Spatrick // Since we optimize comparison based on a specific branch condition,
251109467b48Spatrick // we don't optimize if condition code is used by more than once.
251209467b48Spatrick if (equalityOnly || !MRI->hasOneUse(CRReg))
251309467b48Spatrick return false;
251409467b48Spatrick
251509467b48Spatrick MachineInstr *UseMI = &*MRI->use_instr_begin(CRReg);
251609467b48Spatrick if (UseMI->getOpcode() != PPC::BCC)
251709467b48Spatrick return false;
251809467b48Spatrick
251909467b48Spatrick PPC::Predicate Pred = (PPC::Predicate)UseMI->getOperand(0).getImm();
252009467b48Spatrick unsigned PredCond = PPC::getPredicateCondition(Pred);
252109467b48Spatrick unsigned PredHint = PPC::getPredicateHint(Pred);
252209467b48Spatrick int16_t Immed = (int16_t)Value;
252309467b48Spatrick
252409467b48Spatrick // When modifying the condition in the predicate, we propagate hint bits
252509467b48Spatrick // from the original predicate to the new one.
252609467b48Spatrick if (Immed == -1 && PredCond == PPC::PRED_GT)
252709467b48Spatrick // We convert "greater than -1" into "greater than or equal to 0",
252809467b48Spatrick // since we are assuming signed comparison by !equalityOnly
252909467b48Spatrick Pred = PPC::getPredicate(PPC::PRED_GE, PredHint);
253009467b48Spatrick else if (Immed == -1 && PredCond == PPC::PRED_LE)
253109467b48Spatrick // We convert "less than or equal to -1" into "less than 0".
253209467b48Spatrick Pred = PPC::getPredicate(PPC::PRED_LT, PredHint);
253309467b48Spatrick else if (Immed == 1 && PredCond == PPC::PRED_LT)
253409467b48Spatrick // We convert "less than 1" into "less than or equal to 0".
253509467b48Spatrick Pred = PPC::getPredicate(PPC::PRED_LE, PredHint);
253609467b48Spatrick else if (Immed == 1 && PredCond == PPC::PRED_GE)
253709467b48Spatrick // We convert "greater than or equal to 1" into "greater than 0".
253809467b48Spatrick Pred = PPC::getPredicate(PPC::PRED_GT, PredHint);
253909467b48Spatrick else
254009467b48Spatrick return false;
254109467b48Spatrick
2542*d415bd75Srobert // Convert the comparison and its user to a compare against zero with the
2543*d415bd75Srobert // appropriate predicate on the branch. Zero comparison might provide
2544*d415bd75Srobert // optimization opportunities post-RA (see optimization in
2545*d415bd75Srobert // PPCPreEmitPeephole.cpp).
2546*d415bd75Srobert UseMI->getOperand(0).setImm(Pred);
2547*d415bd75Srobert CmpInstr.getOperand(2).setImm(0);
254809467b48Spatrick }
254909467b48Spatrick
255009467b48Spatrick // Search for Sub.
255109467b48Spatrick --I;
255209467b48Spatrick
255309467b48Spatrick // Get ready to iterate backward from CmpInstr.
255409467b48Spatrick MachineBasicBlock::iterator E = MI, B = CmpInstr.getParent()->begin();
255509467b48Spatrick
255609467b48Spatrick for (; I != E && !noSub; --I) {
255709467b48Spatrick const MachineInstr &Instr = *I;
255809467b48Spatrick unsigned IOpC = Instr.getOpcode();
255909467b48Spatrick
256009467b48Spatrick if (&*I != &CmpInstr && (Instr.modifiesRegister(PPC::CR0, TRI) ||
256109467b48Spatrick Instr.readsRegister(PPC::CR0, TRI)))
256209467b48Spatrick // This instruction modifies or uses the record condition register after
256309467b48Spatrick // the one we want to change. While we could do this transformation, it
256409467b48Spatrick // would likely not be profitable. This transformation removes one
256509467b48Spatrick // instruction, and so even forcing RA to generate one move probably
256609467b48Spatrick // makes it unprofitable.
256709467b48Spatrick return false;
256809467b48Spatrick
256909467b48Spatrick // Check whether CmpInstr can be made redundant by the current instruction.
257009467b48Spatrick if ((OpC == PPC::CMPW || OpC == PPC::CMPLW ||
257109467b48Spatrick OpC == PPC::CMPD || OpC == PPC::CMPLD) &&
257209467b48Spatrick (IOpC == PPC::SUBF || IOpC == PPC::SUBF8) &&
257309467b48Spatrick ((Instr.getOperand(1).getReg() == SrcReg &&
257409467b48Spatrick Instr.getOperand(2).getReg() == SrcReg2) ||
257509467b48Spatrick (Instr.getOperand(1).getReg() == SrcReg2 &&
257609467b48Spatrick Instr.getOperand(2).getReg() == SrcReg))) {
257709467b48Spatrick Sub = &*I;
257809467b48Spatrick break;
257909467b48Spatrick }
258009467b48Spatrick
258109467b48Spatrick if (I == B)
258209467b48Spatrick // The 'and' is below the comparison instruction.
258309467b48Spatrick return false;
258409467b48Spatrick }
258509467b48Spatrick
258609467b48Spatrick // Return false if no candidates exist.
258709467b48Spatrick if (!MI && !Sub)
258809467b48Spatrick return false;
258909467b48Spatrick
259009467b48Spatrick // The single candidate is called MI.
259109467b48Spatrick if (!MI) MI = Sub;
259209467b48Spatrick
259309467b48Spatrick int NewOpC = -1;
259409467b48Spatrick int MIOpC = MI->getOpcode();
259509467b48Spatrick if (MIOpC == PPC::ANDI_rec || MIOpC == PPC::ANDI8_rec ||
259609467b48Spatrick MIOpC == PPC::ANDIS_rec || MIOpC == PPC::ANDIS8_rec)
259709467b48Spatrick NewOpC = MIOpC;
259809467b48Spatrick else {
259909467b48Spatrick NewOpC = PPC::getRecordFormOpcode(MIOpC);
260009467b48Spatrick if (NewOpC == -1 && PPC::getNonRecordFormOpcode(MIOpC) != -1)
260109467b48Spatrick NewOpC = MIOpC;
260209467b48Spatrick }
260309467b48Spatrick
260409467b48Spatrick // FIXME: On the non-embedded POWER architectures, only some of the record
260509467b48Spatrick // forms are fast, and we should use only the fast ones.
260609467b48Spatrick
260709467b48Spatrick // The defining instruction has a record form (or is already a record
260809467b48Spatrick // form). It is possible, however, that we'll need to reverse the condition
260909467b48Spatrick // code of the users.
261009467b48Spatrick if (NewOpC == -1)
261109467b48Spatrick return false;
261209467b48Spatrick
261373471bf0Spatrick // This transformation should not be performed if `nsw` is missing and is not
261473471bf0Spatrick // `equalityOnly` comparison. Since if there is overflow, sub_lt, sub_gt in
261573471bf0Spatrick // CRReg do not reflect correct order. If `equalityOnly` is true, sub_eq in
261673471bf0Spatrick // CRReg can reflect if compared values are equal, this optz is still valid.
261773471bf0Spatrick if (!equalityOnly && (NewOpC == PPC::SUBF_rec || NewOpC == PPC::SUBF8_rec) &&
261873471bf0Spatrick Sub && !Sub->getFlag(MachineInstr::NoSWrap))
261973471bf0Spatrick return false;
262073471bf0Spatrick
262109467b48Spatrick // If we have SUB(r1, r2) and CMP(r2, r1), the condition code based on CMP
262209467b48Spatrick // needs to be updated to be based on SUB. Push the condition code
262309467b48Spatrick // operands to OperandsToUpdate. If it is safe to remove CmpInstr, the
262409467b48Spatrick // condition code of these operands will be modified.
262509467b48Spatrick // Here, Value == 0 means we haven't converted comparison against 1 or -1 to
262609467b48Spatrick // comparison against 0, which may modify predicate.
262709467b48Spatrick bool ShouldSwap = false;
262809467b48Spatrick if (Sub && Value == 0) {
262909467b48Spatrick ShouldSwap = SrcReg2 != 0 && Sub->getOperand(1).getReg() == SrcReg2 &&
263009467b48Spatrick Sub->getOperand(2).getReg() == SrcReg;
263109467b48Spatrick
263209467b48Spatrick // The operands to subf are the opposite of sub, so only in the fixed-point
263309467b48Spatrick // case, invert the order.
263409467b48Spatrick ShouldSwap = !ShouldSwap;
263509467b48Spatrick }
263609467b48Spatrick
263709467b48Spatrick if (ShouldSwap)
263809467b48Spatrick for (MachineRegisterInfo::use_instr_iterator
263909467b48Spatrick I = MRI->use_instr_begin(CRReg), IE = MRI->use_instr_end();
264009467b48Spatrick I != IE; ++I) {
264109467b48Spatrick MachineInstr *UseMI = &*I;
264209467b48Spatrick if (UseMI->getOpcode() == PPC::BCC) {
264309467b48Spatrick PPC::Predicate Pred = (PPC::Predicate) UseMI->getOperand(0).getImm();
264409467b48Spatrick unsigned PredCond = PPC::getPredicateCondition(Pred);
264509467b48Spatrick assert((!equalityOnly ||
264609467b48Spatrick PredCond == PPC::PRED_EQ || PredCond == PPC::PRED_NE) &&
264709467b48Spatrick "Invalid predicate for equality-only optimization");
264809467b48Spatrick (void)PredCond; // To suppress warning in release build.
264909467b48Spatrick PredsToUpdate.push_back(std::make_pair(&(UseMI->getOperand(0)),
265009467b48Spatrick PPC::getSwappedPredicate(Pred)));
265109467b48Spatrick } else if (UseMI->getOpcode() == PPC::ISEL ||
265209467b48Spatrick UseMI->getOpcode() == PPC::ISEL8) {
265309467b48Spatrick unsigned NewSubReg = UseMI->getOperand(3).getSubReg();
265409467b48Spatrick assert((!equalityOnly || NewSubReg == PPC::sub_eq) &&
265509467b48Spatrick "Invalid CR bit for equality-only optimization");
265609467b48Spatrick
265709467b48Spatrick if (NewSubReg == PPC::sub_lt)
265809467b48Spatrick NewSubReg = PPC::sub_gt;
265909467b48Spatrick else if (NewSubReg == PPC::sub_gt)
266009467b48Spatrick NewSubReg = PPC::sub_lt;
266109467b48Spatrick
266209467b48Spatrick SubRegsToUpdate.push_back(std::make_pair(&(UseMI->getOperand(3)),
266309467b48Spatrick NewSubReg));
266409467b48Spatrick } else // We need to abort on a user we don't understand.
266509467b48Spatrick return false;
266609467b48Spatrick }
266709467b48Spatrick assert(!(Value != 0 && ShouldSwap) &&
266809467b48Spatrick "Non-zero immediate support and ShouldSwap"
266909467b48Spatrick "may conflict in updating predicate");
267009467b48Spatrick
267109467b48Spatrick // Create a new virtual register to hold the value of the CR set by the
267209467b48Spatrick // record-form instruction. If the instruction was not previously in
267309467b48Spatrick // record form, then set the kill flag on the CR.
267409467b48Spatrick CmpInstr.eraseFromParent();
267509467b48Spatrick
267609467b48Spatrick MachineBasicBlock::iterator MII = MI;
267709467b48Spatrick BuildMI(*MI->getParent(), std::next(MII), MI->getDebugLoc(),
267809467b48Spatrick get(TargetOpcode::COPY), CRReg)
267909467b48Spatrick .addReg(PPC::CR0, MIOpC != NewOpC ? RegState::Kill : 0);
268009467b48Spatrick
268109467b48Spatrick // Even if CR0 register were dead before, it is alive now since the
268209467b48Spatrick // instruction we just built uses it.
268309467b48Spatrick MI->clearRegisterDeads(PPC::CR0);
268409467b48Spatrick
268509467b48Spatrick if (MIOpC != NewOpC) {
268609467b48Spatrick // We need to be careful here: we're replacing one instruction with
268709467b48Spatrick // another, and we need to make sure that we get all of the right
268809467b48Spatrick // implicit uses and defs. On the other hand, the caller may be holding
268909467b48Spatrick // an iterator to this instruction, and so we can't delete it (this is
269009467b48Spatrick // specifically the case if this is the instruction directly after the
269109467b48Spatrick // compare).
269209467b48Spatrick
269309467b48Spatrick // Rotates are expensive instructions. If we're emitting a record-form
269409467b48Spatrick // rotate that can just be an andi/andis, we should just emit that.
269509467b48Spatrick if (MIOpC == PPC::RLWINM || MIOpC == PPC::RLWINM8) {
269609467b48Spatrick Register GPRRes = MI->getOperand(0).getReg();
269709467b48Spatrick int64_t SH = MI->getOperand(2).getImm();
269809467b48Spatrick int64_t MB = MI->getOperand(3).getImm();
269909467b48Spatrick int64_t ME = MI->getOperand(4).getImm();
270009467b48Spatrick // We can only do this if both the start and end of the mask are in the
270109467b48Spatrick // same halfword.
270209467b48Spatrick bool MBInLoHWord = MB >= 16;
270309467b48Spatrick bool MEInLoHWord = ME >= 16;
270409467b48Spatrick uint64_t Mask = ~0LLU;
270509467b48Spatrick
270609467b48Spatrick if (MB <= ME && MBInLoHWord == MEInLoHWord && SH == 0) {
270709467b48Spatrick Mask = ((1LLU << (32 - MB)) - 1) & ~((1LLU << (31 - ME)) - 1);
270809467b48Spatrick // The mask value needs to shift right 16 if we're emitting andis.
270909467b48Spatrick Mask >>= MBInLoHWord ? 0 : 16;
271009467b48Spatrick NewOpC = MIOpC == PPC::RLWINM
271109467b48Spatrick ? (MBInLoHWord ? PPC::ANDI_rec : PPC::ANDIS_rec)
271209467b48Spatrick : (MBInLoHWord ? PPC::ANDI8_rec : PPC::ANDIS8_rec);
271309467b48Spatrick } else if (MRI->use_empty(GPRRes) && (ME == 31) &&
271409467b48Spatrick (ME - MB + 1 == SH) && (MB >= 16)) {
271509467b48Spatrick // If we are rotating by the exact number of bits as are in the mask
271609467b48Spatrick // and the mask is in the least significant bits of the register,
271709467b48Spatrick // that's just an andis. (as long as the GPR result has no uses).
271809467b48Spatrick Mask = ((1LLU << 32) - 1) & ~((1LLU << (32 - SH)) - 1);
271909467b48Spatrick Mask >>= 16;
272009467b48Spatrick NewOpC = MIOpC == PPC::RLWINM ? PPC::ANDIS_rec : PPC::ANDIS8_rec;
272109467b48Spatrick }
272209467b48Spatrick // If we've set the mask, we can transform.
272309467b48Spatrick if (Mask != ~0LLU) {
2724*d415bd75Srobert MI->removeOperand(4);
2725*d415bd75Srobert MI->removeOperand(3);
272609467b48Spatrick MI->getOperand(2).setImm(Mask);
272709467b48Spatrick NumRcRotatesConvertedToRcAnd++;
272809467b48Spatrick }
272909467b48Spatrick } else if (MIOpC == PPC::RLDICL && MI->getOperand(2).getImm() == 0) {
273009467b48Spatrick int64_t MB = MI->getOperand(3).getImm();
273109467b48Spatrick if (MB >= 48) {
273209467b48Spatrick uint64_t Mask = (1LLU << (63 - MB + 1)) - 1;
273309467b48Spatrick NewOpC = PPC::ANDI8_rec;
2734*d415bd75Srobert MI->removeOperand(3);
273509467b48Spatrick MI->getOperand(2).setImm(Mask);
273609467b48Spatrick NumRcRotatesConvertedToRcAnd++;
273709467b48Spatrick }
273809467b48Spatrick }
273909467b48Spatrick
274009467b48Spatrick const MCInstrDesc &NewDesc = get(NewOpC);
274109467b48Spatrick MI->setDesc(NewDesc);
274209467b48Spatrick
2743*d415bd75Srobert for (MCPhysReg ImpDef : NewDesc.implicit_defs()) {
2744*d415bd75Srobert if (!MI->definesRegister(ImpDef)) {
274509467b48Spatrick MI->addOperand(*MI->getParent()->getParent(),
2746*d415bd75Srobert MachineOperand::CreateReg(ImpDef, true, true));
2747*d415bd75Srobert }
2748*d415bd75Srobert }
2749*d415bd75Srobert for (MCPhysReg ImpUse : NewDesc.implicit_uses()) {
2750*d415bd75Srobert if (!MI->readsRegister(ImpUse)) {
275109467b48Spatrick MI->addOperand(*MI->getParent()->getParent(),
2752*d415bd75Srobert MachineOperand::CreateReg(ImpUse, false, true));
2753*d415bd75Srobert }
2754*d415bd75Srobert }
275509467b48Spatrick }
275609467b48Spatrick assert(MI->definesRegister(PPC::CR0) &&
275709467b48Spatrick "Record-form instruction does not define cr0?");
275809467b48Spatrick
275909467b48Spatrick // Modify the condition code of operands in OperandsToUpdate.
276009467b48Spatrick // Since we have SUB(r1, r2) and CMP(r2, r1), the condition code needs to
276109467b48Spatrick // be changed from r2 > r1 to r1 < r2, from r2 < r1 to r1 > r2, etc.
276209467b48Spatrick for (unsigned i = 0, e = PredsToUpdate.size(); i < e; i++)
276309467b48Spatrick PredsToUpdate[i].first->setImm(PredsToUpdate[i].second);
276409467b48Spatrick
276509467b48Spatrick for (unsigned i = 0, e = SubRegsToUpdate.size(); i < e; i++)
276609467b48Spatrick SubRegsToUpdate[i].first->setSubReg(SubRegsToUpdate[i].second);
276709467b48Spatrick
276809467b48Spatrick return true;
276909467b48Spatrick }
277009467b48Spatrick
optimizeCmpPostRA(MachineInstr & CmpMI) const2771*d415bd75Srobert bool PPCInstrInfo::optimizeCmpPostRA(MachineInstr &CmpMI) const {
2772*d415bd75Srobert MachineRegisterInfo *MRI = &CmpMI.getParent()->getParent()->getRegInfo();
2773*d415bd75Srobert if (MRI->isSSA())
2774*d415bd75Srobert return false;
2775*d415bd75Srobert
2776*d415bd75Srobert Register SrcReg, SrcReg2;
2777*d415bd75Srobert int64_t CmpMask, CmpValue;
2778*d415bd75Srobert if (!analyzeCompare(CmpMI, SrcReg, SrcReg2, CmpMask, CmpValue))
2779*d415bd75Srobert return false;
2780*d415bd75Srobert
2781*d415bd75Srobert // Try to optimize the comparison against 0.
2782*d415bd75Srobert if (CmpValue || !CmpMask || SrcReg2)
2783*d415bd75Srobert return false;
2784*d415bd75Srobert
2785*d415bd75Srobert // The record forms set the condition register based on a signed comparison
2786*d415bd75Srobert // with zero (see comments in optimizeCompareInstr). Since we can't do the
2787*d415bd75Srobert // equality checks in post-RA, we are more restricted on a unsigned
2788*d415bd75Srobert // comparison.
2789*d415bd75Srobert unsigned Opc = CmpMI.getOpcode();
2790*d415bd75Srobert if (Opc == PPC::CMPLWI || Opc == PPC::CMPLDI)
2791*d415bd75Srobert return false;
2792*d415bd75Srobert
2793*d415bd75Srobert // The record forms are always based on a 64-bit comparison on PPC64
2794*d415bd75Srobert // (similary, a 32-bit comparison on PPC32), while the CMPWI is a 32-bit
2795*d415bd75Srobert // comparison. Since we can't do the equality checks in post-RA, we bail out
2796*d415bd75Srobert // the case.
2797*d415bd75Srobert if (Subtarget.isPPC64() && Opc == PPC::CMPWI)
2798*d415bd75Srobert return false;
2799*d415bd75Srobert
2800*d415bd75Srobert // CmpMI can't be deleted if it has implicit def.
2801*d415bd75Srobert if (CmpMI.hasImplicitDef())
2802*d415bd75Srobert return false;
2803*d415bd75Srobert
2804*d415bd75Srobert bool SrcRegHasOtherUse = false;
2805*d415bd75Srobert MachineInstr *SrcMI = getDefMIPostRA(SrcReg, CmpMI, SrcRegHasOtherUse);
2806*d415bd75Srobert if (!SrcMI || !SrcMI->definesRegister(SrcReg))
2807*d415bd75Srobert return false;
2808*d415bd75Srobert
2809*d415bd75Srobert MachineOperand RegMO = CmpMI.getOperand(0);
2810*d415bd75Srobert Register CRReg = RegMO.getReg();
2811*d415bd75Srobert if (CRReg != PPC::CR0)
2812*d415bd75Srobert return false;
2813*d415bd75Srobert
2814*d415bd75Srobert // Make sure there is no def/use of CRReg between SrcMI and CmpMI.
2815*d415bd75Srobert bool SeenUseOfCRReg = false;
2816*d415bd75Srobert bool IsCRRegKilled = false;
2817*d415bd75Srobert if (!isRegElgibleForForwarding(RegMO, *SrcMI, CmpMI, false, IsCRRegKilled,
2818*d415bd75Srobert SeenUseOfCRReg) ||
2819*d415bd75Srobert SrcMI->definesRegister(CRReg) || SeenUseOfCRReg)
2820*d415bd75Srobert return false;
2821*d415bd75Srobert
2822*d415bd75Srobert int SrcMIOpc = SrcMI->getOpcode();
2823*d415bd75Srobert int NewOpC = PPC::getRecordFormOpcode(SrcMIOpc);
2824*d415bd75Srobert if (NewOpC == -1)
2825*d415bd75Srobert return false;
2826*d415bd75Srobert
2827*d415bd75Srobert LLVM_DEBUG(dbgs() << "Replace Instr: ");
2828*d415bd75Srobert LLVM_DEBUG(SrcMI->dump());
2829*d415bd75Srobert
2830*d415bd75Srobert const MCInstrDesc &NewDesc = get(NewOpC);
2831*d415bd75Srobert SrcMI->setDesc(NewDesc);
2832*d415bd75Srobert MachineInstrBuilder(*SrcMI->getParent()->getParent(), SrcMI)
2833*d415bd75Srobert .addReg(CRReg, RegState::ImplicitDefine);
2834*d415bd75Srobert SrcMI->clearRegisterDeads(CRReg);
2835*d415bd75Srobert
2836*d415bd75Srobert // Fix up killed/dead flag for SrcReg after transformation.
2837*d415bd75Srobert if (SrcRegHasOtherUse || CmpMI.getOperand(1).isKill())
2838*d415bd75Srobert fixupIsDeadOrKill(SrcMI, &CmpMI, SrcReg);
2839*d415bd75Srobert
2840*d415bd75Srobert assert(SrcMI->definesRegister(PPC::CR0) &&
2841*d415bd75Srobert "Record-form instruction does not define cr0?");
2842*d415bd75Srobert
2843*d415bd75Srobert LLVM_DEBUG(dbgs() << "with: ");
2844*d415bd75Srobert LLVM_DEBUG(SrcMI->dump());
2845*d415bd75Srobert LLVM_DEBUG(dbgs() << "Delete dead instruction: ");
2846*d415bd75Srobert LLVM_DEBUG(CmpMI.dump());
2847*d415bd75Srobert return true;
2848*d415bd75Srobert }
2849*d415bd75Srobert
getMemOperandsWithOffsetWidth(const MachineInstr & LdSt,SmallVectorImpl<const MachineOperand * > & BaseOps,int64_t & Offset,bool & OffsetIsScalable,unsigned & Width,const TargetRegisterInfo * TRI) const285073471bf0Spatrick bool PPCInstrInfo::getMemOperandsWithOffsetWidth(
285173471bf0Spatrick const MachineInstr &LdSt, SmallVectorImpl<const MachineOperand *> &BaseOps,
285273471bf0Spatrick int64_t &Offset, bool &OffsetIsScalable, unsigned &Width,
285373471bf0Spatrick const TargetRegisterInfo *TRI) const {
285473471bf0Spatrick const MachineOperand *BaseOp;
285573471bf0Spatrick OffsetIsScalable = false;
285673471bf0Spatrick if (!getMemOperandWithOffsetWidth(LdSt, BaseOp, Offset, Width, TRI))
285773471bf0Spatrick return false;
285873471bf0Spatrick BaseOps.push_back(BaseOp);
285973471bf0Spatrick return true;
286073471bf0Spatrick }
286173471bf0Spatrick
isLdStSafeToCluster(const MachineInstr & LdSt,const TargetRegisterInfo * TRI)286273471bf0Spatrick static bool isLdStSafeToCluster(const MachineInstr &LdSt,
286373471bf0Spatrick const TargetRegisterInfo *TRI) {
286473471bf0Spatrick // If this is a volatile load/store, don't mess with it.
286573471bf0Spatrick if (LdSt.hasOrderedMemoryRef() || LdSt.getNumExplicitOperands() != 3)
286673471bf0Spatrick return false;
286773471bf0Spatrick
286873471bf0Spatrick if (LdSt.getOperand(2).isFI())
286973471bf0Spatrick return true;
287073471bf0Spatrick
287173471bf0Spatrick assert(LdSt.getOperand(2).isReg() && "Expected a reg operand.");
287273471bf0Spatrick // Can't cluster if the instruction modifies the base register
287373471bf0Spatrick // or it is update form. e.g. ld r2,3(r2)
287473471bf0Spatrick if (LdSt.modifiesRegister(LdSt.getOperand(2).getReg(), TRI))
287573471bf0Spatrick return false;
287673471bf0Spatrick
287773471bf0Spatrick return true;
287873471bf0Spatrick }
287973471bf0Spatrick
288073471bf0Spatrick // Only cluster instruction pair that have the same opcode, and they are
288173471bf0Spatrick // clusterable according to PowerPC specification.
isClusterableLdStOpcPair(unsigned FirstOpc,unsigned SecondOpc,const PPCSubtarget & Subtarget)288273471bf0Spatrick static bool isClusterableLdStOpcPair(unsigned FirstOpc, unsigned SecondOpc,
288373471bf0Spatrick const PPCSubtarget &Subtarget) {
288473471bf0Spatrick switch (FirstOpc) {
288573471bf0Spatrick default:
288673471bf0Spatrick return false;
288773471bf0Spatrick case PPC::STD:
288873471bf0Spatrick case PPC::STFD:
288973471bf0Spatrick case PPC::STXSD:
289073471bf0Spatrick case PPC::DFSTOREf64:
289173471bf0Spatrick return FirstOpc == SecondOpc;
289273471bf0Spatrick // PowerPC backend has opcode STW/STW8 for instruction "stw" to deal with
289373471bf0Spatrick // 32bit and 64bit instruction selection. They are clusterable pair though
289473471bf0Spatrick // they are different opcode.
289573471bf0Spatrick case PPC::STW:
289673471bf0Spatrick case PPC::STW8:
289773471bf0Spatrick return SecondOpc == PPC::STW || SecondOpc == PPC::STW8;
289873471bf0Spatrick }
289973471bf0Spatrick }
290073471bf0Spatrick
shouldClusterMemOps(ArrayRef<const MachineOperand * > BaseOps1,ArrayRef<const MachineOperand * > BaseOps2,unsigned NumLoads,unsigned NumBytes) const290173471bf0Spatrick bool PPCInstrInfo::shouldClusterMemOps(
290273471bf0Spatrick ArrayRef<const MachineOperand *> BaseOps1,
290373471bf0Spatrick ArrayRef<const MachineOperand *> BaseOps2, unsigned NumLoads,
290473471bf0Spatrick unsigned NumBytes) const {
290573471bf0Spatrick
290673471bf0Spatrick assert(BaseOps1.size() == 1 && BaseOps2.size() == 1);
290773471bf0Spatrick const MachineOperand &BaseOp1 = *BaseOps1.front();
290873471bf0Spatrick const MachineOperand &BaseOp2 = *BaseOps2.front();
290973471bf0Spatrick assert((BaseOp1.isReg() || BaseOp1.isFI()) &&
291073471bf0Spatrick "Only base registers and frame indices are supported.");
291173471bf0Spatrick
291273471bf0Spatrick // The NumLoads means the number of loads that has been clustered.
291373471bf0Spatrick // Don't cluster memory op if there are already two ops clustered at least.
291473471bf0Spatrick if (NumLoads > 2)
291573471bf0Spatrick return false;
291673471bf0Spatrick
291773471bf0Spatrick // Cluster the load/store only when they have the same base
291873471bf0Spatrick // register or FI.
291973471bf0Spatrick if ((BaseOp1.isReg() != BaseOp2.isReg()) ||
292073471bf0Spatrick (BaseOp1.isReg() && BaseOp1.getReg() != BaseOp2.getReg()) ||
292173471bf0Spatrick (BaseOp1.isFI() && BaseOp1.getIndex() != BaseOp2.getIndex()))
292273471bf0Spatrick return false;
292373471bf0Spatrick
292473471bf0Spatrick // Check if the load/store are clusterable according to the PowerPC
292573471bf0Spatrick // specification.
292673471bf0Spatrick const MachineInstr &FirstLdSt = *BaseOp1.getParent();
292773471bf0Spatrick const MachineInstr &SecondLdSt = *BaseOp2.getParent();
292873471bf0Spatrick unsigned FirstOpc = FirstLdSt.getOpcode();
292973471bf0Spatrick unsigned SecondOpc = SecondLdSt.getOpcode();
293073471bf0Spatrick const TargetRegisterInfo *TRI = &getRegisterInfo();
293173471bf0Spatrick // Cluster the load/store only when they have the same opcode, and they are
293273471bf0Spatrick // clusterable opcode according to PowerPC specification.
293373471bf0Spatrick if (!isClusterableLdStOpcPair(FirstOpc, SecondOpc, Subtarget))
293473471bf0Spatrick return false;
293573471bf0Spatrick
293673471bf0Spatrick // Can't cluster load/store that have ordered or volatile memory reference.
293773471bf0Spatrick if (!isLdStSafeToCluster(FirstLdSt, TRI) ||
293873471bf0Spatrick !isLdStSafeToCluster(SecondLdSt, TRI))
293973471bf0Spatrick return false;
294073471bf0Spatrick
294173471bf0Spatrick int64_t Offset1 = 0, Offset2 = 0;
294273471bf0Spatrick unsigned Width1 = 0, Width2 = 0;
294373471bf0Spatrick const MachineOperand *Base1 = nullptr, *Base2 = nullptr;
294473471bf0Spatrick if (!getMemOperandWithOffsetWidth(FirstLdSt, Base1, Offset1, Width1, TRI) ||
294573471bf0Spatrick !getMemOperandWithOffsetWidth(SecondLdSt, Base2, Offset2, Width2, TRI) ||
294673471bf0Spatrick Width1 != Width2)
294773471bf0Spatrick return false;
294873471bf0Spatrick
294973471bf0Spatrick assert(Base1 == &BaseOp1 && Base2 == &BaseOp2 &&
295073471bf0Spatrick "getMemOperandWithOffsetWidth return incorrect base op");
295173471bf0Spatrick // The caller should already have ordered FirstMemOp/SecondMemOp by offset.
295273471bf0Spatrick assert(Offset1 <= Offset2 && "Caller should have ordered offsets.");
295373471bf0Spatrick return Offset1 + Width1 == Offset2;
295473471bf0Spatrick }
295573471bf0Spatrick
295609467b48Spatrick /// GetInstSize - Return the number of bytes of code the specified
295709467b48Spatrick /// instruction may be. This returns the maximum number of bytes.
295809467b48Spatrick ///
getInstSizeInBytes(const MachineInstr & MI) const295909467b48Spatrick unsigned PPCInstrInfo::getInstSizeInBytes(const MachineInstr &MI) const {
296009467b48Spatrick unsigned Opcode = MI.getOpcode();
296109467b48Spatrick
296209467b48Spatrick if (Opcode == PPC::INLINEASM || Opcode == PPC::INLINEASM_BR) {
296309467b48Spatrick const MachineFunction *MF = MI.getParent()->getParent();
296409467b48Spatrick const char *AsmStr = MI.getOperand(0).getSymbolName();
296509467b48Spatrick return getInlineAsmLength(AsmStr, *MF->getTarget().getMCAsmInfo());
296609467b48Spatrick } else if (Opcode == TargetOpcode::STACKMAP) {
296709467b48Spatrick StackMapOpers Opers(&MI);
296809467b48Spatrick return Opers.getNumPatchBytes();
296909467b48Spatrick } else if (Opcode == TargetOpcode::PATCHPOINT) {
297009467b48Spatrick PatchPointOpers Opers(&MI);
297109467b48Spatrick return Opers.getNumPatchBytes();
297209467b48Spatrick } else {
297309467b48Spatrick return get(Opcode).getSize();
297409467b48Spatrick }
297509467b48Spatrick }
297609467b48Spatrick
297709467b48Spatrick std::pair<unsigned, unsigned>
decomposeMachineOperandsTargetFlags(unsigned TF) const297809467b48Spatrick PPCInstrInfo::decomposeMachineOperandsTargetFlags(unsigned TF) const {
297909467b48Spatrick const unsigned Mask = PPCII::MO_ACCESS_MASK;
298009467b48Spatrick return std::make_pair(TF & Mask, TF & ~Mask);
298109467b48Spatrick }
298209467b48Spatrick
298309467b48Spatrick ArrayRef<std::pair<unsigned, const char *>>
getSerializableDirectMachineOperandTargetFlags() const298409467b48Spatrick PPCInstrInfo::getSerializableDirectMachineOperandTargetFlags() const {
298509467b48Spatrick using namespace PPCII;
298609467b48Spatrick static const std::pair<unsigned, const char *> TargetFlags[] = {
298709467b48Spatrick {MO_LO, "ppc-lo"},
298809467b48Spatrick {MO_HA, "ppc-ha"},
298909467b48Spatrick {MO_TPREL_LO, "ppc-tprel-lo"},
299009467b48Spatrick {MO_TPREL_HA, "ppc-tprel-ha"},
299109467b48Spatrick {MO_DTPREL_LO, "ppc-dtprel-lo"},
299209467b48Spatrick {MO_TLSLD_LO, "ppc-tlsld-lo"},
299309467b48Spatrick {MO_TOC_LO, "ppc-toc-lo"},
299409467b48Spatrick {MO_TLS, "ppc-tls"}};
2995*d415bd75Srobert return ArrayRef(TargetFlags);
299609467b48Spatrick }
299709467b48Spatrick
299809467b48Spatrick ArrayRef<std::pair<unsigned, const char *>>
getSerializableBitmaskMachineOperandTargetFlags() const299909467b48Spatrick PPCInstrInfo::getSerializableBitmaskMachineOperandTargetFlags() const {
300009467b48Spatrick using namespace PPCII;
300109467b48Spatrick static const std::pair<unsigned, const char *> TargetFlags[] = {
300209467b48Spatrick {MO_PLT, "ppc-plt"},
300309467b48Spatrick {MO_PIC_FLAG, "ppc-pic"},
3004097a140dSpatrick {MO_PCREL_FLAG, "ppc-pcrel"},
300573471bf0Spatrick {MO_GOT_FLAG, "ppc-got"},
300673471bf0Spatrick {MO_PCREL_OPT_FLAG, "ppc-opt-pcrel"},
300773471bf0Spatrick {MO_TLSGD_FLAG, "ppc-tlsgd"},
300873471bf0Spatrick {MO_TLSLD_FLAG, "ppc-tlsld"},
300973471bf0Spatrick {MO_TPREL_FLAG, "ppc-tprel"},
301073471bf0Spatrick {MO_TLSGDM_FLAG, "ppc-tlsgdm"},
301173471bf0Spatrick {MO_GOT_TLSGD_PCREL_FLAG, "ppc-got-tlsgd-pcrel"},
301273471bf0Spatrick {MO_GOT_TLSLD_PCREL_FLAG, "ppc-got-tlsld-pcrel"},
301373471bf0Spatrick {MO_GOT_TPREL_PCREL_FLAG, "ppc-got-tprel-pcrel"}};
3014*d415bd75Srobert return ArrayRef(TargetFlags);
301509467b48Spatrick }
301609467b48Spatrick
301709467b48Spatrick // Expand VSX Memory Pseudo instruction to either a VSX or a FP instruction.
301809467b48Spatrick // The VSX versions have the advantage of a full 64-register target whereas
301909467b48Spatrick // the FP ones have the advantage of lower latency and higher throughput. So
302009467b48Spatrick // what we are after is using the faster instructions in low register pressure
302109467b48Spatrick // situations and using the larger register file in high register pressure
302209467b48Spatrick // situations.
expandVSXMemPseudo(MachineInstr & MI) const302309467b48Spatrick bool PPCInstrInfo::expandVSXMemPseudo(MachineInstr &MI) const {
302409467b48Spatrick unsigned UpperOpcode, LowerOpcode;
302509467b48Spatrick switch (MI.getOpcode()) {
302609467b48Spatrick case PPC::DFLOADf32:
302709467b48Spatrick UpperOpcode = PPC::LXSSP;
302809467b48Spatrick LowerOpcode = PPC::LFS;
302909467b48Spatrick break;
303009467b48Spatrick case PPC::DFLOADf64:
303109467b48Spatrick UpperOpcode = PPC::LXSD;
303209467b48Spatrick LowerOpcode = PPC::LFD;
303309467b48Spatrick break;
303409467b48Spatrick case PPC::DFSTOREf32:
303509467b48Spatrick UpperOpcode = PPC::STXSSP;
303609467b48Spatrick LowerOpcode = PPC::STFS;
303709467b48Spatrick break;
303809467b48Spatrick case PPC::DFSTOREf64:
303909467b48Spatrick UpperOpcode = PPC::STXSD;
304009467b48Spatrick LowerOpcode = PPC::STFD;
304109467b48Spatrick break;
304209467b48Spatrick case PPC::XFLOADf32:
304309467b48Spatrick UpperOpcode = PPC::LXSSPX;
304409467b48Spatrick LowerOpcode = PPC::LFSX;
304509467b48Spatrick break;
304609467b48Spatrick case PPC::XFLOADf64:
304709467b48Spatrick UpperOpcode = PPC::LXSDX;
304809467b48Spatrick LowerOpcode = PPC::LFDX;
304909467b48Spatrick break;
305009467b48Spatrick case PPC::XFSTOREf32:
305109467b48Spatrick UpperOpcode = PPC::STXSSPX;
305209467b48Spatrick LowerOpcode = PPC::STFSX;
305309467b48Spatrick break;
305409467b48Spatrick case PPC::XFSTOREf64:
305509467b48Spatrick UpperOpcode = PPC::STXSDX;
305609467b48Spatrick LowerOpcode = PPC::STFDX;
305709467b48Spatrick break;
305809467b48Spatrick case PPC::LIWAX:
305909467b48Spatrick UpperOpcode = PPC::LXSIWAX;
306009467b48Spatrick LowerOpcode = PPC::LFIWAX;
306109467b48Spatrick break;
306209467b48Spatrick case PPC::LIWZX:
306309467b48Spatrick UpperOpcode = PPC::LXSIWZX;
306409467b48Spatrick LowerOpcode = PPC::LFIWZX;
306509467b48Spatrick break;
306609467b48Spatrick case PPC::STIWX:
306709467b48Spatrick UpperOpcode = PPC::STXSIWX;
306809467b48Spatrick LowerOpcode = PPC::STFIWX;
306909467b48Spatrick break;
307009467b48Spatrick default:
307109467b48Spatrick llvm_unreachable("Unknown Operation!");
307209467b48Spatrick }
307309467b48Spatrick
307409467b48Spatrick Register TargetReg = MI.getOperand(0).getReg();
307509467b48Spatrick unsigned Opcode;
307609467b48Spatrick if ((TargetReg >= PPC::F0 && TargetReg <= PPC::F31) ||
307709467b48Spatrick (TargetReg >= PPC::VSL0 && TargetReg <= PPC::VSL31))
307809467b48Spatrick Opcode = LowerOpcode;
307909467b48Spatrick else
308009467b48Spatrick Opcode = UpperOpcode;
308109467b48Spatrick MI.setDesc(get(Opcode));
308209467b48Spatrick return true;
308309467b48Spatrick }
308409467b48Spatrick
isAnImmediateOperand(const MachineOperand & MO)308509467b48Spatrick static bool isAnImmediateOperand(const MachineOperand &MO) {
308609467b48Spatrick return MO.isCPI() || MO.isGlobal() || MO.isImm();
308709467b48Spatrick }
308809467b48Spatrick
expandPostRAPseudo(MachineInstr & MI) const308909467b48Spatrick bool PPCInstrInfo::expandPostRAPseudo(MachineInstr &MI) const {
309009467b48Spatrick auto &MBB = *MI.getParent();
309109467b48Spatrick auto DL = MI.getDebugLoc();
309209467b48Spatrick
309309467b48Spatrick switch (MI.getOpcode()) {
309473471bf0Spatrick case PPC::BUILD_UACC: {
309573471bf0Spatrick MCRegister ACC = MI.getOperand(0).getReg();
309673471bf0Spatrick MCRegister UACC = MI.getOperand(1).getReg();
309773471bf0Spatrick if (ACC - PPC::ACC0 != UACC - PPC::UACC0) {
309873471bf0Spatrick MCRegister SrcVSR = PPC::VSL0 + (UACC - PPC::UACC0) * 4;
309973471bf0Spatrick MCRegister DstVSR = PPC::VSL0 + (ACC - PPC::ACC0) * 4;
310073471bf0Spatrick // FIXME: This can easily be improved to look up to the top of the MBB
310173471bf0Spatrick // to see if the inputs are XXLOR's. If they are and SrcReg is killed,
310273471bf0Spatrick // we can just re-target any such XXLOR's to DstVSR + offset.
310373471bf0Spatrick for (int VecNo = 0; VecNo < 4; VecNo++)
310473471bf0Spatrick BuildMI(MBB, MI, DL, get(PPC::XXLOR), DstVSR + VecNo)
310573471bf0Spatrick .addReg(SrcVSR + VecNo)
310673471bf0Spatrick .addReg(SrcVSR + VecNo);
310773471bf0Spatrick }
3108*d415bd75Srobert // BUILD_UACC is expanded to 4 copies of the underlying vsx registers.
310973471bf0Spatrick // So after building the 4 copies, we can replace the BUILD_UACC instruction
311073471bf0Spatrick // with a NOP.
3111*d415bd75Srobert [[fallthrough]];
311273471bf0Spatrick }
311373471bf0Spatrick case PPC::KILL_PAIR: {
311473471bf0Spatrick MI.setDesc(get(PPC::UNENCODED_NOP));
3115*d415bd75Srobert MI.removeOperand(1);
3116*d415bd75Srobert MI.removeOperand(0);
311773471bf0Spatrick return true;
311873471bf0Spatrick }
311909467b48Spatrick case TargetOpcode::LOAD_STACK_GUARD: {
312009467b48Spatrick assert(Subtarget.isTargetLinux() &&
312109467b48Spatrick "Only Linux target is expected to contain LOAD_STACK_GUARD");
312209467b48Spatrick const int64_t Offset = Subtarget.isPPC64() ? -0x7010 : -0x7008;
312309467b48Spatrick const unsigned Reg = Subtarget.isPPC64() ? PPC::X13 : PPC::R2;
312409467b48Spatrick MI.setDesc(get(Subtarget.isPPC64() ? PPC::LD : PPC::LWZ));
312509467b48Spatrick MachineInstrBuilder(*MI.getParent()->getParent(), MI)
312609467b48Spatrick .addImm(Offset)
312709467b48Spatrick .addReg(Reg);
312809467b48Spatrick return true;
312909467b48Spatrick }
313009467b48Spatrick case PPC::DFLOADf32:
313109467b48Spatrick case PPC::DFLOADf64:
313209467b48Spatrick case PPC::DFSTOREf32:
313309467b48Spatrick case PPC::DFSTOREf64: {
313409467b48Spatrick assert(Subtarget.hasP9Vector() &&
313509467b48Spatrick "Invalid D-Form Pseudo-ops on Pre-P9 target.");
313609467b48Spatrick assert(MI.getOperand(2).isReg() &&
313709467b48Spatrick isAnImmediateOperand(MI.getOperand(1)) &&
313809467b48Spatrick "D-form op must have register and immediate operands");
313909467b48Spatrick return expandVSXMemPseudo(MI);
314009467b48Spatrick }
314109467b48Spatrick case PPC::XFLOADf32:
314209467b48Spatrick case PPC::XFSTOREf32:
314309467b48Spatrick case PPC::LIWAX:
314409467b48Spatrick case PPC::LIWZX:
314509467b48Spatrick case PPC::STIWX: {
314609467b48Spatrick assert(Subtarget.hasP8Vector() &&
314709467b48Spatrick "Invalid X-Form Pseudo-ops on Pre-P8 target.");
314809467b48Spatrick assert(MI.getOperand(2).isReg() && MI.getOperand(1).isReg() &&
314909467b48Spatrick "X-form op must have register and register operands");
315009467b48Spatrick return expandVSXMemPseudo(MI);
315109467b48Spatrick }
315209467b48Spatrick case PPC::XFLOADf64:
315309467b48Spatrick case PPC::XFSTOREf64: {
315409467b48Spatrick assert(Subtarget.hasVSX() &&
315509467b48Spatrick "Invalid X-Form Pseudo-ops on target that has no VSX.");
315609467b48Spatrick assert(MI.getOperand(2).isReg() && MI.getOperand(1).isReg() &&
315709467b48Spatrick "X-form op must have register and register operands");
315809467b48Spatrick return expandVSXMemPseudo(MI);
315909467b48Spatrick }
316009467b48Spatrick case PPC::SPILLTOVSR_LD: {
316109467b48Spatrick Register TargetReg = MI.getOperand(0).getReg();
316209467b48Spatrick if (PPC::VSFRCRegClass.contains(TargetReg)) {
316309467b48Spatrick MI.setDesc(get(PPC::DFLOADf64));
316409467b48Spatrick return expandPostRAPseudo(MI);
316509467b48Spatrick }
316609467b48Spatrick else
316709467b48Spatrick MI.setDesc(get(PPC::LD));
316809467b48Spatrick return true;
316909467b48Spatrick }
317009467b48Spatrick case PPC::SPILLTOVSR_ST: {
317109467b48Spatrick Register SrcReg = MI.getOperand(0).getReg();
317209467b48Spatrick if (PPC::VSFRCRegClass.contains(SrcReg)) {
317309467b48Spatrick NumStoreSPILLVSRRCAsVec++;
317409467b48Spatrick MI.setDesc(get(PPC::DFSTOREf64));
317509467b48Spatrick return expandPostRAPseudo(MI);
317609467b48Spatrick } else {
317709467b48Spatrick NumStoreSPILLVSRRCAsGpr++;
317809467b48Spatrick MI.setDesc(get(PPC::STD));
317909467b48Spatrick }
318009467b48Spatrick return true;
318109467b48Spatrick }
318209467b48Spatrick case PPC::SPILLTOVSR_LDX: {
318309467b48Spatrick Register TargetReg = MI.getOperand(0).getReg();
318409467b48Spatrick if (PPC::VSFRCRegClass.contains(TargetReg))
318509467b48Spatrick MI.setDesc(get(PPC::LXSDX));
318609467b48Spatrick else
318709467b48Spatrick MI.setDesc(get(PPC::LDX));
318809467b48Spatrick return true;
318909467b48Spatrick }
319009467b48Spatrick case PPC::SPILLTOVSR_STX: {
319109467b48Spatrick Register SrcReg = MI.getOperand(0).getReg();
319209467b48Spatrick if (PPC::VSFRCRegClass.contains(SrcReg)) {
319309467b48Spatrick NumStoreSPILLVSRRCAsVec++;
319409467b48Spatrick MI.setDesc(get(PPC::STXSDX));
319509467b48Spatrick } else {
319609467b48Spatrick NumStoreSPILLVSRRCAsGpr++;
319709467b48Spatrick MI.setDesc(get(PPC::STDX));
319809467b48Spatrick }
319909467b48Spatrick return true;
320009467b48Spatrick }
320109467b48Spatrick
3202*d415bd75Srobert // FIXME: Maybe we can expand it in 'PowerPC Expand Atomic' pass.
320309467b48Spatrick case PPC::CFENCE8: {
320409467b48Spatrick auto Val = MI.getOperand(0).getReg();
320509467b48Spatrick BuildMI(MBB, MI, DL, get(PPC::CMPD), PPC::CR7).addReg(Val).addReg(Val);
320609467b48Spatrick BuildMI(MBB, MI, DL, get(PPC::CTRL_DEP))
320709467b48Spatrick .addImm(PPC::PRED_NE_MINUS)
320809467b48Spatrick .addReg(PPC::CR7)
320909467b48Spatrick .addImm(1);
321009467b48Spatrick MI.setDesc(get(PPC::ISYNC));
3211*d415bd75Srobert MI.removeOperand(0);
321209467b48Spatrick return true;
321309467b48Spatrick }
321409467b48Spatrick }
321509467b48Spatrick return false;
321609467b48Spatrick }
321709467b48Spatrick
321809467b48Spatrick // Essentially a compile-time implementation of a compare->isel sequence.
321909467b48Spatrick // It takes two constants to compare, along with the true/false registers
322009467b48Spatrick // and the comparison type (as a subreg to a CR field) and returns one
322109467b48Spatrick // of the true/false registers, depending on the comparison results.
selectReg(int64_t Imm1,int64_t Imm2,unsigned CompareOpc,unsigned TrueReg,unsigned FalseReg,unsigned CRSubReg)322209467b48Spatrick static unsigned selectReg(int64_t Imm1, int64_t Imm2, unsigned CompareOpc,
322309467b48Spatrick unsigned TrueReg, unsigned FalseReg,
322409467b48Spatrick unsigned CRSubReg) {
322509467b48Spatrick // Signed comparisons. The immediates are assumed to be sign-extended.
322609467b48Spatrick if (CompareOpc == PPC::CMPWI || CompareOpc == PPC::CMPDI) {
322709467b48Spatrick switch (CRSubReg) {
322809467b48Spatrick default: llvm_unreachable("Unknown integer comparison type.");
322909467b48Spatrick case PPC::sub_lt:
323009467b48Spatrick return Imm1 < Imm2 ? TrueReg : FalseReg;
323109467b48Spatrick case PPC::sub_gt:
323209467b48Spatrick return Imm1 > Imm2 ? TrueReg : FalseReg;
323309467b48Spatrick case PPC::sub_eq:
323409467b48Spatrick return Imm1 == Imm2 ? TrueReg : FalseReg;
323509467b48Spatrick }
323609467b48Spatrick }
323709467b48Spatrick // Unsigned comparisons.
323809467b48Spatrick else if (CompareOpc == PPC::CMPLWI || CompareOpc == PPC::CMPLDI) {
323909467b48Spatrick switch (CRSubReg) {
324009467b48Spatrick default: llvm_unreachable("Unknown integer comparison type.");
324109467b48Spatrick case PPC::sub_lt:
324209467b48Spatrick return (uint64_t)Imm1 < (uint64_t)Imm2 ? TrueReg : FalseReg;
324309467b48Spatrick case PPC::sub_gt:
324409467b48Spatrick return (uint64_t)Imm1 > (uint64_t)Imm2 ? TrueReg : FalseReg;
324509467b48Spatrick case PPC::sub_eq:
324609467b48Spatrick return Imm1 == Imm2 ? TrueReg : FalseReg;
324709467b48Spatrick }
324809467b48Spatrick }
324909467b48Spatrick return PPC::NoRegister;
325009467b48Spatrick }
325109467b48Spatrick
replaceInstrOperandWithImm(MachineInstr & MI,unsigned OpNo,int64_t Imm) const325209467b48Spatrick void PPCInstrInfo::replaceInstrOperandWithImm(MachineInstr &MI,
325309467b48Spatrick unsigned OpNo,
325409467b48Spatrick int64_t Imm) const {
325509467b48Spatrick assert(MI.getOperand(OpNo).isReg() && "Operand must be a REG");
325609467b48Spatrick // Replace the REG with the Immediate.
325709467b48Spatrick Register InUseReg = MI.getOperand(OpNo).getReg();
325809467b48Spatrick MI.getOperand(OpNo).ChangeToImmediate(Imm);
325909467b48Spatrick
326009467b48Spatrick // We need to make sure that the MI didn't have any implicit use
326173471bf0Spatrick // of this REG any more. We don't call MI.implicit_operands().empty() to
326273471bf0Spatrick // return early, since MI's MCID might be changed in calling context, as a
326373471bf0Spatrick // result its number of explicit operands may be changed, thus the begin of
326473471bf0Spatrick // implicit operand is changed.
326509467b48Spatrick const TargetRegisterInfo *TRI = &getRegisterInfo();
326609467b48Spatrick int UseOpIdx = MI.findRegisterUseOperandIdx(InUseReg, false, TRI);
326709467b48Spatrick if (UseOpIdx >= 0) {
326809467b48Spatrick MachineOperand &MO = MI.getOperand(UseOpIdx);
326909467b48Spatrick if (MO.isImplicit())
327009467b48Spatrick // The operands must always be in the following order:
327109467b48Spatrick // - explicit reg defs,
327209467b48Spatrick // - other explicit operands (reg uses, immediates, etc.),
327309467b48Spatrick // - implicit reg defs
327409467b48Spatrick // - implicit reg uses
327509467b48Spatrick // Therefore, removing the implicit operand won't change the explicit
327609467b48Spatrick // operands layout.
3277*d415bd75Srobert MI.removeOperand(UseOpIdx);
327809467b48Spatrick }
327909467b48Spatrick }
328009467b48Spatrick
328109467b48Spatrick // Replace an instruction with one that materializes a constant (and sets
328209467b48Spatrick // CR0 if the original instruction was a record-form instruction).
replaceInstrWithLI(MachineInstr & MI,const LoadImmediateInfo & LII) const328309467b48Spatrick void PPCInstrInfo::replaceInstrWithLI(MachineInstr &MI,
328409467b48Spatrick const LoadImmediateInfo &LII) const {
328509467b48Spatrick // Remove existing operands.
328609467b48Spatrick int OperandToKeep = LII.SetCR ? 1 : 0;
328709467b48Spatrick for (int i = MI.getNumOperands() - 1; i > OperandToKeep; i--)
3288*d415bd75Srobert MI.removeOperand(i);
328909467b48Spatrick
329009467b48Spatrick // Replace the instruction.
329109467b48Spatrick if (LII.SetCR) {
329209467b48Spatrick MI.setDesc(get(LII.Is64Bit ? PPC::ANDI8_rec : PPC::ANDI_rec));
329309467b48Spatrick // Set the immediate.
329409467b48Spatrick MachineInstrBuilder(*MI.getParent()->getParent(), MI)
329509467b48Spatrick .addImm(LII.Imm).addReg(PPC::CR0, RegState::ImplicitDefine);
329609467b48Spatrick return;
329709467b48Spatrick }
329809467b48Spatrick else
329909467b48Spatrick MI.setDesc(get(LII.Is64Bit ? PPC::LI8 : PPC::LI));
330009467b48Spatrick
330109467b48Spatrick // Set the immediate.
330209467b48Spatrick MachineInstrBuilder(*MI.getParent()->getParent(), MI)
330309467b48Spatrick .addImm(LII.Imm);
330409467b48Spatrick }
330509467b48Spatrick
getDefMIPostRA(unsigned Reg,MachineInstr & MI,bool & SeenIntermediateUse) const330609467b48Spatrick MachineInstr *PPCInstrInfo::getDefMIPostRA(unsigned Reg, MachineInstr &MI,
330709467b48Spatrick bool &SeenIntermediateUse) const {
330809467b48Spatrick assert(!MI.getParent()->getParent()->getRegInfo().isSSA() &&
330909467b48Spatrick "Should be called after register allocation.");
331009467b48Spatrick const TargetRegisterInfo *TRI = &getRegisterInfo();
331109467b48Spatrick MachineBasicBlock::reverse_iterator E = MI.getParent()->rend(), It = MI;
331209467b48Spatrick It++;
331309467b48Spatrick SeenIntermediateUse = false;
331409467b48Spatrick for (; It != E; ++It) {
331509467b48Spatrick if (It->modifiesRegister(Reg, TRI))
331609467b48Spatrick return &*It;
331709467b48Spatrick if (It->readsRegister(Reg, TRI))
331809467b48Spatrick SeenIntermediateUse = true;
331909467b48Spatrick }
332009467b48Spatrick return nullptr;
332109467b48Spatrick }
332209467b48Spatrick
materializeImmPostRA(MachineBasicBlock & MBB,MachineBasicBlock::iterator MBBI,const DebugLoc & DL,Register Reg,int64_t Imm) const3323*d415bd75Srobert void PPCInstrInfo::materializeImmPostRA(MachineBasicBlock &MBB,
3324*d415bd75Srobert MachineBasicBlock::iterator MBBI,
3325*d415bd75Srobert const DebugLoc &DL, Register Reg,
3326*d415bd75Srobert int64_t Imm) const {
3327*d415bd75Srobert assert(!MBB.getParent()->getRegInfo().isSSA() &&
3328*d415bd75Srobert "Register should be in non-SSA form after RA");
3329*d415bd75Srobert bool isPPC64 = Subtarget.isPPC64();
3330*d415bd75Srobert // FIXME: Materialization here is not optimal.
3331*d415bd75Srobert // For some special bit patterns we can use less instructions.
3332*d415bd75Srobert // See `selectI64ImmDirect` in PPCISelDAGToDAG.cpp.
3333*d415bd75Srobert if (isInt<16>(Imm)) {
3334*d415bd75Srobert BuildMI(MBB, MBBI, DL, get(isPPC64 ? PPC::LI8 : PPC::LI), Reg).addImm(Imm);
3335*d415bd75Srobert } else if (isInt<32>(Imm)) {
3336*d415bd75Srobert BuildMI(MBB, MBBI, DL, get(isPPC64 ? PPC::LIS8 : PPC::LIS), Reg)
3337*d415bd75Srobert .addImm(Imm >> 16);
3338*d415bd75Srobert if (Imm & 0xFFFF)
3339*d415bd75Srobert BuildMI(MBB, MBBI, DL, get(isPPC64 ? PPC::ORI8 : PPC::ORI), Reg)
3340*d415bd75Srobert .addReg(Reg, RegState::Kill)
3341*d415bd75Srobert .addImm(Imm & 0xFFFF);
3342*d415bd75Srobert } else {
3343*d415bd75Srobert assert(isPPC64 && "Materializing 64-bit immediate to single register is "
3344*d415bd75Srobert "only supported in PPC64");
3345*d415bd75Srobert BuildMI(MBB, MBBI, DL, get(PPC::LIS8), Reg).addImm(Imm >> 48);
3346*d415bd75Srobert if ((Imm >> 32) & 0xFFFF)
3347*d415bd75Srobert BuildMI(MBB, MBBI, DL, get(PPC::ORI8), Reg)
3348*d415bd75Srobert .addReg(Reg, RegState::Kill)
3349*d415bd75Srobert .addImm((Imm >> 32) & 0xFFFF);
3350*d415bd75Srobert BuildMI(MBB, MBBI, DL, get(PPC::RLDICR), Reg)
3351*d415bd75Srobert .addReg(Reg, RegState::Kill)
3352*d415bd75Srobert .addImm(32)
3353*d415bd75Srobert .addImm(31);
3354*d415bd75Srobert BuildMI(MBB, MBBI, DL, get(PPC::ORIS8), Reg)
3355*d415bd75Srobert .addReg(Reg, RegState::Kill)
3356*d415bd75Srobert .addImm((Imm >> 16) & 0xFFFF);
3357*d415bd75Srobert if (Imm & 0xFFFF)
3358*d415bd75Srobert BuildMI(MBB, MBBI, DL, get(PPC::ORI8), Reg)
3359*d415bd75Srobert .addReg(Reg, RegState::Kill)
3360*d415bd75Srobert .addImm(Imm & 0xFFFF);
3361*d415bd75Srobert }
3362*d415bd75Srobert }
3363*d415bd75Srobert
getForwardingDefMI(MachineInstr & MI,unsigned & OpNoForForwarding,bool & SeenIntermediateUse) const336409467b48Spatrick MachineInstr *PPCInstrInfo::getForwardingDefMI(
336509467b48Spatrick MachineInstr &MI,
336609467b48Spatrick unsigned &OpNoForForwarding,
336709467b48Spatrick bool &SeenIntermediateUse) const {
336809467b48Spatrick OpNoForForwarding = ~0U;
336909467b48Spatrick MachineInstr *DefMI = nullptr;
337009467b48Spatrick MachineRegisterInfo *MRI = &MI.getParent()->getParent()->getRegInfo();
337109467b48Spatrick const TargetRegisterInfo *TRI = &getRegisterInfo();
337209467b48Spatrick // If we're in SSA, get the defs through the MRI. Otherwise, only look
3373097a140dSpatrick // within the basic block to see if the register is defined using an
3374097a140dSpatrick // LI/LI8/ADDI/ADDI8.
337509467b48Spatrick if (MRI->isSSA()) {
337609467b48Spatrick for (int i = 1, e = MI.getNumOperands(); i < e; i++) {
337709467b48Spatrick if (!MI.getOperand(i).isReg())
337809467b48Spatrick continue;
337909467b48Spatrick Register Reg = MI.getOperand(i).getReg();
3380*d415bd75Srobert if (!Reg.isVirtual())
338109467b48Spatrick continue;
3382*d415bd75Srobert Register TrueReg = TRI->lookThruCopyLike(Reg, MRI);
3383*d415bd75Srobert if (TrueReg.isVirtual()) {
3384*d415bd75Srobert MachineInstr *DefMIForTrueReg = MRI->getVRegDef(TrueReg);
3385*d415bd75Srobert if (DefMIForTrueReg->getOpcode() == PPC::LI ||
3386*d415bd75Srobert DefMIForTrueReg->getOpcode() == PPC::LI8 ||
3387*d415bd75Srobert DefMIForTrueReg->getOpcode() == PPC::ADDI ||
3388*d415bd75Srobert DefMIForTrueReg->getOpcode() == PPC::ADDI8) {
338909467b48Spatrick OpNoForForwarding = i;
3390*d415bd75Srobert DefMI = DefMIForTrueReg;
3391097a140dSpatrick // The ADDI and LI operand maybe exist in one instruction at same
3392097a140dSpatrick // time. we prefer to fold LI operand as LI only has one Imm operand
3393097a140dSpatrick // and is more possible to be converted. So if current DefMI is
3394097a140dSpatrick // ADDI/ADDI8, we continue to find possible LI/LI8.
3395097a140dSpatrick if (DefMI->getOpcode() == PPC::LI || DefMI->getOpcode() == PPC::LI8)
339609467b48Spatrick break;
339709467b48Spatrick }
339809467b48Spatrick }
339909467b48Spatrick }
340009467b48Spatrick } else {
340109467b48Spatrick // Looking back through the definition for each operand could be expensive,
340209467b48Spatrick // so exit early if this isn't an instruction that either has an immediate
340309467b48Spatrick // form or is already an immediate form that we can handle.
340409467b48Spatrick ImmInstrInfo III;
340509467b48Spatrick unsigned Opc = MI.getOpcode();
340609467b48Spatrick bool ConvertibleImmForm =
340709467b48Spatrick Opc == PPC::CMPWI || Opc == PPC::CMPLWI || Opc == PPC::CMPDI ||
340809467b48Spatrick Opc == PPC::CMPLDI || Opc == PPC::ADDI || Opc == PPC::ADDI8 ||
340909467b48Spatrick Opc == PPC::ORI || Opc == PPC::ORI8 || Opc == PPC::XORI ||
341009467b48Spatrick Opc == PPC::XORI8 || Opc == PPC::RLDICL || Opc == PPC::RLDICL_rec ||
341109467b48Spatrick Opc == PPC::RLDICL_32 || Opc == PPC::RLDICL_32_64 ||
341209467b48Spatrick Opc == PPC::RLWINM || Opc == PPC::RLWINM_rec || Opc == PPC::RLWINM8 ||
341309467b48Spatrick Opc == PPC::RLWINM8_rec;
341409467b48Spatrick bool IsVFReg = (MI.getNumOperands() && MI.getOperand(0).isReg())
341509467b48Spatrick ? isVFRegister(MI.getOperand(0).getReg())
341609467b48Spatrick : false;
341709467b48Spatrick if (!ConvertibleImmForm && !instrHasImmForm(Opc, IsVFReg, III, true))
341809467b48Spatrick return nullptr;
341909467b48Spatrick
342009467b48Spatrick // Don't convert or %X, %Y, %Y since that's just a register move.
342109467b48Spatrick if ((Opc == PPC::OR || Opc == PPC::OR8) &&
342209467b48Spatrick MI.getOperand(1).getReg() == MI.getOperand(2).getReg())
342309467b48Spatrick return nullptr;
342409467b48Spatrick for (int i = 1, e = MI.getNumOperands(); i < e; i++) {
342509467b48Spatrick MachineOperand &MO = MI.getOperand(i);
342609467b48Spatrick SeenIntermediateUse = false;
342709467b48Spatrick if (MO.isReg() && MO.isUse() && !MO.isImplicit()) {
342809467b48Spatrick Register Reg = MI.getOperand(i).getReg();
342909467b48Spatrick // If we see another use of this reg between the def and the MI,
3430*d415bd75Srobert // we want to flag it so the def isn't deleted.
343109467b48Spatrick MachineInstr *DefMI = getDefMIPostRA(Reg, MI, SeenIntermediateUse);
343209467b48Spatrick if (DefMI) {
343309467b48Spatrick // Is this register defined by some form of add-immediate (including
343409467b48Spatrick // load-immediate) within this basic block?
343509467b48Spatrick switch (DefMI->getOpcode()) {
343609467b48Spatrick default:
343709467b48Spatrick break;
343809467b48Spatrick case PPC::LI:
343909467b48Spatrick case PPC::LI8:
344009467b48Spatrick case PPC::ADDItocL:
344109467b48Spatrick case PPC::ADDI:
344209467b48Spatrick case PPC::ADDI8:
344309467b48Spatrick OpNoForForwarding = i;
344409467b48Spatrick return DefMI;
344509467b48Spatrick }
344609467b48Spatrick }
344709467b48Spatrick }
344809467b48Spatrick }
344909467b48Spatrick }
345009467b48Spatrick return OpNoForForwarding == ~0U ? nullptr : DefMI;
345109467b48Spatrick }
345209467b48Spatrick
getSpillTarget() const3453097a140dSpatrick unsigned PPCInstrInfo::getSpillTarget() const {
345473471bf0Spatrick // With P10, we may need to spill paired vector registers or accumulator
345573471bf0Spatrick // registers. MMA implies paired vectors, so we can just check that.
345673471bf0Spatrick bool IsP10Variant = Subtarget.isISA3_1() || Subtarget.pairedVectorMemops();
3457*d415bd75Srobert return Subtarget.isISAFuture() ? 3 : IsP10Variant ?
3458*d415bd75Srobert 2 : Subtarget.hasP9Vector() ?
3459*d415bd75Srobert 1 : 0;
3460097a140dSpatrick }
346109467b48Spatrick
getStoreOpcodesForSpillArray() const3462*d415bd75Srobert ArrayRef<unsigned> PPCInstrInfo::getStoreOpcodesForSpillArray() const {
3463*d415bd75Srobert return {StoreSpillOpcodesArray[getSpillTarget()], SOK_LastOpcodeSpill};
346409467b48Spatrick }
346509467b48Spatrick
getLoadOpcodesForSpillArray() const3466*d415bd75Srobert ArrayRef<unsigned> PPCInstrInfo::getLoadOpcodesForSpillArray() const {
3467*d415bd75Srobert return {LoadSpillOpcodesArray[getSpillTarget()], SOK_LastOpcodeSpill};
346809467b48Spatrick }
346909467b48Spatrick
fixupIsDeadOrKill(MachineInstr * StartMI,MachineInstr * EndMI,unsigned RegNo) const3470097a140dSpatrick void PPCInstrInfo::fixupIsDeadOrKill(MachineInstr *StartMI, MachineInstr *EndMI,
347109467b48Spatrick unsigned RegNo) const {
3472097a140dSpatrick // Conservatively clear kill flag for the register if the instructions are in
3473097a140dSpatrick // different basic blocks and in SSA form, because the kill flag may no longer
3474097a140dSpatrick // be right. There is no need to bother with dead flags since defs with no
3475097a140dSpatrick // uses will be handled by DCE.
3476097a140dSpatrick MachineRegisterInfo &MRI = StartMI->getParent()->getParent()->getRegInfo();
3477097a140dSpatrick if (MRI.isSSA() && (StartMI->getParent() != EndMI->getParent())) {
3478097a140dSpatrick MRI.clearKillFlags(RegNo);
347909467b48Spatrick return;
3480097a140dSpatrick }
348109467b48Spatrick
348209467b48Spatrick // Instructions between [StartMI, EndMI] should be in same basic block.
3483097a140dSpatrick assert((StartMI->getParent() == EndMI->getParent()) &&
348409467b48Spatrick "Instructions are not in same basic block");
348509467b48Spatrick
3486097a140dSpatrick // If before RA, StartMI may be def through COPY, we need to adjust it to the
3487097a140dSpatrick // real def. See function getForwardingDefMI.
3488097a140dSpatrick if (MRI.isSSA()) {
3489097a140dSpatrick bool Reads, Writes;
3490097a140dSpatrick std::tie(Reads, Writes) = StartMI->readsWritesVirtualRegister(RegNo);
3491097a140dSpatrick if (!Reads && !Writes) {
3492097a140dSpatrick assert(Register::isVirtualRegister(RegNo) &&
3493097a140dSpatrick "Must be a virtual register");
3494097a140dSpatrick // Get real def and ignore copies.
3495097a140dSpatrick StartMI = MRI.getVRegDef(RegNo);
3496097a140dSpatrick }
3497097a140dSpatrick }
3498097a140dSpatrick
349909467b48Spatrick bool IsKillSet = false;
350009467b48Spatrick
350109467b48Spatrick auto clearOperandKillInfo = [=] (MachineInstr &MI, unsigned Index) {
350209467b48Spatrick MachineOperand &MO = MI.getOperand(Index);
350309467b48Spatrick if (MO.isReg() && MO.isUse() && MO.isKill() &&
350409467b48Spatrick getRegisterInfo().regsOverlap(MO.getReg(), RegNo))
350509467b48Spatrick MO.setIsKill(false);
350609467b48Spatrick };
350709467b48Spatrick
350809467b48Spatrick // Set killed flag for EndMI.
350909467b48Spatrick // No need to do anything if EndMI defines RegNo.
351009467b48Spatrick int UseIndex =
3511097a140dSpatrick EndMI->findRegisterUseOperandIdx(RegNo, false, &getRegisterInfo());
351209467b48Spatrick if (UseIndex != -1) {
3513097a140dSpatrick EndMI->getOperand(UseIndex).setIsKill(true);
351409467b48Spatrick IsKillSet = true;
351509467b48Spatrick // Clear killed flag for other EndMI operands related to RegNo. In some
351609467b48Spatrick // upexpected cases, killed may be set multiple times for same register
351709467b48Spatrick // operand in same MI.
3518097a140dSpatrick for (int i = 0, e = EndMI->getNumOperands(); i != e; ++i)
351909467b48Spatrick if (i != UseIndex)
3520097a140dSpatrick clearOperandKillInfo(*EndMI, i);
352109467b48Spatrick }
352209467b48Spatrick
352309467b48Spatrick // Walking the inst in reverse order (EndMI -> StartMI].
3524097a140dSpatrick MachineBasicBlock::reverse_iterator It = *EndMI;
3525097a140dSpatrick MachineBasicBlock::reverse_iterator E = EndMI->getParent()->rend();
352609467b48Spatrick // EndMI has been handled above, skip it here.
352709467b48Spatrick It++;
352809467b48Spatrick MachineOperand *MO = nullptr;
352909467b48Spatrick for (; It != E; ++It) {
353009467b48Spatrick // Skip insturctions which could not be a def/use of RegNo.
353109467b48Spatrick if (It->isDebugInstr() || It->isPosition())
353209467b48Spatrick continue;
353309467b48Spatrick
353409467b48Spatrick // Clear killed flag for all It operands related to RegNo. In some
353509467b48Spatrick // upexpected cases, killed may be set multiple times for same register
353609467b48Spatrick // operand in same MI.
353709467b48Spatrick for (int i = 0, e = It->getNumOperands(); i != e; ++i)
353809467b48Spatrick clearOperandKillInfo(*It, i);
353909467b48Spatrick
354009467b48Spatrick // If killed is not set, set killed for its last use or set dead for its def
354109467b48Spatrick // if no use found.
354209467b48Spatrick if (!IsKillSet) {
354309467b48Spatrick if ((MO = It->findRegisterUseOperand(RegNo, false, &getRegisterInfo()))) {
354409467b48Spatrick // Use found, set it killed.
354509467b48Spatrick IsKillSet = true;
354609467b48Spatrick MO->setIsKill(true);
354709467b48Spatrick continue;
354809467b48Spatrick } else if ((MO = It->findRegisterDefOperand(RegNo, false, true,
354909467b48Spatrick &getRegisterInfo()))) {
355009467b48Spatrick // No use found, set dead for its def.
3551097a140dSpatrick assert(&*It == StartMI && "No new def between StartMI and EndMI.");
355209467b48Spatrick MO->setIsDead(true);
355309467b48Spatrick break;
355409467b48Spatrick }
355509467b48Spatrick }
355609467b48Spatrick
3557097a140dSpatrick if ((&*It) == StartMI)
355809467b48Spatrick break;
355909467b48Spatrick }
356009467b48Spatrick // Ensure RegMo liveness is killed after EndMI.
356109467b48Spatrick assert((IsKillSet || (MO && MO->isDead())) &&
356209467b48Spatrick "RegNo should be killed or dead");
356309467b48Spatrick }
356409467b48Spatrick
356509467b48Spatrick // This opt tries to convert the following imm form to an index form to save an
356609467b48Spatrick // add for stack variables.
356709467b48Spatrick // Return false if no such pattern found.
356809467b48Spatrick //
356909467b48Spatrick // ADDI instr: ToBeChangedReg = ADDI FrameBaseReg, OffsetAddi
357009467b48Spatrick // ADD instr: ToBeDeletedReg = ADD ToBeChangedReg(killed), ScaleReg
357109467b48Spatrick // Imm instr: Reg = op OffsetImm, ToBeDeletedReg(killed)
357209467b48Spatrick //
357309467b48Spatrick // can be converted to:
357409467b48Spatrick //
357509467b48Spatrick // new ADDI instr: ToBeChangedReg = ADDI FrameBaseReg, (OffsetAddi + OffsetImm)
357609467b48Spatrick // Index instr: Reg = opx ScaleReg, ToBeChangedReg(killed)
357709467b48Spatrick //
357809467b48Spatrick // In order to eliminate ADD instr, make sure that:
357909467b48Spatrick // 1: (OffsetAddi + OffsetImm) must be int16 since this offset will be used in
358009467b48Spatrick // new ADDI instr and ADDI can only take int16 Imm.
358109467b48Spatrick // 2: ToBeChangedReg must be killed in ADD instr and there is no other use
358209467b48Spatrick // between ADDI and ADD instr since its original def in ADDI will be changed
358309467b48Spatrick // in new ADDI instr. And also there should be no new def for it between
358409467b48Spatrick // ADD and Imm instr as ToBeChangedReg will be used in Index instr.
358509467b48Spatrick // 3: ToBeDeletedReg must be killed in Imm instr and there is no other use
358609467b48Spatrick // between ADD and Imm instr since ADD instr will be eliminated.
358709467b48Spatrick // 4: ScaleReg must not be redefined between ADD and Imm instr since it will be
358809467b48Spatrick // moved to Index instr.
foldFrameOffset(MachineInstr & MI) const358909467b48Spatrick bool PPCInstrInfo::foldFrameOffset(MachineInstr &MI) const {
359009467b48Spatrick MachineFunction *MF = MI.getParent()->getParent();
359109467b48Spatrick MachineRegisterInfo *MRI = &MF->getRegInfo();
359209467b48Spatrick bool PostRA = !MRI->isSSA();
359309467b48Spatrick // Do this opt after PEI which is after RA. The reason is stack slot expansion
359409467b48Spatrick // in PEI may expose such opportunities since in PEI, stack slot offsets to
359509467b48Spatrick // frame base(OffsetAddi) are determined.
359609467b48Spatrick if (!PostRA)
359709467b48Spatrick return false;
359809467b48Spatrick unsigned ToBeDeletedReg = 0;
359909467b48Spatrick int64_t OffsetImm = 0;
360009467b48Spatrick unsigned XFormOpcode = 0;
360109467b48Spatrick ImmInstrInfo III;
360209467b48Spatrick
360309467b48Spatrick // Check if Imm instr meets requirement.
360409467b48Spatrick if (!isImmInstrEligibleForFolding(MI, ToBeDeletedReg, XFormOpcode, OffsetImm,
360509467b48Spatrick III))
360609467b48Spatrick return false;
360709467b48Spatrick
360809467b48Spatrick bool OtherIntermediateUse = false;
360909467b48Spatrick MachineInstr *ADDMI = getDefMIPostRA(ToBeDeletedReg, MI, OtherIntermediateUse);
361009467b48Spatrick
361109467b48Spatrick // Exit if there is other use between ADD and Imm instr or no def found.
361209467b48Spatrick if (OtherIntermediateUse || !ADDMI)
361309467b48Spatrick return false;
361409467b48Spatrick
361509467b48Spatrick // Check if ADD instr meets requirement.
361609467b48Spatrick if (!isADDInstrEligibleForFolding(*ADDMI))
361709467b48Spatrick return false;
361809467b48Spatrick
361909467b48Spatrick unsigned ScaleRegIdx = 0;
362009467b48Spatrick int64_t OffsetAddi = 0;
362109467b48Spatrick MachineInstr *ADDIMI = nullptr;
362209467b48Spatrick
362309467b48Spatrick // Check if there is a valid ToBeChangedReg in ADDMI.
362409467b48Spatrick // 1: It must be killed.
362509467b48Spatrick // 2: Its definition must be a valid ADDIMI.
362609467b48Spatrick // 3: It must satify int16 offset requirement.
362709467b48Spatrick if (isValidToBeChangedReg(ADDMI, 1, ADDIMI, OffsetAddi, OffsetImm))
362809467b48Spatrick ScaleRegIdx = 2;
362909467b48Spatrick else if (isValidToBeChangedReg(ADDMI, 2, ADDIMI, OffsetAddi, OffsetImm))
363009467b48Spatrick ScaleRegIdx = 1;
363109467b48Spatrick else
363209467b48Spatrick return false;
363309467b48Spatrick
363409467b48Spatrick assert(ADDIMI && "There should be ADDIMI for valid ToBeChangedReg.");
3635*d415bd75Srobert Register ToBeChangedReg = ADDIMI->getOperand(0).getReg();
3636*d415bd75Srobert Register ScaleReg = ADDMI->getOperand(ScaleRegIdx).getReg();
363709467b48Spatrick auto NewDefFor = [&](unsigned Reg, MachineBasicBlock::iterator Start,
363809467b48Spatrick MachineBasicBlock::iterator End) {
363909467b48Spatrick for (auto It = ++Start; It != End; It++)
364009467b48Spatrick if (It->modifiesRegister(Reg, &getRegisterInfo()))
364109467b48Spatrick return true;
364209467b48Spatrick return false;
364309467b48Spatrick };
3644097a140dSpatrick
3645097a140dSpatrick // We are trying to replace the ImmOpNo with ScaleReg. Give up if it is
3646097a140dSpatrick // treated as special zero when ScaleReg is R0/X0 register.
3647097a140dSpatrick if (III.ZeroIsSpecialOrig == III.ImmOpNo &&
3648097a140dSpatrick (ScaleReg == PPC::R0 || ScaleReg == PPC::X0))
3649097a140dSpatrick return false;
3650097a140dSpatrick
365109467b48Spatrick // Make sure no other def for ToBeChangedReg and ScaleReg between ADD Instr
365209467b48Spatrick // and Imm Instr.
365309467b48Spatrick if (NewDefFor(ToBeChangedReg, *ADDMI, MI) || NewDefFor(ScaleReg, *ADDMI, MI))
365409467b48Spatrick return false;
365509467b48Spatrick
365609467b48Spatrick // Now start to do the transformation.
365709467b48Spatrick LLVM_DEBUG(dbgs() << "Replace instruction: "
365809467b48Spatrick << "\n");
365909467b48Spatrick LLVM_DEBUG(ADDIMI->dump());
366009467b48Spatrick LLVM_DEBUG(ADDMI->dump());
366109467b48Spatrick LLVM_DEBUG(MI.dump());
366209467b48Spatrick LLVM_DEBUG(dbgs() << "with: "
366309467b48Spatrick << "\n");
366409467b48Spatrick
366509467b48Spatrick // Update ADDI instr.
366609467b48Spatrick ADDIMI->getOperand(2).setImm(OffsetAddi + OffsetImm);
366709467b48Spatrick
366809467b48Spatrick // Update Imm instr.
366909467b48Spatrick MI.setDesc(get(XFormOpcode));
367009467b48Spatrick MI.getOperand(III.ImmOpNo)
367109467b48Spatrick .ChangeToRegister(ScaleReg, false, false,
367209467b48Spatrick ADDMI->getOperand(ScaleRegIdx).isKill());
367309467b48Spatrick
367409467b48Spatrick MI.getOperand(III.OpNoForForwarding)
367509467b48Spatrick .ChangeToRegister(ToBeChangedReg, false, false, true);
367609467b48Spatrick
367709467b48Spatrick // Eliminate ADD instr.
367809467b48Spatrick ADDMI->eraseFromParent();
367909467b48Spatrick
368009467b48Spatrick LLVM_DEBUG(ADDIMI->dump());
368109467b48Spatrick LLVM_DEBUG(MI.dump());
368209467b48Spatrick
368309467b48Spatrick return true;
368409467b48Spatrick }
368509467b48Spatrick
isADDIInstrEligibleForFolding(MachineInstr & ADDIMI,int64_t & Imm) const368609467b48Spatrick bool PPCInstrInfo::isADDIInstrEligibleForFolding(MachineInstr &ADDIMI,
368709467b48Spatrick int64_t &Imm) const {
368809467b48Spatrick unsigned Opc = ADDIMI.getOpcode();
368909467b48Spatrick
369009467b48Spatrick // Exit if the instruction is not ADDI.
369109467b48Spatrick if (Opc != PPC::ADDI && Opc != PPC::ADDI8)
369209467b48Spatrick return false;
369309467b48Spatrick
36947299aa8dSpatrick // The operand may not necessarily be an immediate - it could be a relocation.
36957299aa8dSpatrick if (!ADDIMI.getOperand(2).isImm())
36967299aa8dSpatrick return false;
36977299aa8dSpatrick
369809467b48Spatrick Imm = ADDIMI.getOperand(2).getImm();
369909467b48Spatrick
370009467b48Spatrick return true;
370109467b48Spatrick }
370209467b48Spatrick
isADDInstrEligibleForFolding(MachineInstr & ADDMI) const370309467b48Spatrick bool PPCInstrInfo::isADDInstrEligibleForFolding(MachineInstr &ADDMI) const {
370409467b48Spatrick unsigned Opc = ADDMI.getOpcode();
370509467b48Spatrick
370609467b48Spatrick // Exit if the instruction is not ADD.
370709467b48Spatrick return Opc == PPC::ADD4 || Opc == PPC::ADD8;
370809467b48Spatrick }
370909467b48Spatrick
isImmInstrEligibleForFolding(MachineInstr & MI,unsigned & ToBeDeletedReg,unsigned & XFormOpcode,int64_t & OffsetImm,ImmInstrInfo & III) const371009467b48Spatrick bool PPCInstrInfo::isImmInstrEligibleForFolding(MachineInstr &MI,
371109467b48Spatrick unsigned &ToBeDeletedReg,
371209467b48Spatrick unsigned &XFormOpcode,
371309467b48Spatrick int64_t &OffsetImm,
371409467b48Spatrick ImmInstrInfo &III) const {
371509467b48Spatrick // Only handle load/store.
371609467b48Spatrick if (!MI.mayLoadOrStore())
371709467b48Spatrick return false;
371809467b48Spatrick
371909467b48Spatrick unsigned Opc = MI.getOpcode();
372009467b48Spatrick
372109467b48Spatrick XFormOpcode = RI.getMappedIdxOpcForImmOpc(Opc);
372209467b48Spatrick
372309467b48Spatrick // Exit if instruction has no index form.
372409467b48Spatrick if (XFormOpcode == PPC::INSTRUCTION_LIST_END)
372509467b48Spatrick return false;
372609467b48Spatrick
372709467b48Spatrick // TODO: sync the logic between instrHasImmForm() and ImmToIdxMap.
372809467b48Spatrick if (!instrHasImmForm(XFormOpcode, isVFRegister(MI.getOperand(0).getReg()),
372909467b48Spatrick III, true))
373009467b48Spatrick return false;
373109467b48Spatrick
373209467b48Spatrick if (!III.IsSummingOperands)
373309467b48Spatrick return false;
373409467b48Spatrick
373509467b48Spatrick MachineOperand ImmOperand = MI.getOperand(III.ImmOpNo);
373609467b48Spatrick MachineOperand RegOperand = MI.getOperand(III.OpNoForForwarding);
373709467b48Spatrick // Only support imm operands, not relocation slots or others.
373809467b48Spatrick if (!ImmOperand.isImm())
373909467b48Spatrick return false;
374009467b48Spatrick
374109467b48Spatrick assert(RegOperand.isReg() && "Instruction format is not right");
374209467b48Spatrick
374309467b48Spatrick // There are other use for ToBeDeletedReg after Imm instr, can not delete it.
374409467b48Spatrick if (!RegOperand.isKill())
374509467b48Spatrick return false;
374609467b48Spatrick
374709467b48Spatrick ToBeDeletedReg = RegOperand.getReg();
374809467b48Spatrick OffsetImm = ImmOperand.getImm();
374909467b48Spatrick
375009467b48Spatrick return true;
375109467b48Spatrick }
375209467b48Spatrick
isValidToBeChangedReg(MachineInstr * ADDMI,unsigned Index,MachineInstr * & ADDIMI,int64_t & OffsetAddi,int64_t OffsetImm) const375309467b48Spatrick bool PPCInstrInfo::isValidToBeChangedReg(MachineInstr *ADDMI, unsigned Index,
375409467b48Spatrick MachineInstr *&ADDIMI,
375509467b48Spatrick int64_t &OffsetAddi,
375609467b48Spatrick int64_t OffsetImm) const {
375709467b48Spatrick assert((Index == 1 || Index == 2) && "Invalid operand index for add.");
375809467b48Spatrick MachineOperand &MO = ADDMI->getOperand(Index);
375909467b48Spatrick
376009467b48Spatrick if (!MO.isKill())
376109467b48Spatrick return false;
376209467b48Spatrick
376309467b48Spatrick bool OtherIntermediateUse = false;
376409467b48Spatrick
376509467b48Spatrick ADDIMI = getDefMIPostRA(MO.getReg(), *ADDMI, OtherIntermediateUse);
376609467b48Spatrick // Currently handle only one "add + Imminstr" pair case, exit if other
376709467b48Spatrick // intermediate use for ToBeChangedReg found.
376809467b48Spatrick // TODO: handle the cases where there are other "add + Imminstr" pairs
376909467b48Spatrick // with same offset in Imminstr which is like:
377009467b48Spatrick //
377109467b48Spatrick // ADDI instr: ToBeChangedReg = ADDI FrameBaseReg, OffsetAddi
377209467b48Spatrick // ADD instr1: ToBeDeletedReg1 = ADD ToBeChangedReg, ScaleReg1
377309467b48Spatrick // Imm instr1: Reg1 = op1 OffsetImm, ToBeDeletedReg1(killed)
377409467b48Spatrick // ADD instr2: ToBeDeletedReg2 = ADD ToBeChangedReg(killed), ScaleReg2
377509467b48Spatrick // Imm instr2: Reg2 = op2 OffsetImm, ToBeDeletedReg2(killed)
377609467b48Spatrick //
377709467b48Spatrick // can be converted to:
377809467b48Spatrick //
377909467b48Spatrick // new ADDI instr: ToBeChangedReg = ADDI FrameBaseReg,
378009467b48Spatrick // (OffsetAddi + OffsetImm)
378109467b48Spatrick // Index instr1: Reg1 = opx1 ScaleReg1, ToBeChangedReg
378209467b48Spatrick // Index instr2: Reg2 = opx2 ScaleReg2, ToBeChangedReg(killed)
378309467b48Spatrick
378409467b48Spatrick if (OtherIntermediateUse || !ADDIMI)
378509467b48Spatrick return false;
378609467b48Spatrick // Check if ADDI instr meets requirement.
378709467b48Spatrick if (!isADDIInstrEligibleForFolding(*ADDIMI, OffsetAddi))
378809467b48Spatrick return false;
378909467b48Spatrick
379009467b48Spatrick if (isInt<16>(OffsetAddi + OffsetImm))
379109467b48Spatrick return true;
379209467b48Spatrick return false;
379309467b48Spatrick }
379409467b48Spatrick
379509467b48Spatrick // If this instruction has an immediate form and one of its operands is a
379609467b48Spatrick // result of a load-immediate or an add-immediate, convert it to
379709467b48Spatrick // the immediate form if the constant is in range.
convertToImmediateForm(MachineInstr & MI,MachineInstr ** KilledDef) const379809467b48Spatrick bool PPCInstrInfo::convertToImmediateForm(MachineInstr &MI,
379909467b48Spatrick MachineInstr **KilledDef) const {
380009467b48Spatrick MachineFunction *MF = MI.getParent()->getParent();
380109467b48Spatrick MachineRegisterInfo *MRI = &MF->getRegInfo();
380209467b48Spatrick bool PostRA = !MRI->isSSA();
380309467b48Spatrick bool SeenIntermediateUse = true;
380409467b48Spatrick unsigned ForwardingOperand = ~0U;
380509467b48Spatrick MachineInstr *DefMI = getForwardingDefMI(MI, ForwardingOperand,
380609467b48Spatrick SeenIntermediateUse);
380709467b48Spatrick if (!DefMI)
380809467b48Spatrick return false;
380909467b48Spatrick assert(ForwardingOperand < MI.getNumOperands() &&
381009467b48Spatrick "The forwarding operand needs to be valid at this point");
381109467b48Spatrick bool IsForwardingOperandKilled = MI.getOperand(ForwardingOperand).isKill();
381209467b48Spatrick bool KillFwdDefMI = !SeenIntermediateUse && IsForwardingOperandKilled;
381309467b48Spatrick if (KilledDef && KillFwdDefMI)
381409467b48Spatrick *KilledDef = DefMI;
381509467b48Spatrick
3816097a140dSpatrick // If this is a imm instruction and its register operands is produced by ADDI,
3817097a140dSpatrick // put the imm into imm inst directly.
3818097a140dSpatrick if (RI.getMappedIdxOpcForImmOpc(MI.getOpcode()) !=
3819097a140dSpatrick PPC::INSTRUCTION_LIST_END &&
3820097a140dSpatrick transformToNewImmFormFedByAdd(MI, *DefMI, ForwardingOperand))
3821097a140dSpatrick return true;
3822097a140dSpatrick
382309467b48Spatrick ImmInstrInfo III;
382409467b48Spatrick bool IsVFReg = MI.getOperand(0).isReg()
382509467b48Spatrick ? isVFRegister(MI.getOperand(0).getReg())
382609467b48Spatrick : false;
382709467b48Spatrick bool HasImmForm = instrHasImmForm(MI.getOpcode(), IsVFReg, III, PostRA);
382809467b48Spatrick // If this is a reg+reg instruction that has a reg+imm form,
382909467b48Spatrick // and one of the operands is produced by an add-immediate,
383009467b48Spatrick // try to convert it.
383109467b48Spatrick if (HasImmForm &&
383209467b48Spatrick transformToImmFormFedByAdd(MI, III, ForwardingOperand, *DefMI,
383309467b48Spatrick KillFwdDefMI))
383409467b48Spatrick return true;
383509467b48Spatrick
383609467b48Spatrick // If this is a reg+reg instruction that has a reg+imm form,
383709467b48Spatrick // and one of the operands is produced by LI, convert it now.
3838097a140dSpatrick if (HasImmForm &&
3839097a140dSpatrick transformToImmFormFedByLI(MI, III, ForwardingOperand, *DefMI))
384009467b48Spatrick return true;
384109467b48Spatrick
3842097a140dSpatrick // If this is not a reg+reg, but the DefMI is LI/LI8, check if its user MI
3843097a140dSpatrick // can be simpified to LI.
3844097a140dSpatrick if (!HasImmForm && simplifyToLI(MI, *DefMI, ForwardingOperand, KilledDef))
384509467b48Spatrick return true;
3846097a140dSpatrick
384709467b48Spatrick return false;
384809467b48Spatrick }
384909467b48Spatrick
combineRLWINM(MachineInstr & MI,MachineInstr ** ToErase) const385073471bf0Spatrick bool PPCInstrInfo::combineRLWINM(MachineInstr &MI,
385173471bf0Spatrick MachineInstr **ToErase) const {
385273471bf0Spatrick MachineRegisterInfo *MRI = &MI.getParent()->getParent()->getRegInfo();
3853*d415bd75Srobert Register FoldingReg = MI.getOperand(1).getReg();
3854*d415bd75Srobert if (!FoldingReg.isVirtual())
385573471bf0Spatrick return false;
385673471bf0Spatrick MachineInstr *SrcMI = MRI->getVRegDef(FoldingReg);
385773471bf0Spatrick if (SrcMI->getOpcode() != PPC::RLWINM &&
385873471bf0Spatrick SrcMI->getOpcode() != PPC::RLWINM_rec &&
385973471bf0Spatrick SrcMI->getOpcode() != PPC::RLWINM8 &&
386073471bf0Spatrick SrcMI->getOpcode() != PPC::RLWINM8_rec)
386173471bf0Spatrick return false;
386273471bf0Spatrick assert((MI.getOperand(2).isImm() && MI.getOperand(3).isImm() &&
386373471bf0Spatrick MI.getOperand(4).isImm() && SrcMI->getOperand(2).isImm() &&
386473471bf0Spatrick SrcMI->getOperand(3).isImm() && SrcMI->getOperand(4).isImm()) &&
386573471bf0Spatrick "Invalid PPC::RLWINM Instruction!");
386673471bf0Spatrick uint64_t SHSrc = SrcMI->getOperand(2).getImm();
386773471bf0Spatrick uint64_t SHMI = MI.getOperand(2).getImm();
386873471bf0Spatrick uint64_t MBSrc = SrcMI->getOperand(3).getImm();
386973471bf0Spatrick uint64_t MBMI = MI.getOperand(3).getImm();
387073471bf0Spatrick uint64_t MESrc = SrcMI->getOperand(4).getImm();
387173471bf0Spatrick uint64_t MEMI = MI.getOperand(4).getImm();
387273471bf0Spatrick
387373471bf0Spatrick assert((MEMI < 32 && MESrc < 32 && MBMI < 32 && MBSrc < 32) &&
387473471bf0Spatrick "Invalid PPC::RLWINM Instruction!");
387573471bf0Spatrick // If MBMI is bigger than MEMI, we always can not get run of ones.
387673471bf0Spatrick // RotatedSrcMask non-wrap:
387773471bf0Spatrick // 0........31|32........63
387873471bf0Spatrick // RotatedSrcMask: B---E B---E
387973471bf0Spatrick // MaskMI: -----------|--E B------
388073471bf0Spatrick // Result: ----- --- (Bad candidate)
388173471bf0Spatrick //
388273471bf0Spatrick // RotatedSrcMask wrap:
388373471bf0Spatrick // 0........31|32........63
388473471bf0Spatrick // RotatedSrcMask: --E B----|--E B----
388573471bf0Spatrick // MaskMI: -----------|--E B------
388673471bf0Spatrick // Result: --- -----|--- ----- (Bad candidate)
388773471bf0Spatrick //
388873471bf0Spatrick // One special case is RotatedSrcMask is a full set mask.
388973471bf0Spatrick // RotatedSrcMask full:
389073471bf0Spatrick // 0........31|32........63
389173471bf0Spatrick // RotatedSrcMask: ------EB---|-------EB---
389273471bf0Spatrick // MaskMI: -----------|--E B------
389373471bf0Spatrick // Result: -----------|--- ------- (Good candidate)
389473471bf0Spatrick
389573471bf0Spatrick // Mark special case.
389673471bf0Spatrick bool SrcMaskFull = (MBSrc - MESrc == 1) || (MBSrc == 0 && MESrc == 31);
389773471bf0Spatrick
389873471bf0Spatrick // For other MBMI > MEMI cases, just return.
389973471bf0Spatrick if ((MBMI > MEMI) && !SrcMaskFull)
390073471bf0Spatrick return false;
390173471bf0Spatrick
390273471bf0Spatrick // Handle MBMI <= MEMI cases.
390373471bf0Spatrick APInt MaskMI = APInt::getBitsSetWithWrap(32, 32 - MEMI - 1, 32 - MBMI);
390473471bf0Spatrick // In MI, we only need low 32 bits of SrcMI, just consider about low 32
390573471bf0Spatrick // bit of SrcMI mask. Note that in APInt, lowerest bit is at index 0,
390673471bf0Spatrick // while in PowerPC ISA, lowerest bit is at index 63.
390773471bf0Spatrick APInt MaskSrc = APInt::getBitsSetWithWrap(32, 32 - MESrc - 1, 32 - MBSrc);
390873471bf0Spatrick
390973471bf0Spatrick APInt RotatedSrcMask = MaskSrc.rotl(SHMI);
391073471bf0Spatrick APInt FinalMask = RotatedSrcMask & MaskMI;
391173471bf0Spatrick uint32_t NewMB, NewME;
391273471bf0Spatrick bool Simplified = false;
391373471bf0Spatrick
391473471bf0Spatrick // If final mask is 0, MI result should be 0 too.
3915*d415bd75Srobert if (FinalMask.isZero()) {
391673471bf0Spatrick bool Is64Bit =
391773471bf0Spatrick (MI.getOpcode() == PPC::RLWINM8 || MI.getOpcode() == PPC::RLWINM8_rec);
391873471bf0Spatrick Simplified = true;
391973471bf0Spatrick LLVM_DEBUG(dbgs() << "Replace Instr: ");
392073471bf0Spatrick LLVM_DEBUG(MI.dump());
392173471bf0Spatrick
392273471bf0Spatrick if (MI.getOpcode() == PPC::RLWINM || MI.getOpcode() == PPC::RLWINM8) {
392373471bf0Spatrick // Replace MI with "LI 0"
3924*d415bd75Srobert MI.removeOperand(4);
3925*d415bd75Srobert MI.removeOperand(3);
3926*d415bd75Srobert MI.removeOperand(2);
392773471bf0Spatrick MI.getOperand(1).ChangeToImmediate(0);
392873471bf0Spatrick MI.setDesc(get(Is64Bit ? PPC::LI8 : PPC::LI));
392973471bf0Spatrick } else {
393073471bf0Spatrick // Replace MI with "ANDI_rec reg, 0"
3931*d415bd75Srobert MI.removeOperand(4);
3932*d415bd75Srobert MI.removeOperand(3);
393373471bf0Spatrick MI.getOperand(2).setImm(0);
393473471bf0Spatrick MI.setDesc(get(Is64Bit ? PPC::ANDI8_rec : PPC::ANDI_rec));
393573471bf0Spatrick MI.getOperand(1).setReg(SrcMI->getOperand(1).getReg());
393673471bf0Spatrick if (SrcMI->getOperand(1).isKill()) {
393773471bf0Spatrick MI.getOperand(1).setIsKill(true);
393873471bf0Spatrick SrcMI->getOperand(1).setIsKill(false);
393973471bf0Spatrick } else
394073471bf0Spatrick // About to replace MI.getOperand(1), clear its kill flag.
394173471bf0Spatrick MI.getOperand(1).setIsKill(false);
394273471bf0Spatrick }
394373471bf0Spatrick
394473471bf0Spatrick LLVM_DEBUG(dbgs() << "With: ");
394573471bf0Spatrick LLVM_DEBUG(MI.dump());
394673471bf0Spatrick
394773471bf0Spatrick } else if ((isRunOfOnes((unsigned)(FinalMask.getZExtValue()), NewMB, NewME) &&
394873471bf0Spatrick NewMB <= NewME) ||
394973471bf0Spatrick SrcMaskFull) {
395073471bf0Spatrick // Here we only handle MBMI <= MEMI case, so NewMB must be no bigger
395173471bf0Spatrick // than NewME. Otherwise we get a 64 bit value after folding, but MI
395273471bf0Spatrick // return a 32 bit value.
395373471bf0Spatrick Simplified = true;
395473471bf0Spatrick LLVM_DEBUG(dbgs() << "Converting Instr: ");
395573471bf0Spatrick LLVM_DEBUG(MI.dump());
395673471bf0Spatrick
395773471bf0Spatrick uint16_t NewSH = (SHSrc + SHMI) % 32;
395873471bf0Spatrick MI.getOperand(2).setImm(NewSH);
395973471bf0Spatrick // If SrcMI mask is full, no need to update MBMI and MEMI.
396073471bf0Spatrick if (!SrcMaskFull) {
396173471bf0Spatrick MI.getOperand(3).setImm(NewMB);
396273471bf0Spatrick MI.getOperand(4).setImm(NewME);
396373471bf0Spatrick }
396473471bf0Spatrick MI.getOperand(1).setReg(SrcMI->getOperand(1).getReg());
396573471bf0Spatrick if (SrcMI->getOperand(1).isKill()) {
396673471bf0Spatrick MI.getOperand(1).setIsKill(true);
396773471bf0Spatrick SrcMI->getOperand(1).setIsKill(false);
396873471bf0Spatrick } else
396973471bf0Spatrick // About to replace MI.getOperand(1), clear its kill flag.
397073471bf0Spatrick MI.getOperand(1).setIsKill(false);
397173471bf0Spatrick
397273471bf0Spatrick LLVM_DEBUG(dbgs() << "To: ");
397373471bf0Spatrick LLVM_DEBUG(MI.dump());
397473471bf0Spatrick }
397573471bf0Spatrick if (Simplified & MRI->use_nodbg_empty(FoldingReg) &&
397673471bf0Spatrick !SrcMI->hasImplicitDef()) {
397773471bf0Spatrick // If FoldingReg has no non-debug use and it has no implicit def (it
397873471bf0Spatrick // is not RLWINMO or RLWINM8o), it's safe to delete its def SrcMI.
397973471bf0Spatrick // Otherwise keep it.
398073471bf0Spatrick *ToErase = SrcMI;
398173471bf0Spatrick LLVM_DEBUG(dbgs() << "Delete dead instruction: ");
398273471bf0Spatrick LLVM_DEBUG(SrcMI->dump());
398373471bf0Spatrick }
398473471bf0Spatrick return Simplified;
398573471bf0Spatrick }
398673471bf0Spatrick
instrHasImmForm(unsigned Opc,bool IsVFReg,ImmInstrInfo & III,bool PostRA) const398709467b48Spatrick bool PPCInstrInfo::instrHasImmForm(unsigned Opc, bool IsVFReg,
398809467b48Spatrick ImmInstrInfo &III, bool PostRA) const {
398909467b48Spatrick // The vast majority of the instructions would need their operand 2 replaced
399009467b48Spatrick // with an immediate when switching to the reg+imm form. A marked exception
399109467b48Spatrick // are the update form loads/stores for which a constant operand 2 would need
399209467b48Spatrick // to turn into a displacement and move operand 1 to the operand 2 position.
399309467b48Spatrick III.ImmOpNo = 2;
399409467b48Spatrick III.OpNoForForwarding = 2;
399509467b48Spatrick III.ImmWidth = 16;
399609467b48Spatrick III.ImmMustBeMultipleOf = 1;
399709467b48Spatrick III.TruncateImmTo = 0;
399809467b48Spatrick III.IsSummingOperands = false;
399909467b48Spatrick switch (Opc) {
400009467b48Spatrick default: return false;
400109467b48Spatrick case PPC::ADD4:
400209467b48Spatrick case PPC::ADD8:
400309467b48Spatrick III.SignedImm = true;
400409467b48Spatrick III.ZeroIsSpecialOrig = 0;
400509467b48Spatrick III.ZeroIsSpecialNew = 1;
400609467b48Spatrick III.IsCommutative = true;
400709467b48Spatrick III.IsSummingOperands = true;
400809467b48Spatrick III.ImmOpcode = Opc == PPC::ADD4 ? PPC::ADDI : PPC::ADDI8;
400909467b48Spatrick break;
401009467b48Spatrick case PPC::ADDC:
401109467b48Spatrick case PPC::ADDC8:
401209467b48Spatrick III.SignedImm = true;
401309467b48Spatrick III.ZeroIsSpecialOrig = 0;
401409467b48Spatrick III.ZeroIsSpecialNew = 0;
401509467b48Spatrick III.IsCommutative = true;
401609467b48Spatrick III.IsSummingOperands = true;
401709467b48Spatrick III.ImmOpcode = Opc == PPC::ADDC ? PPC::ADDIC : PPC::ADDIC8;
401809467b48Spatrick break;
401909467b48Spatrick case PPC::ADDC_rec:
402009467b48Spatrick III.SignedImm = true;
402109467b48Spatrick III.ZeroIsSpecialOrig = 0;
402209467b48Spatrick III.ZeroIsSpecialNew = 0;
402309467b48Spatrick III.IsCommutative = true;
402409467b48Spatrick III.IsSummingOperands = true;
402509467b48Spatrick III.ImmOpcode = PPC::ADDIC_rec;
402609467b48Spatrick break;
402709467b48Spatrick case PPC::SUBFC:
402809467b48Spatrick case PPC::SUBFC8:
402909467b48Spatrick III.SignedImm = true;
403009467b48Spatrick III.ZeroIsSpecialOrig = 0;
403109467b48Spatrick III.ZeroIsSpecialNew = 0;
403209467b48Spatrick III.IsCommutative = false;
403309467b48Spatrick III.ImmOpcode = Opc == PPC::SUBFC ? PPC::SUBFIC : PPC::SUBFIC8;
403409467b48Spatrick break;
403509467b48Spatrick case PPC::CMPW:
403609467b48Spatrick case PPC::CMPD:
403709467b48Spatrick III.SignedImm = true;
403809467b48Spatrick III.ZeroIsSpecialOrig = 0;
403909467b48Spatrick III.ZeroIsSpecialNew = 0;
404009467b48Spatrick III.IsCommutative = false;
404109467b48Spatrick III.ImmOpcode = Opc == PPC::CMPW ? PPC::CMPWI : PPC::CMPDI;
404209467b48Spatrick break;
404309467b48Spatrick case PPC::CMPLW:
404409467b48Spatrick case PPC::CMPLD:
404509467b48Spatrick III.SignedImm = false;
404609467b48Spatrick III.ZeroIsSpecialOrig = 0;
404709467b48Spatrick III.ZeroIsSpecialNew = 0;
404809467b48Spatrick III.IsCommutative = false;
404909467b48Spatrick III.ImmOpcode = Opc == PPC::CMPLW ? PPC::CMPLWI : PPC::CMPLDI;
405009467b48Spatrick break;
405109467b48Spatrick case PPC::AND_rec:
405209467b48Spatrick case PPC::AND8_rec:
405309467b48Spatrick case PPC::OR:
405409467b48Spatrick case PPC::OR8:
405509467b48Spatrick case PPC::XOR:
405609467b48Spatrick case PPC::XOR8:
405709467b48Spatrick III.SignedImm = false;
405809467b48Spatrick III.ZeroIsSpecialOrig = 0;
405909467b48Spatrick III.ZeroIsSpecialNew = 0;
406009467b48Spatrick III.IsCommutative = true;
406109467b48Spatrick switch(Opc) {
406209467b48Spatrick default: llvm_unreachable("Unknown opcode");
406309467b48Spatrick case PPC::AND_rec:
406409467b48Spatrick III.ImmOpcode = PPC::ANDI_rec;
406509467b48Spatrick break;
406609467b48Spatrick case PPC::AND8_rec:
406709467b48Spatrick III.ImmOpcode = PPC::ANDI8_rec;
406809467b48Spatrick break;
406909467b48Spatrick case PPC::OR: III.ImmOpcode = PPC::ORI; break;
407009467b48Spatrick case PPC::OR8: III.ImmOpcode = PPC::ORI8; break;
407109467b48Spatrick case PPC::XOR: III.ImmOpcode = PPC::XORI; break;
407209467b48Spatrick case PPC::XOR8: III.ImmOpcode = PPC::XORI8; break;
407309467b48Spatrick }
407409467b48Spatrick break;
407509467b48Spatrick case PPC::RLWNM:
407609467b48Spatrick case PPC::RLWNM8:
407709467b48Spatrick case PPC::RLWNM_rec:
407809467b48Spatrick case PPC::RLWNM8_rec:
407909467b48Spatrick case PPC::SLW:
408009467b48Spatrick case PPC::SLW8:
408109467b48Spatrick case PPC::SLW_rec:
408209467b48Spatrick case PPC::SLW8_rec:
408309467b48Spatrick case PPC::SRW:
408409467b48Spatrick case PPC::SRW8:
408509467b48Spatrick case PPC::SRW_rec:
408609467b48Spatrick case PPC::SRW8_rec:
408709467b48Spatrick case PPC::SRAW:
408809467b48Spatrick case PPC::SRAW_rec:
408909467b48Spatrick III.SignedImm = false;
409009467b48Spatrick III.ZeroIsSpecialOrig = 0;
409109467b48Spatrick III.ZeroIsSpecialNew = 0;
409209467b48Spatrick III.IsCommutative = false;
409309467b48Spatrick // This isn't actually true, but the instructions ignore any of the
409409467b48Spatrick // upper bits, so any immediate loaded with an LI is acceptable.
409509467b48Spatrick // This does not apply to shift right algebraic because a value
409609467b48Spatrick // out of range will produce a -1/0.
409709467b48Spatrick III.ImmWidth = 16;
409809467b48Spatrick if (Opc == PPC::RLWNM || Opc == PPC::RLWNM8 || Opc == PPC::RLWNM_rec ||
409909467b48Spatrick Opc == PPC::RLWNM8_rec)
410009467b48Spatrick III.TruncateImmTo = 5;
410109467b48Spatrick else
410209467b48Spatrick III.TruncateImmTo = 6;
410309467b48Spatrick switch(Opc) {
410409467b48Spatrick default: llvm_unreachable("Unknown opcode");
410509467b48Spatrick case PPC::RLWNM: III.ImmOpcode = PPC::RLWINM; break;
410609467b48Spatrick case PPC::RLWNM8: III.ImmOpcode = PPC::RLWINM8; break;
410709467b48Spatrick case PPC::RLWNM_rec:
410809467b48Spatrick III.ImmOpcode = PPC::RLWINM_rec;
410909467b48Spatrick break;
411009467b48Spatrick case PPC::RLWNM8_rec:
411109467b48Spatrick III.ImmOpcode = PPC::RLWINM8_rec;
411209467b48Spatrick break;
411309467b48Spatrick case PPC::SLW: III.ImmOpcode = PPC::RLWINM; break;
411409467b48Spatrick case PPC::SLW8: III.ImmOpcode = PPC::RLWINM8; break;
411509467b48Spatrick case PPC::SLW_rec:
411609467b48Spatrick III.ImmOpcode = PPC::RLWINM_rec;
411709467b48Spatrick break;
411809467b48Spatrick case PPC::SLW8_rec:
411909467b48Spatrick III.ImmOpcode = PPC::RLWINM8_rec;
412009467b48Spatrick break;
412109467b48Spatrick case PPC::SRW: III.ImmOpcode = PPC::RLWINM; break;
412209467b48Spatrick case PPC::SRW8: III.ImmOpcode = PPC::RLWINM8; break;
412309467b48Spatrick case PPC::SRW_rec:
412409467b48Spatrick III.ImmOpcode = PPC::RLWINM_rec;
412509467b48Spatrick break;
412609467b48Spatrick case PPC::SRW8_rec:
412709467b48Spatrick III.ImmOpcode = PPC::RLWINM8_rec;
412809467b48Spatrick break;
412909467b48Spatrick case PPC::SRAW:
413009467b48Spatrick III.ImmWidth = 5;
413109467b48Spatrick III.TruncateImmTo = 0;
413209467b48Spatrick III.ImmOpcode = PPC::SRAWI;
413309467b48Spatrick break;
413409467b48Spatrick case PPC::SRAW_rec:
413509467b48Spatrick III.ImmWidth = 5;
413609467b48Spatrick III.TruncateImmTo = 0;
413709467b48Spatrick III.ImmOpcode = PPC::SRAWI_rec;
413809467b48Spatrick break;
413909467b48Spatrick }
414009467b48Spatrick break;
414109467b48Spatrick case PPC::RLDCL:
414209467b48Spatrick case PPC::RLDCL_rec:
414309467b48Spatrick case PPC::RLDCR:
414409467b48Spatrick case PPC::RLDCR_rec:
414509467b48Spatrick case PPC::SLD:
414609467b48Spatrick case PPC::SLD_rec:
414709467b48Spatrick case PPC::SRD:
414809467b48Spatrick case PPC::SRD_rec:
414909467b48Spatrick case PPC::SRAD:
415009467b48Spatrick case PPC::SRAD_rec:
415109467b48Spatrick III.SignedImm = false;
415209467b48Spatrick III.ZeroIsSpecialOrig = 0;
415309467b48Spatrick III.ZeroIsSpecialNew = 0;
415409467b48Spatrick III.IsCommutative = false;
415509467b48Spatrick // This isn't actually true, but the instructions ignore any of the
415609467b48Spatrick // upper bits, so any immediate loaded with an LI is acceptable.
415709467b48Spatrick // This does not apply to shift right algebraic because a value
415809467b48Spatrick // out of range will produce a -1/0.
415909467b48Spatrick III.ImmWidth = 16;
416009467b48Spatrick if (Opc == PPC::RLDCL || Opc == PPC::RLDCL_rec || Opc == PPC::RLDCR ||
416109467b48Spatrick Opc == PPC::RLDCR_rec)
416209467b48Spatrick III.TruncateImmTo = 6;
416309467b48Spatrick else
416409467b48Spatrick III.TruncateImmTo = 7;
416509467b48Spatrick switch(Opc) {
416609467b48Spatrick default: llvm_unreachable("Unknown opcode");
416709467b48Spatrick case PPC::RLDCL: III.ImmOpcode = PPC::RLDICL; break;
416809467b48Spatrick case PPC::RLDCL_rec:
416909467b48Spatrick III.ImmOpcode = PPC::RLDICL_rec;
417009467b48Spatrick break;
417109467b48Spatrick case PPC::RLDCR: III.ImmOpcode = PPC::RLDICR; break;
417209467b48Spatrick case PPC::RLDCR_rec:
417309467b48Spatrick III.ImmOpcode = PPC::RLDICR_rec;
417409467b48Spatrick break;
417509467b48Spatrick case PPC::SLD: III.ImmOpcode = PPC::RLDICR; break;
417609467b48Spatrick case PPC::SLD_rec:
417709467b48Spatrick III.ImmOpcode = PPC::RLDICR_rec;
417809467b48Spatrick break;
417909467b48Spatrick case PPC::SRD: III.ImmOpcode = PPC::RLDICL; break;
418009467b48Spatrick case PPC::SRD_rec:
418109467b48Spatrick III.ImmOpcode = PPC::RLDICL_rec;
418209467b48Spatrick break;
418309467b48Spatrick case PPC::SRAD:
418409467b48Spatrick III.ImmWidth = 6;
418509467b48Spatrick III.TruncateImmTo = 0;
418609467b48Spatrick III.ImmOpcode = PPC::SRADI;
418709467b48Spatrick break;
418809467b48Spatrick case PPC::SRAD_rec:
418909467b48Spatrick III.ImmWidth = 6;
419009467b48Spatrick III.TruncateImmTo = 0;
419109467b48Spatrick III.ImmOpcode = PPC::SRADI_rec;
419209467b48Spatrick break;
419309467b48Spatrick }
419409467b48Spatrick break;
419509467b48Spatrick // Loads and stores:
419609467b48Spatrick case PPC::LBZX:
419709467b48Spatrick case PPC::LBZX8:
419809467b48Spatrick case PPC::LHZX:
419909467b48Spatrick case PPC::LHZX8:
420009467b48Spatrick case PPC::LHAX:
420109467b48Spatrick case PPC::LHAX8:
420209467b48Spatrick case PPC::LWZX:
420309467b48Spatrick case PPC::LWZX8:
420409467b48Spatrick case PPC::LWAX:
420509467b48Spatrick case PPC::LDX:
420609467b48Spatrick case PPC::LFSX:
420709467b48Spatrick case PPC::LFDX:
420809467b48Spatrick case PPC::STBX:
420909467b48Spatrick case PPC::STBX8:
421009467b48Spatrick case PPC::STHX:
421109467b48Spatrick case PPC::STHX8:
421209467b48Spatrick case PPC::STWX:
421309467b48Spatrick case PPC::STWX8:
421409467b48Spatrick case PPC::STDX:
421509467b48Spatrick case PPC::STFSX:
421609467b48Spatrick case PPC::STFDX:
421709467b48Spatrick III.SignedImm = true;
421809467b48Spatrick III.ZeroIsSpecialOrig = 1;
421909467b48Spatrick III.ZeroIsSpecialNew = 2;
422009467b48Spatrick III.IsCommutative = true;
422109467b48Spatrick III.IsSummingOperands = true;
422209467b48Spatrick III.ImmOpNo = 1;
422309467b48Spatrick III.OpNoForForwarding = 2;
422409467b48Spatrick switch(Opc) {
422509467b48Spatrick default: llvm_unreachable("Unknown opcode");
422609467b48Spatrick case PPC::LBZX: III.ImmOpcode = PPC::LBZ; break;
422709467b48Spatrick case PPC::LBZX8: III.ImmOpcode = PPC::LBZ8; break;
422809467b48Spatrick case PPC::LHZX: III.ImmOpcode = PPC::LHZ; break;
422909467b48Spatrick case PPC::LHZX8: III.ImmOpcode = PPC::LHZ8; break;
423009467b48Spatrick case PPC::LHAX: III.ImmOpcode = PPC::LHA; break;
423109467b48Spatrick case PPC::LHAX8: III.ImmOpcode = PPC::LHA8; break;
423209467b48Spatrick case PPC::LWZX: III.ImmOpcode = PPC::LWZ; break;
423309467b48Spatrick case PPC::LWZX8: III.ImmOpcode = PPC::LWZ8; break;
423409467b48Spatrick case PPC::LWAX:
423509467b48Spatrick III.ImmOpcode = PPC::LWA;
423609467b48Spatrick III.ImmMustBeMultipleOf = 4;
423709467b48Spatrick break;
423809467b48Spatrick case PPC::LDX: III.ImmOpcode = PPC::LD; III.ImmMustBeMultipleOf = 4; break;
423909467b48Spatrick case PPC::LFSX: III.ImmOpcode = PPC::LFS; break;
424009467b48Spatrick case PPC::LFDX: III.ImmOpcode = PPC::LFD; break;
424109467b48Spatrick case PPC::STBX: III.ImmOpcode = PPC::STB; break;
424209467b48Spatrick case PPC::STBX8: III.ImmOpcode = PPC::STB8; break;
424309467b48Spatrick case PPC::STHX: III.ImmOpcode = PPC::STH; break;
424409467b48Spatrick case PPC::STHX8: III.ImmOpcode = PPC::STH8; break;
424509467b48Spatrick case PPC::STWX: III.ImmOpcode = PPC::STW; break;
424609467b48Spatrick case PPC::STWX8: III.ImmOpcode = PPC::STW8; break;
424709467b48Spatrick case PPC::STDX:
424809467b48Spatrick III.ImmOpcode = PPC::STD;
424909467b48Spatrick III.ImmMustBeMultipleOf = 4;
425009467b48Spatrick break;
425109467b48Spatrick case PPC::STFSX: III.ImmOpcode = PPC::STFS; break;
425209467b48Spatrick case PPC::STFDX: III.ImmOpcode = PPC::STFD; break;
425309467b48Spatrick }
425409467b48Spatrick break;
425509467b48Spatrick case PPC::LBZUX:
425609467b48Spatrick case PPC::LBZUX8:
425709467b48Spatrick case PPC::LHZUX:
425809467b48Spatrick case PPC::LHZUX8:
425909467b48Spatrick case PPC::LHAUX:
426009467b48Spatrick case PPC::LHAUX8:
426109467b48Spatrick case PPC::LWZUX:
426209467b48Spatrick case PPC::LWZUX8:
426309467b48Spatrick case PPC::LDUX:
426409467b48Spatrick case PPC::LFSUX:
426509467b48Spatrick case PPC::LFDUX:
426609467b48Spatrick case PPC::STBUX:
426709467b48Spatrick case PPC::STBUX8:
426809467b48Spatrick case PPC::STHUX:
426909467b48Spatrick case PPC::STHUX8:
427009467b48Spatrick case PPC::STWUX:
427109467b48Spatrick case PPC::STWUX8:
427209467b48Spatrick case PPC::STDUX:
427309467b48Spatrick case PPC::STFSUX:
427409467b48Spatrick case PPC::STFDUX:
427509467b48Spatrick III.SignedImm = true;
427609467b48Spatrick III.ZeroIsSpecialOrig = 2;
427709467b48Spatrick III.ZeroIsSpecialNew = 3;
427809467b48Spatrick III.IsCommutative = false;
427909467b48Spatrick III.IsSummingOperands = true;
428009467b48Spatrick III.ImmOpNo = 2;
428109467b48Spatrick III.OpNoForForwarding = 3;
428209467b48Spatrick switch(Opc) {
428309467b48Spatrick default: llvm_unreachable("Unknown opcode");
428409467b48Spatrick case PPC::LBZUX: III.ImmOpcode = PPC::LBZU; break;
428509467b48Spatrick case PPC::LBZUX8: III.ImmOpcode = PPC::LBZU8; break;
428609467b48Spatrick case PPC::LHZUX: III.ImmOpcode = PPC::LHZU; break;
428709467b48Spatrick case PPC::LHZUX8: III.ImmOpcode = PPC::LHZU8; break;
428809467b48Spatrick case PPC::LHAUX: III.ImmOpcode = PPC::LHAU; break;
428909467b48Spatrick case PPC::LHAUX8: III.ImmOpcode = PPC::LHAU8; break;
429009467b48Spatrick case PPC::LWZUX: III.ImmOpcode = PPC::LWZU; break;
429109467b48Spatrick case PPC::LWZUX8: III.ImmOpcode = PPC::LWZU8; break;
429209467b48Spatrick case PPC::LDUX:
429309467b48Spatrick III.ImmOpcode = PPC::LDU;
429409467b48Spatrick III.ImmMustBeMultipleOf = 4;
429509467b48Spatrick break;
429609467b48Spatrick case PPC::LFSUX: III.ImmOpcode = PPC::LFSU; break;
429709467b48Spatrick case PPC::LFDUX: III.ImmOpcode = PPC::LFDU; break;
429809467b48Spatrick case PPC::STBUX: III.ImmOpcode = PPC::STBU; break;
429909467b48Spatrick case PPC::STBUX8: III.ImmOpcode = PPC::STBU8; break;
430009467b48Spatrick case PPC::STHUX: III.ImmOpcode = PPC::STHU; break;
430109467b48Spatrick case PPC::STHUX8: III.ImmOpcode = PPC::STHU8; break;
430209467b48Spatrick case PPC::STWUX: III.ImmOpcode = PPC::STWU; break;
430309467b48Spatrick case PPC::STWUX8: III.ImmOpcode = PPC::STWU8; break;
430409467b48Spatrick case PPC::STDUX:
430509467b48Spatrick III.ImmOpcode = PPC::STDU;
430609467b48Spatrick III.ImmMustBeMultipleOf = 4;
430709467b48Spatrick break;
430809467b48Spatrick case PPC::STFSUX: III.ImmOpcode = PPC::STFSU; break;
430909467b48Spatrick case PPC::STFDUX: III.ImmOpcode = PPC::STFDU; break;
431009467b48Spatrick }
431109467b48Spatrick break;
431209467b48Spatrick // Power9 and up only. For some of these, the X-Form version has access to all
431309467b48Spatrick // 64 VSR's whereas the D-Form only has access to the VR's. We replace those
431409467b48Spatrick // with pseudo-ops pre-ra and for post-ra, we check that the register loaded
431509467b48Spatrick // into or stored from is one of the VR registers.
431609467b48Spatrick case PPC::LXVX:
431709467b48Spatrick case PPC::LXSSPX:
431809467b48Spatrick case PPC::LXSDX:
431909467b48Spatrick case PPC::STXVX:
432009467b48Spatrick case PPC::STXSSPX:
432109467b48Spatrick case PPC::STXSDX:
432209467b48Spatrick case PPC::XFLOADf32:
432309467b48Spatrick case PPC::XFLOADf64:
432409467b48Spatrick case PPC::XFSTOREf32:
432509467b48Spatrick case PPC::XFSTOREf64:
432609467b48Spatrick if (!Subtarget.hasP9Vector())
432709467b48Spatrick return false;
432809467b48Spatrick III.SignedImm = true;
432909467b48Spatrick III.ZeroIsSpecialOrig = 1;
433009467b48Spatrick III.ZeroIsSpecialNew = 2;
433109467b48Spatrick III.IsCommutative = true;
433209467b48Spatrick III.IsSummingOperands = true;
433309467b48Spatrick III.ImmOpNo = 1;
433409467b48Spatrick III.OpNoForForwarding = 2;
433509467b48Spatrick III.ImmMustBeMultipleOf = 4;
433609467b48Spatrick switch(Opc) {
433709467b48Spatrick default: llvm_unreachable("Unknown opcode");
433809467b48Spatrick case PPC::LXVX:
433909467b48Spatrick III.ImmOpcode = PPC::LXV;
434009467b48Spatrick III.ImmMustBeMultipleOf = 16;
434109467b48Spatrick break;
434209467b48Spatrick case PPC::LXSSPX:
434309467b48Spatrick if (PostRA) {
434409467b48Spatrick if (IsVFReg)
434509467b48Spatrick III.ImmOpcode = PPC::LXSSP;
434609467b48Spatrick else {
434709467b48Spatrick III.ImmOpcode = PPC::LFS;
434809467b48Spatrick III.ImmMustBeMultipleOf = 1;
434909467b48Spatrick }
435009467b48Spatrick break;
435109467b48Spatrick }
4352*d415bd75Srobert [[fallthrough]];
435309467b48Spatrick case PPC::XFLOADf32:
435409467b48Spatrick III.ImmOpcode = PPC::DFLOADf32;
435509467b48Spatrick break;
435609467b48Spatrick case PPC::LXSDX:
435709467b48Spatrick if (PostRA) {
435809467b48Spatrick if (IsVFReg)
435909467b48Spatrick III.ImmOpcode = PPC::LXSD;
436009467b48Spatrick else {
436109467b48Spatrick III.ImmOpcode = PPC::LFD;
436209467b48Spatrick III.ImmMustBeMultipleOf = 1;
436309467b48Spatrick }
436409467b48Spatrick break;
436509467b48Spatrick }
4366*d415bd75Srobert [[fallthrough]];
436709467b48Spatrick case PPC::XFLOADf64:
436809467b48Spatrick III.ImmOpcode = PPC::DFLOADf64;
436909467b48Spatrick break;
437009467b48Spatrick case PPC::STXVX:
437109467b48Spatrick III.ImmOpcode = PPC::STXV;
437209467b48Spatrick III.ImmMustBeMultipleOf = 16;
437309467b48Spatrick break;
437409467b48Spatrick case PPC::STXSSPX:
437509467b48Spatrick if (PostRA) {
437609467b48Spatrick if (IsVFReg)
437709467b48Spatrick III.ImmOpcode = PPC::STXSSP;
437809467b48Spatrick else {
437909467b48Spatrick III.ImmOpcode = PPC::STFS;
438009467b48Spatrick III.ImmMustBeMultipleOf = 1;
438109467b48Spatrick }
438209467b48Spatrick break;
438309467b48Spatrick }
4384*d415bd75Srobert [[fallthrough]];
438509467b48Spatrick case PPC::XFSTOREf32:
438609467b48Spatrick III.ImmOpcode = PPC::DFSTOREf32;
438709467b48Spatrick break;
438809467b48Spatrick case PPC::STXSDX:
438909467b48Spatrick if (PostRA) {
439009467b48Spatrick if (IsVFReg)
439109467b48Spatrick III.ImmOpcode = PPC::STXSD;
439209467b48Spatrick else {
439309467b48Spatrick III.ImmOpcode = PPC::STFD;
439409467b48Spatrick III.ImmMustBeMultipleOf = 1;
439509467b48Spatrick }
439609467b48Spatrick break;
439709467b48Spatrick }
4398*d415bd75Srobert [[fallthrough]];
439909467b48Spatrick case PPC::XFSTOREf64:
440009467b48Spatrick III.ImmOpcode = PPC::DFSTOREf64;
440109467b48Spatrick break;
440209467b48Spatrick }
440309467b48Spatrick break;
440409467b48Spatrick }
440509467b48Spatrick return true;
440609467b48Spatrick }
440709467b48Spatrick
440809467b48Spatrick // Utility function for swaping two arbitrary operands of an instruction.
swapMIOperands(MachineInstr & MI,unsigned Op1,unsigned Op2)440909467b48Spatrick static void swapMIOperands(MachineInstr &MI, unsigned Op1, unsigned Op2) {
441009467b48Spatrick assert(Op1 != Op2 && "Cannot swap operand with itself.");
441109467b48Spatrick
441209467b48Spatrick unsigned MaxOp = std::max(Op1, Op2);
441309467b48Spatrick unsigned MinOp = std::min(Op1, Op2);
441409467b48Spatrick MachineOperand MOp1 = MI.getOperand(MinOp);
441509467b48Spatrick MachineOperand MOp2 = MI.getOperand(MaxOp);
4416*d415bd75Srobert MI.removeOperand(std::max(Op1, Op2));
4417*d415bd75Srobert MI.removeOperand(std::min(Op1, Op2));
441809467b48Spatrick
441909467b48Spatrick // If the operands we are swapping are the two at the end (the common case)
442009467b48Spatrick // we can just remove both and add them in the opposite order.
442109467b48Spatrick if (MaxOp - MinOp == 1 && MI.getNumOperands() == MinOp) {
442209467b48Spatrick MI.addOperand(MOp2);
442309467b48Spatrick MI.addOperand(MOp1);
442409467b48Spatrick } else {
442509467b48Spatrick // Store all operands in a temporary vector, remove them and re-add in the
442609467b48Spatrick // right order.
442709467b48Spatrick SmallVector<MachineOperand, 2> MOps;
442809467b48Spatrick unsigned TotalOps = MI.getNumOperands() + 2; // We've already removed 2 ops.
442909467b48Spatrick for (unsigned i = MI.getNumOperands() - 1; i >= MinOp; i--) {
443009467b48Spatrick MOps.push_back(MI.getOperand(i));
4431*d415bd75Srobert MI.removeOperand(i);
443209467b48Spatrick }
443309467b48Spatrick // MOp2 needs to be added next.
443409467b48Spatrick MI.addOperand(MOp2);
443509467b48Spatrick // Now add the rest.
443609467b48Spatrick for (unsigned i = MI.getNumOperands(); i < TotalOps; i++) {
443709467b48Spatrick if (i == MaxOp)
443809467b48Spatrick MI.addOperand(MOp1);
443909467b48Spatrick else {
444009467b48Spatrick MI.addOperand(MOps.back());
444109467b48Spatrick MOps.pop_back();
444209467b48Spatrick }
444309467b48Spatrick }
444409467b48Spatrick }
444509467b48Spatrick }
444609467b48Spatrick
444709467b48Spatrick // Check if the 'MI' that has the index OpNoForForwarding
444809467b48Spatrick // meets the requirement described in the ImmInstrInfo.
isUseMIElgibleForForwarding(MachineInstr & MI,const ImmInstrInfo & III,unsigned OpNoForForwarding) const444909467b48Spatrick bool PPCInstrInfo::isUseMIElgibleForForwarding(MachineInstr &MI,
445009467b48Spatrick const ImmInstrInfo &III,
445109467b48Spatrick unsigned OpNoForForwarding
445209467b48Spatrick ) const {
445309467b48Spatrick // As the algorithm of checking for PPC::ZERO/PPC::ZERO8
445409467b48Spatrick // would not work pre-RA, we can only do the check post RA.
445509467b48Spatrick MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
445609467b48Spatrick if (MRI.isSSA())
445709467b48Spatrick return false;
445809467b48Spatrick
445909467b48Spatrick // Cannot do the transform if MI isn't summing the operands.
446009467b48Spatrick if (!III.IsSummingOperands)
446109467b48Spatrick return false;
446209467b48Spatrick
446309467b48Spatrick // The instruction we are trying to replace must have the ZeroIsSpecialOrig set.
446409467b48Spatrick if (!III.ZeroIsSpecialOrig)
446509467b48Spatrick return false;
446609467b48Spatrick
446709467b48Spatrick // We cannot do the transform if the operand we are trying to replace
446809467b48Spatrick // isn't the same as the operand the instruction allows.
446909467b48Spatrick if (OpNoForForwarding != III.OpNoForForwarding)
447009467b48Spatrick return false;
447109467b48Spatrick
447209467b48Spatrick // Check if the instruction we are trying to transform really has
447309467b48Spatrick // the special zero register as its operand.
447409467b48Spatrick if (MI.getOperand(III.ZeroIsSpecialOrig).getReg() != PPC::ZERO &&
447509467b48Spatrick MI.getOperand(III.ZeroIsSpecialOrig).getReg() != PPC::ZERO8)
447609467b48Spatrick return false;
447709467b48Spatrick
447809467b48Spatrick // This machine instruction is convertible if it is,
447909467b48Spatrick // 1. summing the operands.
448009467b48Spatrick // 2. one of the operands is special zero register.
448109467b48Spatrick // 3. the operand we are trying to replace is allowed by the MI.
448209467b48Spatrick return true;
448309467b48Spatrick }
448409467b48Spatrick
448509467b48Spatrick // Check if the DefMI is the add inst and set the ImmMO and RegMO
448609467b48Spatrick // accordingly.
isDefMIElgibleForForwarding(MachineInstr & DefMI,const ImmInstrInfo & III,MachineOperand * & ImmMO,MachineOperand * & RegMO) const448709467b48Spatrick bool PPCInstrInfo::isDefMIElgibleForForwarding(MachineInstr &DefMI,
448809467b48Spatrick const ImmInstrInfo &III,
448909467b48Spatrick MachineOperand *&ImmMO,
449009467b48Spatrick MachineOperand *&RegMO) const {
449109467b48Spatrick unsigned Opc = DefMI.getOpcode();
449209467b48Spatrick if (Opc != PPC::ADDItocL && Opc != PPC::ADDI && Opc != PPC::ADDI8)
449309467b48Spatrick return false;
449409467b48Spatrick
449509467b48Spatrick assert(DefMI.getNumOperands() >= 3 &&
449609467b48Spatrick "Add inst must have at least three operands");
449709467b48Spatrick RegMO = &DefMI.getOperand(1);
449809467b48Spatrick ImmMO = &DefMI.getOperand(2);
449909467b48Spatrick
4500097a140dSpatrick // Before RA, ADDI first operand could be a frame index.
4501097a140dSpatrick if (!RegMO->isReg())
4502097a140dSpatrick return false;
4503097a140dSpatrick
450409467b48Spatrick // This DefMI is elgible for forwarding if it is:
450509467b48Spatrick // 1. add inst
450609467b48Spatrick // 2. one of the operands is Imm/CPI/Global.
450709467b48Spatrick return isAnImmediateOperand(*ImmMO);
450809467b48Spatrick }
450909467b48Spatrick
isRegElgibleForForwarding(const MachineOperand & RegMO,const MachineInstr & DefMI,const MachineInstr & MI,bool KillDefMI,bool & IsFwdFeederRegKilled,bool & SeenIntermediateUse) const451009467b48Spatrick bool PPCInstrInfo::isRegElgibleForForwarding(
451109467b48Spatrick const MachineOperand &RegMO, const MachineInstr &DefMI,
451209467b48Spatrick const MachineInstr &MI, bool KillDefMI,
4513*d415bd75Srobert bool &IsFwdFeederRegKilled, bool &SeenIntermediateUse) const {
451409467b48Spatrick // x = addi y, imm
451509467b48Spatrick // ...
451609467b48Spatrick // z = lfdx 0, x -> z = lfd imm(y)
451709467b48Spatrick // The Reg "y" can be forwarded to the MI(z) only when there is no DEF
451809467b48Spatrick // of "y" between the DEF of "x" and "z".
451909467b48Spatrick // The query is only valid post RA.
452009467b48Spatrick const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
452109467b48Spatrick if (MRI.isSSA())
452209467b48Spatrick return false;
452309467b48Spatrick
452409467b48Spatrick Register Reg = RegMO.getReg();
452509467b48Spatrick
452609467b48Spatrick // Walking the inst in reverse(MI-->DefMI) to get the last DEF of the Reg.
452709467b48Spatrick MachineBasicBlock::const_reverse_iterator It = MI;
452809467b48Spatrick MachineBasicBlock::const_reverse_iterator E = MI.getParent()->rend();
452909467b48Spatrick It++;
453009467b48Spatrick for (; It != E; ++It) {
453109467b48Spatrick if (It->modifiesRegister(Reg, &getRegisterInfo()) && (&*It) != &DefMI)
453209467b48Spatrick return false;
453309467b48Spatrick else if (It->killsRegister(Reg, &getRegisterInfo()) && (&*It) != &DefMI)
453409467b48Spatrick IsFwdFeederRegKilled = true;
4535*d415bd75Srobert if (It->readsRegister(Reg, &getRegisterInfo()) && (&*It) != &DefMI)
4536*d415bd75Srobert SeenIntermediateUse = true;
453709467b48Spatrick // Made it to DefMI without encountering a clobber.
453809467b48Spatrick if ((&*It) == &DefMI)
453909467b48Spatrick break;
454009467b48Spatrick }
454109467b48Spatrick assert((&*It) == &DefMI && "DefMI is missing");
454209467b48Spatrick
454309467b48Spatrick // If DefMI also defines the register to be forwarded, we can only forward it
454409467b48Spatrick // if DefMI is being erased.
454509467b48Spatrick if (DefMI.modifiesRegister(Reg, &getRegisterInfo()))
454609467b48Spatrick return KillDefMI;
454709467b48Spatrick
454809467b48Spatrick return true;
454909467b48Spatrick }
455009467b48Spatrick
isImmElgibleForForwarding(const MachineOperand & ImmMO,const MachineInstr & DefMI,const ImmInstrInfo & III,int64_t & Imm,int64_t BaseImm) const455109467b48Spatrick bool PPCInstrInfo::isImmElgibleForForwarding(const MachineOperand &ImmMO,
455209467b48Spatrick const MachineInstr &DefMI,
455309467b48Spatrick const ImmInstrInfo &III,
4554097a140dSpatrick int64_t &Imm,
4555097a140dSpatrick int64_t BaseImm) const {
455609467b48Spatrick assert(isAnImmediateOperand(ImmMO) && "ImmMO is NOT an immediate");
455709467b48Spatrick if (DefMI.getOpcode() == PPC::ADDItocL) {
455809467b48Spatrick // The operand for ADDItocL is CPI, which isn't imm at compiling time,
455909467b48Spatrick // However, we know that, it is 16-bit width, and has the alignment of 4.
456009467b48Spatrick // Check if the instruction met the requirement.
456109467b48Spatrick if (III.ImmMustBeMultipleOf > 4 ||
456209467b48Spatrick III.TruncateImmTo || III.ImmWidth != 16)
456309467b48Spatrick return false;
456409467b48Spatrick
456509467b48Spatrick // Going from XForm to DForm loads means that the displacement needs to be
456609467b48Spatrick // not just an immediate but also a multiple of 4, or 16 depending on the
456709467b48Spatrick // load. A DForm load cannot be represented if it is a multiple of say 2.
456809467b48Spatrick // XForm loads do not have this restriction.
4569097a140dSpatrick if (ImmMO.isGlobal()) {
4570097a140dSpatrick const DataLayout &DL = ImmMO.getGlobal()->getParent()->getDataLayout();
4571097a140dSpatrick if (ImmMO.getGlobal()->getPointerAlignment(DL) < III.ImmMustBeMultipleOf)
457209467b48Spatrick return false;
4573097a140dSpatrick }
457409467b48Spatrick
457509467b48Spatrick return true;
457609467b48Spatrick }
457709467b48Spatrick
457809467b48Spatrick if (ImmMO.isImm()) {
457909467b48Spatrick // It is Imm, we need to check if the Imm fit the range.
458009467b48Spatrick // Sign-extend to 64-bits.
4581097a140dSpatrick // DefMI may be folded with another imm form instruction, the result Imm is
4582097a140dSpatrick // the sum of Imm of DefMI and BaseImm which is from imm form instruction.
458373471bf0Spatrick APInt ActualValue(64, ImmMO.getImm() + BaseImm, true);
458473471bf0Spatrick if (III.SignedImm && !ActualValue.isSignedIntN(III.ImmWidth))
458573471bf0Spatrick return false;
458673471bf0Spatrick if (!III.SignedImm && !ActualValue.isIntN(III.ImmWidth))
458773471bf0Spatrick return false;
4588097a140dSpatrick Imm = SignExtend64<16>(ImmMO.getImm() + BaseImm);
458909467b48Spatrick
459009467b48Spatrick if (Imm % III.ImmMustBeMultipleOf)
459109467b48Spatrick return false;
459209467b48Spatrick if (III.TruncateImmTo)
459309467b48Spatrick Imm &= ((1 << III.TruncateImmTo) - 1);
459409467b48Spatrick }
459509467b48Spatrick else
459609467b48Spatrick return false;
459709467b48Spatrick
459809467b48Spatrick // This ImmMO is forwarded if it meets the requriement describle
459909467b48Spatrick // in ImmInstrInfo
460009467b48Spatrick return true;
460109467b48Spatrick }
460209467b48Spatrick
simplifyToLI(MachineInstr & MI,MachineInstr & DefMI,unsigned OpNoForForwarding,MachineInstr ** KilledDef) const4603097a140dSpatrick bool PPCInstrInfo::simplifyToLI(MachineInstr &MI, MachineInstr &DefMI,
4604097a140dSpatrick unsigned OpNoForForwarding,
4605097a140dSpatrick MachineInstr **KilledDef) const {
4606097a140dSpatrick if ((DefMI.getOpcode() != PPC::LI && DefMI.getOpcode() != PPC::LI8) ||
4607097a140dSpatrick !DefMI.getOperand(1).isImm())
4608097a140dSpatrick return false;
4609097a140dSpatrick
4610097a140dSpatrick MachineFunction *MF = MI.getParent()->getParent();
4611097a140dSpatrick MachineRegisterInfo *MRI = &MF->getRegInfo();
4612097a140dSpatrick bool PostRA = !MRI->isSSA();
4613097a140dSpatrick
4614097a140dSpatrick int64_t Immediate = DefMI.getOperand(1).getImm();
4615097a140dSpatrick // Sign-extend to 64-bits.
4616097a140dSpatrick int64_t SExtImm = SignExtend64<16>(Immediate);
4617097a140dSpatrick
4618097a140dSpatrick bool IsForwardingOperandKilled = MI.getOperand(OpNoForForwarding).isKill();
4619097a140dSpatrick Register ForwardingOperandReg = MI.getOperand(OpNoForForwarding).getReg();
4620097a140dSpatrick
4621097a140dSpatrick bool ReplaceWithLI = false;
4622097a140dSpatrick bool Is64BitLI = false;
4623097a140dSpatrick int64_t NewImm = 0;
4624097a140dSpatrick bool SetCR = false;
4625097a140dSpatrick unsigned Opc = MI.getOpcode();
4626097a140dSpatrick switch (Opc) {
4627097a140dSpatrick default:
4628097a140dSpatrick return false;
4629097a140dSpatrick
4630097a140dSpatrick // FIXME: Any branches conditional on such a comparison can be made
4631097a140dSpatrick // unconditional. At this time, this happens too infrequently to be worth
4632097a140dSpatrick // the implementation effort, but if that ever changes, we could convert
4633097a140dSpatrick // such a pattern here.
4634097a140dSpatrick case PPC::CMPWI:
4635097a140dSpatrick case PPC::CMPLWI:
4636097a140dSpatrick case PPC::CMPDI:
4637097a140dSpatrick case PPC::CMPLDI: {
4638097a140dSpatrick // Doing this post-RA would require dataflow analysis to reliably find uses
4639097a140dSpatrick // of the CR register set by the compare.
4640097a140dSpatrick // No need to fixup killed/dead flag since this transformation is only valid
4641097a140dSpatrick // before RA.
4642097a140dSpatrick if (PostRA)
4643097a140dSpatrick return false;
4644097a140dSpatrick // If a compare-immediate is fed by an immediate and is itself an input of
4645097a140dSpatrick // an ISEL (the most common case) into a COPY of the correct register.
4646097a140dSpatrick bool Changed = false;
4647097a140dSpatrick Register DefReg = MI.getOperand(0).getReg();
4648097a140dSpatrick int64_t Comparand = MI.getOperand(2).getImm();
4649097a140dSpatrick int64_t SExtComparand = ((uint64_t)Comparand & ~0x7FFFuLL) != 0
4650097a140dSpatrick ? (Comparand | 0xFFFFFFFFFFFF0000)
4651097a140dSpatrick : Comparand;
4652097a140dSpatrick
4653097a140dSpatrick for (auto &CompareUseMI : MRI->use_instructions(DefReg)) {
4654097a140dSpatrick unsigned UseOpc = CompareUseMI.getOpcode();
4655097a140dSpatrick if (UseOpc != PPC::ISEL && UseOpc != PPC::ISEL8)
4656097a140dSpatrick continue;
4657097a140dSpatrick unsigned CRSubReg = CompareUseMI.getOperand(3).getSubReg();
4658097a140dSpatrick Register TrueReg = CompareUseMI.getOperand(1).getReg();
4659097a140dSpatrick Register FalseReg = CompareUseMI.getOperand(2).getReg();
4660097a140dSpatrick unsigned RegToCopy =
4661097a140dSpatrick selectReg(SExtImm, SExtComparand, Opc, TrueReg, FalseReg, CRSubReg);
4662097a140dSpatrick if (RegToCopy == PPC::NoRegister)
4663097a140dSpatrick continue;
4664097a140dSpatrick // Can't use PPC::COPY to copy PPC::ZERO[8]. Convert it to LI[8] 0.
4665097a140dSpatrick if (RegToCopy == PPC::ZERO || RegToCopy == PPC::ZERO8) {
4666097a140dSpatrick CompareUseMI.setDesc(get(UseOpc == PPC::ISEL8 ? PPC::LI8 : PPC::LI));
4667097a140dSpatrick replaceInstrOperandWithImm(CompareUseMI, 1, 0);
4668*d415bd75Srobert CompareUseMI.removeOperand(3);
4669*d415bd75Srobert CompareUseMI.removeOperand(2);
4670097a140dSpatrick continue;
4671097a140dSpatrick }
4672097a140dSpatrick LLVM_DEBUG(
4673097a140dSpatrick dbgs() << "Found LI -> CMPI -> ISEL, replacing with a copy.\n");
4674097a140dSpatrick LLVM_DEBUG(DefMI.dump(); MI.dump(); CompareUseMI.dump());
4675097a140dSpatrick LLVM_DEBUG(dbgs() << "Is converted to:\n");
4676097a140dSpatrick // Convert to copy and remove unneeded operands.
4677097a140dSpatrick CompareUseMI.setDesc(get(PPC::COPY));
4678*d415bd75Srobert CompareUseMI.removeOperand(3);
4679*d415bd75Srobert CompareUseMI.removeOperand(RegToCopy == TrueReg ? 2 : 1);
4680097a140dSpatrick CmpIselsConverted++;
4681097a140dSpatrick Changed = true;
4682097a140dSpatrick LLVM_DEBUG(CompareUseMI.dump());
4683097a140dSpatrick }
4684097a140dSpatrick if (Changed)
4685097a140dSpatrick return true;
4686097a140dSpatrick // This may end up incremented multiple times since this function is called
4687097a140dSpatrick // during a fixed-point transformation, but it is only meant to indicate the
4688097a140dSpatrick // presence of this opportunity.
4689097a140dSpatrick MissedConvertibleImmediateInstrs++;
4690097a140dSpatrick return false;
4691097a140dSpatrick }
4692097a140dSpatrick
4693097a140dSpatrick // Immediate forms - may simply be convertable to an LI.
4694097a140dSpatrick case PPC::ADDI:
4695097a140dSpatrick case PPC::ADDI8: {
4696097a140dSpatrick // Does the sum fit in a 16-bit signed field?
4697097a140dSpatrick int64_t Addend = MI.getOperand(2).getImm();
4698097a140dSpatrick if (isInt<16>(Addend + SExtImm)) {
4699097a140dSpatrick ReplaceWithLI = true;
4700097a140dSpatrick Is64BitLI = Opc == PPC::ADDI8;
4701097a140dSpatrick NewImm = Addend + SExtImm;
4702097a140dSpatrick break;
4703097a140dSpatrick }
4704097a140dSpatrick return false;
4705097a140dSpatrick }
470673471bf0Spatrick case PPC::SUBFIC:
470773471bf0Spatrick case PPC::SUBFIC8: {
470873471bf0Spatrick // Only transform this if the CARRY implicit operand is dead.
470973471bf0Spatrick if (MI.getNumOperands() > 3 && !MI.getOperand(3).isDead())
471073471bf0Spatrick return false;
471173471bf0Spatrick int64_t Minuend = MI.getOperand(2).getImm();
471273471bf0Spatrick if (isInt<16>(Minuend - SExtImm)) {
471373471bf0Spatrick ReplaceWithLI = true;
471473471bf0Spatrick Is64BitLI = Opc == PPC::SUBFIC8;
471573471bf0Spatrick NewImm = Minuend - SExtImm;
471673471bf0Spatrick break;
471773471bf0Spatrick }
471873471bf0Spatrick return false;
471973471bf0Spatrick }
4720097a140dSpatrick case PPC::RLDICL:
4721097a140dSpatrick case PPC::RLDICL_rec:
4722097a140dSpatrick case PPC::RLDICL_32:
4723097a140dSpatrick case PPC::RLDICL_32_64: {
4724097a140dSpatrick // Use APInt's rotate function.
4725097a140dSpatrick int64_t SH = MI.getOperand(2).getImm();
4726097a140dSpatrick int64_t MB = MI.getOperand(3).getImm();
4727097a140dSpatrick APInt InVal((Opc == PPC::RLDICL || Opc == PPC::RLDICL_rec) ? 64 : 32,
4728097a140dSpatrick SExtImm, true);
4729097a140dSpatrick InVal = InVal.rotl(SH);
4730097a140dSpatrick uint64_t Mask = MB == 0 ? -1LLU : (1LLU << (63 - MB + 1)) - 1;
4731097a140dSpatrick InVal &= Mask;
4732097a140dSpatrick // Can't replace negative values with an LI as that will sign-extend
4733097a140dSpatrick // and not clear the left bits. If we're setting the CR bit, we will use
4734097a140dSpatrick // ANDI_rec which won't sign extend, so that's safe.
4735097a140dSpatrick if (isUInt<15>(InVal.getSExtValue()) ||
4736097a140dSpatrick (Opc == PPC::RLDICL_rec && isUInt<16>(InVal.getSExtValue()))) {
4737097a140dSpatrick ReplaceWithLI = true;
4738097a140dSpatrick Is64BitLI = Opc != PPC::RLDICL_32;
4739097a140dSpatrick NewImm = InVal.getSExtValue();
4740097a140dSpatrick SetCR = Opc == PPC::RLDICL_rec;
4741097a140dSpatrick break;
4742097a140dSpatrick }
4743097a140dSpatrick return false;
4744097a140dSpatrick }
4745097a140dSpatrick case PPC::RLWINM:
4746097a140dSpatrick case PPC::RLWINM8:
4747097a140dSpatrick case PPC::RLWINM_rec:
4748097a140dSpatrick case PPC::RLWINM8_rec: {
4749097a140dSpatrick int64_t SH = MI.getOperand(2).getImm();
4750097a140dSpatrick int64_t MB = MI.getOperand(3).getImm();
4751097a140dSpatrick int64_t ME = MI.getOperand(4).getImm();
4752097a140dSpatrick APInt InVal(32, SExtImm, true);
4753097a140dSpatrick InVal = InVal.rotl(SH);
4754097a140dSpatrick APInt Mask = APInt::getBitsSetWithWrap(32, 32 - ME - 1, 32 - MB);
4755097a140dSpatrick InVal &= Mask;
4756097a140dSpatrick // Can't replace negative values with an LI as that will sign-extend
4757097a140dSpatrick // and not clear the left bits. If we're setting the CR bit, we will use
4758097a140dSpatrick // ANDI_rec which won't sign extend, so that's safe.
4759097a140dSpatrick bool ValueFits = isUInt<15>(InVal.getSExtValue());
4760097a140dSpatrick ValueFits |= ((Opc == PPC::RLWINM_rec || Opc == PPC::RLWINM8_rec) &&
4761097a140dSpatrick isUInt<16>(InVal.getSExtValue()));
4762097a140dSpatrick if (ValueFits) {
4763097a140dSpatrick ReplaceWithLI = true;
4764097a140dSpatrick Is64BitLI = Opc == PPC::RLWINM8 || Opc == PPC::RLWINM8_rec;
4765097a140dSpatrick NewImm = InVal.getSExtValue();
4766097a140dSpatrick SetCR = Opc == PPC::RLWINM_rec || Opc == PPC::RLWINM8_rec;
4767097a140dSpatrick break;
4768097a140dSpatrick }
4769097a140dSpatrick return false;
4770097a140dSpatrick }
4771097a140dSpatrick case PPC::ORI:
4772097a140dSpatrick case PPC::ORI8:
4773097a140dSpatrick case PPC::XORI:
4774097a140dSpatrick case PPC::XORI8: {
4775097a140dSpatrick int64_t LogicalImm = MI.getOperand(2).getImm();
4776097a140dSpatrick int64_t Result = 0;
4777097a140dSpatrick if (Opc == PPC::ORI || Opc == PPC::ORI8)
4778097a140dSpatrick Result = LogicalImm | SExtImm;
4779097a140dSpatrick else
4780097a140dSpatrick Result = LogicalImm ^ SExtImm;
4781097a140dSpatrick if (isInt<16>(Result)) {
4782097a140dSpatrick ReplaceWithLI = true;
4783097a140dSpatrick Is64BitLI = Opc == PPC::ORI8 || Opc == PPC::XORI8;
4784097a140dSpatrick NewImm = Result;
4785097a140dSpatrick break;
4786097a140dSpatrick }
4787097a140dSpatrick return false;
4788097a140dSpatrick }
4789097a140dSpatrick }
4790097a140dSpatrick
4791097a140dSpatrick if (ReplaceWithLI) {
4792097a140dSpatrick // We need to be careful with CR-setting instructions we're replacing.
4793097a140dSpatrick if (SetCR) {
4794097a140dSpatrick // We don't know anything about uses when we're out of SSA, so only
4795097a140dSpatrick // replace if the new immediate will be reproduced.
4796097a140dSpatrick bool ImmChanged = (SExtImm & NewImm) != NewImm;
4797097a140dSpatrick if (PostRA && ImmChanged)
4798097a140dSpatrick return false;
4799097a140dSpatrick
4800097a140dSpatrick if (!PostRA) {
4801097a140dSpatrick // If the defining load-immediate has no other uses, we can just replace
4802097a140dSpatrick // the immediate with the new immediate.
4803097a140dSpatrick if (MRI->hasOneUse(DefMI.getOperand(0).getReg()))
4804097a140dSpatrick DefMI.getOperand(1).setImm(NewImm);
4805097a140dSpatrick
4806097a140dSpatrick // If we're not using the GPR result of the CR-setting instruction, we
4807097a140dSpatrick // just need to and with zero/non-zero depending on the new immediate.
4808097a140dSpatrick else if (MRI->use_empty(MI.getOperand(0).getReg())) {
4809097a140dSpatrick if (NewImm) {
4810097a140dSpatrick assert(Immediate && "Transformation converted zero to non-zero?");
4811097a140dSpatrick NewImm = Immediate;
4812097a140dSpatrick }
4813097a140dSpatrick } else if (ImmChanged)
4814097a140dSpatrick return false;
4815097a140dSpatrick }
4816097a140dSpatrick }
4817097a140dSpatrick
4818*d415bd75Srobert LLVM_DEBUG(dbgs() << "Replacing constant instruction:\n");
4819097a140dSpatrick LLVM_DEBUG(MI.dump());
4820097a140dSpatrick LLVM_DEBUG(dbgs() << "Fed by:\n");
4821097a140dSpatrick LLVM_DEBUG(DefMI.dump());
4822097a140dSpatrick LoadImmediateInfo LII;
4823097a140dSpatrick LII.Imm = NewImm;
4824097a140dSpatrick LII.Is64Bit = Is64BitLI;
4825097a140dSpatrick LII.SetCR = SetCR;
4826097a140dSpatrick // If we're setting the CR, the original load-immediate must be kept (as an
4827097a140dSpatrick // operand to ANDI_rec/ANDI8_rec).
4828097a140dSpatrick if (KilledDef && SetCR)
4829097a140dSpatrick *KilledDef = nullptr;
4830097a140dSpatrick replaceInstrWithLI(MI, LII);
4831097a140dSpatrick
4832097a140dSpatrick // Fixup killed/dead flag after transformation.
4833097a140dSpatrick // Pattern:
4834097a140dSpatrick // ForwardingOperandReg = LI imm1
4835097a140dSpatrick // y = op2 imm2, ForwardingOperandReg(killed)
4836097a140dSpatrick if (IsForwardingOperandKilled)
4837097a140dSpatrick fixupIsDeadOrKill(&DefMI, &MI, ForwardingOperandReg);
4838097a140dSpatrick
4839097a140dSpatrick LLVM_DEBUG(dbgs() << "With:\n");
4840097a140dSpatrick LLVM_DEBUG(MI.dump());
4841097a140dSpatrick return true;
4842097a140dSpatrick }
4843097a140dSpatrick return false;
4844097a140dSpatrick }
4845097a140dSpatrick
transformToNewImmFormFedByAdd(MachineInstr & MI,MachineInstr & DefMI,unsigned OpNoForForwarding) const4846097a140dSpatrick bool PPCInstrInfo::transformToNewImmFormFedByAdd(
4847097a140dSpatrick MachineInstr &MI, MachineInstr &DefMI, unsigned OpNoForForwarding) const {
4848097a140dSpatrick MachineRegisterInfo *MRI = &MI.getParent()->getParent()->getRegInfo();
4849097a140dSpatrick bool PostRA = !MRI->isSSA();
4850097a140dSpatrick // FIXME: extend this to post-ra. Need to do some change in getForwardingDefMI
4851097a140dSpatrick // for post-ra.
4852097a140dSpatrick if (PostRA)
4853097a140dSpatrick return false;
4854097a140dSpatrick
4855097a140dSpatrick // Only handle load/store.
4856097a140dSpatrick if (!MI.mayLoadOrStore())
4857097a140dSpatrick return false;
4858097a140dSpatrick
4859097a140dSpatrick unsigned XFormOpcode = RI.getMappedIdxOpcForImmOpc(MI.getOpcode());
4860097a140dSpatrick
4861097a140dSpatrick assert((XFormOpcode != PPC::INSTRUCTION_LIST_END) &&
4862097a140dSpatrick "MI must have x-form opcode");
4863097a140dSpatrick
4864097a140dSpatrick // get Imm Form info.
4865097a140dSpatrick ImmInstrInfo III;
4866097a140dSpatrick bool IsVFReg = MI.getOperand(0).isReg()
4867097a140dSpatrick ? isVFRegister(MI.getOperand(0).getReg())
4868097a140dSpatrick : false;
4869097a140dSpatrick
4870097a140dSpatrick if (!instrHasImmForm(XFormOpcode, IsVFReg, III, PostRA))
4871097a140dSpatrick return false;
4872097a140dSpatrick
4873097a140dSpatrick if (!III.IsSummingOperands)
4874097a140dSpatrick return false;
4875097a140dSpatrick
4876097a140dSpatrick if (OpNoForForwarding != III.OpNoForForwarding)
4877097a140dSpatrick return false;
4878097a140dSpatrick
4879097a140dSpatrick MachineOperand ImmOperandMI = MI.getOperand(III.ImmOpNo);
4880097a140dSpatrick if (!ImmOperandMI.isImm())
4881097a140dSpatrick return false;
4882097a140dSpatrick
4883097a140dSpatrick // Check DefMI.
4884097a140dSpatrick MachineOperand *ImmMO = nullptr;
4885097a140dSpatrick MachineOperand *RegMO = nullptr;
4886097a140dSpatrick if (!isDefMIElgibleForForwarding(DefMI, III, ImmMO, RegMO))
4887097a140dSpatrick return false;
4888097a140dSpatrick assert(ImmMO && RegMO && "Imm and Reg operand must have been set");
4889097a140dSpatrick
4890097a140dSpatrick // Check Imm.
4891097a140dSpatrick // Set ImmBase from imm instruction as base and get new Imm inside
4892097a140dSpatrick // isImmElgibleForForwarding.
4893097a140dSpatrick int64_t ImmBase = ImmOperandMI.getImm();
4894097a140dSpatrick int64_t Imm = 0;
4895097a140dSpatrick if (!isImmElgibleForForwarding(*ImmMO, DefMI, III, Imm, ImmBase))
4896097a140dSpatrick return false;
4897097a140dSpatrick
4898097a140dSpatrick // Get killed info in case fixup needed after transformation.
4899097a140dSpatrick unsigned ForwardKilledOperandReg = ~0U;
4900097a140dSpatrick if (MI.getOperand(III.OpNoForForwarding).isKill())
4901097a140dSpatrick ForwardKilledOperandReg = MI.getOperand(III.OpNoForForwarding).getReg();
4902097a140dSpatrick
4903097a140dSpatrick // Do the transform
4904*d415bd75Srobert LLVM_DEBUG(dbgs() << "Replacing existing reg+imm instruction:\n");
4905097a140dSpatrick LLVM_DEBUG(MI.dump());
4906097a140dSpatrick LLVM_DEBUG(dbgs() << "Fed by:\n");
4907097a140dSpatrick LLVM_DEBUG(DefMI.dump());
4908097a140dSpatrick
4909097a140dSpatrick MI.getOperand(III.OpNoForForwarding).setReg(RegMO->getReg());
491073471bf0Spatrick if (RegMO->isKill()) {
491173471bf0Spatrick MI.getOperand(III.OpNoForForwarding).setIsKill(true);
491273471bf0Spatrick // Clear the killed flag in RegMO. Doing this here can handle some cases
491373471bf0Spatrick // that DefMI and MI are not in same basic block.
491473471bf0Spatrick RegMO->setIsKill(false);
491573471bf0Spatrick }
4916097a140dSpatrick MI.getOperand(III.ImmOpNo).setImm(Imm);
4917097a140dSpatrick
4918097a140dSpatrick // FIXME: fix kill/dead flag if MI and DefMI are not in same basic block.
4919097a140dSpatrick if (DefMI.getParent() == MI.getParent()) {
4920097a140dSpatrick // Check if reg is killed between MI and DefMI.
4921097a140dSpatrick auto IsKilledFor = [&](unsigned Reg) {
4922097a140dSpatrick MachineBasicBlock::const_reverse_iterator It = MI;
4923097a140dSpatrick MachineBasicBlock::const_reverse_iterator E = DefMI;
4924097a140dSpatrick It++;
4925097a140dSpatrick for (; It != E; ++It) {
4926097a140dSpatrick if (It->killsRegister(Reg))
4927097a140dSpatrick return true;
4928097a140dSpatrick }
4929097a140dSpatrick return false;
4930097a140dSpatrick };
4931097a140dSpatrick
4932097a140dSpatrick // Update kill flag
4933097a140dSpatrick if (RegMO->isKill() || IsKilledFor(RegMO->getReg()))
4934097a140dSpatrick fixupIsDeadOrKill(&DefMI, &MI, RegMO->getReg());
4935097a140dSpatrick if (ForwardKilledOperandReg != ~0U)
4936097a140dSpatrick fixupIsDeadOrKill(&DefMI, &MI, ForwardKilledOperandReg);
4937097a140dSpatrick }
4938097a140dSpatrick
4939097a140dSpatrick LLVM_DEBUG(dbgs() << "With:\n");
4940097a140dSpatrick LLVM_DEBUG(MI.dump());
4941097a140dSpatrick return true;
4942097a140dSpatrick }
4943097a140dSpatrick
494409467b48Spatrick // If an X-Form instruction is fed by an add-immediate and one of its operands
494509467b48Spatrick // is the literal zero, attempt to forward the source of the add-immediate to
494609467b48Spatrick // the corresponding D-Form instruction with the displacement coming from
494709467b48Spatrick // the immediate being added.
transformToImmFormFedByAdd(MachineInstr & MI,const ImmInstrInfo & III,unsigned OpNoForForwarding,MachineInstr & DefMI,bool KillDefMI) const494809467b48Spatrick bool PPCInstrInfo::transformToImmFormFedByAdd(
494909467b48Spatrick MachineInstr &MI, const ImmInstrInfo &III, unsigned OpNoForForwarding,
495009467b48Spatrick MachineInstr &DefMI, bool KillDefMI) const {
495109467b48Spatrick // RegMO ImmMO
495209467b48Spatrick // | |
495309467b48Spatrick // x = addi reg, imm <----- DefMI
495409467b48Spatrick // y = op 0 , x <----- MI
495509467b48Spatrick // |
495609467b48Spatrick // OpNoForForwarding
495709467b48Spatrick // Check if the MI meet the requirement described in the III.
495809467b48Spatrick if (!isUseMIElgibleForForwarding(MI, III, OpNoForForwarding))
495909467b48Spatrick return false;
496009467b48Spatrick
496109467b48Spatrick // Check if the DefMI meet the requirement
496209467b48Spatrick // described in the III. If yes, set the ImmMO and RegMO accordingly.
496309467b48Spatrick MachineOperand *ImmMO = nullptr;
496409467b48Spatrick MachineOperand *RegMO = nullptr;
496509467b48Spatrick if (!isDefMIElgibleForForwarding(DefMI, III, ImmMO, RegMO))
496609467b48Spatrick return false;
496709467b48Spatrick assert(ImmMO && RegMO && "Imm and Reg operand must have been set");
496809467b48Spatrick
496909467b48Spatrick // As we get the Imm operand now, we need to check if the ImmMO meet
497009467b48Spatrick // the requirement described in the III. If yes set the Imm.
497109467b48Spatrick int64_t Imm = 0;
497209467b48Spatrick if (!isImmElgibleForForwarding(*ImmMO, DefMI, III, Imm))
497309467b48Spatrick return false;
497409467b48Spatrick
497509467b48Spatrick bool IsFwdFeederRegKilled = false;
4976*d415bd75Srobert bool SeenIntermediateUse = false;
497709467b48Spatrick // Check if the RegMO can be forwarded to MI.
497809467b48Spatrick if (!isRegElgibleForForwarding(*RegMO, DefMI, MI, KillDefMI,
4979*d415bd75Srobert IsFwdFeederRegKilled, SeenIntermediateUse))
498009467b48Spatrick return false;
498109467b48Spatrick
498209467b48Spatrick // Get killed info in case fixup needed after transformation.
498309467b48Spatrick unsigned ForwardKilledOperandReg = ~0U;
498409467b48Spatrick MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
498509467b48Spatrick bool PostRA = !MRI.isSSA();
498609467b48Spatrick if (PostRA && MI.getOperand(OpNoForForwarding).isKill())
498709467b48Spatrick ForwardKilledOperandReg = MI.getOperand(OpNoForForwarding).getReg();
498809467b48Spatrick
498909467b48Spatrick // We know that, the MI and DefMI both meet the pattern, and
499009467b48Spatrick // the Imm also meet the requirement with the new Imm-form.
499109467b48Spatrick // It is safe to do the transformation now.
4992*d415bd75Srobert LLVM_DEBUG(dbgs() << "Replacing indexed instruction:\n");
499309467b48Spatrick LLVM_DEBUG(MI.dump());
499409467b48Spatrick LLVM_DEBUG(dbgs() << "Fed by:\n");
499509467b48Spatrick LLVM_DEBUG(DefMI.dump());
499609467b48Spatrick
499709467b48Spatrick // Update the base reg first.
499809467b48Spatrick MI.getOperand(III.OpNoForForwarding).ChangeToRegister(RegMO->getReg(),
499909467b48Spatrick false, false,
500009467b48Spatrick RegMO->isKill());
500109467b48Spatrick
500209467b48Spatrick // Then, update the imm.
500309467b48Spatrick if (ImmMO->isImm()) {
500409467b48Spatrick // If the ImmMO is Imm, change the operand that has ZERO to that Imm
500509467b48Spatrick // directly.
500609467b48Spatrick replaceInstrOperandWithImm(MI, III.ZeroIsSpecialOrig, Imm);
500709467b48Spatrick }
500809467b48Spatrick else {
500909467b48Spatrick // Otherwise, it is Constant Pool Index(CPI) or Global,
501009467b48Spatrick // which is relocation in fact. We need to replace the special zero
501109467b48Spatrick // register with ImmMO.
501209467b48Spatrick // Before that, we need to fixup the target flags for imm.
501309467b48Spatrick // For some reason, we miss to set the flag for the ImmMO if it is CPI.
501409467b48Spatrick if (DefMI.getOpcode() == PPC::ADDItocL)
501509467b48Spatrick ImmMO->setTargetFlags(PPCII::MO_TOC_LO);
501609467b48Spatrick
501709467b48Spatrick // MI didn't have the interface such as MI.setOperand(i) though
501809467b48Spatrick // it has MI.getOperand(i). To repalce the ZERO MachineOperand with
501909467b48Spatrick // ImmMO, we need to remove ZERO operand and all the operands behind it,
502009467b48Spatrick // and, add the ImmMO, then, move back all the operands behind ZERO.
502109467b48Spatrick SmallVector<MachineOperand, 2> MOps;
502209467b48Spatrick for (unsigned i = MI.getNumOperands() - 1; i >= III.ZeroIsSpecialOrig; i--) {
502309467b48Spatrick MOps.push_back(MI.getOperand(i));
5024*d415bd75Srobert MI.removeOperand(i);
502509467b48Spatrick }
502609467b48Spatrick
502709467b48Spatrick // Remove the last MO in the list, which is ZERO operand in fact.
502809467b48Spatrick MOps.pop_back();
502909467b48Spatrick // Add the imm operand.
503009467b48Spatrick MI.addOperand(*ImmMO);
503109467b48Spatrick // Now add the rest back.
503209467b48Spatrick for (auto &MO : MOps)
503309467b48Spatrick MI.addOperand(MO);
503409467b48Spatrick }
503509467b48Spatrick
503609467b48Spatrick // Update the opcode.
503709467b48Spatrick MI.setDesc(get(III.ImmOpcode));
503809467b48Spatrick
503909467b48Spatrick // Fix up killed/dead flag after transformation.
504009467b48Spatrick // Pattern 1:
504109467b48Spatrick // x = ADD KilledFwdFeederReg, imm
504209467b48Spatrick // n = opn KilledFwdFeederReg(killed), regn
504309467b48Spatrick // y = XOP 0, x
504409467b48Spatrick // Pattern 2:
504509467b48Spatrick // x = ADD reg(killed), imm
504609467b48Spatrick // y = XOP 0, x
504709467b48Spatrick if (IsFwdFeederRegKilled || RegMO->isKill())
5048097a140dSpatrick fixupIsDeadOrKill(&DefMI, &MI, RegMO->getReg());
504909467b48Spatrick // Pattern 3:
505009467b48Spatrick // ForwardKilledOperandReg = ADD reg, imm
505109467b48Spatrick // y = XOP 0, ForwardKilledOperandReg(killed)
505209467b48Spatrick if (ForwardKilledOperandReg != ~0U)
5053097a140dSpatrick fixupIsDeadOrKill(&DefMI, &MI, ForwardKilledOperandReg);
505409467b48Spatrick
505509467b48Spatrick LLVM_DEBUG(dbgs() << "With:\n");
505609467b48Spatrick LLVM_DEBUG(MI.dump());
505709467b48Spatrick
505809467b48Spatrick return true;
505909467b48Spatrick }
506009467b48Spatrick
transformToImmFormFedByLI(MachineInstr & MI,const ImmInstrInfo & III,unsigned ConstantOpNo,MachineInstr & DefMI) const506109467b48Spatrick bool PPCInstrInfo::transformToImmFormFedByLI(MachineInstr &MI,
506209467b48Spatrick const ImmInstrInfo &III,
506309467b48Spatrick unsigned ConstantOpNo,
5064097a140dSpatrick MachineInstr &DefMI) const {
5065097a140dSpatrick // DefMI must be LI or LI8.
5066097a140dSpatrick if ((DefMI.getOpcode() != PPC::LI && DefMI.getOpcode() != PPC::LI8) ||
5067097a140dSpatrick !DefMI.getOperand(1).isImm())
5068097a140dSpatrick return false;
5069097a140dSpatrick
5070097a140dSpatrick // Get Imm operand and Sign-extend to 64-bits.
5071097a140dSpatrick int64_t Imm = SignExtend64<16>(DefMI.getOperand(1).getImm());
5072097a140dSpatrick
507309467b48Spatrick MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
507409467b48Spatrick bool PostRA = !MRI.isSSA();
507509467b48Spatrick // Exit early if we can't convert this.
507609467b48Spatrick if ((ConstantOpNo != III.OpNoForForwarding) && !III.IsCommutative)
507709467b48Spatrick return false;
507809467b48Spatrick if (Imm % III.ImmMustBeMultipleOf)
507909467b48Spatrick return false;
508009467b48Spatrick if (III.TruncateImmTo)
508109467b48Spatrick Imm &= ((1 << III.TruncateImmTo) - 1);
508209467b48Spatrick if (III.SignedImm) {
508309467b48Spatrick APInt ActualValue(64, Imm, true);
508409467b48Spatrick if (!ActualValue.isSignedIntN(III.ImmWidth))
508509467b48Spatrick return false;
508609467b48Spatrick } else {
508709467b48Spatrick uint64_t UnsignedMax = (1 << III.ImmWidth) - 1;
508809467b48Spatrick if ((uint64_t)Imm > UnsignedMax)
508909467b48Spatrick return false;
509009467b48Spatrick }
509109467b48Spatrick
509209467b48Spatrick // If we're post-RA, the instructions don't agree on whether register zero is
509309467b48Spatrick // special, we can transform this as long as the register operand that will
509409467b48Spatrick // end up in the location where zero is special isn't R0.
509509467b48Spatrick if (PostRA && III.ZeroIsSpecialOrig != III.ZeroIsSpecialNew) {
509609467b48Spatrick unsigned PosForOrigZero = III.ZeroIsSpecialOrig ? III.ZeroIsSpecialOrig :
509709467b48Spatrick III.ZeroIsSpecialNew + 1;
509809467b48Spatrick Register OrigZeroReg = MI.getOperand(PosForOrigZero).getReg();
509909467b48Spatrick Register NewZeroReg = MI.getOperand(III.ZeroIsSpecialNew).getReg();
510009467b48Spatrick // If R0 is in the operand where zero is special for the new instruction,
510109467b48Spatrick // it is unsafe to transform if the constant operand isn't that operand.
510209467b48Spatrick if ((NewZeroReg == PPC::R0 || NewZeroReg == PPC::X0) &&
510309467b48Spatrick ConstantOpNo != III.ZeroIsSpecialNew)
510409467b48Spatrick return false;
510509467b48Spatrick if ((OrigZeroReg == PPC::R0 || OrigZeroReg == PPC::X0) &&
510609467b48Spatrick ConstantOpNo != PosForOrigZero)
510709467b48Spatrick return false;
510809467b48Spatrick }
510909467b48Spatrick
511009467b48Spatrick // Get killed info in case fixup needed after transformation.
511109467b48Spatrick unsigned ForwardKilledOperandReg = ~0U;
511209467b48Spatrick if (PostRA && MI.getOperand(ConstantOpNo).isKill())
511309467b48Spatrick ForwardKilledOperandReg = MI.getOperand(ConstantOpNo).getReg();
511409467b48Spatrick
511509467b48Spatrick unsigned Opc = MI.getOpcode();
511609467b48Spatrick bool SpecialShift32 = Opc == PPC::SLW || Opc == PPC::SLW_rec ||
511709467b48Spatrick Opc == PPC::SRW || Opc == PPC::SRW_rec ||
511809467b48Spatrick Opc == PPC::SLW8 || Opc == PPC::SLW8_rec ||
511909467b48Spatrick Opc == PPC::SRW8 || Opc == PPC::SRW8_rec;
512009467b48Spatrick bool SpecialShift64 = Opc == PPC::SLD || Opc == PPC::SLD_rec ||
512109467b48Spatrick Opc == PPC::SRD || Opc == PPC::SRD_rec;
512209467b48Spatrick bool SetCR = Opc == PPC::SLW_rec || Opc == PPC::SRW_rec ||
512309467b48Spatrick Opc == PPC::SLD_rec || Opc == PPC::SRD_rec;
512409467b48Spatrick bool RightShift = Opc == PPC::SRW || Opc == PPC::SRW_rec || Opc == PPC::SRD ||
512509467b48Spatrick Opc == PPC::SRD_rec;
512609467b48Spatrick
5127*d415bd75Srobert LLVM_DEBUG(dbgs() << "Replacing reg+reg instruction: ");
5128*d415bd75Srobert LLVM_DEBUG(MI.dump());
5129*d415bd75Srobert LLVM_DEBUG(dbgs() << "Fed by load-immediate: ");
5130*d415bd75Srobert LLVM_DEBUG(DefMI.dump());
513109467b48Spatrick MI.setDesc(get(III.ImmOpcode));
513209467b48Spatrick if (ConstantOpNo == III.OpNoForForwarding) {
513309467b48Spatrick // Converting shifts to immediate form is a bit tricky since they may do
513409467b48Spatrick // one of three things:
513509467b48Spatrick // 1. If the shift amount is between OpSize and 2*OpSize, the result is zero
513609467b48Spatrick // 2. If the shift amount is zero, the result is unchanged (save for maybe
513709467b48Spatrick // setting CR0)
513809467b48Spatrick // 3. If the shift amount is in [1, OpSize), it's just a shift
513909467b48Spatrick if (SpecialShift32 || SpecialShift64) {
514009467b48Spatrick LoadImmediateInfo LII;
514109467b48Spatrick LII.Imm = 0;
514209467b48Spatrick LII.SetCR = SetCR;
514309467b48Spatrick LII.Is64Bit = SpecialShift64;
514409467b48Spatrick uint64_t ShAmt = Imm & (SpecialShift32 ? 0x1F : 0x3F);
514509467b48Spatrick if (Imm & (SpecialShift32 ? 0x20 : 0x40))
514609467b48Spatrick replaceInstrWithLI(MI, LII);
514709467b48Spatrick // Shifts by zero don't change the value. If we don't need to set CR0,
514809467b48Spatrick // just convert this to a COPY. Can't do this post-RA since we've already
514909467b48Spatrick // cleaned up the copies.
515009467b48Spatrick else if (!SetCR && ShAmt == 0 && !PostRA) {
5151*d415bd75Srobert MI.removeOperand(2);
515209467b48Spatrick MI.setDesc(get(PPC::COPY));
515309467b48Spatrick } else {
515409467b48Spatrick // The 32 bit and 64 bit instructions are quite different.
515509467b48Spatrick if (SpecialShift32) {
515609467b48Spatrick // Left shifts use (N, 0, 31-N).
515709467b48Spatrick // Right shifts use (32-N, N, 31) if 0 < N < 32.
515809467b48Spatrick // use (0, 0, 31) if N == 0.
515909467b48Spatrick uint64_t SH = ShAmt == 0 ? 0 : RightShift ? 32 - ShAmt : ShAmt;
516009467b48Spatrick uint64_t MB = RightShift ? ShAmt : 0;
516109467b48Spatrick uint64_t ME = RightShift ? 31 : 31 - ShAmt;
516209467b48Spatrick replaceInstrOperandWithImm(MI, III.OpNoForForwarding, SH);
516309467b48Spatrick MachineInstrBuilder(*MI.getParent()->getParent(), MI).addImm(MB)
516409467b48Spatrick .addImm(ME);
516509467b48Spatrick } else {
516609467b48Spatrick // Left shifts use (N, 63-N).
516709467b48Spatrick // Right shifts use (64-N, N) if 0 < N < 64.
516809467b48Spatrick // use (0, 0) if N == 0.
516909467b48Spatrick uint64_t SH = ShAmt == 0 ? 0 : RightShift ? 64 - ShAmt : ShAmt;
517009467b48Spatrick uint64_t ME = RightShift ? ShAmt : 63 - ShAmt;
517109467b48Spatrick replaceInstrOperandWithImm(MI, III.OpNoForForwarding, SH);
517209467b48Spatrick MachineInstrBuilder(*MI.getParent()->getParent(), MI).addImm(ME);
517309467b48Spatrick }
517409467b48Spatrick }
517509467b48Spatrick } else
517609467b48Spatrick replaceInstrOperandWithImm(MI, ConstantOpNo, Imm);
517709467b48Spatrick }
517809467b48Spatrick // Convert commutative instructions (switch the operands and convert the
517909467b48Spatrick // desired one to an immediate.
518009467b48Spatrick else if (III.IsCommutative) {
518109467b48Spatrick replaceInstrOperandWithImm(MI, ConstantOpNo, Imm);
518209467b48Spatrick swapMIOperands(MI, ConstantOpNo, III.OpNoForForwarding);
518309467b48Spatrick } else
518409467b48Spatrick llvm_unreachable("Should have exited early!");
518509467b48Spatrick
518609467b48Spatrick // For instructions for which the constant register replaces a different
518709467b48Spatrick // operand than where the immediate goes, we need to swap them.
518809467b48Spatrick if (III.OpNoForForwarding != III.ImmOpNo)
518909467b48Spatrick swapMIOperands(MI, III.OpNoForForwarding, III.ImmOpNo);
519009467b48Spatrick
519109467b48Spatrick // If the special R0/X0 register index are different for original instruction
519209467b48Spatrick // and new instruction, we need to fix up the register class in new
519309467b48Spatrick // instruction.
519409467b48Spatrick if (!PostRA && III.ZeroIsSpecialOrig != III.ZeroIsSpecialNew) {
519509467b48Spatrick if (III.ZeroIsSpecialNew) {
519609467b48Spatrick // If operand at III.ZeroIsSpecialNew is physical reg(eg: ZERO/ZERO8), no
519709467b48Spatrick // need to fix up register class.
519809467b48Spatrick Register RegToModify = MI.getOperand(III.ZeroIsSpecialNew).getReg();
5199*d415bd75Srobert if (RegToModify.isVirtual()) {
520009467b48Spatrick const TargetRegisterClass *NewRC =
520109467b48Spatrick MRI.getRegClass(RegToModify)->hasSuperClassEq(&PPC::GPRCRegClass) ?
520209467b48Spatrick &PPC::GPRC_and_GPRC_NOR0RegClass : &PPC::G8RC_and_G8RC_NOX0RegClass;
520309467b48Spatrick MRI.setRegClass(RegToModify, NewRC);
520409467b48Spatrick }
520509467b48Spatrick }
520609467b48Spatrick }
520709467b48Spatrick
520809467b48Spatrick // Fix up killed/dead flag after transformation.
520909467b48Spatrick // Pattern:
521009467b48Spatrick // ForwardKilledOperandReg = LI imm
521109467b48Spatrick // y = XOP reg, ForwardKilledOperandReg(killed)
521209467b48Spatrick if (ForwardKilledOperandReg != ~0U)
5213097a140dSpatrick fixupIsDeadOrKill(&DefMI, &MI, ForwardKilledOperandReg);
5214*d415bd75Srobert
5215*d415bd75Srobert LLVM_DEBUG(dbgs() << "With: ");
5216*d415bd75Srobert LLVM_DEBUG(MI.dump());
5217*d415bd75Srobert LLVM_DEBUG(dbgs() << "\n");
521809467b48Spatrick return true;
521909467b48Spatrick }
522009467b48Spatrick
522109467b48Spatrick const TargetRegisterClass *
updatedRC(const TargetRegisterClass * RC) const522209467b48Spatrick PPCInstrInfo::updatedRC(const TargetRegisterClass *RC) const {
522309467b48Spatrick if (Subtarget.hasVSX() && RC == &PPC::VRRCRegClass)
522409467b48Spatrick return &PPC::VSRCRegClass;
522509467b48Spatrick return RC;
522609467b48Spatrick }
522709467b48Spatrick
getRecordFormOpcode(unsigned Opcode)522809467b48Spatrick int PPCInstrInfo::getRecordFormOpcode(unsigned Opcode) {
522909467b48Spatrick return PPC::getRecordFormOpcode(Opcode);
523009467b48Spatrick }
523109467b48Spatrick
isOpZeroOfSubwordPreincLoad(int Opcode)5232*d415bd75Srobert static bool isOpZeroOfSubwordPreincLoad(int Opcode) {
5233*d415bd75Srobert return (Opcode == PPC::LBZU || Opcode == PPC::LBZUX || Opcode == PPC::LBZU8 ||
5234*d415bd75Srobert Opcode == PPC::LBZUX8 || Opcode == PPC::LHZU ||
5235*d415bd75Srobert Opcode == PPC::LHZUX || Opcode == PPC::LHZU8 ||
5236*d415bd75Srobert Opcode == PPC::LHZUX8);
5237*d415bd75Srobert }
5238*d415bd75Srobert
5239*d415bd75Srobert // This function checks for sign extension from 32 bits to 64 bits.
definedBySignExtendingOp(const unsigned Reg,const MachineRegisterInfo * MRI)5240*d415bd75Srobert static bool definedBySignExtendingOp(const unsigned Reg,
5241*d415bd75Srobert const MachineRegisterInfo *MRI) {
5242*d415bd75Srobert if (!Register::isVirtualRegister(Reg))
5243*d415bd75Srobert return false;
5244*d415bd75Srobert
5245*d415bd75Srobert MachineInstr *MI = MRI->getVRegDef(Reg);
5246*d415bd75Srobert if (!MI)
5247*d415bd75Srobert return false;
5248*d415bd75Srobert
5249*d415bd75Srobert int Opcode = MI->getOpcode();
5250*d415bd75Srobert const PPCInstrInfo *TII =
5251*d415bd75Srobert MI->getMF()->getSubtarget<PPCSubtarget>().getInstrInfo();
5252*d415bd75Srobert if (TII->isSExt32To64(Opcode))
525309467b48Spatrick return true;
525409467b48Spatrick
5255*d415bd75Srobert // The first def of LBZU/LHZU is sign extended.
5256*d415bd75Srobert if (isOpZeroOfSubwordPreincLoad(Opcode) && MI->getOperand(0).getReg() == Reg)
525709467b48Spatrick return true;
525809467b48Spatrick
5259*d415bd75Srobert // RLDICL generates sign-extended output if it clears at least
5260*d415bd75Srobert // 33 bits from the left (MSB).
5261*d415bd75Srobert if (Opcode == PPC::RLDICL && MI->getOperand(3).getImm() >= 33)
5262*d415bd75Srobert return true;
5263*d415bd75Srobert
5264*d415bd75Srobert // If at least one bit from left in a lower word is masked out,
5265*d415bd75Srobert // all of 0 to 32-th bits of the output are cleared.
5266*d415bd75Srobert // Hence the output is already sign extended.
526709467b48Spatrick if ((Opcode == PPC::RLWINM || Opcode == PPC::RLWINM_rec ||
526809467b48Spatrick Opcode == PPC::RLWNM || Opcode == PPC::RLWNM_rec) &&
5269*d415bd75Srobert MI->getOperand(3).getImm() > 0 &&
5270*d415bd75Srobert MI->getOperand(3).getImm() <= MI->getOperand(4).getImm())
527109467b48Spatrick return true;
527209467b48Spatrick
5273*d415bd75Srobert // If the most significant bit of immediate in ANDIS is zero,
5274*d415bd75Srobert // all of 0 to 32-th bits are cleared.
5275*d415bd75Srobert if (Opcode == PPC::ANDIS_rec || Opcode == PPC::ANDIS8_rec) {
5276*d415bd75Srobert uint16_t Imm = MI->getOperand(2).getImm();
5277*d415bd75Srobert if ((Imm & 0x8000) == 0)
5278*d415bd75Srobert return true;
5279*d415bd75Srobert }
5280*d415bd75Srobert
528109467b48Spatrick return false;
528209467b48Spatrick }
528309467b48Spatrick
5284*d415bd75Srobert // This function checks the machine instruction that defines the input register
5285*d415bd75Srobert // Reg. If that machine instruction always outputs a value that has only zeros
5286*d415bd75Srobert // in the higher 32 bits then this function will return true.
definedByZeroExtendingOp(const unsigned Reg,const MachineRegisterInfo * MRI)5287*d415bd75Srobert static bool definedByZeroExtendingOp(const unsigned Reg,
5288*d415bd75Srobert const MachineRegisterInfo *MRI) {
5289*d415bd75Srobert if (!Register::isVirtualRegister(Reg))
5290*d415bd75Srobert return false;
5291*d415bd75Srobert
5292*d415bd75Srobert MachineInstr *MI = MRI->getVRegDef(Reg);
5293*d415bd75Srobert if (!MI)
5294*d415bd75Srobert return false;
5295*d415bd75Srobert
5296*d415bd75Srobert int Opcode = MI->getOpcode();
5297*d415bd75Srobert const PPCInstrInfo *TII =
5298*d415bd75Srobert MI->getMF()->getSubtarget<PPCSubtarget>().getInstrInfo();
5299*d415bd75Srobert if (TII->isZExt32To64(Opcode))
5300*d415bd75Srobert return true;
5301*d415bd75Srobert
5302*d415bd75Srobert // The first def of LBZU/LHZU/LWZU are zero extended.
5303*d415bd75Srobert if ((isOpZeroOfSubwordPreincLoad(Opcode) || Opcode == PPC::LWZU ||
5304*d415bd75Srobert Opcode == PPC::LWZUX || Opcode == PPC::LWZU8 || Opcode == PPC::LWZUX8) &&
5305*d415bd75Srobert MI->getOperand(0).getReg() == Reg)
5306*d415bd75Srobert return true;
5307*d415bd75Srobert
530809467b48Spatrick // The 16-bit immediate is sign-extended in li/lis.
530909467b48Spatrick // If the most significant bit is zero, all higher bits are zero.
531009467b48Spatrick if (Opcode == PPC::LI || Opcode == PPC::LI8 ||
531109467b48Spatrick Opcode == PPC::LIS || Opcode == PPC::LIS8) {
5312*d415bd75Srobert int64_t Imm = MI->getOperand(1).getImm();
531309467b48Spatrick if (((uint64_t)Imm & ~0x7FFFuLL) == 0)
531409467b48Spatrick return true;
531509467b48Spatrick }
531609467b48Spatrick
531709467b48Spatrick // We have some variations of rotate-and-mask instructions
531809467b48Spatrick // that clear higher 32-bits.
531909467b48Spatrick if ((Opcode == PPC::RLDICL || Opcode == PPC::RLDICL_rec ||
532009467b48Spatrick Opcode == PPC::RLDCL || Opcode == PPC::RLDCL_rec ||
532109467b48Spatrick Opcode == PPC::RLDICL_32_64) &&
5322*d415bd75Srobert MI->getOperand(3).getImm() >= 32)
532309467b48Spatrick return true;
532409467b48Spatrick
532509467b48Spatrick if ((Opcode == PPC::RLDIC || Opcode == PPC::RLDIC_rec) &&
5326*d415bd75Srobert MI->getOperand(3).getImm() >= 32 &&
5327*d415bd75Srobert MI->getOperand(3).getImm() <= 63 - MI->getOperand(2).getImm())
532809467b48Spatrick return true;
532909467b48Spatrick
533009467b48Spatrick if ((Opcode == PPC::RLWINM || Opcode == PPC::RLWINM_rec ||
533109467b48Spatrick Opcode == PPC::RLWNM || Opcode == PPC::RLWNM_rec ||
533209467b48Spatrick Opcode == PPC::RLWINM8 || Opcode == PPC::RLWNM8) &&
5333*d415bd75Srobert MI->getOperand(3).getImm() <= MI->getOperand(4).getImm())
533409467b48Spatrick return true;
533509467b48Spatrick
533609467b48Spatrick return false;
533709467b48Spatrick }
533809467b48Spatrick
533909467b48Spatrick // This function returns true if the input MachineInstr is a TOC save
534009467b48Spatrick // instruction.
isTOCSaveMI(const MachineInstr & MI) const534109467b48Spatrick bool PPCInstrInfo::isTOCSaveMI(const MachineInstr &MI) const {
534209467b48Spatrick if (!MI.getOperand(1).isImm() || !MI.getOperand(2).isReg())
534309467b48Spatrick return false;
534409467b48Spatrick unsigned TOCSaveOffset = Subtarget.getFrameLowering()->getTOCSaveOffset();
534509467b48Spatrick unsigned StackOffset = MI.getOperand(1).getImm();
534609467b48Spatrick Register StackReg = MI.getOperand(2).getReg();
534773471bf0Spatrick Register SPReg = Subtarget.isPPC64() ? PPC::X1 : PPC::R1;
534873471bf0Spatrick if (StackReg == SPReg && StackOffset == TOCSaveOffset)
534909467b48Spatrick return true;
535009467b48Spatrick
535109467b48Spatrick return false;
535209467b48Spatrick }
535309467b48Spatrick
535409467b48Spatrick // We limit the max depth to track incoming values of PHIs or binary ops
535509467b48Spatrick // (e.g. AND) to avoid excessive cost.
5356*d415bd75Srobert const unsigned MAX_BINOP_DEPTH = 1;
5357*d415bd75Srobert // The isSignOrZeroExtended function is recursive. The parameter BinOpDepth
5358*d415bd75Srobert // does not count all of the recursions. The parameter BinOpDepth is incremented
5359*d415bd75Srobert // only when isSignOrZeroExtended calls itself more than once. This is done to
5360*d415bd75Srobert // prevent expontential recursion. There is no parameter to track linear
5361*d415bd75Srobert // recursion.
5362*d415bd75Srobert std::pair<bool, bool>
isSignOrZeroExtended(const unsigned Reg,const unsigned BinOpDepth,const MachineRegisterInfo * MRI) const5363*d415bd75Srobert PPCInstrInfo::isSignOrZeroExtended(const unsigned Reg,
5364*d415bd75Srobert const unsigned BinOpDepth,
5365*d415bd75Srobert const MachineRegisterInfo *MRI) const {
5366*d415bd75Srobert if (!Register::isVirtualRegister(Reg))
5367*d415bd75Srobert return std::pair<bool, bool>(false, false);
536809467b48Spatrick
5369*d415bd75Srobert MachineInstr *MI = MRI->getVRegDef(Reg);
5370*d415bd75Srobert if (!MI)
5371*d415bd75Srobert return std::pair<bool, bool>(false, false);
537209467b48Spatrick
5373*d415bd75Srobert bool IsSExt = definedBySignExtendingOp(Reg, MRI);
5374*d415bd75Srobert bool IsZExt = definedByZeroExtendingOp(Reg, MRI);
537509467b48Spatrick
5376*d415bd75Srobert // If we know the instruction always returns sign- and zero-extended result,
5377*d415bd75Srobert // return here.
5378*d415bd75Srobert if (IsSExt && IsZExt)
5379*d415bd75Srobert return std::pair<bool, bool>(IsSExt, IsZExt);
5380*d415bd75Srobert
5381*d415bd75Srobert switch (MI->getOpcode()) {
538209467b48Spatrick case PPC::COPY: {
5383*d415bd75Srobert Register SrcReg = MI->getOperand(1).getReg();
538409467b48Spatrick
538509467b48Spatrick // In both ELFv1 and v2 ABI, method parameters and the return value
538609467b48Spatrick // are sign- or zero-extended.
5387*d415bd75Srobert const MachineFunction *MF = MI->getMF();
5388*d415bd75Srobert
5389*d415bd75Srobert if (!MF->getSubtarget<PPCSubtarget>().isSVR4ABI()) {
5390*d415bd75Srobert // If this is a copy from another register, we recursively check source.
5391*d415bd75Srobert auto SrcExt = isSignOrZeroExtended(SrcReg, BinOpDepth, MRI);
5392*d415bd75Srobert return std::pair<bool, bool>(SrcExt.first || IsSExt,
5393*d415bd75Srobert SrcExt.second || IsZExt);
5394*d415bd75Srobert }
5395*d415bd75Srobert
5396*d415bd75Srobert // From here on everything is SVR4ABI
539709467b48Spatrick const PPCFunctionInfo *FuncInfo = MF->getInfo<PPCFunctionInfo>();
539809467b48Spatrick // We check the ZExt/SExt flags for a method parameter.
5399*d415bd75Srobert if (MI->getParent()->getBasicBlock() ==
540009467b48Spatrick &MF->getFunction().getEntryBlock()) {
5401*d415bd75Srobert Register VReg = MI->getOperand(0).getReg();
5402*d415bd75Srobert if (MF->getRegInfo().isLiveIn(VReg)) {
5403*d415bd75Srobert IsSExt |= FuncInfo->isLiveInSExt(VReg);
5404*d415bd75Srobert IsZExt |= FuncInfo->isLiveInZExt(VReg);
5405*d415bd75Srobert return std::pair<bool, bool>(IsSExt, IsZExt);
5406*d415bd75Srobert }
5407*d415bd75Srobert }
5408*d415bd75Srobert
5409*d415bd75Srobert if (SrcReg != PPC::X3) {
5410*d415bd75Srobert // If this is a copy from another register, we recursively check source.
5411*d415bd75Srobert auto SrcExt = isSignOrZeroExtended(SrcReg, BinOpDepth, MRI);
5412*d415bd75Srobert return std::pair<bool, bool>(SrcExt.first || IsSExt,
5413*d415bd75Srobert SrcExt.second || IsZExt);
541409467b48Spatrick }
541509467b48Spatrick
541609467b48Spatrick // For a method return value, we check the ZExt/SExt flags in attribute.
541709467b48Spatrick // We assume the following code sequence for method call.
541809467b48Spatrick // ADJCALLSTACKDOWN 32, implicit dead %r1, implicit %r1
541909467b48Spatrick // BL8_NOP @func,...
542009467b48Spatrick // ADJCALLSTACKUP 32, 0, implicit dead %r1, implicit %r1
542109467b48Spatrick // %5 = COPY %x3; G8RC:%5
5422*d415bd75Srobert const MachineBasicBlock *MBB = MI->getParent();
5423*d415bd75Srobert std::pair<bool, bool> IsExtendPair = std::pair<bool, bool>(IsSExt, IsZExt);
542409467b48Spatrick MachineBasicBlock::const_instr_iterator II =
5425*d415bd75Srobert MachineBasicBlock::const_instr_iterator(MI);
5426*d415bd75Srobert if (II == MBB->instr_begin() || (--II)->getOpcode() != PPC::ADJCALLSTACKUP)
5427*d415bd75Srobert return IsExtendPair;
5428*d415bd75Srobert
542909467b48Spatrick const MachineInstr &CallMI = *(--II);
5430*d415bd75Srobert if (!CallMI.isCall() || !CallMI.getOperand(0).isGlobal())
5431*d415bd75Srobert return IsExtendPair;
5432*d415bd75Srobert
543309467b48Spatrick const Function *CalleeFn =
5434*d415bd75Srobert dyn_cast_if_present<Function>(CallMI.getOperand(0).getGlobal());
543509467b48Spatrick if (!CalleeFn)
5436*d415bd75Srobert return IsExtendPair;
5437*d415bd75Srobert const IntegerType *IntTy = dyn_cast<IntegerType>(CalleeFn->getReturnType());
5438*d415bd75Srobert if (IntTy && IntTy->getBitWidth() <= 32) {
5439*d415bd75Srobert const AttributeSet &Attrs = CalleeFn->getAttributes().getRetAttrs();
5440*d415bd75Srobert IsSExt |= Attrs.hasAttribute(Attribute::SExt);
5441*d415bd75Srobert IsZExt |= Attrs.hasAttribute(Attribute::ZExt);
5442*d415bd75Srobert return std::pair<bool, bool>(IsSExt, IsZExt);
544309467b48Spatrick }
544409467b48Spatrick
5445*d415bd75Srobert return IsExtendPair;
544609467b48Spatrick }
544709467b48Spatrick
5448*d415bd75Srobert // OR, XOR with 16-bit immediate does not change the upper 48 bits.
544909467b48Spatrick // So, we track the operand register as we do for register copy.
5450*d415bd75Srobert case PPC::ORI:
5451*d415bd75Srobert case PPC::XORI:
5452*d415bd75Srobert case PPC::ORI8:
5453*d415bd75Srobert case PPC::XORI8: {
5454*d415bd75Srobert Register SrcReg = MI->getOperand(1).getReg();
5455*d415bd75Srobert auto SrcExt = isSignOrZeroExtended(SrcReg, BinOpDepth, MRI);
5456*d415bd75Srobert return std::pair<bool, bool>(SrcExt.first || IsSExt,
5457*d415bd75Srobert SrcExt.second || IsZExt);
5458*d415bd75Srobert }
545909467b48Spatrick
5460*d415bd75Srobert // OR, XOR with shifted 16-bit immediate does not change the upper
5461*d415bd75Srobert // 32 bits. So, we track the operand register for zero extension.
5462*d415bd75Srobert // For sign extension when the MSB of the immediate is zero, we also
5463*d415bd75Srobert // track the operand register since the upper 33 bits are unchanged.
5464*d415bd75Srobert case PPC::ORIS:
5465*d415bd75Srobert case PPC::XORIS:
5466*d415bd75Srobert case PPC::ORIS8:
5467*d415bd75Srobert case PPC::XORIS8: {
5468*d415bd75Srobert Register SrcReg = MI->getOperand(1).getReg();
5469*d415bd75Srobert auto SrcExt = isSignOrZeroExtended(SrcReg, BinOpDepth, MRI);
5470*d415bd75Srobert uint16_t Imm = MI->getOperand(2).getImm();
5471*d415bd75Srobert if (Imm & 0x8000)
5472*d415bd75Srobert return std::pair<bool, bool>(false, SrcExt.second || IsZExt);
5473*d415bd75Srobert else
5474*d415bd75Srobert return std::pair<bool, bool>(SrcExt.first || IsSExt,
5475*d415bd75Srobert SrcExt.second || IsZExt);
547609467b48Spatrick }
547709467b48Spatrick
547809467b48Spatrick // If all incoming values are sign-/zero-extended,
547909467b48Spatrick // the output of OR, ISEL or PHI is also sign-/zero-extended.
548009467b48Spatrick case PPC::OR:
548109467b48Spatrick case PPC::OR8:
548209467b48Spatrick case PPC::ISEL:
548309467b48Spatrick case PPC::PHI: {
5484*d415bd75Srobert if (BinOpDepth >= MAX_BINOP_DEPTH)
5485*d415bd75Srobert return std::pair<bool, bool>(false, false);
548609467b48Spatrick
548709467b48Spatrick // The input registers for PHI are operand 1, 3, ...
548809467b48Spatrick // The input registers for others are operand 1 and 2.
5489*d415bd75Srobert unsigned OperandEnd = 3, OperandStride = 1;
5490*d415bd75Srobert if (MI->getOpcode() == PPC::PHI) {
5491*d415bd75Srobert OperandEnd = MI->getNumOperands();
5492*d415bd75Srobert OperandStride = 2;
549309467b48Spatrick }
549409467b48Spatrick
5495*d415bd75Srobert IsSExt = true;
5496*d415bd75Srobert IsZExt = true;
5497*d415bd75Srobert for (unsigned I = 1; I != OperandEnd; I += OperandStride) {
5498*d415bd75Srobert if (!MI->getOperand(I).isReg())
5499*d415bd75Srobert return std::pair<bool, bool>(false, false);
5500*d415bd75Srobert
5501*d415bd75Srobert Register SrcReg = MI->getOperand(I).getReg();
5502*d415bd75Srobert auto SrcExt = isSignOrZeroExtended(SrcReg, BinOpDepth + 1, MRI);
5503*d415bd75Srobert IsSExt &= SrcExt.first;
5504*d415bd75Srobert IsZExt &= SrcExt.second;
550509467b48Spatrick }
5506*d415bd75Srobert return std::pair<bool, bool>(IsSExt, IsZExt);
550709467b48Spatrick }
550809467b48Spatrick
550909467b48Spatrick // If at least one of the incoming values of an AND is zero extended
551009467b48Spatrick // then the output is also zero-extended. If both of the incoming values
551109467b48Spatrick // are sign-extended then the output is also sign extended.
551209467b48Spatrick case PPC::AND:
551309467b48Spatrick case PPC::AND8: {
5514*d415bd75Srobert if (BinOpDepth >= MAX_BINOP_DEPTH)
5515*d415bd75Srobert return std::pair<bool, bool>(false, false);
551609467b48Spatrick
5517*d415bd75Srobert Register SrcReg1 = MI->getOperand(1).getReg();
5518*d415bd75Srobert Register SrcReg2 = MI->getOperand(2).getReg();
5519*d415bd75Srobert auto Src1Ext = isSignOrZeroExtended(SrcReg1, BinOpDepth + 1, MRI);
5520*d415bd75Srobert auto Src2Ext = isSignOrZeroExtended(SrcReg2, BinOpDepth + 1, MRI);
5521*d415bd75Srobert return std::pair<bool, bool>(Src1Ext.first && Src2Ext.first,
5522*d415bd75Srobert Src1Ext.second || Src2Ext.second);
552309467b48Spatrick }
552409467b48Spatrick
552509467b48Spatrick default:
552609467b48Spatrick break;
552709467b48Spatrick }
5528*d415bd75Srobert return std::pair<bool, bool>(IsSExt, IsZExt);
552909467b48Spatrick }
553009467b48Spatrick
isBDNZ(unsigned Opcode) const553109467b48Spatrick bool PPCInstrInfo::isBDNZ(unsigned Opcode) const {
553209467b48Spatrick return (Opcode == (Subtarget.isPPC64() ? PPC::BDNZ8 : PPC::BDNZ));
553309467b48Spatrick }
553409467b48Spatrick
553509467b48Spatrick namespace {
553609467b48Spatrick class PPCPipelinerLoopInfo : public TargetInstrInfo::PipelinerLoopInfo {
553709467b48Spatrick MachineInstr *Loop, *EndLoop, *LoopCount;
553809467b48Spatrick MachineFunction *MF;
553909467b48Spatrick const TargetInstrInfo *TII;
554009467b48Spatrick int64_t TripCount;
554109467b48Spatrick
554209467b48Spatrick public:
PPCPipelinerLoopInfo(MachineInstr * Loop,MachineInstr * EndLoop,MachineInstr * LoopCount)554309467b48Spatrick PPCPipelinerLoopInfo(MachineInstr *Loop, MachineInstr *EndLoop,
554409467b48Spatrick MachineInstr *LoopCount)
554509467b48Spatrick : Loop(Loop), EndLoop(EndLoop), LoopCount(LoopCount),
554609467b48Spatrick MF(Loop->getParent()->getParent()),
554709467b48Spatrick TII(MF->getSubtarget().getInstrInfo()) {
554809467b48Spatrick // Inspect the Loop instruction up-front, as it may be deleted when we call
554909467b48Spatrick // createTripCountGreaterCondition.
555009467b48Spatrick if (LoopCount->getOpcode() == PPC::LI8 || LoopCount->getOpcode() == PPC::LI)
555109467b48Spatrick TripCount = LoopCount->getOperand(1).getImm();
555209467b48Spatrick else
555309467b48Spatrick TripCount = -1;
555409467b48Spatrick }
555509467b48Spatrick
shouldIgnoreForPipelining(const MachineInstr * MI) const555609467b48Spatrick bool shouldIgnoreForPipelining(const MachineInstr *MI) const override {
555709467b48Spatrick // Only ignore the terminator.
555809467b48Spatrick return MI == EndLoop;
555909467b48Spatrick }
556009467b48Spatrick
createTripCountGreaterCondition(int TC,MachineBasicBlock & MBB,SmallVectorImpl<MachineOperand> & Cond)5561*d415bd75Srobert std::optional<bool> createTripCountGreaterCondition(
5562*d415bd75Srobert int TC, MachineBasicBlock &MBB,
556309467b48Spatrick SmallVectorImpl<MachineOperand> &Cond) override {
556409467b48Spatrick if (TripCount == -1) {
556509467b48Spatrick // Since BDZ/BDZ8 that we will insert will also decrease the ctr by 1,
556609467b48Spatrick // so we don't need to generate any thing here.
556709467b48Spatrick Cond.push_back(MachineOperand::CreateImm(0));
556809467b48Spatrick Cond.push_back(MachineOperand::CreateReg(
556909467b48Spatrick MF->getSubtarget<PPCSubtarget>().isPPC64() ? PPC::CTR8 : PPC::CTR,
557009467b48Spatrick true));
557109467b48Spatrick return {};
557209467b48Spatrick }
557309467b48Spatrick
557409467b48Spatrick return TripCount > TC;
557509467b48Spatrick }
557609467b48Spatrick
setPreheader(MachineBasicBlock * NewPreheader)557709467b48Spatrick void setPreheader(MachineBasicBlock *NewPreheader) override {
557809467b48Spatrick // Do nothing. We want the LOOP setup instruction to stay in the *old*
557909467b48Spatrick // preheader, so we can use BDZ in the prologs to adapt the loop trip count.
558009467b48Spatrick }
558109467b48Spatrick
adjustTripCount(int TripCountAdjust)558209467b48Spatrick void adjustTripCount(int TripCountAdjust) override {
558309467b48Spatrick // If the loop trip count is a compile-time value, then just change the
558409467b48Spatrick // value.
558509467b48Spatrick if (LoopCount->getOpcode() == PPC::LI8 ||
558609467b48Spatrick LoopCount->getOpcode() == PPC::LI) {
558709467b48Spatrick int64_t TripCount = LoopCount->getOperand(1).getImm() + TripCountAdjust;
558809467b48Spatrick LoopCount->getOperand(1).setImm(TripCount);
558909467b48Spatrick return;
559009467b48Spatrick }
559109467b48Spatrick
559209467b48Spatrick // Since BDZ/BDZ8 that we will insert will also decrease the ctr by 1,
559309467b48Spatrick // so we don't need to generate any thing here.
559409467b48Spatrick }
559509467b48Spatrick
disposed()559609467b48Spatrick void disposed() override {
559709467b48Spatrick Loop->eraseFromParent();
559809467b48Spatrick // Ensure the loop setup instruction is deleted too.
559909467b48Spatrick LoopCount->eraseFromParent();
560009467b48Spatrick }
560109467b48Spatrick };
560209467b48Spatrick } // namespace
560309467b48Spatrick
560409467b48Spatrick std::unique_ptr<TargetInstrInfo::PipelinerLoopInfo>
analyzeLoopForPipelining(MachineBasicBlock * LoopBB) const560509467b48Spatrick PPCInstrInfo::analyzeLoopForPipelining(MachineBasicBlock *LoopBB) const {
560609467b48Spatrick // We really "analyze" only hardware loops right now.
560709467b48Spatrick MachineBasicBlock::iterator I = LoopBB->getFirstTerminator();
560809467b48Spatrick MachineBasicBlock *Preheader = *LoopBB->pred_begin();
560909467b48Spatrick if (Preheader == LoopBB)
561009467b48Spatrick Preheader = *std::next(LoopBB->pred_begin());
561109467b48Spatrick MachineFunction *MF = Preheader->getParent();
561209467b48Spatrick
561309467b48Spatrick if (I != LoopBB->end() && isBDNZ(I->getOpcode())) {
561409467b48Spatrick SmallPtrSet<MachineBasicBlock *, 8> Visited;
561509467b48Spatrick if (MachineInstr *LoopInst = findLoopInstr(*Preheader, Visited)) {
561609467b48Spatrick Register LoopCountReg = LoopInst->getOperand(0).getReg();
561709467b48Spatrick MachineRegisterInfo &MRI = MF->getRegInfo();
561809467b48Spatrick MachineInstr *LoopCount = MRI.getUniqueVRegDef(LoopCountReg);
561909467b48Spatrick return std::make_unique<PPCPipelinerLoopInfo>(LoopInst, &*I, LoopCount);
562009467b48Spatrick }
562109467b48Spatrick }
562209467b48Spatrick return nullptr;
562309467b48Spatrick }
562409467b48Spatrick
findLoopInstr(MachineBasicBlock & PreHeader,SmallPtrSet<MachineBasicBlock *,8> & Visited) const562509467b48Spatrick MachineInstr *PPCInstrInfo::findLoopInstr(
562609467b48Spatrick MachineBasicBlock &PreHeader,
562709467b48Spatrick SmallPtrSet<MachineBasicBlock *, 8> &Visited) const {
562809467b48Spatrick
562909467b48Spatrick unsigned LOOPi = (Subtarget.isPPC64() ? PPC::MTCTR8loop : PPC::MTCTRloop);
563009467b48Spatrick
563109467b48Spatrick // The loop set-up instruction should be in preheader
563209467b48Spatrick for (auto &I : PreHeader.instrs())
563309467b48Spatrick if (I.getOpcode() == LOOPi)
563409467b48Spatrick return &I;
563509467b48Spatrick return nullptr;
563609467b48Spatrick }
563709467b48Spatrick
563809467b48Spatrick // Return true if get the base operand, byte offset of an instruction and the
563909467b48Spatrick // memory width. Width is the size of memory that is being loaded/stored.
getMemOperandWithOffsetWidth(const MachineInstr & LdSt,const MachineOperand * & BaseReg,int64_t & Offset,unsigned & Width,const TargetRegisterInfo * TRI) const564009467b48Spatrick bool PPCInstrInfo::getMemOperandWithOffsetWidth(
564109467b48Spatrick const MachineInstr &LdSt, const MachineOperand *&BaseReg, int64_t &Offset,
564209467b48Spatrick unsigned &Width, const TargetRegisterInfo *TRI) const {
564373471bf0Spatrick if (!LdSt.mayLoadOrStore() || LdSt.getNumExplicitOperands() != 3)
564409467b48Spatrick return false;
564509467b48Spatrick
564609467b48Spatrick // Handle only loads/stores with base register followed by immediate offset.
564773471bf0Spatrick if (!LdSt.getOperand(1).isImm() ||
564873471bf0Spatrick (!LdSt.getOperand(2).isReg() && !LdSt.getOperand(2).isFI()))
564909467b48Spatrick return false;
565073471bf0Spatrick if (!LdSt.getOperand(1).isImm() ||
565173471bf0Spatrick (!LdSt.getOperand(2).isReg() && !LdSt.getOperand(2).isFI()))
565209467b48Spatrick return false;
565309467b48Spatrick
565409467b48Spatrick if (!LdSt.hasOneMemOperand())
565509467b48Spatrick return false;
565609467b48Spatrick
565709467b48Spatrick Width = (*LdSt.memoperands_begin())->getSize();
565809467b48Spatrick Offset = LdSt.getOperand(1).getImm();
565909467b48Spatrick BaseReg = &LdSt.getOperand(2);
566009467b48Spatrick return true;
566109467b48Spatrick }
566209467b48Spatrick
areMemAccessesTriviallyDisjoint(const MachineInstr & MIa,const MachineInstr & MIb) const566309467b48Spatrick bool PPCInstrInfo::areMemAccessesTriviallyDisjoint(
566409467b48Spatrick const MachineInstr &MIa, const MachineInstr &MIb) const {
566509467b48Spatrick assert(MIa.mayLoadOrStore() && "MIa must be a load or store.");
566609467b48Spatrick assert(MIb.mayLoadOrStore() && "MIb must be a load or store.");
566709467b48Spatrick
566809467b48Spatrick if (MIa.hasUnmodeledSideEffects() || MIb.hasUnmodeledSideEffects() ||
566909467b48Spatrick MIa.hasOrderedMemoryRef() || MIb.hasOrderedMemoryRef())
567009467b48Spatrick return false;
567109467b48Spatrick
567209467b48Spatrick // Retrieve the base register, offset from the base register and width. Width
567309467b48Spatrick // is the size of memory that is being loaded/stored (e.g. 1, 2, 4). If
567409467b48Spatrick // base registers are identical, and the offset of a lower memory access +
567509467b48Spatrick // the width doesn't overlap the offset of a higher memory access,
567609467b48Spatrick // then the memory accesses are different.
567709467b48Spatrick const TargetRegisterInfo *TRI = &getRegisterInfo();
567809467b48Spatrick const MachineOperand *BaseOpA = nullptr, *BaseOpB = nullptr;
567909467b48Spatrick int64_t OffsetA = 0, OffsetB = 0;
568009467b48Spatrick unsigned int WidthA = 0, WidthB = 0;
568109467b48Spatrick if (getMemOperandWithOffsetWidth(MIa, BaseOpA, OffsetA, WidthA, TRI) &&
568209467b48Spatrick getMemOperandWithOffsetWidth(MIb, BaseOpB, OffsetB, WidthB, TRI)) {
568309467b48Spatrick if (BaseOpA->isIdenticalTo(*BaseOpB)) {
568409467b48Spatrick int LowOffset = std::min(OffsetA, OffsetB);
568509467b48Spatrick int HighOffset = std::max(OffsetA, OffsetB);
568609467b48Spatrick int LowWidth = (LowOffset == OffsetA) ? WidthA : WidthB;
568709467b48Spatrick if (LowOffset + LowWidth <= HighOffset)
568809467b48Spatrick return true;
568909467b48Spatrick }
569009467b48Spatrick }
569109467b48Spatrick return false;
569209467b48Spatrick }
5693