| /openbsd-src/gnu/llvm/llvm/lib/CodeGen/SelectionDAG/ |
| H A D | ResourcePriorityQueue.cpp | 95 && (TLI->getRegClassFor(VT)->getID() == RCId)) { in numberRCValPredInSU() 133 && (TLI->getRegClassFor(VT)->getID() == RCId)) { in numberRCValSuccInSU() 328 && TLI->getRegClassFor(VT) in rawRegPressureDelta() 329 && TLI->getRegClassFor(VT)->getID() == RCId) in rawRegPressureDelta() 339 if (TLI->isTypeLegal(VT) && TLI->getRegClassFor(VT) in rawRegPressureDelta() 340 && TLI->getRegClassFor(VT)->getID() == RCId) in rawRegPressureDelta() 477 const TargetRegisterClass *RC = TLI->getRegClassFor(VT); in scheduledNode() 488 const TargetRegisterClass *RC = TLI->getRegClassFor(VT); in scheduledNode()
|
| H A D | InstrEmitter.cpp | 107 UseRC = TLI->getRegClassFor(VT, Node->isDivergent()); in EmitCopyFromReg() 212 const TargetRegisterClass *VTRC = TLI->getRegClassFor( in CreateVirtualRegisters() 275 const TargetRegisterClass *RC = TLI->getRegClassFor( in getVR() 392 ? TLI->getRegClassFor(OpVT, in AddOperand() 465 RC = TRI->getSubClassWithSubReg(TLI->getRegClassFor(VT, isDivergent), SubIdx); in ConstrainForSubReg() 500 TLI->getRegClassFor(Node->getSimpleValueType(0), Node->isDivergent()); in EmitSubregNode() 571 TLI->getRegClassFor(Node->getSimpleValueType(0), Node->isDivergent()); in EmitSubregNode()
|
| H A D | FastISel.cpp | 321 Reg = createResultReg(TLI.getRegClassFor(VT)); in materializeConstant() 796 CLI.ResultReg = createResultReg(TLI.getRegClassFor(MVT::i64)); in selectPatchpoint() 1450 const TargetRegisterClass *TyRegClass = TLI.getRegClassFor(Ty); in selectFreeze() 2112 Register ResultReg = createResultReg(TLI.getRegClassFor(RetVT)); in fastEmitInst_extractsubreg()
|
| H A D | FunctionLoweringInfo.cpp | 368 return RegInfo->createVirtualRegister(TLI->getRegClassFor(VT, isDivergent)); in CreateReg()
|
| /openbsd-src/gnu/llvm/llvm/lib/CodeGen/ |
| H A D | SwiftErrorValueTracking.cpp | 36 const TargetRegisterClass *RC = TLI->getRegClassFor(TLI->getPointerTy(DL)); in getOrCreateVReg() 58 const TargetRegisterClass *RC = TLI->getRegClassFor(TLI->getPointerTy(DL)); in getOrCreateVRegDefAt() 126 auto const *RC = TLI->getRegClassFor(TLI->getPointerTy(DL)); in createEntriesInEntryBlock() 240 auto const *RC = TLI->getRegClassFor(TLI->getPointerTy(DL)); in propagateVRegs()
|
| H A D | CallingConvLower.cpp | 250 const TargetRegisterClass *RC = TL->getRegClassFor(RegVT); in analyzeMustTailForwardedRegisters()
|
| H A D | MachineScheduler.cpp | 2975 TLI->getRegClassFor(LegalIntVT)); in initPolicy()
|
| /openbsd-src/gnu/llvm/llvm/lib/Target/ARM/ |
| H A D | ARMFastISel.cpp | 394 Register MoveReg = createResultReg(TLI.getRegClassFor(VT)); in ARMMoveToFPReg() 404 Register MoveReg = createResultReg(TLI.getRegClassFor(VT)); in ARMMoveToIntReg() 430 Register DestReg = createResultReg(TLI.getRegClassFor(VT)); in ARMMaterializeFP() 442 Register DestReg = createResultReg(TLI.getRegClassFor(VT)); in ARMMaterializeFP() 502 ResultReg = createResultReg(TLI.getRegClassFor(VT)); in ARMMaterializeInt() 591 Register NewDestReg = createResultReg(TLI.getRegClassFor(VT)); in ARMMaterializeGV() 606 Register NewDestReg = createResultReg(TLI.getRegClassFor(VT)); in ARMMaterializeGV() 657 const TargetRegisterClass* RC = TLI.getRegClassFor(VT); in fastMaterializeAlloca() 966 RC = TLI.getRegClassFor(VT); in ARMEmitLoad() 978 RC = TLI.getRegClassFor(VT); in ARMEmitLoad() [all …]
|
| H A D | ARMISelLowering.h | 574 getRegClassFor(MVT VT, bool isDivergent = false) const override;
|
| /openbsd-src/gnu/llvm/llvm/lib/Target/X86/ |
| H A D | X86FastISel.cpp | 464 const TargetRegisterClass *RC = TLI.getRegClassFor(VT); in X86FastEmitLoad() 2036 const TargetRegisterClass *RC = TLI.getRegClassFor(RetVT); in X86FastEmitCMoveSelect() 2196 const TargetRegisterClass *RC = TLI.getRegClassFor(RetVT); in X86FastEmitSSESelect() 2339 const TargetRegisterClass *RC = TLI.getRegClassFor(RetVT); in X86FastEmitPseudoSelect() 2366 const TargetRegisterClass *RC = TLI.getRegClassFor(RetVT); in X86SelectSelect() 2436 const TargetRegisterClass *RC = TLI.getRegClassFor(DstVT); in X86SelectIntToFP() 2495 return X86SelectFPExtOrFPTrunc(I, Opc, TLI.getRegClassFor(MVT::f64)); in X86SelectFPExt() 2509 return X86SelectFPExtOrFPTrunc(I, Opc, TLI.getRegClassFor(MVT::f32)); in X86SelectFPTrunc() 2611 const TargetRegisterClass *RC = TLI.getRegClassFor(MVT::v8i16); in fastLowerIntrinsicCall() 2649 ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32)); in fastLowerIntrinsicCall() [all …]
|
| /openbsd-src/gnu/llvm/llvm/lib/Target/Mips/ |
| H A D | MipsISelLowering.cpp | 1638 const TargetRegisterClass *RC = getRegClassFor(MVT::i32); in emitSignExtendToI32InReg() 1657 const TargetRegisterClass *RC = getRegClassFor(MVT::i32); in emitAtomicBinaryPartword() 1660 getRegClassFor(ArePtrs64bit ? MVT::i64 : MVT::i32); in emitAtomicBinaryPartword() 1853 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8)); in emitAtomicCmpSwap() 1905 const TargetRegisterClass *RC = getRegClassFor(MVT::i32); in emitAtomicCmpSwapPartword() 1908 getRegClassFor(ArePtrs64bit ? MVT::i64 : MVT::i32); in emitAtomicCmpSwapPartword() 2537 Register Reg = MF.addLiveIn(RA, getRegClassFor(VT)); in lowerRETURNADDR() 3683 const TargetRegisterClass *RC = getRegClassFor(RegVT); in LowerFormalArguments() 3762 getRegClassFor(ABI.IsN64() ? MVT::i64 : MVT::i32)); in LowerFormalArguments() 4103 RC = getRegClassFor(VT); in parseRegForInlineAsmConstraint() [all …]
|
| H A D | MipsSEISelDAGToDAG.cpp | 1297 TLI->getRegClassFor(ViaVecTy.getSimpleVT()); in trySelect() 1366 const TargetRegisterClass *RC = TLI->getRegClassFor(ResVecTySimple); in trySelect()
|
| H A D | MipsFastISel.cpp | 1291 Register ResultReg = createResultReg(TLI.getRegClassFor(CopyVT)); in finishCall()
|
| /openbsd-src/gnu/llvm/llvm/lib/Target/AArch64/ |
| H A D | AArch64FastISel.cpp | 404 return fastEmitInst_i(Opc, TLI.getRegClassFor(VT), Imm); in materializeFP() 417 Register ResultReg = createResultReg(TLI.getRegClassFor(VT)); in materializeFP() 435 Register ResultReg = createResultReg(TLI.getRegClassFor(VT)); in materializeFP() 571 return fastEmitInst_r(Opc, TLI.getRegClassFor(VT), ZReg); in fastMaterializeFloatZero() 2898 Register ResultReg = fastEmitInst_r(Opc, TLI.getRegClassFor(DestVT), SrcReg); in selectIntToFP() 3131 Register ResultReg = createResultReg(TLI.getRegClassFor(CopyVT)); in finishCall() 3613 Register ResultReg = createResultReg(TLI.getRegClassFor(VT)); in fastLowerIntrinsicCall() 3772 ResultReg1 = createResultReg(TLI.getRegClassFor(VT)); in fastLowerIntrinsicCall()
|
| /openbsd-src/gnu/llvm/llvm/lib/Target/AMDGPU/ |
| H A D | SIISelLowering.h | 498 const TargetRegisterClass *getRegClassFor(MVT VT,
|
| /openbsd-src/gnu/llvm/llvm/lib/Target/Lanai/ |
| H A D | LanaiISelLowering.cpp | 512 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32)); in LowerCCCArguments() 1071 Register Reg = MF.addLiveIn(TRI->getRARegister(), getRegClassFor(MVT::i32)); in LowerRETURNADDR()
|
| /openbsd-src/gnu/llvm/llvm/lib/Target/BPF/ |
| H A D | BPFISelLowering.cpp | 659 const TargetRegisterClass *RC = getRegClassFor(MVT::i64); in EmitSubregExt()
|
| /openbsd-src/gnu/llvm/llvm/lib/Target/PowerPC/ |
| H A D | PPCFastISel.cpp | 1520 const TargetRegisterClass *CpyRC = TLI.getRegClassFor(CopyVT); in finishCall() 1525 ResultReg = createResultReg(TLI.getRegClassFor(RetVT)); in finishCall()
|
| /openbsd-src/gnu/llvm/llvm/lib/Target/M68k/ |
| H A D | M68kISelLowering.cpp | 980 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(PtrTy)); in LowerFormalArguments() 1017 F.VReg = MF.getRegInfo().createVirtualRegister(getRegClassFor(F.VT)); in LowerFormalArguments() 3250 auto *ARClass = getRegClassFor(SPTy); in LowerDYNAMIC_STACKALLOC()
|
| /openbsd-src/gnu/llvm/llvm/lib/Target/CSKY/ |
| H A D | CSKYISelLowering.cpp | 1249 unsigned Reg = MF.addLiveIn(RI.getRARegister(), getRegClassFor(MVT::i32)); in LowerRETURNADDR()
|
| /openbsd-src/gnu/llvm/llvm/lib/Target/LoongArch/ |
| H A D | LoongArchISelLowering.cpp | 326 getRegClassFor(GRLenVT)); in lowerRETURNADDR() 2103 const TargetRegisterClass *RC = TLI.getRegClassFor(LocVT.getSimpleVT()); in unpackFromRegLoc()
|
| /openbsd-src/gnu/llvm/llvm/lib/Target/MSP430/ |
| H A D | MSP430ISelLowering.cpp | 712 getRegClassFor(MVT::i16)); in LowerCCCArguments()
|
| /openbsd-src/gnu/llvm/llvm/lib/Target/Sparc/ |
| H A D | SparcISelLowering.cpp | 647 getRegClassFor(VA.getLocVT())); in LowerFormalArguments_64() 2855 Register RetReg = MF.addLiveIn(SP::I7, TLI.getRegClassFor(PtrVT)); in LowerRETURNADDR()
|
| /openbsd-src/gnu/llvm/llvm/lib/Target/Hexagon/ |
| H A D | HexagonISelLowering.cpp | 842 const TargetRegisterClass *RC = getRegClassFor(RegVT); in LowerFormalArguments() 1188 Register Reg = MF.addLiveIn(HRI.getRARegister(), getRegClassFor(MVT::i32)); in LowerRETURNADDR()
|
| /openbsd-src/gnu/llvm/llvm/include/llvm/CodeGen/ |
| H A D | TargetLowering.h | 885 virtual const TargetRegisterClass *getRegClassFor(MVT VT, bool isDivergent = false) const {
|