| /freebsd-src/crypto/openssl/doc/internal/man3/ |
| H A D | evp_md_get_number.pod | 40 Returns the internal dynamic number assigned to I<cipher>. 44 Returns the internal dynamic number assigned to the I<cipher>. This is only 49 Keturns the internal dynamic number assigned to I<kdf>. 53 Returns the internal dynamic number assigned to I<kem>. 57 Returns the internal dynamic number assigned to the I<exchange>. 61 Returns the internal dynamic number assigned to the I<keymgmt>. 65 Returns the internal dynamic number assigned to I<mac>. 69 Returns the internal dynamic number assigned to the I<md>. This is 74 Returns the internal dynamic number assigned to I<rand>. 78 Returns the internal dynamic number assigned to I<signature>. [all …]
|
| /freebsd-src/sys/contrib/device-tree/src/arm64/freescale/ |
| H A D | imx8mm-overdrive.dtsi | 4 assigned-clocks = <&clk IMX8MM_CLK_GPU2D_CORE>, 6 assigned-clock-parents = <&clk IMX8MM_GPU_PLL_OUT>; 7 assigned-clock-rates = <0>, <1000000000>; 11 assigned-clocks = <&clk IMX8MM_CLK_GPU3D_CORE>, 13 assigned-clock-parents = <&clk IMX8MM_GPU_PLL_OUT>; 14 assigned-clock-rates = <0>, <1000000000>; 18 assigned-clocks = <&clk IMX8MM_CLK_VPU_G1>, 22 assigned-clock-parents = <&clk IMX8MM_SYS_PLL3_OUT>, 25 assigned-clock-rates = <750000000>,
|
| H A D | imx8-ss-dma.dtsi | 34 assigned-clocks = <&clk IMX_SC_R_SPI_0 IMX_SC_PM_CLK_PER>; 35 assigned-clock-rates = <60000000>; 52 assigned-clocks = <&clk IMX_SC_R_SPI_1 IMX_SC_PM_CLK_PER>; 53 assigned-clock-rates = <60000000>; 70 assigned-clocks = <&clk IMX_SC_R_SPI_2 IMX_SC_PM_CLK_PER>; 71 assigned-clock-rates = <60000000>; 88 assigned-clocks = <&clk IMX_SC_R_SPI_3 IMX_SC_PM_CLK_PER>; 89 assigned-clock-rates = <60000000>; 102 assigned-clocks = <&clk IMX_SC_R_UART_0 IMX_SC_PM_CLK_PER>; 103 assigned [all...] |
| H A D | imx8ulp.dtsi | 237 assigned-clocks = <&pcc3 IMX8ULP_CLK_WDOG3>; 238 assigned-clock-parents = <&cgc1 IMX8ULP_CLK_SOSC_DIV2>; 304 assigned-clocks = <&pcc3 IMX8ULP_CLK_LPI2C4>; 305 assigned-clock-parents = <&cgc1 IMX8ULP_CLK_FROSC_DIV2>; 306 assigned-clock-rates = <48000000>; 317 assigned-clocks = <&pcc3 IMX8ULP_CLK_LPI2C5>; 318 assigned-clock-parents = <&cgc1 IMX8ULP_CLK_FROSC_DIV2>; 319 assigned-clock-rates = <48000000>; 350 assigned-clocks = <&pcc3 IMX8ULP_CLK_LPSPI4>; 351 assigned [all...] |
| H A D | imx8mp.dtsi | 737 assigned-clocks = <&clk IMX8MP_CLK_A53_SRC>, 742 assigned-clock-parents = <&clk IMX8MP_SYS_PLL1_800M>, 747 assigned-clock-rates = <0>, <0>, 798 assigned-clocks = <&clk IMX8MP_CLK_ML_CORE>, 801 assigned-clock-parents = <&clk IMX8MP_SYS_PLL1_800M>, 804 assigned-clock-rates = <800000000>, 814 assigned-clocks = <&clk IMX8MP_CLK_AUDIO_AHB>, 816 assigned-clock-parents = <&clk IMX8MP_SYS_PLL1_800M>, 818 assigned-clock-rates = <400000000>, 834 assigned [all...] |
| H A D | imx8mn-evk.dtsi | 308 assigned-clocks = <&clk IMX8MN_CLK_CLKO1>; 309 assigned-clock-parents = <&clk IMX8MN_CLK_24M>; 310 assigned-clock-rates = <24000000>; 334 assigned-clocks = <&clk IMX8MN_CLK_PDM>; 335 assigned-clock-parents = <&clk IMX8MN_AUDIO_PLL1_OUT>; 336 assigned-clock-rates = <196608000>; 377 assigned-clocks = <&clk IMX8MN_CLK_SAI2>; 378 assigned-clock-parents = <&clk IMX8MN_AUDIO_PLL1_OUT>; 379 assigned-clock-rates = <24576000>; 386 assigned [all...] |
| /freebsd-src/sys/contrib/device-tree/Bindings/phy/ |
| H A D | ti,phy-j721e-wiz.yaml | 95 assigned-clocks: 98 assigned-clock-parents: 104 - assigned-clocks 105 - assigned-clock-parents 131 assigned-clocks: 134 assigned-clock-parents: 140 - assigned-clocks 141 - assigned-clock-parents 210 assigned-clocks = <&k3_clks 292 11>, <&k3_clks 292 0>; 211 assigned-clock-parents = <&k3_clks 292 15>, <&k3_clks 292 4>; [all …]
|
| H A D | mixel,mipi-dsi-phy.yaml | 65 - assigned-clocks 66 - assigned-clock-parents 67 - assigned-clock-rates 76 assigned-clocks: false 77 assigned-clock-parents: false 78 assigned-clock-rates: false 93 assigned-clocks = <&clk IMX8MQ_CLK_DSI_PHY_REF>; 94 assigned-clock-parents = <&clk IMX8MQ_VIDEO_PLL1_OUT>; 95 assigned-clock-rates = <24000000>;
|
| /freebsd-src/sys/contrib/device-tree/Bindings/sound/ |
| H A D | nvidia,tegra-audio-graph-card.yaml | 35 assigned-clocks: 39 assigned-clock-parents: 43 assigned-clock-rates: 63 - assigned-clocks 64 - assigned-clock-parents 79 assigned-clocks = <&tegra_car TEGRA210_CLK_PLL_A>, 82 assigned-clock-parents = <0>, <0>, <&tegra_car TEGRA210_CLK_PLL_A_OUT0>; 83 assigned-clock-rates = <368640000>, <49152000>, <12288000>; 101 assigned-clocks = <&tegra_car TEGRA210_CLK_D_AUDIO>; 102 assigned-clock-parents = <&tegra_car TEGRA210_CLK_PLL_A_OUT0>; [all …]
|
| H A D | nvidia,tegra210-ahub.yaml | 43 assigned-clocks: 46 assigned-clock-parents: 49 assigned-clock-rates: 122 - assigned-clocks 123 - assigned-clock-parents 139 assigned-clocks = <&tegra_car TEGRA210_CLK_D_AUDIO>; 140 assigned-clock-parents = <&tegra_car TEGRA210_CLK_PLL_A_OUT0>; 176 assigned-clocks = <&tegra_car TEGRA210_CLK_I2S0>; 177 assigned-clock-parents = <&tegra_car TEGRA210_CLK_PLL_A_OUT0>; 178 assigned-clock-rates = <1536000>; [all …]
|
| H A D | brcm,cygnus-audio.txt | 13 - assigned-clocks: PLL and leaf clocks 14 - assigned-clock-parents: parent clocks of the assigned clocks 16 - assigned-clock-rates: List of clock frequencies of the 17 assigned clocks 36 assigned-clocks = <&audiopll BCM_CYGNUS_AUDIOPLL>, 40 assigned-clock-parents = <&audiopll BCM_CYGNUS_AUDIOPLL>; 41 assigned-clock-rates = <1769470191>,
|
| H A D | nvidia,tegra210-dmic.yaml | 45 assigned-clocks: 48 assigned-clock-parents: 51 assigned-clock-rates: 79 - assigned-clocks 80 - assigned-clock-parents 93 assigned-clocks = <&tegra_car TEGRA210_CLK_DMIC1>; 94 assigned-clock-parents = <&tegra_car TEGRA210_CLK_PLL_A_OUT0>; 95 assigned-clock-rates = <3072000>;
|
| H A D | nvidia,tegra186-dspk.yaml | 45 assigned-clocks: 48 assigned-clock-parents: 51 assigned-clock-rates: 79 - assigned-clocks 80 - assigned-clock-parents 94 assigned-clocks = <&bpmp TEGRA186_CLK_DSPK1>; 95 assigned-clock-parents = <&bpmp TEGRA186_CLK_PLL_A_OUT0>; 96 assigned-clock-rates = <12288000>;
|
| H A D | nvidia,tegra210-i2s.yaml | 58 assigned-clocks: 62 assigned-clock-parents: 66 assigned-clock-rates: 95 - assigned-clocks 96 - assigned-clock-parents 109 assigned-clocks = <&tegra_car TEGRA210_CLK_I2S0>; 110 assigned-clock-parents = <&tegra_car TEGRA210_CLK_PLL_A_OUT0>; 111 assigned-clock-rates = <1536000>;
|
| H A D | mt2701-afe-pcm.txt | 47 - assigned-clocks: list of input clocks and dividers for the audio system. 49 - assigned-clocks-parents: parent of input clocks of assigned clocks. 50 - assigned-clock-rates: list of clock frequencies of assigned clocks. 138 assigned-clocks = <&topckgen CLK_TOP_AUD_MUX1_SEL>, 142 assigned-clock-parents = <&topckgen CLK_TOP_AUD1PLL_98M>, 144 assigned-clock-rates = <0>, <0>, <49152000>, <45158400>;
|
| /freebsd-src/sys/contrib/device-tree/src/arm/nxp/imx/ |
| H A D | imx7ulp.dtsi | 154 assigned-clocks = <&pcc2 IMX7ULP_CLK_LPUART4>; 155 assigned-clock-parents = <&scg1 IMX7ULP_CLK_SOSC_BUS_CLK>; 156 assigned-clock-rates = <24000000>; 166 assigned-clocks = <&pcc2 IMX7ULP_CLK_LPUART5>; 167 assigned-clock-parents = <&scg1 IMX7ULP_CLK_FIRC>; 168 assigned-clock-rates = <48000000>; 175 assigned-clocks = <&pcc2 IMX7ULP_CLK_LPTPM4>; 176 assigned-clock-parents = <&scg1 IMX7ULP_CLK_SOSC_BUS_CLK>; 262 assigned-clocks = <&pcc2 IMX7ULP_CLK_WDG1>; 263 assigned-clock-parents = <&scg1 IMX7ULP_CLK_FIRC_BUS_CLK>; [all …]
|
| /freebsd-src/sys/contrib/device-tree/src/arm64/ti/ |
| H A D | k3-j784s4-main.dtsi | 129 assigned-clocks = <&k3_clks 157 34>; 130 assigned-clock-parents = <&k3_clks 157 63>; 284 assigned-clocks = <&k3_clks 97 2>; 285 assigned-clock-parents = <&k3_clks 97 3>; 296 assigned-clocks = <&k3_clks 98 2>; 297 assigned-clock-parents = <&k3_clks 98 3>; 308 assigned-clocks = <&k3_clks 99 2>; 309 assigned-clock-parents = <&k3_clks 99 3>; 320 assigned-clocks = <&k3_clks 100 2>; 321 assigned [all...] |
| H A D | k3-am62p-main.dtsi | |
| H A D | k3-j784s4-mcu-wakeup.dtsi | 172 assigned-clocks = <&k3_clks 35 2>; 173 assigned-clock-parents = <&k3_clks 35 3>; 187 assigned-clocks = <&k3_clks 117 2>; 188 assigned-clock-parents = <&k3_clks 117 3>; 201 assigned-clocks = <&k3_clks 118 2>; 202 assigned-clock-parents = <&k3_clks 118 3>; 215 assigned-clocks = <&k3_clks 119 2>; 216 assigned-clock-parents = <&k3_clks 119 3>; 229 assigned-clocks = <&k3_clks 120 2>; 230 assigned [all...] |
| H A D | k3-j721s2-mcu-wakeup.dtsi | 167 assigned-clocks = <&k3_clks 35 1>; 168 assigned-clock-parents = <&k3_clks 35 2>; 181 assigned-clocks = <&k3_clks 83 1>; 182 assigned-clock-parents = <&k3_clks 83 2>; 195 assigned-clocks = <&k3_clks 84 1>; 196 assigned-clock-parents = <&k3_clks 84 2>; 209 assigned-clocks = <&k3_clks 85 1>; 210 assigned-clock-parents = <&k3_clks 85 2>; 223 assigned-clocks = <&k3_clks 86 1>; 224 assigned [all...] |
| H A D | k3-j7200-mcu-wakeup.dtsi | 44 assigned-clocks = <&k3_clks 35 1>; 45 assigned-clock-parents = <&k3_clks 35 2>; 57 assigned-clocks = <&k3_clks 71 1>, <&k3_clks 308 0>; 58 assigned-clock-parents = <&k3_clks 71 2>, <&k3_clks 308 1>; 70 assigned-clocks = <&k3_clks 72 1>; 71 assigned-clock-parents = <&k3_clks 72 2>; 83 assigned-clocks = <&k3_clks 73 1>, <&k3_clks 309 0>; 84 assigned-clock-parents = <&k3_clks 73 2>, <&k3_clks 309 1>; 96 assigned-clocks = <&k3_clks 74 1>; 97 assigned [all...] |
| H A D | k3-j7200-main.dtsi | 693 assigned-clocks = <&k3_clks 292 85>; 694 assigned-clock-parents = <&k3_clks 292 89>; 700 assigned-clocks = <&wiz0_pll0_refclk>; 701 assigned-clock-parents = <&k3_clks 292 85>; 708 assigned-clocks = <&wiz0_pll1_refclk>; 709 assigned-clock-parents = <&k3_clks 292 85>; 716 assigned-clocks = <&wiz0_refclk_dig>; 717 assigned-clock-parents = <&k3_clks 292 85>; 775 assigned-clocks = <&k3_clks 288 12>; /* USB2_REFCLK */ 776 assigned [all...] |
| H A D | k3-j721e-mcu-wakeup.dtsi | 112 assigned-clocks = <&k3_clks 35 1>; 113 assigned-clock-parents = <&k3_clks 35 2>; 126 assigned-clocks = <&k3_clks 71 1>, <&k3_clks 322 0>; 127 assigned-clock-parents = <&k3_clks 71 2>, <&k3_clks 322 1>; 140 assigned-clocks = <&k3_clks 72 1>; 141 assigned-clock-parents = <&k3_clks 72 2>; 154 assigned-clocks = <&k3_clks 73 1>, <&k3_clks 323 0>; 155 assigned-clock-parents = <&k3_clks 73 2>, <&k3_clks 323 1>; 168 assigned-clocks = <&k3_clks 74 1>; 169 assigned [all...] |
| /freebsd-src/sys/contrib/device-tree/Bindings/display/msm/ |
| H A D | dpu.txt | 38 - assigned-clocks: list of clock specifiers for clocks needing rate assignment 39 - assigned-clock-rates: list of clock frequencies sorted in the same order as 40 the assigned-clocks property. 70 - assigned-clocks: list of clock specifiers for clocks needing rate assignment 71 - assigned-clock-rates: list of clock frequencies sorted in the same order as 72 the assigned-clocks property. 87 assigned-clocks = <&clock_dispcc DISP_CC_MDSS_MDP_CLK>; 88 assigned-clock-rates = <300000000>; 116 assigned-clocks = <&clock_dispcc DISP_CC_MDSS_MDP_CLK>, 118 assigned-clock-rates = <0 0 300000000 19200000>;
|
| /freebsd-src/sys/contrib/device-tree/src/arm/samsung/ |
| H A D | exynos4412-odroid-common.dtsi | 129 assigned-clocks = <&clock CLK_FOUT_EPLL>; 130 assigned-clock-rates = <45158401>; 134 assigned-clocks = <&clock_audss EXYNOS_MOUT_AUDSS>, 140 assigned-clock-parents = <&clock CLK_FOUT_EPLL>, 143 assigned-clock-rates = <0>, <0>, 211 assigned-clocks = <&clock CLK_MOUT_FIMC0>, 213 assigned-clock-parents = <&clock CLK_MOUT_MPLL_USER_T>; 214 assigned-clock-rates = <0>, <176000000>; 219 assigned-clocks = <&clock CLK_MOUT_FIMC1>, 221 assigned-clock-parents = <&clock CLK_MOUT_MPLL_USER_T>; [all …]
|