Home
last modified time | relevance | path

Searched defs:reg_offset (Results 1 – 25 of 27) sorted by relevance

12

/dflybsd-src/sys/dev/drm/amd/amdgpu/
H A Dmmsch_v1_0.h51 uint32_t reg_offset : 28; member
56 uint32_t reg_offset : 20; member
89 uint32_t reg_offset, in mmsch_v1_0_insert_direct_wt()
99 uint32_t reg_offset, in mmsch_v1_0_insert_direct_rd_mod_wt()
111 uint32_t reg_offset, in mmsch_v1_0_insert_direct_poll()
H A Dsoc15.c270 uint32_t reg_offset; member
298 u32 sh_num, u32 reg_offset) in soc15_read_indexed_register()
316 u32 sh_num, u32 reg_offset) in soc15_get_register_value()
330 u32 sh_num, u32 reg_offset, u32 *value) in soc15_read_register()
H A Dvcn_v1_0.c1405 uint32_t reg_offset = (reg << 2); in vcn_v1_0_jpeg_ring_emit_reg_wait() local
1449 uint32_t reg_offset = (reg << 2); in vcn_v1_0_jpeg_ring_emit_wreg() local
1478 …v1_0_jpeg_ring_patch_wreg(struct amdgpu_ring *ring, uint32_t *ptr, uint32_t reg_offset, uint32_t v… in vcn_v1_0_jpeg_ring_patch_wreg()
1497 uint32_t reg, reg_offset, val, mask, i; in vcn_v1_0_jpeg_ring_set_patch_ring() local
H A Dcik.c1028 u32 sh_num, u32 reg_offset) in cik_get_register_value()
1123 u32 sh_num, u32 reg_offset, u32 *value) in cik_read_register()
H A Dvi.c552 u32 sh_num, u32 reg_offset) in vi_get_register_value()
647 u32 sh_num, u32 reg_offset, u32 *value) in vi_read_register()
H A Damdgpu_amdkfd_gfx_v8.c763 unsigned int reg_offset) in kgd_address_watch_get_offset()
H A Damdgpu_amdkfd_gfx_v9.c949 unsigned int reg_offset) in kgd_address_watch_get_offset()
H A Dsdma_v4_0.c1378 u32 reg_offset = (type == AMDGPU_SDMA_IRQ_TRAP0) ? in sdma_v4_0_set_trap_irq_state() local
H A Damdgpu.h1137 uint32_t reg_offset; member
1543 uint32_t *reg_offset[MAX_HWIP][HWIP_MAX_INSTANCE]; member
H A Dgfx_v8_0.c2231 u32 reg_offset; in gfx_v8_0_tiling_mode_table_init() local
H A Dsi_dpm.c3653 u16 reg_offset, u32 value) in si_write_smc_soft_register()
/dflybsd-src/sys/dev/drm/radeon/
H A Dcik_sdma.c250 u32 rb_cntl, reg_offset; in cik_sdma_gfx_stop() local
304 uint32_t reg_offset, value; in cik_sdma_ctx_switch_enable() local
331 u32 me_cntl, reg_offset; in cik_sdma_enable() local
368 u32 reg_offset, wb_offset; in cik_sdma_gfx_resume() local
H A Dni_dma.c190 u32 reg_offset, wb_offset; in cayman_dma_resume() local
H A Drv770_dpm.c251 u16 reg_offset, u32 value) in rv770_write_smc_soft_register()
H A Dsi.c2484 u32 reg_offset, split_equal_to_row_size; in si_tiling_mode_table_init() local
H A Dcik.c2356 u32 reg_offset, split_equal_to_row_size; in cik_tiling_mode_table_init() local
H A Dci_dpm.c1327 u16 reg_offset, u32 value) in ci_write_smc_soft_register()
H A Dsi_dpm.c3194 u16 reg_offset, u32 value) in si_write_smc_soft_register()
/dflybsd-src/contrib/gdb-7/gdb/
H A Damd64-nat.c57 int *reg_offset = amd64_native_gregset64_reg_offset; in amd64_native_gregset_reg_offset() local
H A Dfindvar.c687 int reg_offset = value_offset (value); in read_frame_register_value() local
H A Ddwarf2loc.c1629 int reg_offset = source_offset; in read_pieced_value() local
1821 int reg_offset = dest_offset; in write_pieced_value() local
/dflybsd-src/sys/dev/netif/ix/
H A Dixgbe_mbx.c597 u32 reg_offset = (vf_number < 32) ? 0 : 1; in ixgbe_check_for_rst_pf() local
/dflybsd-src/contrib/gcc-4.7/gcc/
H A Dpostreload.c1640 static HOST_WIDE_INT reg_offset[FIRST_PSEUDO_REGISTER]; variable
/dflybsd-src/contrib/gcc-8.0/gcc/
H A Dpostreload.c1631 static HOST_WIDE_INT reg_offset[FIRST_PSEUDO_REGISTER]; variable
/dflybsd-src/sys/dev/netif/ig_hal/
H A De1000_82575.c2276 u32 reg_val, reg_offset; in e1000_vmdq_set_anti_spoofing_pf() local

12