/freebsd-src/contrib/llvm-project/llvm/lib/Target/AArch64/ |
H A D | AArch64FastISel.cpp | 1208 Register LHSReg = getRegForValue(LHS); emitAddSub() local 1298 emitAddSub_rr(bool UseAdd,MVT RetVT,unsigned LHSReg,unsigned RHSReg,bool SetFlags,bool WantResult) emitAddSub_rr() argument 1335 emitAddSub_ri(bool UseAdd,MVT RetVT,unsigned LHSReg,uint64_t Imm,bool SetFlags,bool WantResult) emitAddSub_ri() argument 1380 emitAddSub_rs(bool UseAdd,MVT RetVT,unsigned LHSReg,unsigned RHSReg,AArch64_AM::ShiftExtendType ShiftType,uint64_t ShiftImm,bool SetFlags,bool WantResult) emitAddSub_rs() argument 1422 emitAddSub_rx(bool UseAdd,MVT RetVT,unsigned LHSReg,unsigned RHSReg,AArch64_AM::ShiftExtendType ExtType,uint64_t ShiftImm,bool SetFlags,bool WantResult) emitAddSub_rx() argument 1494 emitICmp_ri(MVT RetVT,unsigned LHSReg,uint64_t Imm) emitICmp_ri() argument 1510 Register LHSReg = getRegForValue(LHS); emitFCmp() local 1567 emitSubs_rr(MVT RetVT,unsigned LHSReg,unsigned RHSReg,bool WantResult) emitSubs_rr() argument 1573 emitSubs_rs(MVT RetVT,unsigned LHSReg,unsigned RHSReg,AArch64_AM::ShiftExtendType ShiftType,uint64_t ShiftImm,bool WantResult) emitSubs_rs() argument 1598 Register LHSReg = getRegForValue(LHS); emitLogicalOp() local 1660 emitLogicalOp_ri(unsigned ISDOpc,MVT RetVT,unsigned LHSReg,uint64_t Imm) emitLogicalOp_ri() argument 1705 emitLogicalOp_rs(unsigned ISDOpc,MVT RetVT,unsigned LHSReg,unsigned RHSReg,uint64_t ShiftImm) emitLogicalOp_rs() argument 1746 emitAnd_ri(MVT RetVT,unsigned LHSReg,uint64_t Imm) emitAnd_ri() argument 3700 Register LHSReg = getRegForValue(LHS); fastLowerIntrinsicCall() local 3730 Register LHSReg = getRegForValue(LHS); fastLowerIntrinsicCall() local 3817 Register LHSReg = getRegForValue(II->getArgOperand(0)); fastLowerIntrinsicCall() local [all...] |
/freebsd-src/contrib/llvm-project/llvm/lib/Target/ARM/ |
H A D | ARMInstructionSelector.cpp | 502 validOpRegPair(MachineRegisterInfo & MRI,unsigned LHSReg,unsigned RHSReg,unsigned ExpectedSize,unsigned ExpectedRegBankID) const validOpRegPair() argument 543 auto LHSReg = MIB.getReg(2); selectCmp() local 576 insertComparison(CmpConstants Helper,InsertInfo I,unsigned ResReg,ARMCC::CondCodes Cond,unsigned LHSReg,unsigned RHSReg,unsigned PrevRes) const insertComparison() argument [all...] |
/freebsd-src/contrib/llvm-project/llvm/lib/Target/X86/ |
H A D | X86FastISel.cpp | 2132 Register LHSReg = getRegForValue(LHS); X86FastEmitCMoveSelect() local 2186 Register LHSReg = getRegForValue(LHS); X86FastEmitSSESelect() local 2331 Register LHSReg = getRegForValue(LHS); X86FastEmitPseudoSelect() local 2888 Register LHSReg = getRegForValue(LHS); fastLowerIntrinsicCall() local 3072 Register LHSReg = getRegForValue(LHS); fastLowerIntrinsicCall() local [all...] |
/freebsd-src/contrib/llvm-project/llvm/lib/CodeGen/GlobalISel/ |
H A D | CombinerHelper.cpp | 2995 Register LHSReg = MI.getOperand(1).getReg(); matchHoistLogicOpWithSameOpcodeHands() local 4736 Register LHSReg = MI.getOperand(1).getReg(); matchReassocCommBinOp() local 5799 Register LHSReg = MI.getOperand(1).getReg(); matchCombineFSubFNegFMulToFMadOrFMA() local 5846 Register LHSReg = MI.getOperand(1).getReg(); matchCombineFSubFpExtFMulToFMadOrFMA() local 5899 Register LHSReg = MI.getOperand(1).getReg(); matchCombineFSubFpExtFNegFMulToFMadOrFMA() local 6264 Register LHSReg = MI.getOperand(1).getReg(); applyCommuteBinOpOperands() local [all...] |
/freebsd-src/contrib/llvm-project/llvm/lib/Target/Mips/ |
H A D | MipsFastISel.cpp | 312 Register LHSReg = getRegForValue(LHS); in emitLogicalOp() local
|