/freebsd-src/contrib/llvm-project/llvm/lib/Target/Hexagon/ |
H A D | HexagonCopyToCombine.cpp | 805 Register HiReg = HiOperand.getReg(); emitCombineRI() local 856 Register HiReg = HiOperand.getReg(); emitCombineRR() local
|
H A D | HexagonFrameLowering.cpp | 1129 Register HiReg = HRI.getSubReg(Reg, Hexagon::isub_hi); insertCFIInstructionsAt() local
|
/freebsd-src/contrib/llvm-project/llvm/lib/Target/Sparc/ |
H A D | SparcAsmPrinter.cpp | 445 Register HiReg, LoReg; PrintAsmOperand() local
|
H A D | SparcISelLowering.cpp | 1322 Register HiReg = VA.getLocReg(); LowerCall_64() local
|
/freebsd-src/contrib/llvm-project/llvm/lib/Target/Mips/ |
H A D | MipsSEInstrInfo.cpp | 798 unsigned LoReg = I->getOperand(1).getReg(), HiReg = I->getOperand(2).getReg(); in expandBuildPairF64() local
|
H A D | MipsSEFrameLowering.cpp | 309 Register HiReg = I->getOperand(2).getReg(); in expandBuildPairF64() local
|
H A D | MipsISelLowering.cpp | 2963 MCRegister HiReg = State.AllocateReg(IntRegs); CC_MipsO32() local
|
/freebsd-src/contrib/llvm-project/llvm/lib/Target/AMDGPU/ |
H A D | AMDGPUInstructionSelector.cpp | 1437 Register HiReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); selectBallot() local 2288 Register HiReg = MRI->createVirtualRegister(DstRC); selectG_TRUNC() local 2478 Register HiReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); selectG_SZA_EXT() local 2637 Register HiReg = MRI->createVirtualRegister(RC); selectG_CONSTANT() local 2692 Register HiReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); selectG_FNEG() local 2730 Register HiReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); selectG_FABS() local 3012 Register HiReg = MRI->createVirtualRegister(&RegRC); selectG_PTRMASK() local [all...] |
H A D | SILoadStoreOptimizer.cpp | 188 Register HiReg; member
|
/freebsd-src/contrib/llvm-project/llvm/lib/Target/ARM/ |
H A D | ARMExpandPseudoInsts.cpp | 2048 for (int LoReg = ARM::R7, HiReg = ARM::R11; LoReg >= ARM::R4; --LoReg) { CMSEPushCalleeSaves() local
|
/freebsd-src/contrib/llvm-project/llvm/lib/Target/X86/ |
H A D | X86ISelDAGToDAG.cpp | 5486 unsigned LoReg, HiReg; Select() local 5630 unsigned LoReg, HiReg, ClrReg; Select() local [all...] |
/freebsd-src/contrib/llvm-project/llvm/lib/Target/RISCV/ |
H A D | RISCVISelLowering.cpp | 16578 Register HiReg = MI.getOperand(1).getReg(); emitReadCycleWidePseudo() local 16617 Register HiReg = MI.getOperand(1).getReg(); emitSplitF64Pseudo() local 16657 Register HiReg = MI.getOperand(2).getReg(); emitBuildPairF64Pseudo() local 17539 Register HiReg = State.AllocateReg(ArgGPRs); CC_RISCV() local [all...] |
/freebsd-src/contrib/llvm-project/llvm/lib/Target/ARM/AsmParser/ |
H A D | ARMAsmParser.cpp | 7358 checkLowRegisterList(const MCInst & Inst,unsigned OpNo,unsigned Reg,unsigned HiReg,bool & containsReg) checkLowRegisterList() argument
|
/freebsd-src/contrib/llvm-project/llvm/lib/Target/PowerPC/ |
H A D | PPCISelLowering.cpp | 12826 Register HiReg = MI.getOperand(1).getReg(); EmitInstrWithCustomInserter() local
|