1 /* SPDX-License-Identifier: BSD-3-Clause 2 * Copyright (C) 2018 Intel Corporation. All rights reserved. 3 * Copyright (c) 2019, 2021 Mellanox Technologies LTD. All rights reserved. 4 * Copyright (c) 2023, 2024 NVIDIA CORPORATION & AFFILIATES. All rights reserved. 5 */ 6 7 #include "spdk/stdinc.h" 8 #include "spdk_internal/cunit.h" 9 #include "common/lib/test_env.c" 10 #include "common/lib/test_iobuf.c" 11 #include "common/lib/test_rdma.c" 12 #include "nvmf/rdma.c" 13 #include "nvmf/transport.c" 14 15 #define RDMA_UT_UNITS_IN_MAX_IO 16 16 17 struct spdk_nvmf_transport_opts g_rdma_ut_transport_opts = { 18 .max_queue_depth = SPDK_NVMF_RDMA_DEFAULT_MAX_QUEUE_DEPTH, 19 .max_qpairs_per_ctrlr = SPDK_NVMF_RDMA_DEFAULT_MAX_QPAIRS_PER_CTRLR, 20 .in_capsule_data_size = SPDK_NVMF_RDMA_DEFAULT_IN_CAPSULE_DATA_SIZE, 21 .max_io_size = (SPDK_NVMF_RDMA_MIN_IO_BUFFER_SIZE * RDMA_UT_UNITS_IN_MAX_IO), 22 .io_unit_size = SPDK_NVMF_RDMA_MIN_IO_BUFFER_SIZE, 23 .max_aq_depth = SPDK_NVMF_RDMA_DEFAULT_AQ_DEPTH, 24 .num_shared_buffers = SPDK_NVMF_RDMA_DEFAULT_NUM_SHARED_BUFFERS, 25 }; 26 27 SPDK_LOG_REGISTER_COMPONENT(nvmf) 28 DEFINE_STUB(spdk_mem_map_set_translation, int, (struct spdk_mem_map *map, uint64_t vaddr, 29 uint64_t size, uint64_t translation), 0); 30 DEFINE_STUB(spdk_mem_map_clear_translation, int, (struct spdk_mem_map *map, uint64_t vaddr, 31 uint64_t size), 0); 32 DEFINE_STUB(spdk_mem_map_alloc, struct spdk_mem_map *, (uint64_t default_translation, 33 const struct spdk_mem_map_ops *ops, void *cb_ctx), NULL); 34 DEFINE_STUB(spdk_nvmf_qpair_disconnect, int, (struct spdk_nvmf_qpair *qpair, 35 nvmf_qpair_disconnect_cb cb_fn, void *ctx), 0); 36 DEFINE_STUB(spdk_nvmf_qpair_get_listen_trid, int, 37 (struct spdk_nvmf_qpair *qpair, struct spdk_nvme_transport_id *trid), 0); 38 DEFINE_STUB_V(spdk_mem_map_free, (struct spdk_mem_map **pmap)); 39 40 DEFINE_STUB_V(spdk_nvmf_request_exec, (struct spdk_nvmf_request *req)); 41 DEFINE_STUB(spdk_nvmf_request_complete, int, (struct spdk_nvmf_request *req), 0); 42 DEFINE_STUB(spdk_nvme_transport_id_compare, int, (const struct spdk_nvme_transport_id *trid1, 43 const struct spdk_nvme_transport_id *trid2), 0); 44 DEFINE_STUB_V(spdk_nvmf_ctrlr_abort_aer, (struct spdk_nvmf_ctrlr *ctrlr)); 45 DEFINE_STUB(spdk_nvmf_request_get_dif_ctx, bool, (struct spdk_nvmf_request *req, 46 struct spdk_dif_ctx *dif_ctx), false); 47 DEFINE_STUB_V(spdk_nvme_trid_populate_transport, (struct spdk_nvme_transport_id *trid, 48 enum spdk_nvme_transport_type trtype)); 49 DEFINE_STUB_V(spdk_nvmf_tgt_new_qpair, (struct spdk_nvmf_tgt *tgt, struct spdk_nvmf_qpair *qpair)); 50 DEFINE_STUB(nvmf_ctrlr_abort_request, int, (struct spdk_nvmf_request *req), 0); 51 DEFINE_STUB(spdk_nvme_transport_id_adrfam_str, const char *, (enum spdk_nvmf_adrfam adrfam), NULL); 52 DEFINE_STUB(ibv_dereg_mr, int, (struct ibv_mr *mr), 0); 53 DEFINE_STUB(ibv_resize_cq, int, (struct ibv_cq *cq, int cqe), 0); 54 DEFINE_STUB(spdk_mempool_lookup, struct spdk_mempool *, (const char *name), NULL); 55 56 /* ibv_reg_mr can be a macro, need to undefine it */ 57 #ifdef ibv_reg_mr 58 #undef ibv_reg_mr 59 #endif 60 61 DEFINE_RETURN_MOCK(ibv_reg_mr, struct ibv_mr *); 62 struct ibv_mr * 63 ibv_reg_mr(struct ibv_pd *pd, void *addr, size_t length, int access) 64 { 65 HANDLE_RETURN_MOCK(ibv_reg_mr); 66 if (length > 0) { 67 return &g_rdma_mr; 68 } else { 69 return NULL; 70 } 71 } 72 73 int 74 ibv_query_qp(struct ibv_qp *qp, struct ibv_qp_attr *attr, 75 int attr_mask, struct ibv_qp_init_attr *init_attr) 76 { 77 if (qp == NULL) { 78 return -1; 79 } else { 80 attr->port_num = 80; 81 82 if (qp->state == IBV_QPS_ERR) { 83 attr->qp_state = 10; 84 } else { 85 attr->qp_state = IBV_QPS_INIT; 86 } 87 88 return 0; 89 } 90 } 91 92 const char * 93 spdk_nvme_transport_id_trtype_str(enum spdk_nvme_transport_type trtype) 94 { 95 switch (trtype) { 96 case SPDK_NVME_TRANSPORT_PCIE: 97 return "PCIe"; 98 case SPDK_NVME_TRANSPORT_RDMA: 99 return "RDMA"; 100 case SPDK_NVME_TRANSPORT_FC: 101 return "FC"; 102 default: 103 return NULL; 104 } 105 } 106 107 int 108 spdk_nvme_transport_id_populate_trstring(struct spdk_nvme_transport_id *trid, const char *trstring) 109 { 110 int len, i; 111 112 if (trstring == NULL) { 113 return -EINVAL; 114 } 115 116 len = strnlen(trstring, SPDK_NVMF_TRSTRING_MAX_LEN); 117 if (len == SPDK_NVMF_TRSTRING_MAX_LEN) { 118 return -EINVAL; 119 } 120 121 /* cast official trstring to uppercase version of input. */ 122 for (i = 0; i < len; i++) { 123 trid->trstring[i] = toupper(trstring[i]); 124 } 125 return 0; 126 } 127 128 static void 129 reset_nvmf_rdma_request(struct spdk_nvmf_rdma_request *rdma_req) 130 { 131 int i; 132 133 rdma_req->req.length = 0; 134 rdma_req->req.data_from_pool = false; 135 rdma_req->data.wr.num_sge = 0; 136 rdma_req->data.wr.wr.rdma.remote_addr = 0; 137 rdma_req->data.wr.wr.rdma.rkey = 0; 138 rdma_req->offset = 0; 139 memset(&rdma_req->req.dif, 0, sizeof(rdma_req->req.dif)); 140 141 for (i = 0; i < SPDK_NVMF_MAX_SGL_ENTRIES; i++) { 142 rdma_req->req.iov[i].iov_base = 0; 143 rdma_req->req.iov[i].iov_len = 0; 144 rdma_req->data.wr.sg_list[i].addr = 0; 145 rdma_req->data.wr.sg_list[i].length = 0; 146 rdma_req->data.wr.sg_list[i].lkey = 0; 147 } 148 rdma_req->req.iovcnt = 0; 149 if (rdma_req->req.stripped_data) { 150 free(rdma_req->req.stripped_data); 151 rdma_req->req.stripped_data = NULL; 152 } 153 } 154 155 static void 156 test_spdk_nvmf_rdma_request_parse_sgl(void) 157 { 158 struct spdk_nvmf_rdma_transport rtransport; 159 struct spdk_nvmf_rdma_device device; 160 struct spdk_nvmf_rdma_request rdma_req = {}; 161 struct spdk_nvmf_rdma_recv recv; 162 struct spdk_nvmf_rdma_poll_group group; 163 struct spdk_nvmf_rdma_qpair rqpair; 164 struct spdk_nvmf_rdma_poller poller; 165 union nvmf_c2h_msg cpl; 166 union nvmf_h2c_msg cmd; 167 struct spdk_nvme_sgl_descriptor *sgl; 168 struct spdk_nvme_sgl_descriptor sgl_desc[SPDK_NVMF_MAX_SGL_ENTRIES] = {{0}}; 169 struct spdk_nvmf_rdma_request_data data; 170 int rc, i; 171 uint32_t sgl_length; 172 173 data.wr.sg_list = data.sgl; 174 group.group.transport = &rtransport.transport; 175 poller.group = &group; 176 rqpair.poller = &poller; 177 rqpair.max_send_sge = SPDK_NVMF_MAX_SGL_ENTRIES; 178 179 sgl = &cmd.nvme_cmd.dptr.sgl1; 180 rdma_req.recv = &recv; 181 rdma_req.req.cmd = &cmd; 182 rdma_req.req.rsp = &cpl; 183 rdma_req.data.wr.sg_list = rdma_req.data.sgl; 184 rdma_req.req.qpair = &rqpair.qpair; 185 rdma_req.req.xfer = SPDK_NVME_DATA_CONTROLLER_TO_HOST; 186 187 rtransport.transport.opts = g_rdma_ut_transport_opts; 188 rtransport.data_wr_pool = NULL; 189 190 device.attr.device_cap_flags = 0; 191 sgl->keyed.key = 0xEEEE; 192 sgl->address = 0xFFFF; 193 rdma_req.recv->buf = (void *)0xDDDD; 194 195 /* Test 1: sgl type: keyed data block subtype: address */ 196 sgl->generic.type = SPDK_NVME_SGL_TYPE_KEYED_DATA_BLOCK; 197 sgl->keyed.subtype = SPDK_NVME_SGL_SUBTYPE_ADDRESS; 198 199 /* Part 1: simple I/O, one SGL smaller than the transport io unit size */ 200 MOCK_SET(spdk_iobuf_get, (void *)0x2000); 201 reset_nvmf_rdma_request(&rdma_req); 202 sgl->keyed.length = rtransport.transport.opts.io_unit_size / 2; 203 204 device.map = (void *)0x0; 205 rc = nvmf_rdma_request_parse_sgl(&rtransport, &device, &rdma_req); 206 CU_ASSERT(rc == 0); 207 CU_ASSERT(rdma_req.req.data_from_pool == true); 208 CU_ASSERT(rdma_req.req.length == rtransport.transport.opts.io_unit_size / 2); 209 CU_ASSERT((uint64_t)rdma_req.req.iovcnt == 1); 210 CU_ASSERT((uint64_t)rdma_req.req.iov[0].iov_base == 0x2000); 211 CU_ASSERT(rdma_req.data.wr.num_sge == 1); 212 CU_ASSERT(rdma_req.data.wr.wr.rdma.rkey == 0xEEEE); 213 CU_ASSERT(rdma_req.data.wr.wr.rdma.remote_addr == 0xFFFF); 214 CU_ASSERT((uint64_t)rdma_req.req.iov[0].iov_base == 0x2000); 215 CU_ASSERT(rdma_req.data.wr.sg_list[0].addr == 0x2000); 216 CU_ASSERT(rdma_req.data.wr.sg_list[0].length == rtransport.transport.opts.io_unit_size / 2); 217 CU_ASSERT(rdma_req.data.wr.sg_list[0].lkey == RDMA_UT_LKEY); 218 219 /* Part 2: simple I/O, one SGL larger than the transport io unit size (equal to the max io size) */ 220 reset_nvmf_rdma_request(&rdma_req); 221 sgl->keyed.length = rtransport.transport.opts.io_unit_size * RDMA_UT_UNITS_IN_MAX_IO; 222 rc = nvmf_rdma_request_parse_sgl(&rtransport, &device, &rdma_req); 223 224 CU_ASSERT(rc == 0); 225 CU_ASSERT(rdma_req.req.data_from_pool == true); 226 CU_ASSERT(rdma_req.req.length == rtransport.transport.opts.io_unit_size * RDMA_UT_UNITS_IN_MAX_IO); 227 CU_ASSERT(rdma_req.data.wr.num_sge == RDMA_UT_UNITS_IN_MAX_IO); 228 CU_ASSERT(rdma_req.data.wr.wr.rdma.rkey == 0xEEEE); 229 CU_ASSERT(rdma_req.data.wr.wr.rdma.remote_addr == 0xFFFF); 230 for (i = 0; i < RDMA_UT_UNITS_IN_MAX_IO; i++) { 231 CU_ASSERT((uint64_t)rdma_req.req.iov[i].iov_base == 0x2000); 232 CU_ASSERT(rdma_req.data.wr.sg_list[i].addr == 0x2000); 233 CU_ASSERT(rdma_req.data.wr.sg_list[i].length == rtransport.transport.opts.io_unit_size); 234 CU_ASSERT(rdma_req.data.wr.sg_list[i].lkey == RDMA_UT_LKEY); 235 } 236 237 /* Part 3: simple I/O one SGL larger than the transport max io size */ 238 reset_nvmf_rdma_request(&rdma_req); 239 sgl->keyed.length = rtransport.transport.opts.max_io_size * 2; 240 rc = nvmf_rdma_request_parse_sgl(&rtransport, &device, &rdma_req); 241 242 CU_ASSERT(rc == -1); 243 244 /* Part 4: Pretend there are no buffer pools */ 245 MOCK_SET(spdk_iobuf_get, NULL); 246 reset_nvmf_rdma_request(&rdma_req); 247 sgl->keyed.length = rtransport.transport.opts.io_unit_size * RDMA_UT_UNITS_IN_MAX_IO; 248 rc = nvmf_rdma_request_parse_sgl(&rtransport, &device, &rdma_req); 249 250 CU_ASSERT(rc == 0); 251 CU_ASSERT(rdma_req.req.data_from_pool == false); 252 CU_ASSERT(rdma_req.req.iovcnt == 0); 253 CU_ASSERT(rdma_req.data.wr.num_sge == 0); 254 CU_ASSERT(rdma_req.req.iov[0].iov_base == NULL); 255 CU_ASSERT(rdma_req.data.wr.sg_list[0].addr == 0); 256 CU_ASSERT(rdma_req.data.wr.sg_list[0].length == 0); 257 CU_ASSERT(rdma_req.data.wr.sg_list[0].lkey == 0); 258 259 rdma_req.recv->buf = (void *)0xDDDD; 260 /* Test 2: sgl type: keyed data block subtype: offset (in capsule data) */ 261 sgl->generic.type = SPDK_NVME_SGL_TYPE_DATA_BLOCK; 262 sgl->unkeyed.subtype = SPDK_NVME_SGL_SUBTYPE_OFFSET; 263 264 /* Part 1: Normal I/O smaller than in capsule data size no offset */ 265 reset_nvmf_rdma_request(&rdma_req); 266 sgl->address = 0; 267 sgl->unkeyed.length = rtransport.transport.opts.in_capsule_data_size; 268 rc = nvmf_rdma_request_parse_sgl(&rtransport, &device, &rdma_req); 269 270 CU_ASSERT(rc == 0); 271 CU_ASSERT(rdma_req.req.iovcnt == 1); 272 CU_ASSERT(rdma_req.req.iov[0].iov_base == (void *)0xDDDD); 273 CU_ASSERT(rdma_req.req.length == rtransport.transport.opts.in_capsule_data_size); 274 CU_ASSERT(rdma_req.req.data_from_pool == false); 275 276 /* Part 2: I/O offset + length too large */ 277 reset_nvmf_rdma_request(&rdma_req); 278 sgl->address = rtransport.transport.opts.in_capsule_data_size; 279 sgl->unkeyed.length = rtransport.transport.opts.in_capsule_data_size; 280 rc = nvmf_rdma_request_parse_sgl(&rtransport, &device, &rdma_req); 281 282 CU_ASSERT(rc == -1); 283 284 /* Part 3: I/O too large */ 285 reset_nvmf_rdma_request(&rdma_req); 286 sgl->address = 0; 287 sgl->unkeyed.length = rtransport.transport.opts.in_capsule_data_size * 2; 288 rc = nvmf_rdma_request_parse_sgl(&rtransport, &device, &rdma_req); 289 290 CU_ASSERT(rc == -1); 291 292 /* Test 3: Multi SGL */ 293 sgl->generic.type = SPDK_NVME_SGL_TYPE_LAST_SEGMENT; 294 sgl->unkeyed.subtype = SPDK_NVME_SGL_SUBTYPE_OFFSET; 295 sgl->address = 0; 296 rdma_req.recv->buf = (void *)&sgl_desc; 297 MOCK_SET(spdk_iobuf_get, &data); 298 MOCK_SET(spdk_mempool_get, &data); 299 300 /* part 1: 2 segments each with 1 wr. */ 301 reset_nvmf_rdma_request(&rdma_req); 302 sgl->unkeyed.length = 2 * sizeof(struct spdk_nvme_sgl_descriptor); 303 for (i = 0; i < 2; i++) { 304 sgl_desc[i].keyed.type = SPDK_NVME_SGL_TYPE_KEYED_DATA_BLOCK; 305 sgl_desc[i].keyed.subtype = SPDK_NVME_SGL_SUBTYPE_ADDRESS; 306 sgl_desc[i].keyed.length = rtransport.transport.opts.io_unit_size; 307 sgl_desc[i].address = 0x4000 + i * rtransport.transport.opts.io_unit_size; 308 sgl_desc[i].keyed.key = 0x44; 309 } 310 311 rc = nvmf_rdma_request_parse_sgl(&rtransport, &device, &rdma_req); 312 313 CU_ASSERT(rc == 0); 314 CU_ASSERT(rdma_req.req.data_from_pool == true); 315 CU_ASSERT(rdma_req.req.length == rtransport.transport.opts.io_unit_size * 2); 316 CU_ASSERT(rdma_req.data.wr.num_sge == 1); 317 CU_ASSERT(rdma_req.data.wr.wr.rdma.rkey == 0x44); 318 CU_ASSERT(rdma_req.data.wr.wr.rdma.remote_addr == 0x4000); 319 CU_ASSERT(rdma_req.data.wr.next == &data.wr); 320 CU_ASSERT(data.wr.wr.rdma.rkey == 0x44); 321 CU_ASSERT(data.wr.wr.rdma.remote_addr == 0x4000 + rtransport.transport.opts.io_unit_size); 322 CU_ASSERT(data.wr.num_sge == 1); 323 CU_ASSERT(data.wr.next == &rdma_req.rsp.wr); 324 325 /* part 2: 2 segments, each with 1 wr containing 8 sge_elements */ 326 reset_nvmf_rdma_request(&rdma_req); 327 sgl->unkeyed.length = 2 * sizeof(struct spdk_nvme_sgl_descriptor); 328 for (i = 0; i < 2; i++) { 329 sgl_desc[i].keyed.type = SPDK_NVME_SGL_TYPE_KEYED_DATA_BLOCK; 330 sgl_desc[i].keyed.subtype = SPDK_NVME_SGL_SUBTYPE_ADDRESS; 331 sgl_desc[i].keyed.length = rtransport.transport.opts.io_unit_size * 8; 332 sgl_desc[i].address = 0x4000 + i * 8 * rtransport.transport.opts.io_unit_size; 333 sgl_desc[i].keyed.key = 0x44; 334 } 335 336 rc = nvmf_rdma_request_parse_sgl(&rtransport, &device, &rdma_req); 337 338 CU_ASSERT(rc == 0); 339 CU_ASSERT(rdma_req.req.data_from_pool == true); 340 CU_ASSERT(rdma_req.req.length == rtransport.transport.opts.io_unit_size * 16); 341 CU_ASSERT(rdma_req.req.iovcnt == 16); 342 CU_ASSERT(rdma_req.data.wr.num_sge == 8); 343 CU_ASSERT(rdma_req.data.wr.wr.rdma.rkey == 0x44); 344 CU_ASSERT(rdma_req.data.wr.wr.rdma.remote_addr == 0x4000); 345 CU_ASSERT(rdma_req.data.wr.next == &data.wr); 346 CU_ASSERT(data.wr.wr.rdma.rkey == 0x44); 347 CU_ASSERT(data.wr.wr.rdma.remote_addr == 0x4000 + rtransport.transport.opts.io_unit_size * 8); 348 CU_ASSERT(data.wr.num_sge == 8); 349 CU_ASSERT(data.wr.next == &rdma_req.rsp.wr); 350 351 /* part 3: 2 segments, one very large, one very small */ 352 reset_nvmf_rdma_request(&rdma_req); 353 for (i = 0; i < 2; i++) { 354 sgl_desc[i].keyed.type = SPDK_NVME_SGL_TYPE_KEYED_DATA_BLOCK; 355 sgl_desc[i].keyed.subtype = SPDK_NVME_SGL_SUBTYPE_ADDRESS; 356 sgl_desc[i].keyed.key = 0x44; 357 } 358 359 sgl_desc[0].keyed.length = rtransport.transport.opts.io_unit_size * 15 + 360 rtransport.transport.opts.io_unit_size / 2; 361 sgl_desc[0].address = 0x4000; 362 sgl_desc[1].keyed.length = rtransport.transport.opts.io_unit_size / 2; 363 sgl_desc[1].address = 0x4000 + rtransport.transport.opts.io_unit_size * 15 + 364 rtransport.transport.opts.io_unit_size / 2; 365 366 rc = nvmf_rdma_request_parse_sgl(&rtransport, &device, &rdma_req); 367 368 CU_ASSERT(rc == 0); 369 CU_ASSERT(rdma_req.req.data_from_pool == true); 370 CU_ASSERT(rdma_req.req.length == rtransport.transport.opts.io_unit_size * 16); 371 CU_ASSERT(rdma_req.req.iovcnt == 16); 372 CU_ASSERT(rdma_req.data.wr.num_sge == 16); 373 for (i = 0; i < 15; i++) { 374 CU_ASSERT(rdma_req.data.sgl[i].length == rtransport.transport.opts.io_unit_size); 375 } 376 CU_ASSERT(rdma_req.data.sgl[15].length == rtransport.transport.opts.io_unit_size / 2); 377 CU_ASSERT(rdma_req.data.wr.wr.rdma.rkey == 0x44); 378 CU_ASSERT(rdma_req.data.wr.wr.rdma.remote_addr == 0x4000); 379 CU_ASSERT(rdma_req.data.wr.next == &data.wr); 380 CU_ASSERT(data.wr.wr.rdma.rkey == 0x44); 381 CU_ASSERT(data.wr.wr.rdma.remote_addr == 0x4000 + rtransport.transport.opts.io_unit_size * 15 + 382 rtransport.transport.opts.io_unit_size / 2); 383 CU_ASSERT(data.sgl[0].length == rtransport.transport.opts.io_unit_size / 2); 384 CU_ASSERT(data.wr.num_sge == 1); 385 CU_ASSERT(data.wr.next == &rdma_req.rsp.wr); 386 387 /* part 4: 2 SGL descriptors, each length is transport buffer / 2 388 * 1 transport buffers should be allocated */ 389 reset_nvmf_rdma_request(&rdma_req); 390 sgl->unkeyed.length = 2 * sizeof(struct spdk_nvme_sgl_descriptor); 391 sgl_length = rtransport.transport.opts.io_unit_size / 2; 392 for (i = 0; i < 2; i++) { 393 sgl_desc[i].keyed.length = sgl_length; 394 sgl_desc[i].address = 0x4000 + i * sgl_length; 395 } 396 397 rc = nvmf_rdma_request_parse_sgl(&rtransport, &device, &rdma_req); 398 399 CU_ASSERT(rc == 0); 400 CU_ASSERT(rdma_req.req.data_from_pool == true); 401 CU_ASSERT(rdma_req.req.length == rtransport.transport.opts.io_unit_size); 402 CU_ASSERT(rdma_req.req.iovcnt == 1); 403 404 CU_ASSERT(rdma_req.data.sgl[0].length == sgl_length); 405 /* We mocked mempool_get to return address of data variable. Mempool is used 406 * to get both additional WRs and data buffers, so data points to &data */ 407 CU_ASSERT(rdma_req.data.sgl[0].addr == (uint64_t)&data); 408 CU_ASSERT(rdma_req.data.wr.wr.rdma.rkey == 0x44); 409 CU_ASSERT(rdma_req.data.wr.wr.rdma.remote_addr == 0x4000); 410 CU_ASSERT(rdma_req.data.wr.num_sge == 1); 411 CU_ASSERT(rdma_req.data.wr.next == &data.wr); 412 413 CU_ASSERT(data.wr.wr.rdma.rkey == 0x44); 414 CU_ASSERT(data.wr.wr.rdma.remote_addr == 0x4000 + sgl_length); 415 CU_ASSERT(data.sgl[0].length == sgl_length); 416 CU_ASSERT(data.sgl[0].addr == (uint64_t)&data + sgl_length); 417 CU_ASSERT(data.wr.num_sge == 1); 418 419 MOCK_CLEAR(spdk_mempool_get); 420 MOCK_CLEAR(spdk_iobuf_get); 421 422 reset_nvmf_rdma_request(&rdma_req); 423 } 424 425 static struct spdk_nvmf_rdma_recv * 426 create_recv(struct spdk_nvmf_rdma_qpair *rqpair, enum spdk_nvme_nvm_opcode opc) 427 { 428 struct spdk_nvmf_rdma_recv *rdma_recv; 429 union nvmf_h2c_msg *cmd; 430 struct spdk_nvme_sgl_descriptor *sgl; 431 432 rdma_recv = calloc(1, sizeof(*rdma_recv)); 433 rdma_recv->qpair = rqpair; 434 cmd = calloc(1, sizeof(*cmd)); 435 rdma_recv->sgl[0].addr = (uintptr_t)cmd; 436 cmd->nvme_cmd.opc = opc; 437 sgl = &cmd->nvme_cmd.dptr.sgl1; 438 sgl->keyed.key = 0xEEEE; 439 sgl->address = 0xFFFF; 440 sgl->keyed.type = SPDK_NVME_SGL_TYPE_KEYED_DATA_BLOCK; 441 sgl->keyed.subtype = SPDK_NVME_SGL_SUBTYPE_ADDRESS; 442 sgl->keyed.length = 1; 443 444 return rdma_recv; 445 } 446 447 static void 448 free_recv(struct spdk_nvmf_rdma_recv *rdma_recv) 449 { 450 free((void *)rdma_recv->sgl[0].addr); 451 free(rdma_recv); 452 } 453 454 static struct spdk_nvmf_rdma_request * 455 create_req(struct spdk_nvmf_rdma_qpair *rqpair, 456 struct spdk_nvmf_rdma_recv *rdma_recv) 457 { 458 struct spdk_nvmf_rdma_request *rdma_req; 459 union nvmf_c2h_msg *cpl; 460 461 rdma_req = calloc(1, sizeof(*rdma_req)); 462 rdma_req->recv = rdma_recv; 463 rdma_req->req.qpair = &rqpair->qpair; 464 rdma_req->state = RDMA_REQUEST_STATE_NEW; 465 rdma_req->data.wr.wr_id = (uintptr_t)&rdma_req->data_wr; 466 rdma_req->data.wr.sg_list = rdma_req->data.sgl; 467 cpl = calloc(1, sizeof(*cpl)); 468 rdma_req->rsp.sgl[0].addr = (uintptr_t)cpl; 469 rdma_req->req.rsp = cpl; 470 471 return rdma_req; 472 } 473 474 static void 475 free_req(struct spdk_nvmf_rdma_request *rdma_req) 476 { 477 free((void *)rdma_req->rsp.sgl[0].addr); 478 free(rdma_req); 479 } 480 481 static void 482 qpair_reset(struct spdk_nvmf_rdma_qpair *rqpair, 483 struct spdk_nvmf_rdma_poller *poller, 484 struct spdk_nvmf_rdma_device *device, 485 struct spdk_nvmf_rdma_resources *resources, 486 struct spdk_nvmf_transport *transport) 487 { 488 memset(rqpair, 0, sizeof(*rqpair)); 489 STAILQ_INIT(&rqpair->pending_rdma_write_queue); 490 STAILQ_INIT(&rqpair->pending_rdma_read_queue); 491 STAILQ_INIT(&rqpair->pending_rdma_send_queue); 492 rqpair->poller = poller; 493 rqpair->device = device; 494 rqpair->resources = resources; 495 rqpair->qpair.qid = 1; 496 rqpair->qpair.state = SPDK_NVMF_QPAIR_ACTIVE; 497 rqpair->max_send_sge = SPDK_NVMF_MAX_SGL_ENTRIES; 498 rqpair->max_send_depth = 16; 499 rqpair->max_read_depth = 16; 500 rqpair->qpair.transport = transport; 501 } 502 503 static void 504 poller_reset(struct spdk_nvmf_rdma_poller *poller, 505 struct spdk_nvmf_rdma_poll_group *group) 506 { 507 memset(poller, 0, sizeof(*poller)); 508 STAILQ_INIT(&poller->qpairs_pending_recv); 509 STAILQ_INIT(&poller->qpairs_pending_send); 510 poller->group = group; 511 } 512 513 static void 514 test_spdk_nvmf_rdma_request_process(void) 515 { 516 struct spdk_nvmf_rdma_transport rtransport = {}; 517 struct spdk_nvmf_rdma_poll_group group = {}; 518 struct spdk_nvmf_rdma_poller poller = {}; 519 struct spdk_nvmf_rdma_device device = {}; 520 struct spdk_nvmf_rdma_resources resources = {}; 521 struct spdk_nvmf_rdma_qpair rqpair = {}; 522 struct spdk_nvmf_rdma_recv *rdma_recv; 523 struct spdk_nvmf_rdma_request *rdma_req; 524 struct spdk_iobuf_channel ch = {}; 525 bool progress; 526 527 group.group.buf_cache = &ch; 528 529 STAILQ_INIT(&group.group.pending_buf_queue); 530 poller_reset(&poller, &group); 531 qpair_reset(&rqpair, &poller, &device, &resources, &rtransport.transport); 532 533 rtransport.transport.opts = g_rdma_ut_transport_opts; 534 rtransport.data_wr_pool = spdk_mempool_create("test_wr_pool", 128, 535 sizeof(struct spdk_nvmf_rdma_request_data), 536 0, 0); 537 MOCK_CLEAR(spdk_iobuf_get); 538 539 device.attr.device_cap_flags = 0; 540 device.map = (void *)0x0; 541 542 /* Test 1: single SGL READ request */ 543 rdma_recv = create_recv(&rqpair, SPDK_NVME_OPC_READ); 544 rdma_req = create_req(&rqpair, rdma_recv); 545 rqpair.current_recv_depth = 1; 546 /* NEW -> EXECUTING */ 547 progress = nvmf_rdma_request_process(&rtransport, rdma_req); 548 CU_ASSERT(progress == true); 549 CU_ASSERT(rdma_req->state == RDMA_REQUEST_STATE_EXECUTING); 550 CU_ASSERT(rdma_req->req.xfer == SPDK_NVME_DATA_CONTROLLER_TO_HOST); 551 /* EXECUTED -> TRANSFERRING_C2H */ 552 rdma_req->state = RDMA_REQUEST_STATE_EXECUTED; 553 progress = nvmf_rdma_request_process(&rtransport, rdma_req); 554 CU_ASSERT(progress == true); 555 CU_ASSERT(rdma_req->state == RDMA_REQUEST_STATE_TRANSFERRING_CONTROLLER_TO_HOST); 556 CU_ASSERT(rdma_req->recv == NULL); 557 /* COMPLETED -> FREE */ 558 rdma_req->state = RDMA_REQUEST_STATE_COMPLETED; 559 progress = nvmf_rdma_request_process(&rtransport, rdma_req); 560 CU_ASSERT(progress == true); 561 CU_ASSERT(rdma_req->state == RDMA_REQUEST_STATE_FREE); 562 563 free_recv(rdma_recv); 564 free_req(rdma_req); 565 poller_reset(&poller, &group); 566 qpair_reset(&rqpair, &poller, &device, &resources, &rtransport.transport); 567 568 /* Test 2: single SGL WRITE request */ 569 rdma_recv = create_recv(&rqpair, SPDK_NVME_OPC_WRITE); 570 rdma_req = create_req(&rqpair, rdma_recv); 571 rqpair.current_recv_depth = 1; 572 /* NEW -> TRANSFERRING_H2C */ 573 progress = nvmf_rdma_request_process(&rtransport, rdma_req); 574 CU_ASSERT(progress == true); 575 CU_ASSERT(rdma_req->state == RDMA_REQUEST_STATE_TRANSFERRING_HOST_TO_CONTROLLER); 576 CU_ASSERT(rdma_req->req.xfer == SPDK_NVME_DATA_HOST_TO_CONTROLLER); 577 STAILQ_INIT(&poller.qpairs_pending_send); 578 /* READY_TO_EXECUTE -> EXECUTING */ 579 rdma_req->state = RDMA_REQUEST_STATE_READY_TO_EXECUTE; 580 progress = nvmf_rdma_request_process(&rtransport, rdma_req); 581 CU_ASSERT(progress == true); 582 CU_ASSERT(rdma_req->state == RDMA_REQUEST_STATE_EXECUTING); 583 /* EXECUTED -> COMPLETING */ 584 rdma_req->state = RDMA_REQUEST_STATE_EXECUTED; 585 progress = nvmf_rdma_request_process(&rtransport, rdma_req); 586 CU_ASSERT(progress == true); 587 CU_ASSERT(rdma_req->state == RDMA_REQUEST_STATE_COMPLETING); 588 CU_ASSERT(rdma_req->recv == NULL); 589 /* COMPLETED -> FREE */ 590 rdma_req->state = RDMA_REQUEST_STATE_COMPLETED; 591 progress = nvmf_rdma_request_process(&rtransport, rdma_req); 592 CU_ASSERT(progress == true); 593 CU_ASSERT(rdma_req->state == RDMA_REQUEST_STATE_FREE); 594 595 free_recv(rdma_recv); 596 free_req(rdma_req); 597 poller_reset(&poller, &group); 598 qpair_reset(&rqpair, &poller, &device, &resources, &rtransport.transport); 599 600 /* Test 3: WRITE+WRITE ibv_send batching */ 601 { 602 struct spdk_nvmf_rdma_recv *recv1, *recv2; 603 struct spdk_nvmf_rdma_request *req1, *req2; 604 recv1 = create_recv(&rqpair, SPDK_NVME_OPC_WRITE); 605 req1 = create_req(&rqpair, recv1); 606 recv2 = create_recv(&rqpair, SPDK_NVME_OPC_WRITE); 607 req2 = create_req(&rqpair, recv2); 608 609 /* WRITE 1: NEW -> TRANSFERRING_H2C */ 610 rqpair.current_recv_depth = 1; 611 nvmf_rdma_request_process(&rtransport, req1); 612 CU_ASSERT(req1->state == RDMA_REQUEST_STATE_TRANSFERRING_HOST_TO_CONTROLLER); 613 614 /* WRITE 2: NEW -> TRANSFERRING_H2C */ 615 rqpair.current_recv_depth = 2; 616 nvmf_rdma_request_process(&rtransport, req2); 617 CU_ASSERT(req2->state == RDMA_REQUEST_STATE_TRANSFERRING_HOST_TO_CONTROLLER); 618 619 STAILQ_INIT(&poller.qpairs_pending_send); 620 621 /* WRITE 1 completes before WRITE 2 has finished RDMA reading */ 622 /* WRITE 1: READY_TO_EXECUTE -> EXECUTING */ 623 req1->state = RDMA_REQUEST_STATE_READY_TO_EXECUTE; 624 nvmf_rdma_request_process(&rtransport, req1); 625 CU_ASSERT(req1->state == RDMA_REQUEST_STATE_EXECUTING); 626 /* WRITE 1: EXECUTED -> COMPLETING */ 627 req1->state = RDMA_REQUEST_STATE_EXECUTED; 628 nvmf_rdma_request_process(&rtransport, req1); 629 CU_ASSERT(req1->state == RDMA_REQUEST_STATE_COMPLETING); 630 STAILQ_INIT(&poller.qpairs_pending_send); 631 /* WRITE 1: COMPLETED -> FREE */ 632 req1->state = RDMA_REQUEST_STATE_COMPLETED; 633 nvmf_rdma_request_process(&rtransport, req1); 634 CU_ASSERT(req1->state == RDMA_REQUEST_STATE_FREE); 635 636 /* Now WRITE 2 has finished reading and completes */ 637 /* WRITE 2: COMPLETED -> FREE */ 638 /* WRITE 2: READY_TO_EXECUTE -> EXECUTING */ 639 req2->state = RDMA_REQUEST_STATE_READY_TO_EXECUTE; 640 nvmf_rdma_request_process(&rtransport, req2); 641 CU_ASSERT(req2->state == RDMA_REQUEST_STATE_EXECUTING); 642 /* WRITE 1: EXECUTED -> COMPLETING */ 643 req2->state = RDMA_REQUEST_STATE_EXECUTED; 644 nvmf_rdma_request_process(&rtransport, req2); 645 CU_ASSERT(req2->state == RDMA_REQUEST_STATE_COMPLETING); 646 STAILQ_INIT(&poller.qpairs_pending_send); 647 /* WRITE 1: COMPLETED -> FREE */ 648 req2->state = RDMA_REQUEST_STATE_COMPLETED; 649 nvmf_rdma_request_process(&rtransport, req2); 650 CU_ASSERT(req2->state == RDMA_REQUEST_STATE_FREE); 651 652 free_recv(recv1); 653 free_req(req1); 654 free_recv(recv2); 655 free_req(req2); 656 poller_reset(&poller, &group); 657 qpair_reset(&rqpair, &poller, &device, &resources, &rtransport.transport); 658 } 659 660 /* Test 4, invalid command, check xfer type */ 661 { 662 struct spdk_nvmf_rdma_recv *rdma_recv_inv; 663 struct spdk_nvmf_rdma_request *rdma_req_inv; 664 /* construct an opcode that specifies BIDIRECTIONAL transfer */ 665 uint8_t opc = 0x10 | SPDK_NVME_DATA_BIDIRECTIONAL; 666 667 rdma_recv_inv = create_recv(&rqpair, opc); 668 rdma_req_inv = create_req(&rqpair, rdma_recv_inv); 669 670 /* NEW -> RDMA_REQUEST_STATE_COMPLETING */ 671 rqpair.current_recv_depth = 1; 672 progress = nvmf_rdma_request_process(&rtransport, rdma_req_inv); 673 CU_ASSERT(progress == true); 674 CU_ASSERT(rdma_req_inv->state == RDMA_REQUEST_STATE_COMPLETING); 675 CU_ASSERT(rdma_req_inv->req.rsp->nvme_cpl.status.sct == SPDK_NVME_SCT_GENERIC); 676 CU_ASSERT(rdma_req_inv->req.rsp->nvme_cpl.status.sc == SPDK_NVME_SC_INVALID_OPCODE); 677 678 /* RDMA_REQUEST_STATE_COMPLETED -> FREE */ 679 rdma_req_inv->state = RDMA_REQUEST_STATE_COMPLETED; 680 nvmf_rdma_request_process(&rtransport, rdma_req_inv); 681 CU_ASSERT(rdma_req_inv->state == RDMA_REQUEST_STATE_FREE); 682 683 free_recv(rdma_recv_inv); 684 free_req(rdma_req_inv); 685 poller_reset(&poller, &group); 686 qpair_reset(&rqpair, &poller, &device, &resources, &rtransport.transport); 687 } 688 689 /* Test 5: Write response waits in queue */ 690 { 691 rdma_recv = create_recv(&rqpair, SPDK_NVME_OPC_WRITE); 692 rdma_req = create_req(&rqpair, rdma_recv); 693 rqpair.current_recv_depth = 1; 694 /* NEW -> TRANSFERRING_H2C */ 695 progress = nvmf_rdma_request_process(&rtransport, rdma_req); 696 CU_ASSERT(progress == true); 697 CU_ASSERT(rdma_req->state == RDMA_REQUEST_STATE_TRANSFERRING_HOST_TO_CONTROLLER); 698 CU_ASSERT(rdma_req->req.xfer == SPDK_NVME_DATA_HOST_TO_CONTROLLER); 699 STAILQ_INIT(&poller.qpairs_pending_send); 700 /* READY_TO_EXECUTE -> EXECUTING */ 701 rdma_req->state = RDMA_REQUEST_STATE_READY_TO_EXECUTE; 702 progress = nvmf_rdma_request_process(&rtransport, rdma_req); 703 CU_ASSERT(progress == true); 704 CU_ASSERT(rdma_req->state == RDMA_REQUEST_STATE_EXECUTING); 705 /* EXECUTED -> COMPLETING */ 706 rdma_req->state = RDMA_REQUEST_STATE_EXECUTED; 707 /* Send queue is full */ 708 rqpair.current_send_depth = rqpair.max_send_depth; 709 progress = nvmf_rdma_request_process(&rtransport, rdma_req); 710 CU_ASSERT(progress == true); 711 CU_ASSERT(rdma_req->state == RDMA_REQUEST_STATE_READY_TO_COMPLETE_PENDING); 712 CU_ASSERT(rdma_req == STAILQ_FIRST(&rqpair.pending_rdma_send_queue)); 713 714 /* Send queue is still full */ 715 progress = nvmf_rdma_request_process(&rtransport, rdma_req); 716 CU_ASSERT(progress == false); 717 CU_ASSERT(rdma_req->state == RDMA_REQUEST_STATE_READY_TO_COMPLETE_PENDING); 718 CU_ASSERT(rdma_req == STAILQ_FIRST(&rqpair.pending_rdma_send_queue)); 719 720 /* Slot is available */ 721 rqpair.current_send_depth = rqpair.max_send_depth - 1; 722 progress = nvmf_rdma_request_process(&rtransport, rdma_req); 723 CU_ASSERT(progress == true); 724 CU_ASSERT(STAILQ_EMPTY(&rqpair.pending_rdma_send_queue)); 725 CU_ASSERT(rdma_req->state == RDMA_REQUEST_STATE_COMPLETING); 726 CU_ASSERT(rdma_req->recv == NULL); 727 /* COMPLETED -> FREE */ 728 rdma_req->state = RDMA_REQUEST_STATE_COMPLETED; 729 progress = nvmf_rdma_request_process(&rtransport, rdma_req); 730 CU_ASSERT(progress == true); 731 CU_ASSERT(rdma_req->state == RDMA_REQUEST_STATE_FREE); 732 733 free_recv(rdma_recv); 734 free_req(rdma_req); 735 poller_reset(&poller, &group); 736 qpair_reset(&rqpair, &poller, &device, &resources, &rtransport.transport); 737 738 } 739 740 spdk_mempool_free(rtransport.data_wr_pool); 741 } 742 743 #define TEST_GROUPS_COUNT 5 744 static void 745 test_nvmf_rdma_get_optimal_poll_group(void) 746 { 747 struct spdk_nvmf_rdma_transport rtransport = {}; 748 struct spdk_nvmf_transport *transport = &rtransport.transport; 749 struct spdk_nvmf_rdma_qpair rqpair = {}; 750 struct spdk_nvmf_transport_poll_group *groups[TEST_GROUPS_COUNT]; 751 struct spdk_nvmf_rdma_poll_group *rgroups[TEST_GROUPS_COUNT]; 752 struct spdk_nvmf_transport_poll_group *result; 753 struct spdk_nvmf_poll_group group = {}; 754 uint32_t i; 755 756 rqpair.qpair.transport = transport; 757 TAILQ_INIT(&rtransport.poll_groups); 758 759 for (i = 0; i < TEST_GROUPS_COUNT; i++) { 760 groups[i] = nvmf_rdma_poll_group_create(transport, NULL); 761 CU_ASSERT(groups[i] != NULL); 762 groups[i]->group = &group; 763 rgroups[i] = SPDK_CONTAINEROF(groups[i], struct spdk_nvmf_rdma_poll_group, group); 764 groups[i]->transport = transport; 765 } 766 CU_ASSERT(rtransport.conn_sched.next_admin_pg == rgroups[0]); 767 CU_ASSERT(rtransport.conn_sched.next_io_pg == rgroups[0]); 768 769 /* Emulate connection of %TEST_GROUPS_COUNT% initiators - each creates 1 admin and 1 io qp */ 770 for (i = 0; i < TEST_GROUPS_COUNT; i++) { 771 rqpair.qpair.qid = 0; 772 result = nvmf_rdma_get_optimal_poll_group(&rqpair.qpair); 773 CU_ASSERT(result == groups[i]); 774 CU_ASSERT(rtransport.conn_sched.next_admin_pg == rgroups[(i + 1) % TEST_GROUPS_COUNT]); 775 CU_ASSERT(rtransport.conn_sched.next_io_pg == rgroups[i]); 776 777 rqpair.qpair.qid = 1; 778 result = nvmf_rdma_get_optimal_poll_group(&rqpair.qpair); 779 CU_ASSERT(result == groups[i]); 780 CU_ASSERT(rtransport.conn_sched.next_admin_pg == rgroups[(i + 1) % TEST_GROUPS_COUNT]); 781 CU_ASSERT(rtransport.conn_sched.next_io_pg == rgroups[(i + 1) % TEST_GROUPS_COUNT]); 782 } 783 /* wrap around, admin/io pg point to the first pg 784 Destroy all poll groups except of the last one */ 785 for (i = 0; i < TEST_GROUPS_COUNT - 1; i++) { 786 nvmf_rdma_poll_group_destroy(groups[i]); 787 CU_ASSERT(rtransport.conn_sched.next_admin_pg == rgroups[i + 1]); 788 CU_ASSERT(rtransport.conn_sched.next_io_pg == rgroups[i + 1]); 789 } 790 791 CU_ASSERT(rtransport.conn_sched.next_admin_pg == rgroups[TEST_GROUPS_COUNT - 1]); 792 CU_ASSERT(rtransport.conn_sched.next_io_pg == rgroups[TEST_GROUPS_COUNT - 1]); 793 794 /* Check that pointers to the next admin/io poll groups are not changed */ 795 rqpair.qpair.qid = 0; 796 result = nvmf_rdma_get_optimal_poll_group(&rqpair.qpair); 797 CU_ASSERT(result == groups[TEST_GROUPS_COUNT - 1]); 798 CU_ASSERT(rtransport.conn_sched.next_admin_pg == rgroups[TEST_GROUPS_COUNT - 1]); 799 CU_ASSERT(rtransport.conn_sched.next_io_pg == rgroups[TEST_GROUPS_COUNT - 1]); 800 801 rqpair.qpair.qid = 1; 802 result = nvmf_rdma_get_optimal_poll_group(&rqpair.qpair); 803 CU_ASSERT(result == groups[TEST_GROUPS_COUNT - 1]); 804 CU_ASSERT(rtransport.conn_sched.next_admin_pg == rgroups[TEST_GROUPS_COUNT - 1]); 805 CU_ASSERT(rtransport.conn_sched.next_io_pg == rgroups[TEST_GROUPS_COUNT - 1]); 806 807 /* Remove the last poll group, check that pointers are NULL */ 808 nvmf_rdma_poll_group_destroy(groups[TEST_GROUPS_COUNT - 1]); 809 CU_ASSERT(rtransport.conn_sched.next_admin_pg == NULL); 810 CU_ASSERT(rtransport.conn_sched.next_io_pg == NULL); 811 812 /* Request optimal poll group, result must be NULL */ 813 rqpair.qpair.qid = 0; 814 result = nvmf_rdma_get_optimal_poll_group(&rqpair.qpair); 815 CU_ASSERT(result == NULL); 816 817 rqpair.qpair.qid = 1; 818 result = nvmf_rdma_get_optimal_poll_group(&rqpair.qpair); 819 CU_ASSERT(result == NULL); 820 } 821 #undef TEST_GROUPS_COUNT 822 823 static void 824 test_spdk_nvmf_rdma_request_parse_sgl_with_md(void) 825 { 826 struct spdk_nvmf_rdma_transport rtransport; 827 struct spdk_nvmf_rdma_device device; 828 struct spdk_nvmf_rdma_request rdma_req = {}; 829 struct spdk_nvmf_rdma_recv recv; 830 struct spdk_nvmf_rdma_poll_group group; 831 struct spdk_nvmf_rdma_qpair rqpair; 832 struct spdk_nvmf_rdma_poller poller; 833 union nvmf_c2h_msg cpl; 834 union nvmf_h2c_msg cmd; 835 struct spdk_nvme_sgl_descriptor *sgl; 836 struct spdk_nvme_sgl_descriptor sgl_desc[SPDK_NVMF_MAX_SGL_ENTRIES] = {{0}}; 837 char data_buffer[8192]; 838 struct spdk_nvmf_rdma_request_data *data = (struct spdk_nvmf_rdma_request_data *)data_buffer; 839 char data2_buffer[8192]; 840 struct spdk_nvmf_rdma_request_data *data2 = (struct spdk_nvmf_rdma_request_data *)data2_buffer; 841 const uint32_t data_bs = 512; 842 const uint32_t md_size = 8; 843 int rc, i; 844 struct spdk_dif_ctx_init_ext_opts dif_opts; 845 846 MOCK_CLEAR(spdk_mempool_get); 847 MOCK_CLEAR(spdk_iobuf_get); 848 849 data->wr.sg_list = data->sgl; 850 group.group.transport = &rtransport.transport; 851 poller.group = &group; 852 rqpair.poller = &poller; 853 rqpair.max_send_sge = SPDK_NVMF_MAX_SGL_ENTRIES; 854 855 sgl = &cmd.nvme_cmd.dptr.sgl1; 856 rdma_req.recv = &recv; 857 rdma_req.req.cmd = &cmd; 858 rdma_req.req.rsp = &cpl; 859 rdma_req.data.wr.sg_list = rdma_req.data.sgl; 860 rdma_req.req.qpair = &rqpair.qpair; 861 rdma_req.req.xfer = SPDK_NVME_DATA_CONTROLLER_TO_HOST; 862 863 rtransport.transport.opts = g_rdma_ut_transport_opts; 864 rtransport.data_wr_pool = NULL; 865 866 device.attr.device_cap_flags = 0; 867 device.map = NULL; 868 sgl->keyed.key = 0xEEEE; 869 sgl->address = 0xFFFF; 870 rdma_req.recv->buf = (void *)0xDDDD; 871 872 /* Test 1: sgl type: keyed data block subtype: address */ 873 sgl->generic.type = SPDK_NVME_SGL_TYPE_KEYED_DATA_BLOCK; 874 sgl->keyed.subtype = SPDK_NVME_SGL_SUBTYPE_ADDRESS; 875 876 /* Part 1: simple I/O, one SGL smaller than the transport io unit size, block size 512 */ 877 MOCK_SET(spdk_iobuf_get, (void *)0x2000); 878 reset_nvmf_rdma_request(&rdma_req); 879 dif_opts.size = SPDK_SIZEOF(&dif_opts, dif_pi_format); 880 dif_opts.dif_pi_format = SPDK_DIF_PI_FORMAT_16; 881 spdk_dif_ctx_init(&rdma_req.req.dif.dif_ctx, data_bs + md_size, md_size, true, false, 882 SPDK_DIF_TYPE1, SPDK_DIF_FLAGS_GUARD_CHECK | SPDK_DIF_FLAGS_REFTAG_CHECK, 883 0, 0, 0, 0, 0, &dif_opts); 884 rdma_req.req.dif_enabled = true; 885 rtransport.transport.opts.io_unit_size = data_bs * 8; 886 rdma_req.req.qpair->transport = &rtransport.transport; 887 sgl->keyed.length = data_bs * 4; 888 889 rc = nvmf_rdma_request_parse_sgl(&rtransport, &device, &rdma_req); 890 891 CU_ASSERT(rc == 0); 892 CU_ASSERT(rdma_req.req.data_from_pool == true); 893 CU_ASSERT(rdma_req.req.length == data_bs * 4); 894 CU_ASSERT(rdma_req.req.dif.orig_length == rdma_req.req.length); 895 CU_ASSERT(rdma_req.req.dif.elba_length == (data_bs + md_size) * 4); 896 CU_ASSERT(rdma_req.req.iovcnt == 1); 897 CU_ASSERT((uint64_t)rdma_req.req.iov[0].iov_base == 0x2000); 898 CU_ASSERT(rdma_req.data.wr.num_sge == 1); 899 CU_ASSERT(rdma_req.data.wr.wr.rdma.rkey == 0xEEEE); 900 CU_ASSERT(rdma_req.data.wr.wr.rdma.remote_addr == 0xFFFF); 901 CU_ASSERT((uint64_t)rdma_req.req.iov[0].iov_base == 0x2000); 902 903 CU_ASSERT(rdma_req.data.wr.sg_list[0].addr == 0x2000); 904 CU_ASSERT(rdma_req.data.wr.sg_list[0].length == rdma_req.req.length); 905 CU_ASSERT(rdma_req.data.wr.sg_list[0].lkey == RDMA_UT_LKEY); 906 907 /* Part 2: simple I/O, one SGL equal to io unit size, io_unit_size is not aligned with md_size, 908 block size 512 */ 909 MOCK_SET(spdk_iobuf_get, (void *)0x2000); 910 reset_nvmf_rdma_request(&rdma_req); 911 spdk_dif_ctx_init(&rdma_req.req.dif.dif_ctx, data_bs + md_size, md_size, true, false, 912 SPDK_DIF_TYPE1, SPDK_DIF_FLAGS_GUARD_CHECK | SPDK_DIF_FLAGS_REFTAG_CHECK, 913 0, 0, 0, 0, 0, &dif_opts); 914 rdma_req.req.dif_enabled = true; 915 rtransport.transport.opts.io_unit_size = data_bs * 4; 916 sgl->keyed.length = data_bs * 4; 917 918 rc = nvmf_rdma_request_parse_sgl(&rtransport, &device, &rdma_req); 919 920 CU_ASSERT(rc == 0); 921 CU_ASSERT(rdma_req.req.data_from_pool == true); 922 CU_ASSERT(rdma_req.req.length == data_bs * 4); 923 CU_ASSERT(rdma_req.req.dif.orig_length == rdma_req.req.length); 924 CU_ASSERT(rdma_req.req.dif.elba_length == (data_bs + md_size) * 4); 925 CU_ASSERT(rdma_req.req.iovcnt == 2); 926 CU_ASSERT((uint64_t)rdma_req.req.iov[0].iov_base == 0x2000); 927 CU_ASSERT(rdma_req.data.wr.num_sge == 5); 928 CU_ASSERT(rdma_req.data.wr.wr.rdma.rkey == 0xEEEE); 929 CU_ASSERT(rdma_req.data.wr.wr.rdma.remote_addr == 0xFFFF); 930 CU_ASSERT((uint64_t)rdma_req.req.iov[0].iov_base == 0x2000); 931 932 for (i = 0; i < 3; ++i) { 933 CU_ASSERT(rdma_req.data.wr.sg_list[i].addr == 0x2000 + i * (data_bs + md_size)); 934 CU_ASSERT(rdma_req.data.wr.sg_list[i].length == data_bs); 935 CU_ASSERT(rdma_req.data.wr.sg_list[i].lkey == RDMA_UT_LKEY); 936 } 937 CU_ASSERT(rdma_req.data.wr.sg_list[3].addr == 0x2000 + 3 * (data_bs + md_size)); 938 CU_ASSERT(rdma_req.data.wr.sg_list[3].length == 488); 939 CU_ASSERT(rdma_req.data.wr.sg_list[3].lkey == RDMA_UT_LKEY); 940 941 /* 2nd buffer consumed */ 942 CU_ASSERT(rdma_req.data.wr.sg_list[4].addr == 0x2000); 943 CU_ASSERT(rdma_req.data.wr.sg_list[4].length == 24); 944 CU_ASSERT(rdma_req.data.wr.sg_list[4].lkey == RDMA_UT_LKEY); 945 946 /* Part 3: simple I/O, one SGL equal io unit size, io_unit_size is equal to block size 512 bytes */ 947 MOCK_SET(spdk_iobuf_get, (void *)0x2000); 948 reset_nvmf_rdma_request(&rdma_req); 949 spdk_dif_ctx_init(&rdma_req.req.dif.dif_ctx, data_bs + md_size, md_size, true, false, 950 SPDK_DIF_TYPE1, SPDK_DIF_FLAGS_GUARD_CHECK | SPDK_DIF_FLAGS_REFTAG_CHECK, 951 0, 0, 0, 0, 0, &dif_opts); 952 rdma_req.req.dif_enabled = true; 953 rtransport.transport.opts.io_unit_size = data_bs; 954 sgl->keyed.length = data_bs; 955 956 rc = nvmf_rdma_request_parse_sgl(&rtransport, &device, &rdma_req); 957 958 CU_ASSERT(rc == 0); 959 CU_ASSERT(rdma_req.req.data_from_pool == true); 960 CU_ASSERT(rdma_req.req.length == data_bs); 961 CU_ASSERT(rdma_req.req.dif.orig_length == rdma_req.req.length); 962 CU_ASSERT(rdma_req.req.dif.elba_length == data_bs + md_size); 963 CU_ASSERT(rdma_req.req.iovcnt == 2); 964 CU_ASSERT((uint64_t)rdma_req.req.iov[0].iov_base == 0x2000); 965 CU_ASSERT(rdma_req.data.wr.num_sge == 1); 966 CU_ASSERT(rdma_req.data.wr.wr.rdma.rkey == 0xEEEE); 967 CU_ASSERT(rdma_req.data.wr.wr.rdma.remote_addr == 0xFFFF); 968 CU_ASSERT((uint64_t)rdma_req.req.iov[0].iov_base == 0x2000); 969 970 CU_ASSERT(rdma_req.data.wr.sg_list[0].addr == 0x2000); 971 CU_ASSERT(rdma_req.data.wr.sg_list[0].length == data_bs); 972 CU_ASSERT(rdma_req.data.wr.sg_list[0].lkey == RDMA_UT_LKEY); 973 974 CU_ASSERT(rdma_req.req.iovcnt == 2); 975 CU_ASSERT(rdma_req.req.iov[0].iov_base == (void *)((unsigned long)0x2000)); 976 CU_ASSERT(rdma_req.req.iov[0].iov_len == data_bs); 977 /* 2nd buffer consumed for metadata */ 978 CU_ASSERT(rdma_req.req.iov[1].iov_base == (void *)((unsigned long)0x2000)); 979 CU_ASSERT(rdma_req.req.iov[1].iov_len == md_size); 980 981 /* Part 4: simple I/O, one SGL equal io unit size, io_unit_size is aligned with md_size, 982 block size 512 */ 983 MOCK_SET(spdk_iobuf_get, (void *)0x2000); 984 reset_nvmf_rdma_request(&rdma_req); 985 spdk_dif_ctx_init(&rdma_req.req.dif.dif_ctx, data_bs + md_size, md_size, true, false, 986 SPDK_DIF_TYPE1, SPDK_DIF_FLAGS_GUARD_CHECK | SPDK_DIF_FLAGS_REFTAG_CHECK, 987 0, 0, 0, 0, 0, &dif_opts); 988 rdma_req.req.dif_enabled = true; 989 rtransport.transport.opts.io_unit_size = (data_bs + md_size) * 4; 990 sgl->keyed.length = data_bs * 4; 991 992 rc = nvmf_rdma_request_parse_sgl(&rtransport, &device, &rdma_req); 993 994 CU_ASSERT(rc == 0); 995 CU_ASSERT(rdma_req.req.data_from_pool == true); 996 CU_ASSERT(rdma_req.req.length == data_bs * 4); 997 CU_ASSERT(rdma_req.req.dif.orig_length == rdma_req.req.length); 998 CU_ASSERT(rdma_req.req.dif.elba_length == (data_bs + md_size) * 4); 999 CU_ASSERT(rdma_req.req.iovcnt == 1); 1000 CU_ASSERT((uint64_t)rdma_req.req.iov[0].iov_base == 0x2000); 1001 CU_ASSERT(rdma_req.data.wr.num_sge == 1); 1002 CU_ASSERT(rdma_req.data.wr.wr.rdma.rkey == 0xEEEE); 1003 CU_ASSERT(rdma_req.data.wr.wr.rdma.remote_addr == 0xFFFF); 1004 CU_ASSERT((uint64_t)rdma_req.req.iov[0].iov_base == 0x2000); 1005 1006 CU_ASSERT(rdma_req.data.wr.sg_list[0].addr == 0x2000); 1007 CU_ASSERT(rdma_req.data.wr.sg_list[0].length == rdma_req.req.length); 1008 CU_ASSERT(rdma_req.data.wr.sg_list[0].lkey == RDMA_UT_LKEY); 1009 1010 /* Part 5: simple I/O, one SGL equal to 2x io unit size, io_unit_size is aligned with md_size, 1011 block size 512 */ 1012 MOCK_SET(spdk_iobuf_get, (void *)0x2000); 1013 reset_nvmf_rdma_request(&rdma_req); 1014 spdk_dif_ctx_init(&rdma_req.req.dif.dif_ctx, data_bs + md_size, md_size, true, false, 1015 SPDK_DIF_TYPE1, SPDK_DIF_FLAGS_GUARD_CHECK | SPDK_DIF_FLAGS_REFTAG_CHECK, 1016 0, 0, 0, 0, 0, &dif_opts); 1017 rdma_req.req.dif_enabled = true; 1018 rtransport.transport.opts.io_unit_size = (data_bs + md_size) * 2; 1019 sgl->keyed.length = data_bs * 4; 1020 1021 rc = nvmf_rdma_request_parse_sgl(&rtransport, &device, &rdma_req); 1022 1023 CU_ASSERT(rc == 0); 1024 CU_ASSERT(rdma_req.req.data_from_pool == true); 1025 CU_ASSERT(rdma_req.req.length == data_bs * 4); 1026 CU_ASSERT(rdma_req.req.dif.orig_length == rdma_req.req.length); 1027 CU_ASSERT(rdma_req.req.dif.elba_length == (data_bs + md_size) * 4); 1028 CU_ASSERT(rdma_req.req.iovcnt == 2); 1029 CU_ASSERT((uint64_t)rdma_req.req.iov[0].iov_base == 0x2000); 1030 CU_ASSERT(rdma_req.data.wr.num_sge == 2); 1031 CU_ASSERT(rdma_req.data.wr.wr.rdma.rkey == 0xEEEE); 1032 CU_ASSERT(rdma_req.data.wr.wr.rdma.remote_addr == 0xFFFF); 1033 CU_ASSERT((uint64_t)rdma_req.req.iov[0].iov_base == 0x2000); 1034 1035 for (i = 0; i < 2; ++i) { 1036 CU_ASSERT(rdma_req.data.wr.sg_list[i].addr == 0x2000); 1037 CU_ASSERT(rdma_req.data.wr.sg_list[i].length == data_bs * 2); 1038 } 1039 1040 /* Part 6: simple I/O, one SGL larger than the transport io unit size, io_unit_size is not aligned to md_size, 1041 block size 512 */ 1042 MOCK_SET(spdk_iobuf_get, (void *)0x2000); 1043 reset_nvmf_rdma_request(&rdma_req); 1044 spdk_dif_ctx_init(&rdma_req.req.dif.dif_ctx, data_bs + md_size, md_size, true, false, 1045 SPDK_DIF_TYPE1, SPDK_DIF_FLAGS_GUARD_CHECK | SPDK_DIF_FLAGS_REFTAG_CHECK, 1046 0, 0, 0, 0, 0, &dif_opts); 1047 rdma_req.req.dif_enabled = true; 1048 rtransport.transport.opts.io_unit_size = data_bs * 4; 1049 sgl->keyed.length = data_bs * 6; 1050 1051 rc = nvmf_rdma_request_parse_sgl(&rtransport, &device, &rdma_req); 1052 1053 CU_ASSERT(rc == 0); 1054 CU_ASSERT(rdma_req.req.data_from_pool == true); 1055 CU_ASSERT(rdma_req.req.length == data_bs * 6); 1056 CU_ASSERT(rdma_req.req.dif.orig_length == rdma_req.req.length); 1057 CU_ASSERT(rdma_req.req.dif.elba_length == (data_bs + md_size) * 6); 1058 CU_ASSERT(rdma_req.req.iovcnt == 2); 1059 CU_ASSERT((uint64_t)rdma_req.req.iov[0].iov_base == 0x2000); 1060 CU_ASSERT(rdma_req.data.wr.num_sge == 7); 1061 CU_ASSERT(rdma_req.data.wr.wr.rdma.rkey == 0xEEEE); 1062 CU_ASSERT(rdma_req.data.wr.wr.rdma.remote_addr == 0xFFFF); 1063 CU_ASSERT((uint64_t)rdma_req.req.iov[0].iov_base == 0x2000); 1064 1065 for (i = 0; i < 3; ++i) { 1066 CU_ASSERT(rdma_req.data.wr.sg_list[i].addr == 0x2000 + i * (data_bs + md_size)); 1067 CU_ASSERT(rdma_req.data.wr.sg_list[i].length == data_bs); 1068 CU_ASSERT(rdma_req.data.wr.sg_list[i].lkey == RDMA_UT_LKEY); 1069 } 1070 CU_ASSERT(rdma_req.data.wr.sg_list[3].addr == 0x2000 + 3 * (data_bs + md_size)); 1071 CU_ASSERT(rdma_req.data.wr.sg_list[3].length == 488); 1072 CU_ASSERT(rdma_req.data.wr.sg_list[3].lkey == RDMA_UT_LKEY); 1073 1074 /* 2nd IO buffer consumed */ 1075 CU_ASSERT(rdma_req.data.wr.sg_list[4].addr == 0x2000); 1076 CU_ASSERT(rdma_req.data.wr.sg_list[4].length == 24); 1077 CU_ASSERT(rdma_req.data.wr.sg_list[4].lkey == RDMA_UT_LKEY); 1078 1079 CU_ASSERT(rdma_req.data.wr.sg_list[5].addr == 0x2000 + 24 + md_size); 1080 CU_ASSERT(rdma_req.data.wr.sg_list[5].length == 512); 1081 CU_ASSERT(rdma_req.data.wr.sg_list[5].lkey == RDMA_UT_LKEY); 1082 1083 CU_ASSERT(rdma_req.data.wr.sg_list[6].addr == 0x2000 + 24 + 512 + md_size * 2); 1084 CU_ASSERT(rdma_req.data.wr.sg_list[6].length == 512); 1085 CU_ASSERT(rdma_req.data.wr.sg_list[6].lkey == RDMA_UT_LKEY); 1086 1087 /* Part 7: simple I/O, number of SGL entries exceeds the number of entries 1088 one WR can hold. Additional WR is chained */ 1089 MOCK_SET(spdk_iobuf_get, data2_buffer); 1090 MOCK_SET(spdk_mempool_get, data2_buffer); 1091 reset_nvmf_rdma_request(&rdma_req); 1092 spdk_dif_ctx_init(&rdma_req.req.dif.dif_ctx, data_bs + md_size, md_size, true, false, 1093 SPDK_DIF_TYPE1, SPDK_DIF_FLAGS_GUARD_CHECK | SPDK_DIF_FLAGS_REFTAG_CHECK, 1094 0, 0, 0, 0, 0, &dif_opts); 1095 rdma_req.req.dif_enabled = true; 1096 rtransport.transport.opts.io_unit_size = data_bs * 16; 1097 sgl->keyed.length = data_bs * 16; 1098 1099 rc = nvmf_rdma_request_parse_sgl(&rtransport, &device, &rdma_req); 1100 1101 CU_ASSERT(rc == 0); 1102 CU_ASSERT(rdma_req.req.data_from_pool == true); 1103 CU_ASSERT(rdma_req.req.length == data_bs * 16); 1104 CU_ASSERT(rdma_req.req.iovcnt == 2); 1105 CU_ASSERT(rdma_req.req.dif.orig_length == rdma_req.req.length); 1106 CU_ASSERT(rdma_req.req.dif.elba_length == (data_bs + md_size) * 16); 1107 CU_ASSERT(rdma_req.req.iov[0].iov_base == data2_buffer); 1108 CU_ASSERT(rdma_req.data.wr.num_sge == 16); 1109 CU_ASSERT(rdma_req.data.wr.wr.rdma.rkey == 0xEEEE); 1110 CU_ASSERT(rdma_req.data.wr.wr.rdma.remote_addr == 0xFFFF); 1111 1112 for (i = 0; i < 15; ++i) { 1113 CU_ASSERT(rdma_req.data.wr.sg_list[i].addr == (uintptr_t)data2_buffer + i * (data_bs + md_size)); 1114 CU_ASSERT(rdma_req.data.wr.sg_list[i].length == data_bs); 1115 CU_ASSERT(rdma_req.data.wr.sg_list[i].lkey == RDMA_UT_LKEY); 1116 } 1117 1118 /* 8192 - (512 + 8) * 15 = 392 */ 1119 CU_ASSERT(rdma_req.data.wr.sg_list[i].addr == (uintptr_t)data2_buffer + i * (data_bs + md_size)); 1120 CU_ASSERT(rdma_req.data.wr.sg_list[i].length == 392); 1121 CU_ASSERT(rdma_req.data.wr.sg_list[i].lkey == RDMA_UT_LKEY); 1122 1123 /* additional wr from pool */ 1124 CU_ASSERT(rdma_req.data.wr.next == (void *)&data2->wr); 1125 CU_ASSERT(rdma_req.data.wr.next->num_sge == 1); 1126 CU_ASSERT(rdma_req.data.wr.next->next == &rdma_req.rsp.wr); 1127 /* 2nd IO buffer */ 1128 CU_ASSERT(data2->wr.sg_list[0].addr == (uintptr_t)data2_buffer); 1129 CU_ASSERT(data2->wr.sg_list[0].length == 120); 1130 CU_ASSERT(data2->wr.sg_list[0].lkey == RDMA_UT_LKEY); 1131 1132 /* Part 8: simple I/O, data with metadata do not fit to 1 io_buffer */ 1133 MOCK_SET(spdk_iobuf_get, (void *)0x2000); 1134 reset_nvmf_rdma_request(&rdma_req); 1135 spdk_dif_ctx_init(&rdma_req.req.dif.dif_ctx, data_bs + md_size, md_size, true, false, 1136 SPDK_DIF_TYPE1, SPDK_DIF_FLAGS_GUARD_CHECK | SPDK_DIF_FLAGS_REFTAG_CHECK, 1137 0, 0, 0, 0, 0, &dif_opts); 1138 rdma_req.req.dif_enabled = true; 1139 rtransport.transport.opts.io_unit_size = 516; 1140 sgl->keyed.length = data_bs * 2; 1141 1142 rc = nvmf_rdma_request_parse_sgl(&rtransport, &device, &rdma_req); 1143 1144 CU_ASSERT(rc == 0); 1145 CU_ASSERT(rdma_req.req.data_from_pool == true); 1146 CU_ASSERT(rdma_req.req.length == data_bs * 2); 1147 CU_ASSERT(rdma_req.req.iovcnt == 3); 1148 CU_ASSERT(rdma_req.req.dif.orig_length == rdma_req.req.length); 1149 CU_ASSERT(rdma_req.req.dif.elba_length == (data_bs + md_size) * 2); 1150 CU_ASSERT(rdma_req.req.iov[0].iov_base == (void *)0x2000); 1151 CU_ASSERT(rdma_req.data.wr.num_sge == 2); 1152 CU_ASSERT(rdma_req.data.wr.wr.rdma.rkey == 0xEEEE); 1153 CU_ASSERT(rdma_req.data.wr.wr.rdma.remote_addr == 0xFFFF); 1154 1155 CU_ASSERT(rdma_req.data.wr.sg_list[0].addr == 0x2000); 1156 CU_ASSERT(rdma_req.data.wr.sg_list[0].length == 512); 1157 CU_ASSERT(rdma_req.data.wr.sg_list[0].lkey == RDMA_UT_LKEY); 1158 1159 /* 2nd IO buffer consumed, offset 4 bytes due to part of the metadata 1160 is located at the beginning of that buffer */ 1161 CU_ASSERT(rdma_req.data.wr.sg_list[1].addr == 0x2000 + 4); 1162 CU_ASSERT(rdma_req.data.wr.sg_list[1].length == 512); 1163 CU_ASSERT(rdma_req.data.wr.sg_list[1].lkey == RDMA_UT_LKEY); 1164 1165 /* Test 2: Multi SGL */ 1166 sgl->generic.type = SPDK_NVME_SGL_TYPE_LAST_SEGMENT; 1167 sgl->unkeyed.subtype = SPDK_NVME_SGL_SUBTYPE_OFFSET; 1168 sgl->address = 0; 1169 rdma_req.recv->buf = (void *)&sgl_desc; 1170 MOCK_SET(spdk_mempool_get, data_buffer); 1171 MOCK_SET(spdk_iobuf_get, data_buffer); 1172 1173 /* part 1: 2 segments each with 1 wr. io_unit_size is aligned with data_bs + md_size */ 1174 reset_nvmf_rdma_request(&rdma_req); 1175 spdk_dif_ctx_init(&rdma_req.req.dif.dif_ctx, data_bs + md_size, md_size, true, false, 1176 SPDK_DIF_TYPE1, 1177 SPDK_DIF_FLAGS_GUARD_CHECK | SPDK_DIF_FLAGS_REFTAG_CHECK, 1178 0, 0, 0, 0, 0, &dif_opts); 1179 rdma_req.req.dif_enabled = true; 1180 rtransport.transport.opts.io_unit_size = (data_bs + md_size) * 4; 1181 sgl->unkeyed.length = 2 * sizeof(struct spdk_nvme_sgl_descriptor); 1182 1183 for (i = 0; i < 2; i++) { 1184 sgl_desc[i].keyed.type = SPDK_NVME_SGL_TYPE_KEYED_DATA_BLOCK; 1185 sgl_desc[i].keyed.subtype = SPDK_NVME_SGL_SUBTYPE_ADDRESS; 1186 sgl_desc[i].keyed.length = data_bs * 4; 1187 sgl_desc[i].address = 0x4000 + i * data_bs * 4; 1188 sgl_desc[i].keyed.key = 0x44; 1189 } 1190 1191 rc = nvmf_rdma_request_parse_sgl(&rtransport, &device, &rdma_req); 1192 1193 CU_ASSERT(rc == 0); 1194 CU_ASSERT(rdma_req.req.data_from_pool == true); 1195 CU_ASSERT(rdma_req.req.length == data_bs * 4 * 2); 1196 CU_ASSERT(rdma_req.req.dif.orig_length == rdma_req.req.length); 1197 CU_ASSERT(rdma_req.req.dif.elba_length == (data_bs + md_size) * 4 * 2); 1198 CU_ASSERT(rdma_req.data.wr.num_sge == 1); 1199 CU_ASSERT(rdma_req.data.wr.sg_list[0].addr == (uintptr_t)(data_buffer)); 1200 CU_ASSERT(rdma_req.data.wr.sg_list[0].length == data_bs * 4); 1201 1202 CU_ASSERT(rdma_req.data.wr.wr.rdma.rkey == 0x44); 1203 CU_ASSERT(rdma_req.data.wr.wr.rdma.remote_addr == 0x4000); 1204 CU_ASSERT(rdma_req.data.wr.next == &data->wr); 1205 CU_ASSERT(data->wr.wr.rdma.rkey == 0x44); 1206 CU_ASSERT(data->wr.wr.rdma.remote_addr == 0x4000 + data_bs * 4); 1207 CU_ASSERT(data->wr.num_sge == 1); 1208 CU_ASSERT(data->wr.sg_list[0].addr == (uintptr_t)(data_buffer)); 1209 CU_ASSERT(data->wr.sg_list[0].length == data_bs * 4); 1210 1211 CU_ASSERT(data->wr.next == &rdma_req.rsp.wr); 1212 reset_nvmf_rdma_request(&rdma_req); 1213 } 1214 1215 static void 1216 test_nvmf_rdma_opts_init(void) 1217 { 1218 struct spdk_nvmf_transport_opts opts = {}; 1219 1220 nvmf_rdma_opts_init(&opts); 1221 CU_ASSERT(opts.max_queue_depth == SPDK_NVMF_RDMA_DEFAULT_MAX_QUEUE_DEPTH); 1222 CU_ASSERT(opts.max_qpairs_per_ctrlr == SPDK_NVMF_RDMA_DEFAULT_MAX_QPAIRS_PER_CTRLR); 1223 CU_ASSERT(opts.in_capsule_data_size == SPDK_NVMF_RDMA_DEFAULT_IN_CAPSULE_DATA_SIZE); 1224 CU_ASSERT(opts.max_io_size == SPDK_NVMF_RDMA_DEFAULT_MAX_IO_SIZE); 1225 CU_ASSERT(opts.io_unit_size == SPDK_NVMF_RDMA_MIN_IO_BUFFER_SIZE); 1226 CU_ASSERT(opts.max_aq_depth == SPDK_NVMF_RDMA_DEFAULT_AQ_DEPTH); 1227 CU_ASSERT(opts.num_shared_buffers == SPDK_NVMF_RDMA_DEFAULT_NUM_SHARED_BUFFERS); 1228 CU_ASSERT(opts.buf_cache_size == SPDK_NVMF_RDMA_DEFAULT_BUFFER_CACHE_SIZE); 1229 CU_ASSERT(opts.dif_insert_or_strip == SPDK_NVMF_RDMA_DIF_INSERT_OR_STRIP); 1230 CU_ASSERT(opts.abort_timeout_sec == SPDK_NVMF_RDMA_DEFAULT_ABORT_TIMEOUT_SEC); 1231 CU_ASSERT(opts.transport_specific == NULL); 1232 } 1233 1234 static void 1235 test_nvmf_rdma_request_free_data(void) 1236 { 1237 struct spdk_nvmf_rdma_request rdma_req = {}; 1238 struct spdk_nvmf_rdma_transport rtransport = {}; 1239 struct spdk_nvmf_rdma_request_data *next_request_data = NULL; 1240 1241 MOCK_CLEAR(spdk_mempool_get); 1242 rtransport.data_wr_pool = spdk_mempool_create("spdk_nvmf_rdma_wr_data", 1243 SPDK_NVMF_MAX_SGL_ENTRIES, 1244 sizeof(struct spdk_nvmf_rdma_request_data), 1245 SPDK_MEMPOOL_DEFAULT_CACHE_SIZE, 1246 SPDK_ENV_SOCKET_ID_ANY); 1247 next_request_data = spdk_mempool_get(rtransport.data_wr_pool); 1248 SPDK_CU_ASSERT_FATAL(((struct test_mempool *)rtransport.data_wr_pool)->count == 1249 SPDK_NVMF_MAX_SGL_ENTRIES - 1); 1250 next_request_data->wr.wr_id = (uint64_t)&rdma_req.data_wr; 1251 next_request_data->wr.num_sge = 2; 1252 next_request_data->wr.next = NULL; 1253 rdma_req.data.wr.next = &next_request_data->wr; 1254 rdma_req.data.wr.wr_id = (uint64_t)&rdma_req.data_wr; 1255 rdma_req.data.wr.num_sge = 2; 1256 rdma_req.transfer_wr = &rdma_req.data.wr; 1257 1258 nvmf_rdma_request_free_data(&rdma_req, &rtransport); 1259 /* Check if next_request_data put into memory pool */ 1260 CU_ASSERT(((struct test_mempool *)rtransport.data_wr_pool)->count == SPDK_NVMF_MAX_SGL_ENTRIES); 1261 CU_ASSERT(rdma_req.data.wr.num_sge == 0); 1262 1263 spdk_mempool_free(rtransport.data_wr_pool); 1264 } 1265 1266 static void 1267 test_nvmf_rdma_resources_create(void) 1268 { 1269 static struct spdk_nvmf_rdma_resources *rdma_resource; 1270 struct spdk_nvmf_rdma_resource_opts opts = {}; 1271 struct spdk_nvmf_rdma_qpair qpair = {}; 1272 struct spdk_nvmf_rdma_recv *recv = NULL; 1273 struct spdk_nvmf_rdma_request *req = NULL; 1274 const int DEPTH = 128; 1275 1276 opts.max_queue_depth = DEPTH; 1277 opts.in_capsule_data_size = 4096; 1278 opts.shared = true; 1279 opts.qpair = &qpair; 1280 1281 rdma_resource = nvmf_rdma_resources_create(&opts); 1282 CU_ASSERT(rdma_resource != NULL); 1283 /* Just check first and last entry */ 1284 recv = &rdma_resource->recvs[0]; 1285 req = &rdma_resource->reqs[0]; 1286 CU_ASSERT(recv->rdma_wr.type == RDMA_WR_TYPE_RECV); 1287 CU_ASSERT((uintptr_t)recv->buf == (uintptr_t)(rdma_resource->bufs)); 1288 CU_ASSERT(recv->sgl[0].addr == (uintptr_t)&rdma_resource->cmds[0]); 1289 CU_ASSERT(recv->sgl[0].length == sizeof(rdma_resource->cmds[0])); 1290 CU_ASSERT(recv->sgl[0].lkey == RDMA_UT_LKEY); 1291 CU_ASSERT(recv->wr.num_sge == 2); 1292 CU_ASSERT(recv->wr.wr_id == (uintptr_t)&rdma_resource->recvs[0].rdma_wr); 1293 CU_ASSERT(recv->wr.sg_list == rdma_resource->recvs[0].sgl); 1294 CU_ASSERT(req->req.rsp == &rdma_resource->cpls[0]); 1295 CU_ASSERT(req->rsp.sgl[0].addr == (uintptr_t)&rdma_resource->cpls[0]); 1296 CU_ASSERT(req->rsp.sgl[0].length == sizeof(rdma_resource->cpls[0])); 1297 CU_ASSERT(req->rsp.sgl[0].lkey == RDMA_UT_LKEY); 1298 CU_ASSERT(req->rsp_wr.type == RDMA_WR_TYPE_SEND); 1299 CU_ASSERT(req->rsp.wr.wr_id == (uintptr_t)&rdma_resource->reqs[0].rsp_wr); 1300 CU_ASSERT(req->rsp.wr.next == NULL); 1301 CU_ASSERT(req->rsp.wr.opcode == IBV_WR_SEND); 1302 CU_ASSERT(req->rsp.wr.send_flags == IBV_SEND_SIGNALED); 1303 CU_ASSERT(req->rsp.wr.sg_list == rdma_resource->reqs[0].rsp.sgl); 1304 CU_ASSERT(req->rsp.wr.num_sge == NVMF_DEFAULT_RSP_SGE); 1305 CU_ASSERT(req->data_wr.type == RDMA_WR_TYPE_DATA); 1306 CU_ASSERT(req->data.wr.wr_id == (uintptr_t)&rdma_resource->reqs[0].data_wr); 1307 CU_ASSERT(req->data.wr.next == NULL); 1308 CU_ASSERT(req->data.wr.send_flags == IBV_SEND_SIGNALED); 1309 CU_ASSERT(req->data.wr.sg_list == rdma_resource->reqs[0].data.sgl); 1310 CU_ASSERT(req->data.wr.num_sge == SPDK_NVMF_MAX_SGL_ENTRIES); 1311 CU_ASSERT(req->state == RDMA_REQUEST_STATE_FREE); 1312 1313 recv = &rdma_resource->recvs[DEPTH - 1]; 1314 req = &rdma_resource->reqs[DEPTH - 1]; 1315 CU_ASSERT(recv->rdma_wr.type == RDMA_WR_TYPE_RECV); 1316 CU_ASSERT((uintptr_t)recv->buf == (uintptr_t)(rdma_resource->bufs + 1317 (DEPTH - 1) * 4096)); 1318 CU_ASSERT(recv->sgl[0].addr == (uintptr_t)&rdma_resource->cmds[DEPTH - 1]); 1319 CU_ASSERT(recv->sgl[0].length == sizeof(rdma_resource->cmds[DEPTH - 1])); 1320 CU_ASSERT(recv->sgl[0].lkey == RDMA_UT_LKEY); 1321 CU_ASSERT(recv->wr.num_sge == 2); 1322 CU_ASSERT(recv->wr.wr_id == (uintptr_t)&rdma_resource->recvs[DEPTH - 1].rdma_wr); 1323 CU_ASSERT(recv->wr.sg_list == rdma_resource->recvs[DEPTH - 1].sgl); 1324 CU_ASSERT(req->req.rsp == &rdma_resource->cpls[DEPTH - 1]); 1325 CU_ASSERT(req->rsp.sgl[0].addr == (uintptr_t)&rdma_resource->cpls[DEPTH - 1]); 1326 CU_ASSERT(req->rsp.sgl[0].length == sizeof(rdma_resource->cpls[DEPTH - 1])); 1327 CU_ASSERT(req->rsp.sgl[0].lkey == RDMA_UT_LKEY); 1328 CU_ASSERT(req->rsp_wr.type == RDMA_WR_TYPE_SEND); 1329 CU_ASSERT(req->rsp.wr.wr_id == (uintptr_t)&req->rsp_wr); 1330 CU_ASSERT(req->rsp.wr.next == NULL); 1331 CU_ASSERT(req->rsp.wr.opcode == IBV_WR_SEND); 1332 CU_ASSERT(req->rsp.wr.send_flags == IBV_SEND_SIGNALED); 1333 CU_ASSERT(req->rsp.wr.sg_list == rdma_resource->reqs[DEPTH - 1].rsp.sgl); 1334 CU_ASSERT(req->rsp.wr.num_sge == NVMF_DEFAULT_RSP_SGE); 1335 CU_ASSERT(req->data_wr.type == RDMA_WR_TYPE_DATA); 1336 CU_ASSERT(req->data.wr.wr_id == (uintptr_t)&req->data_wr); 1337 CU_ASSERT(req->data.wr.next == NULL); 1338 CU_ASSERT(req->data.wr.send_flags == IBV_SEND_SIGNALED); 1339 CU_ASSERT(req->data.wr.sg_list == rdma_resource->reqs[DEPTH - 1].data.sgl); 1340 CU_ASSERT(req->data.wr.num_sge == SPDK_NVMF_MAX_SGL_ENTRIES); 1341 CU_ASSERT(req->state == RDMA_REQUEST_STATE_FREE); 1342 1343 nvmf_rdma_resources_destroy(rdma_resource); 1344 } 1345 1346 static void 1347 test_nvmf_rdma_qpair_compare(void) 1348 { 1349 struct spdk_nvmf_rdma_qpair rqpair1 = {}, rqpair2 = {}; 1350 1351 rqpair1.qp_num = 0; 1352 rqpair2.qp_num = UINT32_MAX; 1353 1354 CU_ASSERT(nvmf_rdma_qpair_compare(&rqpair1, &rqpair2) < 0); 1355 CU_ASSERT(nvmf_rdma_qpair_compare(&rqpair2, &rqpair1) > 0); 1356 } 1357 1358 static void 1359 test_nvmf_rdma_resize_cq(void) 1360 { 1361 int rc = -1; 1362 int tnum_wr = 0; 1363 int tnum_cqe = 0; 1364 struct spdk_nvmf_rdma_qpair rqpair = {}; 1365 struct spdk_nvmf_rdma_poller rpoller = {}; 1366 struct spdk_nvmf_rdma_device rdevice = {}; 1367 struct ibv_context ircontext = {}; 1368 struct ibv_device idevice = {}; 1369 1370 rdevice.context = &ircontext; 1371 rqpair.poller = &rpoller; 1372 ircontext.device = &idevice; 1373 1374 /* Test1: Current capacity support required size. */ 1375 rpoller.required_num_wr = 10; 1376 rpoller.num_cqe = 20; 1377 rqpair.max_queue_depth = 2; 1378 tnum_wr = rpoller.required_num_wr; 1379 tnum_cqe = rpoller.num_cqe; 1380 1381 rc = nvmf_rdma_resize_cq(&rqpair, &rdevice); 1382 CU_ASSERT(rc == 0); 1383 CU_ASSERT(rpoller.required_num_wr == 10 + MAX_WR_PER_QP(rqpair.max_queue_depth)); 1384 CU_ASSERT(rpoller.required_num_wr > tnum_wr); 1385 CU_ASSERT(rpoller.num_cqe == tnum_cqe); 1386 1387 /* Test2: iWARP doesn't support CQ resize. */ 1388 tnum_wr = rpoller.required_num_wr; 1389 tnum_cqe = rpoller.num_cqe; 1390 idevice.transport_type = IBV_TRANSPORT_IWARP; 1391 1392 rc = nvmf_rdma_resize_cq(&rqpair, &rdevice); 1393 CU_ASSERT(rc == -1); 1394 CU_ASSERT(rpoller.required_num_wr == tnum_wr); 1395 CU_ASSERT(rpoller.num_cqe == tnum_cqe); 1396 1397 1398 /* Test3: RDMA CQE requirement exceeds device max_cqe limitation. */ 1399 tnum_wr = rpoller.required_num_wr; 1400 tnum_cqe = rpoller.num_cqe; 1401 idevice.transport_type = IBV_TRANSPORT_UNKNOWN; 1402 rdevice.attr.max_cqe = 3; 1403 1404 rc = nvmf_rdma_resize_cq(&rqpair, &rdevice); 1405 CU_ASSERT(rc == -1); 1406 CU_ASSERT(rpoller.required_num_wr == tnum_wr); 1407 CU_ASSERT(rpoller.num_cqe == tnum_cqe); 1408 1409 /* Test4: RDMA CQ resize failed. */ 1410 tnum_wr = rpoller.required_num_wr; 1411 tnum_cqe = rpoller.num_cqe; 1412 idevice.transport_type = IBV_TRANSPORT_IB; 1413 rdevice.attr.max_cqe = 30; 1414 MOCK_SET(ibv_resize_cq, -1); 1415 1416 rc = nvmf_rdma_resize_cq(&rqpair, &rdevice); 1417 CU_ASSERT(rc == -1); 1418 CU_ASSERT(rpoller.required_num_wr == tnum_wr); 1419 CU_ASSERT(rpoller.num_cqe == tnum_cqe); 1420 1421 /* Test5: RDMA CQ resize success. rsize = MIN(MAX(num_cqe * 2, required_num_wr), device->attr.max_cqe). */ 1422 tnum_wr = rpoller.required_num_wr; 1423 tnum_cqe = rpoller.num_cqe; 1424 MOCK_SET(ibv_resize_cq, 0); 1425 1426 rc = nvmf_rdma_resize_cq(&rqpair, &rdevice); 1427 CU_ASSERT(rc == 0); 1428 CU_ASSERT(rpoller.num_cqe = 30); 1429 CU_ASSERT(rpoller.required_num_wr == 18 + MAX_WR_PER_QP(rqpair.max_queue_depth)); 1430 CU_ASSERT(rpoller.required_num_wr > tnum_wr); 1431 CU_ASSERT(rpoller.num_cqe > tnum_cqe); 1432 } 1433 1434 int 1435 main(int argc, char **argv) 1436 { 1437 CU_pSuite suite = NULL; 1438 unsigned int num_failures; 1439 1440 CU_initialize_registry(); 1441 1442 suite = CU_add_suite("nvmf", NULL, NULL); 1443 1444 CU_ADD_TEST(suite, test_spdk_nvmf_rdma_request_parse_sgl); 1445 CU_ADD_TEST(suite, test_spdk_nvmf_rdma_request_process); 1446 CU_ADD_TEST(suite, test_nvmf_rdma_get_optimal_poll_group); 1447 CU_ADD_TEST(suite, test_spdk_nvmf_rdma_request_parse_sgl_with_md); 1448 CU_ADD_TEST(suite, test_nvmf_rdma_opts_init); 1449 CU_ADD_TEST(suite, test_nvmf_rdma_request_free_data); 1450 CU_ADD_TEST(suite, test_nvmf_rdma_resources_create); 1451 CU_ADD_TEST(suite, test_nvmf_rdma_qpair_compare); 1452 CU_ADD_TEST(suite, test_nvmf_rdma_resize_cq); 1453 1454 num_failures = spdk_ut_run_tests(argc, argv, NULL); 1455 CU_cleanup_registry(); 1456 return num_failures; 1457 } 1458