17dd7cddfSDavid du Colombier #include "u.h"
27dd7cddfSDavid du Colombier #include "../port/lib.h"
37dd7cddfSDavid du Colombier #include "mem.h"
47dd7cddfSDavid du Colombier #include "dat.h"
57dd7cddfSDavid du Colombier #include "fns.h"
67dd7cddfSDavid du Colombier #include "io.h"
77dd7cddfSDavid du Colombier
87dd7cddfSDavid du Colombier /*
97dd7cddfSDavid du Colombier * 8259 interrupt controllers
107dd7cddfSDavid du Colombier */
117dd7cddfSDavid du Colombier enum
127dd7cddfSDavid du Colombier {
137dd7cddfSDavid du Colombier Int0ctl= 0x20, /* control port (ICW1, OCW2, OCW3) */
147dd7cddfSDavid du Colombier Int0aux= 0x21, /* everything else (ICW2, ICW3, ICW4, OCW1) */
157dd7cddfSDavid du Colombier Int1ctl= 0xA0, /* control port */
167dd7cddfSDavid du Colombier Int1aux= 0xA1, /* everything else (ICW2, ICW3, ICW4, OCW1) */
177dd7cddfSDavid du Colombier
187dd7cddfSDavid du Colombier Icw1= 0x10, /* select bit in ctl register */
197dd7cddfSDavid du Colombier Ocw2= 0x00,
207dd7cddfSDavid du Colombier Ocw3= 0x08,
217dd7cddfSDavid du Colombier
227dd7cddfSDavid du Colombier EOI= 0x20, /* non-specific end of interrupt */
237dd7cddfSDavid du Colombier
247dd7cddfSDavid du Colombier Elcr1= 0x4D0, /* Edge/Level Triggered Register */
257dd7cddfSDavid du Colombier Elcr2= 0x4D1,
267dd7cddfSDavid du Colombier };
277dd7cddfSDavid du Colombier
287dd7cddfSDavid du Colombier static Lock i8259lock;
297dd7cddfSDavid du Colombier static int i8259mask = 0xFFFF; /* disabled interrupts */
307dd7cddfSDavid du Colombier int i8259elcr; /* mask of level-triggered interrupts */
317dd7cddfSDavid du Colombier
327dd7cddfSDavid du Colombier void
i8259init(void)337dd7cddfSDavid du Colombier i8259init(void)
347dd7cddfSDavid du Colombier {
357dd7cddfSDavid du Colombier int x;
367dd7cddfSDavid du Colombier
377dd7cddfSDavid du Colombier ioalloc(Int0ctl, 2, 0, "i8259.0");
387dd7cddfSDavid du Colombier ioalloc(Int1ctl, 2, 0, "i8259.1");
397dd7cddfSDavid du Colombier ilock(&i8259lock);
407dd7cddfSDavid du Colombier
417dd7cddfSDavid du Colombier /*
427dd7cddfSDavid du Colombier * Set up the first 8259 interrupt processor.
437dd7cddfSDavid du Colombier * Make 8259 interrupts start at CPU vector VectorPIC.
447dd7cddfSDavid du Colombier * Set the 8259 as master with edge triggered
457dd7cddfSDavid du Colombier * input with fully nested interrupts.
467dd7cddfSDavid du Colombier */
477dd7cddfSDavid du Colombier outb(Int0ctl, (1<<4)|(0<<3)|(1<<0)); /* ICW1 - master, edge triggered,
487dd7cddfSDavid du Colombier ICW4 will be sent */
497dd7cddfSDavid du Colombier outb(Int0aux, VectorPIC); /* ICW2 - interrupt vector offset */
507dd7cddfSDavid du Colombier outb(Int0aux, 0x04); /* ICW3 - have slave on level 2 */
517dd7cddfSDavid du Colombier outb(Int0aux, 0x01); /* ICW4 - 8086 mode, not buffered */
527dd7cddfSDavid du Colombier
537dd7cddfSDavid du Colombier /*
547dd7cddfSDavid du Colombier * Set up the second 8259 interrupt processor.
557dd7cddfSDavid du Colombier * Make 8259 interrupts start at CPU vector VectorPIC+8.
567dd7cddfSDavid du Colombier * Set the 8259 as slave with edge triggered
577dd7cddfSDavid du Colombier * input with fully nested interrupts.
587dd7cddfSDavid du Colombier */
597dd7cddfSDavid du Colombier outb(Int1ctl, (1<<4)|(0<<3)|(1<<0)); /* ICW1 - master, edge triggered,
607dd7cddfSDavid du Colombier ICW4 will be sent */
617dd7cddfSDavid du Colombier outb(Int1aux, VectorPIC+8); /* ICW2 - interrupt vector offset */
627dd7cddfSDavid du Colombier outb(Int1aux, 0x02); /* ICW3 - I am a slave on level 2 */
637dd7cddfSDavid du Colombier outb(Int1aux, 0x01); /* ICW4 - 8086 mode, not buffered */
647dd7cddfSDavid du Colombier outb(Int1aux, (i8259mask>>8) & 0xFF);
657dd7cddfSDavid du Colombier
667dd7cddfSDavid du Colombier /*
677dd7cddfSDavid du Colombier * pass #2 8259 interrupts to #1
687dd7cddfSDavid du Colombier */
697dd7cddfSDavid du Colombier i8259mask &= ~0x04;
707dd7cddfSDavid du Colombier outb(Int0aux, i8259mask & 0xFF);
717dd7cddfSDavid du Colombier
727dd7cddfSDavid du Colombier /*
737dd7cddfSDavid du Colombier * Set Ocw3 to return the ISR when ctl read.
747dd7cddfSDavid du Colombier * After initialisation status read is set to IRR.
757dd7cddfSDavid du Colombier * Read IRR first to possibly deassert an outstanding
767dd7cddfSDavid du Colombier * interrupt.
777dd7cddfSDavid du Colombier */
787dd7cddfSDavid du Colombier inb(Int0ctl);
797dd7cddfSDavid du Colombier outb(Int0ctl, Ocw3|0x03);
807dd7cddfSDavid du Colombier inb(Int1ctl);
817dd7cddfSDavid du Colombier outb(Int1ctl, Ocw3|0x03);
827dd7cddfSDavid du Colombier
837dd7cddfSDavid du Colombier /*
847dd7cddfSDavid du Colombier * Check for Edge/Level register.
857dd7cddfSDavid du Colombier * This check may not work for all chipsets.
867dd7cddfSDavid du Colombier * First try a non-intrusive test - the bits for
877dd7cddfSDavid du Colombier * IRQs 13, 8, 2, 1 and 0 must be edge (0). If
887dd7cddfSDavid du Colombier * that's OK try a R/W test.
897dd7cddfSDavid du Colombier */
907dd7cddfSDavid du Colombier x = (inb(Elcr2)<<8)|inb(Elcr1);
917dd7cddfSDavid du Colombier if(!(x & 0x2107)){
927dd7cddfSDavid du Colombier outb(Elcr1, 0);
937dd7cddfSDavid du Colombier if(inb(Elcr1) == 0){
947dd7cddfSDavid du Colombier outb(Elcr1, 0x20);
957dd7cddfSDavid du Colombier if(inb(Elcr1) == 0x20)
967dd7cddfSDavid du Colombier i8259elcr = x;
977dd7cddfSDavid du Colombier outb(Elcr1, x & 0xFF);
989a747e4fSDavid du Colombier print("ELCR: %4.4uX\n", i8259elcr);
997dd7cddfSDavid du Colombier }
1007dd7cddfSDavid du Colombier }
1017dd7cddfSDavid du Colombier iunlock(&i8259lock);
1027dd7cddfSDavid du Colombier }
1037dd7cddfSDavid du Colombier
1047dd7cddfSDavid du Colombier int
i8259isr(int vno)1057dd7cddfSDavid du Colombier i8259isr(int vno)
1067dd7cddfSDavid du Colombier {
1077dd7cddfSDavid du Colombier int irq, isr;
1087dd7cddfSDavid du Colombier
1097dd7cddfSDavid du Colombier if(vno < VectorPIC || vno > VectorPIC+MaxIrqPIC)
1107dd7cddfSDavid du Colombier return 0;
1117dd7cddfSDavid du Colombier irq = vno-VectorPIC;
1127dd7cddfSDavid du Colombier
1137dd7cddfSDavid du Colombier /*
1147dd7cddfSDavid du Colombier * tell the 8259 that we're done with the
1157dd7cddfSDavid du Colombier * highest level interrupt (interrupts are still
1167dd7cddfSDavid du Colombier * off at this point)
1177dd7cddfSDavid du Colombier */
1187dd7cddfSDavid du Colombier ilock(&i8259lock);
1197dd7cddfSDavid du Colombier isr = inb(Int0ctl);
1207dd7cddfSDavid du Colombier outb(Int0ctl, EOI);
1217dd7cddfSDavid du Colombier if(irq >= 8){
1227dd7cddfSDavid du Colombier isr |= inb(Int1ctl)<<8;
1237dd7cddfSDavid du Colombier outb(Int1ctl, EOI);
1247dd7cddfSDavid du Colombier }
1257dd7cddfSDavid du Colombier iunlock(&i8259lock);
1267dd7cddfSDavid du Colombier
1277dd7cddfSDavid du Colombier return isr & (1<<irq);
1287dd7cddfSDavid du Colombier }
1297dd7cddfSDavid du Colombier
1307dd7cddfSDavid du Colombier int
i8259enable(Vctl * v)1317dd7cddfSDavid du Colombier i8259enable(Vctl* v)
1327dd7cddfSDavid du Colombier {
1337dd7cddfSDavid du Colombier int irq, irqbit;
1347dd7cddfSDavid du Colombier
1357dd7cddfSDavid du Colombier /*
1367dd7cddfSDavid du Colombier * Given an IRQ, enable the corresponding interrupt in the i8259
1377dd7cddfSDavid du Colombier * and return the vector to be used. The i8259 is set to use a fixed
1387dd7cddfSDavid du Colombier * range of vectors starting at VectorPIC.
1397dd7cddfSDavid du Colombier */
1407dd7cddfSDavid du Colombier irq = v->irq;
1417dd7cddfSDavid du Colombier if(irq < 0 || irq > MaxIrqPIC){
1427dd7cddfSDavid du Colombier print("i8259enable: irq %d out of range\n", irq);
1437dd7cddfSDavid du Colombier return -1;
1447dd7cddfSDavid du Colombier }
1457dd7cddfSDavid du Colombier irqbit = 1<<irq;
1467dd7cddfSDavid du Colombier
1477dd7cddfSDavid du Colombier ilock(&i8259lock);
1487dd7cddfSDavid du Colombier if(!(i8259mask & irqbit) && !(i8259elcr & irqbit)){
1497dd7cddfSDavid du Colombier print("i8259enable: irq %d shared but not level\n", irq);
1507dd7cddfSDavid du Colombier iunlock(&i8259lock);
1517dd7cddfSDavid du Colombier return -1;
1527dd7cddfSDavid du Colombier }
1537dd7cddfSDavid du Colombier i8259mask &= ~irqbit;
1547dd7cddfSDavid du Colombier if(irq < 8)
1557dd7cddfSDavid du Colombier outb(Int0aux, i8259mask & 0xFF);
1567dd7cddfSDavid du Colombier else
1577dd7cddfSDavid du Colombier outb(Int1aux, (i8259mask>>8) & 0xFF);
1587dd7cddfSDavid du Colombier
1597dd7cddfSDavid du Colombier if(i8259elcr & irqbit)
1607dd7cddfSDavid du Colombier v->eoi = i8259isr;
1617dd7cddfSDavid du Colombier else
1627dd7cddfSDavid du Colombier v->isr = i8259isr;
1637dd7cddfSDavid du Colombier iunlock(&i8259lock);
1647dd7cddfSDavid du Colombier
1657dd7cddfSDavid du Colombier return VectorPIC+irq;
1667dd7cddfSDavid du Colombier }
16780ee5cbfSDavid du Colombier
1689a747e4fSDavid du Colombier int
i8259vecno(int irq)1699a747e4fSDavid du Colombier i8259vecno(int irq)
17080ee5cbfSDavid du Colombier {
1719a747e4fSDavid du Colombier return VectorPIC+irq;
1729a747e4fSDavid du Colombier }
17380ee5cbfSDavid du Colombier
1749a747e4fSDavid du Colombier int
i8259disable(int irq)1759a747e4fSDavid du Colombier i8259disable(int irq)
1769a747e4fSDavid du Colombier {
1779a747e4fSDavid du Colombier int irqbit;
1789a747e4fSDavid du Colombier
1799a747e4fSDavid du Colombier /*
1809a747e4fSDavid du Colombier * Given an IRQ, disable the corresponding interrupt
1819a747e4fSDavid du Colombier * in the 8259.
1829a747e4fSDavid du Colombier */
1839a747e4fSDavid du Colombier if(irq < 0 || irq > MaxIrqPIC){
1849a747e4fSDavid du Colombier print("i8259disable: irq %d out of range\n", irq);
1859a747e4fSDavid du Colombier return -1;
1869a747e4fSDavid du Colombier }
1879a747e4fSDavid du Colombier irqbit = 1<<irq;
1889a747e4fSDavid du Colombier
1899a747e4fSDavid du Colombier ilock(&i8259lock);
1909a747e4fSDavid du Colombier if(!(i8259mask & irqbit)){
1919a747e4fSDavid du Colombier i8259mask |= irqbit;
1929a747e4fSDavid du Colombier if(irq < 8)
1939a747e4fSDavid du Colombier outb(Int0aux, i8259mask & 0xFF);
1949a747e4fSDavid du Colombier else
1959a747e4fSDavid du Colombier outb(Int1aux, (i8259mask>>8) & 0xFF);
1969a747e4fSDavid du Colombier }
1979a747e4fSDavid du Colombier iunlock(&i8259lock);
1989a747e4fSDavid du Colombier return 0;
19980ee5cbfSDavid du Colombier }
200*4de34a7eSDavid du Colombier
201*4de34a7eSDavid du Colombier void
i8259on(void)202*4de34a7eSDavid du Colombier i8259on(void)
203*4de34a7eSDavid du Colombier {
204*4de34a7eSDavid du Colombier outb(Int0aux, i8259mask&0xFF);
205*4de34a7eSDavid du Colombier outb(Int1aux, (i8259mask>>8)&0xFF);
206*4de34a7eSDavid du Colombier }
207*4de34a7eSDavid du Colombier
208*4de34a7eSDavid du Colombier void
i8259off(void)209*4de34a7eSDavid du Colombier i8259off(void)
210*4de34a7eSDavid du Colombier {
211*4de34a7eSDavid du Colombier outb(Int0aux, 0xFF);
212*4de34a7eSDavid du Colombier outb(Int1aux, 0xFF);
213*4de34a7eSDavid du Colombier }
214*4de34a7eSDavid du Colombier
215