1 /* $OpenBSD: ehci.c,v 1.202 2019/01/19 18:50:24 uaa Exp $ */ 2 /* $NetBSD: ehci.c,v 1.66 2004/06/30 03:11:56 mycroft Exp $ */ 3 4 /* 5 * Copyright (c) 2014-2015 Martin Pieuchot 6 * 7 * Permission to use, copy, modify, and distribute this software for any 8 * purpose with or without fee is hereby granted, provided that the above 9 * copyright notice and this permission notice appear in all copies. 10 * 11 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 12 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 13 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 14 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 15 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 16 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 17 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 18 */ 19 /* 20 * Copyright (c) 2004-2008 The NetBSD Foundation, Inc. 21 * All rights reserved. 22 * 23 * This code is derived from software contributed to The NetBSD Foundation 24 * by Lennart Augustsson (lennart@augustsson.net), Charles M. Hannum and 25 * Jeremy Morse (jeremy.morse@gmail.com). 26 * 27 * Redistribution and use in source and binary forms, with or without 28 * modification, are permitted provided that the following conditions 29 * are met: 30 * 1. Redistributions of source code must retain the above copyright 31 * notice, this list of conditions and the following disclaimer. 32 * 2. Redistributions in binary form must reproduce the above copyright 33 * notice, this list of conditions and the following disclaimer in the 34 * documentation and/or other materials provided with the distribution. 35 * 36 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 37 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 38 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 39 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 40 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 41 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 42 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 43 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 44 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 45 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 46 * POSSIBILITY OF SUCH DAMAGE. 47 */ 48 49 /* 50 * TODO: 51 * 1) The hub driver needs to handle and schedule the transaction translator, 52 * to assign place in frame where different devices get to go. See chapter 53 * on hubs in USB 2.0 for details. 54 * 55 * 2) Command failures are not recovered correctly. 56 */ 57 58 #include <sys/param.h> 59 #include <sys/systm.h> 60 #include <sys/kernel.h> 61 #include <sys/rwlock.h> 62 #include <sys/malloc.h> 63 #include <sys/device.h> 64 #include <sys/queue.h> 65 #include <sys/timeout.h> 66 #include <sys/pool.h> 67 #include <sys/endian.h> 68 #include <sys/atomic.h> 69 70 #include <machine/bus.h> 71 72 #include <dev/usb/usb.h> 73 #include <dev/usb/usbdi.h> 74 #include <dev/usb/usbdivar.h> 75 #include <dev/usb/usb_mem.h> 76 77 #include <dev/usb/ehcireg.h> 78 #include <dev/usb/ehcivar.h> 79 80 struct cfdriver ehci_cd = { 81 NULL, "ehci", DV_DULL 82 }; 83 84 #ifdef EHCI_DEBUG 85 #define DPRINTF(x) do { if (ehcidebug) printf x; } while(0) 86 #define DPRINTFN(n,x) do { if (ehcidebug>(n)) printf x; } while (0) 87 int ehcidebug = 0; 88 #define bitmask_snprintf(q,f,b,l) snprintf((b), (l), "%b", (q), (f)) 89 #else 90 #define DPRINTF(x) 91 #define DPRINTFN(n,x) 92 #endif 93 94 struct pool *ehcixfer; 95 96 struct ehci_pipe { 97 struct usbd_pipe pipe; 98 99 struct ehci_soft_qh *sqh; 100 union { 101 /* Control pipe */ 102 struct { 103 struct usb_dma reqdma; 104 } ctl; 105 /* Iso pipe */ 106 struct { 107 u_int next_frame; 108 u_int cur_xfers; 109 } isoc; 110 } u; 111 }; 112 113 u_int8_t ehci_reverse_bits(u_int8_t, int); 114 115 usbd_status ehci_open(struct usbd_pipe *); 116 int ehci_setaddr(struct usbd_device *, int); 117 void ehci_poll(struct usbd_bus *); 118 void ehci_softintr(void *); 119 int ehci_intr1(struct ehci_softc *); 120 void ehci_check_intr(struct ehci_softc *, struct usbd_xfer *); 121 void ehci_check_qh_intr(struct ehci_softc *, struct usbd_xfer *); 122 void ehci_check_itd_intr(struct ehci_softc *, struct usbd_xfer *); 123 void ehci_idone(struct usbd_xfer *); 124 void ehci_isoc_idone(struct usbd_xfer *); 125 void ehci_timeout(void *); 126 void ehci_timeout_task(void *); 127 void ehci_intrlist_timeout(void *); 128 129 struct usbd_xfer *ehci_allocx(struct usbd_bus *); 130 void ehci_freex(struct usbd_bus *, struct usbd_xfer *); 131 132 usbd_status ehci_root_ctrl_transfer(struct usbd_xfer *); 133 usbd_status ehci_root_ctrl_start(struct usbd_xfer *); 134 void ehci_root_ctrl_abort(struct usbd_xfer *); 135 void ehci_root_ctrl_close(struct usbd_pipe *); 136 void ehci_root_ctrl_done(struct usbd_xfer *); 137 138 usbd_status ehci_root_intr_transfer(struct usbd_xfer *); 139 usbd_status ehci_root_intr_start(struct usbd_xfer *); 140 void ehci_root_intr_abort(struct usbd_xfer *); 141 void ehci_root_intr_close(struct usbd_pipe *); 142 void ehci_root_intr_done(struct usbd_xfer *); 143 144 usbd_status ehci_device_ctrl_transfer(struct usbd_xfer *); 145 usbd_status ehci_device_ctrl_start(struct usbd_xfer *); 146 void ehci_device_ctrl_abort(struct usbd_xfer *); 147 void ehci_device_ctrl_close(struct usbd_pipe *); 148 void ehci_device_ctrl_done(struct usbd_xfer *); 149 150 usbd_status ehci_device_bulk_transfer(struct usbd_xfer *); 151 usbd_status ehci_device_bulk_start(struct usbd_xfer *); 152 void ehci_device_bulk_abort(struct usbd_xfer *); 153 void ehci_device_bulk_close(struct usbd_pipe *); 154 void ehci_device_bulk_done(struct usbd_xfer *); 155 156 usbd_status ehci_device_intr_transfer(struct usbd_xfer *); 157 usbd_status ehci_device_intr_start(struct usbd_xfer *); 158 void ehci_device_intr_abort(struct usbd_xfer *); 159 void ehci_device_intr_close(struct usbd_pipe *); 160 void ehci_device_intr_done(struct usbd_xfer *); 161 162 usbd_status ehci_device_isoc_transfer(struct usbd_xfer *); 163 usbd_status ehci_device_isoc_start(struct usbd_xfer *); 164 void ehci_device_isoc_abort(struct usbd_xfer *); 165 void ehci_device_isoc_close(struct usbd_pipe *); 166 void ehci_device_isoc_done(struct usbd_xfer *); 167 168 void ehci_device_clear_toggle(struct usbd_pipe *pipe); 169 170 void ehci_pcd(struct ehci_softc *, struct usbd_xfer *); 171 void ehci_disown(struct ehci_softc *, int, int); 172 173 struct ehci_soft_qh *ehci_alloc_sqh(struct ehci_softc *); 174 void ehci_free_sqh(struct ehci_softc *, struct ehci_soft_qh *); 175 176 struct ehci_soft_qtd *ehci_alloc_sqtd(struct ehci_softc *); 177 void ehci_free_sqtd(struct ehci_softc *, struct ehci_soft_qtd *); 178 usbd_status ehci_alloc_sqtd_chain(struct ehci_softc *, u_int, 179 struct usbd_xfer *, struct ehci_soft_qtd **, struct ehci_soft_qtd **); 180 void ehci_free_sqtd_chain(struct ehci_softc *, struct ehci_xfer *); 181 182 struct ehci_soft_itd *ehci_alloc_itd(struct ehci_softc *); 183 void ehci_free_itd(struct ehci_softc *, struct ehci_soft_itd *); 184 void ehci_rem_itd_chain(struct ehci_softc *, struct ehci_xfer *); 185 void ehci_free_itd_chain(struct ehci_softc *, struct ehci_xfer *); 186 int ehci_alloc_itd_chain(struct ehci_softc *, struct usbd_xfer *); 187 int ehci_alloc_sitd_chain(struct ehci_softc *, struct usbd_xfer *); 188 void ehci_abort_isoc_xfer(struct usbd_xfer *xfer, 189 usbd_status status); 190 191 usbd_status ehci_device_setintr(struct ehci_softc *, struct ehci_soft_qh *, 192 int ival); 193 194 void ehci_add_qh(struct ehci_soft_qh *, struct ehci_soft_qh *); 195 void ehci_rem_qh(struct ehci_softc *, struct ehci_soft_qh *); 196 void ehci_set_qh_qtd(struct ehci_soft_qh *, struct ehci_soft_qtd *); 197 void ehci_sync_hc(struct ehci_softc *); 198 199 void ehci_close_pipe(struct usbd_pipe *); 200 void ehci_abort_xfer(struct usbd_xfer *, usbd_status); 201 202 #ifdef EHCI_DEBUG 203 void ehci_dump_regs(struct ehci_softc *); 204 void ehci_dump(void); 205 struct ehci_softc *theehci; 206 void ehci_dump_link(ehci_link_t, int); 207 void ehci_dump_sqtds(struct ehci_soft_qtd *); 208 void ehci_dump_sqtd(struct ehci_soft_qtd *); 209 void ehci_dump_qtd(struct ehci_qtd *); 210 void ehci_dump_sqh(struct ehci_soft_qh *); 211 #if notyet 212 void ehci_dump_itd(struct ehci_soft_itd *); 213 #endif 214 #ifdef DIAGNOSTIC 215 void ehci_dump_exfer(struct ehci_xfer *); 216 #endif 217 #endif 218 219 #define EHCI_INTR_ENDPT 1 220 221 struct usbd_bus_methods ehci_bus_methods = { 222 .open_pipe = ehci_open, 223 .dev_setaddr = ehci_setaddr, 224 .soft_intr = ehci_softintr, 225 .do_poll = ehci_poll, 226 .allocx = ehci_allocx, 227 .freex = ehci_freex, 228 }; 229 230 struct usbd_pipe_methods ehci_root_ctrl_methods = { 231 .transfer = ehci_root_ctrl_transfer, 232 .start = ehci_root_ctrl_start, 233 .abort = ehci_root_ctrl_abort, 234 .close = ehci_root_ctrl_close, 235 .done = ehci_root_ctrl_done, 236 }; 237 238 struct usbd_pipe_methods ehci_root_intr_methods = { 239 .transfer = ehci_root_intr_transfer, 240 .start = ehci_root_intr_start, 241 .abort = ehci_root_intr_abort, 242 .close = ehci_root_intr_close, 243 .done = ehci_root_intr_done, 244 }; 245 246 struct usbd_pipe_methods ehci_device_ctrl_methods = { 247 .transfer = ehci_device_ctrl_transfer, 248 .start = ehci_device_ctrl_start, 249 .abort = ehci_device_ctrl_abort, 250 .close = ehci_device_ctrl_close, 251 .done = ehci_device_ctrl_done, 252 }; 253 254 struct usbd_pipe_methods ehci_device_intr_methods = { 255 .transfer = ehci_device_intr_transfer, 256 .start = ehci_device_intr_start, 257 .abort = ehci_device_intr_abort, 258 .close = ehci_device_intr_close, 259 .cleartoggle = ehci_device_clear_toggle, 260 .done = ehci_device_intr_done, 261 }; 262 263 struct usbd_pipe_methods ehci_device_bulk_methods = { 264 .transfer = ehci_device_bulk_transfer, 265 .start = ehci_device_bulk_start, 266 .abort = ehci_device_bulk_abort, 267 .close = ehci_device_bulk_close, 268 .cleartoggle = ehci_device_clear_toggle, 269 .done = ehci_device_bulk_done, 270 }; 271 272 struct usbd_pipe_methods ehci_device_isoc_methods = { 273 .transfer = ehci_device_isoc_transfer, 274 .start = ehci_device_isoc_start, 275 .abort = ehci_device_isoc_abort, 276 .close = ehci_device_isoc_close, 277 .done = ehci_device_isoc_done, 278 }; 279 280 /* 281 * Reverse a number with nbits bits. Used to evenly distribute lower-level 282 * interrupt heads in the periodic schedule. 283 * Suitable for use with EHCI_IPOLLRATES <= 9. 284 */ 285 u_int8_t 286 ehci_reverse_bits(u_int8_t c, int nbits) 287 { 288 c = ((c >> 1) & 0x55) | ((c << 1) & 0xaa); 289 c = ((c >> 2) & 0x33) | ((c << 2) & 0xcc); 290 c = ((c >> 4) & 0x0f) | ((c << 4) & 0xf0); 291 292 return c >> (8 - nbits); 293 } 294 295 usbd_status 296 ehci_init(struct ehci_softc *sc) 297 { 298 u_int32_t sparams, cparams, hcr; 299 u_int i, j; 300 usbd_status err; 301 struct ehci_soft_qh *sqh; 302 303 #ifdef EHCI_DEBUG 304 u_int32_t vers; 305 theehci = sc; 306 307 DPRINTF(("ehci_init: start\n")); 308 309 vers = EREAD2(sc, EHCI_HCIVERSION); 310 DPRINTF(("%s: EHCI version %x.%x\n", sc->sc_bus.bdev.dv_xname, 311 vers >> 8, vers & 0xff)); 312 #endif 313 314 sc->sc_offs = EREAD1(sc, EHCI_CAPLENGTH); 315 316 sparams = EREAD4(sc, EHCI_HCSPARAMS); 317 DPRINTF(("ehci_init: sparams=0x%x\n", sparams)); 318 sc->sc_noport = EHCI_HCS_N_PORTS(sparams); 319 cparams = EREAD4(sc, EHCI_HCCPARAMS); 320 DPRINTF(("ehci_init: cparams=0x%x\n", cparams)); 321 322 /* MUST clear segment register if 64 bit capable. */ 323 if (EHCI_HCC_64BIT(cparams)) 324 EWRITE4(sc, EHCI_CTRLDSSEGMENT, 0); 325 326 sc->sc_bus.usbrev = USBREV_2_0; 327 328 DPRINTF(("%s: resetting\n", sc->sc_bus.bdev.dv_xname)); 329 err = ehci_reset(sc); 330 if (err) 331 return (err); 332 333 if (ehcixfer == NULL) { 334 ehcixfer = malloc(sizeof(struct pool), M_DEVBUF, M_NOWAIT); 335 if (ehcixfer == NULL) { 336 printf("%s: unable to allocate pool descriptor\n", 337 sc->sc_bus.bdev.dv_xname); 338 return (ENOMEM); 339 } 340 pool_init(ehcixfer, sizeof(struct ehci_xfer), 0, IPL_SOFTUSB, 341 0, "ehcixfer", NULL); 342 } 343 344 /* frame list size at default, read back what we got and use that */ 345 switch (EHCI_CMD_FLS(EOREAD4(sc, EHCI_USBCMD))) { 346 case 0: 347 sc->sc_flsize = 1024; 348 break; 349 case 1: 350 sc->sc_flsize = 512; 351 break; 352 case 2: 353 sc->sc_flsize = 256; 354 break; 355 case 3: 356 return (USBD_IOERROR); 357 } 358 err = usb_allocmem(&sc->sc_bus, sc->sc_flsize * sizeof(ehci_link_t), 359 EHCI_FLALIGN_ALIGN, &sc->sc_fldma); 360 if (err) 361 return (err); 362 DPRINTF(("%s: flsize=%d\n", sc->sc_bus.bdev.dv_xname,sc->sc_flsize)); 363 sc->sc_flist = KERNADDR(&sc->sc_fldma, 0); 364 365 for (i = 0; i < sc->sc_flsize; i++) 366 sc->sc_flist[i] = htole32(EHCI_LINK_TERMINATE); 367 368 EOWRITE4(sc, EHCI_PERIODICLISTBASE, DMAADDR(&sc->sc_fldma, 0)); 369 370 sc->sc_softitds = mallocarray(sc->sc_flsize, 371 sizeof(struct ehci_soft_itd *), M_USB, M_NOWAIT | M_ZERO); 372 if (sc->sc_softitds == NULL) { 373 usb_freemem(&sc->sc_bus, &sc->sc_fldma); 374 return (ENOMEM); 375 } 376 LIST_INIT(&sc->sc_freeitds); 377 TAILQ_INIT(&sc->sc_intrhead); 378 379 /* Set up the bus struct. */ 380 sc->sc_bus.methods = &ehci_bus_methods; 381 sc->sc_bus.pipe_size = sizeof(struct ehci_pipe); 382 383 sc->sc_eintrs = EHCI_NORMAL_INTRS; 384 385 /* 386 * Allocate the interrupt dummy QHs. These are arranged to give poll 387 * intervals that are powers of 2 times 1ms. 388 */ 389 for (i = 0; i < EHCI_INTRQHS; i++) { 390 sqh = ehci_alloc_sqh(sc); 391 if (sqh == NULL) { 392 err = USBD_NOMEM; 393 goto bad1; 394 } 395 sc->sc_islots[i].sqh = sqh; 396 } 397 for (i = 0; i < EHCI_INTRQHS; i++) { 398 sqh = sc->sc_islots[i].sqh; 399 if (i == 0) { 400 /* The last (1ms) QH terminates. */ 401 sqh->qh.qh_link = htole32(EHCI_LINK_TERMINATE); 402 sqh->next = NULL; 403 } else { 404 /* Otherwise the next QH has half the poll interval */ 405 sqh->next = sc->sc_islots[(i + 1) / 2 - 1].sqh; 406 sqh->qh.qh_link = htole32(sqh->next->physaddr | 407 EHCI_LINK_QH); 408 } 409 sqh->qh.qh_endp = htole32(EHCI_QH_SET_EPS(EHCI_QH_SPEED_HIGH)); 410 sqh->qh.qh_endphub = htole32(EHCI_QH_SET_MULT(1)); 411 sqh->qh.qh_curqtd = htole32(EHCI_LINK_TERMINATE); 412 sqh->qh.qh_qtd.qtd_next = htole32(EHCI_LINK_TERMINATE); 413 sqh->qh.qh_qtd.qtd_altnext = htole32(EHCI_LINK_TERMINATE); 414 sqh->qh.qh_qtd.qtd_status = htole32(EHCI_QTD_HALTED); 415 sqh->sqtd = NULL; 416 usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh), 417 BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 418 } 419 /* Point the frame list at the last level (128ms). */ 420 for (i = 0; i < (1 << (EHCI_IPOLLRATES - 1)); i++) 421 for (j = i; j < sc->sc_flsize; j += 1 << (EHCI_IPOLLRATES - 1)) 422 sc->sc_flist[j] = htole32(EHCI_LINK_QH | sc->sc_islots[ 423 EHCI_IQHIDX(EHCI_IPOLLRATES - 1, ehci_reverse_bits( 424 i, EHCI_IPOLLRATES - 1))].sqh->physaddr); 425 usb_syncmem(&sc->sc_fldma, 0, sc->sc_flsize * sizeof(ehci_link_t), 426 BUS_DMASYNC_PREWRITE); 427 428 /* Allocate dummy QH that starts the async list. */ 429 sqh = ehci_alloc_sqh(sc); 430 if (sqh == NULL) { 431 err = USBD_NOMEM; 432 goto bad1; 433 } 434 /* Fill the QH */ 435 sqh->qh.qh_endp = 436 htole32(EHCI_QH_SET_EPS(EHCI_QH_SPEED_HIGH) | EHCI_QH_HRECL); 437 sqh->qh.qh_link = 438 htole32(sqh->physaddr | EHCI_LINK_QH); 439 sqh->qh.qh_curqtd = htole32(EHCI_LINK_TERMINATE); 440 sqh->prev = sqh; /*It's a circular list.. */ 441 sqh->next = sqh; 442 /* Fill the overlay qTD */ 443 sqh->qh.qh_qtd.qtd_next = htole32(EHCI_LINK_TERMINATE); 444 sqh->qh.qh_qtd.qtd_altnext = htole32(EHCI_LINK_TERMINATE); 445 sqh->qh.qh_qtd.qtd_status = htole32(EHCI_QTD_HALTED); 446 sqh->sqtd = NULL; 447 usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh), 448 BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 449 450 /* Point to async list */ 451 sc->sc_async_head = sqh; 452 EOWRITE4(sc, EHCI_ASYNCLISTADDR, sqh->physaddr | EHCI_LINK_QH); 453 454 timeout_set(&sc->sc_tmo_intrlist, ehci_intrlist_timeout, sc); 455 456 rw_init(&sc->sc_doorbell_lock, "ehcidb"); 457 458 /* Turn on controller */ 459 EOWRITE4(sc, EHCI_USBCMD, 460 EHCI_CMD_ITC_2 | /* 2 microframes interrupt delay */ 461 (EOREAD4(sc, EHCI_USBCMD) & EHCI_CMD_FLS_M) | 462 EHCI_CMD_ASE | 463 EHCI_CMD_PSE | 464 EHCI_CMD_RS); 465 466 /* Take over port ownership */ 467 EOWRITE4(sc, EHCI_CONFIGFLAG, EHCI_CONF_CF); 468 469 for (i = 0; i < 100; i++) { 470 usb_delay_ms(&sc->sc_bus, 1); 471 hcr = EOREAD4(sc, EHCI_USBSTS) & EHCI_STS_HCH; 472 if (!hcr) 473 break; 474 } 475 if (hcr) { 476 printf("%s: run timeout\n", sc->sc_bus.bdev.dv_xname); 477 return (USBD_IOERROR); 478 } 479 480 /* Enable interrupts */ 481 EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs); 482 483 return (USBD_NORMAL_COMPLETION); 484 485 #if 0 486 bad2: 487 ehci_free_sqh(sc, sc->sc_async_head); 488 #endif 489 bad1: 490 free(sc->sc_softitds, M_USB, 491 sc->sc_flsize * sizeof(struct ehci_soft_itd *)); 492 usb_freemem(&sc->sc_bus, &sc->sc_fldma); 493 return (err); 494 } 495 496 int 497 ehci_intr(void *v) 498 { 499 struct ehci_softc *sc = v; 500 501 if (sc == NULL || sc->sc_bus.dying) 502 return (0); 503 504 /* If we get an interrupt while polling, then just ignore it. */ 505 if (sc->sc_bus.use_polling) { 506 u_int32_t intrs = EHCI_STS_INTRS(EOREAD4(sc, EHCI_USBSTS)); 507 508 if (intrs) 509 EOWRITE4(sc, EHCI_USBSTS, intrs); /* Acknowledge */ 510 return (0); 511 } 512 513 return (ehci_intr1(sc)); 514 } 515 516 int 517 ehci_intr1(struct ehci_softc *sc) 518 { 519 u_int32_t intrs, eintrs; 520 521 /* In case the interrupt occurs before initialization has completed. */ 522 if (sc == NULL) { 523 #ifdef DIAGNOSTIC 524 printf("ehci_intr1: sc == NULL\n"); 525 #endif 526 return (0); 527 } 528 529 intrs = EOREAD4(sc, EHCI_USBSTS); 530 if (intrs == 0xffffffff) { 531 sc->sc_bus.dying = 1; 532 return (0); 533 } 534 intrs = EHCI_STS_INTRS(intrs); 535 if (!intrs) 536 return (0); 537 538 eintrs = intrs & sc->sc_eintrs; 539 if (!eintrs) 540 return (0); 541 542 EOWRITE4(sc, EHCI_USBSTS, intrs); /* Acknowledge */ 543 sc->sc_bus.no_intrs++; 544 545 if (eintrs & EHCI_STS_HSE) { 546 printf("%s: unrecoverable error, controller halted\n", 547 sc->sc_bus.bdev.dv_xname); 548 sc->sc_bus.dying = 1; 549 return (1); 550 } 551 if (eintrs & EHCI_STS_IAA) { 552 wakeup(&sc->sc_async_head); 553 eintrs &= ~EHCI_STS_IAA; 554 } 555 if (eintrs & (EHCI_STS_INT | EHCI_STS_ERRINT)) { 556 usb_schedsoftintr(&sc->sc_bus); 557 eintrs &= ~(EHCI_STS_INT | EHCI_STS_ERRINT); 558 } 559 if (eintrs & EHCI_STS_PCD) { 560 atomic_setbits_int(&sc->sc_flags, EHCIF_PCB_INTR); 561 usb_schedsoftintr(&sc->sc_bus); 562 eintrs &= ~EHCI_STS_PCD; 563 } 564 565 if (eintrs != 0) { 566 /* Block unprocessed interrupts. */ 567 sc->sc_eintrs &= ~eintrs; 568 EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs); 569 printf("%s: blocking intrs 0x%x\n", 570 sc->sc_bus.bdev.dv_xname, eintrs); 571 } 572 573 return (1); 574 } 575 576 void 577 ehci_pcd(struct ehci_softc *sc, struct usbd_xfer *xfer) 578 { 579 u_char *p; 580 int i, m; 581 582 if (xfer == NULL) { 583 /* Just ignore the change. */ 584 return; 585 } 586 587 p = KERNADDR(&xfer->dmabuf, 0); 588 m = min(sc->sc_noport, xfer->length * 8 - 1); 589 memset(p, 0, xfer->length); 590 for (i = 1; i <= m; i++) { 591 /* Pick out CHANGE bits from the status reg. */ 592 if (EOREAD4(sc, EHCI_PORTSC(i)) & EHCI_PS_CLEAR) 593 p[i / 8] |= 1 << (i % 8); 594 } 595 xfer->actlen = xfer->length; 596 xfer->status = USBD_NORMAL_COMPLETION; 597 598 usb_transfer_complete(xfer); 599 } 600 601 /* 602 * Work around the half configured control (default) pipe when setting 603 * the address of a device. 604 * 605 * Because a single QH is setup per endpoint in ehci_open(), and the 606 * control pipe is configured before we could have set the address 607 * of the device or read the wMaxPacketSize of the endpoint, we have 608 * to re-open the pipe twice here. 609 */ 610 int 611 ehci_setaddr(struct usbd_device *dev, int addr) 612 { 613 /* Root Hub */ 614 if (dev->depth == 0) 615 return (0); 616 617 /* Re-establish the default pipe with the new max packet size. */ 618 ehci_close_pipe(dev->default_pipe); 619 if (ehci_open(dev->default_pipe)) 620 return (EINVAL); 621 622 if (usbd_set_address(dev, addr)) 623 return (1); 624 625 dev->address = addr; 626 627 /* Re-establish the default pipe with the new address. */ 628 ehci_close_pipe(dev->default_pipe); 629 if (ehci_open(dev->default_pipe)) 630 return (EINVAL); 631 632 return (0); 633 } 634 635 void 636 ehci_softintr(void *v) 637 { 638 struct ehci_softc *sc = v; 639 struct ehci_xfer *ex, *nextex; 640 641 if (sc->sc_bus.dying) 642 return; 643 644 sc->sc_bus.intr_context++; 645 646 if (sc->sc_flags & EHCIF_PCB_INTR) { 647 atomic_clearbits_int(&sc->sc_flags, EHCIF_PCB_INTR); 648 ehci_pcd(sc, sc->sc_intrxfer); 649 } 650 651 /* 652 * The only explanation I can think of for why EHCI is as brain dead 653 * as UHCI interrupt-wise is that Intel was involved in both. 654 * An interrupt just tells us that something is done, we have no 655 * clue what, so we need to scan through all active transfers. :-( 656 */ 657 for (ex = TAILQ_FIRST(&sc->sc_intrhead); ex; ex = nextex) { 658 nextex = TAILQ_NEXT(ex, inext); 659 ehci_check_intr(sc, &ex->xfer); 660 } 661 662 /* Schedule a callout to catch any dropped transactions. */ 663 if ((sc->sc_flags & EHCIF_DROPPED_INTR_WORKAROUND) && 664 !TAILQ_EMPTY(&sc->sc_intrhead)) { 665 timeout_add_sec(&sc->sc_tmo_intrlist, 1); 666 } 667 668 if (sc->sc_softwake) { 669 sc->sc_softwake = 0; 670 wakeup(&sc->sc_softwake); 671 } 672 673 sc->sc_bus.intr_context--; 674 } 675 676 void 677 ehci_check_intr(struct ehci_softc *sc, struct usbd_xfer *xfer) 678 { 679 int attr = xfer->pipe->endpoint->edesc->bmAttributes; 680 681 if (UE_GET_XFERTYPE(attr) == UE_ISOCHRONOUS) 682 ehci_check_itd_intr(sc, xfer); 683 else 684 ehci_check_qh_intr(sc, xfer); 685 } 686 687 void 688 ehci_check_qh_intr(struct ehci_softc *sc, struct usbd_xfer *xfer) 689 { 690 struct ehci_xfer *ex = (struct ehci_xfer *)xfer; 691 struct ehci_soft_qtd *sqtd, *lsqtd = ex->sqtdend; 692 uint32_t status; 693 694 KASSERT(ex->sqtdstart != NULL && ex->sqtdend != NULL); 695 696 usb_syncmem(&lsqtd->dma, 697 lsqtd->offs + offsetof(struct ehci_qtd, qtd_status), 698 sizeof(lsqtd->qtd.qtd_status), 699 BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD); 700 701 /* 702 * If the last TD is still active we need to check whether there 703 * is a an error somewhere in the middle, or whether there was a 704 * short packet (SPD and not ACTIVE). 705 */ 706 if (letoh32(lsqtd->qtd.qtd_status) & EHCI_QTD_ACTIVE) { 707 DPRINTFN(12, ("ehci_check_intr: active ex=%p\n", ex)); 708 for (sqtd = ex->sqtdstart; sqtd != lsqtd; sqtd=sqtd->nextqtd) { 709 usb_syncmem(&sqtd->dma, 710 sqtd->offs + offsetof(struct ehci_qtd, qtd_status), 711 sizeof(sqtd->qtd.qtd_status), 712 BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD); 713 status = letoh32(sqtd->qtd.qtd_status); 714 usb_syncmem(&sqtd->dma, 715 sqtd->offs + offsetof(struct ehci_qtd, qtd_status), 716 sizeof(sqtd->qtd.qtd_status), BUS_DMASYNC_PREREAD); 717 /* If there's an active QTD the xfer isn't done. */ 718 if (status & EHCI_QTD_ACTIVE) 719 break; 720 /* Any kind of error makes the xfer done. */ 721 if (status & EHCI_QTD_HALTED) 722 goto done; 723 /* We want short packets, and it is short: it's done */ 724 if (EHCI_QTD_GET_BYTES(status) != 0) 725 goto done; 726 } 727 DPRINTFN(12, ("ehci_check_intr: ex=%p std=%p still active\n", 728 ex, ex->sqtdstart)); 729 usb_syncmem(&lsqtd->dma, 730 lsqtd->offs + offsetof(struct ehci_qtd, qtd_status), 731 sizeof(lsqtd->qtd.qtd_status), BUS_DMASYNC_PREREAD); 732 return; 733 } 734 done: 735 TAILQ_REMOVE(&sc->sc_intrhead, ex, inext); 736 timeout_del(&xfer->timeout_handle); 737 usb_rem_task(xfer->pipe->device, &xfer->abort_task); 738 ehci_idone(xfer); 739 } 740 741 void 742 ehci_check_itd_intr(struct ehci_softc *sc, struct usbd_xfer *xfer) 743 { 744 struct ehci_xfer *ex = (struct ehci_xfer *)xfer; 745 struct ehci_soft_itd *itd = ex->itdend; 746 int i; 747 748 if (xfer != SIMPLEQ_FIRST(&xfer->pipe->queue)) 749 return; 750 751 KASSERT(ex->itdstart != NULL && ex->itdend != NULL); 752 753 /* Check no active transfers in last itd, meaning we're finished */ 754 if (xfer->device->speed == USB_SPEED_HIGH) { 755 usb_syncmem(&itd->dma, 756 itd->offs + offsetof(struct ehci_itd, itd_ctl), 757 sizeof(itd->itd.itd_ctl), 758 BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD); 759 760 for (i = 0; i < 8; i++) { 761 if (letoh32(itd->itd.itd_ctl[i]) & EHCI_ITD_ACTIVE) 762 return; 763 } 764 } else { 765 usb_syncmem(&itd->dma, 766 itd->offs + offsetof(struct ehci_sitd, sitd_trans), 767 sizeof(itd->sitd.sitd_trans), 768 BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD); 769 770 if (le32toh(itd->sitd.sitd_trans) & EHCI_SITD_ACTIVE) 771 return; 772 } 773 774 /* All descriptor(s) inactive, it's done */ 775 TAILQ_REMOVE(&sc->sc_intrhead, ex, inext); 776 timeout_del(&xfer->timeout_handle); 777 usb_rem_task(xfer->pipe->device, &xfer->abort_task); 778 ehci_isoc_idone(xfer); 779 } 780 781 void 782 ehci_isoc_idone(struct usbd_xfer *xfer) 783 { 784 struct ehci_xfer *ex = (struct ehci_xfer *)xfer; 785 struct ehci_soft_itd *itd; 786 int i, len, uframes, nframes = 0, actlen = 0; 787 uint32_t status = 0; 788 789 if (xfer->status == USBD_CANCELLED || xfer->status == USBD_TIMEOUT) 790 return; 791 792 if (xfer->device->speed == USB_SPEED_HIGH) { 793 switch (xfer->pipe->endpoint->edesc->bInterval) { 794 case 0: 795 panic("isoc xfer suddenly has 0 bInterval, invalid"); 796 case 1: 797 uframes = 1; 798 break; 799 case 2: 800 uframes = 2; 801 break; 802 case 3: 803 uframes = 4; 804 break; 805 default: 806 uframes = 8; 807 break; 808 } 809 810 for (itd = ex->itdstart; itd != NULL; itd = itd->xfer_next) { 811 usb_syncmem(&itd->dma, 812 itd->offs + offsetof(struct ehci_itd, itd_ctl), 813 sizeof(itd->itd.itd_ctl), BUS_DMASYNC_POSTWRITE | 814 BUS_DMASYNC_POSTREAD); 815 816 for (i = 0; i < 8; i += uframes) { 817 /* XXX - driver didn't fill in the frame full 818 * of uframes. This leads to scheduling 819 * inefficiencies, but working around 820 * this doubles complexity of tracking 821 * an xfer. 822 */ 823 if (nframes >= xfer->nframes) 824 break; 825 826 status = letoh32(itd->itd.itd_ctl[i]); 827 len = EHCI_ITD_GET_LEN(status); 828 if (EHCI_ITD_GET_STATUS(status) != 0) 829 len = 0; /*No valid data on error*/ 830 831 xfer->frlengths[nframes++] = len; 832 actlen += len; 833 } 834 } 835 } else { 836 for (itd = ex->itdstart; itd != NULL; itd = itd->xfer_next) { 837 usb_syncmem(&itd->dma, 838 itd->offs + offsetof(struct ehci_sitd, sitd_trans), 839 sizeof(itd->sitd.sitd_trans), 840 BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD); 841 842 status = le32toh(itd->sitd.sitd_trans); 843 len = EHCI_SITD_GET_LEN(status); 844 if (xfer->frlengths[nframes] >= len) 845 len = xfer->frlengths[nframes] - len; 846 else 847 len = 0; 848 849 xfer->frlengths[nframes++] = len; 850 actlen += len; 851 } 852 } 853 854 #ifdef DIAGNOSTIC 855 ex->isdone = 1; 856 #endif 857 xfer->actlen = actlen; 858 xfer->status = USBD_NORMAL_COMPLETION; 859 usb_transfer_complete(xfer); 860 } 861 862 void 863 ehci_idone(struct usbd_xfer *xfer) 864 { 865 struct ehci_xfer *ex = (struct ehci_xfer *)xfer; 866 struct ehci_soft_qtd *sqtd; 867 u_int32_t status = 0, nstatus = 0; 868 int actlen, cerr; 869 870 #ifdef DIAGNOSTIC 871 { 872 int s = splhigh(); 873 if (ex->isdone) { 874 splx(s); 875 printf("ehci_idone: ex=%p is done!\n", ex); 876 return; 877 } 878 ex->isdone = 1; 879 splx(s); 880 } 881 #endif 882 if (xfer->status == USBD_CANCELLED || xfer->status == USBD_TIMEOUT) 883 return; 884 885 actlen = 0; 886 for (sqtd = ex->sqtdstart; sqtd != NULL; sqtd = sqtd->nextqtd) { 887 usb_syncmem(&sqtd->dma, sqtd->offs, sizeof(sqtd->qtd), 888 BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD); 889 nstatus = letoh32(sqtd->qtd.qtd_status); 890 if (nstatus & EHCI_QTD_ACTIVE) 891 break; 892 893 status = nstatus; 894 /* halt is ok if descriptor is last, and complete */ 895 if (sqtd->qtd.qtd_next == htole32(EHCI_LINK_TERMINATE) && 896 EHCI_QTD_GET_BYTES(status) == 0) 897 status &= ~EHCI_QTD_HALTED; 898 if (EHCI_QTD_GET_PID(status) != EHCI_QTD_PID_SETUP) 899 actlen += sqtd->len - EHCI_QTD_GET_BYTES(status); 900 } 901 902 cerr = EHCI_QTD_GET_CERR(status); 903 DPRINTFN(/*10*/2, ("ehci_idone: len=%d, actlen=%d, cerr=%d, " 904 "status=0x%x\n", xfer->length, actlen, cerr, status)); 905 xfer->actlen = actlen; 906 if ((status & EHCI_QTD_HALTED) != 0) { 907 if ((status & EHCI_QTD_BABBLE) == 0 && cerr > 0) 908 xfer->status = USBD_STALLED; 909 else 910 xfer->status = USBD_IOERROR; /* more info XXX */ 911 } else 912 xfer->status = USBD_NORMAL_COMPLETION; 913 914 /* XXX transfer_complete memcpys out transfer data (for in endpoints) 915 * during this call, before methods->done is called: dma sync required 916 * beforehand? */ 917 usb_transfer_complete(xfer); 918 DPRINTFN(/*12*/2, ("ehci_idone: ex=%p done\n", ex)); 919 } 920 921 void 922 ehci_poll(struct usbd_bus *bus) 923 { 924 struct ehci_softc *sc = (struct ehci_softc *)bus; 925 926 if (EOREAD4(sc, EHCI_USBSTS) & sc->sc_eintrs) 927 ehci_intr1(sc); 928 } 929 930 int 931 ehci_detach(struct device *self, int flags) 932 { 933 struct ehci_softc *sc = (struct ehci_softc *)self; 934 int rv; 935 936 rv = config_detach_children(self, flags); 937 if (rv != 0) 938 return (rv); 939 940 timeout_del(&sc->sc_tmo_intrlist); 941 942 ehci_reset(sc); 943 944 usb_delay_ms(&sc->sc_bus, 300); /* XXX let stray task complete */ 945 946 free(sc->sc_softitds, M_USB, 947 sc->sc_flsize * sizeof(struct ehci_soft_itd *)); 948 usb_freemem(&sc->sc_bus, &sc->sc_fldma); 949 /* XXX free other data structures XXX */ 950 951 return (rv); 952 } 953 954 955 int 956 ehci_activate(struct device *self, int act) 957 { 958 struct ehci_softc *sc = (struct ehci_softc *)self; 959 u_int32_t cmd, hcr, cparams; 960 int i, rv = 0; 961 962 switch (act) { 963 case DVACT_SUSPEND: 964 rv = config_activate_children(self, act); 965 966 #ifdef DIAGNOSTIC 967 if (!TAILQ_EMPTY(&sc->sc_intrhead)) { 968 printf("%s: interrupt list not empty\n", 969 sc->sc_bus.bdev.dv_xname); 970 return (-1); 971 } 972 #endif 973 974 sc->sc_bus.use_polling++; 975 976 for (i = 1; i <= sc->sc_noport; i++) { 977 cmd = EOREAD4(sc, EHCI_PORTSC(i)); 978 if ((cmd & (EHCI_PS_PO|EHCI_PS_PE)) == EHCI_PS_PE) 979 EOWRITE4(sc, EHCI_PORTSC(i), 980 cmd | EHCI_PS_SUSP); 981 } 982 983 /* 984 * First tell the host to stop processing Asynchronous 985 * and Periodic schedules. 986 */ 987 cmd = EOREAD4(sc, EHCI_USBCMD) & ~(EHCI_CMD_ASE | EHCI_CMD_PSE); 988 EOWRITE4(sc, EHCI_USBCMD, cmd); 989 for (i = 0; i < 100; i++) { 990 usb_delay_ms(&sc->sc_bus, 1); 991 hcr = EOREAD4(sc, EHCI_USBSTS) & 992 (EHCI_STS_ASS | EHCI_STS_PSS); 993 if (hcr == 0) 994 break; 995 } 996 if (hcr != 0) 997 printf("%s: disable schedules timeout\n", 998 sc->sc_bus.bdev.dv_xname); 999 1000 /* 1001 * Then reset the host as if it was a shutdown. 1002 * 1003 * All USB devices are disconnected/reconnected during 1004 * a suspend/resume cycle so keep it simple. 1005 */ 1006 ehci_reset(sc); 1007 1008 sc->sc_bus.use_polling--; 1009 break; 1010 case DVACT_RESUME: 1011 sc->sc_bus.use_polling++; 1012 1013 ehci_reset(sc); 1014 1015 cparams = EREAD4(sc, EHCI_HCCPARAMS); 1016 /* MUST clear segment register if 64 bit capable. */ 1017 if (EHCI_HCC_64BIT(cparams)) 1018 EWRITE4(sc, EHCI_CTRLDSSEGMENT, 0); 1019 1020 EOWRITE4(sc, EHCI_PERIODICLISTBASE, DMAADDR(&sc->sc_fldma, 0)); 1021 EOWRITE4(sc, EHCI_ASYNCLISTADDR, 1022 sc->sc_async_head->physaddr | EHCI_LINK_QH); 1023 1024 hcr = 0; 1025 for (i = 1; i <= sc->sc_noport; i++) { 1026 cmd = EOREAD4(sc, EHCI_PORTSC(i)); 1027 if ((cmd & (EHCI_PS_PO|EHCI_PS_SUSP)) == EHCI_PS_SUSP) { 1028 EOWRITE4(sc, EHCI_PORTSC(i), cmd | EHCI_PS_FPR); 1029 hcr = 1; 1030 } 1031 } 1032 1033 if (hcr) { 1034 usb_delay_ms(&sc->sc_bus, USB_RESUME_WAIT); 1035 for (i = 1; i <= sc->sc_noport; i++) { 1036 cmd = EOREAD4(sc, EHCI_PORTSC(i)); 1037 if ((cmd & (EHCI_PS_PO|EHCI_PS_SUSP)) == 1038 EHCI_PS_SUSP) 1039 EOWRITE4(sc, EHCI_PORTSC(i), 1040 cmd & ~EHCI_PS_FPR); 1041 } 1042 } 1043 1044 /* Turn on controller */ 1045 EOWRITE4(sc, EHCI_USBCMD, 1046 EHCI_CMD_ITC_2 | /* 2 microframes interrupt delay */ 1047 (EOREAD4(sc, EHCI_USBCMD) & EHCI_CMD_FLS_M) | 1048 EHCI_CMD_ASE | 1049 EHCI_CMD_PSE | 1050 EHCI_CMD_RS); 1051 1052 /* Take over port ownership */ 1053 EOWRITE4(sc, EHCI_CONFIGFLAG, EHCI_CONF_CF); 1054 for (i = 0; i < 100; i++) { 1055 usb_delay_ms(&sc->sc_bus, 1); 1056 hcr = EOREAD4(sc, EHCI_USBSTS) & EHCI_STS_HCH; 1057 if (!hcr) 1058 break; 1059 } 1060 1061 if (hcr) { 1062 printf("%s: run timeout\n", sc->sc_bus.bdev.dv_xname); 1063 /* XXX should we bail here? */ 1064 } 1065 1066 EOWRITE4(sc, EHCI_USBINTR, sc->sc_eintrs); 1067 1068 usb_delay_ms(&sc->sc_bus, USB_RESUME_WAIT); 1069 1070 sc->sc_bus.use_polling--; 1071 rv = config_activate_children(self, act); 1072 break; 1073 case DVACT_POWERDOWN: 1074 rv = config_activate_children(self, act); 1075 ehci_reset(sc); 1076 break; 1077 default: 1078 rv = config_activate_children(self, act); 1079 break; 1080 } 1081 return (rv); 1082 } 1083 1084 usbd_status 1085 ehci_reset(struct ehci_softc *sc) 1086 { 1087 u_int32_t hcr, usbmode; 1088 int i; 1089 1090 EOWRITE4(sc, EHCI_USBCMD, 0); /* Halt controller */ 1091 for (i = 0; i < 100; i++) { 1092 usb_delay_ms(&sc->sc_bus, 1); 1093 hcr = EOREAD4(sc, EHCI_USBSTS) & EHCI_STS_HCH; 1094 if (hcr) 1095 break; 1096 } 1097 1098 if (!hcr) 1099 printf("%s: halt timeout\n", sc->sc_bus.bdev.dv_xname); 1100 1101 if (sc->sc_flags & EHCIF_USBMODE) 1102 usbmode = EOREAD4(sc, EHCI_USBMODE); 1103 1104 EOWRITE4(sc, EHCI_USBCMD, EHCI_CMD_HCRESET); 1105 for (i = 0; i < 100; i++) { 1106 usb_delay_ms(&sc->sc_bus, 1); 1107 hcr = EOREAD4(sc, EHCI_USBCMD) & EHCI_CMD_HCRESET; 1108 if (!hcr) 1109 break; 1110 } 1111 1112 if (hcr) { 1113 printf("%s: reset timeout\n", sc->sc_bus.bdev.dv_xname); 1114 return (USBD_IOERROR); 1115 } 1116 1117 if (sc->sc_flags & EHCIF_USBMODE) 1118 EOWRITE4(sc, EHCI_USBMODE, usbmode); 1119 1120 return (USBD_NORMAL_COMPLETION); 1121 } 1122 1123 struct usbd_xfer * 1124 ehci_allocx(struct usbd_bus *bus) 1125 { 1126 struct ehci_xfer *ex; 1127 1128 ex = pool_get(ehcixfer, PR_NOWAIT | PR_ZERO); 1129 #ifdef DIAGNOSTIC 1130 if (ex != NULL) 1131 ex->isdone = 1; 1132 #endif 1133 return ((struct usbd_xfer *)ex); 1134 } 1135 1136 void 1137 ehci_freex(struct usbd_bus *bus, struct usbd_xfer *xfer) 1138 { 1139 struct ehci_xfer *ex = (struct ehci_xfer*)xfer; 1140 1141 #ifdef DIAGNOSTIC 1142 if (!ex->isdone) { 1143 printf("%s: !isdone\n", __func__); 1144 return; 1145 } 1146 #endif 1147 pool_put(ehcixfer, ex); 1148 } 1149 1150 void 1151 ehci_device_clear_toggle(struct usbd_pipe *pipe) 1152 { 1153 struct ehci_pipe *epipe = (struct ehci_pipe *)pipe; 1154 1155 #ifdef DIAGNOSTIC 1156 if ((epipe->sqh->qh.qh_qtd.qtd_status & htole32(EHCI_QTD_ACTIVE)) != 0) 1157 panic("ehci_device_clear_toggle: queue active"); 1158 #endif 1159 epipe->sqh->qh.qh_qtd.qtd_status &= htole32(~EHCI_QTD_TOGGLE_MASK); 1160 } 1161 1162 #ifdef EHCI_DEBUG 1163 void 1164 ehci_dump_regs(struct ehci_softc *sc) 1165 { 1166 int i; 1167 1168 printf("cmd=0x%08x, sts=0x%08x, ien=0x%08x\n", 1169 EOREAD4(sc, EHCI_USBCMD), 1170 EOREAD4(sc, EHCI_USBSTS), 1171 EOREAD4(sc, EHCI_USBINTR)); 1172 printf("frindex=0x%08x ctrdsegm=0x%08x periodic=0x%08x async=0x%08x\n", 1173 EOREAD4(sc, EHCI_FRINDEX), 1174 EOREAD4(sc, EHCI_CTRLDSSEGMENT), 1175 EOREAD4(sc, EHCI_PERIODICLISTBASE), 1176 EOREAD4(sc, EHCI_ASYNCLISTADDR)); 1177 for (i = 1; i <= sc->sc_noport; i++) 1178 printf("port %d status=0x%08x\n", i, 1179 EOREAD4(sc, EHCI_PORTSC(i))); 1180 } 1181 1182 /* 1183 * Unused function - this is meant to be called from a kernel 1184 * debugger. 1185 */ 1186 void 1187 ehci_dump(void) 1188 { 1189 ehci_dump_regs(theehci); 1190 } 1191 1192 void 1193 ehci_dump_link(ehci_link_t link, int type) 1194 { 1195 link = letoh32(link); 1196 printf("0x%08x", link); 1197 if (link & EHCI_LINK_TERMINATE) 1198 printf("<T>"); 1199 else { 1200 printf("<"); 1201 if (type) { 1202 switch (EHCI_LINK_TYPE(link)) { 1203 case EHCI_LINK_ITD: 1204 printf("ITD"); 1205 break; 1206 case EHCI_LINK_QH: 1207 printf("QH"); 1208 break; 1209 case EHCI_LINK_SITD: 1210 printf("SITD"); 1211 break; 1212 case EHCI_LINK_FSTN: 1213 printf("FSTN"); 1214 break; 1215 } 1216 } 1217 printf(">"); 1218 } 1219 } 1220 1221 void 1222 ehci_dump_sqtds(struct ehci_soft_qtd *sqtd) 1223 { 1224 int i; 1225 u_int32_t stop; 1226 1227 stop = 0; 1228 for (i = 0; sqtd && i < 20 && !stop; sqtd = sqtd->nextqtd, i++) { 1229 ehci_dump_sqtd(sqtd); 1230 usb_syncmem(&sqtd->dma, 1231 sqtd->offs + offsetof(struct ehci_qtd, qtd_next), 1232 sizeof(sqtd->qtd), 1233 BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD); 1234 stop = sqtd->qtd.qtd_next & htole32(EHCI_LINK_TERMINATE); 1235 usb_syncmem(&sqtd->dma, 1236 sqtd->offs + offsetof(struct ehci_qtd, qtd_next), 1237 sizeof(sqtd->qtd), BUS_DMASYNC_PREREAD); 1238 } 1239 if (!stop) 1240 printf("dump aborted, too many TDs\n"); 1241 } 1242 1243 void 1244 ehci_dump_sqtd(struct ehci_soft_qtd *sqtd) 1245 { 1246 usb_syncmem(&sqtd->dma, sqtd->offs, 1247 sizeof(sqtd->qtd), BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD); 1248 printf("QTD(%p) at 0x%08x:\n", sqtd, sqtd->physaddr); 1249 ehci_dump_qtd(&sqtd->qtd); 1250 usb_syncmem(&sqtd->dma, sqtd->offs, 1251 sizeof(sqtd->qtd), BUS_DMASYNC_PREREAD); 1252 } 1253 1254 void 1255 ehci_dump_qtd(struct ehci_qtd *qtd) 1256 { 1257 u_int32_t s; 1258 char sbuf[128]; 1259 1260 printf(" next="); ehci_dump_link(qtd->qtd_next, 0); 1261 printf(" altnext="); ehci_dump_link(qtd->qtd_altnext, 0); 1262 printf("\n"); 1263 s = letoh32(qtd->qtd_status); 1264 bitmask_snprintf(EHCI_QTD_GET_STATUS(s), "\20\10ACTIVE\7HALTED" 1265 "\6BUFERR\5BABBLE\4XACTERR\3MISSED\2SPLIT\1PING", 1266 sbuf, sizeof(sbuf)); 1267 printf(" status=0x%08x: toggle=%d bytes=0x%x ioc=%d c_page=0x%x\n", 1268 s, EHCI_QTD_GET_TOGGLE(s), EHCI_QTD_GET_BYTES(s), 1269 EHCI_QTD_GET_IOC(s), EHCI_QTD_GET_C_PAGE(s)); 1270 printf(" cerr=%d pid=%d stat=0x%s\n", EHCI_QTD_GET_CERR(s), 1271 EHCI_QTD_GET_PID(s), sbuf); 1272 for (s = 0; s < 5; s++) 1273 printf(" buffer[%d]=0x%08x\n", s, letoh32(qtd->qtd_buffer[s])); 1274 } 1275 1276 void 1277 ehci_dump_sqh(struct ehci_soft_qh *sqh) 1278 { 1279 struct ehci_qh *qh = &sqh->qh; 1280 u_int32_t endp, endphub; 1281 1282 usb_syncmem(&sqh->dma, sqh->offs, 1283 sizeof(sqh->qh), BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD); 1284 printf("QH(%p) at 0x%08x:\n", sqh, sqh->physaddr); 1285 printf(" link="); ehci_dump_link(qh->qh_link, 1); printf("\n"); 1286 endp = letoh32(qh->qh_endp); 1287 printf(" endp=0x%08x\n", endp); 1288 printf(" addr=0x%02x inact=%d endpt=%d eps=%d dtc=%d hrecl=%d\n", 1289 EHCI_QH_GET_ADDR(endp), EHCI_QH_GET_INACT(endp), 1290 EHCI_QH_GET_ENDPT(endp), EHCI_QH_GET_EPS(endp), 1291 EHCI_QH_GET_DTC(endp), EHCI_QH_GET_HRECL(endp)); 1292 printf(" mpl=0x%x ctl=%d nrl=%d\n", 1293 EHCI_QH_GET_MPL(endp), EHCI_QH_GET_CTL(endp), 1294 EHCI_QH_GET_NRL(endp)); 1295 endphub = letoh32(qh->qh_endphub); 1296 printf(" endphub=0x%08x\n", endphub); 1297 printf(" smask=0x%02x cmask=0x%02x huba=0x%02x port=%d mult=%d\n", 1298 EHCI_QH_GET_SMASK(endphub), EHCI_QH_GET_CMASK(endphub), 1299 EHCI_QH_GET_HUBA(endphub), EHCI_QH_GET_PORT(endphub), 1300 EHCI_QH_GET_MULT(endphub)); 1301 printf(" curqtd="); ehci_dump_link(qh->qh_curqtd, 0); printf("\n"); 1302 printf("Overlay qTD:\n"); 1303 ehci_dump_qtd(&qh->qh_qtd); 1304 usb_syncmem(&sqh->dma, sqh->offs, 1305 sizeof(sqh->qh), BUS_DMASYNC_PREREAD); 1306 } 1307 1308 #if notyet 1309 void 1310 ehci_dump_itd(struct ehci_soft_itd *itd) 1311 { 1312 ehci_isoc_trans_t t; 1313 ehci_isoc_bufr_ptr_t b, b2, b3; 1314 int i; 1315 1316 printf("ITD: next phys=%X\n", itd->itd.itd_next); 1317 1318 for (i = 0; i < 8; i++) { 1319 t = letoh32(itd->itd.itd_ctl[i]); 1320 printf("ITDctl %d: stat=%X len=%X ioc=%X pg=%X offs=%X\n", i, 1321 EHCI_ITD_GET_STATUS(t), EHCI_ITD_GET_LEN(t), 1322 EHCI_ITD_GET_IOC(t), EHCI_ITD_GET_PG(t), 1323 EHCI_ITD_GET_OFFS(t)); 1324 } 1325 printf("ITDbufr: "); 1326 for (i = 0; i < 7; i++) 1327 printf("%X,", EHCI_ITD_GET_BPTR(letoh32(itd->itd.itd_bufr[i]))); 1328 1329 b = letoh32(itd->itd.itd_bufr[0]); 1330 b2 = letoh32(itd->itd.itd_bufr[1]); 1331 b3 = letoh32(itd->itd.itd_bufr[2]); 1332 printf("\nep=%X daddr=%X dir=%d maxpkt=%X multi=%X\n", 1333 EHCI_ITD_GET_EP(b), EHCI_ITD_GET_DADDR(b), EHCI_ITD_GET_DIR(b2), 1334 EHCI_ITD_GET_MAXPKT(b2), EHCI_ITD_GET_MULTI(b3)); 1335 } 1336 #endif 1337 1338 #ifdef DIAGNOSTIC 1339 void 1340 ehci_dump_exfer(struct ehci_xfer *ex) 1341 { 1342 printf("ehci_dump_exfer: ex=%p sqtdstart=%p end=%p itdstart=%p end=%p " 1343 "isdone=%d\n", ex, ex->sqtdstart, ex->sqtdend, ex->itdstart, 1344 ex->itdend, ex->isdone); 1345 } 1346 #endif 1347 1348 #endif /* EHCI_DEBUG */ 1349 1350 usbd_status 1351 ehci_open(struct usbd_pipe *pipe) 1352 { 1353 struct usbd_device *dev = pipe->device; 1354 struct ehci_softc *sc = (struct ehci_softc *)dev->bus; 1355 usb_endpoint_descriptor_t *ed = pipe->endpoint->edesc; 1356 u_int8_t addr = dev->address; 1357 u_int8_t xfertype = ed->bmAttributes & UE_XFERTYPE; 1358 struct ehci_pipe *epipe = (struct ehci_pipe *)pipe; 1359 struct ehci_soft_qh *sqh; 1360 usbd_status err; 1361 int s; 1362 int ival, speed, naks; 1363 int hshubaddr, hshubport; 1364 1365 DPRINTFN(1, ("ehci_open: pipe=%p, addr=%d, endpt=%d\n", 1366 pipe, addr, ed->bEndpointAddress)); 1367 1368 if (sc->sc_bus.dying) 1369 return (USBD_IOERROR); 1370 1371 if (dev->myhsport) { 1372 hshubaddr = dev->myhsport->parent->address; 1373 hshubport = dev->myhsport->portno; 1374 } else { 1375 hshubaddr = 0; 1376 hshubport = 0; 1377 } 1378 1379 /* Root Hub */ 1380 if (pipe->device->depth == 0) { 1381 switch (ed->bEndpointAddress) { 1382 case USB_CONTROL_ENDPOINT: 1383 pipe->methods = &ehci_root_ctrl_methods; 1384 break; 1385 case UE_DIR_IN | EHCI_INTR_ENDPT: 1386 pipe->methods = &ehci_root_intr_methods; 1387 break; 1388 default: 1389 return (USBD_INVAL); 1390 } 1391 return (USBD_NORMAL_COMPLETION); 1392 } 1393 1394 /* XXX All this stuff is only valid for async. */ 1395 switch (dev->speed) { 1396 case USB_SPEED_LOW: 1397 speed = EHCI_QH_SPEED_LOW; 1398 break; 1399 case USB_SPEED_FULL: 1400 speed = EHCI_QH_SPEED_FULL; 1401 break; 1402 case USB_SPEED_HIGH: 1403 speed = EHCI_QH_SPEED_HIGH; 1404 break; 1405 default: 1406 panic("ehci_open: bad device speed %d", dev->speed); 1407 } 1408 1409 /* 1410 * NAK reload count: 1411 * must be zero with using periodic transfer. 1412 * Linux 4.20's driver (ehci-q.c) sets 4, we use same value. 1413 */ 1414 naks = ((xfertype == UE_CONTROL) || (xfertype == UE_BULK)) ? 4 : 0; 1415 1416 /* Allocate sqh for everything, save isoc xfers */ 1417 if (xfertype != UE_ISOCHRONOUS) { 1418 sqh = ehci_alloc_sqh(sc); 1419 if (sqh == NULL) 1420 return (USBD_NOMEM); 1421 /* qh_link filled when the QH is added */ 1422 sqh->qh.qh_endp = htole32( 1423 EHCI_QH_SET_ADDR(addr) | 1424 EHCI_QH_SET_ENDPT(UE_GET_ADDR(ed->bEndpointAddress)) | 1425 EHCI_QH_SET_EPS(speed) | 1426 (xfertype == UE_CONTROL ? EHCI_QH_DTC : 0) | 1427 EHCI_QH_SET_MPL(UGETW(ed->wMaxPacketSize)) | 1428 (speed != EHCI_QH_SPEED_HIGH && xfertype == UE_CONTROL ? 1429 EHCI_QH_CTL : 0) | 1430 EHCI_QH_SET_NRL(naks) 1431 ); 1432 /* 1433 * To reduce conflict with split isochronous transfer, 1434 * schedule (split) interrupt trasnfer at latter half of 1435 * 1ms frame: 1436 * 1437 * |<-------------- H-Frame -------------->| 1438 * .H0 :H1 H2 H3 H4 H5 H6 H7 .H0" :H1" 1439 * . : . : 1440 * [HS] . : SS CS CS' CS" . : 1441 * [FS/LS] . : |<== >>>> >>>| . : 1442 * . : . : 1443 * .B7' :B0 B1 B2 B3 B4 B5 B6 .B7 :B0" 1444 * |<-------------- B-Frame -------------->| 1445 * 1446 */ 1447 sqh->qh.qh_endphub = htole32( 1448 EHCI_QH_SET_MULT(1) | 1449 EHCI_QH_SET_SMASK(xfertype == UE_INTERRUPT ? 0x08 : 0) 1450 ); 1451 if (speed != EHCI_QH_SPEED_HIGH) { 1452 sqh->qh.qh_endphub |= htole32( 1453 EHCI_QH_SET_HUBA(hshubaddr) | 1454 EHCI_QH_SET_PORT(hshubport) | 1455 EHCI_QH_SET_CMASK(0xe0) 1456 ); 1457 } 1458 sqh->qh.qh_curqtd = htole32(EHCI_LINK_TERMINATE); 1459 /* Fill the overlay qTD */ 1460 sqh->qh.qh_qtd.qtd_next = htole32(EHCI_LINK_TERMINATE); 1461 sqh->qh.qh_qtd.qtd_altnext = htole32(EHCI_LINK_TERMINATE); 1462 sqh->qh.qh_qtd.qtd_status = 1463 htole32(EHCI_QTD_SET_TOGGLE(pipe->endpoint->savedtoggle)); 1464 1465 usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh), 1466 BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 1467 epipe->sqh = sqh; 1468 } /*xfertype == UE_ISOC*/ 1469 1470 switch (xfertype) { 1471 case UE_CONTROL: 1472 err = usb_allocmem(&sc->sc_bus, sizeof(usb_device_request_t), 1473 0, &epipe->u.ctl.reqdma); 1474 if (err) { 1475 ehci_free_sqh(sc, sqh); 1476 return (err); 1477 } 1478 pipe->methods = &ehci_device_ctrl_methods; 1479 s = splusb(); 1480 ehci_add_qh(sqh, sc->sc_async_head); 1481 splx(s); 1482 break; 1483 case UE_BULK: 1484 pipe->methods = &ehci_device_bulk_methods; 1485 s = splusb(); 1486 ehci_add_qh(sqh, sc->sc_async_head); 1487 splx(s); 1488 break; 1489 case UE_INTERRUPT: 1490 pipe->methods = &ehci_device_intr_methods; 1491 ival = pipe->interval; 1492 if (ival == USBD_DEFAULT_INTERVAL) 1493 ival = ed->bInterval; 1494 s = splusb(); 1495 err = ehci_device_setintr(sc, sqh, ival); 1496 splx(s); 1497 return (err); 1498 case UE_ISOCHRONOUS: 1499 switch (speed) { 1500 case EHCI_QH_SPEED_HIGH: 1501 case EHCI_QH_SPEED_FULL: 1502 pipe->methods = &ehci_device_isoc_methods; 1503 break; 1504 case EHCI_QH_SPEED_LOW: 1505 default: 1506 return (USBD_INVAL); 1507 } 1508 /* Spec page 271 says intervals > 16 are invalid */ 1509 if (ed->bInterval == 0 || ed->bInterval > 16) { 1510 printf("ehci: opening pipe with invalid bInterval\n"); 1511 return (USBD_INVAL); 1512 } 1513 if (UGETW(ed->wMaxPacketSize) == 0) { 1514 printf("ehci: zero length endpoint open request\n"); 1515 return (USBD_INVAL); 1516 } 1517 epipe->u.isoc.next_frame = 0; 1518 epipe->u.isoc.cur_xfers = 0; 1519 break; 1520 default: 1521 DPRINTF(("ehci: bad xfer type %d\n", xfertype)); 1522 return (USBD_INVAL); 1523 } 1524 return (USBD_NORMAL_COMPLETION); 1525 } 1526 1527 /* 1528 * Add an ED to the schedule. Called at splusb(). 1529 * If in the async schedule, it will always have a next. 1530 * If in the intr schedule it may not. 1531 */ 1532 void 1533 ehci_add_qh(struct ehci_soft_qh *sqh, struct ehci_soft_qh *head) 1534 { 1535 splsoftassert(IPL_SOFTUSB); 1536 1537 usb_syncmem(&head->dma, head->offs + offsetof(struct ehci_qh, qh_link), 1538 sizeof(head->qh.qh_link), BUS_DMASYNC_POSTWRITE); 1539 sqh->next = head->next; 1540 sqh->prev = head; 1541 sqh->qh.qh_link = head->qh.qh_link; 1542 usb_syncmem(&sqh->dma, sqh->offs + offsetof(struct ehci_qh, qh_link), 1543 sizeof(sqh->qh.qh_link), BUS_DMASYNC_PREWRITE); 1544 head->next = sqh; 1545 if (sqh->next) 1546 sqh->next->prev = sqh; 1547 head->qh.qh_link = htole32(sqh->physaddr | EHCI_LINK_QH); 1548 usb_syncmem(&head->dma, head->offs + offsetof(struct ehci_qh, qh_link), 1549 sizeof(head->qh.qh_link), BUS_DMASYNC_PREWRITE); 1550 } 1551 1552 /* 1553 * Remove an ED from the schedule. Called at splusb(). 1554 * Will always have a 'next' if it's in the async list as it's circular. 1555 */ 1556 void 1557 ehci_rem_qh(struct ehci_softc *sc, struct ehci_soft_qh *sqh) 1558 { 1559 splsoftassert(IPL_SOFTUSB); 1560 /* XXX */ 1561 usb_syncmem(&sqh->dma, sqh->offs + offsetof(struct ehci_qh, qh_link), 1562 sizeof(sqh->qh.qh_link), BUS_DMASYNC_POSTWRITE); 1563 sqh->prev->qh.qh_link = sqh->qh.qh_link; 1564 sqh->prev->next = sqh->next; 1565 if (sqh->next) 1566 sqh->next->prev = sqh->prev; 1567 usb_syncmem(&sqh->prev->dma, 1568 sqh->prev->offs + offsetof(struct ehci_qh, qh_link), 1569 sizeof(sqh->prev->qh.qh_link), BUS_DMASYNC_PREWRITE); 1570 1571 ehci_sync_hc(sc); 1572 } 1573 1574 void 1575 ehci_set_qh_qtd(struct ehci_soft_qh *sqh, struct ehci_soft_qtd *sqtd) 1576 { 1577 int i; 1578 u_int32_t status; 1579 1580 /* Save toggle bit and ping status. */ 1581 usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh), 1582 BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD); 1583 status = sqh->qh.qh_qtd.qtd_status & 1584 htole32(EHCI_QTD_TOGGLE_MASK | 1585 EHCI_QTD_SET_STATUS(EHCI_QTD_PINGSTATE)); 1586 /* Set HALTED to make hw leave it alone. */ 1587 sqh->qh.qh_qtd.qtd_status = 1588 htole32(EHCI_QTD_SET_STATUS(EHCI_QTD_HALTED)); 1589 usb_syncmem(&sqh->dma, 1590 sqh->offs + offsetof(struct ehci_qh, qh_qtd.qtd_status), 1591 sizeof(sqh->qh.qh_qtd.qtd_status), 1592 BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 1593 sqh->qh.qh_curqtd = 0; 1594 sqh->qh.qh_qtd.qtd_next = htole32(sqtd->physaddr); 1595 sqh->qh.qh_qtd.qtd_altnext = htole32(EHCI_LINK_TERMINATE); 1596 for (i = 0; i < EHCI_QTD_NBUFFERS; i++) 1597 sqh->qh.qh_qtd.qtd_buffer[i] = 0; 1598 sqh->sqtd = sqtd; 1599 usb_syncmem(&sqh->dma, sqh->offs, sizeof(sqh->qh), 1600 BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 1601 /* Set !HALTED && !ACTIVE to start execution, preserve some fields */ 1602 sqh->qh.qh_qtd.qtd_status = status; 1603 usb_syncmem(&sqh->dma, 1604 sqh->offs + offsetof(struct ehci_qh, qh_qtd.qtd_status), 1605 sizeof(sqh->qh.qh_qtd.qtd_status), 1606 BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 1607 } 1608 1609 /* 1610 * Ensure that the HC has released all references to the QH. We do this 1611 * by asking for a Async Advance Doorbell interrupt and then we wait for 1612 * the interrupt. 1613 * To make this easier we first obtain exclusive use of the doorbell. 1614 */ 1615 void 1616 ehci_sync_hc(struct ehci_softc *sc) 1617 { 1618 int s, error; 1619 int tries = 0; 1620 1621 if (sc->sc_bus.dying) { 1622 return; 1623 } 1624 1625 /* get doorbell */ 1626 rw_enter_write(&sc->sc_doorbell_lock); 1627 s = splhardusb(); 1628 do { 1629 EOWRITE4(sc, EHCI_USBCMD, EOREAD4(sc, EHCI_USBCMD) | 1630 EHCI_CMD_IAAD); 1631 error = tsleep(&sc->sc_async_head, PZERO, "ehcidi", hz / 2); 1632 } while (error && ++tries < 10); 1633 splx(s); 1634 /* release doorbell */ 1635 rw_exit_write(&sc->sc_doorbell_lock); 1636 #ifdef DIAGNOSTIC 1637 if (error) 1638 printf("ehci_sync_hc: tsleep() = %d\n", error); 1639 #endif 1640 } 1641 1642 void 1643 ehci_rem_itd_chain(struct ehci_softc *sc, struct ehci_xfer *ex) 1644 { 1645 struct ehci_soft_itd *itd, *prev = NULL; 1646 1647 splsoftassert(IPL_SOFTUSB); 1648 1649 KASSERT(ex->itdstart != NULL && ex->itdend != NULL); 1650 1651 for (itd = ex->itdstart; itd != NULL; itd = itd->xfer_next) { 1652 prev = itd->u.frame_list.prev; 1653 /* Unlink itd from hardware chain, or frame array */ 1654 if (prev == NULL) { /* We're at the table head */ 1655 sc->sc_softitds[itd->slot] = itd->u.frame_list.next; 1656 sc->sc_flist[itd->slot] = itd->itd.itd_next; 1657 usb_syncmem(&sc->sc_fldma, 1658 sizeof(uint32_t) * itd->slot, sizeof(uint32_t), 1659 BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 1660 1661 if (itd->u.frame_list.next != NULL) 1662 itd->u.frame_list.next->u.frame_list.prev = 1663 NULL; 1664 } else { 1665 /* XXX this part is untested... */ 1666 prev->itd.itd_next = itd->itd.itd_next; 1667 usb_syncmem(&itd->dma, 1668 itd->offs + offsetof(struct ehci_itd, itd_next), 1669 sizeof(itd->itd.itd_next), BUS_DMASYNC_PREWRITE); 1670 1671 prev->u.frame_list.next = itd->u.frame_list.next; 1672 if (itd->u.frame_list.next != NULL) 1673 itd->u.frame_list.next->u.frame_list.prev = 1674 prev; 1675 } 1676 } 1677 } 1678 1679 void 1680 ehci_free_itd_chain(struct ehci_softc *sc, struct ehci_xfer *ex) 1681 { 1682 struct ehci_soft_itd *itd, *prev = NULL; 1683 1684 splsoftassert(IPL_SOFTUSB); 1685 1686 KASSERT(ex->itdstart != NULL && ex->itdend != NULL); 1687 1688 for (itd = ex->itdstart; itd != NULL; itd = itd->xfer_next) { 1689 if (prev != NULL) 1690 ehci_free_itd(sc, prev); 1691 prev = itd; 1692 } 1693 if (prev) 1694 ehci_free_itd(sc, prev); 1695 ex->itdstart = NULL; 1696 ex->itdend = NULL; 1697 } 1698 1699 /* 1700 * Data structures and routines to emulate the root hub. 1701 */ 1702 usb_device_descriptor_t ehci_devd = { 1703 USB_DEVICE_DESCRIPTOR_SIZE, 1704 UDESC_DEVICE, /* type */ 1705 {0x00, 0x02}, /* USB version */ 1706 UDCLASS_HUB, /* class */ 1707 UDSUBCLASS_HUB, /* subclass */ 1708 UDPROTO_HSHUBSTT, /* protocol */ 1709 64, /* max packet */ 1710 {0},{0},{0x00,0x01}, /* device id */ 1711 1,2,0, /* string indicies */ 1712 1 /* # of configurations */ 1713 }; 1714 1715 usb_device_qualifier_t ehci_odevd = { 1716 USB_DEVICE_DESCRIPTOR_SIZE, 1717 UDESC_DEVICE_QUALIFIER, /* type */ 1718 {0x00, 0x02}, /* USB version */ 1719 UDCLASS_HUB, /* class */ 1720 UDSUBCLASS_HUB, /* subclass */ 1721 UDPROTO_FSHUB, /* protocol */ 1722 64, /* max packet */ 1723 1, /* # of configurations */ 1724 0 1725 }; 1726 1727 usb_config_descriptor_t ehci_confd = { 1728 USB_CONFIG_DESCRIPTOR_SIZE, 1729 UDESC_CONFIG, 1730 {USB_CONFIG_DESCRIPTOR_SIZE + 1731 USB_INTERFACE_DESCRIPTOR_SIZE + 1732 USB_ENDPOINT_DESCRIPTOR_SIZE}, 1733 1, 1734 1, 1735 0, 1736 UC_SELF_POWERED, 1737 0 /* max power */ 1738 }; 1739 1740 usb_interface_descriptor_t ehci_ifcd = { 1741 USB_INTERFACE_DESCRIPTOR_SIZE, 1742 UDESC_INTERFACE, 1743 0, 1744 0, 1745 1, 1746 UICLASS_HUB, 1747 UISUBCLASS_HUB, 1748 UIPROTO_HSHUBSTT, 1749 0 1750 }; 1751 1752 usb_endpoint_descriptor_t ehci_endpd = { 1753 USB_ENDPOINT_DESCRIPTOR_SIZE, 1754 UDESC_ENDPOINT, 1755 UE_DIR_IN | EHCI_INTR_ENDPT, 1756 UE_INTERRUPT, 1757 {8, 0}, /* max packet */ 1758 12 1759 }; 1760 1761 usb_hub_descriptor_t ehci_hubd = { 1762 USB_HUB_DESCRIPTOR_SIZE, 1763 UDESC_HUB, 1764 0, 1765 {0,0}, 1766 0, 1767 0, 1768 {0}, 1769 }; 1770 1771 /* 1772 * Simulate a hardware hub by handling all the necessary requests. 1773 */ 1774 usbd_status 1775 ehci_root_ctrl_transfer(struct usbd_xfer *xfer) 1776 { 1777 usbd_status err; 1778 1779 /* Insert last in queue. */ 1780 err = usb_insert_transfer(xfer); 1781 if (err) 1782 return (err); 1783 1784 /* Pipe isn't running, start first */ 1785 return (ehci_root_ctrl_start(SIMPLEQ_FIRST(&xfer->pipe->queue))); 1786 } 1787 1788 usbd_status 1789 ehci_root_ctrl_start(struct usbd_xfer *xfer) 1790 { 1791 struct ehci_softc *sc = (struct ehci_softc *)xfer->device->bus; 1792 usb_device_request_t *req; 1793 void *buf = NULL; 1794 int port, i; 1795 int s, len, value, index, l, totlen = 0; 1796 usb_port_status_t ps; 1797 usb_hub_descriptor_t hubd; 1798 usbd_status err; 1799 u_int32_t v; 1800 1801 if (sc->sc_bus.dying) 1802 return (USBD_IOERROR); 1803 1804 #ifdef DIAGNOSTIC 1805 if (!(xfer->rqflags & URQ_REQUEST)) 1806 /* XXX panic */ 1807 return (USBD_INVAL); 1808 #endif 1809 req = &xfer->request; 1810 1811 DPRINTFN(4,("ehci_root_ctrl_start: type=0x%02x request=%02x\n", 1812 req->bmRequestType, req->bRequest)); 1813 1814 len = UGETW(req->wLength); 1815 value = UGETW(req->wValue); 1816 index = UGETW(req->wIndex); 1817 1818 if (len != 0) 1819 buf = KERNADDR(&xfer->dmabuf, 0); 1820 1821 #define C(x,y) ((x) | ((y) << 8)) 1822 switch(C(req->bRequest, req->bmRequestType)) { 1823 case C(UR_CLEAR_FEATURE, UT_WRITE_DEVICE): 1824 case C(UR_CLEAR_FEATURE, UT_WRITE_INTERFACE): 1825 case C(UR_CLEAR_FEATURE, UT_WRITE_ENDPOINT): 1826 /* 1827 * DEVICE_REMOTE_WAKEUP and ENDPOINT_HALT are no-ops 1828 * for the integrated root hub. 1829 */ 1830 break; 1831 case C(UR_GET_CONFIG, UT_READ_DEVICE): 1832 if (len > 0) { 1833 *(u_int8_t *)buf = sc->sc_conf; 1834 totlen = 1; 1835 } 1836 break; 1837 case C(UR_GET_DESCRIPTOR, UT_READ_DEVICE): 1838 DPRINTFN(8,("ehci_root_ctrl_start: wValue=0x%04x\n", value)); 1839 switch(value >> 8) { 1840 case UDESC_DEVICE: 1841 if ((value & 0xff) != 0) { 1842 err = USBD_IOERROR; 1843 goto ret; 1844 } 1845 totlen = l = min(len, USB_DEVICE_DESCRIPTOR_SIZE); 1846 USETW(ehci_devd.idVendor, sc->sc_id_vendor); 1847 memcpy(buf, &ehci_devd, l); 1848 break; 1849 /* 1850 * We can't really operate at another speed, but the spec says 1851 * we need this descriptor. 1852 */ 1853 case UDESC_DEVICE_QUALIFIER: 1854 if ((value & 0xff) != 0) { 1855 err = USBD_IOERROR; 1856 goto ret; 1857 } 1858 totlen = l = min(len, USB_DEVICE_DESCRIPTOR_SIZE); 1859 memcpy(buf, &ehci_odevd, l); 1860 break; 1861 /* 1862 * We can't really operate at another speed, but the spec says 1863 * we need this descriptor. 1864 */ 1865 case UDESC_OTHER_SPEED_CONFIGURATION: 1866 case UDESC_CONFIG: 1867 if ((value & 0xff) != 0) { 1868 err = USBD_IOERROR; 1869 goto ret; 1870 } 1871 totlen = l = min(len, USB_CONFIG_DESCRIPTOR_SIZE); 1872 memcpy(buf, &ehci_confd, l); 1873 ((usb_config_descriptor_t *)buf)->bDescriptorType = 1874 value >> 8; 1875 buf = (char *)buf + l; 1876 len -= l; 1877 l = min(len, USB_INTERFACE_DESCRIPTOR_SIZE); 1878 totlen += l; 1879 memcpy(buf, &ehci_ifcd, l); 1880 buf = (char *)buf + l; 1881 len -= l; 1882 l = min(len, USB_ENDPOINT_DESCRIPTOR_SIZE); 1883 totlen += l; 1884 memcpy(buf, &ehci_endpd, l); 1885 break; 1886 case UDESC_STRING: 1887 if (len == 0) 1888 break; 1889 *(u_int8_t *)buf = 0; 1890 totlen = 1; 1891 switch (value & 0xff) { 1892 case 0: /* Language table */ 1893 totlen = usbd_str(buf, len, "\001"); 1894 break; 1895 case 1: /* Vendor */ 1896 totlen = usbd_str(buf, len, sc->sc_vendor); 1897 break; 1898 case 2: /* Product */ 1899 totlen = usbd_str(buf, len, "EHCI root hub"); 1900 break; 1901 } 1902 break; 1903 default: 1904 err = USBD_IOERROR; 1905 goto ret; 1906 } 1907 break; 1908 case C(UR_GET_INTERFACE, UT_READ_INTERFACE): 1909 if (len > 0) { 1910 *(u_int8_t *)buf = 0; 1911 totlen = 1; 1912 } 1913 break; 1914 case C(UR_GET_STATUS, UT_READ_DEVICE): 1915 if (len > 1) { 1916 USETW(((usb_status_t *)buf)->wStatus,UDS_SELF_POWERED); 1917 totlen = 2; 1918 } 1919 break; 1920 case C(UR_GET_STATUS, UT_READ_INTERFACE): 1921 case C(UR_GET_STATUS, UT_READ_ENDPOINT): 1922 if (len > 1) { 1923 USETW(((usb_status_t *)buf)->wStatus, 0); 1924 totlen = 2; 1925 } 1926 break; 1927 case C(UR_SET_ADDRESS, UT_WRITE_DEVICE): 1928 if (value >= USB_MAX_DEVICES) { 1929 err = USBD_IOERROR; 1930 goto ret; 1931 } 1932 break; 1933 case C(UR_SET_CONFIG, UT_WRITE_DEVICE): 1934 if (value != 0 && value != 1) { 1935 err = USBD_IOERROR; 1936 goto ret; 1937 } 1938 sc->sc_conf = value; 1939 break; 1940 case C(UR_SET_DESCRIPTOR, UT_WRITE_DEVICE): 1941 break; 1942 case C(UR_SET_FEATURE, UT_WRITE_DEVICE): 1943 case C(UR_SET_FEATURE, UT_WRITE_INTERFACE): 1944 case C(UR_SET_FEATURE, UT_WRITE_ENDPOINT): 1945 err = USBD_IOERROR; 1946 goto ret; 1947 case C(UR_SET_INTERFACE, UT_WRITE_INTERFACE): 1948 break; 1949 case C(UR_SYNCH_FRAME, UT_WRITE_ENDPOINT): 1950 break; 1951 /* Hub requests */ 1952 case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_DEVICE): 1953 break; 1954 case C(UR_CLEAR_FEATURE, UT_WRITE_CLASS_OTHER): 1955 DPRINTFN(8, ("ehci_root_ctrl_start: UR_CLEAR_PORT_FEATURE " 1956 "port=%d feature=%d\n", index, value)); 1957 if (index < 1 || index > sc->sc_noport) { 1958 err = USBD_IOERROR; 1959 goto ret; 1960 } 1961 port = EHCI_PORTSC(index); 1962 v = EOREAD4(sc, port) &~ EHCI_PS_CLEAR; 1963 switch(value) { 1964 case UHF_PORT_ENABLE: 1965 EOWRITE4(sc, port, v &~ EHCI_PS_PE); 1966 break; 1967 case UHF_PORT_SUSPEND: 1968 EOWRITE4(sc, port, v &~ EHCI_PS_SUSP); 1969 break; 1970 case UHF_PORT_POWER: 1971 EOWRITE4(sc, port, v &~ EHCI_PS_PP); 1972 break; 1973 case UHF_PORT_TEST: 1974 DPRINTFN(2,("ehci_root_ctrl_start: " 1975 "clear port test %d\n", index)); 1976 break; 1977 case UHF_PORT_INDICATOR: 1978 DPRINTFN(2,("ehci_root_ctrl_start: " 1979 "clear port index %d\n", index)); 1980 EOWRITE4(sc, port, v &~ EHCI_PS_PIC); 1981 break; 1982 case UHF_C_PORT_CONNECTION: 1983 EOWRITE4(sc, port, v | EHCI_PS_CSC); 1984 break; 1985 case UHF_C_PORT_ENABLE: 1986 EOWRITE4(sc, port, v | EHCI_PS_PEC); 1987 break; 1988 case UHF_C_PORT_SUSPEND: 1989 /* how? */ 1990 break; 1991 case UHF_C_PORT_OVER_CURRENT: 1992 EOWRITE4(sc, port, v | EHCI_PS_OCC); 1993 break; 1994 case UHF_C_PORT_RESET: 1995 sc->sc_isreset = 0; 1996 break; 1997 default: 1998 err = USBD_IOERROR; 1999 goto ret; 2000 } 2001 break; 2002 case C(UR_GET_DESCRIPTOR, UT_READ_CLASS_DEVICE): 2003 if ((value & 0xff) != 0) { 2004 err = USBD_IOERROR; 2005 goto ret; 2006 } 2007 hubd = ehci_hubd; 2008 hubd.bNbrPorts = sc->sc_noport; 2009 v = EREAD4(sc, EHCI_HCSPARAMS); 2010 USETW(hubd.wHubCharacteristics, 2011 (EHCI_HCS_PPC(v) ? UHD_PWR_INDIVIDUAL : UHD_PWR_NO_SWITCH) | 2012 (EHCI_HCS_P_INDICATOR(v) ? UHD_PORT_IND : 0)); 2013 hubd.bPwrOn2PwrGood = 200; /* XXX can't find out? */ 2014 for (i = 0, l = sc->sc_noport; l > 0; i++, l -= 8, v >>= 8) 2015 hubd.DeviceRemovable[i++] = 0; /* XXX can't find out? */ 2016 hubd.bDescLength = USB_HUB_DESCRIPTOR_SIZE + i; 2017 l = min(len, hubd.bDescLength); 2018 totlen = l; 2019 memcpy(buf, &hubd, l); 2020 break; 2021 case C(UR_GET_STATUS, UT_READ_CLASS_DEVICE): 2022 if (len != 4) { 2023 err = USBD_IOERROR; 2024 goto ret; 2025 } 2026 memset(buf, 0, len); /* ? XXX */ 2027 totlen = len; 2028 break; 2029 case C(UR_GET_STATUS, UT_READ_CLASS_OTHER): 2030 DPRINTFN(8,("ehci_root_ctrl_start: get port status i=%d\n", 2031 index)); 2032 if (index < 1 || index > sc->sc_noport) { 2033 err = USBD_IOERROR; 2034 goto ret; 2035 } 2036 if (len != 4) { 2037 err = USBD_IOERROR; 2038 goto ret; 2039 } 2040 v = EOREAD4(sc, EHCI_PORTSC(index)); 2041 DPRINTFN(8,("ehci_root_ctrl_start: port status=0x%04x\n", v)); 2042 i = UPS_HIGH_SPEED; 2043 if (v & EHCI_PS_CS) i |= UPS_CURRENT_CONNECT_STATUS; 2044 if (v & EHCI_PS_PE) i |= UPS_PORT_ENABLED; 2045 if (v & EHCI_PS_SUSP) i |= UPS_SUSPEND; 2046 if (v & EHCI_PS_OCA) i |= UPS_OVERCURRENT_INDICATOR; 2047 if (v & EHCI_PS_PR) i |= UPS_RESET; 2048 if (v & EHCI_PS_PP) i |= UPS_PORT_POWER; 2049 USETW(ps.wPortStatus, i); 2050 i = 0; 2051 if (v & EHCI_PS_CSC) i |= UPS_C_CONNECT_STATUS; 2052 if (v & EHCI_PS_PEC) i |= UPS_C_PORT_ENABLED; 2053 if (v & EHCI_PS_OCC) i |= UPS_C_OVERCURRENT_INDICATOR; 2054 if (sc->sc_isreset) i |= UPS_C_PORT_RESET; 2055 USETW(ps.wPortChange, i); 2056 l = min(len, sizeof(ps)); 2057 memcpy(buf, &ps, l); 2058 totlen = l; 2059 break; 2060 case C(UR_SET_DESCRIPTOR, UT_WRITE_CLASS_DEVICE): 2061 err = USBD_IOERROR; 2062 goto ret; 2063 case C(UR_SET_FEATURE, UT_WRITE_CLASS_DEVICE): 2064 break; 2065 case C(UR_SET_FEATURE, UT_WRITE_CLASS_OTHER): 2066 if (index < 1 || index > sc->sc_noport) { 2067 err = USBD_IOERROR; 2068 goto ret; 2069 } 2070 port = EHCI_PORTSC(index); 2071 v = EOREAD4(sc, port) &~ EHCI_PS_CLEAR; 2072 switch(value) { 2073 case UHF_PORT_ENABLE: 2074 EOWRITE4(sc, port, v | EHCI_PS_PE); 2075 break; 2076 case UHF_PORT_SUSPEND: 2077 EOWRITE4(sc, port, v | EHCI_PS_SUSP); 2078 break; 2079 case UHF_PORT_DISOWN_TO_1_1: 2080 /* enter to Port Reset State */ 2081 v &= ~EHCI_PS_PE; 2082 EOWRITE4(sc, port, v | EHCI_PS_PR); 2083 ehci_disown(sc, index, 0); 2084 break; 2085 case UHF_PORT_RESET: 2086 DPRINTFN(5,("ehci_root_ctrl_start: reset port %d\n", 2087 index)); 2088 if (EHCI_PS_IS_LOWSPEED(v)) { 2089 /* Low speed device, give up ownership. */ 2090 ehci_disown(sc, index, 1); 2091 break; 2092 } 2093 /* Start reset sequence. */ 2094 v &= ~ (EHCI_PS_PE | EHCI_PS_PR); 2095 EOWRITE4(sc, port, v | EHCI_PS_PR); 2096 /* Wait for reset to complete. */ 2097 usb_delay_ms(&sc->sc_bus, USB_PORT_ROOT_RESET_DELAY); 2098 if (sc->sc_bus.dying) { 2099 err = USBD_IOERROR; 2100 goto ret; 2101 } 2102 /* Terminate reset sequence. */ 2103 v = EOREAD4(sc, port); 2104 EOWRITE4(sc, port, v & ~EHCI_PS_PR); 2105 /* Wait for HC to complete reset. */ 2106 usb_delay_ms(&sc->sc_bus, EHCI_PORT_RESET_COMPLETE); 2107 if (sc->sc_bus.dying) { 2108 err = USBD_IOERROR; 2109 goto ret; 2110 } 2111 v = EOREAD4(sc, port); 2112 DPRINTF(("ehci after reset, status=0x%08x\n", v)); 2113 if (v & EHCI_PS_PR) { 2114 printf("%s: port reset timeout\n", 2115 sc->sc_bus.bdev.dv_xname); 2116 err = USBD_IOERROR; 2117 goto ret; 2118 } 2119 if (!(v & EHCI_PS_PE)) { 2120 /* Not a high speed device, give up ownership.*/ 2121 ehci_disown(sc, index, 0); 2122 break; 2123 } 2124 sc->sc_isreset = 1; 2125 DPRINTF(("ehci port %d reset, status = 0x%08x\n", 2126 index, v)); 2127 break; 2128 case UHF_PORT_POWER: 2129 DPRINTFN(2,("ehci_root_ctrl_start: " 2130 "set port power %d\n", index)); 2131 EOWRITE4(sc, port, v | EHCI_PS_PP); 2132 break; 2133 case UHF_PORT_TEST: 2134 DPRINTFN(2,("ehci_root_ctrl_start: " 2135 "set port test %d\n", index)); 2136 break; 2137 case UHF_PORT_INDICATOR: 2138 DPRINTFN(2,("ehci_root_ctrl_start: " 2139 "set port ind %d\n", index)); 2140 EOWRITE4(sc, port, v | EHCI_PS_PIC); 2141 break; 2142 default: 2143 err = USBD_IOERROR; 2144 goto ret; 2145 } 2146 break; 2147 case C(UR_CLEAR_TT_BUFFER, UT_WRITE_CLASS_OTHER): 2148 case C(UR_RESET_TT, UT_WRITE_CLASS_OTHER): 2149 case C(UR_GET_TT_STATE, UT_READ_CLASS_OTHER): 2150 case C(UR_STOP_TT, UT_WRITE_CLASS_OTHER): 2151 break; 2152 default: 2153 err = USBD_IOERROR; 2154 goto ret; 2155 } 2156 xfer->actlen = totlen; 2157 err = USBD_NORMAL_COMPLETION; 2158 ret: 2159 xfer->status = err; 2160 s = splusb(); 2161 usb_transfer_complete(xfer); 2162 splx(s); 2163 return (err); 2164 } 2165 2166 void 2167 ehci_disown(struct ehci_softc *sc, int index, int lowspeed) 2168 { 2169 int port; 2170 u_int32_t v; 2171 2172 port = EHCI_PORTSC(index); 2173 v = EOREAD4(sc, port) &~ EHCI_PS_CLEAR; 2174 EOWRITE4(sc, port, v | EHCI_PS_PO); 2175 } 2176 2177 /* Abort a root control request. */ 2178 void 2179 ehci_root_ctrl_abort(struct usbd_xfer *xfer) 2180 { 2181 /* Nothing to do, all transfers are synchronous. */ 2182 } 2183 2184 /* Close the root pipe. */ 2185 void 2186 ehci_root_ctrl_close(struct usbd_pipe *pipe) 2187 { 2188 /* Nothing to do. */ 2189 } 2190 2191 void 2192 ehci_root_intr_done(struct usbd_xfer *xfer) 2193 { 2194 } 2195 2196 usbd_status 2197 ehci_root_intr_transfer(struct usbd_xfer *xfer) 2198 { 2199 usbd_status err; 2200 2201 /* Insert last in queue. */ 2202 err = usb_insert_transfer(xfer); 2203 if (err) 2204 return (err); 2205 2206 /* Pipe isn't running, start first */ 2207 return (ehci_root_intr_start(SIMPLEQ_FIRST(&xfer->pipe->queue))); 2208 } 2209 2210 usbd_status 2211 ehci_root_intr_start(struct usbd_xfer *xfer) 2212 { 2213 struct ehci_softc *sc = (struct ehci_softc *)xfer->device->bus; 2214 2215 if (sc->sc_bus.dying) 2216 return (USBD_IOERROR); 2217 2218 sc->sc_intrxfer = xfer; 2219 2220 return (USBD_IN_PROGRESS); 2221 } 2222 2223 void 2224 ehci_root_intr_abort(struct usbd_xfer *xfer) 2225 { 2226 struct ehci_softc *sc = (struct ehci_softc *)xfer->device->bus; 2227 int s; 2228 2229 sc->sc_intrxfer = NULL; 2230 2231 xfer->status = USBD_CANCELLED; 2232 s = splusb(); 2233 usb_transfer_complete(xfer); 2234 splx(s); 2235 } 2236 2237 void 2238 ehci_root_intr_close(struct usbd_pipe *pipe) 2239 { 2240 } 2241 2242 void 2243 ehci_root_ctrl_done(struct usbd_xfer *xfer) 2244 { 2245 } 2246 2247 struct ehci_soft_qh * 2248 ehci_alloc_sqh(struct ehci_softc *sc) 2249 { 2250 struct ehci_soft_qh *sqh = NULL; 2251 usbd_status err; 2252 int i, offs; 2253 struct usb_dma dma; 2254 int s; 2255 2256 s = splusb(); 2257 if (sc->sc_freeqhs == NULL) { 2258 DPRINTFN(2, ("ehci_alloc_sqh: allocating chunk\n")); 2259 err = usb_allocmem(&sc->sc_bus, EHCI_SQH_SIZE * EHCI_SQH_CHUNK, 2260 EHCI_PAGE_SIZE, &dma); 2261 if (err) 2262 goto out; 2263 for (i = 0; i < EHCI_SQH_CHUNK; i++) { 2264 offs = i * EHCI_SQH_SIZE; 2265 sqh = KERNADDR(&dma, offs); 2266 sqh->physaddr = DMAADDR(&dma, offs); 2267 sqh->dma = dma; 2268 sqh->offs = offs; 2269 sqh->next = sc->sc_freeqhs; 2270 sc->sc_freeqhs = sqh; 2271 } 2272 } 2273 sqh = sc->sc_freeqhs; 2274 sc->sc_freeqhs = sqh->next; 2275 memset(&sqh->qh, 0, sizeof(struct ehci_qh)); 2276 sqh->next = NULL; 2277 sqh->prev = NULL; 2278 2279 out: 2280 splx(s); 2281 return (sqh); 2282 } 2283 2284 void 2285 ehci_free_sqh(struct ehci_softc *sc, struct ehci_soft_qh *sqh) 2286 { 2287 int s; 2288 2289 s = splusb(); 2290 sqh->next = sc->sc_freeqhs; 2291 sc->sc_freeqhs = sqh; 2292 splx(s); 2293 } 2294 2295 struct ehci_soft_qtd * 2296 ehci_alloc_sqtd(struct ehci_softc *sc) 2297 { 2298 struct ehci_soft_qtd *sqtd = NULL; 2299 usbd_status err; 2300 int i, offs; 2301 struct usb_dma dma; 2302 int s; 2303 2304 s = splusb(); 2305 if (sc->sc_freeqtds == NULL) { 2306 DPRINTFN(2, ("ehci_alloc_sqtd: allocating chunk\n")); 2307 err = usb_allocmem(&sc->sc_bus, EHCI_SQTD_SIZE*EHCI_SQTD_CHUNK, 2308 EHCI_PAGE_SIZE, &dma); 2309 if (err) 2310 goto out; 2311 for(i = 0; i < EHCI_SQTD_CHUNK; i++) { 2312 offs = i * EHCI_SQTD_SIZE; 2313 sqtd = KERNADDR(&dma, offs); 2314 sqtd->physaddr = DMAADDR(&dma, offs); 2315 sqtd->dma = dma; 2316 sqtd->offs = offs; 2317 sqtd->nextqtd = sc->sc_freeqtds; 2318 sc->sc_freeqtds = sqtd; 2319 } 2320 } 2321 2322 sqtd = sc->sc_freeqtds; 2323 sc->sc_freeqtds = sqtd->nextqtd; 2324 memset(&sqtd->qtd, 0, sizeof(struct ehci_qtd)); 2325 sqtd->nextqtd = NULL; 2326 2327 out: 2328 splx(s); 2329 return (sqtd); 2330 } 2331 2332 void 2333 ehci_free_sqtd(struct ehci_softc *sc, struct ehci_soft_qtd *sqtd) 2334 { 2335 int s; 2336 2337 s = splusb(); 2338 sqtd->nextqtd = sc->sc_freeqtds; 2339 sc->sc_freeqtds = sqtd; 2340 splx(s); 2341 } 2342 2343 usbd_status 2344 ehci_alloc_sqtd_chain(struct ehci_softc *sc, u_int alen, struct usbd_xfer *xfer, 2345 struct ehci_soft_qtd **sp, struct ehci_soft_qtd **ep) 2346 { 2347 struct ehci_soft_qtd *next, *cur; 2348 ehci_physaddr_t dataphys, dataphyspage, dataphyslastpage, nextphys; 2349 u_int32_t qtdstatus; 2350 u_int len, curlen; 2351 int mps, i, iscontrol, forceshort; 2352 int rd = usbd_xfer_isread(xfer); 2353 struct usb_dma *dma = &xfer->dmabuf; 2354 2355 DPRINTFN(alen<4*4096,("ehci_alloc_sqtd_chain: start len=%d\n", alen)); 2356 2357 len = alen; 2358 iscontrol = (xfer->pipe->endpoint->edesc->bmAttributes & UE_XFERTYPE) == 2359 UE_CONTROL; 2360 2361 dataphys = DMAADDR(dma, 0); 2362 dataphyslastpage = EHCI_PAGE(dataphys + len - 1); 2363 qtdstatus = EHCI_QTD_ACTIVE | 2364 EHCI_QTD_SET_PID(rd ? EHCI_QTD_PID_IN : EHCI_QTD_PID_OUT) | 2365 EHCI_QTD_SET_CERR(3); /* IOC and BYTES set below */ 2366 mps = UGETW(xfer->pipe->endpoint->edesc->wMaxPacketSize); 2367 forceshort = ((xfer->flags & USBD_FORCE_SHORT_XFER) || len == 0) && 2368 len % mps == 0; 2369 /* 2370 * The control transfer data stage always starts with a toggle of 1. 2371 * For other transfers we let the hardware track the toggle state. 2372 */ 2373 if (iscontrol) 2374 qtdstatus |= EHCI_QTD_SET_TOGGLE(1); 2375 2376 cur = ehci_alloc_sqtd(sc); 2377 *sp = cur; 2378 if (cur == NULL) 2379 goto nomem; 2380 2381 usb_syncmem(dma, 0, alen, 2382 rd ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE); 2383 for (;;) { 2384 dataphyspage = EHCI_PAGE(dataphys); 2385 /* The EHCI hardware can handle at most 5 pages. */ 2386 if (dataphyslastpage - dataphyspage < 2387 EHCI_QTD_NBUFFERS * EHCI_PAGE_SIZE) { 2388 /* we can handle it in this QTD */ 2389 curlen = len; 2390 } else { 2391 /* must use multiple TDs, fill as much as possible. */ 2392 curlen = EHCI_QTD_NBUFFERS * EHCI_PAGE_SIZE - 2393 EHCI_PAGE_OFFSET(dataphys); 2394 #ifdef DIAGNOSTIC 2395 if (curlen > len) { 2396 printf("ehci_alloc_sqtd_chain: curlen=%u " 2397 "len=%u offs=0x%x\n", curlen, len, 2398 EHCI_PAGE_OFFSET(dataphys)); 2399 printf("lastpage=0x%x page=0x%x phys=0x%x\n", 2400 dataphyslastpage, dataphyspage, dataphys); 2401 curlen = len; 2402 } 2403 #endif 2404 /* the length must be a multiple of the max size */ 2405 curlen -= curlen % mps; 2406 DPRINTFN(1,("ehci_alloc_sqtd_chain: multiple QTDs, " 2407 "curlen=%u\n", curlen)); 2408 #ifdef DIAGNOSTIC 2409 if (curlen == 0) 2410 panic("ehci_alloc_std: curlen == 0"); 2411 #endif 2412 } 2413 2414 DPRINTFN(4,("ehci_alloc_sqtd_chain: dataphys=0x%08x " 2415 "dataphyslastpage=0x%08x len=%u curlen=%u\n", 2416 dataphys, dataphyslastpage, len, curlen)); 2417 len -= curlen; 2418 2419 /* 2420 * Allocate another transfer if there's more data left, 2421 * or if force last short transfer flag is set and we're 2422 * allocating a multiple of the max packet size. 2423 */ 2424 if (len != 0 || forceshort) { 2425 next = ehci_alloc_sqtd(sc); 2426 if (next == NULL) 2427 goto nomem; 2428 nextphys = htole32(next->physaddr); 2429 } else { 2430 next = NULL; 2431 nextphys = htole32(EHCI_LINK_TERMINATE); 2432 } 2433 2434 for (i = 0; i * EHCI_PAGE_SIZE < 2435 curlen + EHCI_PAGE_OFFSET(dataphys); i++) { 2436 ehci_physaddr_t a = dataphys + i * EHCI_PAGE_SIZE; 2437 if (i != 0) /* use offset only in first buffer */ 2438 a = EHCI_PAGE(a); 2439 #ifdef DIAGNOSTIC 2440 if (i >= EHCI_QTD_NBUFFERS) { 2441 printf("ehci_alloc_sqtd_chain: i=%d\n", i); 2442 goto nomem; 2443 } 2444 #endif 2445 cur->qtd.qtd_buffer[i] = htole32(a); 2446 cur->qtd.qtd_buffer_hi[i] = 0; 2447 } 2448 cur->nextqtd = next; 2449 cur->qtd.qtd_next = cur->qtd.qtd_altnext = nextphys; 2450 cur->qtd.qtd_status = htole32(qtdstatus | 2451 EHCI_QTD_SET_BYTES(curlen)); 2452 cur->len = curlen; 2453 DPRINTFN(10,("ehci_alloc_sqtd_chain: cbp=0x%08x end=0x%08x\n", 2454 dataphys, dataphys + curlen)); 2455 DPRINTFN(10,("ehci_alloc_sqtd_chain: curlen=%u\n", curlen)); 2456 if (iscontrol) { 2457 /* 2458 * adjust the toggle based on the number of packets 2459 * in this qtd 2460 */ 2461 if ((((curlen + mps - 1) / mps) & 1) || curlen == 0) 2462 qtdstatus ^= EHCI_QTD_TOGGLE_MASK; 2463 } 2464 if (len == 0) { 2465 if (! forceshort) 2466 break; 2467 forceshort = 0; 2468 } 2469 usb_syncmem(&cur->dma, cur->offs, sizeof(cur->qtd), 2470 BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 2471 DPRINTFN(10,("ehci_alloc_sqtd_chain: extend chain\n")); 2472 dataphys += curlen; 2473 cur = next; 2474 } 2475 cur->qtd.qtd_status |= htole32(EHCI_QTD_IOC); 2476 usb_syncmem(&cur->dma, cur->offs, sizeof(cur->qtd), 2477 BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 2478 *ep = cur; 2479 2480 DPRINTFN(10,("ehci_alloc_sqtd_chain: return sqtd=%p sqtdend=%p\n", 2481 *sp, *ep)); 2482 2483 return (USBD_NORMAL_COMPLETION); 2484 2485 nomem: 2486 /* XXX free chain */ 2487 DPRINTFN(-1,("ehci_alloc_sqtd_chain: no memory\n")); 2488 return (USBD_NOMEM); 2489 } 2490 2491 void 2492 ehci_free_sqtd_chain(struct ehci_softc *sc, struct ehci_xfer *ex) 2493 { 2494 struct ehci_pipe *epipe = (struct ehci_pipe *)ex->xfer.pipe; 2495 struct ehci_soft_qtd *sqtd, *next; 2496 2497 DPRINTFN(10,("ehci_free_sqtd_chain: sqtd=%p\n", ex->sqtdstart)); 2498 2499 for (sqtd = ex->sqtdstart; sqtd != NULL; sqtd = next) { 2500 next = sqtd->nextqtd; 2501 ehci_free_sqtd(sc, sqtd); 2502 } 2503 ex->sqtdstart = ex->sqtdend = NULL; 2504 epipe->sqh->sqtd = NULL; 2505 } 2506 2507 struct ehci_soft_itd * 2508 ehci_alloc_itd(struct ehci_softc *sc) 2509 { 2510 struct ehci_soft_itd *itd, *freeitd; 2511 usbd_status err; 2512 int i, s, offs, frindex, previndex; 2513 struct usb_dma dma; 2514 2515 s = splusb(); 2516 2517 /* Find an itd that wasn't freed this frame or last frame. This can 2518 * discard itds that were freed before frindex wrapped around 2519 * XXX - can this lead to thrashing? Could fix by enabling wrap-around 2520 * interrupt and fiddling with list when that happens */ 2521 frindex = (EOREAD4(sc, EHCI_FRINDEX) + 1) >> 3; 2522 previndex = (frindex != 0) ? frindex - 1 : sc->sc_flsize; 2523 2524 freeitd = NULL; 2525 LIST_FOREACH(itd, &sc->sc_freeitds, u.free_list) { 2526 if (itd == NULL) 2527 break; 2528 if (itd->slot != frindex && itd->slot != previndex) { 2529 freeitd = itd; 2530 break; 2531 } 2532 } 2533 2534 if (freeitd == NULL) { 2535 err = usb_allocmem(&sc->sc_bus, EHCI_ITD_SIZE * EHCI_ITD_CHUNK, 2536 EHCI_PAGE_SIZE, &dma); 2537 if (err) { 2538 splx(s); 2539 return (NULL); 2540 } 2541 2542 for (i = 0; i < EHCI_ITD_CHUNK; i++) { 2543 offs = i * EHCI_ITD_SIZE; 2544 itd = KERNADDR(&dma, offs); 2545 itd->physaddr = DMAADDR(&dma, offs); 2546 itd->dma = dma; 2547 itd->offs = offs; 2548 LIST_INSERT_HEAD(&sc->sc_freeitds, itd, u.free_list); 2549 } 2550 freeitd = LIST_FIRST(&sc->sc_freeitds); 2551 } 2552 2553 itd = freeitd; 2554 LIST_REMOVE(itd, u.free_list); 2555 memset(&itd->itd, 0, sizeof(struct ehci_itd)); 2556 usb_syncmem(&itd->dma, itd->offs + offsetof(struct ehci_itd, itd_next), 2557 sizeof(itd->itd.itd_next), BUS_DMASYNC_PREWRITE | 2558 BUS_DMASYNC_PREREAD); 2559 2560 itd->u.frame_list.next = NULL; 2561 itd->u.frame_list.prev = NULL; 2562 itd->xfer_next = NULL; 2563 itd->slot = 0; 2564 splx(s); 2565 2566 return (itd); 2567 } 2568 2569 void 2570 ehci_free_itd(struct ehci_softc *sc, struct ehci_soft_itd *itd) 2571 { 2572 int s; 2573 2574 s = splusb(); 2575 LIST_INSERT_HEAD(&sc->sc_freeitds, itd, u.free_list); 2576 splx(s); 2577 } 2578 2579 /* 2580 * Close a reqular pipe. 2581 * Assumes that there are no pending transactions. 2582 */ 2583 void 2584 ehci_close_pipe(struct usbd_pipe *pipe) 2585 { 2586 struct ehci_pipe *epipe = (struct ehci_pipe *)pipe; 2587 struct ehci_softc *sc = (struct ehci_softc *)pipe->device->bus; 2588 struct ehci_soft_qh *sqh = epipe->sqh; 2589 int s; 2590 2591 s = splusb(); 2592 ehci_rem_qh(sc, sqh); 2593 splx(s); 2594 pipe->endpoint->savedtoggle = 2595 EHCI_QTD_GET_TOGGLE(letoh32(sqh->qh.qh_qtd.qtd_status)); 2596 ehci_free_sqh(sc, epipe->sqh); 2597 } 2598 2599 /* 2600 * Abort a device request. 2601 * If this routine is called at splusb() it guarantees that the request 2602 * will be removed from the hardware scheduling and that the callback 2603 * for it will be called with USBD_CANCELLED status. 2604 * It's impossible to guarantee that the requested transfer will not 2605 * have happened since the hardware runs concurrently. 2606 * If the transaction has already happened we rely on the ordinary 2607 * interrupt processing to process it. 2608 */ 2609 void 2610 ehci_abort_xfer(struct usbd_xfer *xfer, usbd_status status) 2611 { 2612 struct ehci_softc *sc = (struct ehci_softc *)xfer->device->bus; 2613 struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe; 2614 struct ehci_xfer *ex = (struct ehci_xfer*)xfer; 2615 struct ehci_soft_qh *sqh = epipe->sqh; 2616 struct ehci_soft_qtd *sqtd; 2617 int s; 2618 2619 if (sc->sc_bus.dying || xfer->status == USBD_NOT_STARTED) { 2620 s = splusb(); 2621 if (xfer->status != USBD_NOT_STARTED) 2622 TAILQ_REMOVE(&sc->sc_intrhead, ex, inext); 2623 xfer->status = status; /* make software ignore it */ 2624 timeout_del(&xfer->timeout_handle); 2625 usb_rem_task(xfer->device, &xfer->abort_task); 2626 #ifdef DIAGNOSTIC 2627 ex->isdone = 1; 2628 #endif 2629 usb_transfer_complete(xfer); 2630 splx(s); 2631 return; 2632 } 2633 2634 if (xfer->device->bus->intr_context) 2635 panic("ehci_abort_xfer: not in process context"); 2636 2637 /* 2638 * If an abort is already in progress then just wait for it to 2639 * complete and return. 2640 */ 2641 if (ex->ehci_xfer_flags & EHCI_XFER_ABORTING) { 2642 DPRINTFN(2, ("ehci_abort_xfer: already aborting\n")); 2643 /* No need to wait if we're aborting from a timeout. */ 2644 if (status == USBD_TIMEOUT) 2645 return; 2646 /* Override the status which might be USBD_TIMEOUT. */ 2647 xfer->status = status; 2648 DPRINTFN(2, ("ehci_abort_xfer: waiting for abort to finish\n")); 2649 ex->ehci_xfer_flags |= EHCI_XFER_ABORTWAIT; 2650 while (ex->ehci_xfer_flags & EHCI_XFER_ABORTING) 2651 tsleep(&ex->ehci_xfer_flags, PZERO, "ehciaw", 0); 2652 return; 2653 } 2654 2655 /* 2656 * Step 1: Make interrupt routine and timeouts ignore xfer. 2657 */ 2658 s = splusb(); 2659 ex->ehci_xfer_flags |= EHCI_XFER_ABORTING; 2660 xfer->status = status; /* make software ignore it */ 2661 TAILQ_REMOVE(&sc->sc_intrhead, ex, inext); 2662 timeout_del(&xfer->timeout_handle); 2663 usb_rem_task(xfer->device, &xfer->abort_task); 2664 splx(s); 2665 2666 /* 2667 * Step 2: Deactivate all of the qTDs that we will be removing, 2668 * otherwise the queue head may go active again. 2669 */ 2670 usb_syncmem(&sqh->dma, 2671 sqh->offs + offsetof(struct ehci_qh, qh_qtd.qtd_status), 2672 sizeof(sqh->qh.qh_qtd.qtd_status), 2673 BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD); 2674 sqh->qh.qh_qtd.qtd_status = htole32(EHCI_QTD_HALTED); 2675 usb_syncmem(&sqh->dma, 2676 sqh->offs + offsetof(struct ehci_qh, qh_qtd.qtd_status), 2677 sizeof(sqh->qh.qh_qtd.qtd_status), 2678 BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 2679 2680 for (sqtd = ex->sqtdstart; sqtd != NULL; sqtd = sqtd->nextqtd) { 2681 usb_syncmem(&sqtd->dma, 2682 sqtd->offs + offsetof(struct ehci_qtd, qtd_status), 2683 sizeof(sqtd->qtd.qtd_status), 2684 BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD); 2685 sqtd->qtd.qtd_status = htole32(EHCI_QTD_HALTED); 2686 usb_syncmem(&sqtd->dma, 2687 sqtd->offs + offsetof(struct ehci_qtd, qtd_status), 2688 sizeof(sqtd->qtd.qtd_status), 2689 BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 2690 } 2691 ehci_sync_hc(sc); 2692 2693 /* 2694 * Step 3: Make sure the soft interrupt routine has run. This 2695 * should remove any completed items off the queue. 2696 * The hardware has no reference to completed items (TDs). 2697 * It's safe to remove them at any time. 2698 */ 2699 s = splusb(); 2700 sc->sc_softwake = 1; 2701 usb_schedsoftintr(&sc->sc_bus); 2702 tsleep(&sc->sc_softwake, PZERO, "ehciab", 0); 2703 2704 #ifdef DIAGNOSTIC 2705 ex->isdone = 1; 2706 #endif 2707 /* Do the wakeup first to avoid touching the xfer after the callback. */ 2708 ex->ehci_xfer_flags &= ~EHCI_XFER_ABORTING; 2709 if (ex->ehci_xfer_flags & EHCI_XFER_ABORTWAIT) { 2710 ex->ehci_xfer_flags &= ~EHCI_XFER_ABORTWAIT; 2711 wakeup(&ex->ehci_xfer_flags); 2712 } 2713 usb_transfer_complete(xfer); 2714 2715 splx(s); 2716 } 2717 2718 void 2719 ehci_abort_isoc_xfer(struct usbd_xfer *xfer, usbd_status status) 2720 { 2721 struct ehci_softc *sc = (struct ehci_softc *)xfer->device->bus; 2722 struct ehci_xfer *ex = (struct ehci_xfer *)xfer; 2723 ehci_isoc_trans_t trans_status; 2724 struct ehci_soft_itd *itd; 2725 int i; 2726 2727 splsoftassert(IPL_SOFTUSB); 2728 2729 if (sc->sc_bus.dying || xfer->status == USBD_NOT_STARTED) { 2730 if (xfer->status != USBD_NOT_STARTED) 2731 TAILQ_REMOVE(&sc->sc_intrhead, ex, inext); 2732 xfer->status = status; 2733 timeout_del(&xfer->timeout_handle); 2734 usb_rem_task(xfer->device, &xfer->abort_task); 2735 usb_transfer_complete(xfer); 2736 return; 2737 } 2738 2739 /* Transfer is already done. */ 2740 if (xfer->status != USBD_IN_PROGRESS) { 2741 DPRINTF(("%s: already done \n", __func__)); 2742 return; 2743 } 2744 2745 2746 #ifdef DIAGNOSTIC 2747 ex->isdone = 1; 2748 #endif 2749 xfer->status = status; 2750 TAILQ_REMOVE(&sc->sc_intrhead, ex, inext); 2751 timeout_del(&xfer->timeout_handle); 2752 usb_rem_task(xfer->device, &xfer->abort_task); 2753 2754 if (xfer->device->speed == USB_SPEED_HIGH) { 2755 for (itd = ex->itdstart; itd != NULL; itd = itd->xfer_next) { 2756 usb_syncmem(&itd->dma, 2757 itd->offs + offsetof(struct ehci_itd, itd_ctl), 2758 sizeof(itd->itd.itd_ctl), 2759 BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD); 2760 2761 for (i = 0; i < 8; i++) { 2762 trans_status = le32toh(itd->itd.itd_ctl[i]); 2763 trans_status &= ~EHCI_ITD_ACTIVE; 2764 itd->itd.itd_ctl[i] = htole32(trans_status); 2765 } 2766 2767 usb_syncmem(&itd->dma, 2768 itd->offs + offsetof(struct ehci_itd, itd_ctl), 2769 sizeof(itd->itd.itd_ctl), 2770 BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 2771 } 2772 } else { 2773 for (itd = ex->itdstart; itd != NULL; itd = itd->xfer_next) { 2774 usb_syncmem(&itd->dma, 2775 itd->offs + offsetof(struct ehci_sitd, sitd_trans), 2776 sizeof(itd->sitd.sitd_trans), 2777 BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD); 2778 2779 trans_status = le32toh(itd->sitd.sitd_trans); 2780 trans_status &= ~EHCI_SITD_ACTIVE; 2781 itd->sitd.sitd_trans = htole32(trans_status); 2782 2783 usb_syncmem(&itd->dma, 2784 itd->offs + offsetof(struct ehci_sitd, sitd_trans), 2785 sizeof(itd->sitd.sitd_trans), 2786 BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 2787 } 2788 } 2789 2790 sc->sc_softwake = 1; 2791 usb_schedsoftintr(&sc->sc_bus); 2792 tsleep(&sc->sc_softwake, PZERO, "ehciab", 0); 2793 2794 usb_transfer_complete(xfer); 2795 } 2796 2797 void 2798 ehci_timeout(void *addr) 2799 { 2800 struct usbd_xfer *xfer = addr; 2801 struct ehci_softc *sc = (struct ehci_softc *)xfer->device->bus; 2802 2803 if (sc->sc_bus.dying) { 2804 ehci_timeout_task(addr); 2805 return; 2806 } 2807 2808 usb_init_task(&xfer->abort_task, ehci_timeout_task, addr, 2809 USB_TASK_TYPE_ABORT); 2810 usb_add_task(xfer->device, &xfer->abort_task); 2811 } 2812 2813 void 2814 ehci_timeout_task(void *addr) 2815 { 2816 struct usbd_xfer *xfer = addr; 2817 int s; 2818 2819 s = splusb(); 2820 ehci_abort_xfer(xfer, USBD_TIMEOUT); 2821 splx(s); 2822 } 2823 2824 /* 2825 * Some EHCI chips from VIA / ATI seem to trigger interrupts before writing 2826 * back the qTD status, or miss signalling occasionally under heavy load. 2827 * If the host machine is too fast, we can miss transaction completion - when 2828 * we scan the active list the transaction still seems to be active. This 2829 * generally exhibits itself as a umass stall that never recovers. 2830 * 2831 * We work around this behaviour by setting up this callback after any softintr 2832 * that completes with transactions still pending, giving us another chance to 2833 * check for completion after the writeback has taken place. 2834 */ 2835 void 2836 ehci_intrlist_timeout(void *arg) 2837 { 2838 struct ehci_softc *sc = arg; 2839 int s; 2840 2841 if (sc->sc_bus.dying) 2842 return; 2843 2844 s = splusb(); 2845 DPRINTFN(1, ("ehci_intrlist_timeout\n")); 2846 usb_schedsoftintr(&sc->sc_bus); 2847 splx(s); 2848 } 2849 2850 usbd_status 2851 ehci_device_ctrl_transfer(struct usbd_xfer *xfer) 2852 { 2853 usbd_status err; 2854 2855 /* Insert last in queue. */ 2856 err = usb_insert_transfer(xfer); 2857 if (err) 2858 return (err); 2859 2860 /* Pipe isn't running, start first */ 2861 return (ehci_device_ctrl_start(SIMPLEQ_FIRST(&xfer->pipe->queue))); 2862 } 2863 2864 usbd_status 2865 ehci_device_ctrl_start(struct usbd_xfer *xfer) 2866 { 2867 struct ehci_softc *sc = (struct ehci_softc *)xfer->device->bus; 2868 struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe; 2869 struct ehci_xfer *ex = (struct ehci_xfer *)xfer; 2870 usb_device_request_t *req = &xfer->request; 2871 struct ehci_soft_qtd *setup, *stat, *next; 2872 struct ehci_soft_qh *sqh; 2873 u_int len = UGETW(req->wLength); 2874 usbd_status err; 2875 int s; 2876 2877 KASSERT(xfer->rqflags & URQ_REQUEST); 2878 2879 if (sc->sc_bus.dying) 2880 return (USBD_IOERROR); 2881 2882 setup = ehci_alloc_sqtd(sc); 2883 if (setup == NULL) { 2884 err = USBD_NOMEM; 2885 goto bad1; 2886 } 2887 stat = ehci_alloc_sqtd(sc); 2888 if (stat == NULL) { 2889 err = USBD_NOMEM; 2890 goto bad2; 2891 } 2892 2893 sqh = epipe->sqh; 2894 2895 /* Set up data transaction */ 2896 if (len != 0) { 2897 struct ehci_soft_qtd *end; 2898 2899 err = ehci_alloc_sqtd_chain(sc, len, xfer, &next, &end); 2900 if (err) 2901 goto bad3; 2902 end->qtd.qtd_status &= htole32(~EHCI_QTD_IOC); 2903 end->nextqtd = stat; 2904 end->qtd.qtd_next = 2905 end->qtd.qtd_altnext = htole32(stat->physaddr); 2906 usb_syncmem(&end->dma, end->offs, sizeof(end->qtd), 2907 BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 2908 } else { 2909 next = stat; 2910 } 2911 2912 memcpy(KERNADDR(&epipe->u.ctl.reqdma, 0), req, sizeof(*req)); 2913 usb_syncmem(&epipe->u.ctl.reqdma, 0, sizeof *req, BUS_DMASYNC_PREWRITE); 2914 2915 /* Clear toggle */ 2916 setup->qtd.qtd_status = htole32( 2917 EHCI_QTD_ACTIVE | 2918 EHCI_QTD_SET_PID(EHCI_QTD_PID_SETUP) | 2919 EHCI_QTD_SET_CERR(3) | 2920 EHCI_QTD_SET_TOGGLE(0) | 2921 EHCI_QTD_SET_BYTES(sizeof(*req))); 2922 setup->qtd.qtd_buffer[0] = htole32(DMAADDR(&epipe->u.ctl.reqdma, 0)); 2923 setup->qtd.qtd_buffer_hi[0] = 0; 2924 setup->nextqtd = next; 2925 setup->qtd.qtd_next = setup->qtd.qtd_altnext = htole32(next->physaddr); 2926 setup->len = sizeof(*req); 2927 usb_syncmem(&setup->dma, setup->offs, sizeof(setup->qtd), 2928 BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 2929 2930 stat->qtd.qtd_status = htole32( 2931 EHCI_QTD_ACTIVE | 2932 EHCI_QTD_SET_PID(usbd_xfer_isread(xfer) ? 2933 EHCI_QTD_PID_OUT : EHCI_QTD_PID_IN) | 2934 EHCI_QTD_SET_CERR(3) | 2935 EHCI_QTD_SET_TOGGLE(1) | 2936 EHCI_QTD_IOC); 2937 stat->qtd.qtd_buffer[0] = 0; /* XXX not needed? */ 2938 stat->qtd.qtd_buffer_hi[0] = 0; /* XXX not needed? */ 2939 stat->nextqtd = NULL; 2940 stat->qtd.qtd_next = stat->qtd.qtd_altnext = htole32(EHCI_LINK_TERMINATE); 2941 stat->len = 0; 2942 usb_syncmem(&stat->dma, stat->offs, sizeof(stat->qtd), 2943 BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 2944 2945 ex->sqtdstart = setup; 2946 ex->sqtdend = stat; 2947 #ifdef DIAGNOSTIC 2948 if (!ex->isdone) { 2949 printf("%s: not done, ex=%p\n", __func__, ex); 2950 } 2951 ex->isdone = 0; 2952 #endif 2953 2954 /* Insert qTD in QH list. */ 2955 s = splusb(); 2956 ehci_set_qh_qtd(sqh, setup); 2957 if (xfer->timeout && !sc->sc_bus.use_polling) { 2958 timeout_del(&xfer->timeout_handle); 2959 timeout_set(&xfer->timeout_handle, ehci_timeout, xfer); 2960 timeout_add_msec(&xfer->timeout_handle, xfer->timeout); 2961 } 2962 TAILQ_INSERT_TAIL(&sc->sc_intrhead, ex, inext); 2963 xfer->status = USBD_IN_PROGRESS; 2964 splx(s); 2965 2966 return (USBD_IN_PROGRESS); 2967 2968 bad3: 2969 ehci_free_sqtd(sc, stat); 2970 bad2: 2971 ehci_free_sqtd(sc, setup); 2972 bad1: 2973 xfer->status = err; 2974 usb_transfer_complete(xfer); 2975 return (err); 2976 } 2977 2978 void 2979 ehci_device_ctrl_done(struct usbd_xfer *xfer) 2980 { 2981 struct ehci_softc *sc = (struct ehci_softc *)xfer->device->bus; 2982 struct ehci_xfer *ex = (struct ehci_xfer *)xfer; 2983 2984 KASSERT(xfer->rqflags & URQ_REQUEST); 2985 2986 if (xfer->status != USBD_NOMEM) { 2987 ehci_free_sqtd_chain(sc, ex); 2988 } 2989 } 2990 2991 void 2992 ehci_device_ctrl_abort(struct usbd_xfer *xfer) 2993 { 2994 ehci_abort_xfer(xfer, USBD_CANCELLED); 2995 } 2996 2997 void 2998 ehci_device_ctrl_close(struct usbd_pipe *pipe) 2999 { 3000 ehci_close_pipe(pipe); 3001 } 3002 3003 usbd_status 3004 ehci_device_bulk_transfer(struct usbd_xfer *xfer) 3005 { 3006 usbd_status err; 3007 3008 /* Insert last in queue. */ 3009 err = usb_insert_transfer(xfer); 3010 if (err) 3011 return (err); 3012 3013 /* Pipe isn't running, start first */ 3014 return (ehci_device_bulk_start(SIMPLEQ_FIRST(&xfer->pipe->queue))); 3015 } 3016 3017 usbd_status 3018 ehci_device_bulk_start(struct usbd_xfer *xfer) 3019 { 3020 struct ehci_softc *sc = (struct ehci_softc *)xfer->device->bus; 3021 struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe; 3022 struct ehci_xfer *ex = (struct ehci_xfer *)xfer; 3023 struct ehci_soft_qtd *data, *dataend; 3024 struct ehci_soft_qh *sqh; 3025 usbd_status err; 3026 int s; 3027 3028 KASSERT(!(xfer->rqflags & URQ_REQUEST)); 3029 3030 if (sc->sc_bus.dying) 3031 return (USBD_IOERROR); 3032 3033 sqh = epipe->sqh; 3034 3035 err = ehci_alloc_sqtd_chain(sc, xfer->length, xfer, &data, &dataend); 3036 if (err) { 3037 xfer->status = err; 3038 usb_transfer_complete(xfer); 3039 return (err); 3040 } 3041 3042 /* Set up interrupt info. */ 3043 ex->sqtdstart = data; 3044 ex->sqtdend = dataend; 3045 #ifdef DIAGNOSTIC 3046 if (!ex->isdone) { 3047 printf("ehci_device_bulk_start: not done, ex=%p\n", ex); 3048 } 3049 ex->isdone = 0; 3050 #endif 3051 3052 s = splusb(); 3053 ehci_set_qh_qtd(sqh, data); 3054 if (xfer->timeout && !sc->sc_bus.use_polling) { 3055 timeout_del(&xfer->timeout_handle); 3056 timeout_set(&xfer->timeout_handle, ehci_timeout, xfer); 3057 timeout_add_msec(&xfer->timeout_handle, xfer->timeout); 3058 } 3059 TAILQ_INSERT_TAIL(&sc->sc_intrhead, ex, inext); 3060 xfer->status = USBD_IN_PROGRESS; 3061 splx(s); 3062 3063 return (USBD_IN_PROGRESS); 3064 } 3065 3066 void 3067 ehci_device_bulk_abort(struct usbd_xfer *xfer) 3068 { 3069 ehci_abort_xfer(xfer, USBD_CANCELLED); 3070 } 3071 3072 /* 3073 * Close a device bulk pipe. 3074 */ 3075 void 3076 ehci_device_bulk_close(struct usbd_pipe *pipe) 3077 { 3078 ehci_close_pipe(pipe); 3079 } 3080 3081 void 3082 ehci_device_bulk_done(struct usbd_xfer *xfer) 3083 { 3084 struct ehci_softc *sc = (struct ehci_softc *)xfer->device->bus; 3085 struct ehci_xfer *ex = (struct ehci_xfer *)xfer; 3086 3087 if (xfer->status != USBD_NOMEM) { 3088 ehci_free_sqtd_chain(sc, ex); 3089 } 3090 } 3091 3092 usbd_status 3093 ehci_device_setintr(struct ehci_softc *sc, struct ehci_soft_qh *sqh, int ival) 3094 { 3095 struct ehci_soft_islot *isp; 3096 int islot, lev; 3097 3098 /* Find a poll rate that is large enough. */ 3099 for (lev = EHCI_IPOLLRATES - 1; lev > 0; lev--) 3100 if (EHCI_ILEV_IVAL(lev) <= ival) 3101 break; 3102 3103 /* Pick an interrupt slot at the right level. */ 3104 /* XXX could do better than picking at random */ 3105 islot = EHCI_IQHIDX(lev, arc4random()); 3106 3107 sqh->islot = islot; 3108 isp = &sc->sc_islots[islot]; 3109 ehci_add_qh(sqh, isp->sqh); 3110 3111 return (USBD_NORMAL_COMPLETION); 3112 } 3113 3114 usbd_status 3115 ehci_device_intr_transfer(struct usbd_xfer *xfer) 3116 { 3117 usbd_status err; 3118 3119 /* Insert last in queue. */ 3120 err = usb_insert_transfer(xfer); 3121 if (err) 3122 return (err); 3123 3124 /* 3125 * Pipe isn't running (otherwise err would be USBD_INPROG), 3126 * so start it first. 3127 */ 3128 return (ehci_device_intr_start(SIMPLEQ_FIRST(&xfer->pipe->queue))); 3129 } 3130 3131 usbd_status 3132 ehci_device_intr_start(struct usbd_xfer *xfer) 3133 { 3134 struct ehci_softc *sc = (struct ehci_softc *)xfer->device->bus; 3135 struct ehci_xfer *ex = (struct ehci_xfer *)xfer; 3136 struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe; 3137 struct ehci_soft_qtd *data, *dataend; 3138 struct ehci_soft_qh *sqh; 3139 usbd_status err; 3140 int s; 3141 3142 KASSERT(!(xfer->rqflags & URQ_REQUEST)); 3143 3144 if (sc->sc_bus.dying) 3145 return (USBD_IOERROR); 3146 3147 sqh = epipe->sqh; 3148 3149 err = ehci_alloc_sqtd_chain(sc, xfer->length, xfer, &data, &dataend); 3150 if (err) { 3151 xfer->status = err; 3152 usb_transfer_complete(xfer); 3153 return (err); 3154 } 3155 3156 /* Set up interrupt info. */ 3157 ex->sqtdstart = data; 3158 ex->sqtdend = dataend; 3159 #ifdef DIAGNOSTIC 3160 if (!ex->isdone) 3161 printf("ehci_device_intr_start: not done, ex=%p\n", ex); 3162 ex->isdone = 0; 3163 #endif 3164 3165 s = splusb(); 3166 ehci_set_qh_qtd(sqh, data); 3167 if (xfer->timeout && !sc->sc_bus.use_polling) { 3168 timeout_del(&xfer->timeout_handle); 3169 timeout_set(&xfer->timeout_handle, ehci_timeout, xfer); 3170 timeout_add_msec(&xfer->timeout_handle, xfer->timeout); 3171 } 3172 TAILQ_INSERT_TAIL(&sc->sc_intrhead, ex, inext); 3173 xfer->status = USBD_IN_PROGRESS; 3174 splx(s); 3175 3176 return (USBD_IN_PROGRESS); 3177 } 3178 3179 void 3180 ehci_device_intr_abort(struct usbd_xfer *xfer) 3181 { 3182 KASSERT(!xfer->pipe->repeat || xfer->pipe->intrxfer == xfer); 3183 3184 /* 3185 * XXX - abort_xfer uses ehci_sync_hc, which syncs via the advance 3186 * async doorbell. That's dependant on the async list, wheras 3187 * intr xfers are periodic, should not use this? 3188 */ 3189 ehci_abort_xfer(xfer, USBD_CANCELLED); 3190 } 3191 3192 void 3193 ehci_device_intr_close(struct usbd_pipe *pipe) 3194 { 3195 ehci_close_pipe(pipe); 3196 } 3197 3198 void 3199 ehci_device_intr_done(struct usbd_xfer *xfer) 3200 { 3201 struct ehci_softc *sc = (struct ehci_softc *)xfer->device->bus; 3202 struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe; 3203 struct ehci_xfer *ex = (struct ehci_xfer *)xfer; 3204 struct ehci_soft_qtd *data, *dataend; 3205 struct ehci_soft_qh *sqh; 3206 usbd_status err; 3207 int s; 3208 3209 if (xfer->pipe->repeat) { 3210 ehci_free_sqtd_chain(sc, ex); 3211 3212 usb_syncmem(&xfer->dmabuf, 0, xfer->length, 3213 usbd_xfer_isread(xfer) ? 3214 BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE); 3215 sqh = epipe->sqh; 3216 3217 err = ehci_alloc_sqtd_chain(sc, xfer->length, xfer, &data, &dataend); 3218 if (err) { 3219 xfer->status = err; 3220 return; 3221 } 3222 3223 /* Set up interrupt info. */ 3224 ex->sqtdstart = data; 3225 ex->sqtdend = dataend; 3226 #ifdef DIAGNOSTIC 3227 if (!ex->isdone) { 3228 printf("ehci_device_intr_done: not done, ex=%p\n", 3229 ex); 3230 } 3231 ex->isdone = 0; 3232 #endif 3233 3234 s = splusb(); 3235 ehci_set_qh_qtd(sqh, data); 3236 if (xfer->timeout && !sc->sc_bus.use_polling) { 3237 timeout_del(&xfer->timeout_handle); 3238 timeout_set(&xfer->timeout_handle, ehci_timeout, xfer); 3239 timeout_add_msec(&xfer->timeout_handle, xfer->timeout); 3240 } 3241 TAILQ_INSERT_TAIL(&sc->sc_intrhead, ex, inext); 3242 xfer->status = USBD_IN_PROGRESS; 3243 splx(s); 3244 } else if (xfer->status != USBD_NOMEM) { 3245 ehci_free_sqtd_chain(sc, ex); 3246 } 3247 } 3248 3249 usbd_status 3250 ehci_device_isoc_transfer(struct usbd_xfer *xfer) 3251 { 3252 usbd_status err; 3253 3254 err = usb_insert_transfer(xfer); 3255 if (err && err != USBD_IN_PROGRESS) 3256 return (err); 3257 3258 return (ehci_device_isoc_start(xfer)); 3259 } 3260 3261 usbd_status 3262 ehci_device_isoc_start(struct usbd_xfer *xfer) 3263 { 3264 struct ehci_softc *sc = (struct ehci_softc *)xfer->device->bus; 3265 struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe; 3266 struct ehci_xfer *ex = (struct ehci_xfer *)xfer; 3267 usb_endpoint_descriptor_t *ed = xfer->pipe->endpoint->edesc; 3268 uint8_t ival = ed->bInterval; 3269 struct ehci_soft_itd *itd; 3270 int s, frindex; 3271 uint32_t link; 3272 3273 KASSERT(!(xfer->rqflags & URQ_REQUEST)); 3274 KASSERT(ival > 0 && ival <= 16); 3275 3276 /* 3277 * To allow continuous transfers, above we start all transfers 3278 * immediately. However, we're still going to get usbd_start_next call 3279 * this when another xfer completes. So, check if this is already 3280 * in progress or not 3281 */ 3282 if (ex->itdstart != NULL) 3283 return (USBD_IN_PROGRESS); 3284 3285 if (sc->sc_bus.dying) 3286 return (USBD_IOERROR); 3287 3288 /* Why would you do that anyway? */ 3289 if (sc->sc_bus.use_polling) 3290 return (USBD_INVAL); 3291 3292 /* 3293 * To avoid complication, don't allow a request right now that'll span 3294 * the entire frame table. To within 4 frames, to allow some leeway 3295 * on either side of where the hc currently is. 3296 */ 3297 if ((1 << (ival - 1)) * xfer->nframes >= (sc->sc_flsize - 4) * 8) 3298 return (USBD_INVAL); 3299 3300 /* 3301 * Step 1: Allocate and initialize itds. 3302 */ 3303 if (xfer->device->speed == USB_SPEED_HIGH) { 3304 if (ehci_alloc_itd_chain(sc, xfer)) 3305 return (USBD_INVAL); 3306 3307 link = EHCI_LINK_ITD; 3308 } else { 3309 if (ehci_alloc_sitd_chain(sc, xfer)) 3310 return (USBD_INVAL); 3311 3312 link = EHCI_LINK_SITD; 3313 } 3314 3315 #ifdef DIAGNOSTIC 3316 if (!ex->isdone) { 3317 printf("%s: not done, ex=%p\n", __func__, ex); 3318 } 3319 ex->isdone = 0; 3320 #endif 3321 3322 /* 3323 * Part 2: Transfer descriptors have now been set up, now they must 3324 * be scheduled into the period frame list. Erk. Not wanting to 3325 * complicate matters, transfer is denied if the transfer spans 3326 * more than the period frame list. 3327 */ 3328 s = splusb(); 3329 3330 /* Start inserting frames */ 3331 if (epipe->u.isoc.cur_xfers > 0) { 3332 frindex = epipe->u.isoc.next_frame; 3333 } else { 3334 frindex = EOREAD4(sc, EHCI_FRINDEX); 3335 frindex = frindex >> 3; /* Erase microframe index */ 3336 frindex += 2; 3337 } 3338 3339 if (frindex >= sc->sc_flsize) 3340 frindex &= (sc->sc_flsize - 1); 3341 3342 /* What's the frame interval? */ 3343 ival = (1 << (ival - 1)); 3344 if (ival / 8 == 0) 3345 ival = 1; 3346 else 3347 ival /= 8; 3348 3349 /* Abuse the fact that itd_next == sitd_next. */ 3350 for (itd = ex->itdstart; itd != NULL; itd = itd->xfer_next) { 3351 itd->itd.itd_next = sc->sc_flist[frindex]; 3352 if (itd->itd.itd_next == 0) 3353 itd->itd.itd_next = htole32(EHCI_LINK_TERMINATE); 3354 3355 sc->sc_flist[frindex] = htole32(link | itd->physaddr); 3356 itd->u.frame_list.next = sc->sc_softitds[frindex]; 3357 sc->sc_softitds[frindex] = itd; 3358 if (itd->u.frame_list.next != NULL) 3359 itd->u.frame_list.next->u.frame_list.prev = itd; 3360 itd->slot = frindex; 3361 itd->u.frame_list.prev = NULL; 3362 3363 frindex += ival; 3364 if (frindex >= sc->sc_flsize) 3365 frindex -= sc->sc_flsize; 3366 } 3367 3368 epipe->u.isoc.cur_xfers++; 3369 epipe->u.isoc.next_frame = frindex; 3370 3371 TAILQ_INSERT_TAIL(&sc->sc_intrhead, ex, inext); 3372 xfer->status = USBD_IN_PROGRESS; 3373 xfer->done = 0; 3374 splx(s); 3375 3376 return (USBD_IN_PROGRESS); 3377 } 3378 3379 int 3380 ehci_alloc_itd_chain(struct ehci_softc *sc, struct usbd_xfer *xfer) 3381 { 3382 struct ehci_xfer *ex = (struct ehci_xfer *)xfer; 3383 usb_endpoint_descriptor_t *ed = xfer->pipe->endpoint->edesc; 3384 const uint32_t mps = UGETW(ed->wMaxPacketSize); 3385 struct ehci_soft_itd *itd = NULL, *pitd = NULL; 3386 int i, j, nframes, uframes, ufrperframe; 3387 int offs = 0, trans_count = 0; 3388 3389 /* 3390 * How many itds do we need? One per transfer if interval >= 8 3391 * microframes, fewer if we use multiple microframes per frame. 3392 */ 3393 switch (ed->bInterval) { 3394 case 1: 3395 ufrperframe = 8; 3396 break; 3397 case 2: 3398 ufrperframe = 4; 3399 break; 3400 case 3: 3401 ufrperframe = 2; 3402 break; 3403 default: 3404 ufrperframe = 1; 3405 break; 3406 } 3407 nframes = (xfer->nframes + (ufrperframe - 1)) / ufrperframe; 3408 uframes = 8 / ufrperframe; 3409 if (nframes == 0) 3410 return (1); 3411 3412 for (i = 0; i < nframes; i++) { 3413 uint32_t froffs = offs; 3414 3415 itd = ehci_alloc_itd(sc); 3416 if (itd == NULL) { 3417 ehci_free_itd_chain(sc, ex); 3418 return (1); 3419 } 3420 3421 if (pitd != NULL) 3422 pitd->xfer_next = itd; 3423 else 3424 ex->itdstart = itd; 3425 3426 /* 3427 * Step 1.5, initialize uframes 3428 */ 3429 for (j = 0; j < 8; j += uframes) { 3430 /* Calculate which page in the list this starts in */ 3431 int addr = DMAADDR(&xfer->dmabuf, froffs); 3432 addr = EHCI_PAGE_OFFSET(addr) + (offs - froffs); 3433 addr = EHCI_PAGE(addr) / EHCI_PAGE_SIZE; 3434 3435 /* This gets the initial offset into the first page, 3436 * looks how far further along the current uframe 3437 * offset is. Works out how many pages that is. 3438 */ 3439 itd->itd.itd_ctl[j] = htole32( 3440 EHCI_ITD_ACTIVE | 3441 EHCI_ITD_SET_LEN(xfer->frlengths[trans_count]) | 3442 EHCI_ITD_SET_PG(addr) | 3443 EHCI_ITD_SET_OFFS(DMAADDR(&xfer->dmabuf, offs)) 3444 ); 3445 3446 offs += xfer->frlengths[trans_count]; 3447 trans_count++; 3448 3449 if (trans_count >= xfer->nframes) { /*Set IOC*/ 3450 itd->itd.itd_ctl[j] |= htole32(EHCI_ITD_IOC); 3451 break; 3452 } 3453 } 3454 3455 /* Step 1.75, set buffer pointers. To simplify matters, all 3456 * pointers are filled out for the next 7 hardware pages in 3457 * the dma block, so no need to worry what pages to cover 3458 * and what to not. 3459 */ 3460 3461 for (j = 0; j < 7; j++) { 3462 /* 3463 * Don't try to lookup a page that's past the end 3464 * of buffer 3465 */ 3466 int page_offs = EHCI_PAGE(froffs + 3467 (EHCI_PAGE_SIZE * j)); 3468 3469 if (page_offs >= xfer->dmabuf.block->size) 3470 break; 3471 3472 long long page = DMAADDR(&xfer->dmabuf, page_offs); 3473 page = EHCI_PAGE(page); 3474 itd->itd.itd_bufr[j] = htole32(page); 3475 itd->itd.itd_bufr_hi[j] = htole32(page >> 32); 3476 } 3477 3478 /* 3479 * Other special values 3480 */ 3481 itd->itd.itd_bufr[0] |= htole32( 3482 EHCI_ITD_SET_ENDPT(UE_GET_ADDR(ed->bEndpointAddress)) | 3483 EHCI_ITD_SET_DADDR(xfer->pipe->device->address) 3484 ); 3485 3486 itd->itd.itd_bufr[1] |= htole32( 3487 (usbd_xfer_isread(xfer) ? EHCI_ITD_SET_DIR(1) : 0) | 3488 EHCI_ITD_SET_MAXPKT(UE_GET_SIZE(mps)) 3489 ); 3490 /* FIXME: handle invalid trans */ 3491 itd->itd.itd_bufr[2] |= htole32( 3492 EHCI_ITD_SET_MULTI(UE_GET_TRANS(mps)+1) 3493 ); 3494 3495 pitd = itd; 3496 } 3497 3498 ex->itdend = itd; 3499 3500 return (0); 3501 } 3502 3503 int 3504 ehci_alloc_sitd_chain(struct ehci_softc *sc, struct usbd_xfer *xfer) 3505 { 3506 struct ehci_xfer *ex = (struct ehci_xfer *)xfer; 3507 struct usbd_device *hshub = xfer->device->myhsport->parent; 3508 usb_endpoint_descriptor_t *ed = xfer->pipe->endpoint->edesc; 3509 struct ehci_soft_itd *itd = NULL, *pitd = NULL; 3510 uint8_t smask, cmask, tp, uf; 3511 int i, nframes, offs = 0; 3512 uint32_t endp; 3513 3514 nframes = xfer->nframes; 3515 if (nframes == 0) 3516 return (1); 3517 3518 endp = EHCI_SITD_SET_ENDPT(UE_GET_ADDR(ed->bEndpointAddress)) | 3519 EHCI_SITD_SET_ADDR(xfer->device->address) | 3520 EHCI_SITD_SET_PORT(xfer->device->myhsport->portno) | 3521 EHCI_SITD_SET_HUBA(hshub->address); 3522 3523 if (usbd_xfer_isread(xfer)) 3524 endp |= EHCI_SITD_SET_DIR(1); 3525 3526 for (i = 0; i < nframes; i++) { 3527 uint32_t addr = DMAADDR(&xfer->dmabuf, offs); 3528 uint32_t page = EHCI_PAGE(addr + xfer->frlengths[i] - 1); 3529 3530 itd = ehci_alloc_itd(sc); 3531 if (itd == NULL) { 3532 ehci_free_itd_chain(sc, ex); 3533 return (1); 3534 } 3535 if (pitd) 3536 pitd->xfer_next = itd; 3537 else 3538 ex->itdstart = itd; 3539 3540 itd->sitd.sitd_endp = htole32(endp); 3541 itd->sitd.sitd_back = htole32(EHCI_LINK_TERMINATE); 3542 itd->sitd.sitd_trans = htole32( 3543 EHCI_SITD_ACTIVE | 3544 EHCI_SITD_SET_LEN(xfer->frlengths[i]) | 3545 ((i == nframes - 1) ? EHCI_SITD_IOC : 0) 3546 ); 3547 3548 uf = max(1, ((xfer->frlengths[i] + 187) / 188)); 3549 3550 /* 3551 * Since we do not yet budget and schedule micro-frames 3552 * we assume there is no other transfer using the same 3553 * TT. 3554 */ 3555 if (usbd_xfer_isread(xfer)) { 3556 smask = 0x01; 3557 cmask = ((1 << (uf + 2)) - 1) << 2; 3558 } else { 3559 /* Is the payload is greater than 188 bytes? */ 3560 if (uf == 1) 3561 tp = EHCI_SITD_TP_ALL; 3562 else 3563 tp = EHCI_SITD_TP_BEGIN; 3564 3565 page |= EHCI_SITD_SET_TCOUNT(uf) | EHCI_SITD_SET_TP(tp); 3566 smask = (1 << uf) - 1; 3567 cmask = 0x00; 3568 } 3569 3570 itd->sitd.sitd_sched = htole32( 3571 EHCI_SITD_SET_SMASK(smask) | EHCI_SITD_SET_CMASK(cmask) 3572 ); 3573 itd->sitd.sitd_bufr[0] = htole32(addr); 3574 itd->sitd.sitd_bufr[1] = htole32(page); 3575 3576 offs += xfer->frlengths[i]; 3577 pitd = itd; 3578 } 3579 3580 ex->itdend = itd; 3581 3582 return (0); 3583 } 3584 3585 void 3586 ehci_device_isoc_abort(struct usbd_xfer *xfer) 3587 { 3588 int s; 3589 3590 s = splusb(); 3591 ehci_abort_isoc_xfer(xfer, USBD_CANCELLED); 3592 splx(s); 3593 } 3594 3595 void 3596 ehci_device_isoc_close(struct usbd_pipe *pipe) 3597 { 3598 } 3599 3600 void 3601 ehci_device_isoc_done(struct usbd_xfer *xfer) 3602 { 3603 struct ehci_softc *sc = (struct ehci_softc *)xfer->device->bus; 3604 struct ehci_pipe *epipe = (struct ehci_pipe *)xfer->pipe; 3605 struct ehci_xfer *ex = (struct ehci_xfer *)xfer; 3606 int s; 3607 3608 s = splusb(); 3609 epipe->u.isoc.cur_xfers--; 3610 if (xfer->status != USBD_NOMEM) { 3611 ehci_rem_itd_chain(sc, ex); 3612 ehci_free_itd_chain(sc, ex); 3613 } 3614 splx(s); 3615 } 3616