1*5a0a66dbSdamien /* $OpenBSD: if_ipwreg.h,v 1.16 2008/08/28 15:08:38 damien Exp $ */ 2cc0e5093Sderaadt 3cc0e5093Sderaadt /*- 4*5a0a66dbSdamien * Copyright (c) 2004-2008 5cc0e5093Sderaadt * Damien Bergamini <damien.bergamini@free.fr>. All rights reserved. 6cc0e5093Sderaadt * 7*5a0a66dbSdamien * Permission to use, copy, modify, and distribute this software for any 8*5a0a66dbSdamien * purpose with or without fee is hereby granted, provided that the above 9*5a0a66dbSdamien * copyright notice and this permission notice appear in all copies. 10cc0e5093Sderaadt * 11*5a0a66dbSdamien * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 12*5a0a66dbSdamien * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 13*5a0a66dbSdamien * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 14*5a0a66dbSdamien * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 15*5a0a66dbSdamien * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 16*5a0a66dbSdamien * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 17*5a0a66dbSdamien * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 18cc0e5093Sderaadt */ 19cc0e5093Sderaadt 2086f44eaeSdamien #define IPW_NTBD 128 21cc0e5093Sderaadt #define IPW_TBD_SZ (IPW_NTBD * sizeof (struct ipw_bd)) 22cc0e5093Sderaadt #define IPW_NDATA (IPW_NTBD / 2) 2386f44eaeSdamien #define IPW_NRBD 128 24cc0e5093Sderaadt #define IPW_RBD_SZ (IPW_NRBD * sizeof (struct ipw_bd)) 25cc0e5093Sderaadt #define IPW_STATUS_SZ (IPW_NRBD * sizeof (struct ipw_status)) 26cc0e5093Sderaadt 27cc0e5093Sderaadt #define IPW_CSR_INTR 0x0008 28cc0e5093Sderaadt #define IPW_CSR_INTR_MASK 0x000c 29cc0e5093Sderaadt #define IPW_CSR_INDIRECT_ADDR 0x0010 30cc0e5093Sderaadt #define IPW_CSR_INDIRECT_DATA 0x0014 31cc0e5093Sderaadt #define IPW_CSR_AUTOINC_ADDR 0x0018 32cc0e5093Sderaadt #define IPW_CSR_AUTOINC_DATA 0x001c 33cc0e5093Sderaadt #define IPW_CSR_RST 0x0020 34cc0e5093Sderaadt #define IPW_CSR_CTL 0x0024 35cc0e5093Sderaadt #define IPW_CSR_IO 0x0030 364fdf7eb6Sdamien #define IPW_CSR_TX_BD_BASE 0x0200 374fdf7eb6Sdamien #define IPW_CSR_TX_BD_SIZE 0x0204 38cc0e5093Sderaadt #define IPW_CSR_RX_BD_BASE 0x0240 39cc0e5093Sderaadt #define IPW_CSR_RX_STATUS_BASE 0x0244 40cc0e5093Sderaadt #define IPW_CSR_RX_BD_SIZE 0x0248 41cc0e5093Sderaadt #define IPW_CSR_TX_READ_INDEX 0x0280 424fdf7eb6Sdamien #define IPW_CSR_RX_READ_INDEX 0x02a0 434fdf7eb6Sdamien #define IPW_CSR_TABLE1_BASE 0x0380 444fdf7eb6Sdamien #define IPW_CSR_TABLE2_BASE 0x0384 45cc0e5093Sderaadt #define IPW_CSR_TX_WRITE_INDEX 0x0f80 464fdf7eb6Sdamien #define IPW_CSR_RX_WRITE_INDEX 0x0fa0 47cc0e5093Sderaadt 484fdf7eb6Sdamien /* possible flags for register IPW_CSR_INTR */ 49cc0e5093Sderaadt #define IPW_INTR_TX_TRANSFER 0x00000001 50cc0e5093Sderaadt #define IPW_INTR_RX_TRANSFER 0x00000002 51cc0e5093Sderaadt #define IPW_INTR_STATUS_CHANGE 0x00000010 52cc0e5093Sderaadt #define IPW_INTR_COMMAND_DONE 0x00010000 53cc0e5093Sderaadt #define IPW_INTR_FW_INIT_DONE 0x01000000 54cc0e5093Sderaadt #define IPW_INTR_FATAL_ERROR 0x40000000 55cc0e5093Sderaadt #define IPW_INTR_PARITY_ERROR 0x80000000 56cc0e5093Sderaadt 57cc0e5093Sderaadt #define IPW_INTR_MASK \ 58cc0e5093Sderaadt (IPW_INTR_TX_TRANSFER | IPW_INTR_RX_TRANSFER | \ 59cc0e5093Sderaadt IPW_INTR_STATUS_CHANGE | IPW_INTR_COMMAND_DONE | \ 60cc0e5093Sderaadt IPW_INTR_FW_INIT_DONE | IPW_INTR_FATAL_ERROR | \ 61cc0e5093Sderaadt IPW_INTR_PARITY_ERROR) 62cc0e5093Sderaadt 63cc0e5093Sderaadt /* possible flags for register IPW_CSR_RST */ 64cc0e5093Sderaadt #define IPW_RST_PRINCETON_RESET 0x00000001 65cc0e5093Sderaadt #define IPW_RST_SW_RESET 0x00000080 66cc0e5093Sderaadt #define IPW_RST_MASTER_DISABLED 0x00000100 67cc0e5093Sderaadt #define IPW_RST_STOP_MASTER 0x00000200 68cc0e5093Sderaadt 69cc0e5093Sderaadt /* possible flags for register IPW_CSR_CTL */ 70cc0e5093Sderaadt #define IPW_CTL_CLOCK_READY 0x00000001 71cc0e5093Sderaadt #define IPW_CTL_ALLOW_STANDBY 0x00000002 724fdf7eb6Sdamien #define IPW_CTL_INIT 0x00000004 73cc0e5093Sderaadt 74cc0e5093Sderaadt /* possible flags for register IPW_CSR_IO */ 75cc0e5093Sderaadt #define IPW_IO_GPIO1_ENABLE 0x00000008 76cc0e5093Sderaadt #define IPW_IO_GPIO1_MASK 0x0000000c 77cc0e5093Sderaadt #define IPW_IO_GPIO3_MASK 0x000000c0 78cc0e5093Sderaadt #define IPW_IO_LED_OFF 0x00002000 79cc0e5093Sderaadt #define IPW_IO_RADIO_DISABLED 0x00010000 80cc0e5093Sderaadt 81cc0e5093Sderaadt #define IPW_STATE_ASSOCIATED 0x0004 82cc0e5093Sderaadt #define IPW_STATE_ASSOCIATION_LOST 0x0008 83cc0e5093Sderaadt #define IPW_STATE_SCAN_COMPLETE 0x0020 84cc0e5093Sderaadt #define IPW_STATE_RADIO_DISABLED 0x0100 85cc0e5093Sderaadt #define IPW_STATE_DISABLED 0x0200 86cc0e5093Sderaadt #define IPW_STATE_SCANNING 0x0800 87cc0e5093Sderaadt 88cc0e5093Sderaadt /* table1 offsets */ 89cc0e5093Sderaadt #define IPW_INFO_LOCK 480 90d5722625Sdamien #define IPW_INFO_APS_CNT 604 91d5722625Sdamien #define IPW_INFO_APS_BASE 608 92cc0e5093Sderaadt #define IPW_INFO_CARD_DISABLED 628 93cc0e5093Sderaadt #define IPW_INFO_CURRENT_CHANNEL 756 94cc0e5093Sderaadt #define IPW_INFO_CURRENT_TX_RATE 768 95cc0e5093Sderaadt 96cc0e5093Sderaadt /* table2 offsets */ 97cc0e5093Sderaadt #define IPW_INFO_CURRENT_SSID 48 98cc0e5093Sderaadt #define IPW_INFO_CURRENT_BSSID 112 99cc0e5093Sderaadt 100a5fc1cbdSdamien /* supported rates */ 101a5fc1cbdSdamien #define IPW_RATE_DS1 1 102a5fc1cbdSdamien #define IPW_RATE_DS2 2 103a5fc1cbdSdamien #define IPW_RATE_DS5 4 104a5fc1cbdSdamien #define IPW_RATE_DS11 8 105a5fc1cbdSdamien 106cc0e5093Sderaadt /* firmware binary image header */ 107b48ab102Sdamien struct ipw_firmware_hdr { 108daa4cea5Sdamien uint32_t version; 109daa4cea5Sdamien uint32_t main_size; /* firmware size */ 110daa4cea5Sdamien uint32_t ucode_size; /* microcode size */ 111d51d3f93Sdamien } __packed; 112cc0e5093Sderaadt 113cc0e5093Sderaadt /* buffer descriptor */ 114cc0e5093Sderaadt struct ipw_bd { 115daa4cea5Sdamien uint32_t physaddr; 116daa4cea5Sdamien uint32_t len; 117daa4cea5Sdamien uint8_t flags; 118cc0e5093Sderaadt #define IPW_BD_FLAG_TX_FRAME_802_3 0x00 119cc0e5093Sderaadt #define IPW_BD_FLAG_TX_NOT_LAST_FRAGMENT 0x01 120cc0e5093Sderaadt #define IPW_BD_FLAG_TX_FRAME_COMMAND 0x02 121cc0e5093Sderaadt #define IPW_BD_FLAG_TX_FRAME_802_11 0x04 122cc0e5093Sderaadt #define IPW_BD_FLAG_TX_LAST_FRAGMENT 0x08 123daa4cea5Sdamien uint8_t nfrag; /* number of fragments */ 124daa4cea5Sdamien uint8_t reserved[6]; 125d51d3f93Sdamien } __packed; 126cc0e5093Sderaadt 127cc0e5093Sderaadt /* status */ 128cc0e5093Sderaadt struct ipw_status { 129daa4cea5Sdamien uint32_t len; 130daa4cea5Sdamien uint16_t code; 131cc0e5093Sderaadt #define IPW_STATUS_CODE_COMMAND 0 132cc0e5093Sderaadt #define IPW_STATUS_CODE_NEWSTATE 1 133cc0e5093Sderaadt #define IPW_STATUS_CODE_DATA_802_11 2 134cc0e5093Sderaadt #define IPW_STATUS_CODE_DATA_802_3 3 135cc0e5093Sderaadt #define IPW_STATUS_CODE_NOTIFICATION 4 136daa4cea5Sdamien uint8_t flags; 137cc0e5093Sderaadt #define IPW_STATUS_FLAG_DECRYPTED 0x01 138cc0e5093Sderaadt #define IPW_STATUS_FLAG_WEP_ENCRYPTED 0x02 139daa4cea5Sdamien uint8_t rssi; /* received signal strength indicator */ 140d51d3f93Sdamien } __packed; 141cc0e5093Sderaadt 142cc0e5093Sderaadt /* data header */ 143cc0e5093Sderaadt struct ipw_hdr { 144daa4cea5Sdamien uint32_t type; 145cc0e5093Sderaadt #define IPW_HDR_TYPE_SEND 33 146daa4cea5Sdamien uint32_t subtype; 147daa4cea5Sdamien uint8_t encrypted; 148daa4cea5Sdamien uint8_t encrypt; 149daa4cea5Sdamien uint8_t keyidx; 150daa4cea5Sdamien uint8_t keysz; 151daa4cea5Sdamien uint8_t key[IEEE80211_KEYBUF_SIZE]; 152daa4cea5Sdamien uint8_t reserved[10]; 153daa4cea5Sdamien uint8_t src_addr[IEEE80211_ADDR_LEN]; 154daa4cea5Sdamien uint8_t dst_addr[IEEE80211_ADDR_LEN]; 155daa4cea5Sdamien uint16_t fragmentsz; 156d51d3f93Sdamien } __packed; 157cc0e5093Sderaadt 158cc0e5093Sderaadt /* command */ 159cc0e5093Sderaadt struct ipw_cmd { 160daa4cea5Sdamien uint32_t type; 161cc0e5093Sderaadt #define IPW_CMD_ENABLE 2 162cc0e5093Sderaadt #define IPW_CMD_SET_CONFIGURATION 6 163cc0e5093Sderaadt #define IPW_CMD_SET_ESSID 8 164cc0e5093Sderaadt #define IPW_CMD_SET_MANDATORY_BSSID 9 165cc0e5093Sderaadt #define IPW_CMD_SET_MAC_ADDRESS 11 166cc0e5093Sderaadt #define IPW_CMD_SET_MODE 12 167cc0e5093Sderaadt #define IPW_CMD_SET_CHANNEL 14 168cc0e5093Sderaadt #define IPW_CMD_SET_RTS_THRESHOLD 15 169cc0e5093Sderaadt #define IPW_CMD_SET_FRAG_THRESHOLD 16 170cc0e5093Sderaadt #define IPW_CMD_SET_POWER_MODE 17 171cc0e5093Sderaadt #define IPW_CMD_SET_TX_RATES 18 172cc0e5093Sderaadt #define IPW_CMD_SET_BASIC_TX_RATES 19 173cc0e5093Sderaadt #define IPW_CMD_SET_WEP_KEY 20 174cc0e5093Sderaadt #define IPW_CMD_SET_WEP_KEY_INDEX 25 1752eb7e770Sdamien #define IPW_CMD_SET_PRIVACY_FLAGS 26 176cc0e5093Sderaadt #define IPW_CMD_ADD_MULTICAST 27 177cc0e5093Sderaadt #define IPW_CMD_SET_BEACON_INTERVAL 29 178cc0e5093Sderaadt #define IPW_CMD_SET_TX_POWER_INDEX 36 179cc0e5093Sderaadt #define IPW_CMD_BROADCAST_SCAN 43 180cc0e5093Sderaadt #define IPW_CMD_DISABLE 44 181cc0e5093Sderaadt #define IPW_CMD_SET_DESIRED_BSSID 45 182cc0e5093Sderaadt #define IPW_CMD_SET_SCAN_OPTIONS 46 183cc0e5093Sderaadt #define IPW_CMD_PREPARE_POWER_DOWN 58 184cc0e5093Sderaadt #define IPW_CMD_DISABLE_PHY 61 1852eb7e770Sdamien #define IPW_CMD_SET_MSDU_TX_RATES 62 186cc0e5093Sderaadt #define IPW_CMD_SET_SECURITY_INFORMATION 67 1872eb7e770Sdamien #define IPW_CMD_SET_ASSOC_REQ 69 188daa4cea5Sdamien uint32_t subtype; 189daa4cea5Sdamien uint32_t seq; 190daa4cea5Sdamien uint32_t len; 191daa4cea5Sdamien uint8_t data[400]; 192daa4cea5Sdamien uint32_t status; 193daa4cea5Sdamien uint8_t reserved[68]; 194d51d3f93Sdamien } __packed; 195cc0e5093Sderaadt 196cc0e5093Sderaadt /* possible values for command IPW_CMD_SET_POWER_MODE */ 197cc0e5093Sderaadt #define IPW_POWER_MODE_CAM 0 198cc0e5093Sderaadt #define IPW_POWER_AUTOMATIC 6 199cc0e5093Sderaadt 200cc0e5093Sderaadt /* possible values for command IPW_CMD_SET_MODE */ 201cc0e5093Sderaadt #define IPW_MODE_BSS 0 202cc0e5093Sderaadt #define IPW_MODE_IBSS 1 203cc0e5093Sderaadt #define IPW_MODE_MONITOR 2 204cc0e5093Sderaadt 2052eb7e770Sdamien /* possible flags for command IPW_CMD_SET_PRIVACY_FLAGS */ 2062eb7e770Sdamien #define IPW_PRIVACYON 0x8 207bdf94284Sdamien 208cc0e5093Sderaadt /* structure for command IPW_CMD_SET_WEP_KEY */ 209cc0e5093Sderaadt struct ipw_wep_key { 210daa4cea5Sdamien uint8_t idx; 211daa4cea5Sdamien uint8_t len; 212daa4cea5Sdamien uint8_t key[13]; 213d51d3f93Sdamien } __packed; 214cc0e5093Sderaadt 215cc0e5093Sderaadt /* structure for command IPW_CMD_SET_SECURITY_INFORMATION */ 216cc0e5093Sderaadt struct ipw_security { 217daa4cea5Sdamien uint32_t ciphers; 218cc0e5093Sderaadt #define IPW_CIPHER_NONE 0x00000001 219cc0e5093Sderaadt #define IPW_CIPHER_WEP40 0x00000002 2202eb7e770Sdamien #define IPW_CIPHER_TKIP 0x00000004 2212eb7e770Sdamien #define IPW_CIPHER_CCMP 0x00000010 222cc0e5093Sderaadt #define IPW_CIPHER_WEP104 0x00000020 223daa4cea5Sdamien uint16_t reserved1; 224daa4cea5Sdamien uint8_t authmode; 225cc0e5093Sderaadt #define IPW_AUTH_OPEN 0 226cc0e5093Sderaadt #define IPW_AUTH_SHARED 1 227daa4cea5Sdamien uint16_t reserved2; 228d51d3f93Sdamien } __packed; 229cc0e5093Sderaadt 230cc0e5093Sderaadt /* structure for command IPW_CMD_SET_SCAN_OPTIONS */ 231cc0e5093Sderaadt struct ipw_scan_options { 232daa4cea5Sdamien uint32_t flags; 233cc0e5093Sderaadt #define IPW_SCAN_DO_NOT_ASSOCIATE 0x00000001 2342eb7e770Sdamien #define IPW_SCAN_MIXED_CELL 0x00000002 235cc0e5093Sderaadt #define IPW_SCAN_PASSIVE 0x00000008 236daa4cea5Sdamien uint32_t channels; 237d51d3f93Sdamien } __packed; 238cc0e5093Sderaadt 239cc0e5093Sderaadt /* structure for command IPW_CMD_SET_CONFIGURATION */ 240cc0e5093Sderaadt struct ipw_configuration { 241daa4cea5Sdamien uint32_t flags; 242cc0e5093Sderaadt #define IPW_CFG_PROMISCUOUS 0x00000004 243bdf94284Sdamien #define IPW_CFG_PREAMBLE_AUTO 0x00000010 244cc0e5093Sderaadt #define IPW_CFG_IBSS_AUTO_START 0x00000020 2452eb7e770Sdamien #define IPW_CFG_802_1X_ENABLE 0x00004000 246cc0e5093Sderaadt #define IPW_CFG_BSS_MASK 0x00008000 247cc0e5093Sderaadt #define IPW_CFG_IBSS_MASK 0x00010000 248daa4cea5Sdamien uint32_t bss_chan; 249daa4cea5Sdamien uint32_t ibss_chan; 250d51d3f93Sdamien } __packed; 251cc0e5093Sderaadt 2522eb7e770Sdamien /* structure for command IPW_CMD_SET_ASSOC_REQ */ 2532eb7e770Sdamien struct ipw_assoc_req { 2542eb7e770Sdamien uint16_t flags; 2552eb7e770Sdamien #define IPW_ASSOC_CAPINFO 0x0001 2562eb7e770Sdamien #define IPW_ASSOC_LINTVAL 0x0002 2572eb7e770Sdamien #define IPW_ASSOC_BSSID 0x0004 /* reassoc */ 2582eb7e770Sdamien uint16_t capinfo; 2592eb7e770Sdamien uint16_t lintval; 2602eb7e770Sdamien uint8_t bssid[IEEE80211_ADDR_LEN]; 2612eb7e770Sdamien uint32_t optie_len; 2622eb7e770Sdamien uint8_t optie[384]; 2632eb7e770Sdamien } __packed; 2649982f752Sdamien 2659982f752Sdamien #define IPW_MEM_EEPROM_CTL 0x00300040 2669982f752Sdamien 2679982f752Sdamien #define IPW_EEPROM_MAC 0x21 2689982f752Sdamien 2699982f752Sdamien #define IPW_EEPROM_DELAY 1 /* minimum hold time (microsecond) */ 2709982f752Sdamien 2719982f752Sdamien #define IPW_EEPROM_C (1 << 0) /* Serial Clock */ 2729982f752Sdamien #define IPW_EEPROM_S (1 << 1) /* Chip Select */ 2739982f752Sdamien #define IPW_EEPROM_D (1 << 2) /* Serial data input */ 2749982f752Sdamien #define IPW_EEPROM_Q (1 << 4) /* Serial data output */ 2759982f752Sdamien 2769982f752Sdamien #define IPW_EEPROM_SHIFT_D 2 2779982f752Sdamien #define IPW_EEPROM_SHIFT_Q 4 2789982f752Sdamien 279cc0e5093Sderaadt /* 280cc0e5093Sderaadt * control and status registers access macros 281cc0e5093Sderaadt */ 282cc0e5093Sderaadt #define CSR_READ_1(sc, reg) \ 283cc0e5093Sderaadt bus_space_read_1((sc)->sc_st, (sc)->sc_sh, (reg)) 284cc0e5093Sderaadt 285cc0e5093Sderaadt #define CSR_READ_2(sc, reg) \ 286cc0e5093Sderaadt bus_space_read_2((sc)->sc_st, (sc)->sc_sh, (reg)) 287cc0e5093Sderaadt 288cc0e5093Sderaadt #define CSR_READ_4(sc, reg) \ 289cc0e5093Sderaadt bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (reg)) 290cc0e5093Sderaadt 291cc0e5093Sderaadt #define CSR_WRITE_1(sc, reg, val) \ 292cc0e5093Sderaadt bus_space_write_1((sc)->sc_st, (sc)->sc_sh, (reg), (val)) 293cc0e5093Sderaadt 294cc0e5093Sderaadt #define CSR_WRITE_2(sc, reg, val) \ 295cc0e5093Sderaadt bus_space_write_2((sc)->sc_st, (sc)->sc_sh, (reg), (val)) 296cc0e5093Sderaadt 297cc0e5093Sderaadt #define CSR_WRITE_4(sc, reg, val) \ 298cc0e5093Sderaadt bus_space_write_4((sc)->sc_st, (sc)->sc_sh, (reg), (val)) 299cc0e5093Sderaadt 300cc0e5093Sderaadt #define CSR_WRITE_MULTI_1(sc, reg, buf, len) \ 301cc0e5093Sderaadt bus_space_write_multi_1((sc)->sc_st, (sc)->sc_sh, (reg), \ 3024fdf7eb6Sdamien (buf), (len)) 303cc0e5093Sderaadt 304cc0e5093Sderaadt /* 305cc0e5093Sderaadt * indirect memory space access macros 306cc0e5093Sderaadt */ 307cc0e5093Sderaadt #define MEM_WRITE_1(sc, addr, val) do { \ 308cc0e5093Sderaadt CSR_WRITE_4((sc), IPW_CSR_INDIRECT_ADDR, (addr)); \ 309cc0e5093Sderaadt CSR_WRITE_1((sc), IPW_CSR_INDIRECT_DATA, (val)); \ 310cc0e5093Sderaadt } while (/* CONSTCOND */0) 311cc0e5093Sderaadt 312cc0e5093Sderaadt #define MEM_WRITE_2(sc, addr, val) do { \ 313cc0e5093Sderaadt CSR_WRITE_4((sc), IPW_CSR_INDIRECT_ADDR, (addr)); \ 314cc0e5093Sderaadt CSR_WRITE_2((sc), IPW_CSR_INDIRECT_DATA, (val)); \ 315cc0e5093Sderaadt } while (/* CONSTCOND */0) 316cc0e5093Sderaadt 317cc0e5093Sderaadt #define MEM_WRITE_4(sc, addr, val) do { \ 318cc0e5093Sderaadt CSR_WRITE_4((sc), IPW_CSR_INDIRECT_ADDR, (addr)); \ 319cc0e5093Sderaadt CSR_WRITE_4((sc), IPW_CSR_INDIRECT_DATA, (val)); \ 320cc0e5093Sderaadt } while (/* CONSTCOND */0) 321cc0e5093Sderaadt 322cc0e5093Sderaadt #define MEM_WRITE_MULTI_1(sc, addr, buf, len) do { \ 323cc0e5093Sderaadt CSR_WRITE_4((sc), IPW_CSR_INDIRECT_ADDR, (addr)); \ 324cc0e5093Sderaadt CSR_WRITE_MULTI_1((sc), IPW_CSR_INDIRECT_DATA, (buf), (len)); \ 325cc0e5093Sderaadt } while (/* CONSTCOND */0) 3264fdf7eb6Sdamien 3279982f752Sdamien /* 3289982f752Sdamien * EEPROM access macro 3299982f752Sdamien */ 3309982f752Sdamien #define IPW_EEPROM_CTL(sc, val) do { \ 3319982f752Sdamien MEM_WRITE_4((sc), IPW_MEM_EEPROM_CTL, (val)); \ 3329982f752Sdamien DELAY(IPW_EEPROM_DELAY); \ 3332eb7e770Sdamien } while (/* CONSTCOND */0) 3349982f752Sdamien 335