xref: /openbsd-src/sys/dev/pci/eapreg.h (revision f3db5e0d9a7a9960945de6cf4010a0ea22c67aef)
1*f3db5e0dSratchov /*	$OpenBSD: eapreg.h,v 1.4 2012/03/30 08:18:19 ratchov Exp $ */
24fb7560cSjakemsr /*	$NetBSD: eapreg.h,v 1.10 2005/02/13 23:58:38 fredb Exp $	*/
317551a61Snaddy 
417551a61Snaddy /*
517551a61Snaddy  * Copyright (c) 1998, 1999 The NetBSD Foundation, Inc.
617551a61Snaddy  * All rights reserved.
717551a61Snaddy  *
817551a61Snaddy  * This code is derived from software contributed to The NetBSD Foundation
917551a61Snaddy  * by Lennart Augustsson <augustss@netbsd.org> and Charles M. Hannum.
1017551a61Snaddy  *
1117551a61Snaddy  * Redistribution and use in source and binary forms, with or without
1217551a61Snaddy  * modification, are permitted provided that the following conditions
1317551a61Snaddy  * are met:
1417551a61Snaddy  * 1. Redistributions of source code must retain the above copyright
1517551a61Snaddy  *    notice, this list of conditions and the following disclaimer.
1617551a61Snaddy  * 2. Redistributions in binary form must reproduce the above copyright
1717551a61Snaddy  *    notice, this list of conditions and the following disclaimer in the
1817551a61Snaddy  *    documentation and/or other materials provided with the distribution.
1917551a61Snaddy  *
2017551a61Snaddy  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
2117551a61Snaddy  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
2217551a61Snaddy  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
2317551a61Snaddy  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
2417551a61Snaddy  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
2517551a61Snaddy  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
2617551a61Snaddy  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
2717551a61Snaddy  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
2817551a61Snaddy  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
2917551a61Snaddy  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
3017551a61Snaddy  * POSSIBILITY OF SUCH DAMAGE.
3117551a61Snaddy  */
3217551a61Snaddy 
3317551a61Snaddy /*
3417551a61Snaddy  * ES1370/ES1371/ES1373 registers
3517551a61Snaddy  */
3617551a61Snaddy 
3717551a61Snaddy #define EAP_ICSC		0x00    /* interrupt / chip select control */
3817551a61Snaddy #define  EAP_SERR_DISABLE	0x00000001
3917551a61Snaddy #define  EAP_CDC_EN		0x00000002
4017551a61Snaddy #define  EAP_JYSTK_EN		0x00000004
4117551a61Snaddy #define  EAP_UART_EN		0x00000008
4217551a61Snaddy #define  EAP_ADC_EN		0x00000010
4317551a61Snaddy #define  EAP_DAC2_EN		0x00000020
4417551a61Snaddy #define  EAP_DAC1_EN		0x00000040
4517551a61Snaddy #define  EAP_BREQ		0x00000080
4617551a61Snaddy #define  EAP_XTCL0		0x00000100
4717551a61Snaddy #define  EAP_M_CB		0x00000200
4817551a61Snaddy #define  EAP_CCB_INTRM		0x00000400
4917551a61Snaddy #define  EAP_DAC_SYNC		0x00000800
5017551a61Snaddy #define  EAP_WTSRSEL		0x00003000
5117551a61Snaddy #define   EAP_WTSRSEL_5		0x00000000
5217551a61Snaddy #define   EAP_WTSRSEL_11	0x00001000
5317551a61Snaddy #define   EAP_WTSRSEL_22	0x00002000
5417551a61Snaddy #define   EAP_WTSRSEL_44	0x00003000
5517551a61Snaddy #define  EAP_M_SBB		0x00004000
5617551a61Snaddy #define  E1371_SYNC_RES		0x00004000
5717551a61Snaddy #define  EAP_MSFMTSEL		0x00008000
5817551a61Snaddy #define  EAP_SET_PCLKDIV(n)	(((n)&0x1fff)<<16)
5917551a61Snaddy #define  EAP_GET_PCLKDIV(n)	(((n)>>16)&0x1fff)
6017551a61Snaddy #define  EAP_PCLKBITS		0x1fff0000
6117551a61Snaddy #define  EAP_XTCL1		0x40000000
6217551a61Snaddy #define  EAP_ADC_STOP		0x80000000
6317551a61Snaddy 
6417551a61Snaddy #define EAP_ICSS		0x04	/* interrupt / chip select status */
6517551a61Snaddy 					/* on the 5880 control / status */
6617551a61Snaddy #define  EAP_I_ADC		0x00000001
6717551a61Snaddy #define  EAP_I_DAC2		0x00000002
6817551a61Snaddy #define  EAP_I_DAC1		0x00000004
6917551a61Snaddy #define  EAP_I_UART		0x00000008
7017551a61Snaddy #define  EAP_I_MCCB		0x00000010
7117551a61Snaddy #define  EAP_VC			0x00000060
7217551a61Snaddy #define  EAP_CWRIP		0x00000100
7317551a61Snaddy #define  EAP_CBUSY		0x00000200
7417551a61Snaddy #define  EAP_CSTAT		0x00000400
7517551a61Snaddy #define  EAP_CT5880_AC97_RESET	0x20000000
7617551a61Snaddy #define  EAP_INTR		0x80000000
7717551a61Snaddy 
7817551a61Snaddy #define EAP_UART_DATA		0x08
7917551a61Snaddy #define EAP_UART_STATUS		0x09
8017551a61Snaddy #define  EAP_US_RXRDY		0x01
8117551a61Snaddy #define  EAP_US_TXRDY		0x02
8217551a61Snaddy #define  EAP_US_TXINT		0x04
8317551a61Snaddy #define  EAP_US_RXINT		0x80
8417551a61Snaddy #define EAP_UART_CONTROL	0x09
8517551a61Snaddy #define  EAP_UC_CNTRL		0x03
8617551a61Snaddy #define  EAP_UC_TXINTEN		0x20
8717551a61Snaddy #define  EAP_UC_RXINTEN		0x80
8817551a61Snaddy #define EAP_MEMPAGE		0x0c
8917551a61Snaddy #define EAP_CODEC		0x10
9017551a61Snaddy #define  EAP_SET_CODEC(a,d)	(((a)<<8) | (d))
9117551a61Snaddy 
9217551a61Snaddy /*
9317551a61Snaddy  * ES1371/ES1373 registers
9417551a61Snaddy  */
9517551a61Snaddy 
9617551a61Snaddy #define E1371_CODEC		0x14
9717551a61Snaddy #define  E1371_CODEC_VALID      0x80000000
9817551a61Snaddy #define  E1371_CODEC_WIP	0x40000000
9917551a61Snaddy #define  E1371_CODEC_READ       0x00800000
10017551a61Snaddy #define  E1371_SET_CODEC(a,d)	(((a)<<16) | (d))
10117551a61Snaddy 
10217551a61Snaddy #define E1371_SRC		0x10
10317551a61Snaddy #define  E1371_SRC_RAMWE	0x01000000
10417551a61Snaddy #define  E1371_SRC_RBUSY	0x00800000
10517551a61Snaddy #define  E1371_SRC_DISABLE	0x00400000
10617551a61Snaddy #define  E1371_SRC_DISP1	0x00200000
10717551a61Snaddy #define  E1371_SRC_DISP2        0x00100000
10817551a61Snaddy #define  E1371_SRC_DISREC       0x00080000
10917551a61Snaddy #define  E1371_SRC_ADDR(a)	((a)<<25)
11017551a61Snaddy #define  E1371_SRC_DATA(d)	(d)
11117551a61Snaddy #define  E1371_SRC_DATAMASK	0x0000ffff
11217551a61Snaddy #define  E1371_SRC_CTLMASK	(E1371_SRC_DISABLE | E1371_SRC_DISP1 | \
11317551a61Snaddy 				 E1371_SRC_DISP2 | E1371_SRC_DISREC)
11417551a61Snaddy #define  E1371_SRC_STATE_MASK   0x00870000
11517551a61Snaddy #define  E1371_SRC_STATE_OK     0x00010000
11617551a61Snaddy 
11717551a61Snaddy #define E1371_LEGACY		0x18
11817551a61Snaddy 
11917551a61Snaddy /*
12017551a61Snaddy  * ES1371/ES1373 sample rate converter registers
12117551a61Snaddy  */
12217551a61Snaddy 
12317551a61Snaddy #define ESRC_ADC		0x78
12417551a61Snaddy #define ESRC_DAC1		0x74
12517551a61Snaddy #define ESRC_DAC2		0x70
12617551a61Snaddy #define ESRC_ADC_VOLL		0x6c
12717551a61Snaddy #define ESRC_ADC_VOLR		0x6d
12817551a61Snaddy #define ESRC_DAC1_VOLL		0x7c
12917551a61Snaddy #define ESRC_DAC1_VOLR		0x7d
13017551a61Snaddy #define ESRC_DAC2_VOLL		0x7e
13117551a61Snaddy #define ESRC_DAC2_VOLR		0x7f
13217551a61Snaddy #define  ESRC_TRUNC_N		0x00
13317551a61Snaddy #define  ESRC_IREGS		0x01
13417551a61Snaddy #define  ESRC_ACF		0x02
13517551a61Snaddy #define  ESRC_VFF		0x03
13617551a61Snaddy #define ESRC_SET_TRUNC(n)	((n)<<9)
13717551a61Snaddy #define ESRC_SET_N(n)		((n)<<4)
13817551a61Snaddy #define ESRC_SMF		0x8000
13917551a61Snaddy #define ESRC_SET_VFI(n)		((n)<<10)
14017551a61Snaddy #define ESRC_SET_ACI(n)		(n)
14117551a61Snaddy #define ESRC_SET_ADC_VOL(n)	((n)<<8)
14217551a61Snaddy #define ESRC_SET_DAC_VOLI(n)	((n)<<12)
14317551a61Snaddy #define ESRC_SET_DAC_VOLF(n)	(n)
14417551a61Snaddy #define  SRC_MAGIC ((1<15)|(1<<13)|(1<<11)|(1<<9))
14517551a61Snaddy 
14617551a61Snaddy #define EAP_SIC			0x20
14717551a61Snaddy #define  EAP_P1_S_MB		0x00000001
14817551a61Snaddy #define  EAP_P1_S_EB		0x00000002
14917551a61Snaddy #define  EAP_P2_S_MB		0x00000004
15017551a61Snaddy #define  EAP_P2_S_EB		0x00000008
15117551a61Snaddy #define  EAP_R1_S_MB		0x00000010
15217551a61Snaddy #define  EAP_R1_S_EB		0x00000020
15317551a61Snaddy #define  EAP_P2_DAC_SEN		0x00000040
15417551a61Snaddy #define  EAP_P1_SCT_RLD		0x00000080
15517551a61Snaddy #define  EAP_P1_INTR_EN		0x00000100
15617551a61Snaddy #define  EAP_P2_INTR_EN		0x00000200
15717551a61Snaddy #define  EAP_R1_INTR_EN		0x00000400
15817551a61Snaddy #define  EAP_P1_PAUSE		0x00000800
15917551a61Snaddy #define  EAP_P2_PAUSE		0x00001000
16017551a61Snaddy #define  EAP_P1_LOOP_SEL	0x00002000
16117551a61Snaddy #define  EAP_P2_LOOP_SEL	0x00004000
16217551a61Snaddy #define  EAP_R1_LOOP_SEL	0x00008000
16317551a61Snaddy #define  EAP_SET_P2_ST_INC(i)	((i) << 16)
16417551a61Snaddy #define  EAP_SET_P2_END_INC(i)	((i) << 19)
16517551a61Snaddy #define  EAP_INC_BITS		0x003f0000
16617551a61Snaddy 
16717551a61Snaddy #define EAP_DAC1_CSR		0x24
16817551a61Snaddy #define EAP_DAC2_CSR		0x28
16917551a61Snaddy #define EAP_ADC_CSR		0x2c
17017551a61Snaddy #define  EAP_GET_CURRSAMP(r)	((r) >> 16)
17117551a61Snaddy 
17217551a61Snaddy #define EAP_DAC_PAGE		0xc
17317551a61Snaddy #define EAP_ADC_PAGE		0xd
17417551a61Snaddy #define EAP_UART_PAGE1		0xe
17517551a61Snaddy #define EAP_UART_PAGE2		0xf
17617551a61Snaddy 
17717551a61Snaddy #define EAP_DAC1_ADDR		0x30
17817551a61Snaddy #define EAP_DAC1_SIZE		0x34
17917551a61Snaddy #define EAP_DAC2_ADDR		0x38
18017551a61Snaddy #define EAP_DAC2_SIZE		0x3c
18117551a61Snaddy #define EAP_ADC_ADDR		0x30
18217551a61Snaddy #define EAP_ADC_SIZE		0x34
18317551a61Snaddy #define  EAP_SET_SIZE(c,s)	(((c)<<16) | (s))
18417551a61Snaddy 
18517551a61Snaddy #define EAP_READ_TIMEOUT	5000
18617551a61Snaddy #define EAP_WRITE_TIMEOUT	5000
18717551a61Snaddy 
18817551a61Snaddy 
18917551a61Snaddy #define EAP_XTAL_FREQ		1411200		/* 22.5792 / 16 MHz */
19017551a61Snaddy 
19117551a61Snaddy /* AK4531 registers */
19217551a61Snaddy #define AK_MASTER_L		0x00
19317551a61Snaddy #define AK_MASTER_R		0x01
19417551a61Snaddy #define AK_VOICE_L		0x02
19517551a61Snaddy #define AK_VOICE_R		0x03
19617551a61Snaddy #define AK_FM_L			0x04
19717551a61Snaddy #define AK_FM_R			0x05
19817551a61Snaddy #define AK_CD_L			0x06
19917551a61Snaddy #define AK_CD_R			0x07
20017551a61Snaddy #define AK_LINE_L		0x08
20117551a61Snaddy #define AK_LINE_R		0x09
20217551a61Snaddy #define AK_AUX_L		0x0a
20317551a61Snaddy #define AK_AUX_R		0x0b
20417551a61Snaddy #define AK_MONO1		0x0c
20517551a61Snaddy #define AK_MONO2		0x0d
20617551a61Snaddy #define AK_MIC			0x0e
20717551a61Snaddy #define AK_MONO			0x0f
20817551a61Snaddy #define AK_OUT_MIXER1		0x10
20917551a61Snaddy #define  AK_M_FM_L		0x40
21017551a61Snaddy #define  AK_M_FM_R		0x20
21117551a61Snaddy #define  AK_M_LINE_L		0x10
21217551a61Snaddy #define  AK_M_LINE_R		0x08
21317551a61Snaddy #define  AK_M_CD_L		0x04
21417551a61Snaddy #define  AK_M_CD_R		0x02
21517551a61Snaddy #define  AK_M_MIC		0x01
21617551a61Snaddy #define AK_OUT_MIXER2		0x11
21717551a61Snaddy #define  AK_M_AUX_L		0x20
21817551a61Snaddy #define  AK_M_AUX_R		0x10
21917551a61Snaddy #define  AK_M_VOICE_L		0x08
22017551a61Snaddy #define  AK_M_VOICE_R		0x04
22117551a61Snaddy #define  AK_M_MONO2		0x02
22217551a61Snaddy #define  AK_M_MONO1		0x01
22317551a61Snaddy #define AK_IN_MIXER1_L		0x12
22417551a61Snaddy #define AK_IN_MIXER1_R		0x13
22517551a61Snaddy #define AK_IN_MIXER2_L		0x14
22617551a61Snaddy #define AK_IN_MIXER2_R		0x15
22717551a61Snaddy #define  AK_M_TMIC		0x80
22817551a61Snaddy #define  AK_M_TMONO1		0x40
22917551a61Snaddy #define  AK_M_TMONO2		0x20
23017551a61Snaddy #define  AK_M2_AUX_L		0x10
23117551a61Snaddy #define  AK_M2_AUX_R		0x08
23217551a61Snaddy #define  AK_M_VOICE		0x04
23317551a61Snaddy #define  AK_M2_MONO2		0x02
23417551a61Snaddy #define  AK_M2_MONO1		0x01
23517551a61Snaddy #define AK_RESET		0x16
23617551a61Snaddy #define  AK_PD			0x02
23717551a61Snaddy #define  AK_NRST		0x01
23817551a61Snaddy #define AK_CS			0x17
23917551a61Snaddy #define AK_ADSEL		0x18
24017551a61Snaddy #define AK_MGAIN		0x19
24117551a61Snaddy #define AK_NPORTS               0x20
24217551a61Snaddy 
24317551a61Snaddy /* Not sensical for AC97? */
24417551a61Snaddy #define VOL_TO_ATT5(v) (0x1f - ((v) >> 3))
24517551a61Snaddy #define VOL_TO_GAIN5(v) VOL_TO_ATT5(v)
24617551a61Snaddy #define ATT5_TO_VOL(v) ((0x1f - (v)) << 3)
24717551a61Snaddy #define GAIN5_TO_VOL(v) ATT5_TO_VOL(v)
24817551a61Snaddy #define VOL_0DB 200
24917551a61Snaddy 
25017551a61Snaddy /* Futzable parms */
25117551a61Snaddy #define EAP_MASTER_VOL		0
25217551a61Snaddy #define EAP_VOICE_VOL		1
25317551a61Snaddy #define EAP_FM_VOL		2
25417551a61Snaddy #define EAP_VIDEO_VOL		2	/* ES1371 */
25517551a61Snaddy #define EAP_CD_VOL		3
25617551a61Snaddy #define EAP_LINE_VOL		4
25717551a61Snaddy #define EAP_AUX_VOL		5
25817551a61Snaddy #define EAP_MIC_VOL		6
25917551a61Snaddy #define	EAP_RECORD_SOURCE 	7
2604fb7560cSjakemsr #define EAP_INPUT_SOURCE	8
26117551a61Snaddy #define	EAP_MIC_PREAMP		9
26217551a61Snaddy #define EAP_OUTPUT_CLASS	10
26317551a61Snaddy #define EAP_RECORD_CLASS	11
26417551a61Snaddy #define EAP_INPUT_CLASS		12
26517551a61Snaddy 
26617551a61Snaddy #define EAP_EV1938_A  0x00
26717551a61Snaddy #define EAP_ES1371_A  0x02
26817551a61Snaddy #define EAP_CT5880_C  0x02
26917551a61Snaddy #define EAP_CT5880_D  0x03
27017551a61Snaddy #define EAP_ES1373_A  0x04
27117551a61Snaddy #define EAP_ES1373_B  0x06
27217551a61Snaddy #define EAP_CT5880_A  0x07
27317551a61Snaddy #define EAP_ES1373_8  0x08
27417551a61Snaddy #define EAP_ES1371_B  0x09
275