1 /* $OpenBSD: dwiic_pci.c,v 1.21 2022/06/21 04:17:21 jsg Exp $ */ 2 /* 3 * Synopsys DesignWare I2C controller 4 * PCI attachment 5 * 6 * Copyright (c) 2015-2017 joshua stein <jcs@openbsd.org> 7 * 8 * Permission to use, copy, modify, and/or distribute this software for any 9 * purpose with or without fee is hereby granted, provided that the above 10 * copyright notice and this permission notice appear in all copies. 11 * 12 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 13 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 14 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 15 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 16 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 17 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 18 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 19 */ 20 21 #include <sys/param.h> 22 #include <sys/systm.h> 23 #include <sys/kernel.h> 24 25 #include <dev/pci/pcidevs.h> 26 #include <dev/pci/pcireg.h> 27 #include <dev/pci/pcivar.h> 28 29 #include <dev/ic/dwiicvar.h> 30 31 /* 13.3: I2C Additional Registers Summary */ 32 #define LPSS_RESETS 0x204 33 #define LPSS_RESETS_I2C (1 << 0) | (1 << 1) 34 #define LPSS_RESETS_IDMA (1 << 2) 35 #define LPSS_ACTIVELTR 0x210 36 #define LPSS_IDLELTR 0x214 37 #define LPSS_CAPS 0x2fc 38 #define LPSS_CAPS_NO_IDMA (1 << 8) 39 #define LPSS_CAPS_TYPE_SHIFT 4 40 #define LPSS_CAPS_TYPE_MASK (0xf << LPSS_CAPS_TYPE_SHIFT) 41 42 int dwiic_pci_match(struct device *, void *, void *); 43 void dwiic_pci_attach(struct device *, struct device *, void *); 44 int dwiic_pci_activate(struct device *, int); 45 void dwiic_pci_bus_scan(struct device *, 46 struct i2cbus_attach_args *, void *); 47 48 #include "acpi.h" 49 #if NACPI > 0 50 struct aml_node *acpi_pci_match(struct device *dev, struct pci_attach_args *pa); 51 #endif 52 53 const struct cfattach dwiic_pci_ca = { 54 sizeof(struct dwiic_softc), 55 dwiic_pci_match, 56 dwiic_pci_attach, 57 NULL, 58 dwiic_pci_activate, 59 }; 60 61 const struct pci_matchid dwiic_pci_ids[] = { 62 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_100SERIES_I2C0 }, 63 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_100SERIES_I2C1 }, 64 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_100SERIES_I2C2 }, 65 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_100SERIES_I2C3 }, 66 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_100SERIES_LP_I2C_1 }, 67 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_100SERIES_LP_I2C_2 }, 68 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_100SERIES_LP_I2C_3 }, 69 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_100SERIES_LP_I2C_4 }, 70 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_100SERIES_LP_I2C_5 }, 71 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_100SERIES_LP_I2C_6 }, 72 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_200SERIES_I2C_1 }, 73 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_200SERIES_I2C_2 }, 74 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_200SERIES_I2C_3 }, 75 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_200SERIES_I2C_4 }, 76 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_300SERIES_I2C_1 }, 77 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_300SERIES_I2C_2 }, 78 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_300SERIES_I2C_3 }, 79 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_300SERIES_I2C_4 }, 80 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_300SERIES_U_I2C_1 }, 81 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_300SERIES_U_I2C_2 }, 82 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_300SERIES_U_I2C_3 }, 83 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_300SERIES_U_I2C_4 }, 84 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_300SERIES_U_I2C_5 }, 85 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_300SERIES_U_I2C_6 }, 86 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_400SERIES_I2C_1 }, 87 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_400SERIES_I2C_2 }, 88 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_400SERIES_I2C_3 }, 89 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_400SERIES_I2C_4 }, 90 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_400SERIES_LP_I2C_1 }, 91 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_400SERIES_LP_I2C_2 }, 92 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_400SERIES_LP_I2C_3 }, 93 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_400SERIES_LP_I2C_4 }, 94 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_400SERIES_LP_I2C_5 }, 95 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_400SERIES_LP_I2C_6 }, 96 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_400SERIES_V_I2C_1 }, 97 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_400SERIES_V_I2C_2 }, 98 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_400SERIES_V_I2C_3 }, 99 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_400SERIES_V_I2C_4 }, 100 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_495SERIES_LP_I2C_1 }, 101 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_495SERIES_LP_I2C_2 }, 102 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_495SERIES_LP_I2C_3 }, 103 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_495SERIES_LP_I2C_4 }, 104 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_495SERIES_LP_I2C_5 }, 105 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_495SERIES_LP_I2C_6 }, 106 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_500SERIES_I2C_0 }, 107 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_500SERIES_I2C_1 }, 108 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_500SERIES_I2C_2 }, 109 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_500SERIES_I2C_3 }, 110 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_500SERIES_I2C_4 }, 111 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_500SERIES_I2C_5 }, 112 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_500SERIES_I2C_6 }, 113 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_500SERIES_LP_I2C_1 }, 114 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_500SERIES_LP_I2C_2 }, 115 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_500SERIES_LP_I2C_3 }, 116 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_500SERIES_LP_I2C_4 }, 117 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_500SERIES_LP_I2C_5 }, 118 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_500SERIES_LP_I2C_6 }, 119 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_600SERIES_I2C_0 }, 120 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_600SERIES_I2C_1 }, 121 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_600SERIES_I2C_2 }, 122 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_600SERIES_I2C_3 }, 123 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_600SERIES_I2C_4 }, 124 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_600SERIES_I2C_5 }, 125 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_600SERIES_LP_I2C_0 }, 126 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_600SERIES_LP_I2C_1 }, 127 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_600SERIES_LP_I2C_2 }, 128 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_600SERIES_LP_I2C_3 }, 129 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_600SERIES_LP_I2C_4 }, 130 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_600SERIES_LP_I2C_5 }, 131 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_600SERIES_LP_I2C_6 }, 132 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_600SERIES_LP_I2C_7 }, 133 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_APOLLOLAKE_I2C_1 }, 134 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_APOLLOLAKE_I2C_2 }, 135 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_APOLLOLAKE_I2C_3 }, 136 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_APOLLOLAKE_I2C_4 }, 137 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_APOLLOLAKE_I2C_5 }, 138 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_APOLLOLAKE_I2C_6 }, 139 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_APOLLOLAKE_I2C_7 }, 140 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_APOLLOLAKE_I2C_8 }, 141 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_GLK_I2C_1 }, 142 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_GLK_I2C_2 }, 143 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_GLK_I2C_3 }, 144 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_GLK_I2C_4 }, 145 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_GLK_I2C_5 }, 146 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_GLK_I2C_6 }, 147 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_GLK_I2C_7 }, 148 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_GLK_I2C_8 }, 149 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_I2C_0 }, 150 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_I2C_1 }, 151 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_I2C_2 }, 152 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_I2C_3 }, 153 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_I2C_4 }, 154 { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_JSL_I2C_5 }, 155 }; 156 157 int 158 dwiic_pci_match(struct device *parent, void *match, void *aux) 159 { 160 return (pci_matchbyid(aux, dwiic_pci_ids, nitems(dwiic_pci_ids))); 161 } 162 163 void 164 dwiic_pci_attach(struct device *parent, struct device *self, void *aux) 165 { 166 struct dwiic_softc *sc = (struct dwiic_softc *)self; 167 struct pci_attach_args *pa = aux; 168 #if NACPI > 0 169 struct aml_node *node; 170 #endif 171 bus_size_t iosize; 172 pci_intr_handle_t ih; 173 const char *intrstr = NULL; 174 uint8_t type; 175 176 memcpy(&sc->sc_paa, pa, sizeof(sc->sc_paa)); 177 178 pci_set_powerstate(pa->pa_pc, pa->pa_tag, PCI_PMCSR_STATE_D0); 179 180 if (pci_mapreg_map(pa, PCI_MAPREG_START, PCI_MAPREG_MEM_TYPE_64BIT, 0, 181 &sc->sc_iot, &sc->sc_ioh, NULL, &iosize, 0)) { 182 printf(": can't map mem space\n"); 183 return; 184 } 185 186 sc->sc_caps = bus_space_read_4(sc->sc_iot, sc->sc_ioh, LPSS_CAPS); 187 type = sc->sc_caps & LPSS_CAPS_TYPE_MASK; 188 type >>= LPSS_CAPS_TYPE_SHIFT; 189 if (type != 0) { 190 printf(": type %d not supported\n", type); 191 return; 192 } 193 194 /* un-reset - page 958 */ 195 bus_space_write_4(sc->sc_iot, sc->sc_ioh, LPSS_RESETS, 196 (LPSS_RESETS_I2C | LPSS_RESETS_IDMA)); 197 198 #if NACPI > 0 199 /* fetch timing parameters from ACPI, if possible */ 200 node = acpi_pci_match(self, &sc->sc_paa); 201 if (node != NULL) { 202 sc->sc_devnode = node; 203 204 dwiic_acpi_get_params(sc, "SSCN", &sc->ss_hcnt, &sc->ss_lcnt, 205 NULL); 206 dwiic_acpi_get_params(sc, "FMCN", &sc->fs_hcnt, &sc->fs_lcnt, 207 &sc->sda_hold_time); 208 } 209 #endif 210 211 if (dwiic_init(sc)) { 212 printf(": failed initializing\n"); 213 return; 214 } 215 216 /* leave the controller disabled */ 217 dwiic_write(sc, DW_IC_INTR_MASK, 0); 218 dwiic_enable(sc, 0); 219 dwiic_read(sc, DW_IC_CLR_INTR); 220 221 /* install interrupt handler */ 222 sc->sc_poll = 1; 223 if (pci_intr_map(&sc->sc_paa, &ih) == 0) { 224 intrstr = pci_intr_string(sc->sc_paa.pa_pc, ih); 225 sc->sc_ih = pci_intr_establish(sc->sc_paa.pa_pc, ih, IPL_BIO, 226 dwiic_intr, sc, sc->sc_dev.dv_xname); 227 if (sc->sc_ih != NULL) { 228 printf(": %s", intrstr); 229 sc->sc_poll = 0; 230 } 231 } 232 if (sc->sc_poll) 233 printf(": polling"); 234 235 printf("\n"); 236 237 rw_init(&sc->sc_i2c_lock, "iiclk"); 238 239 /* setup and attach iic bus */ 240 sc->sc_i2c_tag.ic_cookie = sc; 241 sc->sc_i2c_tag.ic_acquire_bus = dwiic_i2c_acquire_bus; 242 sc->sc_i2c_tag.ic_release_bus = dwiic_i2c_release_bus; 243 sc->sc_i2c_tag.ic_exec = dwiic_i2c_exec; 244 sc->sc_i2c_tag.ic_intr_establish = dwiic_i2c_intr_establish; 245 sc->sc_i2c_tag.ic_intr_string = dwiic_i2c_intr_string; 246 247 bzero(&sc->sc_iba, sizeof(sc->sc_iba)); 248 sc->sc_iba.iba_name = "iic"; 249 sc->sc_iba.iba_tag = &sc->sc_i2c_tag; 250 sc->sc_iba.iba_bus_scan = dwiic_pci_bus_scan; 251 sc->sc_iba.iba_bus_scan_arg = sc; 252 253 config_found((struct device *)sc, &sc->sc_iba, iicbus_print); 254 255 #if NACPI > 0 && !defined(SMALL_KERNEL) 256 if (sc->sc_devnode) { 257 sc->sc_devnode->i2c = &sc->sc_i2c_tag; 258 acpi_register_gsb(acpi_softc, sc->sc_devnode); 259 } 260 #endif 261 } 262 263 int 264 dwiic_pci_activate(struct device *self, int act) 265 { 266 struct dwiic_softc *sc = (struct dwiic_softc *)self; 267 268 switch (act) { 269 case DVACT_WAKEUP: 270 bus_space_write_4(sc->sc_iot, sc->sc_ioh, LPSS_RESETS, 271 (LPSS_RESETS_I2C | LPSS_RESETS_IDMA)); 272 break; 273 } 274 275 dwiic_activate(self, act); 276 277 return 0; 278 } 279 280 void 281 dwiic_pci_bus_scan(struct device *iic, struct i2cbus_attach_args *iba, 282 void *aux) 283 { 284 struct dwiic_softc *sc = (struct dwiic_softc *)aux; 285 286 sc->sc_iic = iic; 287 288 #if NACPI > 0 289 if (sc->sc_devnode != NULL) 290 aml_find_node(sc->sc_devnode, "_HID", dwiic_acpi_found_hid, sc); 291 #endif 292 } 293