xref: /openbsd-src/sys/dev/pci/drm/radeon/rv730_dpm.c (revision 5ca02815211fc20fa71222bf4e6148b043e505b3)
17ccd5a2cSjsg /*
27ccd5a2cSjsg  * Copyright 2011 Advanced Micro Devices, Inc.
37ccd5a2cSjsg  *
47ccd5a2cSjsg  * Permission is hereby granted, free of charge, to any person obtaining a
57ccd5a2cSjsg  * copy of this software and associated documentation files (the "Software"),
67ccd5a2cSjsg  * to deal in the Software without restriction, including without limitation
77ccd5a2cSjsg  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
87ccd5a2cSjsg  * and/or sell copies of the Software, and to permit persons to whom the
97ccd5a2cSjsg  * Software is furnished to do so, subject to the following conditions:
107ccd5a2cSjsg  *
117ccd5a2cSjsg  * The above copyright notice and this permission notice shall be included in
127ccd5a2cSjsg  * all copies or substantial portions of the Software.
137ccd5a2cSjsg  *
147ccd5a2cSjsg  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
157ccd5a2cSjsg  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
167ccd5a2cSjsg  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
177ccd5a2cSjsg  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
187ccd5a2cSjsg  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
197ccd5a2cSjsg  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
207ccd5a2cSjsg  * OTHER DEALINGS IN THE SOFTWARE.
217ccd5a2cSjsg  *
227ccd5a2cSjsg  * Authors: Alex Deucher
237ccd5a2cSjsg  */
247ccd5a2cSjsg 
257ccd5a2cSjsg #include "radeon.h"
267ccd5a2cSjsg #include "rv730d.h"
277ccd5a2cSjsg #include "r600_dpm.h"
28*5ca02815Sjsg #include "rv770.h"
297ccd5a2cSjsg #include "rv770_dpm.h"
307ccd5a2cSjsg #include "atom.h"
317ccd5a2cSjsg 
327ccd5a2cSjsg #define MC_CG_ARB_FREQ_F0           0x0a
337ccd5a2cSjsg #define MC_CG_ARB_FREQ_F1           0x0b
347ccd5a2cSjsg #define MC_CG_ARB_FREQ_F2           0x0c
357ccd5a2cSjsg #define MC_CG_ARB_FREQ_F3           0x0d
367ccd5a2cSjsg 
rv730_populate_sclk_value(struct radeon_device * rdev,u32 engine_clock,RV770_SMC_SCLK_VALUE * sclk)377ccd5a2cSjsg int rv730_populate_sclk_value(struct radeon_device *rdev,
387ccd5a2cSjsg 			      u32 engine_clock,
397ccd5a2cSjsg 			      RV770_SMC_SCLK_VALUE *sclk)
407ccd5a2cSjsg {
417ccd5a2cSjsg 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
427ccd5a2cSjsg 	struct atom_clock_dividers dividers;
437ccd5a2cSjsg 	u32 spll_func_cntl = pi->clk_regs.rv730.cg_spll_func_cntl;
447ccd5a2cSjsg 	u32 spll_func_cntl_2 = pi->clk_regs.rv730.cg_spll_func_cntl_2;
457ccd5a2cSjsg 	u32 spll_func_cntl_3 = pi->clk_regs.rv730.cg_spll_func_cntl_3;
467ccd5a2cSjsg 	u32 cg_spll_spread_spectrum = pi->clk_regs.rv730.cg_spll_spread_spectrum;
477ccd5a2cSjsg 	u32 cg_spll_spread_spectrum_2 = pi->clk_regs.rv730.cg_spll_spread_spectrum_2;
487ccd5a2cSjsg 	u64 tmp;
497ccd5a2cSjsg 	u32 reference_clock = rdev->clock.spll.reference_freq;
507ccd5a2cSjsg 	u32 reference_divider, post_divider;
517ccd5a2cSjsg 	u32 fbdiv;
527ccd5a2cSjsg 	int ret;
537ccd5a2cSjsg 
547ccd5a2cSjsg 	ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
557ccd5a2cSjsg 					     engine_clock, false, &dividers);
567ccd5a2cSjsg 	if (ret)
577ccd5a2cSjsg 		return ret;
587ccd5a2cSjsg 
597ccd5a2cSjsg 	reference_divider = 1 + dividers.ref_div;
607ccd5a2cSjsg 
617ccd5a2cSjsg 	if (dividers.enable_post_div)
627ccd5a2cSjsg 		post_divider = ((dividers.post_div >> 4) & 0xf) +
637ccd5a2cSjsg 			(dividers.post_div & 0xf) + 2;
647ccd5a2cSjsg 	else
657ccd5a2cSjsg 		post_divider = 1;
667ccd5a2cSjsg 
677ccd5a2cSjsg 	tmp = (u64) engine_clock * reference_divider * post_divider * 16384;
687ccd5a2cSjsg 	do_div(tmp, reference_clock);
697ccd5a2cSjsg 	fbdiv = (u32) tmp;
707ccd5a2cSjsg 
717ccd5a2cSjsg 	/* set up registers */
727ccd5a2cSjsg 	if (dividers.enable_post_div)
737ccd5a2cSjsg 		spll_func_cntl |= SPLL_DIVEN;
747ccd5a2cSjsg 	else
757ccd5a2cSjsg 		spll_func_cntl &= ~SPLL_DIVEN;
767ccd5a2cSjsg 	spll_func_cntl &= ~(SPLL_HILEN_MASK | SPLL_LOLEN_MASK | SPLL_REF_DIV_MASK);
777ccd5a2cSjsg 	spll_func_cntl |= SPLL_REF_DIV(dividers.ref_div);
787ccd5a2cSjsg 	spll_func_cntl |= SPLL_HILEN((dividers.post_div >> 4) & 0xf);
797ccd5a2cSjsg 	spll_func_cntl |= SPLL_LOLEN(dividers.post_div & 0xf);
807ccd5a2cSjsg 
817ccd5a2cSjsg 	spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
827ccd5a2cSjsg 	spll_func_cntl_2 |= SCLK_MUX_SEL(2);
837ccd5a2cSjsg 
847ccd5a2cSjsg 	spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK;
857ccd5a2cSjsg 	spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv);
867ccd5a2cSjsg 	spll_func_cntl_3 |= SPLL_DITHEN;
877ccd5a2cSjsg 
887ccd5a2cSjsg 	if (pi->sclk_ss) {
897ccd5a2cSjsg 		struct radeon_atom_ss ss;
907ccd5a2cSjsg 		u32 vco_freq = engine_clock * post_divider;
917ccd5a2cSjsg 
927ccd5a2cSjsg 		if (radeon_atombios_get_asic_ss_info(rdev, &ss,
937ccd5a2cSjsg 						     ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
947ccd5a2cSjsg 			u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
957ccd5a2cSjsg 			u32 clk_v = ss.percentage * fbdiv / (clk_s * 10000);
967ccd5a2cSjsg 
977ccd5a2cSjsg 			cg_spll_spread_spectrum &= ~CLK_S_MASK;
987ccd5a2cSjsg 			cg_spll_spread_spectrum |= CLK_S(clk_s);
997ccd5a2cSjsg 			cg_spll_spread_spectrum |= SSEN;
1007ccd5a2cSjsg 
1017ccd5a2cSjsg 			cg_spll_spread_spectrum_2 &= ~CLK_V_MASK;
1027ccd5a2cSjsg 			cg_spll_spread_spectrum_2 |= CLK_V(clk_v);
1037ccd5a2cSjsg 		}
1047ccd5a2cSjsg 	}
1057ccd5a2cSjsg 
1067ccd5a2cSjsg 	sclk->sclk_value = cpu_to_be32(engine_clock);
1077ccd5a2cSjsg 	sclk->vCG_SPLL_FUNC_CNTL = cpu_to_be32(spll_func_cntl);
1087ccd5a2cSjsg 	sclk->vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(spll_func_cntl_2);
1097ccd5a2cSjsg 	sclk->vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(spll_func_cntl_3);
1107ccd5a2cSjsg 	sclk->vCG_SPLL_SPREAD_SPECTRUM = cpu_to_be32(cg_spll_spread_spectrum);
1117ccd5a2cSjsg 	sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cpu_to_be32(cg_spll_spread_spectrum_2);
1127ccd5a2cSjsg 
1137ccd5a2cSjsg 	return 0;
1147ccd5a2cSjsg }
1157ccd5a2cSjsg 
rv730_populate_mclk_value(struct radeon_device * rdev,u32 engine_clock,u32 memory_clock,LPRV7XX_SMC_MCLK_VALUE mclk)1167ccd5a2cSjsg int rv730_populate_mclk_value(struct radeon_device *rdev,
1177ccd5a2cSjsg 			      u32 engine_clock, u32 memory_clock,
1187ccd5a2cSjsg 			      LPRV7XX_SMC_MCLK_VALUE mclk)
1197ccd5a2cSjsg {
1207ccd5a2cSjsg 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1217ccd5a2cSjsg 	u32 mclk_pwrmgt_cntl = pi->clk_regs.rv730.mclk_pwrmgt_cntl;
1227ccd5a2cSjsg 	u32 dll_cntl = pi->clk_regs.rv730.dll_cntl;
1237ccd5a2cSjsg 	u32 mpll_func_cntl = pi->clk_regs.rv730.mpll_func_cntl;
1247ccd5a2cSjsg 	u32 mpll_func_cntl_2 = pi->clk_regs.rv730.mpll_func_cntl2;
1257ccd5a2cSjsg 	u32 mpll_func_cntl_3 = pi->clk_regs.rv730.mpll_func_cntl3;
1267ccd5a2cSjsg 	u32 mpll_ss = pi->clk_regs.rv730.mpll_ss;
1277ccd5a2cSjsg 	u32 mpll_ss2 = pi->clk_regs.rv730.mpll_ss2;
1287ccd5a2cSjsg 	struct atom_clock_dividers dividers;
1297ccd5a2cSjsg 	u32 post_divider, reference_divider;
1307ccd5a2cSjsg 	int ret;
1317ccd5a2cSjsg 
1327ccd5a2cSjsg 	ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_MEMORY_PLL_PARAM,
1337ccd5a2cSjsg 					     memory_clock, false, &dividers);
1347ccd5a2cSjsg 	if (ret)
1357ccd5a2cSjsg 		return ret;
1367ccd5a2cSjsg 
1377ccd5a2cSjsg 	reference_divider = dividers.ref_div + 1;
1387ccd5a2cSjsg 
1397ccd5a2cSjsg 	if (dividers.enable_post_div)
1407ccd5a2cSjsg 		post_divider = ((dividers.post_div >> 4) & 0xf) +
1417ccd5a2cSjsg 			(dividers.post_div & 0xf) + 2;
1427ccd5a2cSjsg 	else
1437ccd5a2cSjsg 		post_divider = 1;
1447ccd5a2cSjsg 
1457ccd5a2cSjsg 	/* setup the registers */
1467ccd5a2cSjsg 	if (dividers.enable_post_div)
1477ccd5a2cSjsg 		mpll_func_cntl |= MPLL_DIVEN;
1487ccd5a2cSjsg 	else
1497ccd5a2cSjsg 		mpll_func_cntl &= ~MPLL_DIVEN;
1507ccd5a2cSjsg 
1517ccd5a2cSjsg 	mpll_func_cntl &= ~(MPLL_REF_DIV_MASK | MPLL_HILEN_MASK | MPLL_LOLEN_MASK);
1527ccd5a2cSjsg 	mpll_func_cntl |= MPLL_REF_DIV(dividers.ref_div);
1537ccd5a2cSjsg 	mpll_func_cntl |= MPLL_HILEN((dividers.post_div >> 4) & 0xf);
1547ccd5a2cSjsg 	mpll_func_cntl |= MPLL_LOLEN(dividers.post_div & 0xf);
1557ccd5a2cSjsg 
1567ccd5a2cSjsg 	mpll_func_cntl_3 &= ~MPLL_FB_DIV_MASK;
1577ccd5a2cSjsg 	mpll_func_cntl_3 |= MPLL_FB_DIV(dividers.fb_div);
1587ccd5a2cSjsg 	if (dividers.enable_dithen)
1597ccd5a2cSjsg 		mpll_func_cntl_3 |= MPLL_DITHEN;
1607ccd5a2cSjsg 	else
1617ccd5a2cSjsg 		mpll_func_cntl_3 &= ~MPLL_DITHEN;
1627ccd5a2cSjsg 
1637ccd5a2cSjsg 	if (pi->mclk_ss) {
1647ccd5a2cSjsg 		struct radeon_atom_ss ss;
1657ccd5a2cSjsg 		u32 vco_freq = memory_clock * post_divider;
1667ccd5a2cSjsg 
1677ccd5a2cSjsg 		if (radeon_atombios_get_asic_ss_info(rdev, &ss,
1687ccd5a2cSjsg 						     ASIC_INTERNAL_MEMORY_SS, vco_freq)) {
1697ccd5a2cSjsg 			u32 reference_clock = rdev->clock.mpll.reference_freq;
1707ccd5a2cSjsg 			u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
1717ccd5a2cSjsg 			u32 clk_v = ss.percentage * dividers.fb_div / (clk_s * 10000);
1727ccd5a2cSjsg 
1737ccd5a2cSjsg 			mpll_ss &= ~CLK_S_MASK;
1747ccd5a2cSjsg 			mpll_ss |= CLK_S(clk_s);
1757ccd5a2cSjsg 			mpll_ss |= SSEN;
1767ccd5a2cSjsg 
1777ccd5a2cSjsg 			mpll_ss2 &= ~CLK_V_MASK;
1787ccd5a2cSjsg 			mpll_ss |= CLK_V(clk_v);
1797ccd5a2cSjsg 		}
1807ccd5a2cSjsg 	}
1817ccd5a2cSjsg 
1827ccd5a2cSjsg 
1837ccd5a2cSjsg 	mclk->mclk730.vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
1847ccd5a2cSjsg 	mclk->mclk730.vDLL_CNTL = cpu_to_be32(dll_cntl);
1857ccd5a2cSjsg 	mclk->mclk730.mclk_value = cpu_to_be32(memory_clock);
1867ccd5a2cSjsg 	mclk->mclk730.vMPLL_FUNC_CNTL = cpu_to_be32(mpll_func_cntl);
1877ccd5a2cSjsg 	mclk->mclk730.vMPLL_FUNC_CNTL2 = cpu_to_be32(mpll_func_cntl_2);
1887ccd5a2cSjsg 	mclk->mclk730.vMPLL_FUNC_CNTL3 = cpu_to_be32(mpll_func_cntl_3);
1897ccd5a2cSjsg 	mclk->mclk730.vMPLL_SS = cpu_to_be32(mpll_ss);
1907ccd5a2cSjsg 	mclk->mclk730.vMPLL_SS2 = cpu_to_be32(mpll_ss2);
1917ccd5a2cSjsg 
1927ccd5a2cSjsg 	return 0;
1937ccd5a2cSjsg }
1947ccd5a2cSjsg 
rv730_read_clock_registers(struct radeon_device * rdev)1957ccd5a2cSjsg void rv730_read_clock_registers(struct radeon_device *rdev)
1967ccd5a2cSjsg {
1977ccd5a2cSjsg 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1987ccd5a2cSjsg 
1997ccd5a2cSjsg 	pi->clk_regs.rv730.cg_spll_func_cntl =
2007ccd5a2cSjsg 		RREG32(CG_SPLL_FUNC_CNTL);
2017ccd5a2cSjsg 	pi->clk_regs.rv730.cg_spll_func_cntl_2 =
2027ccd5a2cSjsg 		RREG32(CG_SPLL_FUNC_CNTL_2);
2037ccd5a2cSjsg 	pi->clk_regs.rv730.cg_spll_func_cntl_3 =
2047ccd5a2cSjsg 		RREG32(CG_SPLL_FUNC_CNTL_3);
2057ccd5a2cSjsg 	pi->clk_regs.rv730.cg_spll_spread_spectrum =
2067ccd5a2cSjsg 		RREG32(CG_SPLL_SPREAD_SPECTRUM);
2077ccd5a2cSjsg 	pi->clk_regs.rv730.cg_spll_spread_spectrum_2 =
2087ccd5a2cSjsg 		RREG32(CG_SPLL_SPREAD_SPECTRUM_2);
2097ccd5a2cSjsg 
2107ccd5a2cSjsg 	pi->clk_regs.rv730.mclk_pwrmgt_cntl =
2117ccd5a2cSjsg 		RREG32(TCI_MCLK_PWRMGT_CNTL);
2127ccd5a2cSjsg 	pi->clk_regs.rv730.dll_cntl =
2137ccd5a2cSjsg 		RREG32(TCI_DLL_CNTL);
2147ccd5a2cSjsg 	pi->clk_regs.rv730.mpll_func_cntl =
2157ccd5a2cSjsg 		RREG32(CG_MPLL_FUNC_CNTL);
2167ccd5a2cSjsg 	pi->clk_regs.rv730.mpll_func_cntl2 =
2177ccd5a2cSjsg 		RREG32(CG_MPLL_FUNC_CNTL_2);
2187ccd5a2cSjsg 	pi->clk_regs.rv730.mpll_func_cntl3 =
2197ccd5a2cSjsg 		RREG32(CG_MPLL_FUNC_CNTL_3);
2207ccd5a2cSjsg 	pi->clk_regs.rv730.mpll_ss =
2217ccd5a2cSjsg 		RREG32(CG_TCI_MPLL_SPREAD_SPECTRUM);
2227ccd5a2cSjsg 	pi->clk_regs.rv730.mpll_ss2 =
2237ccd5a2cSjsg 		RREG32(CG_TCI_MPLL_SPREAD_SPECTRUM_2);
2247ccd5a2cSjsg }
2257ccd5a2cSjsg 
rv730_populate_smc_acpi_state(struct radeon_device * rdev,RV770_SMC_STATETABLE * table)2267ccd5a2cSjsg int rv730_populate_smc_acpi_state(struct radeon_device *rdev,
2277ccd5a2cSjsg 				  RV770_SMC_STATETABLE *table)
2287ccd5a2cSjsg {
2297ccd5a2cSjsg 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
2307ccd5a2cSjsg 	u32 mpll_func_cntl = 0;
2317ccd5a2cSjsg 	u32 mpll_func_cntl_2 = 0 ;
2327ccd5a2cSjsg 	u32 mpll_func_cntl_3 = 0;
2337ccd5a2cSjsg 	u32 mclk_pwrmgt_cntl;
2347ccd5a2cSjsg 	u32 dll_cntl;
2357ccd5a2cSjsg 	u32 spll_func_cntl;
2367ccd5a2cSjsg 	u32 spll_func_cntl_2;
2377ccd5a2cSjsg 	u32 spll_func_cntl_3;
2387ccd5a2cSjsg 
2397ccd5a2cSjsg 	table->ACPIState = table->initialState;
2407ccd5a2cSjsg 	table->ACPIState.flags &= ~PPSMC_SWSTATE_FLAG_DC;
2417ccd5a2cSjsg 
2427ccd5a2cSjsg 	if (pi->acpi_vddc) {
2437ccd5a2cSjsg 		rv770_populate_vddc_value(rdev, pi->acpi_vddc,
2447ccd5a2cSjsg 					  &table->ACPIState.levels[0].vddc);
2457ccd5a2cSjsg 		table->ACPIState.levels[0].gen2PCIE = pi->pcie_gen2 ?
2467ccd5a2cSjsg 			pi->acpi_pcie_gen2 : 0;
2477ccd5a2cSjsg 		table->ACPIState.levels[0].gen2XSP =
2487ccd5a2cSjsg 			pi->acpi_pcie_gen2;
2497ccd5a2cSjsg 	} else {
2507ccd5a2cSjsg 		rv770_populate_vddc_value(rdev, pi->min_vddc_in_table,
2517ccd5a2cSjsg 					  &table->ACPIState.levels[0].vddc);
2527ccd5a2cSjsg 		table->ACPIState.levels[0].gen2PCIE = 0;
2537ccd5a2cSjsg 	}
2547ccd5a2cSjsg 
2557ccd5a2cSjsg 	mpll_func_cntl = pi->clk_regs.rv730.mpll_func_cntl;
2567ccd5a2cSjsg 	mpll_func_cntl_2 = pi->clk_regs.rv730.mpll_func_cntl2;
2577ccd5a2cSjsg 	mpll_func_cntl_3 = pi->clk_regs.rv730.mpll_func_cntl3;
2587ccd5a2cSjsg 
2597ccd5a2cSjsg 	mpll_func_cntl |= MPLL_RESET | MPLL_BYPASS_EN;
2607ccd5a2cSjsg 	mpll_func_cntl &= ~MPLL_SLEEP;
2617ccd5a2cSjsg 
2627ccd5a2cSjsg 	mpll_func_cntl_2 &= ~MCLK_MUX_SEL_MASK;
2637ccd5a2cSjsg 	mpll_func_cntl_2 |= MCLK_MUX_SEL(1);
2647ccd5a2cSjsg 
2657ccd5a2cSjsg 	mclk_pwrmgt_cntl = (MRDCKA_RESET |
2667ccd5a2cSjsg 			    MRDCKB_RESET |
2677ccd5a2cSjsg 			    MRDCKC_RESET |
2687ccd5a2cSjsg 			    MRDCKD_RESET |
2697ccd5a2cSjsg 			    MRDCKE_RESET |
2707ccd5a2cSjsg 			    MRDCKF_RESET |
2717ccd5a2cSjsg 			    MRDCKG_RESET |
2727ccd5a2cSjsg 			    MRDCKH_RESET |
2737ccd5a2cSjsg 			    MRDCKA_SLEEP |
2747ccd5a2cSjsg 			    MRDCKB_SLEEP |
2757ccd5a2cSjsg 			    MRDCKC_SLEEP |
2767ccd5a2cSjsg 			    MRDCKD_SLEEP |
2777ccd5a2cSjsg 			    MRDCKE_SLEEP |
2787ccd5a2cSjsg 			    MRDCKF_SLEEP |
2797ccd5a2cSjsg 			    MRDCKG_SLEEP |
2807ccd5a2cSjsg 			    MRDCKH_SLEEP);
2817ccd5a2cSjsg 
2827ccd5a2cSjsg 	dll_cntl = 0xff000000;
2837ccd5a2cSjsg 
2847ccd5a2cSjsg 	spll_func_cntl = pi->clk_regs.rv730.cg_spll_func_cntl;
2857ccd5a2cSjsg 	spll_func_cntl_2 = pi->clk_regs.rv730.cg_spll_func_cntl_2;
2867ccd5a2cSjsg 	spll_func_cntl_3 = pi->clk_regs.rv730.cg_spll_func_cntl_3;
2877ccd5a2cSjsg 
2887ccd5a2cSjsg 	spll_func_cntl |= SPLL_RESET | SPLL_BYPASS_EN;
2897ccd5a2cSjsg 	spll_func_cntl &= ~SPLL_SLEEP;
2907ccd5a2cSjsg 
2917ccd5a2cSjsg 	spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
2927ccd5a2cSjsg 	spll_func_cntl_2 |= SCLK_MUX_SEL(4);
2937ccd5a2cSjsg 
2947ccd5a2cSjsg 	table->ACPIState.levels[0].mclk.mclk730.vMPLL_FUNC_CNTL = cpu_to_be32(mpll_func_cntl);
2957ccd5a2cSjsg 	table->ACPIState.levels[0].mclk.mclk730.vMPLL_FUNC_CNTL2 = cpu_to_be32(mpll_func_cntl_2);
2967ccd5a2cSjsg 	table->ACPIState.levels[0].mclk.mclk730.vMPLL_FUNC_CNTL3 = cpu_to_be32(mpll_func_cntl_3);
2977ccd5a2cSjsg 	table->ACPIState.levels[0].mclk.mclk730.vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
2987ccd5a2cSjsg 	table->ACPIState.levels[0].mclk.mclk730.vDLL_CNTL = cpu_to_be32(dll_cntl);
2997ccd5a2cSjsg 
3007ccd5a2cSjsg 	table->ACPIState.levels[0].mclk.mclk730.mclk_value = 0;
3017ccd5a2cSjsg 
3027ccd5a2cSjsg 	table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL = cpu_to_be32(spll_func_cntl);
3037ccd5a2cSjsg 	table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(spll_func_cntl_2);
3047ccd5a2cSjsg 	table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(spll_func_cntl_3);
3057ccd5a2cSjsg 
3067ccd5a2cSjsg 	table->ACPIState.levels[0].sclk.sclk_value = 0;
3077ccd5a2cSjsg 
3087ccd5a2cSjsg 	rv770_populate_mvdd_value(rdev, 0, &table->ACPIState.levels[0].mvdd);
3097ccd5a2cSjsg 
3107ccd5a2cSjsg 	table->ACPIState.levels[1] = table->ACPIState.levels[0];
3117ccd5a2cSjsg 	table->ACPIState.levels[2] = table->ACPIState.levels[0];
3127ccd5a2cSjsg 
3137ccd5a2cSjsg 	return 0;
3147ccd5a2cSjsg }
3157ccd5a2cSjsg 
rv730_populate_smc_initial_state(struct radeon_device * rdev,struct radeon_ps * radeon_state,RV770_SMC_STATETABLE * table)3167ccd5a2cSjsg int rv730_populate_smc_initial_state(struct radeon_device *rdev,
3177ccd5a2cSjsg 				     struct radeon_ps *radeon_state,
3187ccd5a2cSjsg 				     RV770_SMC_STATETABLE *table)
3197ccd5a2cSjsg {
3207ccd5a2cSjsg 	struct rv7xx_ps *initial_state = rv770_get_ps(radeon_state);
3217ccd5a2cSjsg 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3227ccd5a2cSjsg 	u32 a_t;
3237ccd5a2cSjsg 
3247ccd5a2cSjsg 	table->initialState.levels[0].mclk.mclk730.vMPLL_FUNC_CNTL =
3257ccd5a2cSjsg 		cpu_to_be32(pi->clk_regs.rv730.mpll_func_cntl);
3267ccd5a2cSjsg 	table->initialState.levels[0].mclk.mclk730.vMPLL_FUNC_CNTL2 =
3277ccd5a2cSjsg 		cpu_to_be32(pi->clk_regs.rv730.mpll_func_cntl2);
3287ccd5a2cSjsg 	table->initialState.levels[0].mclk.mclk730.vMPLL_FUNC_CNTL3 =
3297ccd5a2cSjsg 		cpu_to_be32(pi->clk_regs.rv730.mpll_func_cntl3);
3307ccd5a2cSjsg 	table->initialState.levels[0].mclk.mclk730.vMCLK_PWRMGT_CNTL =
3317ccd5a2cSjsg 		cpu_to_be32(pi->clk_regs.rv730.mclk_pwrmgt_cntl);
3327ccd5a2cSjsg 	table->initialState.levels[0].mclk.mclk730.vDLL_CNTL =
3337ccd5a2cSjsg 		cpu_to_be32(pi->clk_regs.rv730.dll_cntl);
3347ccd5a2cSjsg 	table->initialState.levels[0].mclk.mclk730.vMPLL_SS =
3357ccd5a2cSjsg 		cpu_to_be32(pi->clk_regs.rv730.mpll_ss);
3367ccd5a2cSjsg 	table->initialState.levels[0].mclk.mclk730.vMPLL_SS2 =
3377ccd5a2cSjsg 		cpu_to_be32(pi->clk_regs.rv730.mpll_ss2);
3387ccd5a2cSjsg 
3397ccd5a2cSjsg 	table->initialState.levels[0].mclk.mclk730.mclk_value =
3407ccd5a2cSjsg 		cpu_to_be32(initial_state->low.mclk);
3417ccd5a2cSjsg 
3427ccd5a2cSjsg 	table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
3437ccd5a2cSjsg 		cpu_to_be32(pi->clk_regs.rv730.cg_spll_func_cntl);
3447ccd5a2cSjsg 	table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
3457ccd5a2cSjsg 		cpu_to_be32(pi->clk_regs.rv730.cg_spll_func_cntl_2);
3467ccd5a2cSjsg 	table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
3477ccd5a2cSjsg 		cpu_to_be32(pi->clk_regs.rv730.cg_spll_func_cntl_3);
3487ccd5a2cSjsg 	table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM =
3497ccd5a2cSjsg 		cpu_to_be32(pi->clk_regs.rv730.cg_spll_spread_spectrum);
3507ccd5a2cSjsg 	table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM_2 =
3517ccd5a2cSjsg 		cpu_to_be32(pi->clk_regs.rv730.cg_spll_spread_spectrum_2);
3527ccd5a2cSjsg 
3537ccd5a2cSjsg 	table->initialState.levels[0].sclk.sclk_value =
3547ccd5a2cSjsg 		cpu_to_be32(initial_state->low.sclk);
3557ccd5a2cSjsg 
3567ccd5a2cSjsg 	table->initialState.levels[0].arbValue = MC_CG_ARB_FREQ_F0;
3577ccd5a2cSjsg 
3587ccd5a2cSjsg 	table->initialState.levels[0].seqValue =
3597ccd5a2cSjsg 		rv770_get_seq_value(rdev, &initial_state->low);
3607ccd5a2cSjsg 
3617ccd5a2cSjsg 	rv770_populate_vddc_value(rdev,
3627ccd5a2cSjsg 				  initial_state->low.vddc,
3637ccd5a2cSjsg 				  &table->initialState.levels[0].vddc);
3647ccd5a2cSjsg 	rv770_populate_initial_mvdd_value(rdev,
3657ccd5a2cSjsg 					  &table->initialState.levels[0].mvdd);
3667ccd5a2cSjsg 
3677ccd5a2cSjsg 	a_t = CG_R(0xffff) | CG_L(0);
3687ccd5a2cSjsg 
3697ccd5a2cSjsg 	table->initialState.levels[0].aT = cpu_to_be32(a_t);
3707ccd5a2cSjsg 
3717ccd5a2cSjsg 	table->initialState.levels[0].bSP = cpu_to_be32(pi->dsp);
3727ccd5a2cSjsg 
3737ccd5a2cSjsg 	if (pi->boot_in_gen2)
3747ccd5a2cSjsg 		table->initialState.levels[0].gen2PCIE = 1;
3757ccd5a2cSjsg 	else
3767ccd5a2cSjsg 		table->initialState.levels[0].gen2PCIE = 0;
3777ccd5a2cSjsg 	if (initial_state->low.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2)
3787ccd5a2cSjsg 		table->initialState.levels[0].gen2XSP = 1;
3797ccd5a2cSjsg 	else
3807ccd5a2cSjsg 		table->initialState.levels[0].gen2XSP = 0;
3817ccd5a2cSjsg 
3827ccd5a2cSjsg 	table->initialState.levels[1] = table->initialState.levels[0];
3837ccd5a2cSjsg 	table->initialState.levels[2] = table->initialState.levels[0];
3847ccd5a2cSjsg 
3857ccd5a2cSjsg 	table->initialState.flags |= PPSMC_SWSTATE_FLAG_DC;
3867ccd5a2cSjsg 
3877ccd5a2cSjsg 	return 0;
3887ccd5a2cSjsg }
3897ccd5a2cSjsg 
rv730_program_memory_timing_parameters(struct radeon_device * rdev,struct radeon_ps * radeon_state)3907ccd5a2cSjsg void rv730_program_memory_timing_parameters(struct radeon_device *rdev,
3917ccd5a2cSjsg 					    struct radeon_ps *radeon_state)
3927ccd5a2cSjsg {
3937ccd5a2cSjsg 	struct rv7xx_ps *state = rv770_get_ps(radeon_state);
3947ccd5a2cSjsg 	u32 arb_refresh_rate = 0;
3957ccd5a2cSjsg 	u32 dram_timing = 0;
3967ccd5a2cSjsg 	u32 dram_timing2 = 0;
3977ccd5a2cSjsg 	u32 old_dram_timing = 0;
3987ccd5a2cSjsg 	u32 old_dram_timing2 = 0;
3997ccd5a2cSjsg 
4007ccd5a2cSjsg 	arb_refresh_rate = RREG32(MC_ARB_RFSH_RATE) &
4017ccd5a2cSjsg 		~(POWERMODE1_MASK | POWERMODE2_MASK | POWERMODE3_MASK);
4027ccd5a2cSjsg 	arb_refresh_rate |=
4037ccd5a2cSjsg 		(POWERMODE1(rv770_calculate_memory_refresh_rate(rdev, state->low.sclk)) |
4047ccd5a2cSjsg 		 POWERMODE2(rv770_calculate_memory_refresh_rate(rdev, state->medium.sclk)) |
4057ccd5a2cSjsg 		 POWERMODE3(rv770_calculate_memory_refresh_rate(rdev, state->high.sclk)));
4067ccd5a2cSjsg 	WREG32(MC_ARB_RFSH_RATE, arb_refresh_rate);
4077ccd5a2cSjsg 
4087ccd5a2cSjsg 	/* save the boot dram timings */
4097ccd5a2cSjsg 	old_dram_timing = RREG32(MC_ARB_DRAM_TIMING);
4107ccd5a2cSjsg 	old_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
4117ccd5a2cSjsg 
4127ccd5a2cSjsg 	radeon_atom_set_engine_dram_timings(rdev,
4137ccd5a2cSjsg 					    state->high.sclk,
4147ccd5a2cSjsg 					    state->high.mclk);
4157ccd5a2cSjsg 
4167ccd5a2cSjsg 	dram_timing = RREG32(MC_ARB_DRAM_TIMING);
4177ccd5a2cSjsg 	dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
4187ccd5a2cSjsg 
4197ccd5a2cSjsg 	WREG32(MC_ARB_DRAM_TIMING_3, dram_timing);
4207ccd5a2cSjsg 	WREG32(MC_ARB_DRAM_TIMING2_3, dram_timing2);
4217ccd5a2cSjsg 
4227ccd5a2cSjsg 	radeon_atom_set_engine_dram_timings(rdev,
4237ccd5a2cSjsg 					    state->medium.sclk,
4247ccd5a2cSjsg 					    state->medium.mclk);
4257ccd5a2cSjsg 
4267ccd5a2cSjsg 	dram_timing = RREG32(MC_ARB_DRAM_TIMING);
4277ccd5a2cSjsg 	dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
4287ccd5a2cSjsg 
4297ccd5a2cSjsg 	WREG32(MC_ARB_DRAM_TIMING_2, dram_timing);
4307ccd5a2cSjsg 	WREG32(MC_ARB_DRAM_TIMING2_2, dram_timing2);
4317ccd5a2cSjsg 
4327ccd5a2cSjsg 	radeon_atom_set_engine_dram_timings(rdev,
4337ccd5a2cSjsg 					    state->low.sclk,
4347ccd5a2cSjsg 					    state->low.mclk);
4357ccd5a2cSjsg 
4367ccd5a2cSjsg 	dram_timing = RREG32(MC_ARB_DRAM_TIMING);
4377ccd5a2cSjsg 	dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
4387ccd5a2cSjsg 
4397ccd5a2cSjsg 	WREG32(MC_ARB_DRAM_TIMING_1, dram_timing);
4407ccd5a2cSjsg 	WREG32(MC_ARB_DRAM_TIMING2_1, dram_timing2);
4417ccd5a2cSjsg 
4427ccd5a2cSjsg 	/* restore the boot dram timings */
4437ccd5a2cSjsg 	WREG32(MC_ARB_DRAM_TIMING, old_dram_timing);
4447ccd5a2cSjsg 	WREG32(MC_ARB_DRAM_TIMING2, old_dram_timing2);
4457ccd5a2cSjsg 
4467ccd5a2cSjsg }
4477ccd5a2cSjsg 
rv730_start_dpm(struct radeon_device * rdev)4487ccd5a2cSjsg void rv730_start_dpm(struct radeon_device *rdev)
4497ccd5a2cSjsg {
4507ccd5a2cSjsg 	WREG32_P(SCLK_PWRMGT_CNTL, 0, ~SCLK_PWRMGT_OFF);
4517ccd5a2cSjsg 
4527ccd5a2cSjsg 	WREG32_P(TCI_MCLK_PWRMGT_CNTL, 0, ~MPLL_PWRMGT_OFF);
4537ccd5a2cSjsg 
4547ccd5a2cSjsg 	WREG32_P(GENERAL_PWRMGT, GLOBAL_PWRMGT_EN, ~GLOBAL_PWRMGT_EN);
4557ccd5a2cSjsg }
4567ccd5a2cSjsg 
rv730_stop_dpm(struct radeon_device * rdev)4577ccd5a2cSjsg void rv730_stop_dpm(struct radeon_device *rdev)
4587ccd5a2cSjsg {
4597ccd5a2cSjsg 	PPSMC_Result result;
4607ccd5a2cSjsg 
4617ccd5a2cSjsg 	result = rv770_send_msg_to_smc(rdev, PPSMC_MSG_TwoLevelsDisabled);
4627ccd5a2cSjsg 
4637ccd5a2cSjsg 	if (result != PPSMC_Result_OK)
4647ccd5a2cSjsg 		DRM_DEBUG("Could not force DPM to low\n");
4657ccd5a2cSjsg 
4667ccd5a2cSjsg 	WREG32_P(GENERAL_PWRMGT, 0, ~GLOBAL_PWRMGT_EN);
4677ccd5a2cSjsg 
4687ccd5a2cSjsg 	WREG32_P(SCLK_PWRMGT_CNTL, SCLK_PWRMGT_OFF, ~SCLK_PWRMGT_OFF);
4697ccd5a2cSjsg 
4707ccd5a2cSjsg 	WREG32_P(TCI_MCLK_PWRMGT_CNTL, MPLL_PWRMGT_OFF, ~MPLL_PWRMGT_OFF);
4717ccd5a2cSjsg }
4727ccd5a2cSjsg 
rv730_program_dcodt(struct radeon_device * rdev,bool use_dcodt)4737ccd5a2cSjsg void rv730_program_dcodt(struct radeon_device *rdev, bool use_dcodt)
4747ccd5a2cSjsg {
4757ccd5a2cSjsg 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4767ccd5a2cSjsg 	u32 i = use_dcodt ? 0 : 1;
4777ccd5a2cSjsg 	u32 mc4_io_pad_cntl;
4787ccd5a2cSjsg 
4797ccd5a2cSjsg 	mc4_io_pad_cntl = RREG32(MC4_IO_DQ_PAD_CNTL_D0_I0);
4807ccd5a2cSjsg 	mc4_io_pad_cntl &= 0xFFFFFF00;
4817ccd5a2cSjsg 	mc4_io_pad_cntl |= pi->odt_value_0[i];
4827ccd5a2cSjsg 	WREG32(MC4_IO_DQ_PAD_CNTL_D0_I0, mc4_io_pad_cntl);
4837ccd5a2cSjsg 	WREG32(MC4_IO_DQ_PAD_CNTL_D0_I1, mc4_io_pad_cntl);
4847ccd5a2cSjsg 
4857ccd5a2cSjsg 	mc4_io_pad_cntl = RREG32(MC4_IO_QS_PAD_CNTL_D0_I0);
4867ccd5a2cSjsg 	mc4_io_pad_cntl &= 0xFFFFFF00;
4877ccd5a2cSjsg 	mc4_io_pad_cntl |= pi->odt_value_1[i];
4887ccd5a2cSjsg 	WREG32(MC4_IO_QS_PAD_CNTL_D0_I0, mc4_io_pad_cntl);
4897ccd5a2cSjsg 	WREG32(MC4_IO_QS_PAD_CNTL_D0_I1, mc4_io_pad_cntl);
4907ccd5a2cSjsg }
4917ccd5a2cSjsg 
rv730_get_odt_values(struct radeon_device * rdev)4927ccd5a2cSjsg void rv730_get_odt_values(struct radeon_device *rdev)
4937ccd5a2cSjsg {
4947ccd5a2cSjsg 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4957ccd5a2cSjsg 	u32 mc4_io_pad_cntl;
4967ccd5a2cSjsg 
4977ccd5a2cSjsg 	pi->odt_value_0[0] = (u8)0;
4987ccd5a2cSjsg 	pi->odt_value_1[0] = (u8)0x80;
4997ccd5a2cSjsg 
5007ccd5a2cSjsg 	mc4_io_pad_cntl = RREG32(MC4_IO_DQ_PAD_CNTL_D0_I0);
5017ccd5a2cSjsg 	pi->odt_value_0[1] = (u8)(mc4_io_pad_cntl & 0xff);
5027ccd5a2cSjsg 
5037ccd5a2cSjsg 	mc4_io_pad_cntl = RREG32(MC4_IO_QS_PAD_CNTL_D0_I0);
5047ccd5a2cSjsg 	pi->odt_value_1[1] = (u8)(mc4_io_pad_cntl & 0xff);
5057ccd5a2cSjsg }
506