17ccd5a2cSjsg /*
27ccd5a2cSjsg * Copyright 2011 Advanced Micro Devices, Inc.
37ccd5a2cSjsg *
47ccd5a2cSjsg * Permission is hereby granted, free of charge, to any person obtaining a
57ccd5a2cSjsg * copy of this software and associated documentation files (the "Software"),
67ccd5a2cSjsg * to deal in the Software without restriction, including without limitation
77ccd5a2cSjsg * the rights to use, copy, modify, merge, publish, distribute, sublicense,
87ccd5a2cSjsg * and/or sell copies of the Software, and to permit persons to whom the
97ccd5a2cSjsg * Software is furnished to do so, subject to the following conditions:
107ccd5a2cSjsg *
117ccd5a2cSjsg * The above copyright notice and this permission notice shall be included in
127ccd5a2cSjsg * all copies or substantial portions of the Software.
137ccd5a2cSjsg *
147ccd5a2cSjsg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
157ccd5a2cSjsg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
167ccd5a2cSjsg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
177ccd5a2cSjsg * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
187ccd5a2cSjsg * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
197ccd5a2cSjsg * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
207ccd5a2cSjsg * OTHER DEALINGS IN THE SOFTWARE.
217ccd5a2cSjsg *
227ccd5a2cSjsg * Authors: Alex Deucher
237ccd5a2cSjsg */
247ccd5a2cSjsg
257ccd5a2cSjsg #include "radeon.h"
267ccd5a2cSjsg #include "radeon_asic.h"
277ccd5a2cSjsg #include "rv6xxd.h"
287ccd5a2cSjsg #include "r600_dpm.h"
297ccd5a2cSjsg #include "rv6xx_dpm.h"
307ccd5a2cSjsg #include "atom.h"
31*7f4dd379Sjsg #include <linux/seq_file.h>
327ccd5a2cSjsg
337ccd5a2cSjsg static u32 rv6xx_scale_count_given_unit(struct radeon_device *rdev,
347ccd5a2cSjsg u32 unscaled_count, u32 unit);
357ccd5a2cSjsg
rv6xx_get_ps(struct radeon_ps * rps)367ccd5a2cSjsg static struct rv6xx_ps *rv6xx_get_ps(struct radeon_ps *rps)
377ccd5a2cSjsg {
387ccd5a2cSjsg struct rv6xx_ps *ps = rps->ps_priv;
397ccd5a2cSjsg
407ccd5a2cSjsg return ps;
417ccd5a2cSjsg }
427ccd5a2cSjsg
rv6xx_get_pi(struct radeon_device * rdev)437ccd5a2cSjsg static struct rv6xx_power_info *rv6xx_get_pi(struct radeon_device *rdev)
447ccd5a2cSjsg {
457ccd5a2cSjsg struct rv6xx_power_info *pi = rdev->pm.dpm.priv;
467ccd5a2cSjsg
477ccd5a2cSjsg return pi;
487ccd5a2cSjsg }
497ccd5a2cSjsg
rv6xx_force_pcie_gen1(struct radeon_device * rdev)507ccd5a2cSjsg static void rv6xx_force_pcie_gen1(struct radeon_device *rdev)
517ccd5a2cSjsg {
527ccd5a2cSjsg u32 tmp;
537ccd5a2cSjsg int i;
547ccd5a2cSjsg
557ccd5a2cSjsg tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
567ccd5a2cSjsg tmp &= LC_GEN2_EN;
577ccd5a2cSjsg WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
587ccd5a2cSjsg
597ccd5a2cSjsg tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
607ccd5a2cSjsg tmp |= LC_INITIATE_LINK_SPEED_CHANGE;
617ccd5a2cSjsg WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
627ccd5a2cSjsg
637ccd5a2cSjsg for (i = 0; i < rdev->usec_timeout; i++) {
647ccd5a2cSjsg if (!(RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL) & LC_CURRENT_DATA_RATE))
657ccd5a2cSjsg break;
667ccd5a2cSjsg udelay(1);
677ccd5a2cSjsg }
687ccd5a2cSjsg
697ccd5a2cSjsg tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
707ccd5a2cSjsg tmp &= ~LC_INITIATE_LINK_SPEED_CHANGE;
717ccd5a2cSjsg WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
727ccd5a2cSjsg }
737ccd5a2cSjsg
rv6xx_enable_pcie_gen2_support(struct radeon_device * rdev)747ccd5a2cSjsg static void rv6xx_enable_pcie_gen2_support(struct radeon_device *rdev)
757ccd5a2cSjsg {
767ccd5a2cSjsg u32 tmp;
777ccd5a2cSjsg
787ccd5a2cSjsg tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
797ccd5a2cSjsg
807ccd5a2cSjsg if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
817ccd5a2cSjsg (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
827ccd5a2cSjsg tmp |= LC_GEN2_EN;
837ccd5a2cSjsg WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
847ccd5a2cSjsg }
857ccd5a2cSjsg }
867ccd5a2cSjsg
rv6xx_enable_bif_dynamic_pcie_gen2(struct radeon_device * rdev,bool enable)877ccd5a2cSjsg static void rv6xx_enable_bif_dynamic_pcie_gen2(struct radeon_device *rdev,
887ccd5a2cSjsg bool enable)
897ccd5a2cSjsg {
907ccd5a2cSjsg u32 tmp;
917ccd5a2cSjsg
927ccd5a2cSjsg tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL) & ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
937ccd5a2cSjsg if (enable)
947ccd5a2cSjsg tmp |= LC_HW_VOLTAGE_IF_CONTROL(1);
957ccd5a2cSjsg else
967ccd5a2cSjsg tmp |= LC_HW_VOLTAGE_IF_CONTROL(0);
977ccd5a2cSjsg WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
987ccd5a2cSjsg }
997ccd5a2cSjsg
rv6xx_enable_l0s(struct radeon_device * rdev)1007ccd5a2cSjsg static void rv6xx_enable_l0s(struct radeon_device *rdev)
1017ccd5a2cSjsg {
1027ccd5a2cSjsg u32 tmp;
1037ccd5a2cSjsg
1047ccd5a2cSjsg tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL) & ~LC_L0S_INACTIVITY_MASK;
1057ccd5a2cSjsg tmp |= LC_L0S_INACTIVITY(3);
1067ccd5a2cSjsg WREG32_PCIE_PORT(PCIE_LC_CNTL, tmp);
1077ccd5a2cSjsg }
1087ccd5a2cSjsg
rv6xx_enable_l1(struct radeon_device * rdev)1097ccd5a2cSjsg static void rv6xx_enable_l1(struct radeon_device *rdev)
1107ccd5a2cSjsg {
1117ccd5a2cSjsg u32 tmp;
1127ccd5a2cSjsg
1137ccd5a2cSjsg tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL);
1147ccd5a2cSjsg tmp &= ~LC_L1_INACTIVITY_MASK;
1157ccd5a2cSjsg tmp |= LC_L1_INACTIVITY(4);
1167ccd5a2cSjsg tmp &= ~LC_PMI_TO_L1_DIS;
1177ccd5a2cSjsg tmp &= ~LC_ASPM_TO_L1_DIS;
1187ccd5a2cSjsg WREG32_PCIE_PORT(PCIE_LC_CNTL, tmp);
1197ccd5a2cSjsg }
1207ccd5a2cSjsg
rv6xx_enable_pll_sleep_in_l1(struct radeon_device * rdev)1217ccd5a2cSjsg static void rv6xx_enable_pll_sleep_in_l1(struct radeon_device *rdev)
1227ccd5a2cSjsg {
1237ccd5a2cSjsg u32 tmp;
1247ccd5a2cSjsg
1257ccd5a2cSjsg tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL) & ~LC_L1_INACTIVITY_MASK;
1267ccd5a2cSjsg tmp |= LC_L1_INACTIVITY(8);
1277ccd5a2cSjsg WREG32_PCIE_PORT(PCIE_LC_CNTL, tmp);
1287ccd5a2cSjsg
1297ccd5a2cSjsg /* NOTE, this is a PCIE indirect reg, not PCIE PORT */
1307ccd5a2cSjsg tmp = RREG32_PCIE(PCIE_P_CNTL);
1317ccd5a2cSjsg tmp |= P_PLL_PWRDN_IN_L1L23;
1327ccd5a2cSjsg tmp &= ~P_PLL_BUF_PDNB;
1337ccd5a2cSjsg tmp &= ~P_PLL_PDNB;
1347ccd5a2cSjsg tmp |= P_ALLOW_PRX_FRONTEND_SHUTOFF;
1357ccd5a2cSjsg WREG32_PCIE(PCIE_P_CNTL, tmp);
1367ccd5a2cSjsg }
1377ccd5a2cSjsg
rv6xx_convert_clock_to_stepping(struct radeon_device * rdev,u32 clock,struct rv6xx_sclk_stepping * step)1387ccd5a2cSjsg static int rv6xx_convert_clock_to_stepping(struct radeon_device *rdev,
1397ccd5a2cSjsg u32 clock, struct rv6xx_sclk_stepping *step)
1407ccd5a2cSjsg {
1417ccd5a2cSjsg int ret;
1427ccd5a2cSjsg struct atom_clock_dividers dividers;
1437ccd5a2cSjsg
1447ccd5a2cSjsg ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
1457ccd5a2cSjsg clock, false, ÷rs);
1467ccd5a2cSjsg if (ret)
1477ccd5a2cSjsg return ret;
1487ccd5a2cSjsg
1497ccd5a2cSjsg if (dividers.enable_post_div)
1507ccd5a2cSjsg step->post_divider = 2 + (dividers.post_div & 0xF) + (dividers.post_div >> 4);
1517ccd5a2cSjsg else
1527ccd5a2cSjsg step->post_divider = 1;
1537ccd5a2cSjsg
1547ccd5a2cSjsg step->vco_frequency = clock * step->post_divider;
1557ccd5a2cSjsg
1567ccd5a2cSjsg return 0;
1577ccd5a2cSjsg }
1587ccd5a2cSjsg
rv6xx_output_stepping(struct radeon_device * rdev,u32 step_index,struct rv6xx_sclk_stepping * step)1597ccd5a2cSjsg static void rv6xx_output_stepping(struct radeon_device *rdev,
1607ccd5a2cSjsg u32 step_index, struct rv6xx_sclk_stepping *step)
1617ccd5a2cSjsg {
1627ccd5a2cSjsg struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
1637ccd5a2cSjsg u32 ref_clk = rdev->clock.spll.reference_freq;
1647ccd5a2cSjsg u32 fb_divider;
1657ccd5a2cSjsg u32 spll_step_count = rv6xx_scale_count_given_unit(rdev,
1667ccd5a2cSjsg R600_SPLLSTEPTIME_DFLT *
1677ccd5a2cSjsg pi->spll_ref_div,
1687ccd5a2cSjsg R600_SPLLSTEPUNIT_DFLT);
1697ccd5a2cSjsg
1707ccd5a2cSjsg r600_engine_clock_entry_enable(rdev, step_index, true);
1717ccd5a2cSjsg r600_engine_clock_entry_enable_pulse_skipping(rdev, step_index, false);
1727ccd5a2cSjsg
1737ccd5a2cSjsg if (step->post_divider == 1)
1747ccd5a2cSjsg r600_engine_clock_entry_enable_post_divider(rdev, step_index, false);
1757ccd5a2cSjsg else {
1767ccd5a2cSjsg u32 lo_len = (step->post_divider - 2) / 2;
1777ccd5a2cSjsg u32 hi_len = step->post_divider - 2 - lo_len;
1787ccd5a2cSjsg
1797ccd5a2cSjsg r600_engine_clock_entry_enable_post_divider(rdev, step_index, true);
1807ccd5a2cSjsg r600_engine_clock_entry_set_post_divider(rdev, step_index, (hi_len << 4) | lo_len);
1817ccd5a2cSjsg }
1827ccd5a2cSjsg
1837ccd5a2cSjsg fb_divider = ((step->vco_frequency * pi->spll_ref_div) / ref_clk) >>
1847ccd5a2cSjsg pi->fb_div_scale;
1857ccd5a2cSjsg
1867ccd5a2cSjsg r600_engine_clock_entry_set_reference_divider(rdev, step_index,
1877ccd5a2cSjsg pi->spll_ref_div - 1);
1887ccd5a2cSjsg r600_engine_clock_entry_set_feedback_divider(rdev, step_index, fb_divider);
1897ccd5a2cSjsg r600_engine_clock_entry_set_step_time(rdev, step_index, spll_step_count);
1907ccd5a2cSjsg
1917ccd5a2cSjsg }
1927ccd5a2cSjsg
rv6xx_next_vco_step(struct radeon_device * rdev,struct rv6xx_sclk_stepping * cur,bool increasing_vco,u32 step_size)1937ccd5a2cSjsg static struct rv6xx_sclk_stepping rv6xx_next_vco_step(struct radeon_device *rdev,
1947ccd5a2cSjsg struct rv6xx_sclk_stepping *cur,
1957ccd5a2cSjsg bool increasing_vco, u32 step_size)
1967ccd5a2cSjsg {
1977ccd5a2cSjsg struct rv6xx_sclk_stepping next;
1987ccd5a2cSjsg
1997ccd5a2cSjsg next.post_divider = cur->post_divider;
2007ccd5a2cSjsg
2017ccd5a2cSjsg if (increasing_vco)
2027ccd5a2cSjsg next.vco_frequency = (cur->vco_frequency * (100 + step_size)) / 100;
2037ccd5a2cSjsg else
2047ccd5a2cSjsg next.vco_frequency = (cur->vco_frequency * 100 + 99 + step_size) / (100 + step_size);
2057ccd5a2cSjsg
2067ccd5a2cSjsg return next;
2077ccd5a2cSjsg }
2087ccd5a2cSjsg
rv6xx_can_step_post_div(struct radeon_device * rdev,struct rv6xx_sclk_stepping * cur,struct rv6xx_sclk_stepping * target)2097ccd5a2cSjsg static bool rv6xx_can_step_post_div(struct radeon_device *rdev,
2107ccd5a2cSjsg struct rv6xx_sclk_stepping *cur,
2117ccd5a2cSjsg struct rv6xx_sclk_stepping *target)
2127ccd5a2cSjsg {
2137ccd5a2cSjsg return (cur->post_divider > target->post_divider) &&
2147ccd5a2cSjsg ((cur->vco_frequency * target->post_divider) <=
2157ccd5a2cSjsg (target->vco_frequency * (cur->post_divider - 1)));
2167ccd5a2cSjsg }
2177ccd5a2cSjsg
rv6xx_next_post_div_step(struct radeon_device * rdev,struct rv6xx_sclk_stepping * cur,struct rv6xx_sclk_stepping * target)2187ccd5a2cSjsg static struct rv6xx_sclk_stepping rv6xx_next_post_div_step(struct radeon_device *rdev,
2197ccd5a2cSjsg struct rv6xx_sclk_stepping *cur,
2207ccd5a2cSjsg struct rv6xx_sclk_stepping *target)
2217ccd5a2cSjsg {
2227ccd5a2cSjsg struct rv6xx_sclk_stepping next = *cur;
2237ccd5a2cSjsg
2247ccd5a2cSjsg while (rv6xx_can_step_post_div(rdev, &next, target))
2257ccd5a2cSjsg next.post_divider--;
2267ccd5a2cSjsg
2277ccd5a2cSjsg return next;
2287ccd5a2cSjsg }
2297ccd5a2cSjsg
rv6xx_reached_stepping_target(struct radeon_device * rdev,struct rv6xx_sclk_stepping * cur,struct rv6xx_sclk_stepping * target,bool increasing_vco)2307ccd5a2cSjsg static bool rv6xx_reached_stepping_target(struct radeon_device *rdev,
2317ccd5a2cSjsg struct rv6xx_sclk_stepping *cur,
2327ccd5a2cSjsg struct rv6xx_sclk_stepping *target,
2337ccd5a2cSjsg bool increasing_vco)
2347ccd5a2cSjsg {
2357ccd5a2cSjsg return (increasing_vco && (cur->vco_frequency >= target->vco_frequency)) ||
2367ccd5a2cSjsg (!increasing_vco && (cur->vco_frequency <= target->vco_frequency));
2377ccd5a2cSjsg }
2387ccd5a2cSjsg
rv6xx_generate_steps(struct radeon_device * rdev,u32 low,u32 high,u32 start_index,u8 * end_index)2397ccd5a2cSjsg static void rv6xx_generate_steps(struct radeon_device *rdev,
2407ccd5a2cSjsg u32 low, u32 high,
2417ccd5a2cSjsg u32 start_index, u8 *end_index)
2427ccd5a2cSjsg {
2437ccd5a2cSjsg struct rv6xx_sclk_stepping cur;
2447ccd5a2cSjsg struct rv6xx_sclk_stepping target;
2457ccd5a2cSjsg bool increasing_vco;
2467ccd5a2cSjsg u32 step_index = start_index;
2477ccd5a2cSjsg
2487ccd5a2cSjsg rv6xx_convert_clock_to_stepping(rdev, low, &cur);
2497ccd5a2cSjsg rv6xx_convert_clock_to_stepping(rdev, high, &target);
2507ccd5a2cSjsg
2517ccd5a2cSjsg rv6xx_output_stepping(rdev, step_index++, &cur);
2527ccd5a2cSjsg
2537ccd5a2cSjsg increasing_vco = (target.vco_frequency >= cur.vco_frequency);
2547ccd5a2cSjsg
2557ccd5a2cSjsg if (target.post_divider > cur.post_divider)
2567ccd5a2cSjsg cur.post_divider = target.post_divider;
2577ccd5a2cSjsg
2587ccd5a2cSjsg while (1) {
2597ccd5a2cSjsg struct rv6xx_sclk_stepping next;
2607ccd5a2cSjsg
2617ccd5a2cSjsg if (rv6xx_can_step_post_div(rdev, &cur, &target))
2627ccd5a2cSjsg next = rv6xx_next_post_div_step(rdev, &cur, &target);
2637ccd5a2cSjsg else
2647ccd5a2cSjsg next = rv6xx_next_vco_step(rdev, &cur, increasing_vco, R600_VCOSTEPPCT_DFLT);
2657ccd5a2cSjsg
2667ccd5a2cSjsg if (rv6xx_reached_stepping_target(rdev, &next, &target, increasing_vco)) {
2677ccd5a2cSjsg struct rv6xx_sclk_stepping tiny =
2687ccd5a2cSjsg rv6xx_next_vco_step(rdev, &target, !increasing_vco, R600_ENDINGVCOSTEPPCT_DFLT);
2697ccd5a2cSjsg tiny.post_divider = next.post_divider;
2707ccd5a2cSjsg
2717ccd5a2cSjsg if (!rv6xx_reached_stepping_target(rdev, &tiny, &cur, !increasing_vco))
2727ccd5a2cSjsg rv6xx_output_stepping(rdev, step_index++, &tiny);
2737ccd5a2cSjsg
2747ccd5a2cSjsg if ((next.post_divider != target.post_divider) &&
2757ccd5a2cSjsg (next.vco_frequency != target.vco_frequency)) {
2767ccd5a2cSjsg struct rv6xx_sclk_stepping final_vco;
2777ccd5a2cSjsg
2787ccd5a2cSjsg final_vco.vco_frequency = target.vco_frequency;
2797ccd5a2cSjsg final_vco.post_divider = next.post_divider;
2807ccd5a2cSjsg
2817ccd5a2cSjsg rv6xx_output_stepping(rdev, step_index++, &final_vco);
2827ccd5a2cSjsg }
2837ccd5a2cSjsg
2847ccd5a2cSjsg rv6xx_output_stepping(rdev, step_index++, &target);
2857ccd5a2cSjsg break;
2867ccd5a2cSjsg } else
2877ccd5a2cSjsg rv6xx_output_stepping(rdev, step_index++, &next);
2887ccd5a2cSjsg
2897ccd5a2cSjsg cur = next;
2907ccd5a2cSjsg }
2917ccd5a2cSjsg
2927ccd5a2cSjsg *end_index = (u8)step_index - 1;
2937ccd5a2cSjsg
2947ccd5a2cSjsg }
2957ccd5a2cSjsg
rv6xx_generate_single_step(struct radeon_device * rdev,u32 clock,u32 index)2967ccd5a2cSjsg static void rv6xx_generate_single_step(struct radeon_device *rdev,
2977ccd5a2cSjsg u32 clock, u32 index)
2987ccd5a2cSjsg {
2997ccd5a2cSjsg struct rv6xx_sclk_stepping step;
3007ccd5a2cSjsg
3017ccd5a2cSjsg rv6xx_convert_clock_to_stepping(rdev, clock, &step);
3027ccd5a2cSjsg rv6xx_output_stepping(rdev, index, &step);
3037ccd5a2cSjsg }
3047ccd5a2cSjsg
rv6xx_invalidate_intermediate_steps_range(struct radeon_device * rdev,u32 start_index,u32 end_index)3057ccd5a2cSjsg static void rv6xx_invalidate_intermediate_steps_range(struct radeon_device *rdev,
3067ccd5a2cSjsg u32 start_index, u32 end_index)
3077ccd5a2cSjsg {
3087ccd5a2cSjsg u32 step_index;
3097ccd5a2cSjsg
3107ccd5a2cSjsg for (step_index = start_index + 1; step_index < end_index; step_index++)
3117ccd5a2cSjsg r600_engine_clock_entry_enable(rdev, step_index, false);
3127ccd5a2cSjsg }
3137ccd5a2cSjsg
rv6xx_set_engine_spread_spectrum_clk_s(struct radeon_device * rdev,u32 index,u32 clk_s)3147ccd5a2cSjsg static void rv6xx_set_engine_spread_spectrum_clk_s(struct radeon_device *rdev,
3157ccd5a2cSjsg u32 index, u32 clk_s)
3167ccd5a2cSjsg {
3177ccd5a2cSjsg WREG32_P(CG_SPLL_SPREAD_SPECTRUM_LOW + (index * 4),
3187ccd5a2cSjsg CLKS(clk_s), ~CLKS_MASK);
3197ccd5a2cSjsg }
3207ccd5a2cSjsg
rv6xx_set_engine_spread_spectrum_clk_v(struct radeon_device * rdev,u32 index,u32 clk_v)3217ccd5a2cSjsg static void rv6xx_set_engine_spread_spectrum_clk_v(struct radeon_device *rdev,
3227ccd5a2cSjsg u32 index, u32 clk_v)
3237ccd5a2cSjsg {
3247ccd5a2cSjsg WREG32_P(CG_SPLL_SPREAD_SPECTRUM_LOW + (index * 4),
3257ccd5a2cSjsg CLKV(clk_v), ~CLKV_MASK);
3267ccd5a2cSjsg }
3277ccd5a2cSjsg
rv6xx_enable_engine_spread_spectrum(struct radeon_device * rdev,u32 index,bool enable)3287ccd5a2cSjsg static void rv6xx_enable_engine_spread_spectrum(struct radeon_device *rdev,
3297ccd5a2cSjsg u32 index, bool enable)
3307ccd5a2cSjsg {
3317ccd5a2cSjsg if (enable)
3327ccd5a2cSjsg WREG32_P(CG_SPLL_SPREAD_SPECTRUM_LOW + (index * 4),
3337ccd5a2cSjsg SSEN, ~SSEN);
3347ccd5a2cSjsg else
3357ccd5a2cSjsg WREG32_P(CG_SPLL_SPREAD_SPECTRUM_LOW + (index * 4),
3367ccd5a2cSjsg 0, ~SSEN);
3377ccd5a2cSjsg }
3387ccd5a2cSjsg
rv6xx_set_memory_spread_spectrum_clk_s(struct radeon_device * rdev,u32 clk_s)3397ccd5a2cSjsg static void rv6xx_set_memory_spread_spectrum_clk_s(struct radeon_device *rdev,
3407ccd5a2cSjsg u32 clk_s)
3417ccd5a2cSjsg {
3427ccd5a2cSjsg WREG32_P(CG_MPLL_SPREAD_SPECTRUM, CLKS(clk_s), ~CLKS_MASK);
3437ccd5a2cSjsg }
3447ccd5a2cSjsg
rv6xx_set_memory_spread_spectrum_clk_v(struct radeon_device * rdev,u32 clk_v)3457ccd5a2cSjsg static void rv6xx_set_memory_spread_spectrum_clk_v(struct radeon_device *rdev,
3467ccd5a2cSjsg u32 clk_v)
3477ccd5a2cSjsg {
3487ccd5a2cSjsg WREG32_P(CG_MPLL_SPREAD_SPECTRUM, CLKV(clk_v), ~CLKV_MASK);
3497ccd5a2cSjsg }
3507ccd5a2cSjsg
rv6xx_enable_memory_spread_spectrum(struct radeon_device * rdev,bool enable)3517ccd5a2cSjsg static void rv6xx_enable_memory_spread_spectrum(struct radeon_device *rdev,
3527ccd5a2cSjsg bool enable)
3537ccd5a2cSjsg {
3547ccd5a2cSjsg if (enable)
3557ccd5a2cSjsg WREG32_P(CG_MPLL_SPREAD_SPECTRUM, SSEN, ~SSEN);
3567ccd5a2cSjsg else
3577ccd5a2cSjsg WREG32_P(CG_MPLL_SPREAD_SPECTRUM, 0, ~SSEN);
3587ccd5a2cSjsg }
3597ccd5a2cSjsg
rv6xx_enable_dynamic_spread_spectrum(struct radeon_device * rdev,bool enable)3607ccd5a2cSjsg static void rv6xx_enable_dynamic_spread_spectrum(struct radeon_device *rdev,
3617ccd5a2cSjsg bool enable)
3627ccd5a2cSjsg {
3637ccd5a2cSjsg if (enable)
3647ccd5a2cSjsg WREG32_P(GENERAL_PWRMGT, DYN_SPREAD_SPECTRUM_EN, ~DYN_SPREAD_SPECTRUM_EN);
3657ccd5a2cSjsg else
3667ccd5a2cSjsg WREG32_P(GENERAL_PWRMGT, 0, ~DYN_SPREAD_SPECTRUM_EN);
3677ccd5a2cSjsg }
3687ccd5a2cSjsg
rv6xx_memory_clock_entry_enable_post_divider(struct radeon_device * rdev,u32 index,bool enable)3697ccd5a2cSjsg static void rv6xx_memory_clock_entry_enable_post_divider(struct radeon_device *rdev,
3707ccd5a2cSjsg u32 index, bool enable)
3717ccd5a2cSjsg {
3727ccd5a2cSjsg if (enable)
3737ccd5a2cSjsg WREG32_P(MPLL_FREQ_LEVEL_0 + (index * 4),
3747ccd5a2cSjsg LEVEL0_MPLL_DIV_EN, ~LEVEL0_MPLL_DIV_EN);
3757ccd5a2cSjsg else
3767ccd5a2cSjsg WREG32_P(MPLL_FREQ_LEVEL_0 + (index * 4), 0, ~LEVEL0_MPLL_DIV_EN);
3777ccd5a2cSjsg }
3787ccd5a2cSjsg
rv6xx_memory_clock_entry_set_post_divider(struct radeon_device * rdev,u32 index,u32 divider)3797ccd5a2cSjsg static void rv6xx_memory_clock_entry_set_post_divider(struct radeon_device *rdev,
3807ccd5a2cSjsg u32 index, u32 divider)
3817ccd5a2cSjsg {
3827ccd5a2cSjsg WREG32_P(MPLL_FREQ_LEVEL_0 + (index * 4),
3837ccd5a2cSjsg LEVEL0_MPLL_POST_DIV(divider), ~LEVEL0_MPLL_POST_DIV_MASK);
3847ccd5a2cSjsg }
3857ccd5a2cSjsg
rv6xx_memory_clock_entry_set_feedback_divider(struct radeon_device * rdev,u32 index,u32 divider)3867ccd5a2cSjsg static void rv6xx_memory_clock_entry_set_feedback_divider(struct radeon_device *rdev,
3877ccd5a2cSjsg u32 index, u32 divider)
3887ccd5a2cSjsg {
3897ccd5a2cSjsg WREG32_P(MPLL_FREQ_LEVEL_0 + (index * 4), LEVEL0_MPLL_FB_DIV(divider),
3907ccd5a2cSjsg ~LEVEL0_MPLL_FB_DIV_MASK);
3917ccd5a2cSjsg }
3927ccd5a2cSjsg
rv6xx_memory_clock_entry_set_reference_divider(struct radeon_device * rdev,u32 index,u32 divider)3937ccd5a2cSjsg static void rv6xx_memory_clock_entry_set_reference_divider(struct radeon_device *rdev,
3947ccd5a2cSjsg u32 index, u32 divider)
3957ccd5a2cSjsg {
3967ccd5a2cSjsg WREG32_P(MPLL_FREQ_LEVEL_0 + (index * 4),
3977ccd5a2cSjsg LEVEL0_MPLL_REF_DIV(divider), ~LEVEL0_MPLL_REF_DIV_MASK);
3987ccd5a2cSjsg }
3997ccd5a2cSjsg
rv6xx_vid_response_set_brt(struct radeon_device * rdev,u32 rt)4007ccd5a2cSjsg static void rv6xx_vid_response_set_brt(struct radeon_device *rdev, u32 rt)
4017ccd5a2cSjsg {
4027ccd5a2cSjsg WREG32_P(VID_RT, BRT(rt), ~BRT_MASK);
4037ccd5a2cSjsg }
4047ccd5a2cSjsg
rv6xx_enable_engine_feedback_and_reference_sync(struct radeon_device * rdev)4057ccd5a2cSjsg static void rv6xx_enable_engine_feedback_and_reference_sync(struct radeon_device *rdev)
4067ccd5a2cSjsg {
4077ccd5a2cSjsg WREG32_P(SPLL_CNTL_MODE, SPLL_DIV_SYNC, ~SPLL_DIV_SYNC);
4087ccd5a2cSjsg }
4097ccd5a2cSjsg
rv6xx_clocks_per_unit(u32 unit)4107ccd5a2cSjsg static u32 rv6xx_clocks_per_unit(u32 unit)
4117ccd5a2cSjsg {
4127ccd5a2cSjsg u32 tmp = 1 << (2 * unit);
4137ccd5a2cSjsg
4147ccd5a2cSjsg return tmp;
4157ccd5a2cSjsg }
4167ccd5a2cSjsg
rv6xx_scale_count_given_unit(struct radeon_device * rdev,u32 unscaled_count,u32 unit)4177ccd5a2cSjsg static u32 rv6xx_scale_count_given_unit(struct radeon_device *rdev,
4187ccd5a2cSjsg u32 unscaled_count, u32 unit)
4197ccd5a2cSjsg {
4207ccd5a2cSjsg u32 count_per_unit = rv6xx_clocks_per_unit(unit);
4217ccd5a2cSjsg
4227ccd5a2cSjsg return (unscaled_count + count_per_unit - 1) / count_per_unit;
4237ccd5a2cSjsg }
4247ccd5a2cSjsg
rv6xx_compute_count_for_delay(struct radeon_device * rdev,u32 delay_us,u32 unit)4257ccd5a2cSjsg static u32 rv6xx_compute_count_for_delay(struct radeon_device *rdev,
4267ccd5a2cSjsg u32 delay_us, u32 unit)
4277ccd5a2cSjsg {
4287ccd5a2cSjsg u32 ref_clk = rdev->clock.spll.reference_freq;
4297ccd5a2cSjsg
4307ccd5a2cSjsg return rv6xx_scale_count_given_unit(rdev, delay_us * (ref_clk / 100), unit);
4317ccd5a2cSjsg }
4327ccd5a2cSjsg
rv6xx_calculate_engine_speed_stepping_parameters(struct radeon_device * rdev,struct rv6xx_ps * state)4337ccd5a2cSjsg static void rv6xx_calculate_engine_speed_stepping_parameters(struct radeon_device *rdev,
4347ccd5a2cSjsg struct rv6xx_ps *state)
4357ccd5a2cSjsg {
4367ccd5a2cSjsg struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
4377ccd5a2cSjsg
4387ccd5a2cSjsg pi->hw.sclks[R600_POWER_LEVEL_LOW] =
4397ccd5a2cSjsg state->low.sclk;
4407ccd5a2cSjsg pi->hw.sclks[R600_POWER_LEVEL_MEDIUM] =
4417ccd5a2cSjsg state->medium.sclk;
4427ccd5a2cSjsg pi->hw.sclks[R600_POWER_LEVEL_HIGH] =
4437ccd5a2cSjsg state->high.sclk;
4447ccd5a2cSjsg
4457ccd5a2cSjsg pi->hw.low_sclk_index = R600_POWER_LEVEL_LOW;
4467ccd5a2cSjsg pi->hw.medium_sclk_index = R600_POWER_LEVEL_MEDIUM;
4477ccd5a2cSjsg pi->hw.high_sclk_index = R600_POWER_LEVEL_HIGH;
4487ccd5a2cSjsg }
4497ccd5a2cSjsg
rv6xx_calculate_memory_clock_stepping_parameters(struct radeon_device * rdev,struct rv6xx_ps * state)4507ccd5a2cSjsg static void rv6xx_calculate_memory_clock_stepping_parameters(struct radeon_device *rdev,
4517ccd5a2cSjsg struct rv6xx_ps *state)
4527ccd5a2cSjsg {
4537ccd5a2cSjsg struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
4547ccd5a2cSjsg
4557ccd5a2cSjsg pi->hw.mclks[R600_POWER_LEVEL_CTXSW] =
4567ccd5a2cSjsg state->high.mclk;
4577ccd5a2cSjsg pi->hw.mclks[R600_POWER_LEVEL_HIGH] =
4587ccd5a2cSjsg state->high.mclk;
4597ccd5a2cSjsg pi->hw.mclks[R600_POWER_LEVEL_MEDIUM] =
4607ccd5a2cSjsg state->medium.mclk;
4617ccd5a2cSjsg pi->hw.mclks[R600_POWER_LEVEL_LOW] =
4627ccd5a2cSjsg state->low.mclk;
4637ccd5a2cSjsg
4647ccd5a2cSjsg pi->hw.high_mclk_index = R600_POWER_LEVEL_HIGH;
4657ccd5a2cSjsg
4667ccd5a2cSjsg if (state->high.mclk == state->medium.mclk)
4677ccd5a2cSjsg pi->hw.medium_mclk_index =
4687ccd5a2cSjsg pi->hw.high_mclk_index;
4697ccd5a2cSjsg else
4707ccd5a2cSjsg pi->hw.medium_mclk_index = R600_POWER_LEVEL_MEDIUM;
4717ccd5a2cSjsg
4727ccd5a2cSjsg
4737ccd5a2cSjsg if (state->medium.mclk == state->low.mclk)
4747ccd5a2cSjsg pi->hw.low_mclk_index =
4757ccd5a2cSjsg pi->hw.medium_mclk_index;
4767ccd5a2cSjsg else
4777ccd5a2cSjsg pi->hw.low_mclk_index = R600_POWER_LEVEL_LOW;
4787ccd5a2cSjsg }
4797ccd5a2cSjsg
rv6xx_calculate_voltage_stepping_parameters(struct radeon_device * rdev,struct rv6xx_ps * state)4807ccd5a2cSjsg static void rv6xx_calculate_voltage_stepping_parameters(struct radeon_device *rdev,
4817ccd5a2cSjsg struct rv6xx_ps *state)
4827ccd5a2cSjsg {
4837ccd5a2cSjsg struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
4847ccd5a2cSjsg
4857ccd5a2cSjsg pi->hw.vddc[R600_POWER_LEVEL_CTXSW] = state->high.vddc;
4867ccd5a2cSjsg pi->hw.vddc[R600_POWER_LEVEL_HIGH] = state->high.vddc;
4877ccd5a2cSjsg pi->hw.vddc[R600_POWER_LEVEL_MEDIUM] = state->medium.vddc;
4887ccd5a2cSjsg pi->hw.vddc[R600_POWER_LEVEL_LOW] = state->low.vddc;
4897ccd5a2cSjsg
4907ccd5a2cSjsg pi->hw.backbias[R600_POWER_LEVEL_CTXSW] =
4917ccd5a2cSjsg (state->high.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) ? true : false;
4927ccd5a2cSjsg pi->hw.backbias[R600_POWER_LEVEL_HIGH] =
4937ccd5a2cSjsg (state->high.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) ? true : false;
4947ccd5a2cSjsg pi->hw.backbias[R600_POWER_LEVEL_MEDIUM] =
4957ccd5a2cSjsg (state->medium.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) ? true : false;
4967ccd5a2cSjsg pi->hw.backbias[R600_POWER_LEVEL_LOW] =
4977ccd5a2cSjsg (state->low.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) ? true : false;
4987ccd5a2cSjsg
4997ccd5a2cSjsg pi->hw.pcie_gen2[R600_POWER_LEVEL_HIGH] =
5007ccd5a2cSjsg (state->high.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) ? true : false;
5017ccd5a2cSjsg pi->hw.pcie_gen2[R600_POWER_LEVEL_MEDIUM] =
5027ccd5a2cSjsg (state->medium.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) ? true : false;
5037ccd5a2cSjsg pi->hw.pcie_gen2[R600_POWER_LEVEL_LOW] =
5047ccd5a2cSjsg (state->low.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) ? true : false;
5057ccd5a2cSjsg
5067ccd5a2cSjsg pi->hw.high_vddc_index = R600_POWER_LEVEL_HIGH;
5077ccd5a2cSjsg
5087ccd5a2cSjsg if ((state->high.vddc == state->medium.vddc) &&
5097ccd5a2cSjsg ((state->high.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) ==
5107ccd5a2cSjsg (state->medium.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE)))
5117ccd5a2cSjsg pi->hw.medium_vddc_index =
5127ccd5a2cSjsg pi->hw.high_vddc_index;
5137ccd5a2cSjsg else
5147ccd5a2cSjsg pi->hw.medium_vddc_index = R600_POWER_LEVEL_MEDIUM;
5157ccd5a2cSjsg
5167ccd5a2cSjsg if ((state->medium.vddc == state->low.vddc) &&
5177ccd5a2cSjsg ((state->medium.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) ==
5187ccd5a2cSjsg (state->low.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE)))
5197ccd5a2cSjsg pi->hw.low_vddc_index =
5207ccd5a2cSjsg pi->hw.medium_vddc_index;
5217ccd5a2cSjsg else
5227ccd5a2cSjsg pi->hw.medium_vddc_index = R600_POWER_LEVEL_LOW;
5237ccd5a2cSjsg }
5247ccd5a2cSjsg
rv6xx_calculate_vco_frequency(u32 ref_clock,struct atom_clock_dividers * dividers,u32 fb_divider_scale)5257ccd5a2cSjsg static inline u32 rv6xx_calculate_vco_frequency(u32 ref_clock,
5267ccd5a2cSjsg struct atom_clock_dividers *dividers,
5277ccd5a2cSjsg u32 fb_divider_scale)
5287ccd5a2cSjsg {
5297ccd5a2cSjsg return ref_clock * ((dividers->fb_div & ~1) << fb_divider_scale) /
5307ccd5a2cSjsg (dividers->ref_div + 1);
5317ccd5a2cSjsg }
5327ccd5a2cSjsg
rv6xx_calculate_spread_spectrum_clk_v(u32 vco_freq,u32 ref_freq,u32 ss_rate,u32 ss_percent,u32 fb_divider_scale)5337ccd5a2cSjsg static inline u32 rv6xx_calculate_spread_spectrum_clk_v(u32 vco_freq, u32 ref_freq,
5347ccd5a2cSjsg u32 ss_rate, u32 ss_percent,
5357ccd5a2cSjsg u32 fb_divider_scale)
5367ccd5a2cSjsg {
5377ccd5a2cSjsg u32 fb_divider = vco_freq / ref_freq;
5387ccd5a2cSjsg
5397ccd5a2cSjsg return (ss_percent * ss_rate * 4 * (fb_divider * fb_divider) /
5407ccd5a2cSjsg (5375 * ((vco_freq * 10) / (4096 >> fb_divider_scale))));
5417ccd5a2cSjsg }
5427ccd5a2cSjsg
rv6xx_calculate_spread_spectrum_clk_s(u32 ss_rate,u32 ref_freq)5437ccd5a2cSjsg static inline u32 rv6xx_calculate_spread_spectrum_clk_s(u32 ss_rate, u32 ref_freq)
5447ccd5a2cSjsg {
5457ccd5a2cSjsg return (((ref_freq * 10) / (ss_rate * 2)) - 1) / 4;
5467ccd5a2cSjsg }
5477ccd5a2cSjsg
rv6xx_program_engine_spread_spectrum(struct radeon_device * rdev,u32 clock,enum r600_power_level level)5487ccd5a2cSjsg static void rv6xx_program_engine_spread_spectrum(struct radeon_device *rdev,
5497ccd5a2cSjsg u32 clock, enum r600_power_level level)
5507ccd5a2cSjsg {
5517ccd5a2cSjsg u32 ref_clk = rdev->clock.spll.reference_freq;
5527ccd5a2cSjsg struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
5537ccd5a2cSjsg struct atom_clock_dividers dividers;
5547ccd5a2cSjsg struct radeon_atom_ss ss;
5557ccd5a2cSjsg u32 vco_freq, clk_v, clk_s;
5567ccd5a2cSjsg
5577ccd5a2cSjsg rv6xx_enable_engine_spread_spectrum(rdev, level, false);
5587ccd5a2cSjsg
5597ccd5a2cSjsg if (clock && pi->sclk_ss) {
5607ccd5a2cSjsg if (radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM, clock, false, ÷rs) == 0) {
5617ccd5a2cSjsg vco_freq = rv6xx_calculate_vco_frequency(ref_clk, ÷rs,
5627ccd5a2cSjsg pi->fb_div_scale);
5637ccd5a2cSjsg
5647ccd5a2cSjsg if (radeon_atombios_get_asic_ss_info(rdev, &ss,
5657ccd5a2cSjsg ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
5667ccd5a2cSjsg clk_v = rv6xx_calculate_spread_spectrum_clk_v(vco_freq,
5677ccd5a2cSjsg (ref_clk / (dividers.ref_div + 1)),
5687ccd5a2cSjsg ss.rate,
5697ccd5a2cSjsg ss.percentage,
5707ccd5a2cSjsg pi->fb_div_scale);
5717ccd5a2cSjsg
5727ccd5a2cSjsg clk_s = rv6xx_calculate_spread_spectrum_clk_s(ss.rate,
5737ccd5a2cSjsg (ref_clk / (dividers.ref_div + 1)));
5747ccd5a2cSjsg
5757ccd5a2cSjsg rv6xx_set_engine_spread_spectrum_clk_v(rdev, level, clk_v);
5767ccd5a2cSjsg rv6xx_set_engine_spread_spectrum_clk_s(rdev, level, clk_s);
5777ccd5a2cSjsg rv6xx_enable_engine_spread_spectrum(rdev, level, true);
5787ccd5a2cSjsg }
5797ccd5a2cSjsg }
5807ccd5a2cSjsg }
5817ccd5a2cSjsg }
5827ccd5a2cSjsg
rv6xx_program_sclk_spread_spectrum_parameters_except_lowest_entry(struct radeon_device * rdev)5837ccd5a2cSjsg static void rv6xx_program_sclk_spread_spectrum_parameters_except_lowest_entry(struct radeon_device *rdev)
5847ccd5a2cSjsg {
5857ccd5a2cSjsg struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
5867ccd5a2cSjsg
5877ccd5a2cSjsg rv6xx_program_engine_spread_spectrum(rdev,
5887ccd5a2cSjsg pi->hw.sclks[R600_POWER_LEVEL_HIGH],
5897ccd5a2cSjsg R600_POWER_LEVEL_HIGH);
5907ccd5a2cSjsg
5917ccd5a2cSjsg rv6xx_program_engine_spread_spectrum(rdev,
5927ccd5a2cSjsg pi->hw.sclks[R600_POWER_LEVEL_MEDIUM],
5937ccd5a2cSjsg R600_POWER_LEVEL_MEDIUM);
5947ccd5a2cSjsg
5957ccd5a2cSjsg }
5967ccd5a2cSjsg
rv6xx_program_mclk_stepping_entry(struct radeon_device * rdev,u32 entry,u32 clock)5977ccd5a2cSjsg static int rv6xx_program_mclk_stepping_entry(struct radeon_device *rdev,
5987ccd5a2cSjsg u32 entry, u32 clock)
5997ccd5a2cSjsg {
6007ccd5a2cSjsg struct atom_clock_dividers dividers;
6017ccd5a2cSjsg
6027ccd5a2cSjsg if (radeon_atom_get_clock_dividers(rdev, COMPUTE_MEMORY_PLL_PARAM, clock, false, ÷rs))
6037ccd5a2cSjsg return -EINVAL;
6047ccd5a2cSjsg
6057ccd5a2cSjsg
6067ccd5a2cSjsg rv6xx_memory_clock_entry_set_reference_divider(rdev, entry, dividers.ref_div);
6077ccd5a2cSjsg rv6xx_memory_clock_entry_set_feedback_divider(rdev, entry, dividers.fb_div);
6087ccd5a2cSjsg rv6xx_memory_clock_entry_set_post_divider(rdev, entry, dividers.post_div);
6097ccd5a2cSjsg
6107ccd5a2cSjsg if (dividers.enable_post_div)
6117ccd5a2cSjsg rv6xx_memory_clock_entry_enable_post_divider(rdev, entry, true);
6127ccd5a2cSjsg else
6137ccd5a2cSjsg rv6xx_memory_clock_entry_enable_post_divider(rdev, entry, false);
6147ccd5a2cSjsg
6157ccd5a2cSjsg return 0;
6167ccd5a2cSjsg }
6177ccd5a2cSjsg
rv6xx_program_mclk_stepping_parameters_except_lowest_entry(struct radeon_device * rdev)6187ccd5a2cSjsg static void rv6xx_program_mclk_stepping_parameters_except_lowest_entry(struct radeon_device *rdev)
6197ccd5a2cSjsg {
6207ccd5a2cSjsg struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
6217ccd5a2cSjsg int i;
6227ccd5a2cSjsg
6237ccd5a2cSjsg for (i = 1; i < R600_PM_NUMBER_OF_MCLKS; i++) {
6247ccd5a2cSjsg if (pi->hw.mclks[i])
6257ccd5a2cSjsg rv6xx_program_mclk_stepping_entry(rdev, i,
6267ccd5a2cSjsg pi->hw.mclks[i]);
6277ccd5a2cSjsg }
6287ccd5a2cSjsg }
6297ccd5a2cSjsg
rv6xx_find_memory_clock_with_highest_vco(struct radeon_device * rdev,u32 requested_memory_clock,u32 ref_clk,struct atom_clock_dividers * dividers,u32 * vco_freq)6307ccd5a2cSjsg static void rv6xx_find_memory_clock_with_highest_vco(struct radeon_device *rdev,
6317ccd5a2cSjsg u32 requested_memory_clock,
6327ccd5a2cSjsg u32 ref_clk,
6337ccd5a2cSjsg struct atom_clock_dividers *dividers,
6347ccd5a2cSjsg u32 *vco_freq)
6357ccd5a2cSjsg {
6367ccd5a2cSjsg struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
6377ccd5a2cSjsg struct atom_clock_dividers req_dividers;
6387ccd5a2cSjsg u32 vco_freq_temp;
6397ccd5a2cSjsg
6407ccd5a2cSjsg if (radeon_atom_get_clock_dividers(rdev, COMPUTE_MEMORY_PLL_PARAM,
6417ccd5a2cSjsg requested_memory_clock, false, &req_dividers) == 0) {
6427ccd5a2cSjsg vco_freq_temp = rv6xx_calculate_vco_frequency(ref_clk, &req_dividers,
6437ccd5a2cSjsg pi->fb_div_scale);
6447ccd5a2cSjsg
6457ccd5a2cSjsg if (vco_freq_temp > *vco_freq) {
6467ccd5a2cSjsg *dividers = req_dividers;
6477ccd5a2cSjsg *vco_freq = vco_freq_temp;
6487ccd5a2cSjsg }
6497ccd5a2cSjsg }
6507ccd5a2cSjsg }
6517ccd5a2cSjsg
rv6xx_program_mclk_spread_spectrum_parameters(struct radeon_device * rdev)6527ccd5a2cSjsg static void rv6xx_program_mclk_spread_spectrum_parameters(struct radeon_device *rdev)
6537ccd5a2cSjsg {
6547ccd5a2cSjsg struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
6557ccd5a2cSjsg u32 ref_clk = rdev->clock.mpll.reference_freq;
6567ccd5a2cSjsg struct atom_clock_dividers dividers;
6577ccd5a2cSjsg struct radeon_atom_ss ss;
6587ccd5a2cSjsg u32 vco_freq = 0, clk_v, clk_s;
6597ccd5a2cSjsg
6607ccd5a2cSjsg rv6xx_enable_memory_spread_spectrum(rdev, false);
6617ccd5a2cSjsg
6627ccd5a2cSjsg if (pi->mclk_ss) {
6637ccd5a2cSjsg rv6xx_find_memory_clock_with_highest_vco(rdev,
6647ccd5a2cSjsg pi->hw.mclks[pi->hw.high_mclk_index],
6657ccd5a2cSjsg ref_clk,
6667ccd5a2cSjsg ÷rs,
6677ccd5a2cSjsg &vco_freq);
6687ccd5a2cSjsg
6697ccd5a2cSjsg rv6xx_find_memory_clock_with_highest_vco(rdev,
6707ccd5a2cSjsg pi->hw.mclks[pi->hw.medium_mclk_index],
6717ccd5a2cSjsg ref_clk,
6727ccd5a2cSjsg ÷rs,
6737ccd5a2cSjsg &vco_freq);
6747ccd5a2cSjsg
6757ccd5a2cSjsg rv6xx_find_memory_clock_with_highest_vco(rdev,
6767ccd5a2cSjsg pi->hw.mclks[pi->hw.low_mclk_index],
6777ccd5a2cSjsg ref_clk,
6787ccd5a2cSjsg ÷rs,
6797ccd5a2cSjsg &vco_freq);
6807ccd5a2cSjsg
6817ccd5a2cSjsg if (vco_freq) {
6827ccd5a2cSjsg if (radeon_atombios_get_asic_ss_info(rdev, &ss,
6837ccd5a2cSjsg ASIC_INTERNAL_MEMORY_SS, vco_freq)) {
6847ccd5a2cSjsg clk_v = rv6xx_calculate_spread_spectrum_clk_v(vco_freq,
6857ccd5a2cSjsg (ref_clk / (dividers.ref_div + 1)),
6867ccd5a2cSjsg ss.rate,
6877ccd5a2cSjsg ss.percentage,
6887ccd5a2cSjsg pi->fb_div_scale);
6897ccd5a2cSjsg
6907ccd5a2cSjsg clk_s = rv6xx_calculate_spread_spectrum_clk_s(ss.rate,
6917ccd5a2cSjsg (ref_clk / (dividers.ref_div + 1)));
6927ccd5a2cSjsg
6937ccd5a2cSjsg rv6xx_set_memory_spread_spectrum_clk_v(rdev, clk_v);
6947ccd5a2cSjsg rv6xx_set_memory_spread_spectrum_clk_s(rdev, clk_s);
6957ccd5a2cSjsg rv6xx_enable_memory_spread_spectrum(rdev, true);
6967ccd5a2cSjsg }
6977ccd5a2cSjsg }
6987ccd5a2cSjsg }
6997ccd5a2cSjsg }
7007ccd5a2cSjsg
rv6xx_program_voltage_stepping_entry(struct radeon_device * rdev,u32 entry,u16 voltage)7017ccd5a2cSjsg static int rv6xx_program_voltage_stepping_entry(struct radeon_device *rdev,
7027ccd5a2cSjsg u32 entry, u16 voltage)
7037ccd5a2cSjsg {
7047ccd5a2cSjsg u32 mask, set_pins;
7057ccd5a2cSjsg int ret;
7067ccd5a2cSjsg
7077ccd5a2cSjsg ret = radeon_atom_get_voltage_gpio_settings(rdev, voltage,
7087ccd5a2cSjsg SET_VOLTAGE_TYPE_ASIC_VDDC,
7097ccd5a2cSjsg &set_pins, &mask);
7107ccd5a2cSjsg if (ret)
7117ccd5a2cSjsg return ret;
7127ccd5a2cSjsg
7137ccd5a2cSjsg r600_voltage_control_program_voltages(rdev, entry, set_pins);
7147ccd5a2cSjsg
7157ccd5a2cSjsg return 0;
7167ccd5a2cSjsg }
7177ccd5a2cSjsg
rv6xx_program_voltage_stepping_parameters_except_lowest_entry(struct radeon_device * rdev)7187ccd5a2cSjsg static void rv6xx_program_voltage_stepping_parameters_except_lowest_entry(struct radeon_device *rdev)
7197ccd5a2cSjsg {
7207ccd5a2cSjsg struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
7217ccd5a2cSjsg int i;
7227ccd5a2cSjsg
7237ccd5a2cSjsg for (i = 1; i < R600_PM_NUMBER_OF_VOLTAGE_LEVELS; i++)
7247ccd5a2cSjsg rv6xx_program_voltage_stepping_entry(rdev, i,
7257ccd5a2cSjsg pi->hw.vddc[i]);
7267ccd5a2cSjsg
7277ccd5a2cSjsg }
7287ccd5a2cSjsg
rv6xx_program_backbias_stepping_parameters_except_lowest_entry(struct radeon_device * rdev)7297ccd5a2cSjsg static void rv6xx_program_backbias_stepping_parameters_except_lowest_entry(struct radeon_device *rdev)
7307ccd5a2cSjsg {
7317ccd5a2cSjsg struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
7327ccd5a2cSjsg
7337ccd5a2cSjsg if (pi->hw.backbias[1])
7347ccd5a2cSjsg WREG32_P(VID_UPPER_GPIO_CNTL, MEDIUM_BACKBIAS_VALUE, ~MEDIUM_BACKBIAS_VALUE);
7357ccd5a2cSjsg else
7367ccd5a2cSjsg WREG32_P(VID_UPPER_GPIO_CNTL, 0, ~MEDIUM_BACKBIAS_VALUE);
7377ccd5a2cSjsg
7387ccd5a2cSjsg if (pi->hw.backbias[2])
7397ccd5a2cSjsg WREG32_P(VID_UPPER_GPIO_CNTL, HIGH_BACKBIAS_VALUE, ~HIGH_BACKBIAS_VALUE);
7407ccd5a2cSjsg else
7417ccd5a2cSjsg WREG32_P(VID_UPPER_GPIO_CNTL, 0, ~HIGH_BACKBIAS_VALUE);
7427ccd5a2cSjsg }
7437ccd5a2cSjsg
rv6xx_program_sclk_spread_spectrum_parameters_lowest_entry(struct radeon_device * rdev)7447ccd5a2cSjsg static void rv6xx_program_sclk_spread_spectrum_parameters_lowest_entry(struct radeon_device *rdev)
7457ccd5a2cSjsg {
7467ccd5a2cSjsg struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
7477ccd5a2cSjsg
7487ccd5a2cSjsg rv6xx_program_engine_spread_spectrum(rdev,
7497ccd5a2cSjsg pi->hw.sclks[R600_POWER_LEVEL_LOW],
7507ccd5a2cSjsg R600_POWER_LEVEL_LOW);
7517ccd5a2cSjsg }
7527ccd5a2cSjsg
rv6xx_program_mclk_stepping_parameters_lowest_entry(struct radeon_device * rdev)7537ccd5a2cSjsg static void rv6xx_program_mclk_stepping_parameters_lowest_entry(struct radeon_device *rdev)
7547ccd5a2cSjsg {
7557ccd5a2cSjsg struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
7567ccd5a2cSjsg
7577ccd5a2cSjsg if (pi->hw.mclks[0])
7587ccd5a2cSjsg rv6xx_program_mclk_stepping_entry(rdev, 0,
7597ccd5a2cSjsg pi->hw.mclks[0]);
7607ccd5a2cSjsg }
7617ccd5a2cSjsg
rv6xx_program_voltage_stepping_parameters_lowest_entry(struct radeon_device * rdev)7627ccd5a2cSjsg static void rv6xx_program_voltage_stepping_parameters_lowest_entry(struct radeon_device *rdev)
7637ccd5a2cSjsg {
7647ccd5a2cSjsg struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
7657ccd5a2cSjsg
7667ccd5a2cSjsg rv6xx_program_voltage_stepping_entry(rdev, 0,
7677ccd5a2cSjsg pi->hw.vddc[0]);
7687ccd5a2cSjsg
7697ccd5a2cSjsg }
7707ccd5a2cSjsg
rv6xx_program_backbias_stepping_parameters_lowest_entry(struct radeon_device * rdev)7717ccd5a2cSjsg static void rv6xx_program_backbias_stepping_parameters_lowest_entry(struct radeon_device *rdev)
7727ccd5a2cSjsg {
7737ccd5a2cSjsg struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
7747ccd5a2cSjsg
7757ccd5a2cSjsg if (pi->hw.backbias[0])
7767ccd5a2cSjsg WREG32_P(VID_UPPER_GPIO_CNTL, LOW_BACKBIAS_VALUE, ~LOW_BACKBIAS_VALUE);
7777ccd5a2cSjsg else
7787ccd5a2cSjsg WREG32_P(VID_UPPER_GPIO_CNTL, 0, ~LOW_BACKBIAS_VALUE);
7797ccd5a2cSjsg }
7807ccd5a2cSjsg
calculate_memory_refresh_rate(struct radeon_device * rdev,u32 engine_clock)7817ccd5a2cSjsg static u32 calculate_memory_refresh_rate(struct radeon_device *rdev,
7827ccd5a2cSjsg u32 engine_clock)
7837ccd5a2cSjsg {
7847ccd5a2cSjsg u32 dram_rows, dram_refresh_rate;
7857ccd5a2cSjsg u32 tmp;
7867ccd5a2cSjsg
7877ccd5a2cSjsg tmp = (RREG32(RAMCFG) & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
7887ccd5a2cSjsg dram_rows = 1 << (tmp + 10);
7897ccd5a2cSjsg dram_refresh_rate = 1 << ((RREG32(MC_SEQ_RESERVE_M) & 0x3) + 3);
7907ccd5a2cSjsg
7917ccd5a2cSjsg return ((engine_clock * 10) * dram_refresh_rate / dram_rows - 32) / 64;
7927ccd5a2cSjsg }
7937ccd5a2cSjsg
rv6xx_program_memory_timing_parameters(struct radeon_device * rdev)7947ccd5a2cSjsg static void rv6xx_program_memory_timing_parameters(struct radeon_device *rdev)
7957ccd5a2cSjsg {
7967ccd5a2cSjsg struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
7977ccd5a2cSjsg u32 sqm_ratio;
7987ccd5a2cSjsg u32 arb_refresh_rate;
7997ccd5a2cSjsg u32 high_clock;
8007ccd5a2cSjsg
8017ccd5a2cSjsg if (pi->hw.sclks[R600_POWER_LEVEL_HIGH] <
8027ccd5a2cSjsg (pi->hw.sclks[R600_POWER_LEVEL_LOW] * 0xFF / 0x40))
8037ccd5a2cSjsg high_clock = pi->hw.sclks[R600_POWER_LEVEL_HIGH];
8047ccd5a2cSjsg else
8057ccd5a2cSjsg high_clock =
8067ccd5a2cSjsg pi->hw.sclks[R600_POWER_LEVEL_LOW] * 0xFF / 0x40;
8077ccd5a2cSjsg
8087ccd5a2cSjsg radeon_atom_set_engine_dram_timings(rdev, high_clock, 0);
8097ccd5a2cSjsg
8107ccd5a2cSjsg sqm_ratio = (STATE0(64 * high_clock / pi->hw.sclks[R600_POWER_LEVEL_LOW]) |
8117ccd5a2cSjsg STATE1(64 * high_clock / pi->hw.sclks[R600_POWER_LEVEL_MEDIUM]) |
8127ccd5a2cSjsg STATE2(64 * high_clock / pi->hw.sclks[R600_POWER_LEVEL_HIGH]) |
8137ccd5a2cSjsg STATE3(64 * high_clock / pi->hw.sclks[R600_POWER_LEVEL_HIGH]));
8147ccd5a2cSjsg WREG32(SQM_RATIO, sqm_ratio);
8157ccd5a2cSjsg
8167ccd5a2cSjsg arb_refresh_rate =
8177ccd5a2cSjsg (POWERMODE0(calculate_memory_refresh_rate(rdev,
8187ccd5a2cSjsg pi->hw.sclks[R600_POWER_LEVEL_LOW])) |
8197ccd5a2cSjsg POWERMODE1(calculate_memory_refresh_rate(rdev,
8207ccd5a2cSjsg pi->hw.sclks[R600_POWER_LEVEL_MEDIUM])) |
8217ccd5a2cSjsg POWERMODE2(calculate_memory_refresh_rate(rdev,
8227ccd5a2cSjsg pi->hw.sclks[R600_POWER_LEVEL_HIGH])) |
8237ccd5a2cSjsg POWERMODE3(calculate_memory_refresh_rate(rdev,
8247ccd5a2cSjsg pi->hw.sclks[R600_POWER_LEVEL_HIGH])));
8257ccd5a2cSjsg WREG32(ARB_RFSH_RATE, arb_refresh_rate);
8267ccd5a2cSjsg }
8277ccd5a2cSjsg
rv6xx_program_mpll_timing_parameters(struct radeon_device * rdev)8287ccd5a2cSjsg static void rv6xx_program_mpll_timing_parameters(struct radeon_device *rdev)
8297ccd5a2cSjsg {
8307ccd5a2cSjsg struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
8317ccd5a2cSjsg
8327ccd5a2cSjsg r600_set_mpll_lock_time(rdev, R600_MPLLLOCKTIME_DFLT *
8337ccd5a2cSjsg pi->mpll_ref_div);
8347ccd5a2cSjsg r600_set_mpll_reset_time(rdev, R600_MPLLRESETTIME_DFLT);
8357ccd5a2cSjsg }
8367ccd5a2cSjsg
rv6xx_program_bsp(struct radeon_device * rdev)8377ccd5a2cSjsg static void rv6xx_program_bsp(struct radeon_device *rdev)
8387ccd5a2cSjsg {
8397ccd5a2cSjsg struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
8407ccd5a2cSjsg u32 ref_clk = rdev->clock.spll.reference_freq;
8417ccd5a2cSjsg
8427ccd5a2cSjsg r600_calculate_u_and_p(R600_ASI_DFLT,
8437ccd5a2cSjsg ref_clk, 16,
8447ccd5a2cSjsg &pi->bsp,
8457ccd5a2cSjsg &pi->bsu);
8467ccd5a2cSjsg
8477ccd5a2cSjsg r600_set_bsp(rdev, pi->bsu, pi->bsp);
8487ccd5a2cSjsg }
8497ccd5a2cSjsg
rv6xx_program_at(struct radeon_device * rdev)8507ccd5a2cSjsg static void rv6xx_program_at(struct radeon_device *rdev)
8517ccd5a2cSjsg {
8527ccd5a2cSjsg struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
8537ccd5a2cSjsg
8547ccd5a2cSjsg r600_set_at(rdev,
8557ccd5a2cSjsg (pi->hw.rp[0] * pi->bsp) / 200,
8567ccd5a2cSjsg (pi->hw.rp[1] * pi->bsp) / 200,
8577ccd5a2cSjsg (pi->hw.lp[2] * pi->bsp) / 200,
8587ccd5a2cSjsg (pi->hw.lp[1] * pi->bsp) / 200);
8597ccd5a2cSjsg }
8607ccd5a2cSjsg
rv6xx_program_git(struct radeon_device * rdev)8617ccd5a2cSjsg static void rv6xx_program_git(struct radeon_device *rdev)
8627ccd5a2cSjsg {
8637ccd5a2cSjsg r600_set_git(rdev, R600_GICST_DFLT);
8647ccd5a2cSjsg }
8657ccd5a2cSjsg
rv6xx_program_tp(struct radeon_device * rdev)8667ccd5a2cSjsg static void rv6xx_program_tp(struct radeon_device *rdev)
8677ccd5a2cSjsg {
8687ccd5a2cSjsg int i;
8697ccd5a2cSjsg
8707ccd5a2cSjsg for (i = 0; i < R600_PM_NUMBER_OF_TC; i++)
8717ccd5a2cSjsg r600_set_tc(rdev, i, r600_utc[i], r600_dtc[i]);
8727ccd5a2cSjsg
8737ccd5a2cSjsg r600_select_td(rdev, R600_TD_DFLT);
8747ccd5a2cSjsg }
8757ccd5a2cSjsg
rv6xx_program_vc(struct radeon_device * rdev)8767ccd5a2cSjsg static void rv6xx_program_vc(struct radeon_device *rdev)
8777ccd5a2cSjsg {
8787ccd5a2cSjsg r600_set_vrc(rdev, R600_VRC_DFLT);
8797ccd5a2cSjsg }
8807ccd5a2cSjsg
rv6xx_clear_vc(struct radeon_device * rdev)8817ccd5a2cSjsg static void rv6xx_clear_vc(struct radeon_device *rdev)
8827ccd5a2cSjsg {
8837ccd5a2cSjsg r600_set_vrc(rdev, 0);
8847ccd5a2cSjsg }
8857ccd5a2cSjsg
rv6xx_program_tpp(struct radeon_device * rdev)8867ccd5a2cSjsg static void rv6xx_program_tpp(struct radeon_device *rdev)
8877ccd5a2cSjsg {
8887ccd5a2cSjsg r600_set_tpu(rdev, R600_TPU_DFLT);
8897ccd5a2cSjsg r600_set_tpc(rdev, R600_TPC_DFLT);
8907ccd5a2cSjsg }
8917ccd5a2cSjsg
rv6xx_program_sstp(struct radeon_device * rdev)8927ccd5a2cSjsg static void rv6xx_program_sstp(struct radeon_device *rdev)
8937ccd5a2cSjsg {
8947ccd5a2cSjsg r600_set_sstu(rdev, R600_SSTU_DFLT);
8957ccd5a2cSjsg r600_set_sst(rdev, R600_SST_DFLT);
8967ccd5a2cSjsg }
8977ccd5a2cSjsg
rv6xx_program_fcp(struct radeon_device * rdev)8987ccd5a2cSjsg static void rv6xx_program_fcp(struct radeon_device *rdev)
8997ccd5a2cSjsg {
9007ccd5a2cSjsg r600_set_fctu(rdev, R600_FCTU_DFLT);
9017ccd5a2cSjsg r600_set_fct(rdev, R600_FCT_DFLT);
9027ccd5a2cSjsg }
9037ccd5a2cSjsg
rv6xx_program_vddc3d_parameters(struct radeon_device * rdev)9047ccd5a2cSjsg static void rv6xx_program_vddc3d_parameters(struct radeon_device *rdev)
9057ccd5a2cSjsg {
9067ccd5a2cSjsg r600_set_vddc3d_oorsu(rdev, R600_VDDC3DOORSU_DFLT);
9077ccd5a2cSjsg r600_set_vddc3d_oorphc(rdev, R600_VDDC3DOORPHC_DFLT);
9087ccd5a2cSjsg r600_set_vddc3d_oorsdc(rdev, R600_VDDC3DOORSDC_DFLT);
9097ccd5a2cSjsg r600_set_ctxcgtt3d_rphc(rdev, R600_CTXCGTT3DRPHC_DFLT);
9107ccd5a2cSjsg r600_set_ctxcgtt3d_rsdc(rdev, R600_CTXCGTT3DRSDC_DFLT);
9117ccd5a2cSjsg }
9127ccd5a2cSjsg
rv6xx_program_voltage_timing_parameters(struct radeon_device * rdev)9137ccd5a2cSjsg static void rv6xx_program_voltage_timing_parameters(struct radeon_device *rdev)
9147ccd5a2cSjsg {
9157ccd5a2cSjsg u32 rt;
9167ccd5a2cSjsg
9177ccd5a2cSjsg r600_vid_rt_set_vru(rdev, R600_VRU_DFLT);
9187ccd5a2cSjsg
9197ccd5a2cSjsg r600_vid_rt_set_vrt(rdev,
9207ccd5a2cSjsg rv6xx_compute_count_for_delay(rdev,
9217ccd5a2cSjsg rdev->pm.dpm.voltage_response_time,
9227ccd5a2cSjsg R600_VRU_DFLT));
9237ccd5a2cSjsg
9247ccd5a2cSjsg rt = rv6xx_compute_count_for_delay(rdev,
9257ccd5a2cSjsg rdev->pm.dpm.backbias_response_time,
9267ccd5a2cSjsg R600_VRU_DFLT);
9277ccd5a2cSjsg
9287ccd5a2cSjsg rv6xx_vid_response_set_brt(rdev, (rt + 0x1F) >> 5);
9297ccd5a2cSjsg }
9307ccd5a2cSjsg
rv6xx_program_engine_speed_parameters(struct radeon_device * rdev)9317ccd5a2cSjsg static void rv6xx_program_engine_speed_parameters(struct radeon_device *rdev)
9327ccd5a2cSjsg {
9337ccd5a2cSjsg r600_vid_rt_set_ssu(rdev, R600_SPLLSTEPUNIT_DFLT);
9347ccd5a2cSjsg rv6xx_enable_engine_feedback_and_reference_sync(rdev);
9357ccd5a2cSjsg }
9367ccd5a2cSjsg
rv6xx_get_master_voltage_mask(struct radeon_device * rdev)9377ccd5a2cSjsg static u64 rv6xx_get_master_voltage_mask(struct radeon_device *rdev)
9387ccd5a2cSjsg {
9397ccd5a2cSjsg struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
9407ccd5a2cSjsg u64 master_mask = 0;
9417ccd5a2cSjsg int i;
9427ccd5a2cSjsg
9437ccd5a2cSjsg for (i = 0; i < R600_PM_NUMBER_OF_VOLTAGE_LEVELS; i++) {
9447ccd5a2cSjsg u32 tmp_mask, tmp_set_pins;
9457ccd5a2cSjsg int ret;
9467ccd5a2cSjsg
9477ccd5a2cSjsg ret = radeon_atom_get_voltage_gpio_settings(rdev,
9487ccd5a2cSjsg pi->hw.vddc[i],
9497ccd5a2cSjsg SET_VOLTAGE_TYPE_ASIC_VDDC,
9507ccd5a2cSjsg &tmp_set_pins, &tmp_mask);
9517ccd5a2cSjsg
9527ccd5a2cSjsg if (ret == 0)
9537ccd5a2cSjsg master_mask |= tmp_mask;
9547ccd5a2cSjsg }
9557ccd5a2cSjsg
9567ccd5a2cSjsg return master_mask;
9577ccd5a2cSjsg }
9587ccd5a2cSjsg
rv6xx_program_voltage_gpio_pins(struct radeon_device * rdev)9597ccd5a2cSjsg static void rv6xx_program_voltage_gpio_pins(struct radeon_device *rdev)
9607ccd5a2cSjsg {
9617ccd5a2cSjsg r600_voltage_control_enable_pins(rdev,
9627ccd5a2cSjsg rv6xx_get_master_voltage_mask(rdev));
9637ccd5a2cSjsg }
9647ccd5a2cSjsg
rv6xx_enable_static_voltage_control(struct radeon_device * rdev,struct radeon_ps * new_ps,bool enable)9657ccd5a2cSjsg static void rv6xx_enable_static_voltage_control(struct radeon_device *rdev,
9667ccd5a2cSjsg struct radeon_ps *new_ps,
9677ccd5a2cSjsg bool enable)
9687ccd5a2cSjsg {
9697ccd5a2cSjsg struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
9707ccd5a2cSjsg
9717ccd5a2cSjsg if (enable)
9727ccd5a2cSjsg radeon_atom_set_voltage(rdev,
9737ccd5a2cSjsg new_state->low.vddc,
9747ccd5a2cSjsg SET_VOLTAGE_TYPE_ASIC_VDDC);
9757ccd5a2cSjsg else
9767ccd5a2cSjsg r600_voltage_control_deactivate_static_control(rdev,
9777ccd5a2cSjsg rv6xx_get_master_voltage_mask(rdev));
9787ccd5a2cSjsg }
9797ccd5a2cSjsg
rv6xx_enable_display_gap(struct radeon_device * rdev,bool enable)9807ccd5a2cSjsg static void rv6xx_enable_display_gap(struct radeon_device *rdev, bool enable)
9817ccd5a2cSjsg {
9827ccd5a2cSjsg if (enable) {
9837ccd5a2cSjsg u32 tmp = (DISP1_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM) |
9847ccd5a2cSjsg DISP2_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM) |
9857ccd5a2cSjsg DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE) |
9867ccd5a2cSjsg DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE) |
9877ccd5a2cSjsg VBI_TIMER_COUNT(0x3FFF) |
9887ccd5a2cSjsg VBI_TIMER_UNIT(7));
9897ccd5a2cSjsg WREG32(CG_DISPLAY_GAP_CNTL, tmp);
9907ccd5a2cSjsg
9917ccd5a2cSjsg WREG32_P(MCLK_PWRMGT_CNTL, USE_DISPLAY_GAP, ~USE_DISPLAY_GAP);
9927ccd5a2cSjsg } else
9937ccd5a2cSjsg WREG32_P(MCLK_PWRMGT_CNTL, 0, ~USE_DISPLAY_GAP);
9947ccd5a2cSjsg }
9957ccd5a2cSjsg
rv6xx_program_power_level_enter_state(struct radeon_device * rdev)9967ccd5a2cSjsg static void rv6xx_program_power_level_enter_state(struct radeon_device *rdev)
9977ccd5a2cSjsg {
9987ccd5a2cSjsg r600_power_level_set_enter_index(rdev, R600_POWER_LEVEL_MEDIUM);
9997ccd5a2cSjsg }
10007ccd5a2cSjsg
rv6xx_calculate_t(u32 l_f,u32 h_f,int h,int d_l,int d_r,u8 * l,u8 * r)10017ccd5a2cSjsg static void rv6xx_calculate_t(u32 l_f, u32 h_f, int h,
10027ccd5a2cSjsg int d_l, int d_r, u8 *l, u8 *r)
10037ccd5a2cSjsg {
10047ccd5a2cSjsg int a_n, a_d, h_r, l_r;
10057ccd5a2cSjsg
10067ccd5a2cSjsg h_r = d_l;
10077ccd5a2cSjsg l_r = 100 - d_r;
10087ccd5a2cSjsg
10097ccd5a2cSjsg a_n = (int)h_f * d_l + (int)l_f * (h - d_r);
10107ccd5a2cSjsg a_d = (int)l_f * l_r + (int)h_f * h_r;
10117ccd5a2cSjsg
10127ccd5a2cSjsg if (a_d != 0) {
10137ccd5a2cSjsg *l = d_l - h_r * a_n / a_d;
10147ccd5a2cSjsg *r = d_r + l_r * a_n / a_d;
10157ccd5a2cSjsg }
10167ccd5a2cSjsg }
10177ccd5a2cSjsg
rv6xx_calculate_ap(struct radeon_device * rdev,struct rv6xx_ps * state)10187ccd5a2cSjsg static void rv6xx_calculate_ap(struct radeon_device *rdev,
10197ccd5a2cSjsg struct rv6xx_ps *state)
10207ccd5a2cSjsg {
10217ccd5a2cSjsg struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
10227ccd5a2cSjsg
10237ccd5a2cSjsg pi->hw.lp[0] = 0;
10247ccd5a2cSjsg pi->hw.rp[R600_PM_NUMBER_OF_ACTIVITY_LEVELS - 1]
10257ccd5a2cSjsg = 100;
10267ccd5a2cSjsg
10277ccd5a2cSjsg rv6xx_calculate_t(state->low.sclk,
10287ccd5a2cSjsg state->medium.sclk,
10297ccd5a2cSjsg R600_AH_DFLT,
10307ccd5a2cSjsg R600_LMP_DFLT,
10317ccd5a2cSjsg R600_RLP_DFLT,
10327ccd5a2cSjsg &pi->hw.lp[1],
10337ccd5a2cSjsg &pi->hw.rp[0]);
10347ccd5a2cSjsg
10357ccd5a2cSjsg rv6xx_calculate_t(state->medium.sclk,
10367ccd5a2cSjsg state->high.sclk,
10377ccd5a2cSjsg R600_AH_DFLT,
10387ccd5a2cSjsg R600_LHP_DFLT,
10397ccd5a2cSjsg R600_RMP_DFLT,
10407ccd5a2cSjsg &pi->hw.lp[2],
10417ccd5a2cSjsg &pi->hw.rp[1]);
10427ccd5a2cSjsg
10437ccd5a2cSjsg }
10447ccd5a2cSjsg
rv6xx_calculate_stepping_parameters(struct radeon_device * rdev,struct radeon_ps * new_ps)10457ccd5a2cSjsg static void rv6xx_calculate_stepping_parameters(struct radeon_device *rdev,
10467ccd5a2cSjsg struct radeon_ps *new_ps)
10477ccd5a2cSjsg {
10487ccd5a2cSjsg struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
10497ccd5a2cSjsg
10507ccd5a2cSjsg rv6xx_calculate_engine_speed_stepping_parameters(rdev, new_state);
10517ccd5a2cSjsg rv6xx_calculate_memory_clock_stepping_parameters(rdev, new_state);
10527ccd5a2cSjsg rv6xx_calculate_voltage_stepping_parameters(rdev, new_state);
10537ccd5a2cSjsg rv6xx_calculate_ap(rdev, new_state);
10547ccd5a2cSjsg }
10557ccd5a2cSjsg
rv6xx_program_stepping_parameters_except_lowest_entry(struct radeon_device * rdev)10567ccd5a2cSjsg static void rv6xx_program_stepping_parameters_except_lowest_entry(struct radeon_device *rdev)
10577ccd5a2cSjsg {
10587ccd5a2cSjsg struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
10597ccd5a2cSjsg
10607ccd5a2cSjsg rv6xx_program_mclk_stepping_parameters_except_lowest_entry(rdev);
10617ccd5a2cSjsg if (pi->voltage_control)
10627ccd5a2cSjsg rv6xx_program_voltage_stepping_parameters_except_lowest_entry(rdev);
10637ccd5a2cSjsg rv6xx_program_backbias_stepping_parameters_except_lowest_entry(rdev);
10647ccd5a2cSjsg rv6xx_program_sclk_spread_spectrum_parameters_except_lowest_entry(rdev);
10657ccd5a2cSjsg rv6xx_program_mclk_spread_spectrum_parameters(rdev);
10667ccd5a2cSjsg rv6xx_program_memory_timing_parameters(rdev);
10677ccd5a2cSjsg }
10687ccd5a2cSjsg
rv6xx_program_stepping_parameters_lowest_entry(struct radeon_device * rdev)10697ccd5a2cSjsg static void rv6xx_program_stepping_parameters_lowest_entry(struct radeon_device *rdev)
10707ccd5a2cSjsg {
10717ccd5a2cSjsg struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
10727ccd5a2cSjsg
10737ccd5a2cSjsg rv6xx_program_mclk_stepping_parameters_lowest_entry(rdev);
10747ccd5a2cSjsg if (pi->voltage_control)
10757ccd5a2cSjsg rv6xx_program_voltage_stepping_parameters_lowest_entry(rdev);
10767ccd5a2cSjsg rv6xx_program_backbias_stepping_parameters_lowest_entry(rdev);
10777ccd5a2cSjsg rv6xx_program_sclk_spread_spectrum_parameters_lowest_entry(rdev);
10787ccd5a2cSjsg }
10797ccd5a2cSjsg
rv6xx_program_power_level_low(struct radeon_device * rdev)10807ccd5a2cSjsg static void rv6xx_program_power_level_low(struct radeon_device *rdev)
10817ccd5a2cSjsg {
10827ccd5a2cSjsg struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
10837ccd5a2cSjsg
10847ccd5a2cSjsg r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_LOW,
10857ccd5a2cSjsg pi->hw.low_vddc_index);
10867ccd5a2cSjsg r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_LOW,
10877ccd5a2cSjsg pi->hw.low_mclk_index);
10887ccd5a2cSjsg r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_LOW,
10897ccd5a2cSjsg pi->hw.low_sclk_index);
10907ccd5a2cSjsg r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_LOW,
10917ccd5a2cSjsg R600_DISPLAY_WATERMARK_LOW);
10927ccd5a2cSjsg r600_power_level_set_pcie_gen2(rdev, R600_POWER_LEVEL_LOW,
10937ccd5a2cSjsg pi->hw.pcie_gen2[R600_POWER_LEVEL_LOW]);
10947ccd5a2cSjsg }
10957ccd5a2cSjsg
rv6xx_program_power_level_low_to_lowest_state(struct radeon_device * rdev)10967ccd5a2cSjsg static void rv6xx_program_power_level_low_to_lowest_state(struct radeon_device *rdev)
10977ccd5a2cSjsg {
10987ccd5a2cSjsg struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
10997ccd5a2cSjsg
11007ccd5a2cSjsg r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_LOW, 0);
11017ccd5a2cSjsg r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_LOW, 0);
11027ccd5a2cSjsg r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_LOW, 0);
11037ccd5a2cSjsg
11047ccd5a2cSjsg r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_LOW,
11057ccd5a2cSjsg R600_DISPLAY_WATERMARK_LOW);
11067ccd5a2cSjsg
11077ccd5a2cSjsg r600_power_level_set_pcie_gen2(rdev, R600_POWER_LEVEL_LOW,
11087ccd5a2cSjsg pi->hw.pcie_gen2[R600_POWER_LEVEL_LOW]);
11097ccd5a2cSjsg
11107ccd5a2cSjsg }
11117ccd5a2cSjsg
rv6xx_program_power_level_medium(struct radeon_device * rdev)11127ccd5a2cSjsg static void rv6xx_program_power_level_medium(struct radeon_device *rdev)
11137ccd5a2cSjsg {
11147ccd5a2cSjsg struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
11157ccd5a2cSjsg
11167ccd5a2cSjsg r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_MEDIUM,
11177ccd5a2cSjsg pi->hw.medium_vddc_index);
11187ccd5a2cSjsg r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_MEDIUM,
11197ccd5a2cSjsg pi->hw.medium_mclk_index);
11207ccd5a2cSjsg r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_MEDIUM,
11217ccd5a2cSjsg pi->hw.medium_sclk_index);
11227ccd5a2cSjsg r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_MEDIUM,
11237ccd5a2cSjsg R600_DISPLAY_WATERMARK_LOW);
11247ccd5a2cSjsg r600_power_level_set_pcie_gen2(rdev, R600_POWER_LEVEL_MEDIUM,
11257ccd5a2cSjsg pi->hw.pcie_gen2[R600_POWER_LEVEL_MEDIUM]);
11267ccd5a2cSjsg }
11277ccd5a2cSjsg
rv6xx_program_power_level_medium_for_transition(struct radeon_device * rdev)11287ccd5a2cSjsg static void rv6xx_program_power_level_medium_for_transition(struct radeon_device *rdev)
11297ccd5a2cSjsg {
11307ccd5a2cSjsg struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
11317ccd5a2cSjsg
11327ccd5a2cSjsg rv6xx_program_mclk_stepping_entry(rdev,
11337ccd5a2cSjsg R600_POWER_LEVEL_CTXSW,
11347ccd5a2cSjsg pi->hw.mclks[pi->hw.low_mclk_index]);
11357ccd5a2cSjsg
11367ccd5a2cSjsg r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_MEDIUM, 1);
11377ccd5a2cSjsg
11387ccd5a2cSjsg r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_MEDIUM,
11397ccd5a2cSjsg R600_POWER_LEVEL_CTXSW);
11407ccd5a2cSjsg r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_MEDIUM,
11417ccd5a2cSjsg pi->hw.medium_sclk_index);
11427ccd5a2cSjsg
11437ccd5a2cSjsg r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_MEDIUM,
11447ccd5a2cSjsg R600_DISPLAY_WATERMARK_LOW);
11457ccd5a2cSjsg
11467ccd5a2cSjsg rv6xx_enable_engine_spread_spectrum(rdev, R600_POWER_LEVEL_MEDIUM, false);
11477ccd5a2cSjsg
11487ccd5a2cSjsg r600_power_level_set_pcie_gen2(rdev, R600_POWER_LEVEL_MEDIUM,
11497ccd5a2cSjsg pi->hw.pcie_gen2[R600_POWER_LEVEL_LOW]);
11507ccd5a2cSjsg }
11517ccd5a2cSjsg
rv6xx_program_power_level_high(struct radeon_device * rdev)11527ccd5a2cSjsg static void rv6xx_program_power_level_high(struct radeon_device *rdev)
11537ccd5a2cSjsg {
11547ccd5a2cSjsg struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
11557ccd5a2cSjsg
11567ccd5a2cSjsg r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_HIGH,
11577ccd5a2cSjsg pi->hw.high_vddc_index);
11587ccd5a2cSjsg r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_HIGH,
11597ccd5a2cSjsg pi->hw.high_mclk_index);
11607ccd5a2cSjsg r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_HIGH,
11617ccd5a2cSjsg pi->hw.high_sclk_index);
11627ccd5a2cSjsg
11637ccd5a2cSjsg r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_HIGH,
11647ccd5a2cSjsg R600_DISPLAY_WATERMARK_HIGH);
11657ccd5a2cSjsg
11667ccd5a2cSjsg r600_power_level_set_pcie_gen2(rdev, R600_POWER_LEVEL_HIGH,
11677ccd5a2cSjsg pi->hw.pcie_gen2[R600_POWER_LEVEL_HIGH]);
11687ccd5a2cSjsg }
11697ccd5a2cSjsg
rv6xx_enable_backbias(struct radeon_device * rdev,bool enable)11707ccd5a2cSjsg static void rv6xx_enable_backbias(struct radeon_device *rdev, bool enable)
11717ccd5a2cSjsg {
11727ccd5a2cSjsg if (enable)
11737ccd5a2cSjsg WREG32_P(GENERAL_PWRMGT, BACKBIAS_PAD_EN | BACKBIAS_DPM_CNTL,
11747ccd5a2cSjsg ~(BACKBIAS_PAD_EN | BACKBIAS_DPM_CNTL));
11757ccd5a2cSjsg else
11767ccd5a2cSjsg WREG32_P(GENERAL_PWRMGT, 0,
11777ccd5a2cSjsg ~(BACKBIAS_VALUE | BACKBIAS_PAD_EN | BACKBIAS_DPM_CNTL));
11787ccd5a2cSjsg }
11797ccd5a2cSjsg
rv6xx_program_display_gap(struct radeon_device * rdev)11807ccd5a2cSjsg static void rv6xx_program_display_gap(struct radeon_device *rdev)
11817ccd5a2cSjsg {
11827ccd5a2cSjsg u32 tmp = RREG32(CG_DISPLAY_GAP_CNTL);
11837ccd5a2cSjsg
11847ccd5a2cSjsg tmp &= ~(DISP1_GAP_MCHG_MASK | DISP2_GAP_MCHG_MASK);
11857ccd5a2cSjsg if (rdev->pm.dpm.new_active_crtcs & 1) {
11867ccd5a2cSjsg tmp |= DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK);
11877ccd5a2cSjsg tmp |= DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE);
11887ccd5a2cSjsg } else if (rdev->pm.dpm.new_active_crtcs & 2) {
11897ccd5a2cSjsg tmp |= DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE);
11907ccd5a2cSjsg tmp |= DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK);
11917ccd5a2cSjsg } else {
11927ccd5a2cSjsg tmp |= DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE);
11937ccd5a2cSjsg tmp |= DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE);
11947ccd5a2cSjsg }
11957ccd5a2cSjsg WREG32(CG_DISPLAY_GAP_CNTL, tmp);
11967ccd5a2cSjsg }
11977ccd5a2cSjsg
rv6xx_set_sw_voltage_to_safe(struct radeon_device * rdev,struct radeon_ps * new_ps,struct radeon_ps * old_ps)11987ccd5a2cSjsg static void rv6xx_set_sw_voltage_to_safe(struct radeon_device *rdev,
11997ccd5a2cSjsg struct radeon_ps *new_ps,
12007ccd5a2cSjsg struct radeon_ps *old_ps)
12017ccd5a2cSjsg {
12027ccd5a2cSjsg struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
12037ccd5a2cSjsg struct rv6xx_ps *old_state = rv6xx_get_ps(old_ps);
12047ccd5a2cSjsg u16 safe_voltage;
12057ccd5a2cSjsg
12067ccd5a2cSjsg safe_voltage = (new_state->low.vddc >= old_state->low.vddc) ?
12077ccd5a2cSjsg new_state->low.vddc : old_state->low.vddc;
12087ccd5a2cSjsg
12097ccd5a2cSjsg rv6xx_program_voltage_stepping_entry(rdev, R600_POWER_LEVEL_CTXSW,
12107ccd5a2cSjsg safe_voltage);
12117ccd5a2cSjsg
12127ccd5a2cSjsg WREG32_P(GENERAL_PWRMGT, SW_GPIO_INDEX(R600_POWER_LEVEL_CTXSW),
12137ccd5a2cSjsg ~SW_GPIO_INDEX_MASK);
12147ccd5a2cSjsg }
12157ccd5a2cSjsg
rv6xx_set_sw_voltage_to_low(struct radeon_device * rdev,struct radeon_ps * old_ps)12167ccd5a2cSjsg static void rv6xx_set_sw_voltage_to_low(struct radeon_device *rdev,
12177ccd5a2cSjsg struct radeon_ps *old_ps)
12187ccd5a2cSjsg {
12197ccd5a2cSjsg struct rv6xx_ps *old_state = rv6xx_get_ps(old_ps);
12207ccd5a2cSjsg
12217ccd5a2cSjsg rv6xx_program_voltage_stepping_entry(rdev, R600_POWER_LEVEL_CTXSW,
12227ccd5a2cSjsg old_state->low.vddc);
12237ccd5a2cSjsg
12247ccd5a2cSjsg WREG32_P(GENERAL_PWRMGT, SW_GPIO_INDEX(R600_POWER_LEVEL_CTXSW),
12257ccd5a2cSjsg ~SW_GPIO_INDEX_MASK);
12267ccd5a2cSjsg }
12277ccd5a2cSjsg
rv6xx_set_safe_backbias(struct radeon_device * rdev,struct radeon_ps * new_ps,struct radeon_ps * old_ps)12287ccd5a2cSjsg static void rv6xx_set_safe_backbias(struct radeon_device *rdev,
12297ccd5a2cSjsg struct radeon_ps *new_ps,
12307ccd5a2cSjsg struct radeon_ps *old_ps)
12317ccd5a2cSjsg {
12327ccd5a2cSjsg struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
12337ccd5a2cSjsg struct rv6xx_ps *old_state = rv6xx_get_ps(old_ps);
12347ccd5a2cSjsg
12357ccd5a2cSjsg if ((new_state->low.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) &&
12367ccd5a2cSjsg (old_state->low.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE))
12377ccd5a2cSjsg WREG32_P(GENERAL_PWRMGT, BACKBIAS_VALUE, ~BACKBIAS_VALUE);
12387ccd5a2cSjsg else
12397ccd5a2cSjsg WREG32_P(GENERAL_PWRMGT, 0, ~BACKBIAS_VALUE);
12407ccd5a2cSjsg }
12417ccd5a2cSjsg
rv6xx_set_safe_pcie_gen2(struct radeon_device * rdev,struct radeon_ps * new_ps,struct radeon_ps * old_ps)12427ccd5a2cSjsg static void rv6xx_set_safe_pcie_gen2(struct radeon_device *rdev,
12437ccd5a2cSjsg struct radeon_ps *new_ps,
12447ccd5a2cSjsg struct radeon_ps *old_ps)
12457ccd5a2cSjsg {
12467ccd5a2cSjsg struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
12477ccd5a2cSjsg struct rv6xx_ps *old_state = rv6xx_get_ps(old_ps);
12487ccd5a2cSjsg
12497ccd5a2cSjsg if ((new_state->low.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) !=
12507ccd5a2cSjsg (old_state->low.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2))
12517ccd5a2cSjsg rv6xx_force_pcie_gen1(rdev);
12527ccd5a2cSjsg }
12537ccd5a2cSjsg
rv6xx_enable_dynamic_voltage_control(struct radeon_device * rdev,bool enable)12547ccd5a2cSjsg static void rv6xx_enable_dynamic_voltage_control(struct radeon_device *rdev,
12557ccd5a2cSjsg bool enable)
12567ccd5a2cSjsg {
12577ccd5a2cSjsg if (enable)
12587ccd5a2cSjsg WREG32_P(GENERAL_PWRMGT, VOLT_PWRMGT_EN, ~VOLT_PWRMGT_EN);
12597ccd5a2cSjsg else
12607ccd5a2cSjsg WREG32_P(GENERAL_PWRMGT, 0, ~VOLT_PWRMGT_EN);
12617ccd5a2cSjsg }
12627ccd5a2cSjsg
rv6xx_enable_dynamic_backbias_control(struct radeon_device * rdev,bool enable)12637ccd5a2cSjsg static void rv6xx_enable_dynamic_backbias_control(struct radeon_device *rdev,
12647ccd5a2cSjsg bool enable)
12657ccd5a2cSjsg {
12667ccd5a2cSjsg if (enable)
12677ccd5a2cSjsg WREG32_P(GENERAL_PWRMGT, BACKBIAS_DPM_CNTL, ~BACKBIAS_DPM_CNTL);
12687ccd5a2cSjsg else
12697ccd5a2cSjsg WREG32_P(GENERAL_PWRMGT, 0, ~BACKBIAS_DPM_CNTL);
12707ccd5a2cSjsg }
12717ccd5a2cSjsg
rv6xx_step_sw_voltage(struct radeon_device * rdev,u16 initial_voltage,u16 target_voltage)12727ccd5a2cSjsg static int rv6xx_step_sw_voltage(struct radeon_device *rdev,
12737ccd5a2cSjsg u16 initial_voltage,
12747ccd5a2cSjsg u16 target_voltage)
12757ccd5a2cSjsg {
12767ccd5a2cSjsg u16 current_voltage;
12777ccd5a2cSjsg u16 true_target_voltage;
12787ccd5a2cSjsg u16 voltage_step;
12797ccd5a2cSjsg int signed_voltage_step;
12807ccd5a2cSjsg
12817ccd5a2cSjsg if ((radeon_atom_get_voltage_step(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC,
12827ccd5a2cSjsg &voltage_step)) ||
12837ccd5a2cSjsg (radeon_atom_round_to_true_voltage(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC,
12847ccd5a2cSjsg initial_voltage, ¤t_voltage)) ||
12857ccd5a2cSjsg (radeon_atom_round_to_true_voltage(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC,
12867ccd5a2cSjsg target_voltage, &true_target_voltage)))
12877ccd5a2cSjsg return -EINVAL;
12887ccd5a2cSjsg
12897ccd5a2cSjsg if (true_target_voltage < current_voltage)
12907ccd5a2cSjsg signed_voltage_step = -(int)voltage_step;
12917ccd5a2cSjsg else
12927ccd5a2cSjsg signed_voltage_step = voltage_step;
12937ccd5a2cSjsg
12947ccd5a2cSjsg while (current_voltage != true_target_voltage) {
12957ccd5a2cSjsg current_voltage += signed_voltage_step;
12967ccd5a2cSjsg rv6xx_program_voltage_stepping_entry(rdev, R600_POWER_LEVEL_CTXSW,
12977ccd5a2cSjsg current_voltage);
12987ccd5a2cSjsg drm_msleep((rdev->pm.dpm.voltage_response_time + 999) / 1000);
12997ccd5a2cSjsg }
13007ccd5a2cSjsg
13017ccd5a2cSjsg return 0;
13027ccd5a2cSjsg }
13037ccd5a2cSjsg
rv6xx_step_voltage_if_increasing(struct radeon_device * rdev,struct radeon_ps * new_ps,struct radeon_ps * old_ps)13047ccd5a2cSjsg static int rv6xx_step_voltage_if_increasing(struct radeon_device *rdev,
13057ccd5a2cSjsg struct radeon_ps *new_ps,
13067ccd5a2cSjsg struct radeon_ps *old_ps)
13077ccd5a2cSjsg {
13087ccd5a2cSjsg struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
13097ccd5a2cSjsg struct rv6xx_ps *old_state = rv6xx_get_ps(old_ps);
13107ccd5a2cSjsg
13117ccd5a2cSjsg if (new_state->low.vddc > old_state->low.vddc)
13127ccd5a2cSjsg return rv6xx_step_sw_voltage(rdev,
13137ccd5a2cSjsg old_state->low.vddc,
13147ccd5a2cSjsg new_state->low.vddc);
13157ccd5a2cSjsg
13167ccd5a2cSjsg return 0;
13177ccd5a2cSjsg }
13187ccd5a2cSjsg
rv6xx_step_voltage_if_decreasing(struct radeon_device * rdev,struct radeon_ps * new_ps,struct radeon_ps * old_ps)13197ccd5a2cSjsg static int rv6xx_step_voltage_if_decreasing(struct radeon_device *rdev,
13207ccd5a2cSjsg struct radeon_ps *new_ps,
13217ccd5a2cSjsg struct radeon_ps *old_ps)
13227ccd5a2cSjsg {
13237ccd5a2cSjsg struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
13247ccd5a2cSjsg struct rv6xx_ps *old_state = rv6xx_get_ps(old_ps);
13257ccd5a2cSjsg
13267ccd5a2cSjsg if (new_state->low.vddc < old_state->low.vddc)
13277ccd5a2cSjsg return rv6xx_step_sw_voltage(rdev,
13287ccd5a2cSjsg old_state->low.vddc,
13297ccd5a2cSjsg new_state->low.vddc);
13307ccd5a2cSjsg else
13317ccd5a2cSjsg return 0;
13327ccd5a2cSjsg }
13337ccd5a2cSjsg
rv6xx_enable_high(struct radeon_device * rdev)13347ccd5a2cSjsg static void rv6xx_enable_high(struct radeon_device *rdev)
13357ccd5a2cSjsg {
13367ccd5a2cSjsg struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
13377ccd5a2cSjsg
13387ccd5a2cSjsg if ((pi->restricted_levels < 1) ||
13397ccd5a2cSjsg (pi->restricted_levels == 3))
13407ccd5a2cSjsg r600_power_level_enable(rdev, R600_POWER_LEVEL_HIGH, true);
13417ccd5a2cSjsg }
13427ccd5a2cSjsg
rv6xx_enable_medium(struct radeon_device * rdev)13437ccd5a2cSjsg static void rv6xx_enable_medium(struct radeon_device *rdev)
13447ccd5a2cSjsg {
13457ccd5a2cSjsg struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
13467ccd5a2cSjsg
13477ccd5a2cSjsg if (pi->restricted_levels < 2)
13487ccd5a2cSjsg r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, true);
13497ccd5a2cSjsg }
13507ccd5a2cSjsg
rv6xx_set_dpm_event_sources(struct radeon_device * rdev,u32 sources)13517ccd5a2cSjsg static void rv6xx_set_dpm_event_sources(struct radeon_device *rdev, u32 sources)
13527ccd5a2cSjsg {
13537ccd5a2cSjsg struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
13547ccd5a2cSjsg bool want_thermal_protection;
13557ccd5a2cSjsg enum radeon_dpm_event_src dpm_event_src;
13567ccd5a2cSjsg
13577ccd5a2cSjsg switch (sources) {
13587ccd5a2cSjsg case 0:
13597ccd5a2cSjsg default:
13607ccd5a2cSjsg want_thermal_protection = false;
13617ccd5a2cSjsg break;
13627ccd5a2cSjsg case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL):
13637ccd5a2cSjsg want_thermal_protection = true;
13647ccd5a2cSjsg dpm_event_src = RADEON_DPM_EVENT_SRC_DIGITAL;
13657ccd5a2cSjsg break;
13667ccd5a2cSjsg
13677ccd5a2cSjsg case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
13687ccd5a2cSjsg want_thermal_protection = true;
13697ccd5a2cSjsg dpm_event_src = RADEON_DPM_EVENT_SRC_EXTERNAL;
13707ccd5a2cSjsg break;
13717ccd5a2cSjsg
13727ccd5a2cSjsg case ((1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
13737ccd5a2cSjsg (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL)):
13747ccd5a2cSjsg want_thermal_protection = true;
13757ccd5a2cSjsg dpm_event_src = RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
13767ccd5a2cSjsg break;
13777ccd5a2cSjsg }
13787ccd5a2cSjsg
13797ccd5a2cSjsg if (want_thermal_protection) {
13807ccd5a2cSjsg WREG32_P(CG_THERMAL_CTRL, DPM_EVENT_SRC(dpm_event_src), ~DPM_EVENT_SRC_MASK);
13817ccd5a2cSjsg if (pi->thermal_protection)
13827ccd5a2cSjsg WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
13837ccd5a2cSjsg } else {
13847ccd5a2cSjsg WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
13857ccd5a2cSjsg }
13867ccd5a2cSjsg }
13877ccd5a2cSjsg
rv6xx_enable_auto_throttle_source(struct radeon_device * rdev,enum radeon_dpm_auto_throttle_src source,bool enable)13887ccd5a2cSjsg static void rv6xx_enable_auto_throttle_source(struct radeon_device *rdev,
13897ccd5a2cSjsg enum radeon_dpm_auto_throttle_src source,
13907ccd5a2cSjsg bool enable)
13917ccd5a2cSjsg {
13927ccd5a2cSjsg struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
13937ccd5a2cSjsg
13947ccd5a2cSjsg if (enable) {
13957ccd5a2cSjsg if (!(pi->active_auto_throttle_sources & (1 << source))) {
13967ccd5a2cSjsg pi->active_auto_throttle_sources |= 1 << source;
13977ccd5a2cSjsg rv6xx_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
13987ccd5a2cSjsg }
13997ccd5a2cSjsg } else {
14007ccd5a2cSjsg if (pi->active_auto_throttle_sources & (1 << source)) {
14017ccd5a2cSjsg pi->active_auto_throttle_sources &= ~(1 << source);
14027ccd5a2cSjsg rv6xx_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
14037ccd5a2cSjsg }
14047ccd5a2cSjsg }
14057ccd5a2cSjsg }
14067ccd5a2cSjsg
14077ccd5a2cSjsg
rv6xx_enable_thermal_protection(struct radeon_device * rdev,bool enable)14087ccd5a2cSjsg static void rv6xx_enable_thermal_protection(struct radeon_device *rdev,
14097ccd5a2cSjsg bool enable)
14107ccd5a2cSjsg {
14117ccd5a2cSjsg struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
14127ccd5a2cSjsg
14137ccd5a2cSjsg if (pi->active_auto_throttle_sources)
14147ccd5a2cSjsg r600_enable_thermal_protection(rdev, enable);
14157ccd5a2cSjsg }
14167ccd5a2cSjsg
rv6xx_generate_transition_stepping(struct radeon_device * rdev,struct radeon_ps * new_ps,struct radeon_ps * old_ps)14177ccd5a2cSjsg static void rv6xx_generate_transition_stepping(struct radeon_device *rdev,
14187ccd5a2cSjsg struct radeon_ps *new_ps,
14197ccd5a2cSjsg struct radeon_ps *old_ps)
14207ccd5a2cSjsg {
14217ccd5a2cSjsg struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
14227ccd5a2cSjsg struct rv6xx_ps *old_state = rv6xx_get_ps(old_ps);
14237ccd5a2cSjsg struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
14247ccd5a2cSjsg
14257ccd5a2cSjsg rv6xx_generate_steps(rdev,
14267ccd5a2cSjsg old_state->low.sclk,
14277ccd5a2cSjsg new_state->low.sclk,
14287ccd5a2cSjsg 0, &pi->hw.medium_sclk_index);
14297ccd5a2cSjsg }
14307ccd5a2cSjsg
rv6xx_generate_low_step(struct radeon_device * rdev,struct radeon_ps * new_ps)14317ccd5a2cSjsg static void rv6xx_generate_low_step(struct radeon_device *rdev,
14327ccd5a2cSjsg struct radeon_ps *new_ps)
14337ccd5a2cSjsg {
14347ccd5a2cSjsg struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
14357ccd5a2cSjsg struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
14367ccd5a2cSjsg
14377ccd5a2cSjsg pi->hw.low_sclk_index = 0;
14387ccd5a2cSjsg rv6xx_generate_single_step(rdev,
14397ccd5a2cSjsg new_state->low.sclk,
14407ccd5a2cSjsg 0);
14417ccd5a2cSjsg }
14427ccd5a2cSjsg
rv6xx_invalidate_intermediate_steps(struct radeon_device * rdev)14437ccd5a2cSjsg static void rv6xx_invalidate_intermediate_steps(struct radeon_device *rdev)
14447ccd5a2cSjsg {
14457ccd5a2cSjsg struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
14467ccd5a2cSjsg
14477ccd5a2cSjsg rv6xx_invalidate_intermediate_steps_range(rdev, 0,
14487ccd5a2cSjsg pi->hw.medium_sclk_index);
14497ccd5a2cSjsg }
14507ccd5a2cSjsg
rv6xx_generate_stepping_table(struct radeon_device * rdev,struct radeon_ps * new_ps)14517ccd5a2cSjsg static void rv6xx_generate_stepping_table(struct radeon_device *rdev,
14527ccd5a2cSjsg struct radeon_ps *new_ps)
14537ccd5a2cSjsg {
14547ccd5a2cSjsg struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
14557ccd5a2cSjsg struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
14567ccd5a2cSjsg
14577ccd5a2cSjsg pi->hw.low_sclk_index = 0;
14587ccd5a2cSjsg
14597ccd5a2cSjsg rv6xx_generate_steps(rdev,
14607ccd5a2cSjsg new_state->low.sclk,
14617ccd5a2cSjsg new_state->medium.sclk,
14627ccd5a2cSjsg 0,
14637ccd5a2cSjsg &pi->hw.medium_sclk_index);
14647ccd5a2cSjsg rv6xx_generate_steps(rdev,
14657ccd5a2cSjsg new_state->medium.sclk,
14667ccd5a2cSjsg new_state->high.sclk,
14677ccd5a2cSjsg pi->hw.medium_sclk_index,
14687ccd5a2cSjsg &pi->hw.high_sclk_index);
14697ccd5a2cSjsg }
14707ccd5a2cSjsg
rv6xx_enable_spread_spectrum(struct radeon_device * rdev,bool enable)14717ccd5a2cSjsg static void rv6xx_enable_spread_spectrum(struct radeon_device *rdev,
14727ccd5a2cSjsg bool enable)
14737ccd5a2cSjsg {
14747ccd5a2cSjsg if (enable)
14757ccd5a2cSjsg rv6xx_enable_dynamic_spread_spectrum(rdev, true);
14767ccd5a2cSjsg else {
14777ccd5a2cSjsg rv6xx_enable_engine_spread_spectrum(rdev, R600_POWER_LEVEL_LOW, false);
14787ccd5a2cSjsg rv6xx_enable_engine_spread_spectrum(rdev, R600_POWER_LEVEL_MEDIUM, false);
14797ccd5a2cSjsg rv6xx_enable_engine_spread_spectrum(rdev, R600_POWER_LEVEL_HIGH, false);
14807ccd5a2cSjsg rv6xx_enable_dynamic_spread_spectrum(rdev, false);
14817ccd5a2cSjsg rv6xx_enable_memory_spread_spectrum(rdev, false);
14827ccd5a2cSjsg }
14837ccd5a2cSjsg }
14847ccd5a2cSjsg
rv6xx_reset_lvtm_data_sync(struct radeon_device * rdev)14857ccd5a2cSjsg static void rv6xx_reset_lvtm_data_sync(struct radeon_device *rdev)
14867ccd5a2cSjsg {
14877ccd5a2cSjsg if (ASIC_IS_DCE3(rdev))
14887ccd5a2cSjsg WREG32_P(DCE3_LVTMA_DATA_SYNCHRONIZATION, LVTMA_PFREQCHG, ~LVTMA_PFREQCHG);
14897ccd5a2cSjsg else
14907ccd5a2cSjsg WREG32_P(LVTMA_DATA_SYNCHRONIZATION, LVTMA_PFREQCHG, ~LVTMA_PFREQCHG);
14917ccd5a2cSjsg }
14927ccd5a2cSjsg
rv6xx_enable_dynamic_pcie_gen2(struct radeon_device * rdev,struct radeon_ps * new_ps,bool enable)14937ccd5a2cSjsg static void rv6xx_enable_dynamic_pcie_gen2(struct radeon_device *rdev,
14947ccd5a2cSjsg struct radeon_ps *new_ps,
14957ccd5a2cSjsg bool enable)
14967ccd5a2cSjsg {
14977ccd5a2cSjsg struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
14987ccd5a2cSjsg
14997ccd5a2cSjsg if (enable) {
15007ccd5a2cSjsg rv6xx_enable_bif_dynamic_pcie_gen2(rdev, true);
15017ccd5a2cSjsg rv6xx_enable_pcie_gen2_support(rdev);
15027ccd5a2cSjsg r600_enable_dynamic_pcie_gen2(rdev, true);
15037ccd5a2cSjsg } else {
15047ccd5a2cSjsg if (!(new_state->low.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2))
15057ccd5a2cSjsg rv6xx_force_pcie_gen1(rdev);
15067ccd5a2cSjsg rv6xx_enable_bif_dynamic_pcie_gen2(rdev, false);
15077ccd5a2cSjsg r600_enable_dynamic_pcie_gen2(rdev, false);
15087ccd5a2cSjsg }
15097ccd5a2cSjsg }
15107ccd5a2cSjsg
rv6xx_set_uvd_clock_before_set_eng_clock(struct radeon_device * rdev,struct radeon_ps * new_ps,struct radeon_ps * old_ps)15117ccd5a2cSjsg static void rv6xx_set_uvd_clock_before_set_eng_clock(struct radeon_device *rdev,
15127ccd5a2cSjsg struct radeon_ps *new_ps,
15137ccd5a2cSjsg struct radeon_ps *old_ps)
15147ccd5a2cSjsg {
15157ccd5a2cSjsg struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
15167ccd5a2cSjsg struct rv6xx_ps *current_state = rv6xx_get_ps(old_ps);
15177ccd5a2cSjsg
15187ccd5a2cSjsg if ((new_ps->vclk == old_ps->vclk) &&
15197ccd5a2cSjsg (new_ps->dclk == old_ps->dclk))
15207ccd5a2cSjsg return;
15217ccd5a2cSjsg
15227ccd5a2cSjsg if (new_state->high.sclk >= current_state->high.sclk)
15237ccd5a2cSjsg return;
15247ccd5a2cSjsg
15257ccd5a2cSjsg radeon_set_uvd_clocks(rdev, new_ps->vclk, new_ps->dclk);
15267ccd5a2cSjsg }
15277ccd5a2cSjsg
rv6xx_set_uvd_clock_after_set_eng_clock(struct radeon_device * rdev,struct radeon_ps * new_ps,struct radeon_ps * old_ps)15287ccd5a2cSjsg static void rv6xx_set_uvd_clock_after_set_eng_clock(struct radeon_device *rdev,
15297ccd5a2cSjsg struct radeon_ps *new_ps,
15307ccd5a2cSjsg struct radeon_ps *old_ps)
15317ccd5a2cSjsg {
15327ccd5a2cSjsg struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
15337ccd5a2cSjsg struct rv6xx_ps *current_state = rv6xx_get_ps(old_ps);
15347ccd5a2cSjsg
15357ccd5a2cSjsg if ((new_ps->vclk == old_ps->vclk) &&
15367ccd5a2cSjsg (new_ps->dclk == old_ps->dclk))
15377ccd5a2cSjsg return;
15387ccd5a2cSjsg
15397ccd5a2cSjsg if (new_state->high.sclk < current_state->high.sclk)
15407ccd5a2cSjsg return;
15417ccd5a2cSjsg
15427ccd5a2cSjsg radeon_set_uvd_clocks(rdev, new_ps->vclk, new_ps->dclk);
15437ccd5a2cSjsg }
15447ccd5a2cSjsg
rv6xx_dpm_enable(struct radeon_device * rdev)15457ccd5a2cSjsg int rv6xx_dpm_enable(struct radeon_device *rdev)
15467ccd5a2cSjsg {
15477ccd5a2cSjsg struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
15487ccd5a2cSjsg struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
15497ccd5a2cSjsg
15507ccd5a2cSjsg if (r600_dynamicpm_enabled(rdev))
15517ccd5a2cSjsg return -EINVAL;
15527ccd5a2cSjsg
15537ccd5a2cSjsg if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_BACKBIAS)
15547ccd5a2cSjsg rv6xx_enable_backbias(rdev, true);
15557ccd5a2cSjsg
15567ccd5a2cSjsg if (pi->dynamic_ss)
15577ccd5a2cSjsg rv6xx_enable_spread_spectrum(rdev, true);
15587ccd5a2cSjsg
15597ccd5a2cSjsg rv6xx_program_mpll_timing_parameters(rdev);
15607ccd5a2cSjsg rv6xx_program_bsp(rdev);
15617ccd5a2cSjsg rv6xx_program_git(rdev);
15627ccd5a2cSjsg rv6xx_program_tp(rdev);
15637ccd5a2cSjsg rv6xx_program_tpp(rdev);
15647ccd5a2cSjsg rv6xx_program_sstp(rdev);
15657ccd5a2cSjsg rv6xx_program_fcp(rdev);
15667ccd5a2cSjsg rv6xx_program_vddc3d_parameters(rdev);
15677ccd5a2cSjsg rv6xx_program_voltage_timing_parameters(rdev);
15687ccd5a2cSjsg rv6xx_program_engine_speed_parameters(rdev);
15697ccd5a2cSjsg
15707ccd5a2cSjsg rv6xx_enable_display_gap(rdev, true);
15717ccd5a2cSjsg if (pi->display_gap == false)
15727ccd5a2cSjsg rv6xx_enable_display_gap(rdev, false);
15737ccd5a2cSjsg
15747ccd5a2cSjsg rv6xx_program_power_level_enter_state(rdev);
15757ccd5a2cSjsg
15767ccd5a2cSjsg rv6xx_calculate_stepping_parameters(rdev, boot_ps);
15777ccd5a2cSjsg
15787ccd5a2cSjsg if (pi->voltage_control)
15797ccd5a2cSjsg rv6xx_program_voltage_gpio_pins(rdev);
15807ccd5a2cSjsg
15817ccd5a2cSjsg rv6xx_generate_stepping_table(rdev, boot_ps);
15827ccd5a2cSjsg
15837ccd5a2cSjsg rv6xx_program_stepping_parameters_except_lowest_entry(rdev);
15847ccd5a2cSjsg rv6xx_program_stepping_parameters_lowest_entry(rdev);
15857ccd5a2cSjsg
15867ccd5a2cSjsg rv6xx_program_power_level_low(rdev);
15877ccd5a2cSjsg rv6xx_program_power_level_medium(rdev);
15887ccd5a2cSjsg rv6xx_program_power_level_high(rdev);
15897ccd5a2cSjsg rv6xx_program_vc(rdev);
15907ccd5a2cSjsg rv6xx_program_at(rdev);
15917ccd5a2cSjsg
15927ccd5a2cSjsg r600_power_level_enable(rdev, R600_POWER_LEVEL_LOW, true);
15937ccd5a2cSjsg r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, true);
15947ccd5a2cSjsg r600_power_level_enable(rdev, R600_POWER_LEVEL_HIGH, true);
15957ccd5a2cSjsg
15967ccd5a2cSjsg rv6xx_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
15977ccd5a2cSjsg
15987ccd5a2cSjsg r600_start_dpm(rdev);
15997ccd5a2cSjsg
16007ccd5a2cSjsg if (pi->voltage_control)
16017ccd5a2cSjsg rv6xx_enable_static_voltage_control(rdev, boot_ps, false);
16027ccd5a2cSjsg
16037ccd5a2cSjsg if (pi->dynamic_pcie_gen2)
16047ccd5a2cSjsg rv6xx_enable_dynamic_pcie_gen2(rdev, boot_ps, true);
16057ccd5a2cSjsg
16067ccd5a2cSjsg if (pi->gfx_clock_gating)
16077ccd5a2cSjsg r600_gfx_clockgating_enable(rdev, true);
16087ccd5a2cSjsg
16097ccd5a2cSjsg return 0;
16107ccd5a2cSjsg }
16117ccd5a2cSjsg
rv6xx_dpm_disable(struct radeon_device * rdev)16127ccd5a2cSjsg void rv6xx_dpm_disable(struct radeon_device *rdev)
16137ccd5a2cSjsg {
16147ccd5a2cSjsg struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
16157ccd5a2cSjsg struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
16167ccd5a2cSjsg
16177ccd5a2cSjsg if (!r600_dynamicpm_enabled(rdev))
16187ccd5a2cSjsg return;
16197ccd5a2cSjsg
16207ccd5a2cSjsg r600_power_level_enable(rdev, R600_POWER_LEVEL_LOW, true);
16217ccd5a2cSjsg r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, true);
16227ccd5a2cSjsg rv6xx_enable_display_gap(rdev, false);
16237ccd5a2cSjsg rv6xx_clear_vc(rdev);
16247ccd5a2cSjsg r600_set_at(rdev, 0xFFFF, 0xFFFF, 0xFFFF, 0xFFFF);
16257ccd5a2cSjsg
16267ccd5a2cSjsg if (pi->thermal_protection)
16277ccd5a2cSjsg r600_enable_thermal_protection(rdev, false);
16287ccd5a2cSjsg
16297ccd5a2cSjsg r600_wait_for_power_level(rdev, R600_POWER_LEVEL_LOW);
16307ccd5a2cSjsg r600_power_level_enable(rdev, R600_POWER_LEVEL_HIGH, false);
16317ccd5a2cSjsg r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, false);
16327ccd5a2cSjsg
16337ccd5a2cSjsg if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_BACKBIAS)
16347ccd5a2cSjsg rv6xx_enable_backbias(rdev, false);
16357ccd5a2cSjsg
16367ccd5a2cSjsg rv6xx_enable_spread_spectrum(rdev, false);
16377ccd5a2cSjsg
16387ccd5a2cSjsg if (pi->voltage_control)
16397ccd5a2cSjsg rv6xx_enable_static_voltage_control(rdev, boot_ps, true);
16407ccd5a2cSjsg
16417ccd5a2cSjsg if (pi->dynamic_pcie_gen2)
16427ccd5a2cSjsg rv6xx_enable_dynamic_pcie_gen2(rdev, boot_ps, false);
16437ccd5a2cSjsg
16447ccd5a2cSjsg if (rdev->irq.installed &&
16457ccd5a2cSjsg r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
16467ccd5a2cSjsg rdev->irq.dpm_thermal = false;
16477ccd5a2cSjsg radeon_irq_set(rdev);
16487ccd5a2cSjsg }
16497ccd5a2cSjsg
16507ccd5a2cSjsg if (pi->gfx_clock_gating)
16517ccd5a2cSjsg r600_gfx_clockgating_enable(rdev, false);
16527ccd5a2cSjsg
16537ccd5a2cSjsg r600_stop_dpm(rdev);
16547ccd5a2cSjsg }
16557ccd5a2cSjsg
rv6xx_dpm_set_power_state(struct radeon_device * rdev)16567ccd5a2cSjsg int rv6xx_dpm_set_power_state(struct radeon_device *rdev)
16577ccd5a2cSjsg {
16587ccd5a2cSjsg struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
16597ccd5a2cSjsg struct radeon_ps *new_ps = rdev->pm.dpm.requested_ps;
16607ccd5a2cSjsg struct radeon_ps *old_ps = rdev->pm.dpm.current_ps;
16617ccd5a2cSjsg int ret;
16627ccd5a2cSjsg
16637ccd5a2cSjsg pi->restricted_levels = 0;
16647ccd5a2cSjsg
16657ccd5a2cSjsg rv6xx_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps);
16667ccd5a2cSjsg
16677ccd5a2cSjsg rv6xx_clear_vc(rdev);
16687ccd5a2cSjsg r600_power_level_enable(rdev, R600_POWER_LEVEL_LOW, true);
16697ccd5a2cSjsg r600_set_at(rdev, 0xFFFF, 0xFFFF, 0xFFFF, 0xFFFF);
16707ccd5a2cSjsg
16717ccd5a2cSjsg if (pi->thermal_protection)
16727ccd5a2cSjsg r600_enable_thermal_protection(rdev, false);
16737ccd5a2cSjsg
16747ccd5a2cSjsg r600_wait_for_power_level(rdev, R600_POWER_LEVEL_LOW);
16757ccd5a2cSjsg r600_power_level_enable(rdev, R600_POWER_LEVEL_HIGH, false);
16767ccd5a2cSjsg r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, false);
16777ccd5a2cSjsg
16787ccd5a2cSjsg rv6xx_generate_transition_stepping(rdev, new_ps, old_ps);
16797ccd5a2cSjsg rv6xx_program_power_level_medium_for_transition(rdev);
16807ccd5a2cSjsg
16817ccd5a2cSjsg if (pi->voltage_control) {
16827ccd5a2cSjsg rv6xx_set_sw_voltage_to_safe(rdev, new_ps, old_ps);
16837ccd5a2cSjsg if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
16847ccd5a2cSjsg rv6xx_set_sw_voltage_to_low(rdev, old_ps);
16857ccd5a2cSjsg }
16867ccd5a2cSjsg
16877ccd5a2cSjsg if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_BACKBIAS)
16887ccd5a2cSjsg rv6xx_set_safe_backbias(rdev, new_ps, old_ps);
16897ccd5a2cSjsg
16907ccd5a2cSjsg if (pi->dynamic_pcie_gen2)
16917ccd5a2cSjsg rv6xx_set_safe_pcie_gen2(rdev, new_ps, old_ps);
16927ccd5a2cSjsg
16937ccd5a2cSjsg if (pi->voltage_control)
16947ccd5a2cSjsg rv6xx_enable_dynamic_voltage_control(rdev, false);
16957ccd5a2cSjsg
16967ccd5a2cSjsg if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_BACKBIAS)
16977ccd5a2cSjsg rv6xx_enable_dynamic_backbias_control(rdev, false);
16987ccd5a2cSjsg
16997ccd5a2cSjsg if (pi->voltage_control) {
17007ccd5a2cSjsg if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
17017ccd5a2cSjsg rv6xx_step_voltage_if_increasing(rdev, new_ps, old_ps);
17027ccd5a2cSjsg drm_msleep((rdev->pm.dpm.voltage_response_time + 999) / 1000);
17037ccd5a2cSjsg }
17047ccd5a2cSjsg
17057ccd5a2cSjsg r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, true);
17067ccd5a2cSjsg r600_power_level_enable(rdev, R600_POWER_LEVEL_LOW, false);
17077ccd5a2cSjsg r600_wait_for_power_level_unequal(rdev, R600_POWER_LEVEL_LOW);
17087ccd5a2cSjsg
17097ccd5a2cSjsg rv6xx_generate_low_step(rdev, new_ps);
17107ccd5a2cSjsg rv6xx_invalidate_intermediate_steps(rdev);
17117ccd5a2cSjsg rv6xx_calculate_stepping_parameters(rdev, new_ps);
17127ccd5a2cSjsg rv6xx_program_stepping_parameters_lowest_entry(rdev);
17137ccd5a2cSjsg rv6xx_program_power_level_low_to_lowest_state(rdev);
17147ccd5a2cSjsg
17157ccd5a2cSjsg r600_power_level_enable(rdev, R600_POWER_LEVEL_LOW, true);
17167ccd5a2cSjsg r600_wait_for_power_level(rdev, R600_POWER_LEVEL_LOW);
17177ccd5a2cSjsg r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, false);
17187ccd5a2cSjsg
17197ccd5a2cSjsg if (pi->voltage_control) {
17207ccd5a2cSjsg if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC) {
17217ccd5a2cSjsg ret = rv6xx_step_voltage_if_decreasing(rdev, new_ps, old_ps);
17227ccd5a2cSjsg if (ret)
17237ccd5a2cSjsg return ret;
17247ccd5a2cSjsg }
17257ccd5a2cSjsg rv6xx_enable_dynamic_voltage_control(rdev, true);
17267ccd5a2cSjsg }
17277ccd5a2cSjsg
17287ccd5a2cSjsg if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_BACKBIAS)
17297ccd5a2cSjsg rv6xx_enable_dynamic_backbias_control(rdev, true);
17307ccd5a2cSjsg
17317ccd5a2cSjsg if (pi->dynamic_pcie_gen2)
17327ccd5a2cSjsg rv6xx_enable_dynamic_pcie_gen2(rdev, new_ps, true);
17337ccd5a2cSjsg
17347ccd5a2cSjsg rv6xx_reset_lvtm_data_sync(rdev);
17357ccd5a2cSjsg
17367ccd5a2cSjsg rv6xx_generate_stepping_table(rdev, new_ps);
17377ccd5a2cSjsg rv6xx_program_stepping_parameters_except_lowest_entry(rdev);
17387ccd5a2cSjsg rv6xx_program_power_level_low(rdev);
17397ccd5a2cSjsg rv6xx_program_power_level_medium(rdev);
17407ccd5a2cSjsg rv6xx_program_power_level_high(rdev);
17417ccd5a2cSjsg rv6xx_enable_medium(rdev);
17427ccd5a2cSjsg rv6xx_enable_high(rdev);
17437ccd5a2cSjsg
17447ccd5a2cSjsg if (pi->thermal_protection)
17457ccd5a2cSjsg rv6xx_enable_thermal_protection(rdev, true);
17467ccd5a2cSjsg rv6xx_program_vc(rdev);
17477ccd5a2cSjsg rv6xx_program_at(rdev);
17487ccd5a2cSjsg
17497ccd5a2cSjsg rv6xx_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps);
17507ccd5a2cSjsg
17517ccd5a2cSjsg return 0;
17527ccd5a2cSjsg }
17537ccd5a2cSjsg
rv6xx_setup_asic(struct radeon_device * rdev)17547ccd5a2cSjsg void rv6xx_setup_asic(struct radeon_device *rdev)
17557ccd5a2cSjsg {
17567ccd5a2cSjsg r600_enable_acpi_pm(rdev);
17577ccd5a2cSjsg
17587ccd5a2cSjsg if (radeon_aspm != 0) {
17597ccd5a2cSjsg if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_ASPM_L0s)
17607ccd5a2cSjsg rv6xx_enable_l0s(rdev);
17617ccd5a2cSjsg if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_ASPM_L1)
17627ccd5a2cSjsg rv6xx_enable_l1(rdev);
17637ccd5a2cSjsg if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_TURNOFFPLL_ASPML1)
17647ccd5a2cSjsg rv6xx_enable_pll_sleep_in_l1(rdev);
17657ccd5a2cSjsg }
17667ccd5a2cSjsg }
17677ccd5a2cSjsg
rv6xx_dpm_display_configuration_changed(struct radeon_device * rdev)17687ccd5a2cSjsg void rv6xx_dpm_display_configuration_changed(struct radeon_device *rdev)
17697ccd5a2cSjsg {
17707ccd5a2cSjsg rv6xx_program_display_gap(rdev);
17717ccd5a2cSjsg }
17727ccd5a2cSjsg
17737ccd5a2cSjsg union power_info {
17747ccd5a2cSjsg struct _ATOM_POWERPLAY_INFO info;
17757ccd5a2cSjsg struct _ATOM_POWERPLAY_INFO_V2 info_2;
17767ccd5a2cSjsg struct _ATOM_POWERPLAY_INFO_V3 info_3;
17777ccd5a2cSjsg struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
17787ccd5a2cSjsg struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
17797ccd5a2cSjsg struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
17807ccd5a2cSjsg };
17817ccd5a2cSjsg
17827ccd5a2cSjsg union pplib_clock_info {
17837ccd5a2cSjsg struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
17847ccd5a2cSjsg struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
17857ccd5a2cSjsg struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
17867ccd5a2cSjsg struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
17877ccd5a2cSjsg };
17887ccd5a2cSjsg
17897ccd5a2cSjsg union pplib_power_state {
17907ccd5a2cSjsg struct _ATOM_PPLIB_STATE v1;
17917ccd5a2cSjsg struct _ATOM_PPLIB_STATE_V2 v2;
17927ccd5a2cSjsg };
17937ccd5a2cSjsg
rv6xx_parse_pplib_non_clock_info(struct radeon_device * rdev,struct radeon_ps * rps,struct _ATOM_PPLIB_NONCLOCK_INFO * non_clock_info)17947ccd5a2cSjsg static void rv6xx_parse_pplib_non_clock_info(struct radeon_device *rdev,
17957ccd5a2cSjsg struct radeon_ps *rps,
17967ccd5a2cSjsg struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info)
17977ccd5a2cSjsg {
17987ccd5a2cSjsg rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
17997ccd5a2cSjsg rps->class = le16_to_cpu(non_clock_info->usClassification);
18007ccd5a2cSjsg rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
18017ccd5a2cSjsg
18027ccd5a2cSjsg if (r600_is_uvd_state(rps->class, rps->class2)) {
18037ccd5a2cSjsg rps->vclk = RV6XX_DEFAULT_VCLK_FREQ;
18047ccd5a2cSjsg rps->dclk = RV6XX_DEFAULT_DCLK_FREQ;
18057ccd5a2cSjsg } else {
18067ccd5a2cSjsg rps->vclk = 0;
18077ccd5a2cSjsg rps->dclk = 0;
18087ccd5a2cSjsg }
18097ccd5a2cSjsg
18107ccd5a2cSjsg if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
18117ccd5a2cSjsg rdev->pm.dpm.boot_ps = rps;
18127ccd5a2cSjsg if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
18137ccd5a2cSjsg rdev->pm.dpm.uvd_ps = rps;
18147ccd5a2cSjsg }
18157ccd5a2cSjsg
rv6xx_parse_pplib_clock_info(struct radeon_device * rdev,struct radeon_ps * rps,int index,union pplib_clock_info * clock_info)18167ccd5a2cSjsg static void rv6xx_parse_pplib_clock_info(struct radeon_device *rdev,
18177ccd5a2cSjsg struct radeon_ps *rps, int index,
18187ccd5a2cSjsg union pplib_clock_info *clock_info)
18197ccd5a2cSjsg {
18207ccd5a2cSjsg struct rv6xx_ps *ps = rv6xx_get_ps(rps);
18217ccd5a2cSjsg u32 sclk, mclk;
18227ccd5a2cSjsg u16 vddc;
18237ccd5a2cSjsg struct rv6xx_pl *pl;
18247ccd5a2cSjsg
18257ccd5a2cSjsg switch (index) {
18267ccd5a2cSjsg case 0:
18277ccd5a2cSjsg pl = &ps->low;
18287ccd5a2cSjsg break;
18297ccd5a2cSjsg case 1:
18307ccd5a2cSjsg pl = &ps->medium;
18317ccd5a2cSjsg break;
18327ccd5a2cSjsg case 2:
18337ccd5a2cSjsg default:
18347ccd5a2cSjsg pl = &ps->high;
18357ccd5a2cSjsg break;
18367ccd5a2cSjsg }
18377ccd5a2cSjsg
18387ccd5a2cSjsg sclk = le16_to_cpu(clock_info->r600.usEngineClockLow);
18397ccd5a2cSjsg sclk |= clock_info->r600.ucEngineClockHigh << 16;
18407ccd5a2cSjsg mclk = le16_to_cpu(clock_info->r600.usMemoryClockLow);
18417ccd5a2cSjsg mclk |= clock_info->r600.ucMemoryClockHigh << 16;
18427ccd5a2cSjsg
18437ccd5a2cSjsg pl->mclk = mclk;
18447ccd5a2cSjsg pl->sclk = sclk;
18457ccd5a2cSjsg pl->vddc = le16_to_cpu(clock_info->r600.usVDDC);
18467ccd5a2cSjsg pl->flags = le32_to_cpu(clock_info->r600.ulFlags);
18477ccd5a2cSjsg
18487ccd5a2cSjsg /* patch up vddc if necessary */
18497ccd5a2cSjsg if (pl->vddc == 0xff01) {
18507ccd5a2cSjsg if (radeon_atom_get_max_vddc(rdev, 0, 0, &vddc) == 0)
18517ccd5a2cSjsg pl->vddc = vddc;
18527ccd5a2cSjsg }
18537ccd5a2cSjsg
18547ccd5a2cSjsg /* fix up pcie gen2 */
18557ccd5a2cSjsg if (pl->flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) {
18567ccd5a2cSjsg if ((rdev->family == CHIP_RV610) || (rdev->family == CHIP_RV630)) {
18577ccd5a2cSjsg if (pl->vddc < 1100)
18587ccd5a2cSjsg pl->flags &= ~ATOM_PPLIB_R600_FLAGS_PCIEGEN2;
18597ccd5a2cSjsg }
18607ccd5a2cSjsg }
18617ccd5a2cSjsg
18627ccd5a2cSjsg /* patch up boot state */
18637ccd5a2cSjsg if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
18647ccd5a2cSjsg u16 vddc, vddci, mvdd;
18657ccd5a2cSjsg radeon_atombios_get_default_voltages(rdev, &vddc, &vddci, &mvdd);
18667ccd5a2cSjsg pl->mclk = rdev->clock.default_mclk;
18677ccd5a2cSjsg pl->sclk = rdev->clock.default_sclk;
18687ccd5a2cSjsg pl->vddc = vddc;
18697ccd5a2cSjsg }
18707ccd5a2cSjsg }
18717ccd5a2cSjsg
rv6xx_parse_power_table(struct radeon_device * rdev)18727ccd5a2cSjsg static int rv6xx_parse_power_table(struct radeon_device *rdev)
18737ccd5a2cSjsg {
18747ccd5a2cSjsg struct radeon_mode_info *mode_info = &rdev->mode_info;
18757ccd5a2cSjsg struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
18767ccd5a2cSjsg union pplib_power_state *power_state;
18777ccd5a2cSjsg int i, j;
18787ccd5a2cSjsg union pplib_clock_info *clock_info;
18797ccd5a2cSjsg union power_info *power_info;
18807ccd5a2cSjsg int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
18817ccd5a2cSjsg u16 data_offset;
18827ccd5a2cSjsg u8 frev, crev;
18837ccd5a2cSjsg struct rv6xx_ps *ps;
18847ccd5a2cSjsg
18857ccd5a2cSjsg if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
18867ccd5a2cSjsg &frev, &crev, &data_offset))
18877ccd5a2cSjsg return -EINVAL;
18887ccd5a2cSjsg power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
18897ccd5a2cSjsg
1890*7f4dd379Sjsg rdev->pm.dpm.ps = kcalloc(power_info->pplib.ucNumStates,
1891*7f4dd379Sjsg sizeof(struct radeon_ps),
1892*7f4dd379Sjsg GFP_KERNEL);
18937ccd5a2cSjsg if (!rdev->pm.dpm.ps)
18947ccd5a2cSjsg return -ENOMEM;
18957ccd5a2cSjsg
18967ccd5a2cSjsg for (i = 0; i < power_info->pplib.ucNumStates; i++) {
18977ccd5a2cSjsg power_state = (union pplib_power_state *)
18987ccd5a2cSjsg (mode_info->atom_context->bios + data_offset +
18997ccd5a2cSjsg le16_to_cpu(power_info->pplib.usStateArrayOffset) +
19007ccd5a2cSjsg i * power_info->pplib.ucStateEntrySize);
19017ccd5a2cSjsg non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
19027ccd5a2cSjsg (mode_info->atom_context->bios + data_offset +
19037ccd5a2cSjsg le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset) +
19047ccd5a2cSjsg (power_state->v1.ucNonClockStateIndex *
19057ccd5a2cSjsg power_info->pplib.ucNonClockSize));
19067ccd5a2cSjsg if (power_info->pplib.ucStateEntrySize - 1) {
19077ccd5a2cSjsg u8 *idx;
19087ccd5a2cSjsg ps = kzalloc(sizeof(struct rv6xx_ps), GFP_KERNEL);
19097ccd5a2cSjsg if (ps == NULL) {
19107ccd5a2cSjsg kfree(rdev->pm.dpm.ps);
19117ccd5a2cSjsg return -ENOMEM;
19127ccd5a2cSjsg }
19137ccd5a2cSjsg rdev->pm.dpm.ps[i].ps_priv = ps;
19147ccd5a2cSjsg rv6xx_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
19157ccd5a2cSjsg non_clock_info);
19167ccd5a2cSjsg idx = (u8 *)&power_state->v1.ucClockStateIndices[0];
19177ccd5a2cSjsg for (j = 0; j < (power_info->pplib.ucStateEntrySize - 1); j++) {
19187ccd5a2cSjsg clock_info = (union pplib_clock_info *)
19197ccd5a2cSjsg (mode_info->atom_context->bios + data_offset +
19207ccd5a2cSjsg le16_to_cpu(power_info->pplib.usClockInfoArrayOffset) +
19217ccd5a2cSjsg (idx[j] * power_info->pplib.ucClockInfoSize));
19227ccd5a2cSjsg rv6xx_parse_pplib_clock_info(rdev,
19237ccd5a2cSjsg &rdev->pm.dpm.ps[i], j,
19247ccd5a2cSjsg clock_info);
19257ccd5a2cSjsg }
19267ccd5a2cSjsg }
19277ccd5a2cSjsg }
19287ccd5a2cSjsg rdev->pm.dpm.num_ps = power_info->pplib.ucNumStates;
19297ccd5a2cSjsg return 0;
19307ccd5a2cSjsg }
19317ccd5a2cSjsg
rv6xx_dpm_init(struct radeon_device * rdev)19327ccd5a2cSjsg int rv6xx_dpm_init(struct radeon_device *rdev)
19337ccd5a2cSjsg {
19347ccd5a2cSjsg struct radeon_atom_ss ss;
19357ccd5a2cSjsg struct atom_clock_dividers dividers;
19367ccd5a2cSjsg struct rv6xx_power_info *pi;
19377ccd5a2cSjsg int ret;
19387ccd5a2cSjsg
19397ccd5a2cSjsg pi = kzalloc(sizeof(struct rv6xx_power_info), GFP_KERNEL);
19407ccd5a2cSjsg if (pi == NULL)
19417ccd5a2cSjsg return -ENOMEM;
19427ccd5a2cSjsg rdev->pm.dpm.priv = pi;
19437ccd5a2cSjsg
19447ccd5a2cSjsg ret = r600_get_platform_caps(rdev);
19457ccd5a2cSjsg if (ret)
19467ccd5a2cSjsg return ret;
19477ccd5a2cSjsg
19487ccd5a2cSjsg ret = rv6xx_parse_power_table(rdev);
19497ccd5a2cSjsg if (ret)
19507ccd5a2cSjsg return ret;
19517ccd5a2cSjsg
19527ccd5a2cSjsg if (rdev->pm.dpm.voltage_response_time == 0)
19537ccd5a2cSjsg rdev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
19547ccd5a2cSjsg if (rdev->pm.dpm.backbias_response_time == 0)
19557ccd5a2cSjsg rdev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
19567ccd5a2cSjsg
19577ccd5a2cSjsg ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
19587ccd5a2cSjsg 0, false, ÷rs);
19597ccd5a2cSjsg if (ret)
19607ccd5a2cSjsg pi->spll_ref_div = dividers.ref_div + 1;
19617ccd5a2cSjsg else
19627ccd5a2cSjsg pi->spll_ref_div = R600_REFERENCEDIVIDER_DFLT;
19637ccd5a2cSjsg
19647ccd5a2cSjsg ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_MEMORY_PLL_PARAM,
19657ccd5a2cSjsg 0, false, ÷rs);
19667ccd5a2cSjsg if (ret)
19677ccd5a2cSjsg pi->mpll_ref_div = dividers.ref_div + 1;
19687ccd5a2cSjsg else
19697ccd5a2cSjsg pi->mpll_ref_div = R600_REFERENCEDIVIDER_DFLT;
19707ccd5a2cSjsg
19717ccd5a2cSjsg if (rdev->family >= CHIP_RV670)
19727ccd5a2cSjsg pi->fb_div_scale = 1;
19737ccd5a2cSjsg else
19747ccd5a2cSjsg pi->fb_div_scale = 0;
19757ccd5a2cSjsg
19767ccd5a2cSjsg pi->voltage_control =
19777ccd5a2cSjsg radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC, 0);
19787ccd5a2cSjsg
19797ccd5a2cSjsg pi->gfx_clock_gating = true;
19807ccd5a2cSjsg
19817ccd5a2cSjsg pi->sclk_ss = radeon_atombios_get_asic_ss_info(rdev, &ss,
19827ccd5a2cSjsg ASIC_INTERNAL_ENGINE_SS, 0);
19837ccd5a2cSjsg pi->mclk_ss = radeon_atombios_get_asic_ss_info(rdev, &ss,
19847ccd5a2cSjsg ASIC_INTERNAL_MEMORY_SS, 0);
19857ccd5a2cSjsg
19867ccd5a2cSjsg /* Disable sclk ss, causes hangs on a lot of systems */
19877ccd5a2cSjsg pi->sclk_ss = false;
19887ccd5a2cSjsg
19897ccd5a2cSjsg if (pi->sclk_ss || pi->mclk_ss)
19907ccd5a2cSjsg pi->dynamic_ss = true;
19917ccd5a2cSjsg else
19927ccd5a2cSjsg pi->dynamic_ss = false;
19937ccd5a2cSjsg
19947ccd5a2cSjsg pi->dynamic_pcie_gen2 = true;
19957ccd5a2cSjsg
19967ccd5a2cSjsg if (pi->gfx_clock_gating &&
19977ccd5a2cSjsg (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE))
19987ccd5a2cSjsg pi->thermal_protection = true;
19997ccd5a2cSjsg else
20007ccd5a2cSjsg pi->thermal_protection = false;
20017ccd5a2cSjsg
20027ccd5a2cSjsg pi->display_gap = true;
20037ccd5a2cSjsg
20047ccd5a2cSjsg return 0;
20057ccd5a2cSjsg }
20067ccd5a2cSjsg
rv6xx_dpm_print_power_state(struct radeon_device * rdev,struct radeon_ps * rps)20077ccd5a2cSjsg void rv6xx_dpm_print_power_state(struct radeon_device *rdev,
20087ccd5a2cSjsg struct radeon_ps *rps)
20097ccd5a2cSjsg {
20107ccd5a2cSjsg struct rv6xx_ps *ps = rv6xx_get_ps(rps);
20117ccd5a2cSjsg struct rv6xx_pl *pl;
20127ccd5a2cSjsg
20137ccd5a2cSjsg r600_dpm_print_class_info(rps->class, rps->class2);
20147ccd5a2cSjsg r600_dpm_print_cap_info(rps->caps);
20157ccd5a2cSjsg printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
20167ccd5a2cSjsg pl = &ps->low;
20177ccd5a2cSjsg printk("\t\tpower level 0 sclk: %u mclk: %u vddc: %u\n",
20187ccd5a2cSjsg pl->sclk, pl->mclk, pl->vddc);
20197ccd5a2cSjsg pl = &ps->medium;
20207ccd5a2cSjsg printk("\t\tpower level 1 sclk: %u mclk: %u vddc: %u\n",
20217ccd5a2cSjsg pl->sclk, pl->mclk, pl->vddc);
20227ccd5a2cSjsg pl = &ps->high;
20237ccd5a2cSjsg printk("\t\tpower level 2 sclk: %u mclk: %u vddc: %u\n",
20247ccd5a2cSjsg pl->sclk, pl->mclk, pl->vddc);
20257ccd5a2cSjsg r600_dpm_print_ps_status(rdev, rps);
20267ccd5a2cSjsg }
20277ccd5a2cSjsg
rv6xx_dpm_debugfs_print_current_performance_level(struct radeon_device * rdev,struct seq_file * m)20287ccd5a2cSjsg void rv6xx_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
20297ccd5a2cSjsg struct seq_file *m)
20307ccd5a2cSjsg {
20317ccd5a2cSjsg struct radeon_ps *rps = rdev->pm.dpm.current_ps;
20327ccd5a2cSjsg struct rv6xx_ps *ps = rv6xx_get_ps(rps);
20337ccd5a2cSjsg struct rv6xx_pl *pl;
20347ccd5a2cSjsg u32 current_index =
20357ccd5a2cSjsg (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_PROFILE_INDEX_MASK) >>
20367ccd5a2cSjsg CURRENT_PROFILE_INDEX_SHIFT;
20377ccd5a2cSjsg
20387ccd5a2cSjsg if (current_index > 2) {
20397ccd5a2cSjsg seq_printf(m, "invalid dpm profile %d\n", current_index);
20407ccd5a2cSjsg } else {
20417ccd5a2cSjsg if (current_index == 0)
20427ccd5a2cSjsg pl = &ps->low;
20437ccd5a2cSjsg else if (current_index == 1)
20447ccd5a2cSjsg pl = &ps->medium;
20457ccd5a2cSjsg else /* current_index == 2 */
20467ccd5a2cSjsg pl = &ps->high;
20477ccd5a2cSjsg seq_printf(m, "uvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
20487ccd5a2cSjsg seq_printf(m, "power level %d sclk: %u mclk: %u vddc: %u\n",
20497ccd5a2cSjsg current_index, pl->sclk, pl->mclk, pl->vddc);
20507ccd5a2cSjsg }
20517ccd5a2cSjsg }
20527ccd5a2cSjsg
20537ccd5a2cSjsg /* get the current sclk in 10 khz units */
rv6xx_dpm_get_current_sclk(struct radeon_device * rdev)20547ccd5a2cSjsg u32 rv6xx_dpm_get_current_sclk(struct radeon_device *rdev)
20557ccd5a2cSjsg {
20567ccd5a2cSjsg struct radeon_ps *rps = rdev->pm.dpm.current_ps;
20577ccd5a2cSjsg struct rv6xx_ps *ps = rv6xx_get_ps(rps);
20587ccd5a2cSjsg struct rv6xx_pl *pl;
20597ccd5a2cSjsg u32 current_index =
20607ccd5a2cSjsg (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_PROFILE_INDEX_MASK) >>
20617ccd5a2cSjsg CURRENT_PROFILE_INDEX_SHIFT;
20627ccd5a2cSjsg
20637ccd5a2cSjsg if (current_index > 2) {
20647ccd5a2cSjsg return 0;
20657ccd5a2cSjsg } else {
20667ccd5a2cSjsg if (current_index == 0)
20677ccd5a2cSjsg pl = &ps->low;
20687ccd5a2cSjsg else if (current_index == 1)
20697ccd5a2cSjsg pl = &ps->medium;
20707ccd5a2cSjsg else /* current_index == 2 */
20717ccd5a2cSjsg pl = &ps->high;
20727ccd5a2cSjsg return pl->sclk;
20737ccd5a2cSjsg }
20747ccd5a2cSjsg }
20757ccd5a2cSjsg
20767ccd5a2cSjsg /* get the current mclk in 10 khz units */
rv6xx_dpm_get_current_mclk(struct radeon_device * rdev)20777ccd5a2cSjsg u32 rv6xx_dpm_get_current_mclk(struct radeon_device *rdev)
20787ccd5a2cSjsg {
20797ccd5a2cSjsg struct radeon_ps *rps = rdev->pm.dpm.current_ps;
20807ccd5a2cSjsg struct rv6xx_ps *ps = rv6xx_get_ps(rps);
20817ccd5a2cSjsg struct rv6xx_pl *pl;
20827ccd5a2cSjsg u32 current_index =
20837ccd5a2cSjsg (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_PROFILE_INDEX_MASK) >>
20847ccd5a2cSjsg CURRENT_PROFILE_INDEX_SHIFT;
20857ccd5a2cSjsg
20867ccd5a2cSjsg if (current_index > 2) {
20877ccd5a2cSjsg return 0;
20887ccd5a2cSjsg } else {
20897ccd5a2cSjsg if (current_index == 0)
20907ccd5a2cSjsg pl = &ps->low;
20917ccd5a2cSjsg else if (current_index == 1)
20927ccd5a2cSjsg pl = &ps->medium;
20937ccd5a2cSjsg else /* current_index == 2 */
20947ccd5a2cSjsg pl = &ps->high;
20957ccd5a2cSjsg return pl->mclk;
20967ccd5a2cSjsg }
20977ccd5a2cSjsg }
20987ccd5a2cSjsg
rv6xx_dpm_fini(struct radeon_device * rdev)20997ccd5a2cSjsg void rv6xx_dpm_fini(struct radeon_device *rdev)
21007ccd5a2cSjsg {
21017ccd5a2cSjsg int i;
21027ccd5a2cSjsg
21037ccd5a2cSjsg for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
21047ccd5a2cSjsg kfree(rdev->pm.dpm.ps[i].ps_priv);
21057ccd5a2cSjsg }
21067ccd5a2cSjsg kfree(rdev->pm.dpm.ps);
21077ccd5a2cSjsg kfree(rdev->pm.dpm.priv);
21087ccd5a2cSjsg }
21097ccd5a2cSjsg
rv6xx_dpm_get_sclk(struct radeon_device * rdev,bool low)21107ccd5a2cSjsg u32 rv6xx_dpm_get_sclk(struct radeon_device *rdev, bool low)
21117ccd5a2cSjsg {
21127ccd5a2cSjsg struct rv6xx_ps *requested_state = rv6xx_get_ps(rdev->pm.dpm.requested_ps);
21137ccd5a2cSjsg
21147ccd5a2cSjsg if (low)
21157ccd5a2cSjsg return requested_state->low.sclk;
21167ccd5a2cSjsg else
21177ccd5a2cSjsg return requested_state->high.sclk;
21187ccd5a2cSjsg }
21197ccd5a2cSjsg
rv6xx_dpm_get_mclk(struct radeon_device * rdev,bool low)21207ccd5a2cSjsg u32 rv6xx_dpm_get_mclk(struct radeon_device *rdev, bool low)
21217ccd5a2cSjsg {
21227ccd5a2cSjsg struct rv6xx_ps *requested_state = rv6xx_get_ps(rdev->pm.dpm.requested_ps);
21237ccd5a2cSjsg
21247ccd5a2cSjsg if (low)
21257ccd5a2cSjsg return requested_state->low.mclk;
21267ccd5a2cSjsg else
21277ccd5a2cSjsg return requested_state->high.mclk;
21287ccd5a2cSjsg }
21297ccd5a2cSjsg
rv6xx_dpm_force_performance_level(struct radeon_device * rdev,enum radeon_dpm_forced_level level)21307ccd5a2cSjsg int rv6xx_dpm_force_performance_level(struct radeon_device *rdev,
21317ccd5a2cSjsg enum radeon_dpm_forced_level level)
21327ccd5a2cSjsg {
21337ccd5a2cSjsg struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
21347ccd5a2cSjsg
21357ccd5a2cSjsg if (level == RADEON_DPM_FORCED_LEVEL_HIGH) {
21367ccd5a2cSjsg pi->restricted_levels = 3;
21377ccd5a2cSjsg } else if (level == RADEON_DPM_FORCED_LEVEL_LOW) {
21387ccd5a2cSjsg pi->restricted_levels = 2;
21397ccd5a2cSjsg } else {
21407ccd5a2cSjsg pi->restricted_levels = 0;
21417ccd5a2cSjsg }
21427ccd5a2cSjsg
21437ccd5a2cSjsg rv6xx_clear_vc(rdev);
21447ccd5a2cSjsg r600_power_level_enable(rdev, R600_POWER_LEVEL_LOW, true);
21457ccd5a2cSjsg r600_set_at(rdev, 0xFFFF, 0xFFFF, 0xFFFF, 0xFFFF);
21467ccd5a2cSjsg r600_wait_for_power_level(rdev, R600_POWER_LEVEL_LOW);
21477ccd5a2cSjsg r600_power_level_enable(rdev, R600_POWER_LEVEL_HIGH, false);
21487ccd5a2cSjsg r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, false);
21497ccd5a2cSjsg rv6xx_enable_medium(rdev);
21507ccd5a2cSjsg rv6xx_enable_high(rdev);
21517ccd5a2cSjsg if (pi->restricted_levels == 3)
21527ccd5a2cSjsg r600_power_level_enable(rdev, R600_POWER_LEVEL_LOW, false);
21537ccd5a2cSjsg rv6xx_program_vc(rdev);
21547ccd5a2cSjsg rv6xx_program_at(rdev);
21557ccd5a2cSjsg
21567ccd5a2cSjsg rdev->pm.dpm.forced_level = level;
21577ccd5a2cSjsg
21587ccd5a2cSjsg return 0;
21597ccd5a2cSjsg }
2160