xref: /openbsd-src/sys/dev/pci/drm/radeon/cypress_dpm.c (revision aef4c79800778297e09b1d07db50b7e8a59f3f54)
17ccd5a2cSjsg /*
27ccd5a2cSjsg  * Copyright 2011 Advanced Micro Devices, Inc.
37ccd5a2cSjsg  *
47ccd5a2cSjsg  * Permission is hereby granted, free of charge, to any person obtaining a
57ccd5a2cSjsg  * copy of this software and associated documentation files (the "Software"),
67ccd5a2cSjsg  * to deal in the Software without restriction, including without limitation
77ccd5a2cSjsg  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
87ccd5a2cSjsg  * and/or sell copies of the Software, and to permit persons to whom the
97ccd5a2cSjsg  * Software is furnished to do so, subject to the following conditions:
107ccd5a2cSjsg  *
117ccd5a2cSjsg  * The above copyright notice and this permission notice shall be included in
127ccd5a2cSjsg  * all copies or substantial portions of the Software.
137ccd5a2cSjsg  *
147ccd5a2cSjsg  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
157ccd5a2cSjsg  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
167ccd5a2cSjsg  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
177ccd5a2cSjsg  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
187ccd5a2cSjsg  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
197ccd5a2cSjsg  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
207ccd5a2cSjsg  * OTHER DEALINGS IN THE SOFTWARE.
217ccd5a2cSjsg  *
227ccd5a2cSjsg  * Authors: Alex Deucher
237ccd5a2cSjsg  */
247ccd5a2cSjsg 
25c349dbc7Sjsg #include <linux/pci.h>
26c349dbc7Sjsg 
27c349dbc7Sjsg #include "atom.h"
28c349dbc7Sjsg #include "cypress_dpm.h"
295ca02815Sjsg #include "evergreen.h"
307ccd5a2cSjsg #include "evergreend.h"
317ccd5a2cSjsg #include "r600_dpm.h"
325ca02815Sjsg #include "rv770.h"
33c349dbc7Sjsg #include "radeon.h"
34c349dbc7Sjsg #include "radeon_asic.h"
357ccd5a2cSjsg 
367ccd5a2cSjsg #define SMC_RAM_END 0x8000
377ccd5a2cSjsg 
387ccd5a2cSjsg #define MC_CG_ARB_FREQ_F0           0x0a
397ccd5a2cSjsg #define MC_CG_ARB_FREQ_F1           0x0b
407ccd5a2cSjsg #define MC_CG_ARB_FREQ_F2           0x0c
417ccd5a2cSjsg #define MC_CG_ARB_FREQ_F3           0x0d
427ccd5a2cSjsg 
437ccd5a2cSjsg #define MC_CG_SEQ_DRAMCONF_S0       0x05
447ccd5a2cSjsg #define MC_CG_SEQ_DRAMCONF_S1       0x06
457ccd5a2cSjsg #define MC_CG_SEQ_YCLK_SUSPEND      0x04
467ccd5a2cSjsg #define MC_CG_SEQ_YCLK_RESUME       0x0a
477ccd5a2cSjsg 
cypress_enable_bif_dynamic_pcie_gen2(struct radeon_device * rdev,bool enable)487ccd5a2cSjsg static void cypress_enable_bif_dynamic_pcie_gen2(struct radeon_device *rdev,
497ccd5a2cSjsg 						 bool enable)
507ccd5a2cSjsg {
517ccd5a2cSjsg 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
527ccd5a2cSjsg 	u32 tmp, bif;
537ccd5a2cSjsg 
547ccd5a2cSjsg 	tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
557ccd5a2cSjsg 	if (enable) {
567ccd5a2cSjsg 		if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
577ccd5a2cSjsg 		    (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
587ccd5a2cSjsg 			if (!pi->boot_in_gen2) {
597ccd5a2cSjsg 				bif = RREG32(CG_BIF_REQ_AND_RSP) & ~CG_CLIENT_REQ_MASK;
607ccd5a2cSjsg 				bif |= CG_CLIENT_REQ(0xd);
617ccd5a2cSjsg 				WREG32(CG_BIF_REQ_AND_RSP, bif);
627ccd5a2cSjsg 
637ccd5a2cSjsg 				tmp &= ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
647ccd5a2cSjsg 				tmp |= LC_HW_VOLTAGE_IF_CONTROL(1);
657ccd5a2cSjsg 				tmp |= LC_GEN2_EN_STRAP;
667ccd5a2cSjsg 
677ccd5a2cSjsg 				tmp |= LC_CLR_FAILED_SPD_CHANGE_CNT;
687ccd5a2cSjsg 				WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
697ccd5a2cSjsg 				udelay(10);
707ccd5a2cSjsg 				tmp &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
717ccd5a2cSjsg 				WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
727ccd5a2cSjsg 			}
737ccd5a2cSjsg 		}
747ccd5a2cSjsg 	} else {
757ccd5a2cSjsg 		if (!pi->boot_in_gen2) {
767ccd5a2cSjsg 			tmp &= ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
777ccd5a2cSjsg 			tmp &= ~LC_GEN2_EN_STRAP;
787ccd5a2cSjsg 		}
797ccd5a2cSjsg 		if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
807ccd5a2cSjsg 		    (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2))
817ccd5a2cSjsg 			WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
827ccd5a2cSjsg 	}
837ccd5a2cSjsg }
847ccd5a2cSjsg 
cypress_enable_dynamic_pcie_gen2(struct radeon_device * rdev,bool enable)857ccd5a2cSjsg static void cypress_enable_dynamic_pcie_gen2(struct radeon_device *rdev,
867ccd5a2cSjsg 					     bool enable)
877ccd5a2cSjsg {
887ccd5a2cSjsg 	cypress_enable_bif_dynamic_pcie_gen2(rdev, enable);
897ccd5a2cSjsg 
907ccd5a2cSjsg 	if (enable)
917ccd5a2cSjsg 		WREG32_P(GENERAL_PWRMGT, ENABLE_GEN2PCIE, ~ENABLE_GEN2PCIE);
927ccd5a2cSjsg 	else
937ccd5a2cSjsg 		WREG32_P(GENERAL_PWRMGT, 0, ~ENABLE_GEN2PCIE);
947ccd5a2cSjsg }
957ccd5a2cSjsg 
967ccd5a2cSjsg #if 0
977ccd5a2cSjsg static int cypress_enter_ulp_state(struct radeon_device *rdev)
987ccd5a2cSjsg {
997ccd5a2cSjsg 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1007ccd5a2cSjsg 
1017ccd5a2cSjsg 	if (pi->gfx_clock_gating) {
1027ccd5a2cSjsg 		WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_GFX_CLK_OFF_EN);
1037ccd5a2cSjsg 		WREG32_P(SCLK_PWRMGT_CNTL, GFX_CLK_FORCE_ON, ~GFX_CLK_FORCE_ON);
1047ccd5a2cSjsg 		WREG32_P(SCLK_PWRMGT_CNTL, 0, ~GFX_CLK_FORCE_ON);
1057ccd5a2cSjsg 
1067ccd5a2cSjsg 		RREG32(GB_ADDR_CONFIG);
1077ccd5a2cSjsg 	}
1087ccd5a2cSjsg 
1097ccd5a2cSjsg 	WREG32_P(SMC_MSG, HOST_SMC_MSG(PPSMC_MSG_SwitchToMinimumPower),
1107ccd5a2cSjsg 		 ~HOST_SMC_MSG_MASK);
1117ccd5a2cSjsg 
1127ccd5a2cSjsg 	udelay(7000);
1137ccd5a2cSjsg 
1147ccd5a2cSjsg 	return 0;
1157ccd5a2cSjsg }
1167ccd5a2cSjsg #endif
1177ccd5a2cSjsg 
cypress_gfx_clock_gating_enable(struct radeon_device * rdev,bool enable)1187ccd5a2cSjsg static void cypress_gfx_clock_gating_enable(struct radeon_device *rdev,
1197ccd5a2cSjsg 					    bool enable)
1207ccd5a2cSjsg {
1217ccd5a2cSjsg 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1227ccd5a2cSjsg 
1237ccd5a2cSjsg 	if (enable) {
1247ccd5a2cSjsg 		if (eg_pi->light_sleep) {
1257ccd5a2cSjsg 			WREG32(GRBM_GFX_INDEX, 0xC0000000);
1267ccd5a2cSjsg 
1277ccd5a2cSjsg 			WREG32_CG(CG_CGLS_TILE_0, 0xFFFFFFFF);
1287ccd5a2cSjsg 			WREG32_CG(CG_CGLS_TILE_1, 0xFFFFFFFF);
1297ccd5a2cSjsg 			WREG32_CG(CG_CGLS_TILE_2, 0xFFFFFFFF);
1307ccd5a2cSjsg 			WREG32_CG(CG_CGLS_TILE_3, 0xFFFFFFFF);
1317ccd5a2cSjsg 			WREG32_CG(CG_CGLS_TILE_4, 0xFFFFFFFF);
1327ccd5a2cSjsg 			WREG32_CG(CG_CGLS_TILE_5, 0xFFFFFFFF);
1337ccd5a2cSjsg 			WREG32_CG(CG_CGLS_TILE_6, 0xFFFFFFFF);
1347ccd5a2cSjsg 			WREG32_CG(CG_CGLS_TILE_7, 0xFFFFFFFF);
1357ccd5a2cSjsg 			WREG32_CG(CG_CGLS_TILE_8, 0xFFFFFFFF);
1367ccd5a2cSjsg 			WREG32_CG(CG_CGLS_TILE_9, 0xFFFFFFFF);
1377ccd5a2cSjsg 			WREG32_CG(CG_CGLS_TILE_10, 0xFFFFFFFF);
1387ccd5a2cSjsg 			WREG32_CG(CG_CGLS_TILE_11, 0xFFFFFFFF);
1397ccd5a2cSjsg 
1407ccd5a2cSjsg 			WREG32_P(SCLK_PWRMGT_CNTL, DYN_LIGHT_SLEEP_EN, ~DYN_LIGHT_SLEEP_EN);
1417ccd5a2cSjsg 		}
1427ccd5a2cSjsg 		WREG32_P(SCLK_PWRMGT_CNTL, DYN_GFX_CLK_OFF_EN, ~DYN_GFX_CLK_OFF_EN);
1437ccd5a2cSjsg 	} else {
1447ccd5a2cSjsg 		WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_GFX_CLK_OFF_EN);
1457ccd5a2cSjsg 		WREG32_P(SCLK_PWRMGT_CNTL, GFX_CLK_FORCE_ON, ~GFX_CLK_FORCE_ON);
1467ccd5a2cSjsg 		WREG32_P(SCLK_PWRMGT_CNTL, 0, ~GFX_CLK_FORCE_ON);
1477ccd5a2cSjsg 		RREG32(GB_ADDR_CONFIG);
1487ccd5a2cSjsg 
1497ccd5a2cSjsg 		if (eg_pi->light_sleep) {
1507ccd5a2cSjsg 			WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_LIGHT_SLEEP_EN);
1517ccd5a2cSjsg 
1527ccd5a2cSjsg 			WREG32(GRBM_GFX_INDEX, 0xC0000000);
1537ccd5a2cSjsg 
1547ccd5a2cSjsg 			WREG32_CG(CG_CGLS_TILE_0, 0);
1557ccd5a2cSjsg 			WREG32_CG(CG_CGLS_TILE_1, 0);
1567ccd5a2cSjsg 			WREG32_CG(CG_CGLS_TILE_2, 0);
1577ccd5a2cSjsg 			WREG32_CG(CG_CGLS_TILE_3, 0);
1587ccd5a2cSjsg 			WREG32_CG(CG_CGLS_TILE_4, 0);
1597ccd5a2cSjsg 			WREG32_CG(CG_CGLS_TILE_5, 0);
1607ccd5a2cSjsg 			WREG32_CG(CG_CGLS_TILE_6, 0);
1617ccd5a2cSjsg 			WREG32_CG(CG_CGLS_TILE_7, 0);
1627ccd5a2cSjsg 			WREG32_CG(CG_CGLS_TILE_8, 0);
1637ccd5a2cSjsg 			WREG32_CG(CG_CGLS_TILE_9, 0);
1647ccd5a2cSjsg 			WREG32_CG(CG_CGLS_TILE_10, 0);
1657ccd5a2cSjsg 			WREG32_CG(CG_CGLS_TILE_11, 0);
1667ccd5a2cSjsg 		}
1677ccd5a2cSjsg 	}
1687ccd5a2cSjsg }
1697ccd5a2cSjsg 
cypress_mg_clock_gating_enable(struct radeon_device * rdev,bool enable)1707ccd5a2cSjsg static void cypress_mg_clock_gating_enable(struct radeon_device *rdev,
1717ccd5a2cSjsg 					   bool enable)
1727ccd5a2cSjsg {
1737ccd5a2cSjsg 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1747ccd5a2cSjsg 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1757ccd5a2cSjsg 
1767ccd5a2cSjsg 	if (enable) {
1777ccd5a2cSjsg 		u32 cgts_sm_ctrl_reg;
1787ccd5a2cSjsg 
1797ccd5a2cSjsg 		if (rdev->family == CHIP_CEDAR)
1807ccd5a2cSjsg 			cgts_sm_ctrl_reg = CEDAR_MGCGCGTSSMCTRL_DFLT;
1817ccd5a2cSjsg 		else if (rdev->family == CHIP_REDWOOD)
1827ccd5a2cSjsg 			cgts_sm_ctrl_reg = REDWOOD_MGCGCGTSSMCTRL_DFLT;
1837ccd5a2cSjsg 		else
1847ccd5a2cSjsg 			cgts_sm_ctrl_reg = CYPRESS_MGCGCGTSSMCTRL_DFLT;
1857ccd5a2cSjsg 
1867ccd5a2cSjsg 		WREG32(GRBM_GFX_INDEX, 0xC0000000);
1877ccd5a2cSjsg 
1887ccd5a2cSjsg 		WREG32_CG(CG_CGTT_LOCAL_0, CYPRESS_MGCGTTLOCAL0_DFLT);
1897ccd5a2cSjsg 		WREG32_CG(CG_CGTT_LOCAL_1, CYPRESS_MGCGTTLOCAL1_DFLT & 0xFFFFCFFF);
1907ccd5a2cSjsg 		WREG32_CG(CG_CGTT_LOCAL_2, CYPRESS_MGCGTTLOCAL2_DFLT);
1917ccd5a2cSjsg 		WREG32_CG(CG_CGTT_LOCAL_3, CYPRESS_MGCGTTLOCAL3_DFLT);
1927ccd5a2cSjsg 
1937ccd5a2cSjsg 		if (pi->mgcgtssm)
1947ccd5a2cSjsg 			WREG32(CGTS_SM_CTRL_REG, cgts_sm_ctrl_reg);
1957ccd5a2cSjsg 
1967ccd5a2cSjsg 		if (eg_pi->mcls) {
1977ccd5a2cSjsg 			WREG32_P(MC_CITF_MISC_RD_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
1987ccd5a2cSjsg 			WREG32_P(MC_CITF_MISC_WR_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
1997ccd5a2cSjsg 			WREG32_P(MC_CITF_MISC_VM_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
2007ccd5a2cSjsg 			WREG32_P(MC_HUB_MISC_HUB_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
2017ccd5a2cSjsg 			WREG32_P(MC_HUB_MISC_VM_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
2027ccd5a2cSjsg 			WREG32_P(MC_HUB_MISC_SIP_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
2037ccd5a2cSjsg 			WREG32_P(MC_XPB_CLK_GAT, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
2047ccd5a2cSjsg 			WREG32_P(VM_L2_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
2057ccd5a2cSjsg 		}
2067ccd5a2cSjsg 	} else {
2077ccd5a2cSjsg 		WREG32(GRBM_GFX_INDEX, 0xC0000000);
2087ccd5a2cSjsg 
2097ccd5a2cSjsg 		WREG32_CG(CG_CGTT_LOCAL_0, 0xFFFFFFFF);
2107ccd5a2cSjsg 		WREG32_CG(CG_CGTT_LOCAL_1, 0xFFFFFFFF);
2117ccd5a2cSjsg 		WREG32_CG(CG_CGTT_LOCAL_2, 0xFFFFFFFF);
2127ccd5a2cSjsg 		WREG32_CG(CG_CGTT_LOCAL_3, 0xFFFFFFFF);
2137ccd5a2cSjsg 
2147ccd5a2cSjsg 		if (pi->mgcgtssm)
2157ccd5a2cSjsg 			WREG32(CGTS_SM_CTRL_REG, 0x81f44bc0);
2167ccd5a2cSjsg 	}
2177ccd5a2cSjsg }
2187ccd5a2cSjsg 
cypress_enable_spread_spectrum(struct radeon_device * rdev,bool enable)2197ccd5a2cSjsg void cypress_enable_spread_spectrum(struct radeon_device *rdev,
2207ccd5a2cSjsg 				    bool enable)
2217ccd5a2cSjsg {
2227ccd5a2cSjsg 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
2237ccd5a2cSjsg 
2247ccd5a2cSjsg 	if (enable) {
2257ccd5a2cSjsg 		if (pi->sclk_ss)
2267ccd5a2cSjsg 			WREG32_P(GENERAL_PWRMGT, DYN_SPREAD_SPECTRUM_EN, ~DYN_SPREAD_SPECTRUM_EN);
2277ccd5a2cSjsg 
2287ccd5a2cSjsg 		if (pi->mclk_ss)
2297ccd5a2cSjsg 			WREG32_P(MPLL_CNTL_MODE, SS_SSEN, ~SS_SSEN);
2307ccd5a2cSjsg 	} else {
2317ccd5a2cSjsg 		WREG32_P(CG_SPLL_SPREAD_SPECTRUM, 0, ~SSEN);
2327ccd5a2cSjsg 		WREG32_P(GENERAL_PWRMGT, 0, ~DYN_SPREAD_SPECTRUM_EN);
2337ccd5a2cSjsg 		WREG32_P(MPLL_CNTL_MODE, 0, ~SS_SSEN);
2347ccd5a2cSjsg 		WREG32_P(MPLL_CNTL_MODE, 0, ~SS_DSMODE_EN);
2357ccd5a2cSjsg 	}
2367ccd5a2cSjsg }
2377ccd5a2cSjsg 
cypress_start_dpm(struct radeon_device * rdev)2387ccd5a2cSjsg void cypress_start_dpm(struct radeon_device *rdev)
2397ccd5a2cSjsg {
2407ccd5a2cSjsg 	WREG32_P(GENERAL_PWRMGT, GLOBAL_PWRMGT_EN, ~GLOBAL_PWRMGT_EN);
2417ccd5a2cSjsg }
2427ccd5a2cSjsg 
cypress_enable_sclk_control(struct radeon_device * rdev,bool enable)2437ccd5a2cSjsg void cypress_enable_sclk_control(struct radeon_device *rdev,
2447ccd5a2cSjsg 				 bool enable)
2457ccd5a2cSjsg {
2467ccd5a2cSjsg 	if (enable)
2477ccd5a2cSjsg 		WREG32_P(SCLK_PWRMGT_CNTL, 0, ~SCLK_PWRMGT_OFF);
2487ccd5a2cSjsg 	else
2497ccd5a2cSjsg 		WREG32_P(SCLK_PWRMGT_CNTL, SCLK_PWRMGT_OFF, ~SCLK_PWRMGT_OFF);
2507ccd5a2cSjsg }
2517ccd5a2cSjsg 
cypress_enable_mclk_control(struct radeon_device * rdev,bool enable)2527ccd5a2cSjsg void cypress_enable_mclk_control(struct radeon_device *rdev,
2537ccd5a2cSjsg 				 bool enable)
2547ccd5a2cSjsg {
2557ccd5a2cSjsg 	if (enable)
2567ccd5a2cSjsg 		WREG32_P(MCLK_PWRMGT_CNTL, 0, ~MPLL_PWRMGT_OFF);
2577ccd5a2cSjsg 	else
2587ccd5a2cSjsg 		WREG32_P(MCLK_PWRMGT_CNTL, MPLL_PWRMGT_OFF, ~MPLL_PWRMGT_OFF);
2597ccd5a2cSjsg }
2607ccd5a2cSjsg 
cypress_notify_smc_display_change(struct radeon_device * rdev,bool has_display)2617ccd5a2cSjsg int cypress_notify_smc_display_change(struct radeon_device *rdev,
2627ccd5a2cSjsg 				      bool has_display)
2637ccd5a2cSjsg {
2647ccd5a2cSjsg 	PPSMC_Msg msg = has_display ?
2657ccd5a2cSjsg 		(PPSMC_Msg)PPSMC_MSG_HasDisplay : (PPSMC_Msg)PPSMC_MSG_NoDisplay;
2667ccd5a2cSjsg 
2677ccd5a2cSjsg 	if (rv770_send_msg_to_smc(rdev, msg) != PPSMC_Result_OK)
2687ccd5a2cSjsg 		return -EINVAL;
2697ccd5a2cSjsg 
2707ccd5a2cSjsg 	return 0;
2717ccd5a2cSjsg }
2727ccd5a2cSjsg 
cypress_program_response_times(struct radeon_device * rdev)2737ccd5a2cSjsg void cypress_program_response_times(struct radeon_device *rdev)
2747ccd5a2cSjsg {
2757ccd5a2cSjsg 	u32 reference_clock;
2767ccd5a2cSjsg 	u32 mclk_switch_limit;
2777ccd5a2cSjsg 
2787ccd5a2cSjsg 	reference_clock = radeon_get_xclk(rdev);
2797ccd5a2cSjsg 	mclk_switch_limit = (460 * reference_clock) / 100;
2807ccd5a2cSjsg 
2817ccd5a2cSjsg 	rv770_write_smc_soft_register(rdev,
2827ccd5a2cSjsg 				      RV770_SMC_SOFT_REGISTER_mclk_switch_lim,
2837ccd5a2cSjsg 				      mclk_switch_limit);
2847ccd5a2cSjsg 
2857ccd5a2cSjsg 	rv770_write_smc_soft_register(rdev,
2867ccd5a2cSjsg 				      RV770_SMC_SOFT_REGISTER_mvdd_chg_time, 1);
2877ccd5a2cSjsg 
2887ccd5a2cSjsg 	rv770_write_smc_soft_register(rdev,
2897ccd5a2cSjsg 				      RV770_SMC_SOFT_REGISTER_mc_block_delay, 0xAA);
2907ccd5a2cSjsg 
2917ccd5a2cSjsg 	rv770_program_response_times(rdev);
2927ccd5a2cSjsg 
2937ccd5a2cSjsg 	if (ASIC_IS_LOMBOK(rdev))
2947ccd5a2cSjsg 		rv770_write_smc_soft_register(rdev,
2957ccd5a2cSjsg 					      RV770_SMC_SOFT_REGISTER_is_asic_lombok, 1);
2967ccd5a2cSjsg 
2977ccd5a2cSjsg }
2987ccd5a2cSjsg 
cypress_pcie_performance_request(struct radeon_device * rdev,u8 perf_req,bool advertise)2997ccd5a2cSjsg static int cypress_pcie_performance_request(struct radeon_device *rdev,
3007ccd5a2cSjsg 					    u8 perf_req, bool advertise)
3017ccd5a2cSjsg {
3027ccd5a2cSjsg #if defined(CONFIG_ACPI)
3037ccd5a2cSjsg 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
3047ccd5a2cSjsg #endif
3057ccd5a2cSjsg 	u32 tmp;
3067ccd5a2cSjsg 
3077ccd5a2cSjsg 	udelay(10);
3087ccd5a2cSjsg 	tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
3097ccd5a2cSjsg 	if ((perf_req == PCIE_PERF_REQ_PECI_GEN1) && (tmp & LC_CURRENT_DATA_RATE))
3107ccd5a2cSjsg 		return 0;
3117ccd5a2cSjsg 
3127ccd5a2cSjsg #if defined(CONFIG_ACPI)
3137ccd5a2cSjsg 	if ((perf_req == PCIE_PERF_REQ_PECI_GEN1) ||
3147ccd5a2cSjsg 	    (perf_req == PCIE_PERF_REQ_PECI_GEN2)) {
3157ccd5a2cSjsg 		eg_pi->pcie_performance_request_registered = true;
3167ccd5a2cSjsg 		return radeon_acpi_pcie_performance_request(rdev, perf_req, advertise);
3177ccd5a2cSjsg 	} else if ((perf_req == PCIE_PERF_REQ_REMOVE_REGISTRY) &&
3187ccd5a2cSjsg 		   eg_pi->pcie_performance_request_registered) {
3197ccd5a2cSjsg 		eg_pi->pcie_performance_request_registered = false;
3207ccd5a2cSjsg 		return radeon_acpi_pcie_performance_request(rdev, perf_req, advertise);
3217ccd5a2cSjsg 	}
3227ccd5a2cSjsg #endif
3237ccd5a2cSjsg 
3247ccd5a2cSjsg 	return 0;
3257ccd5a2cSjsg }
3267ccd5a2cSjsg 
cypress_advertise_gen2_capability(struct radeon_device * rdev)3277ccd5a2cSjsg void cypress_advertise_gen2_capability(struct radeon_device *rdev)
3287ccd5a2cSjsg {
3297ccd5a2cSjsg 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3307ccd5a2cSjsg 	u32 tmp;
3317ccd5a2cSjsg 
3327ccd5a2cSjsg #if defined(CONFIG_ACPI)
3337ccd5a2cSjsg 	radeon_acpi_pcie_notify_device_ready(rdev);
3347ccd5a2cSjsg #endif
3357ccd5a2cSjsg 
3367ccd5a2cSjsg 	tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
3377ccd5a2cSjsg 
3387ccd5a2cSjsg 	if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
3397ccd5a2cSjsg 	    (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2))
3407ccd5a2cSjsg 		pi->pcie_gen2 = true;
3417ccd5a2cSjsg 	else
3427ccd5a2cSjsg 		pi->pcie_gen2 = false;
3437ccd5a2cSjsg 
3447ccd5a2cSjsg 	if (!pi->pcie_gen2)
3457ccd5a2cSjsg 		cypress_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN2, true);
3467ccd5a2cSjsg 
3477ccd5a2cSjsg }
3487ccd5a2cSjsg 
cypress_get_maximum_link_speed(struct radeon_ps * radeon_state)3497ccd5a2cSjsg static enum radeon_pcie_gen cypress_get_maximum_link_speed(struct radeon_ps *radeon_state)
3507ccd5a2cSjsg {
3517ccd5a2cSjsg 	struct rv7xx_ps *state = rv770_get_ps(radeon_state);
3527ccd5a2cSjsg 
3537ccd5a2cSjsg 	if (state->high.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2)
3547ccd5a2cSjsg 		return 1;
3557ccd5a2cSjsg 	return 0;
3567ccd5a2cSjsg }
3577ccd5a2cSjsg 
cypress_notify_link_speed_change_after_state_change(struct radeon_device * rdev,struct radeon_ps * radeon_new_state,struct radeon_ps * radeon_current_state)3587ccd5a2cSjsg void cypress_notify_link_speed_change_after_state_change(struct radeon_device *rdev,
3597ccd5a2cSjsg 							 struct radeon_ps *radeon_new_state,
3607ccd5a2cSjsg 							 struct radeon_ps *radeon_current_state)
3617ccd5a2cSjsg {
3627ccd5a2cSjsg 	enum radeon_pcie_gen pcie_link_speed_target =
3637ccd5a2cSjsg 		cypress_get_maximum_link_speed(radeon_new_state);
3647ccd5a2cSjsg 	enum radeon_pcie_gen pcie_link_speed_current =
3657ccd5a2cSjsg 		cypress_get_maximum_link_speed(radeon_current_state);
3667ccd5a2cSjsg 	u8 request;
3677ccd5a2cSjsg 
3687ccd5a2cSjsg 	if (pcie_link_speed_target < pcie_link_speed_current) {
3697ccd5a2cSjsg 		if (pcie_link_speed_target == RADEON_PCIE_GEN1)
3707ccd5a2cSjsg 			request = PCIE_PERF_REQ_PECI_GEN1;
3717ccd5a2cSjsg 		else if (pcie_link_speed_target == RADEON_PCIE_GEN2)
3727ccd5a2cSjsg 			request = PCIE_PERF_REQ_PECI_GEN2;
3737ccd5a2cSjsg 		else
3747ccd5a2cSjsg 			request = PCIE_PERF_REQ_PECI_GEN3;
3757ccd5a2cSjsg 
3767ccd5a2cSjsg 		cypress_pcie_performance_request(rdev, request, false);
3777ccd5a2cSjsg 	}
3787ccd5a2cSjsg }
3797ccd5a2cSjsg 
cypress_notify_link_speed_change_before_state_change(struct radeon_device * rdev,struct radeon_ps * radeon_new_state,struct radeon_ps * radeon_current_state)3807ccd5a2cSjsg void cypress_notify_link_speed_change_before_state_change(struct radeon_device *rdev,
3817ccd5a2cSjsg 							  struct radeon_ps *radeon_new_state,
3827ccd5a2cSjsg 							  struct radeon_ps *radeon_current_state)
3837ccd5a2cSjsg {
3847ccd5a2cSjsg 	enum radeon_pcie_gen pcie_link_speed_target =
3857ccd5a2cSjsg 		cypress_get_maximum_link_speed(radeon_new_state);
3867ccd5a2cSjsg 	enum radeon_pcie_gen pcie_link_speed_current =
3877ccd5a2cSjsg 		cypress_get_maximum_link_speed(radeon_current_state);
3887ccd5a2cSjsg 	u8 request;
3897ccd5a2cSjsg 
3907ccd5a2cSjsg 	if (pcie_link_speed_target > pcie_link_speed_current) {
3917ccd5a2cSjsg 		if (pcie_link_speed_target == RADEON_PCIE_GEN1)
3927ccd5a2cSjsg 			request = PCIE_PERF_REQ_PECI_GEN1;
3937ccd5a2cSjsg 		else if (pcie_link_speed_target == RADEON_PCIE_GEN2)
3947ccd5a2cSjsg 			request = PCIE_PERF_REQ_PECI_GEN2;
3957ccd5a2cSjsg 		else
3967ccd5a2cSjsg 			request = PCIE_PERF_REQ_PECI_GEN3;
3977ccd5a2cSjsg 
3987ccd5a2cSjsg 		cypress_pcie_performance_request(rdev, request, false);
3997ccd5a2cSjsg 	}
4007ccd5a2cSjsg }
4017ccd5a2cSjsg 
cypress_populate_voltage_value(struct radeon_device * rdev,struct atom_voltage_table * table,u16 value,RV770_SMC_VOLTAGE_VALUE * voltage)4027ccd5a2cSjsg static int cypress_populate_voltage_value(struct radeon_device *rdev,
4037ccd5a2cSjsg 					  struct atom_voltage_table *table,
4047ccd5a2cSjsg 					  u16 value, RV770_SMC_VOLTAGE_VALUE *voltage)
4057ccd5a2cSjsg {
4067ccd5a2cSjsg 	unsigned int i;
4077ccd5a2cSjsg 
4087ccd5a2cSjsg 	for (i = 0; i < table->count; i++) {
4097ccd5a2cSjsg 		if (value <= table->entries[i].value) {
4107ccd5a2cSjsg 			voltage->index = (u8)i;
4117ccd5a2cSjsg 			voltage->value = cpu_to_be16(table->entries[i].value);
4127ccd5a2cSjsg 			break;
4137ccd5a2cSjsg 		}
4147ccd5a2cSjsg 	}
4157ccd5a2cSjsg 
4167ccd5a2cSjsg 	if (i == table->count)
4177ccd5a2cSjsg 		return -EINVAL;
4187ccd5a2cSjsg 
4197ccd5a2cSjsg 	return 0;
4207ccd5a2cSjsg }
4217ccd5a2cSjsg 
cypress_get_strobe_mode_settings(struct radeon_device * rdev,u32 mclk)4227ccd5a2cSjsg u8 cypress_get_strobe_mode_settings(struct radeon_device *rdev, u32 mclk)
4237ccd5a2cSjsg {
4247ccd5a2cSjsg 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4257ccd5a2cSjsg 	u8 result = 0;
4267ccd5a2cSjsg 	bool strobe_mode = false;
4277ccd5a2cSjsg 
4287ccd5a2cSjsg 	if (pi->mem_gddr5) {
4297ccd5a2cSjsg 		if (mclk <= pi->mclk_strobe_mode_threshold)
4307ccd5a2cSjsg 			strobe_mode = true;
4317ccd5a2cSjsg 		result = cypress_get_mclk_frequency_ratio(rdev, mclk, strobe_mode);
4327ccd5a2cSjsg 
4337ccd5a2cSjsg 		if (strobe_mode)
4347ccd5a2cSjsg 			result |= SMC_STROBE_ENABLE;
4357ccd5a2cSjsg 	}
4367ccd5a2cSjsg 
4377ccd5a2cSjsg 	return result;
4387ccd5a2cSjsg }
4397ccd5a2cSjsg 
cypress_map_clkf_to_ibias(struct radeon_device * rdev,u32 clkf)4407ccd5a2cSjsg u32 cypress_map_clkf_to_ibias(struct radeon_device *rdev, u32 clkf)
4417ccd5a2cSjsg {
4427ccd5a2cSjsg 	u32 ref_clk = rdev->clock.mpll.reference_freq;
4437ccd5a2cSjsg 	u32 vco = clkf * ref_clk;
4447ccd5a2cSjsg 
4457ccd5a2cSjsg 	/* 100 Mhz ref clk */
4467ccd5a2cSjsg 	if (ref_clk == 10000) {
4477ccd5a2cSjsg 		if (vco > 500000)
4487ccd5a2cSjsg 			return 0xC6;
4497ccd5a2cSjsg 		if (vco > 400000)
4507ccd5a2cSjsg 			return 0x9D;
4517ccd5a2cSjsg 		if (vco > 330000)
4527ccd5a2cSjsg 			return 0x6C;
4537ccd5a2cSjsg 		if (vco > 250000)
4547ccd5a2cSjsg 			return 0x2B;
4557ccd5a2cSjsg 		if (vco >  160000)
4567ccd5a2cSjsg 			return 0x5B;
4577ccd5a2cSjsg 		if (vco > 120000)
4587ccd5a2cSjsg 			return 0x0A;
4597ccd5a2cSjsg 		return 0x4B;
4607ccd5a2cSjsg 	}
4617ccd5a2cSjsg 
4627ccd5a2cSjsg 	/* 27 Mhz ref clk */
4637ccd5a2cSjsg 	if (vco > 250000)
4647ccd5a2cSjsg 		return 0x8B;
4657ccd5a2cSjsg 	if (vco > 200000)
4667ccd5a2cSjsg 		return 0xCC;
4677ccd5a2cSjsg 	if (vco > 150000)
4687ccd5a2cSjsg 		return 0x9B;
4697ccd5a2cSjsg 	return 0x6B;
4707ccd5a2cSjsg }
4717ccd5a2cSjsg 
cypress_populate_mclk_value(struct radeon_device * rdev,u32 engine_clock,u32 memory_clock,RV7XX_SMC_MCLK_VALUE * mclk,bool strobe_mode,bool dll_state_on)4727ccd5a2cSjsg static int cypress_populate_mclk_value(struct radeon_device *rdev,
4737ccd5a2cSjsg 				       u32 engine_clock, u32 memory_clock,
4747ccd5a2cSjsg 				       RV7XX_SMC_MCLK_VALUE *mclk,
4757ccd5a2cSjsg 				       bool strobe_mode, bool dll_state_on)
4767ccd5a2cSjsg {
4777ccd5a2cSjsg 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4787ccd5a2cSjsg 
4797ccd5a2cSjsg 	u32 mpll_ad_func_cntl =
4807ccd5a2cSjsg 		pi->clk_regs.rv770.mpll_ad_func_cntl;
4817ccd5a2cSjsg 	u32 mpll_ad_func_cntl_2 =
4827ccd5a2cSjsg 		pi->clk_regs.rv770.mpll_ad_func_cntl_2;
4837ccd5a2cSjsg 	u32 mpll_dq_func_cntl =
4847ccd5a2cSjsg 		pi->clk_regs.rv770.mpll_dq_func_cntl;
4857ccd5a2cSjsg 	u32 mpll_dq_func_cntl_2 =
4867ccd5a2cSjsg 		pi->clk_regs.rv770.mpll_dq_func_cntl_2;
4877ccd5a2cSjsg 	u32 mclk_pwrmgt_cntl =
4887ccd5a2cSjsg 		pi->clk_regs.rv770.mclk_pwrmgt_cntl;
4897ccd5a2cSjsg 	u32 dll_cntl =
4907ccd5a2cSjsg 		pi->clk_regs.rv770.dll_cntl;
4917ccd5a2cSjsg 	u32 mpll_ss1 = pi->clk_regs.rv770.mpll_ss1;
4927ccd5a2cSjsg 	u32 mpll_ss2 = pi->clk_regs.rv770.mpll_ss2;
4937ccd5a2cSjsg 	struct atom_clock_dividers dividers;
4947ccd5a2cSjsg 	u32 ibias;
4957ccd5a2cSjsg 	u32 dll_speed;
4967ccd5a2cSjsg 	int ret;
4977ccd5a2cSjsg 	u32 mc_seq_misc7;
4987ccd5a2cSjsg 
4997ccd5a2cSjsg 	ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_MEMORY_PLL_PARAM,
5007ccd5a2cSjsg 					     memory_clock, strobe_mode, &dividers);
5017ccd5a2cSjsg 	if (ret)
5027ccd5a2cSjsg 		return ret;
5037ccd5a2cSjsg 
5047ccd5a2cSjsg 	if (!strobe_mode) {
5057ccd5a2cSjsg 		mc_seq_misc7 = RREG32(MC_SEQ_MISC7);
5067ccd5a2cSjsg 
5077ccd5a2cSjsg 		if(mc_seq_misc7 & 0x8000000)
5087ccd5a2cSjsg 			dividers.post_div = 1;
5097ccd5a2cSjsg 	}
5107ccd5a2cSjsg 
5117ccd5a2cSjsg 	ibias = cypress_map_clkf_to_ibias(rdev, dividers.whole_fb_div);
5127ccd5a2cSjsg 
5137ccd5a2cSjsg 	mpll_ad_func_cntl &= ~(CLKR_MASK |
5147ccd5a2cSjsg 			       YCLK_POST_DIV_MASK |
5157ccd5a2cSjsg 			       CLKF_MASK |
5167ccd5a2cSjsg 			       CLKFRAC_MASK |
5177ccd5a2cSjsg 			       IBIAS_MASK);
5187ccd5a2cSjsg 	mpll_ad_func_cntl |= CLKR(dividers.ref_div);
5197ccd5a2cSjsg 	mpll_ad_func_cntl |= YCLK_POST_DIV(dividers.post_div);
5207ccd5a2cSjsg 	mpll_ad_func_cntl |= CLKF(dividers.whole_fb_div);
5217ccd5a2cSjsg 	mpll_ad_func_cntl |= CLKFRAC(dividers.frac_fb_div);
5227ccd5a2cSjsg 	mpll_ad_func_cntl |= IBIAS(ibias);
5237ccd5a2cSjsg 
5247ccd5a2cSjsg 	if (dividers.vco_mode)
5257ccd5a2cSjsg 		mpll_ad_func_cntl_2 |= VCO_MODE;
5267ccd5a2cSjsg 	else
5277ccd5a2cSjsg 		mpll_ad_func_cntl_2 &= ~VCO_MODE;
5287ccd5a2cSjsg 
5297ccd5a2cSjsg 	if (pi->mem_gddr5) {
5307ccd5a2cSjsg 		mpll_dq_func_cntl &= ~(CLKR_MASK |
5317ccd5a2cSjsg 				       YCLK_POST_DIV_MASK |
5327ccd5a2cSjsg 				       CLKF_MASK |
5337ccd5a2cSjsg 				       CLKFRAC_MASK |
5347ccd5a2cSjsg 				       IBIAS_MASK);
5357ccd5a2cSjsg 		mpll_dq_func_cntl |= CLKR(dividers.ref_div);
5367ccd5a2cSjsg 		mpll_dq_func_cntl |= YCLK_POST_DIV(dividers.post_div);
5377ccd5a2cSjsg 		mpll_dq_func_cntl |= CLKF(dividers.whole_fb_div);
5387ccd5a2cSjsg 		mpll_dq_func_cntl |= CLKFRAC(dividers.frac_fb_div);
5397ccd5a2cSjsg 		mpll_dq_func_cntl |= IBIAS(ibias);
5407ccd5a2cSjsg 
5417ccd5a2cSjsg 		if (strobe_mode)
5427ccd5a2cSjsg 			mpll_dq_func_cntl &= ~PDNB;
5437ccd5a2cSjsg 		else
5447ccd5a2cSjsg 			mpll_dq_func_cntl |= PDNB;
5457ccd5a2cSjsg 
5467ccd5a2cSjsg 		if (dividers.vco_mode)
5477ccd5a2cSjsg 			mpll_dq_func_cntl_2 |= VCO_MODE;
5487ccd5a2cSjsg 		else
5497ccd5a2cSjsg 			mpll_dq_func_cntl_2 &= ~VCO_MODE;
5507ccd5a2cSjsg 	}
5517ccd5a2cSjsg 
5527ccd5a2cSjsg 	if (pi->mclk_ss) {
5537ccd5a2cSjsg 		struct radeon_atom_ss ss;
5547ccd5a2cSjsg 		u32 vco_freq = memory_clock * dividers.post_div;
5557ccd5a2cSjsg 
5567ccd5a2cSjsg 		if (radeon_atombios_get_asic_ss_info(rdev, &ss,
5577ccd5a2cSjsg 						     ASIC_INTERNAL_MEMORY_SS, vco_freq)) {
5587ccd5a2cSjsg 			u32 reference_clock = rdev->clock.mpll.reference_freq;
5597ccd5a2cSjsg 			u32 decoded_ref = rv740_get_decoded_reference_divider(dividers.ref_div);
560*aef4c798Sjsg 			u32 clk_s, clk_v;
561*aef4c798Sjsg 
562*aef4c798Sjsg 			if (!decoded_ref)
563*aef4c798Sjsg 				return -EINVAL;
564*aef4c798Sjsg 			clk_s = reference_clock * 5 / (decoded_ref * ss.rate);
565*aef4c798Sjsg 			clk_v = ss.percentage *
5667ccd5a2cSjsg 				(0x4000 * dividers.whole_fb_div + 0x800 * dividers.frac_fb_div) / (clk_s * 625);
5677ccd5a2cSjsg 
5687ccd5a2cSjsg 			mpll_ss1 &= ~CLKV_MASK;
5697ccd5a2cSjsg 			mpll_ss1 |= CLKV(clk_v);
5707ccd5a2cSjsg 
5717ccd5a2cSjsg 			mpll_ss2 &= ~CLKS_MASK;
5727ccd5a2cSjsg 			mpll_ss2 |= CLKS(clk_s);
5737ccd5a2cSjsg 		}
5747ccd5a2cSjsg 	}
5757ccd5a2cSjsg 
5767ccd5a2cSjsg 	dll_speed = rv740_get_dll_speed(pi->mem_gddr5,
5777ccd5a2cSjsg 					memory_clock);
5787ccd5a2cSjsg 
5797ccd5a2cSjsg 	mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
5807ccd5a2cSjsg 	mclk_pwrmgt_cntl |= DLL_SPEED(dll_speed);
5817ccd5a2cSjsg 	if (dll_state_on)
5827ccd5a2cSjsg 		mclk_pwrmgt_cntl |= (MRDCKA0_PDNB |
5837ccd5a2cSjsg 				     MRDCKA1_PDNB |
5847ccd5a2cSjsg 				     MRDCKB0_PDNB |
5857ccd5a2cSjsg 				     MRDCKB1_PDNB |
5867ccd5a2cSjsg 				     MRDCKC0_PDNB |
5877ccd5a2cSjsg 				     MRDCKC1_PDNB |
5887ccd5a2cSjsg 				     MRDCKD0_PDNB |
5897ccd5a2cSjsg 				     MRDCKD1_PDNB);
5907ccd5a2cSjsg 	else
5917ccd5a2cSjsg 		mclk_pwrmgt_cntl &= ~(MRDCKA0_PDNB |
5927ccd5a2cSjsg 				      MRDCKA1_PDNB |
5937ccd5a2cSjsg 				      MRDCKB0_PDNB |
5947ccd5a2cSjsg 				      MRDCKB1_PDNB |
5957ccd5a2cSjsg 				      MRDCKC0_PDNB |
5967ccd5a2cSjsg 				      MRDCKC1_PDNB |
5977ccd5a2cSjsg 				      MRDCKD0_PDNB |
5987ccd5a2cSjsg 				      MRDCKD1_PDNB);
5997ccd5a2cSjsg 
6007ccd5a2cSjsg 	mclk->mclk770.mclk_value = cpu_to_be32(memory_clock);
6017ccd5a2cSjsg 	mclk->mclk770.vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
6027ccd5a2cSjsg 	mclk->mclk770.vMPLL_AD_FUNC_CNTL_2 = cpu_to_be32(mpll_ad_func_cntl_2);
6037ccd5a2cSjsg 	mclk->mclk770.vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
6047ccd5a2cSjsg 	mclk->mclk770.vMPLL_DQ_FUNC_CNTL_2 = cpu_to_be32(mpll_dq_func_cntl_2);
6057ccd5a2cSjsg 	mclk->mclk770.vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
6067ccd5a2cSjsg 	mclk->mclk770.vDLL_CNTL = cpu_to_be32(dll_cntl);
6077ccd5a2cSjsg 	mclk->mclk770.vMPLL_SS = cpu_to_be32(mpll_ss1);
6087ccd5a2cSjsg 	mclk->mclk770.vMPLL_SS2 = cpu_to_be32(mpll_ss2);
6097ccd5a2cSjsg 
6107ccd5a2cSjsg 	return 0;
6117ccd5a2cSjsg }
6127ccd5a2cSjsg 
cypress_get_mclk_frequency_ratio(struct radeon_device * rdev,u32 memory_clock,bool strobe_mode)6137ccd5a2cSjsg u8 cypress_get_mclk_frequency_ratio(struct radeon_device *rdev,
6147ccd5a2cSjsg 				    u32 memory_clock, bool strobe_mode)
6157ccd5a2cSjsg {
6167ccd5a2cSjsg 	u8 mc_para_index;
6177ccd5a2cSjsg 
6187ccd5a2cSjsg 	if (rdev->family >= CHIP_BARTS) {
6197ccd5a2cSjsg 		if (strobe_mode) {
6207ccd5a2cSjsg 			if (memory_clock < 10000)
6217ccd5a2cSjsg 				mc_para_index = 0x00;
6227ccd5a2cSjsg 			else if (memory_clock > 47500)
6237ccd5a2cSjsg 				mc_para_index = 0x0f;
6247ccd5a2cSjsg 			else
6257ccd5a2cSjsg 				mc_para_index = (u8)((memory_clock - 10000) / 2500);
6267ccd5a2cSjsg 		} else {
6277ccd5a2cSjsg 			if (memory_clock < 65000)
6287ccd5a2cSjsg 				mc_para_index = 0x00;
6297ccd5a2cSjsg 			else if (memory_clock > 135000)
6307ccd5a2cSjsg 				mc_para_index = 0x0f;
6317ccd5a2cSjsg 			else
6327ccd5a2cSjsg 				mc_para_index = (u8)((memory_clock - 60000) / 5000);
6337ccd5a2cSjsg 		}
6347ccd5a2cSjsg 	} else {
6357ccd5a2cSjsg 		if (strobe_mode) {
6367ccd5a2cSjsg 			if (memory_clock < 10000)
6377ccd5a2cSjsg 				mc_para_index = 0x00;
6387ccd5a2cSjsg 			else if (memory_clock > 47500)
6397ccd5a2cSjsg 				mc_para_index = 0x0f;
6407ccd5a2cSjsg 			else
6417ccd5a2cSjsg 				mc_para_index = (u8)((memory_clock - 10000) / 2500);
6427ccd5a2cSjsg 		} else {
6437ccd5a2cSjsg 			if (memory_clock < 40000)
6447ccd5a2cSjsg 				mc_para_index = 0x00;
6457ccd5a2cSjsg 			else if (memory_clock > 115000)
6467ccd5a2cSjsg 				mc_para_index = 0x0f;
6477ccd5a2cSjsg 			else
6487ccd5a2cSjsg 				mc_para_index = (u8)((memory_clock - 40000) / 5000);
6497ccd5a2cSjsg 		}
6507ccd5a2cSjsg 	}
6517ccd5a2cSjsg 	return mc_para_index;
6527ccd5a2cSjsg }
6537ccd5a2cSjsg 
cypress_populate_mvdd_value(struct radeon_device * rdev,u32 mclk,RV770_SMC_VOLTAGE_VALUE * voltage)6547ccd5a2cSjsg static int cypress_populate_mvdd_value(struct radeon_device *rdev,
6557ccd5a2cSjsg 				       u32 mclk,
6567ccd5a2cSjsg 				       RV770_SMC_VOLTAGE_VALUE *voltage)
6577ccd5a2cSjsg {
6587ccd5a2cSjsg 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
6597ccd5a2cSjsg 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
6607ccd5a2cSjsg 
6617ccd5a2cSjsg 	if (!pi->mvdd_control) {
6627ccd5a2cSjsg 		voltage->index = eg_pi->mvdd_high_index;
6637ccd5a2cSjsg 		voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
6647ccd5a2cSjsg 		return 0;
6657ccd5a2cSjsg 	}
6667ccd5a2cSjsg 
6677ccd5a2cSjsg 	if (mclk <= pi->mvdd_split_frequency) {
6687ccd5a2cSjsg 		voltage->index = eg_pi->mvdd_low_index;
6697ccd5a2cSjsg 		voltage->value = cpu_to_be16(MVDD_LOW_VALUE);
6707ccd5a2cSjsg 	} else {
6717ccd5a2cSjsg 		voltage->index = eg_pi->mvdd_high_index;
6727ccd5a2cSjsg 		voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
6737ccd5a2cSjsg 	}
6747ccd5a2cSjsg 
6757ccd5a2cSjsg 	return 0;
6767ccd5a2cSjsg }
6777ccd5a2cSjsg 
cypress_convert_power_level_to_smc(struct radeon_device * rdev,struct rv7xx_pl * pl,RV770_SMC_HW_PERFORMANCE_LEVEL * level,u8 watermark_level)6787ccd5a2cSjsg int cypress_convert_power_level_to_smc(struct radeon_device *rdev,
6797ccd5a2cSjsg 				       struct rv7xx_pl *pl,
6807ccd5a2cSjsg 				       RV770_SMC_HW_PERFORMANCE_LEVEL *level,
6817ccd5a2cSjsg 				       u8 watermark_level)
6827ccd5a2cSjsg {
6837ccd5a2cSjsg 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
6847ccd5a2cSjsg 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
6857ccd5a2cSjsg 	int ret;
6867ccd5a2cSjsg 	bool dll_state_on;
6877ccd5a2cSjsg 
6887ccd5a2cSjsg 	level->gen2PCIE = pi->pcie_gen2 ?
6897ccd5a2cSjsg 		((pl->flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) ? 1 : 0) : 0;
6907ccd5a2cSjsg 	level->gen2XSP  = (pl->flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) ? 1 : 0;
6917ccd5a2cSjsg 	level->backbias = (pl->flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) ? 1 : 0;
6927ccd5a2cSjsg 	level->displayWatermark = watermark_level;
6937ccd5a2cSjsg 
6947ccd5a2cSjsg 	ret = rv740_populate_sclk_value(rdev, pl->sclk, &level->sclk);
6957ccd5a2cSjsg 	if (ret)
6967ccd5a2cSjsg 		return ret;
6977ccd5a2cSjsg 
6987ccd5a2cSjsg 	level->mcFlags =  0;
6997ccd5a2cSjsg 	if (pi->mclk_stutter_mode_threshold &&
7007ccd5a2cSjsg 	    (pl->mclk <= pi->mclk_stutter_mode_threshold) &&
7017ccd5a2cSjsg 	    !eg_pi->uvd_enabled) {
7027ccd5a2cSjsg 		level->mcFlags |= SMC_MC_STUTTER_EN;
7037ccd5a2cSjsg 		if (eg_pi->sclk_deep_sleep)
7047ccd5a2cSjsg 			level->stateFlags |= PPSMC_STATEFLAG_AUTO_PULSE_SKIP;
7057ccd5a2cSjsg 		else
7067ccd5a2cSjsg 			level->stateFlags &= ~PPSMC_STATEFLAG_AUTO_PULSE_SKIP;
7077ccd5a2cSjsg 	}
7087ccd5a2cSjsg 
7097ccd5a2cSjsg 	if (pi->mem_gddr5) {
7107ccd5a2cSjsg 		if (pl->mclk > pi->mclk_edc_enable_threshold)
7117ccd5a2cSjsg 			level->mcFlags |= SMC_MC_EDC_RD_FLAG;
7127ccd5a2cSjsg 
7137ccd5a2cSjsg 		if (pl->mclk > eg_pi->mclk_edc_wr_enable_threshold)
7147ccd5a2cSjsg 			level->mcFlags |= SMC_MC_EDC_WR_FLAG;
7157ccd5a2cSjsg 
7167ccd5a2cSjsg 		level->strobeMode = cypress_get_strobe_mode_settings(rdev, pl->mclk);
7177ccd5a2cSjsg 
7187ccd5a2cSjsg 		if (level->strobeMode & SMC_STROBE_ENABLE) {
7197ccd5a2cSjsg 			if (cypress_get_mclk_frequency_ratio(rdev, pl->mclk, true) >=
7207ccd5a2cSjsg 			    ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
7217ccd5a2cSjsg 				dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
7227ccd5a2cSjsg 			else
7237ccd5a2cSjsg 				dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
7247ccd5a2cSjsg 		} else
7257ccd5a2cSjsg 			dll_state_on = eg_pi->dll_default_on;
7267ccd5a2cSjsg 
7277ccd5a2cSjsg 		ret = cypress_populate_mclk_value(rdev,
7287ccd5a2cSjsg 						  pl->sclk,
7297ccd5a2cSjsg 						  pl->mclk,
7307ccd5a2cSjsg 						  &level->mclk,
7317ccd5a2cSjsg 						  (level->strobeMode & SMC_STROBE_ENABLE) != 0,
7327ccd5a2cSjsg 						  dll_state_on);
7337ccd5a2cSjsg 	} else {
7347ccd5a2cSjsg 		ret = cypress_populate_mclk_value(rdev,
7357ccd5a2cSjsg 						  pl->sclk,
7367ccd5a2cSjsg 						  pl->mclk,
7377ccd5a2cSjsg 						  &level->mclk,
7387ccd5a2cSjsg 						  true,
7397ccd5a2cSjsg 						  true);
7407ccd5a2cSjsg 	}
7417ccd5a2cSjsg 	if (ret)
7427ccd5a2cSjsg 		return ret;
7437ccd5a2cSjsg 
7447ccd5a2cSjsg 	ret = cypress_populate_voltage_value(rdev,
7457ccd5a2cSjsg 					     &eg_pi->vddc_voltage_table,
7467ccd5a2cSjsg 					     pl->vddc,
7477ccd5a2cSjsg 					     &level->vddc);
7487ccd5a2cSjsg 	if (ret)
7497ccd5a2cSjsg 		return ret;
7507ccd5a2cSjsg 
7517ccd5a2cSjsg 	if (eg_pi->vddci_control) {
7527ccd5a2cSjsg 		ret = cypress_populate_voltage_value(rdev,
7537ccd5a2cSjsg 						     &eg_pi->vddci_voltage_table,
7547ccd5a2cSjsg 						     pl->vddci,
7557ccd5a2cSjsg 						     &level->vddci);
7567ccd5a2cSjsg 		if (ret)
7577ccd5a2cSjsg 			return ret;
7587ccd5a2cSjsg 	}
7597ccd5a2cSjsg 
7607ccd5a2cSjsg 	ret = cypress_populate_mvdd_value(rdev, pl->mclk, &level->mvdd);
7617ccd5a2cSjsg 
7627ccd5a2cSjsg 	return ret;
7637ccd5a2cSjsg }
7647ccd5a2cSjsg 
cypress_convert_power_state_to_smc(struct radeon_device * rdev,struct radeon_ps * radeon_state,RV770_SMC_SWSTATE * smc_state)7657ccd5a2cSjsg static int cypress_convert_power_state_to_smc(struct radeon_device *rdev,
7667ccd5a2cSjsg 					      struct radeon_ps *radeon_state,
7677ccd5a2cSjsg 					      RV770_SMC_SWSTATE *smc_state)
7687ccd5a2cSjsg {
7697ccd5a2cSjsg 	struct rv7xx_ps *state = rv770_get_ps(radeon_state);
7707ccd5a2cSjsg 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
7717ccd5a2cSjsg 	int ret;
7727ccd5a2cSjsg 
7737ccd5a2cSjsg 	if (!(radeon_state->caps & ATOM_PPLIB_DISALLOW_ON_DC))
7747ccd5a2cSjsg 		smc_state->flags |= PPSMC_SWSTATE_FLAG_DC;
7757ccd5a2cSjsg 
7767ccd5a2cSjsg 	ret = cypress_convert_power_level_to_smc(rdev,
7777ccd5a2cSjsg 						 &state->low,
7787ccd5a2cSjsg 						 &smc_state->levels[0],
7797ccd5a2cSjsg 						 PPSMC_DISPLAY_WATERMARK_LOW);
7807ccd5a2cSjsg 	if (ret)
7817ccd5a2cSjsg 		return ret;
7827ccd5a2cSjsg 
7837ccd5a2cSjsg 	ret = cypress_convert_power_level_to_smc(rdev,
7847ccd5a2cSjsg 						 &state->medium,
7857ccd5a2cSjsg 						 &smc_state->levels[1],
7867ccd5a2cSjsg 						 PPSMC_DISPLAY_WATERMARK_LOW);
7877ccd5a2cSjsg 	if (ret)
7887ccd5a2cSjsg 		return ret;
7897ccd5a2cSjsg 
7907ccd5a2cSjsg 	ret = cypress_convert_power_level_to_smc(rdev,
7917ccd5a2cSjsg 						 &state->high,
7927ccd5a2cSjsg 						 &smc_state->levels[2],
7937ccd5a2cSjsg 						 PPSMC_DISPLAY_WATERMARK_HIGH);
7947ccd5a2cSjsg 	if (ret)
7957ccd5a2cSjsg 		return ret;
7967ccd5a2cSjsg 
7977ccd5a2cSjsg 	smc_state->levels[0].arbValue = MC_CG_ARB_FREQ_F1;
7987ccd5a2cSjsg 	smc_state->levels[1].arbValue = MC_CG_ARB_FREQ_F2;
7997ccd5a2cSjsg 	smc_state->levels[2].arbValue = MC_CG_ARB_FREQ_F3;
8007ccd5a2cSjsg 
8017ccd5a2cSjsg 	if (eg_pi->dynamic_ac_timing) {
8027ccd5a2cSjsg 		smc_state->levels[0].ACIndex = 2;
8037ccd5a2cSjsg 		smc_state->levels[1].ACIndex = 3;
8047ccd5a2cSjsg 		smc_state->levels[2].ACIndex = 4;
8057ccd5a2cSjsg 	} else {
8067ccd5a2cSjsg 		smc_state->levels[0].ACIndex = 0;
8077ccd5a2cSjsg 		smc_state->levels[1].ACIndex = 0;
8087ccd5a2cSjsg 		smc_state->levels[2].ACIndex = 0;
8097ccd5a2cSjsg 	}
8107ccd5a2cSjsg 
8117ccd5a2cSjsg 	rv770_populate_smc_sp(rdev, radeon_state, smc_state);
8127ccd5a2cSjsg 
8137ccd5a2cSjsg 	return rv770_populate_smc_t(rdev, radeon_state, smc_state);
8147ccd5a2cSjsg }
8157ccd5a2cSjsg 
cypress_convert_mc_registers(struct evergreen_mc_reg_entry * entry,SMC_Evergreen_MCRegisterSet * data,u32 num_entries,u32 valid_flag)8167ccd5a2cSjsg static void cypress_convert_mc_registers(struct evergreen_mc_reg_entry *entry,
8177ccd5a2cSjsg 					 SMC_Evergreen_MCRegisterSet *data,
8187ccd5a2cSjsg 					 u32 num_entries, u32 valid_flag)
8197ccd5a2cSjsg {
8207ccd5a2cSjsg 	u32 i, j;
8217ccd5a2cSjsg 
8227ccd5a2cSjsg 	for (i = 0, j = 0; j < num_entries; j++) {
8237ccd5a2cSjsg 		if (valid_flag & (1 << j)) {
8247ccd5a2cSjsg 			data->value[i] = cpu_to_be32(entry->mc_data[j]);
8257ccd5a2cSjsg 			i++;
8267ccd5a2cSjsg 		}
8277ccd5a2cSjsg 	}
8287ccd5a2cSjsg }
8297ccd5a2cSjsg 
cypress_convert_mc_reg_table_entry_to_smc(struct radeon_device * rdev,struct rv7xx_pl * pl,SMC_Evergreen_MCRegisterSet * mc_reg_table_data)8307ccd5a2cSjsg static void cypress_convert_mc_reg_table_entry_to_smc(struct radeon_device *rdev,
8317ccd5a2cSjsg 						      struct rv7xx_pl *pl,
8327ccd5a2cSjsg 						      SMC_Evergreen_MCRegisterSet *mc_reg_table_data)
8337ccd5a2cSjsg {
8347ccd5a2cSjsg 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
8357ccd5a2cSjsg 	u32 i = 0;
8367ccd5a2cSjsg 
8377ccd5a2cSjsg 	for (i = 0; i < eg_pi->mc_reg_table.num_entries; i++) {
8387ccd5a2cSjsg 		if (pl->mclk <=
8397ccd5a2cSjsg 		    eg_pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
8407ccd5a2cSjsg 			break;
8417ccd5a2cSjsg 	}
8427ccd5a2cSjsg 
8437ccd5a2cSjsg 	if ((i == eg_pi->mc_reg_table.num_entries) && (i > 0))
8447ccd5a2cSjsg 		--i;
8457ccd5a2cSjsg 
8467ccd5a2cSjsg 	cypress_convert_mc_registers(&eg_pi->mc_reg_table.mc_reg_table_entry[i],
8477ccd5a2cSjsg 				     mc_reg_table_data,
8487ccd5a2cSjsg 				     eg_pi->mc_reg_table.last,
8497ccd5a2cSjsg 				     eg_pi->mc_reg_table.valid_flag);
8507ccd5a2cSjsg }
8517ccd5a2cSjsg 
cypress_convert_mc_reg_table_to_smc(struct radeon_device * rdev,struct radeon_ps * radeon_state,SMC_Evergreen_MCRegisters * mc_reg_table)8527ccd5a2cSjsg static void cypress_convert_mc_reg_table_to_smc(struct radeon_device *rdev,
8537ccd5a2cSjsg 						struct radeon_ps *radeon_state,
8547ccd5a2cSjsg 						SMC_Evergreen_MCRegisters *mc_reg_table)
8557ccd5a2cSjsg {
8567ccd5a2cSjsg 	struct rv7xx_ps *state = rv770_get_ps(radeon_state);
8577ccd5a2cSjsg 
8587ccd5a2cSjsg 	cypress_convert_mc_reg_table_entry_to_smc(rdev,
8597ccd5a2cSjsg 						  &state->low,
8607ccd5a2cSjsg 						  &mc_reg_table->data[2]);
8617ccd5a2cSjsg 	cypress_convert_mc_reg_table_entry_to_smc(rdev,
8627ccd5a2cSjsg 						  &state->medium,
8637ccd5a2cSjsg 						  &mc_reg_table->data[3]);
8647ccd5a2cSjsg 	cypress_convert_mc_reg_table_entry_to_smc(rdev,
8657ccd5a2cSjsg 						  &state->high,
8667ccd5a2cSjsg 						  &mc_reg_table->data[4]);
8677ccd5a2cSjsg }
8687ccd5a2cSjsg 
cypress_upload_sw_state(struct radeon_device * rdev,struct radeon_ps * radeon_new_state)8697ccd5a2cSjsg int cypress_upload_sw_state(struct radeon_device *rdev,
8707ccd5a2cSjsg 			    struct radeon_ps *radeon_new_state)
8717ccd5a2cSjsg {
8727ccd5a2cSjsg 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
8737ccd5a2cSjsg 	u16 address = pi->state_table_start +
8747ccd5a2cSjsg 		offsetof(RV770_SMC_STATETABLE, driverState);
8757ccd5a2cSjsg 	RV770_SMC_SWSTATE state = { 0 };
8767ccd5a2cSjsg 	int ret;
8777ccd5a2cSjsg 
8787ccd5a2cSjsg 	ret = cypress_convert_power_state_to_smc(rdev, radeon_new_state, &state);
8797ccd5a2cSjsg 	if (ret)
8807ccd5a2cSjsg 		return ret;
8817ccd5a2cSjsg 
8827ccd5a2cSjsg 	return rv770_copy_bytes_to_smc(rdev, address, (u8 *)&state,
8837ccd5a2cSjsg 				    sizeof(RV770_SMC_SWSTATE),
8847ccd5a2cSjsg 				    pi->sram_end);
8857ccd5a2cSjsg }
8867ccd5a2cSjsg 
cypress_upload_mc_reg_table(struct radeon_device * rdev,struct radeon_ps * radeon_new_state)8877ccd5a2cSjsg int cypress_upload_mc_reg_table(struct radeon_device *rdev,
8887ccd5a2cSjsg 				struct radeon_ps *radeon_new_state)
8897ccd5a2cSjsg {
8907ccd5a2cSjsg 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
8917ccd5a2cSjsg 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
8927ccd5a2cSjsg 	SMC_Evergreen_MCRegisters mc_reg_table = { 0 };
8937ccd5a2cSjsg 	u16 address;
8947ccd5a2cSjsg 
8957ccd5a2cSjsg 	cypress_convert_mc_reg_table_to_smc(rdev, radeon_new_state, &mc_reg_table);
8967ccd5a2cSjsg 
8977ccd5a2cSjsg 	address = eg_pi->mc_reg_table_start +
8987ccd5a2cSjsg 		(u16)offsetof(SMC_Evergreen_MCRegisters, data[2]);
8997ccd5a2cSjsg 
9007ccd5a2cSjsg 	return rv770_copy_bytes_to_smc(rdev, address,
9017ccd5a2cSjsg 				       (u8 *)&mc_reg_table.data[2],
9027ccd5a2cSjsg 				       sizeof(SMC_Evergreen_MCRegisterSet) * 3,
9037ccd5a2cSjsg 				       pi->sram_end);
9047ccd5a2cSjsg }
9057ccd5a2cSjsg 
cypress_calculate_burst_time(struct radeon_device * rdev,u32 engine_clock,u32 memory_clock)9067ccd5a2cSjsg u32 cypress_calculate_burst_time(struct radeon_device *rdev,
9077ccd5a2cSjsg 				 u32 engine_clock, u32 memory_clock)
9087ccd5a2cSjsg {
9097ccd5a2cSjsg 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
9107ccd5a2cSjsg 	u32 multiplier = pi->mem_gddr5 ? 1 : 2;
9117ccd5a2cSjsg 	u32 result = (4 * multiplier * engine_clock) / (memory_clock / 2);
9127ccd5a2cSjsg 	u32 burst_time;
9137ccd5a2cSjsg 
9147ccd5a2cSjsg 	if (result <= 4)
9157ccd5a2cSjsg 		burst_time = 0;
9167ccd5a2cSjsg 	else if (result < 8)
9177ccd5a2cSjsg 		burst_time = result - 4;
9187ccd5a2cSjsg 	else {
9197ccd5a2cSjsg 		burst_time = result / 2 ;
9207ccd5a2cSjsg 		if (burst_time > 18)
9217ccd5a2cSjsg 			burst_time = 18;
9227ccd5a2cSjsg 	}
9237ccd5a2cSjsg 
9247ccd5a2cSjsg 	return burst_time;
9257ccd5a2cSjsg }
9267ccd5a2cSjsg 
cypress_program_memory_timing_parameters(struct radeon_device * rdev,struct radeon_ps * radeon_new_state)9277ccd5a2cSjsg void cypress_program_memory_timing_parameters(struct radeon_device *rdev,
9287ccd5a2cSjsg 					      struct radeon_ps *radeon_new_state)
9297ccd5a2cSjsg {
9307ccd5a2cSjsg 	struct rv7xx_ps *new_state = rv770_get_ps(radeon_new_state);
9317ccd5a2cSjsg 	u32 mc_arb_burst_time = RREG32(MC_ARB_BURST_TIME);
9327ccd5a2cSjsg 
9337ccd5a2cSjsg 	mc_arb_burst_time &= ~(STATE1_MASK | STATE2_MASK | STATE3_MASK);
9347ccd5a2cSjsg 
9357ccd5a2cSjsg 	mc_arb_burst_time |= STATE1(cypress_calculate_burst_time(rdev,
9367ccd5a2cSjsg 								 new_state->low.sclk,
9377ccd5a2cSjsg 								 new_state->low.mclk));
9387ccd5a2cSjsg 	mc_arb_burst_time |= STATE2(cypress_calculate_burst_time(rdev,
9397ccd5a2cSjsg 								 new_state->medium.sclk,
9407ccd5a2cSjsg 								 new_state->medium.mclk));
9417ccd5a2cSjsg 	mc_arb_burst_time |= STATE3(cypress_calculate_burst_time(rdev,
9427ccd5a2cSjsg 								 new_state->high.sclk,
9437ccd5a2cSjsg 								 new_state->high.mclk));
9447ccd5a2cSjsg 
9457ccd5a2cSjsg 	rv730_program_memory_timing_parameters(rdev, radeon_new_state);
9467ccd5a2cSjsg 
9477ccd5a2cSjsg 	WREG32(MC_ARB_BURST_TIME, mc_arb_burst_time);
9487ccd5a2cSjsg }
9497ccd5a2cSjsg 
cypress_populate_mc_reg_addresses(struct radeon_device * rdev,SMC_Evergreen_MCRegisters * mc_reg_table)9507ccd5a2cSjsg static void cypress_populate_mc_reg_addresses(struct radeon_device *rdev,
9517ccd5a2cSjsg 					      SMC_Evergreen_MCRegisters *mc_reg_table)
9527ccd5a2cSjsg {
9537ccd5a2cSjsg 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
9547ccd5a2cSjsg 	u32 i, j;
9557ccd5a2cSjsg 
9567ccd5a2cSjsg 	for (i = 0, j = 0; j < eg_pi->mc_reg_table.last; j++) {
9577ccd5a2cSjsg 		if (eg_pi->mc_reg_table.valid_flag & (1 << j)) {
9587ccd5a2cSjsg 			mc_reg_table->address[i].s0 =
9597ccd5a2cSjsg 				cpu_to_be16(eg_pi->mc_reg_table.mc_reg_address[j].s0);
9607ccd5a2cSjsg 			mc_reg_table->address[i].s1 =
9617ccd5a2cSjsg 				cpu_to_be16(eg_pi->mc_reg_table.mc_reg_address[j].s1);
9627ccd5a2cSjsg 			i++;
9637ccd5a2cSjsg 		}
9647ccd5a2cSjsg 	}
9657ccd5a2cSjsg 
9667ccd5a2cSjsg 	mc_reg_table->last = (u8)i;
9677ccd5a2cSjsg }
9687ccd5a2cSjsg 
cypress_set_mc_reg_address_table(struct radeon_device * rdev)9697ccd5a2cSjsg static void cypress_set_mc_reg_address_table(struct radeon_device *rdev)
9707ccd5a2cSjsg {
9717ccd5a2cSjsg 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
9727ccd5a2cSjsg 	u32 i = 0;
9737ccd5a2cSjsg 
9747ccd5a2cSjsg 	eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_RAS_TIMING_LP >> 2;
9757ccd5a2cSjsg 	eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_RAS_TIMING >> 2;
9767ccd5a2cSjsg 	i++;
9777ccd5a2cSjsg 
9787ccd5a2cSjsg 	eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_CAS_TIMING_LP >> 2;
9797ccd5a2cSjsg 	eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_CAS_TIMING >> 2;
9807ccd5a2cSjsg 	i++;
9817ccd5a2cSjsg 
9827ccd5a2cSjsg 	eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_MISC_TIMING_LP >> 2;
9837ccd5a2cSjsg 	eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_MISC_TIMING >> 2;
9847ccd5a2cSjsg 	i++;
9857ccd5a2cSjsg 
9867ccd5a2cSjsg 	eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_MISC_TIMING2_LP >> 2;
9877ccd5a2cSjsg 	eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_MISC_TIMING2 >> 2;
9887ccd5a2cSjsg 	i++;
9897ccd5a2cSjsg 
9907ccd5a2cSjsg 	eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_RD_CTL_D0_LP >> 2;
9917ccd5a2cSjsg 	eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_RD_CTL_D0 >> 2;
9927ccd5a2cSjsg 	i++;
9937ccd5a2cSjsg 
9947ccd5a2cSjsg 	eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_RD_CTL_D1_LP >> 2;
9957ccd5a2cSjsg 	eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_RD_CTL_D1 >> 2;
9967ccd5a2cSjsg 	i++;
9977ccd5a2cSjsg 
9987ccd5a2cSjsg 	eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_WR_CTL_D0_LP >> 2;
9997ccd5a2cSjsg 	eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_WR_CTL_D0 >> 2;
10007ccd5a2cSjsg 	i++;
10017ccd5a2cSjsg 
10027ccd5a2cSjsg 	eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_WR_CTL_D1_LP >> 2;
10037ccd5a2cSjsg 	eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_WR_CTL_D1 >> 2;
10047ccd5a2cSjsg 	i++;
10057ccd5a2cSjsg 
10067ccd5a2cSjsg 	eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
10077ccd5a2cSjsg 	eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_PMG_CMD_EMRS >> 2;
10087ccd5a2cSjsg 	i++;
10097ccd5a2cSjsg 
10107ccd5a2cSjsg 	eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_PMG_CMD_MRS_LP >> 2;
10117ccd5a2cSjsg 	eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_PMG_CMD_MRS >> 2;
10127ccd5a2cSjsg 	i++;
10137ccd5a2cSjsg 
10147ccd5a2cSjsg 	eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
10157ccd5a2cSjsg 	eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_PMG_CMD_MRS1 >> 2;
10167ccd5a2cSjsg 	i++;
10177ccd5a2cSjsg 
10187ccd5a2cSjsg 	eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_MISC1 >> 2;
10197ccd5a2cSjsg 	eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_MISC1 >> 2;
10207ccd5a2cSjsg 	i++;
10217ccd5a2cSjsg 
10227ccd5a2cSjsg 	eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_RESERVE_M >> 2;
10237ccd5a2cSjsg 	eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_RESERVE_M >> 2;
10247ccd5a2cSjsg 	i++;
10257ccd5a2cSjsg 
10267ccd5a2cSjsg 	eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_MISC3 >> 2;
10277ccd5a2cSjsg 	eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_MISC3 >> 2;
10287ccd5a2cSjsg 	i++;
10297ccd5a2cSjsg 
10307ccd5a2cSjsg 	eg_pi->mc_reg_table.last = (u8)i;
10317ccd5a2cSjsg }
10327ccd5a2cSjsg 
cypress_retrieve_ac_timing_for_one_entry(struct radeon_device * rdev,struct evergreen_mc_reg_entry * entry)10337ccd5a2cSjsg static void cypress_retrieve_ac_timing_for_one_entry(struct radeon_device *rdev,
10347ccd5a2cSjsg 						     struct evergreen_mc_reg_entry *entry)
10357ccd5a2cSjsg {
10367ccd5a2cSjsg 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
10377ccd5a2cSjsg 	u32 i;
10387ccd5a2cSjsg 
10397ccd5a2cSjsg 	for (i = 0; i < eg_pi->mc_reg_table.last; i++)
10407ccd5a2cSjsg 		entry->mc_data[i] =
10417ccd5a2cSjsg 			RREG32(eg_pi->mc_reg_table.mc_reg_address[i].s1 << 2);
10427ccd5a2cSjsg 
10437ccd5a2cSjsg }
10447ccd5a2cSjsg 
cypress_retrieve_ac_timing_for_all_ranges(struct radeon_device * rdev,struct atom_memory_clock_range_table * range_table)10457ccd5a2cSjsg static void cypress_retrieve_ac_timing_for_all_ranges(struct radeon_device *rdev,
10467ccd5a2cSjsg 						      struct atom_memory_clock_range_table *range_table)
10477ccd5a2cSjsg {
10487ccd5a2cSjsg 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
10497ccd5a2cSjsg 	u32 i, j;
10507ccd5a2cSjsg 
10517ccd5a2cSjsg 	for (i = 0; i < range_table->num_entries; i++) {
10527ccd5a2cSjsg 		eg_pi->mc_reg_table.mc_reg_table_entry[i].mclk_max =
10537ccd5a2cSjsg 			range_table->mclk[i];
10547ccd5a2cSjsg 		radeon_atom_set_ac_timing(rdev, range_table->mclk[i]);
10557ccd5a2cSjsg 		cypress_retrieve_ac_timing_for_one_entry(rdev,
10567ccd5a2cSjsg 							 &eg_pi->mc_reg_table.mc_reg_table_entry[i]);
10577ccd5a2cSjsg 	}
10587ccd5a2cSjsg 
10597ccd5a2cSjsg 	eg_pi->mc_reg_table.num_entries = range_table->num_entries;
10607ccd5a2cSjsg 	eg_pi->mc_reg_table.valid_flag = 0;
10617ccd5a2cSjsg 
10627ccd5a2cSjsg 	for (i = 0; i < eg_pi->mc_reg_table.last; i++) {
10637ccd5a2cSjsg 		for (j = 1; j < range_table->num_entries; j++) {
10647ccd5a2cSjsg 			if (eg_pi->mc_reg_table.mc_reg_table_entry[j-1].mc_data[i] !=
10657ccd5a2cSjsg 			    eg_pi->mc_reg_table.mc_reg_table_entry[j].mc_data[i]) {
10667ccd5a2cSjsg 				eg_pi->mc_reg_table.valid_flag |= (1 << i);
10677ccd5a2cSjsg 				break;
10687ccd5a2cSjsg 			}
10697ccd5a2cSjsg 		}
10707ccd5a2cSjsg 	}
10717ccd5a2cSjsg }
10727ccd5a2cSjsg 
cypress_initialize_mc_reg_table(struct radeon_device * rdev)10737ccd5a2cSjsg static int cypress_initialize_mc_reg_table(struct radeon_device *rdev)
10747ccd5a2cSjsg {
10757ccd5a2cSjsg 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
10767ccd5a2cSjsg 	u8 module_index = rv770_get_memory_module_index(rdev);
10777ccd5a2cSjsg 	struct atom_memory_clock_range_table range_table = { 0 };
10787ccd5a2cSjsg 	int ret;
10797ccd5a2cSjsg 
10807ccd5a2cSjsg 	ret = radeon_atom_get_mclk_range_table(rdev,
10817ccd5a2cSjsg 					       pi->mem_gddr5,
10827ccd5a2cSjsg 					       module_index, &range_table);
10837ccd5a2cSjsg 	if (ret)
10847ccd5a2cSjsg 		return ret;
10857ccd5a2cSjsg 
10867ccd5a2cSjsg 	cypress_retrieve_ac_timing_for_all_ranges(rdev, &range_table);
10877ccd5a2cSjsg 
10887ccd5a2cSjsg 	return 0;
10897ccd5a2cSjsg }
10907ccd5a2cSjsg 
cypress_wait_for_mc_sequencer(struct radeon_device * rdev,u8 value)10917ccd5a2cSjsg static void cypress_wait_for_mc_sequencer(struct radeon_device *rdev, u8 value)
10927ccd5a2cSjsg {
10937ccd5a2cSjsg 	u32 i, j;
10947ccd5a2cSjsg 	u32 channels = 2;
10957ccd5a2cSjsg 
10967ccd5a2cSjsg 	if ((rdev->family == CHIP_CYPRESS) ||
10977ccd5a2cSjsg 	    (rdev->family == CHIP_HEMLOCK))
10987ccd5a2cSjsg 		channels = 4;
10997ccd5a2cSjsg 	else if (rdev->family == CHIP_CEDAR)
11007ccd5a2cSjsg 		channels = 1;
11017ccd5a2cSjsg 
11027ccd5a2cSjsg 	for (i = 0; i < channels; i++) {
11037ccd5a2cSjsg 		if ((rdev->family == CHIP_CYPRESS) ||
11047ccd5a2cSjsg 		    (rdev->family == CHIP_HEMLOCK)) {
11057ccd5a2cSjsg 			WREG32_P(MC_CONFIG_MCD, MC_RD_ENABLE_MCD(i), ~MC_RD_ENABLE_MCD_MASK);
11067ccd5a2cSjsg 			WREG32_P(MC_CG_CONFIG_MCD, MC_RD_ENABLE_MCD(i), ~MC_RD_ENABLE_MCD_MASK);
11077ccd5a2cSjsg 		} else {
11087ccd5a2cSjsg 			WREG32_P(MC_CONFIG, MC_RD_ENABLE(i), ~MC_RD_ENABLE_MASK);
11097ccd5a2cSjsg 			WREG32_P(MC_CG_CONFIG, MC_RD_ENABLE(i), ~MC_RD_ENABLE_MASK);
11107ccd5a2cSjsg 		}
11117ccd5a2cSjsg 		for (j = 0; j < rdev->usec_timeout; j++) {
11127ccd5a2cSjsg 			if (((RREG32(MC_SEQ_CG) & CG_SEQ_RESP_MASK) >> CG_SEQ_RESP_SHIFT) == value)
11137ccd5a2cSjsg 				break;
11147ccd5a2cSjsg 			udelay(1);
11157ccd5a2cSjsg 		}
11167ccd5a2cSjsg 	}
11177ccd5a2cSjsg }
11187ccd5a2cSjsg 
cypress_force_mc_use_s1(struct radeon_device * rdev,struct radeon_ps * radeon_boot_state)11197ccd5a2cSjsg static void cypress_force_mc_use_s1(struct radeon_device *rdev,
11207ccd5a2cSjsg 				    struct radeon_ps *radeon_boot_state)
11217ccd5a2cSjsg {
11227ccd5a2cSjsg 	struct rv7xx_ps *boot_state = rv770_get_ps(radeon_boot_state);
11237ccd5a2cSjsg 	u32 strobe_mode;
11247ccd5a2cSjsg 	u32 mc_seq_cg;
11257ccd5a2cSjsg 	int i;
11267ccd5a2cSjsg 
11277ccd5a2cSjsg 	if (RREG32(MC_SEQ_STATUS_M) & PMG_PWRSTATE)
11287ccd5a2cSjsg 		return;
11297ccd5a2cSjsg 
11307ccd5a2cSjsg 	radeon_atom_set_ac_timing(rdev, boot_state->low.mclk);
11317ccd5a2cSjsg 	radeon_mc_wait_for_idle(rdev);
11327ccd5a2cSjsg 
11337ccd5a2cSjsg 	if ((rdev->family == CHIP_CYPRESS) ||
11347ccd5a2cSjsg 	    (rdev->family == CHIP_HEMLOCK)) {
11357ccd5a2cSjsg 		WREG32(MC_CONFIG_MCD, 0xf);
11367ccd5a2cSjsg 		WREG32(MC_CG_CONFIG_MCD, 0xf);
11377ccd5a2cSjsg 	} else {
11387ccd5a2cSjsg 		WREG32(MC_CONFIG, 0xf);
11397ccd5a2cSjsg 		WREG32(MC_CG_CONFIG, 0xf);
11407ccd5a2cSjsg 	}
11417ccd5a2cSjsg 
11427ccd5a2cSjsg 	for (i = 0; i < rdev->num_crtc; i++)
11437ccd5a2cSjsg 		radeon_wait_for_vblank(rdev, i);
11447ccd5a2cSjsg 
11457ccd5a2cSjsg 	WREG32(MC_SEQ_CG, MC_CG_SEQ_YCLK_SUSPEND);
11467ccd5a2cSjsg 	cypress_wait_for_mc_sequencer(rdev, MC_CG_SEQ_YCLK_SUSPEND);
11477ccd5a2cSjsg 
11487ccd5a2cSjsg 	strobe_mode = cypress_get_strobe_mode_settings(rdev,
11497ccd5a2cSjsg 						       boot_state->low.mclk);
11507ccd5a2cSjsg 
11517ccd5a2cSjsg 	mc_seq_cg = CG_SEQ_REQ(MC_CG_SEQ_DRAMCONF_S1);
11527ccd5a2cSjsg 	mc_seq_cg |= SEQ_CG_RESP(strobe_mode);
11537ccd5a2cSjsg 	WREG32(MC_SEQ_CG, mc_seq_cg);
11547ccd5a2cSjsg 
11557ccd5a2cSjsg 	for (i = 0; i < rdev->usec_timeout; i++) {
11567ccd5a2cSjsg 		if (RREG32(MC_SEQ_STATUS_M) & PMG_PWRSTATE)
11577ccd5a2cSjsg 			break;
11587ccd5a2cSjsg 		udelay(1);
11597ccd5a2cSjsg 	}
11607ccd5a2cSjsg 
11617ccd5a2cSjsg 	mc_seq_cg &= ~CG_SEQ_REQ_MASK;
11627ccd5a2cSjsg 	mc_seq_cg |= CG_SEQ_REQ(MC_CG_SEQ_YCLK_RESUME);
11637ccd5a2cSjsg 	WREG32(MC_SEQ_CG, mc_seq_cg);
11647ccd5a2cSjsg 
11657ccd5a2cSjsg 	cypress_wait_for_mc_sequencer(rdev, MC_CG_SEQ_YCLK_RESUME);
11667ccd5a2cSjsg }
11677ccd5a2cSjsg 
cypress_copy_ac_timing_from_s1_to_s0(struct radeon_device * rdev)11687ccd5a2cSjsg static void cypress_copy_ac_timing_from_s1_to_s0(struct radeon_device *rdev)
11697ccd5a2cSjsg {
11707ccd5a2cSjsg 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
11717ccd5a2cSjsg 	u32 value;
11727ccd5a2cSjsg 	u32 i;
11737ccd5a2cSjsg 
11747ccd5a2cSjsg 	for (i = 0; i < eg_pi->mc_reg_table.last; i++) {
11757ccd5a2cSjsg 		value = RREG32(eg_pi->mc_reg_table.mc_reg_address[i].s1 << 2);
11767ccd5a2cSjsg 		WREG32(eg_pi->mc_reg_table.mc_reg_address[i].s0 << 2, value);
11777ccd5a2cSjsg 	}
11787ccd5a2cSjsg }
11797ccd5a2cSjsg 
cypress_force_mc_use_s0(struct radeon_device * rdev,struct radeon_ps * radeon_boot_state)11807ccd5a2cSjsg static void cypress_force_mc_use_s0(struct radeon_device *rdev,
11817ccd5a2cSjsg 				    struct radeon_ps *radeon_boot_state)
11827ccd5a2cSjsg {
11837ccd5a2cSjsg 	struct rv7xx_ps *boot_state = rv770_get_ps(radeon_boot_state);
11847ccd5a2cSjsg 	u32 strobe_mode;
11857ccd5a2cSjsg 	u32 mc_seq_cg;
11867ccd5a2cSjsg 	int i;
11877ccd5a2cSjsg 
11887ccd5a2cSjsg 	cypress_copy_ac_timing_from_s1_to_s0(rdev);
11897ccd5a2cSjsg 	radeon_mc_wait_for_idle(rdev);
11907ccd5a2cSjsg 
11917ccd5a2cSjsg 	if ((rdev->family == CHIP_CYPRESS) ||
11927ccd5a2cSjsg 	    (rdev->family == CHIP_HEMLOCK)) {
11937ccd5a2cSjsg 		WREG32(MC_CONFIG_MCD, 0xf);
11947ccd5a2cSjsg 		WREG32(MC_CG_CONFIG_MCD, 0xf);
11957ccd5a2cSjsg 	} else {
11967ccd5a2cSjsg 		WREG32(MC_CONFIG, 0xf);
11977ccd5a2cSjsg 		WREG32(MC_CG_CONFIG, 0xf);
11987ccd5a2cSjsg 	}
11997ccd5a2cSjsg 
12007ccd5a2cSjsg 	for (i = 0; i < rdev->num_crtc; i++)
12017ccd5a2cSjsg 		radeon_wait_for_vblank(rdev, i);
12027ccd5a2cSjsg 
12037ccd5a2cSjsg 	WREG32(MC_SEQ_CG, MC_CG_SEQ_YCLK_SUSPEND);
12047ccd5a2cSjsg 	cypress_wait_for_mc_sequencer(rdev, MC_CG_SEQ_YCLK_SUSPEND);
12057ccd5a2cSjsg 
12067ccd5a2cSjsg 	strobe_mode = cypress_get_strobe_mode_settings(rdev,
12077ccd5a2cSjsg 						       boot_state->low.mclk);
12087ccd5a2cSjsg 
12097ccd5a2cSjsg 	mc_seq_cg = CG_SEQ_REQ(MC_CG_SEQ_DRAMCONF_S0);
12107ccd5a2cSjsg 	mc_seq_cg |= SEQ_CG_RESP(strobe_mode);
12117ccd5a2cSjsg 	WREG32(MC_SEQ_CG, mc_seq_cg);
12127ccd5a2cSjsg 
12137ccd5a2cSjsg 	for (i = 0; i < rdev->usec_timeout; i++) {
12147ccd5a2cSjsg 		if (!(RREG32(MC_SEQ_STATUS_M) & PMG_PWRSTATE))
12157ccd5a2cSjsg 			break;
12167ccd5a2cSjsg 		udelay(1);
12177ccd5a2cSjsg 	}
12187ccd5a2cSjsg 
12197ccd5a2cSjsg 	mc_seq_cg &= ~CG_SEQ_REQ_MASK;
12207ccd5a2cSjsg 	mc_seq_cg |= CG_SEQ_REQ(MC_CG_SEQ_YCLK_RESUME);
12217ccd5a2cSjsg 	WREG32(MC_SEQ_CG, mc_seq_cg);
12227ccd5a2cSjsg 
12237ccd5a2cSjsg 	cypress_wait_for_mc_sequencer(rdev, MC_CG_SEQ_YCLK_RESUME);
12247ccd5a2cSjsg }
12257ccd5a2cSjsg 
cypress_populate_initial_mvdd_value(struct radeon_device * rdev,RV770_SMC_VOLTAGE_VALUE * voltage)12267ccd5a2cSjsg static int cypress_populate_initial_mvdd_value(struct radeon_device *rdev,
12277ccd5a2cSjsg 					       RV770_SMC_VOLTAGE_VALUE *voltage)
12287ccd5a2cSjsg {
12297ccd5a2cSjsg 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
12307ccd5a2cSjsg 
12317ccd5a2cSjsg 	voltage->index = eg_pi->mvdd_high_index;
12327ccd5a2cSjsg 	voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
12337ccd5a2cSjsg 
12347ccd5a2cSjsg 	return 0;
12357ccd5a2cSjsg }
12367ccd5a2cSjsg 
cypress_populate_smc_initial_state(struct radeon_device * rdev,struct radeon_ps * radeon_initial_state,RV770_SMC_STATETABLE * table)12377ccd5a2cSjsg int cypress_populate_smc_initial_state(struct radeon_device *rdev,
12387ccd5a2cSjsg 				       struct radeon_ps *radeon_initial_state,
12397ccd5a2cSjsg 				       RV770_SMC_STATETABLE *table)
12407ccd5a2cSjsg {
12417ccd5a2cSjsg 	struct rv7xx_ps *initial_state = rv770_get_ps(radeon_initial_state);
12427ccd5a2cSjsg 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
12437ccd5a2cSjsg 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
12447ccd5a2cSjsg 	u32 a_t;
12457ccd5a2cSjsg 
12467ccd5a2cSjsg 	table->initialState.levels[0].mclk.mclk770.vMPLL_AD_FUNC_CNTL =
12477ccd5a2cSjsg 		cpu_to_be32(pi->clk_regs.rv770.mpll_ad_func_cntl);
12487ccd5a2cSjsg 	table->initialState.levels[0].mclk.mclk770.vMPLL_AD_FUNC_CNTL_2 =
12497ccd5a2cSjsg 		cpu_to_be32(pi->clk_regs.rv770.mpll_ad_func_cntl_2);
12507ccd5a2cSjsg 	table->initialState.levels[0].mclk.mclk770.vMPLL_DQ_FUNC_CNTL =
12517ccd5a2cSjsg 		cpu_to_be32(pi->clk_regs.rv770.mpll_dq_func_cntl);
12527ccd5a2cSjsg 	table->initialState.levels[0].mclk.mclk770.vMPLL_DQ_FUNC_CNTL_2 =
12537ccd5a2cSjsg 		cpu_to_be32(pi->clk_regs.rv770.mpll_dq_func_cntl_2);
12547ccd5a2cSjsg 	table->initialState.levels[0].mclk.mclk770.vMCLK_PWRMGT_CNTL =
12557ccd5a2cSjsg 		cpu_to_be32(pi->clk_regs.rv770.mclk_pwrmgt_cntl);
12567ccd5a2cSjsg 	table->initialState.levels[0].mclk.mclk770.vDLL_CNTL =
12577ccd5a2cSjsg 		cpu_to_be32(pi->clk_regs.rv770.dll_cntl);
12587ccd5a2cSjsg 
12597ccd5a2cSjsg 	table->initialState.levels[0].mclk.mclk770.vMPLL_SS =
12607ccd5a2cSjsg 		cpu_to_be32(pi->clk_regs.rv770.mpll_ss1);
12617ccd5a2cSjsg 	table->initialState.levels[0].mclk.mclk770.vMPLL_SS2 =
12627ccd5a2cSjsg 		cpu_to_be32(pi->clk_regs.rv770.mpll_ss2);
12637ccd5a2cSjsg 
12647ccd5a2cSjsg 	table->initialState.levels[0].mclk.mclk770.mclk_value =
12657ccd5a2cSjsg 		cpu_to_be32(initial_state->low.mclk);
12667ccd5a2cSjsg 
12677ccd5a2cSjsg 	table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
12687ccd5a2cSjsg 		cpu_to_be32(pi->clk_regs.rv770.cg_spll_func_cntl);
12697ccd5a2cSjsg 	table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
12707ccd5a2cSjsg 		cpu_to_be32(pi->clk_regs.rv770.cg_spll_func_cntl_2);
12717ccd5a2cSjsg 	table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
12727ccd5a2cSjsg 		cpu_to_be32(pi->clk_regs.rv770.cg_spll_func_cntl_3);
12737ccd5a2cSjsg 	table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM =
12747ccd5a2cSjsg 		cpu_to_be32(pi->clk_regs.rv770.cg_spll_spread_spectrum);
12757ccd5a2cSjsg 	table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM_2 =
12767ccd5a2cSjsg 		cpu_to_be32(pi->clk_regs.rv770.cg_spll_spread_spectrum_2);
12777ccd5a2cSjsg 
12787ccd5a2cSjsg 	table->initialState.levels[0].sclk.sclk_value =
12797ccd5a2cSjsg 		cpu_to_be32(initial_state->low.sclk);
12807ccd5a2cSjsg 
12817ccd5a2cSjsg 	table->initialState.levels[0].arbValue = MC_CG_ARB_FREQ_F0;
12827ccd5a2cSjsg 
12837ccd5a2cSjsg 	table->initialState.levels[0].ACIndex = 0;
12847ccd5a2cSjsg 
12857ccd5a2cSjsg 	cypress_populate_voltage_value(rdev,
12867ccd5a2cSjsg 				       &eg_pi->vddc_voltage_table,
12877ccd5a2cSjsg 				       initial_state->low.vddc,
12887ccd5a2cSjsg 				       &table->initialState.levels[0].vddc);
12897ccd5a2cSjsg 
12907ccd5a2cSjsg 	if (eg_pi->vddci_control)
12917ccd5a2cSjsg 		cypress_populate_voltage_value(rdev,
12927ccd5a2cSjsg 					       &eg_pi->vddci_voltage_table,
12937ccd5a2cSjsg 					       initial_state->low.vddci,
12947ccd5a2cSjsg 					       &table->initialState.levels[0].vddci);
12957ccd5a2cSjsg 
12967ccd5a2cSjsg 	cypress_populate_initial_mvdd_value(rdev,
12977ccd5a2cSjsg 					    &table->initialState.levels[0].mvdd);
12987ccd5a2cSjsg 
12997ccd5a2cSjsg 	a_t = CG_R(0xffff) | CG_L(0);
13007ccd5a2cSjsg 	table->initialState.levels[0].aT = cpu_to_be32(a_t);
13017ccd5a2cSjsg 
13027ccd5a2cSjsg 	table->initialState.levels[0].bSP = cpu_to_be32(pi->dsp);
13037ccd5a2cSjsg 
13047ccd5a2cSjsg 
13057ccd5a2cSjsg 	if (pi->boot_in_gen2)
13067ccd5a2cSjsg 		table->initialState.levels[0].gen2PCIE = 1;
13077ccd5a2cSjsg 	else
13087ccd5a2cSjsg 		table->initialState.levels[0].gen2PCIE = 0;
13097ccd5a2cSjsg 	if (initial_state->low.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2)
13107ccd5a2cSjsg 		table->initialState.levels[0].gen2XSP = 1;
13117ccd5a2cSjsg 	else
13127ccd5a2cSjsg 		table->initialState.levels[0].gen2XSP = 0;
13137ccd5a2cSjsg 
13147ccd5a2cSjsg 	if (pi->mem_gddr5) {
13157ccd5a2cSjsg 		table->initialState.levels[0].strobeMode =
13167ccd5a2cSjsg 			cypress_get_strobe_mode_settings(rdev,
13177ccd5a2cSjsg 							 initial_state->low.mclk);
13187ccd5a2cSjsg 
13197ccd5a2cSjsg 		if (initial_state->low.mclk > pi->mclk_edc_enable_threshold)
13207ccd5a2cSjsg 			table->initialState.levels[0].mcFlags = SMC_MC_EDC_RD_FLAG | SMC_MC_EDC_WR_FLAG;
13217ccd5a2cSjsg 		else
13227ccd5a2cSjsg 			table->initialState.levels[0].mcFlags =  0;
13237ccd5a2cSjsg 	}
13247ccd5a2cSjsg 
13257ccd5a2cSjsg 	table->initialState.levels[1] = table->initialState.levels[0];
13267ccd5a2cSjsg 	table->initialState.levels[2] = table->initialState.levels[0];
13277ccd5a2cSjsg 
13287ccd5a2cSjsg 	table->initialState.flags |= PPSMC_SWSTATE_FLAG_DC;
13297ccd5a2cSjsg 
13307ccd5a2cSjsg 	return 0;
13317ccd5a2cSjsg }
13327ccd5a2cSjsg 
cypress_populate_smc_acpi_state(struct radeon_device * rdev,RV770_SMC_STATETABLE * table)13337ccd5a2cSjsg int cypress_populate_smc_acpi_state(struct radeon_device *rdev,
13347ccd5a2cSjsg 				    RV770_SMC_STATETABLE *table)
13357ccd5a2cSjsg {
13367ccd5a2cSjsg 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
13377ccd5a2cSjsg 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
13387ccd5a2cSjsg 	u32 mpll_ad_func_cntl =
13397ccd5a2cSjsg 		pi->clk_regs.rv770.mpll_ad_func_cntl;
13407ccd5a2cSjsg 	u32 mpll_ad_func_cntl_2 =
13417ccd5a2cSjsg 		pi->clk_regs.rv770.mpll_ad_func_cntl_2;
13427ccd5a2cSjsg 	u32 mpll_dq_func_cntl =
13437ccd5a2cSjsg 		pi->clk_regs.rv770.mpll_dq_func_cntl;
13447ccd5a2cSjsg 	u32 mpll_dq_func_cntl_2 =
13457ccd5a2cSjsg 		pi->clk_regs.rv770.mpll_dq_func_cntl_2;
13467ccd5a2cSjsg 	u32 spll_func_cntl =
13477ccd5a2cSjsg 		pi->clk_regs.rv770.cg_spll_func_cntl;
13487ccd5a2cSjsg 	u32 spll_func_cntl_2 =
13497ccd5a2cSjsg 		pi->clk_regs.rv770.cg_spll_func_cntl_2;
13507ccd5a2cSjsg 	u32 spll_func_cntl_3 =
13517ccd5a2cSjsg 		pi->clk_regs.rv770.cg_spll_func_cntl_3;
13527ccd5a2cSjsg 	u32 mclk_pwrmgt_cntl =
13537ccd5a2cSjsg 		pi->clk_regs.rv770.mclk_pwrmgt_cntl;
13547ccd5a2cSjsg 	u32 dll_cntl =
13557ccd5a2cSjsg 		pi->clk_regs.rv770.dll_cntl;
13567ccd5a2cSjsg 
13577ccd5a2cSjsg 	table->ACPIState = table->initialState;
13587ccd5a2cSjsg 
13597ccd5a2cSjsg 	table->ACPIState.flags &= ~PPSMC_SWSTATE_FLAG_DC;
13607ccd5a2cSjsg 
13617ccd5a2cSjsg 	if (pi->acpi_vddc) {
13627ccd5a2cSjsg 		cypress_populate_voltage_value(rdev,
13637ccd5a2cSjsg 					       &eg_pi->vddc_voltage_table,
13647ccd5a2cSjsg 					       pi->acpi_vddc,
13657ccd5a2cSjsg 					       &table->ACPIState.levels[0].vddc);
13667ccd5a2cSjsg 		if (pi->pcie_gen2) {
13677ccd5a2cSjsg 			if (pi->acpi_pcie_gen2)
13687ccd5a2cSjsg 				table->ACPIState.levels[0].gen2PCIE = 1;
13697ccd5a2cSjsg 			else
13707ccd5a2cSjsg 				table->ACPIState.levels[0].gen2PCIE = 0;
13717ccd5a2cSjsg 		} else
13727ccd5a2cSjsg 			table->ACPIState.levels[0].gen2PCIE = 0;
13737ccd5a2cSjsg 		if (pi->acpi_pcie_gen2)
13747ccd5a2cSjsg 			table->ACPIState.levels[0].gen2XSP = 1;
13757ccd5a2cSjsg 		else
13767ccd5a2cSjsg 			table->ACPIState.levels[0].gen2XSP = 0;
13777ccd5a2cSjsg 	} else {
13787ccd5a2cSjsg 		cypress_populate_voltage_value(rdev,
13797ccd5a2cSjsg 					       &eg_pi->vddc_voltage_table,
13807ccd5a2cSjsg 					       pi->min_vddc_in_table,
13817ccd5a2cSjsg 					       &table->ACPIState.levels[0].vddc);
13827ccd5a2cSjsg 		table->ACPIState.levels[0].gen2PCIE = 0;
13837ccd5a2cSjsg 	}
13847ccd5a2cSjsg 
13857ccd5a2cSjsg 	if (eg_pi->acpi_vddci) {
13867ccd5a2cSjsg 		if (eg_pi->vddci_control) {
13877ccd5a2cSjsg 			cypress_populate_voltage_value(rdev,
13887ccd5a2cSjsg 						       &eg_pi->vddci_voltage_table,
13897ccd5a2cSjsg 						       eg_pi->acpi_vddci,
13907ccd5a2cSjsg 						       &table->ACPIState.levels[0].vddci);
13917ccd5a2cSjsg 		}
13927ccd5a2cSjsg 	}
13937ccd5a2cSjsg 
13947ccd5a2cSjsg 	mpll_ad_func_cntl &= ~PDNB;
13957ccd5a2cSjsg 
13967ccd5a2cSjsg 	mpll_ad_func_cntl_2 |= BIAS_GEN_PDNB | RESET_EN;
13977ccd5a2cSjsg 
13987ccd5a2cSjsg 	if (pi->mem_gddr5)
13997ccd5a2cSjsg 		mpll_dq_func_cntl &= ~PDNB;
14007ccd5a2cSjsg 	mpll_dq_func_cntl_2 |= BIAS_GEN_PDNB | RESET_EN | BYPASS;
14017ccd5a2cSjsg 
14027ccd5a2cSjsg 	mclk_pwrmgt_cntl |= (MRDCKA0_RESET |
14037ccd5a2cSjsg 			     MRDCKA1_RESET |
14047ccd5a2cSjsg 			     MRDCKB0_RESET |
14057ccd5a2cSjsg 			     MRDCKB1_RESET |
14067ccd5a2cSjsg 			     MRDCKC0_RESET |
14077ccd5a2cSjsg 			     MRDCKC1_RESET |
14087ccd5a2cSjsg 			     MRDCKD0_RESET |
14097ccd5a2cSjsg 			     MRDCKD1_RESET);
14107ccd5a2cSjsg 
14117ccd5a2cSjsg 	mclk_pwrmgt_cntl &= ~(MRDCKA0_PDNB |
14127ccd5a2cSjsg 			      MRDCKA1_PDNB |
14137ccd5a2cSjsg 			      MRDCKB0_PDNB |
14147ccd5a2cSjsg 			      MRDCKB1_PDNB |
14157ccd5a2cSjsg 			      MRDCKC0_PDNB |
14167ccd5a2cSjsg 			      MRDCKC1_PDNB |
14177ccd5a2cSjsg 			      MRDCKD0_PDNB |
14187ccd5a2cSjsg 			      MRDCKD1_PDNB);
14197ccd5a2cSjsg 
14207ccd5a2cSjsg 	dll_cntl |= (MRDCKA0_BYPASS |
14217ccd5a2cSjsg 		     MRDCKA1_BYPASS |
14227ccd5a2cSjsg 		     MRDCKB0_BYPASS |
14237ccd5a2cSjsg 		     MRDCKB1_BYPASS |
14247ccd5a2cSjsg 		     MRDCKC0_BYPASS |
14257ccd5a2cSjsg 		     MRDCKC1_BYPASS |
14267ccd5a2cSjsg 		     MRDCKD0_BYPASS |
14277ccd5a2cSjsg 		     MRDCKD1_BYPASS);
14287ccd5a2cSjsg 
14297ccd5a2cSjsg 	/* evergreen only */
14307ccd5a2cSjsg 	if (rdev->family <= CHIP_HEMLOCK)
14317ccd5a2cSjsg 		spll_func_cntl |= SPLL_RESET | SPLL_SLEEP | SPLL_BYPASS_EN;
14327ccd5a2cSjsg 
14337ccd5a2cSjsg 	spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
14347ccd5a2cSjsg 	spll_func_cntl_2 |= SCLK_MUX_SEL(4);
14357ccd5a2cSjsg 
14367ccd5a2cSjsg 	table->ACPIState.levels[0].mclk.mclk770.vMPLL_AD_FUNC_CNTL =
14377ccd5a2cSjsg 		cpu_to_be32(mpll_ad_func_cntl);
14387ccd5a2cSjsg 	table->ACPIState.levels[0].mclk.mclk770.vMPLL_AD_FUNC_CNTL_2 =
14397ccd5a2cSjsg 		cpu_to_be32(mpll_ad_func_cntl_2);
14407ccd5a2cSjsg 	table->ACPIState.levels[0].mclk.mclk770.vMPLL_DQ_FUNC_CNTL =
14417ccd5a2cSjsg 		cpu_to_be32(mpll_dq_func_cntl);
14427ccd5a2cSjsg 	table->ACPIState.levels[0].mclk.mclk770.vMPLL_DQ_FUNC_CNTL_2 =
14437ccd5a2cSjsg 		cpu_to_be32(mpll_dq_func_cntl_2);
14447ccd5a2cSjsg 	table->ACPIState.levels[0].mclk.mclk770.vMCLK_PWRMGT_CNTL =
14457ccd5a2cSjsg 		cpu_to_be32(mclk_pwrmgt_cntl);
14467ccd5a2cSjsg 	table->ACPIState.levels[0].mclk.mclk770.vDLL_CNTL = cpu_to_be32(dll_cntl);
14477ccd5a2cSjsg 
14487ccd5a2cSjsg 	table->ACPIState.levels[0].mclk.mclk770.mclk_value = 0;
14497ccd5a2cSjsg 
14507ccd5a2cSjsg 	table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
14517ccd5a2cSjsg 		cpu_to_be32(spll_func_cntl);
14527ccd5a2cSjsg 	table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
14537ccd5a2cSjsg 		cpu_to_be32(spll_func_cntl_2);
14547ccd5a2cSjsg 	table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
14557ccd5a2cSjsg 		cpu_to_be32(spll_func_cntl_3);
14567ccd5a2cSjsg 
14577ccd5a2cSjsg 	table->ACPIState.levels[0].sclk.sclk_value = 0;
14587ccd5a2cSjsg 
14597ccd5a2cSjsg 	cypress_populate_mvdd_value(rdev, 0, &table->ACPIState.levels[0].mvdd);
14607ccd5a2cSjsg 
14617ccd5a2cSjsg 	if (eg_pi->dynamic_ac_timing)
14627ccd5a2cSjsg 		table->ACPIState.levels[0].ACIndex = 1;
14637ccd5a2cSjsg 
14647ccd5a2cSjsg 	table->ACPIState.levels[1] = table->ACPIState.levels[0];
14657ccd5a2cSjsg 	table->ACPIState.levels[2] = table->ACPIState.levels[0];
14667ccd5a2cSjsg 
14677ccd5a2cSjsg 	return 0;
14687ccd5a2cSjsg }
14697ccd5a2cSjsg 
cypress_trim_voltage_table_to_fit_state_table(struct radeon_device * rdev,struct atom_voltage_table * voltage_table)14707ccd5a2cSjsg static void cypress_trim_voltage_table_to_fit_state_table(struct radeon_device *rdev,
14717ccd5a2cSjsg 							  struct atom_voltage_table *voltage_table)
14727ccd5a2cSjsg {
14737ccd5a2cSjsg 	unsigned int i, diff;
14747ccd5a2cSjsg 
14757ccd5a2cSjsg 	if (voltage_table->count <= MAX_NO_VREG_STEPS)
14767ccd5a2cSjsg 		return;
14777ccd5a2cSjsg 
14787ccd5a2cSjsg 	diff = voltage_table->count - MAX_NO_VREG_STEPS;
14797ccd5a2cSjsg 
14807ccd5a2cSjsg 	for (i= 0; i < MAX_NO_VREG_STEPS; i++)
14817ccd5a2cSjsg 		voltage_table->entries[i] = voltage_table->entries[i + diff];
14827ccd5a2cSjsg 
14837ccd5a2cSjsg 	voltage_table->count = MAX_NO_VREG_STEPS;
14847ccd5a2cSjsg }
14857ccd5a2cSjsg 
cypress_construct_voltage_tables(struct radeon_device * rdev)14867ccd5a2cSjsg int cypress_construct_voltage_tables(struct radeon_device *rdev)
14877ccd5a2cSjsg {
14887ccd5a2cSjsg 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
14897ccd5a2cSjsg 	int ret;
14907ccd5a2cSjsg 
14917ccd5a2cSjsg 	ret = radeon_atom_get_voltage_table(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC, 0,
14927ccd5a2cSjsg 					    &eg_pi->vddc_voltage_table);
14937ccd5a2cSjsg 	if (ret)
14947ccd5a2cSjsg 		return ret;
14957ccd5a2cSjsg 
14967ccd5a2cSjsg 	if (eg_pi->vddc_voltage_table.count > MAX_NO_VREG_STEPS)
14977ccd5a2cSjsg 		cypress_trim_voltage_table_to_fit_state_table(rdev,
14987ccd5a2cSjsg 							      &eg_pi->vddc_voltage_table);
14997ccd5a2cSjsg 
15007ccd5a2cSjsg 	if (eg_pi->vddci_control) {
15017ccd5a2cSjsg 		ret = radeon_atom_get_voltage_table(rdev, SET_VOLTAGE_TYPE_ASIC_VDDCI, 0,
15027ccd5a2cSjsg 						    &eg_pi->vddci_voltage_table);
15037ccd5a2cSjsg 		if (ret)
15047ccd5a2cSjsg 			return ret;
15057ccd5a2cSjsg 
15067ccd5a2cSjsg 		if (eg_pi->vddci_voltage_table.count > MAX_NO_VREG_STEPS)
15077ccd5a2cSjsg 			cypress_trim_voltage_table_to_fit_state_table(rdev,
15087ccd5a2cSjsg 								      &eg_pi->vddci_voltage_table);
15097ccd5a2cSjsg 	}
15107ccd5a2cSjsg 
15117ccd5a2cSjsg 	return 0;
15127ccd5a2cSjsg }
15137ccd5a2cSjsg 
cypress_populate_smc_voltage_table(struct radeon_device * rdev,struct atom_voltage_table * voltage_table,RV770_SMC_STATETABLE * table)15147ccd5a2cSjsg static void cypress_populate_smc_voltage_table(struct radeon_device *rdev,
15157ccd5a2cSjsg 					       struct atom_voltage_table *voltage_table,
15167ccd5a2cSjsg 					       RV770_SMC_STATETABLE *table)
15177ccd5a2cSjsg {
15187ccd5a2cSjsg 	unsigned int i;
15197ccd5a2cSjsg 
15207ccd5a2cSjsg 	for (i = 0; i < voltage_table->count; i++) {
15217ccd5a2cSjsg 		table->highSMIO[i] = 0;
15227ccd5a2cSjsg 		table->lowSMIO[i] |= cpu_to_be32(voltage_table->entries[i].smio_low);
15237ccd5a2cSjsg 	}
15247ccd5a2cSjsg }
15257ccd5a2cSjsg 
cypress_populate_smc_voltage_tables(struct radeon_device * rdev,RV770_SMC_STATETABLE * table)15267ccd5a2cSjsg int cypress_populate_smc_voltage_tables(struct radeon_device *rdev,
15277ccd5a2cSjsg 					RV770_SMC_STATETABLE *table)
15287ccd5a2cSjsg {
15297ccd5a2cSjsg 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
15307ccd5a2cSjsg 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
15317ccd5a2cSjsg 	unsigned char i;
15327ccd5a2cSjsg 
15337ccd5a2cSjsg 	if (eg_pi->vddc_voltage_table.count) {
15347ccd5a2cSjsg 		cypress_populate_smc_voltage_table(rdev,
15357ccd5a2cSjsg 						   &eg_pi->vddc_voltage_table,
15367ccd5a2cSjsg 						   table);
15377ccd5a2cSjsg 
15387ccd5a2cSjsg 		table->voltageMaskTable.highMask[RV770_SMC_VOLTAGEMASK_VDDC] = 0;
15397ccd5a2cSjsg 		table->voltageMaskTable.lowMask[RV770_SMC_VOLTAGEMASK_VDDC] =
15407ccd5a2cSjsg 			cpu_to_be32(eg_pi->vddc_voltage_table.mask_low);
15417ccd5a2cSjsg 
15427ccd5a2cSjsg 		for (i = 0; i < eg_pi->vddc_voltage_table.count; i++) {
15437ccd5a2cSjsg 			if (pi->max_vddc_in_table <=
15447ccd5a2cSjsg 			    eg_pi->vddc_voltage_table.entries[i].value) {
15457ccd5a2cSjsg 				table->maxVDDCIndexInPPTable = i;
15467ccd5a2cSjsg 				break;
15477ccd5a2cSjsg 			}
15487ccd5a2cSjsg 		}
15497ccd5a2cSjsg 	}
15507ccd5a2cSjsg 
15517ccd5a2cSjsg 	if (eg_pi->vddci_voltage_table.count) {
15527ccd5a2cSjsg 		cypress_populate_smc_voltage_table(rdev,
15537ccd5a2cSjsg 						   &eg_pi->vddci_voltage_table,
15547ccd5a2cSjsg 						   table);
15557ccd5a2cSjsg 
15567ccd5a2cSjsg 		table->voltageMaskTable.highMask[RV770_SMC_VOLTAGEMASK_VDDCI] = 0;
15577ccd5a2cSjsg 		table->voltageMaskTable.lowMask[RV770_SMC_VOLTAGEMASK_VDDCI] =
15587ccd5a2cSjsg 			cpu_to_be32(eg_pi->vddci_voltage_table.mask_low);
15597ccd5a2cSjsg 	}
15607ccd5a2cSjsg 
15617ccd5a2cSjsg 	return 0;
15627ccd5a2cSjsg }
15637ccd5a2cSjsg 
cypress_get_mclk_split_point(struct atom_memory_info * memory_info)15647ccd5a2cSjsg static u32 cypress_get_mclk_split_point(struct atom_memory_info *memory_info)
15657ccd5a2cSjsg {
15667ccd5a2cSjsg 	if ((memory_info->mem_type == MEM_TYPE_GDDR3) ||
15677ccd5a2cSjsg 	    (memory_info->mem_type == MEM_TYPE_DDR3))
15687ccd5a2cSjsg 		return 30000;
15697ccd5a2cSjsg 
15707ccd5a2cSjsg 	return 0;
15717ccd5a2cSjsg }
15727ccd5a2cSjsg 
cypress_get_mvdd_configuration(struct radeon_device * rdev)15737ccd5a2cSjsg int cypress_get_mvdd_configuration(struct radeon_device *rdev)
15747ccd5a2cSjsg {
15757ccd5a2cSjsg 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
15767ccd5a2cSjsg 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
15777ccd5a2cSjsg 	u8 module_index;
15787ccd5a2cSjsg 	struct atom_memory_info memory_info;
15797ccd5a2cSjsg 	u32 tmp = RREG32(GENERAL_PWRMGT);
15807ccd5a2cSjsg 
15817ccd5a2cSjsg 	if (!(tmp & BACKBIAS_PAD_EN)) {
15827ccd5a2cSjsg 		eg_pi->mvdd_high_index = 0;
15837ccd5a2cSjsg 		eg_pi->mvdd_low_index = 1;
15847ccd5a2cSjsg 		pi->mvdd_control = false;
15857ccd5a2cSjsg 		return 0;
15867ccd5a2cSjsg 	}
15877ccd5a2cSjsg 
15887ccd5a2cSjsg 	if (tmp & BACKBIAS_VALUE)
15897ccd5a2cSjsg 		eg_pi->mvdd_high_index = 1;
15907ccd5a2cSjsg 	else
15917ccd5a2cSjsg 		eg_pi->mvdd_high_index = 0;
15927ccd5a2cSjsg 
15937ccd5a2cSjsg 	eg_pi->mvdd_low_index =
15947ccd5a2cSjsg 		(eg_pi->mvdd_high_index == 0) ? 1 : 0;
15957ccd5a2cSjsg 
15967ccd5a2cSjsg 	module_index = rv770_get_memory_module_index(rdev);
15977ccd5a2cSjsg 
15987ccd5a2cSjsg 	if (radeon_atom_get_memory_info(rdev, module_index, &memory_info)) {
15997ccd5a2cSjsg 		pi->mvdd_control = false;
16007ccd5a2cSjsg 		return 0;
16017ccd5a2cSjsg 	}
16027ccd5a2cSjsg 
16037ccd5a2cSjsg 	pi->mvdd_split_frequency =
16047ccd5a2cSjsg 		cypress_get_mclk_split_point(&memory_info);
16057ccd5a2cSjsg 
16067ccd5a2cSjsg 	if (pi->mvdd_split_frequency == 0) {
16077ccd5a2cSjsg 		pi->mvdd_control = false;
16087ccd5a2cSjsg 		return 0;
16097ccd5a2cSjsg 	}
16107ccd5a2cSjsg 
16117ccd5a2cSjsg 	return 0;
16127ccd5a2cSjsg }
16137ccd5a2cSjsg 
cypress_init_smc_table(struct radeon_device * rdev,struct radeon_ps * radeon_boot_state)16147ccd5a2cSjsg static int cypress_init_smc_table(struct radeon_device *rdev,
16157ccd5a2cSjsg 				  struct radeon_ps *radeon_boot_state)
16167ccd5a2cSjsg {
16177ccd5a2cSjsg 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
16187ccd5a2cSjsg 	RV770_SMC_STATETABLE *table = &pi->smc_statetable;
16197ccd5a2cSjsg 	int ret;
16207ccd5a2cSjsg 
16217ccd5a2cSjsg 	memset(table, 0, sizeof(RV770_SMC_STATETABLE));
16227ccd5a2cSjsg 
16237ccd5a2cSjsg 	cypress_populate_smc_voltage_tables(rdev, table);
16247ccd5a2cSjsg 
16257ccd5a2cSjsg 	switch (rdev->pm.int_thermal_type) {
16267ccd5a2cSjsg 	case THERMAL_TYPE_EVERGREEN:
16277ccd5a2cSjsg 	case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
16287ccd5a2cSjsg 		table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_INTERNAL;
16297ccd5a2cSjsg 		break;
16307ccd5a2cSjsg 	case THERMAL_TYPE_NONE:
16317ccd5a2cSjsg 		table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_NONE;
16327ccd5a2cSjsg 		break;
16337ccd5a2cSjsg 	default:
16347ccd5a2cSjsg 		table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL;
16357ccd5a2cSjsg 		break;
16367ccd5a2cSjsg 	}
16377ccd5a2cSjsg 
16387ccd5a2cSjsg 	if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
16397ccd5a2cSjsg 		table->systemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
16407ccd5a2cSjsg 
16417ccd5a2cSjsg 	if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT)
16427ccd5a2cSjsg 		table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT;
16437ccd5a2cSjsg 
16447ccd5a2cSjsg 	if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
16457ccd5a2cSjsg 		table->systemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
16467ccd5a2cSjsg 
16477ccd5a2cSjsg 	if (pi->mem_gddr5)
16487ccd5a2cSjsg 		table->systemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
16497ccd5a2cSjsg 
16507ccd5a2cSjsg 	ret = cypress_populate_smc_initial_state(rdev, radeon_boot_state, table);
16517ccd5a2cSjsg 	if (ret)
16527ccd5a2cSjsg 		return ret;
16537ccd5a2cSjsg 
16547ccd5a2cSjsg 	ret = cypress_populate_smc_acpi_state(rdev, table);
16557ccd5a2cSjsg 	if (ret)
16567ccd5a2cSjsg 		return ret;
16577ccd5a2cSjsg 
16587ccd5a2cSjsg 	table->driverState = table->initialState;
16597ccd5a2cSjsg 
16607ccd5a2cSjsg 	return rv770_copy_bytes_to_smc(rdev,
16617ccd5a2cSjsg 				       pi->state_table_start,
16627ccd5a2cSjsg 				       (u8 *)table, sizeof(RV770_SMC_STATETABLE),
16637ccd5a2cSjsg 				       pi->sram_end);
16647ccd5a2cSjsg }
16657ccd5a2cSjsg 
cypress_populate_mc_reg_table(struct radeon_device * rdev,struct radeon_ps * radeon_boot_state)16667ccd5a2cSjsg int cypress_populate_mc_reg_table(struct radeon_device *rdev,
16677ccd5a2cSjsg 				  struct radeon_ps *radeon_boot_state)
16687ccd5a2cSjsg {
16697ccd5a2cSjsg 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
16707ccd5a2cSjsg 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
16717ccd5a2cSjsg 	struct rv7xx_ps *boot_state = rv770_get_ps(radeon_boot_state);
16727ccd5a2cSjsg 	SMC_Evergreen_MCRegisters mc_reg_table = { 0 };
16737ccd5a2cSjsg 
16747ccd5a2cSjsg 	rv770_write_smc_soft_register(rdev,
16757ccd5a2cSjsg 				      RV770_SMC_SOFT_REGISTER_seq_index, 1);
16767ccd5a2cSjsg 
16777ccd5a2cSjsg 	cypress_populate_mc_reg_addresses(rdev, &mc_reg_table);
16787ccd5a2cSjsg 
16797ccd5a2cSjsg 	cypress_convert_mc_reg_table_entry_to_smc(rdev,
16807ccd5a2cSjsg 						  &boot_state->low,
16817ccd5a2cSjsg 						  &mc_reg_table.data[0]);
16827ccd5a2cSjsg 
16837ccd5a2cSjsg 	cypress_convert_mc_registers(&eg_pi->mc_reg_table.mc_reg_table_entry[0],
16847ccd5a2cSjsg 				     &mc_reg_table.data[1], eg_pi->mc_reg_table.last,
16857ccd5a2cSjsg 				     eg_pi->mc_reg_table.valid_flag);
16867ccd5a2cSjsg 
16877ccd5a2cSjsg 	cypress_convert_mc_reg_table_to_smc(rdev, radeon_boot_state, &mc_reg_table);
16887ccd5a2cSjsg 
16897ccd5a2cSjsg 	return rv770_copy_bytes_to_smc(rdev, eg_pi->mc_reg_table_start,
16907ccd5a2cSjsg 				       (u8 *)&mc_reg_table, sizeof(SMC_Evergreen_MCRegisters),
16917ccd5a2cSjsg 				       pi->sram_end);
16927ccd5a2cSjsg }
16937ccd5a2cSjsg 
cypress_get_table_locations(struct radeon_device * rdev)16947ccd5a2cSjsg int cypress_get_table_locations(struct radeon_device *rdev)
16957ccd5a2cSjsg {
16967ccd5a2cSjsg 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
16977ccd5a2cSjsg 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
16987ccd5a2cSjsg 	u32 tmp;
16997ccd5a2cSjsg 	int ret;
17007ccd5a2cSjsg 
17017ccd5a2cSjsg 	ret = rv770_read_smc_sram_dword(rdev,
17027ccd5a2cSjsg 					EVERGREEN_SMC_FIRMWARE_HEADER_LOCATION +
17037ccd5a2cSjsg 					EVERGREEN_SMC_FIRMWARE_HEADER_stateTable,
17047ccd5a2cSjsg 					&tmp, pi->sram_end);
17057ccd5a2cSjsg 	if (ret)
17067ccd5a2cSjsg 		return ret;
17077ccd5a2cSjsg 
17087ccd5a2cSjsg 	pi->state_table_start = (u16)tmp;
17097ccd5a2cSjsg 
17107ccd5a2cSjsg 	ret = rv770_read_smc_sram_dword(rdev,
17117ccd5a2cSjsg 					EVERGREEN_SMC_FIRMWARE_HEADER_LOCATION +
17127ccd5a2cSjsg 					EVERGREEN_SMC_FIRMWARE_HEADER_softRegisters,
17137ccd5a2cSjsg 					&tmp, pi->sram_end);
17147ccd5a2cSjsg 	if (ret)
17157ccd5a2cSjsg 		return ret;
17167ccd5a2cSjsg 
17177ccd5a2cSjsg 	pi->soft_regs_start = (u16)tmp;
17187ccd5a2cSjsg 
17197ccd5a2cSjsg 	ret = rv770_read_smc_sram_dword(rdev,
17207ccd5a2cSjsg 					EVERGREEN_SMC_FIRMWARE_HEADER_LOCATION +
17217ccd5a2cSjsg 					EVERGREEN_SMC_FIRMWARE_HEADER_mcRegisterTable,
17227ccd5a2cSjsg 					&tmp, pi->sram_end);
17237ccd5a2cSjsg 	if (ret)
17247ccd5a2cSjsg 		return ret;
17257ccd5a2cSjsg 
17267ccd5a2cSjsg 	eg_pi->mc_reg_table_start = (u16)tmp;
17277ccd5a2cSjsg 
17287ccd5a2cSjsg 	return 0;
17297ccd5a2cSjsg }
17307ccd5a2cSjsg 
cypress_enable_display_gap(struct radeon_device * rdev)17317ccd5a2cSjsg void cypress_enable_display_gap(struct radeon_device *rdev)
17327ccd5a2cSjsg {
17337ccd5a2cSjsg 	u32 tmp = RREG32(CG_DISPLAY_GAP_CNTL);
17347ccd5a2cSjsg 
17357ccd5a2cSjsg 	tmp &= ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
17367ccd5a2cSjsg 	tmp |= (DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE) |
17377ccd5a2cSjsg 		DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE));
17387ccd5a2cSjsg 
17397ccd5a2cSjsg 	tmp &= ~(DISP1_GAP_MCHG_MASK | DISP2_GAP_MCHG_MASK);
17407ccd5a2cSjsg 	tmp |= (DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK) |
17417ccd5a2cSjsg 		DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE));
17427ccd5a2cSjsg 	WREG32(CG_DISPLAY_GAP_CNTL, tmp);
17437ccd5a2cSjsg }
17447ccd5a2cSjsg 
cypress_program_display_gap(struct radeon_device * rdev)17457ccd5a2cSjsg static void cypress_program_display_gap(struct radeon_device *rdev)
17467ccd5a2cSjsg {
17477ccd5a2cSjsg 	u32 tmp, pipe;
17487ccd5a2cSjsg 	int i;
17497ccd5a2cSjsg 
17507ccd5a2cSjsg 	tmp = RREG32(CG_DISPLAY_GAP_CNTL) & ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
17517ccd5a2cSjsg 	if (rdev->pm.dpm.new_active_crtc_count > 0)
17527ccd5a2cSjsg 		tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
17537ccd5a2cSjsg 	else
17547ccd5a2cSjsg 		tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE);
17557ccd5a2cSjsg 
17567ccd5a2cSjsg 	if (rdev->pm.dpm.new_active_crtc_count > 1)
17577ccd5a2cSjsg 		tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
17587ccd5a2cSjsg 	else
17597ccd5a2cSjsg 		tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE);
17607ccd5a2cSjsg 
17617ccd5a2cSjsg 	WREG32(CG_DISPLAY_GAP_CNTL, tmp);
17627ccd5a2cSjsg 
17637ccd5a2cSjsg 	tmp = RREG32(DCCG_DISP_SLOW_SELECT_REG);
17647ccd5a2cSjsg 	pipe = (tmp & DCCG_DISP1_SLOW_SELECT_MASK) >> DCCG_DISP1_SLOW_SELECT_SHIFT;
17657ccd5a2cSjsg 
17667ccd5a2cSjsg 	if ((rdev->pm.dpm.new_active_crtc_count > 0) &&
17677ccd5a2cSjsg 	    (!(rdev->pm.dpm.new_active_crtcs & (1 << pipe)))) {
17687ccd5a2cSjsg 		/* find the first active crtc */
17697ccd5a2cSjsg 		for (i = 0; i < rdev->num_crtc; i++) {
17707ccd5a2cSjsg 			if (rdev->pm.dpm.new_active_crtcs & (1 << i))
17717ccd5a2cSjsg 				break;
17727ccd5a2cSjsg 		}
17737ccd5a2cSjsg 		if (i == rdev->num_crtc)
17747ccd5a2cSjsg 			pipe = 0;
17757ccd5a2cSjsg 		else
17767ccd5a2cSjsg 			pipe = i;
17777ccd5a2cSjsg 
17787ccd5a2cSjsg 		tmp &= ~DCCG_DISP1_SLOW_SELECT_MASK;
17797ccd5a2cSjsg 		tmp |= DCCG_DISP1_SLOW_SELECT(pipe);
17807ccd5a2cSjsg 		WREG32(DCCG_DISP_SLOW_SELECT_REG, tmp);
17817ccd5a2cSjsg 	}
17827ccd5a2cSjsg 
17837ccd5a2cSjsg 	cypress_notify_smc_display_change(rdev, rdev->pm.dpm.new_active_crtc_count > 0);
17847ccd5a2cSjsg }
17857ccd5a2cSjsg 
cypress_dpm_setup_asic(struct radeon_device * rdev)17867ccd5a2cSjsg void cypress_dpm_setup_asic(struct radeon_device *rdev)
17877ccd5a2cSjsg {
17887ccd5a2cSjsg 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
17897ccd5a2cSjsg 
17907ccd5a2cSjsg 	rv740_read_clock_registers(rdev);
17917ccd5a2cSjsg 	rv770_read_voltage_smio_registers(rdev);
17927ccd5a2cSjsg 	rv770_get_max_vddc(rdev);
17937ccd5a2cSjsg 	rv770_get_memory_type(rdev);
17947ccd5a2cSjsg 
17957ccd5a2cSjsg 	if (eg_pi->pcie_performance_request)
17967ccd5a2cSjsg 		eg_pi->pcie_performance_request_registered = false;
17977ccd5a2cSjsg 
17987ccd5a2cSjsg 	if (eg_pi->pcie_performance_request)
17997ccd5a2cSjsg 		cypress_advertise_gen2_capability(rdev);
18007ccd5a2cSjsg 
18017ccd5a2cSjsg 	rv770_get_pcie_gen2_status(rdev);
18027ccd5a2cSjsg 
18037ccd5a2cSjsg 	rv770_enable_acpi_pm(rdev);
18047ccd5a2cSjsg }
18057ccd5a2cSjsg 
cypress_dpm_enable(struct radeon_device * rdev)18067ccd5a2cSjsg int cypress_dpm_enable(struct radeon_device *rdev)
18077ccd5a2cSjsg {
18087ccd5a2cSjsg 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
18097ccd5a2cSjsg 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
18107ccd5a2cSjsg 	struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
18117ccd5a2cSjsg 	int ret;
18127ccd5a2cSjsg 
18137ccd5a2cSjsg 	if (pi->gfx_clock_gating)
18147ccd5a2cSjsg 		rv770_restore_cgcg(rdev);
18157ccd5a2cSjsg 
18167ccd5a2cSjsg 	if (rv770_dpm_enabled(rdev))
18177ccd5a2cSjsg 		return -EINVAL;
18187ccd5a2cSjsg 
18197ccd5a2cSjsg 	if (pi->voltage_control) {
18207ccd5a2cSjsg 		rv770_enable_voltage_control(rdev, true);
18217ccd5a2cSjsg 		ret = cypress_construct_voltage_tables(rdev);
18227ccd5a2cSjsg 		if (ret) {
18237ccd5a2cSjsg 			DRM_ERROR("cypress_construct_voltage_tables failed\n");
18247ccd5a2cSjsg 			return ret;
18257ccd5a2cSjsg 		}
18267ccd5a2cSjsg 	}
18277ccd5a2cSjsg 
18287ccd5a2cSjsg 	if (pi->mvdd_control) {
18297ccd5a2cSjsg 		ret = cypress_get_mvdd_configuration(rdev);
18307ccd5a2cSjsg 		if (ret) {
18317ccd5a2cSjsg 			DRM_ERROR("cypress_get_mvdd_configuration failed\n");
18327ccd5a2cSjsg 			return ret;
18337ccd5a2cSjsg 		}
18347ccd5a2cSjsg 	}
18357ccd5a2cSjsg 
18367ccd5a2cSjsg 	if (eg_pi->dynamic_ac_timing) {
18377ccd5a2cSjsg 		cypress_set_mc_reg_address_table(rdev);
18387ccd5a2cSjsg 		cypress_force_mc_use_s0(rdev, boot_ps);
18397ccd5a2cSjsg 		ret = cypress_initialize_mc_reg_table(rdev);
18407ccd5a2cSjsg 		if (ret)
18417ccd5a2cSjsg 			eg_pi->dynamic_ac_timing = false;
18427ccd5a2cSjsg 		cypress_force_mc_use_s1(rdev, boot_ps);
18437ccd5a2cSjsg 	}
18447ccd5a2cSjsg 
18457ccd5a2cSjsg 	if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_BACKBIAS)
18467ccd5a2cSjsg 		rv770_enable_backbias(rdev, true);
18477ccd5a2cSjsg 
18487ccd5a2cSjsg 	if (pi->dynamic_ss)
18497ccd5a2cSjsg 		cypress_enable_spread_spectrum(rdev, true);
18507ccd5a2cSjsg 
18517ccd5a2cSjsg 	if (pi->thermal_protection)
18527ccd5a2cSjsg 		rv770_enable_thermal_protection(rdev, true);
18537ccd5a2cSjsg 
18547ccd5a2cSjsg 	rv770_setup_bsp(rdev);
18557ccd5a2cSjsg 	rv770_program_git(rdev);
18567ccd5a2cSjsg 	rv770_program_tp(rdev);
18577ccd5a2cSjsg 	rv770_program_tpp(rdev);
18587ccd5a2cSjsg 	rv770_program_sstp(rdev);
18597ccd5a2cSjsg 	rv770_program_engine_speed_parameters(rdev);
18607ccd5a2cSjsg 	cypress_enable_display_gap(rdev);
18617ccd5a2cSjsg 	rv770_program_vc(rdev);
18627ccd5a2cSjsg 
18637ccd5a2cSjsg 	if (pi->dynamic_pcie_gen2)
18647ccd5a2cSjsg 		cypress_enable_dynamic_pcie_gen2(rdev, true);
18657ccd5a2cSjsg 
18667ccd5a2cSjsg 	ret = rv770_upload_firmware(rdev);
18677ccd5a2cSjsg 	if (ret) {
18687ccd5a2cSjsg 		DRM_ERROR("rv770_upload_firmware failed\n");
18697ccd5a2cSjsg 		return ret;
18707ccd5a2cSjsg 	}
18717ccd5a2cSjsg 
18727ccd5a2cSjsg 	ret = cypress_get_table_locations(rdev);
18737ccd5a2cSjsg 	if (ret) {
18747ccd5a2cSjsg 		DRM_ERROR("cypress_get_table_locations failed\n");
18757ccd5a2cSjsg 		return ret;
18767ccd5a2cSjsg 	}
18777ccd5a2cSjsg 	ret = cypress_init_smc_table(rdev, boot_ps);
18787ccd5a2cSjsg 	if (ret) {
18797ccd5a2cSjsg 		DRM_ERROR("cypress_init_smc_table failed\n");
18807ccd5a2cSjsg 		return ret;
18817ccd5a2cSjsg 	}
18827ccd5a2cSjsg 	if (eg_pi->dynamic_ac_timing) {
18837ccd5a2cSjsg 		ret = cypress_populate_mc_reg_table(rdev, boot_ps);
18847ccd5a2cSjsg 		if (ret) {
18857ccd5a2cSjsg 			DRM_ERROR("cypress_populate_mc_reg_table failed\n");
18867ccd5a2cSjsg 			return ret;
18877ccd5a2cSjsg 		}
18887ccd5a2cSjsg 	}
18897ccd5a2cSjsg 
18907ccd5a2cSjsg 	cypress_program_response_times(rdev);
18917ccd5a2cSjsg 
18927ccd5a2cSjsg 	r7xx_start_smc(rdev);
18937ccd5a2cSjsg 
18947ccd5a2cSjsg 	ret = cypress_notify_smc_display_change(rdev, false);
18957ccd5a2cSjsg 	if (ret) {
18967ccd5a2cSjsg 		DRM_ERROR("cypress_notify_smc_display_change failed\n");
18977ccd5a2cSjsg 		return ret;
18987ccd5a2cSjsg 	}
18997ccd5a2cSjsg 	cypress_enable_sclk_control(rdev, true);
19007ccd5a2cSjsg 
19017ccd5a2cSjsg 	if (eg_pi->memory_transition)
19027ccd5a2cSjsg 		cypress_enable_mclk_control(rdev, true);
19037ccd5a2cSjsg 
19047ccd5a2cSjsg 	cypress_start_dpm(rdev);
19057ccd5a2cSjsg 
19067ccd5a2cSjsg 	if (pi->gfx_clock_gating)
19077ccd5a2cSjsg 		cypress_gfx_clock_gating_enable(rdev, true);
19087ccd5a2cSjsg 
19097ccd5a2cSjsg 	if (pi->mg_clock_gating)
19107ccd5a2cSjsg 		cypress_mg_clock_gating_enable(rdev, true);
19117ccd5a2cSjsg 
19127ccd5a2cSjsg 	rv770_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
19137ccd5a2cSjsg 
19147ccd5a2cSjsg 	return 0;
19157ccd5a2cSjsg }
19167ccd5a2cSjsg 
cypress_dpm_disable(struct radeon_device * rdev)19177ccd5a2cSjsg void cypress_dpm_disable(struct radeon_device *rdev)
19187ccd5a2cSjsg {
19197ccd5a2cSjsg 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
19207ccd5a2cSjsg 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
19217ccd5a2cSjsg 	struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
19227ccd5a2cSjsg 
19237ccd5a2cSjsg 	if (!rv770_dpm_enabled(rdev))
19247ccd5a2cSjsg 		return;
19257ccd5a2cSjsg 
19267ccd5a2cSjsg 	rv770_clear_vc(rdev);
19277ccd5a2cSjsg 
19287ccd5a2cSjsg 	if (pi->thermal_protection)
19297ccd5a2cSjsg 		rv770_enable_thermal_protection(rdev, false);
19307ccd5a2cSjsg 
19317ccd5a2cSjsg 	if (pi->dynamic_pcie_gen2)
19327ccd5a2cSjsg 		cypress_enable_dynamic_pcie_gen2(rdev, false);
19337ccd5a2cSjsg 
19347ccd5a2cSjsg 	if (rdev->irq.installed &&
19357ccd5a2cSjsg 	    r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
19367ccd5a2cSjsg 		rdev->irq.dpm_thermal = false;
19377ccd5a2cSjsg 		radeon_irq_set(rdev);
19387ccd5a2cSjsg 	}
19397ccd5a2cSjsg 
19407ccd5a2cSjsg 	if (pi->gfx_clock_gating)
19417ccd5a2cSjsg 		cypress_gfx_clock_gating_enable(rdev, false);
19427ccd5a2cSjsg 
19437ccd5a2cSjsg 	if (pi->mg_clock_gating)
19447ccd5a2cSjsg 		cypress_mg_clock_gating_enable(rdev, false);
19457ccd5a2cSjsg 
19467ccd5a2cSjsg 	rv770_stop_dpm(rdev);
19477ccd5a2cSjsg 	r7xx_stop_smc(rdev);
19487ccd5a2cSjsg 
19497ccd5a2cSjsg 	cypress_enable_spread_spectrum(rdev, false);
19507ccd5a2cSjsg 
19517ccd5a2cSjsg 	if (eg_pi->dynamic_ac_timing)
19527ccd5a2cSjsg 		cypress_force_mc_use_s1(rdev, boot_ps);
19537ccd5a2cSjsg 
19547ccd5a2cSjsg 	rv770_reset_smio_status(rdev);
19557ccd5a2cSjsg }
19567ccd5a2cSjsg 
cypress_dpm_set_power_state(struct radeon_device * rdev)19577ccd5a2cSjsg int cypress_dpm_set_power_state(struct radeon_device *rdev)
19587ccd5a2cSjsg {
19597ccd5a2cSjsg 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
19607ccd5a2cSjsg 	struct radeon_ps *new_ps = rdev->pm.dpm.requested_ps;
19617ccd5a2cSjsg 	struct radeon_ps *old_ps = rdev->pm.dpm.current_ps;
19627ccd5a2cSjsg 	int ret;
19637ccd5a2cSjsg 
19647ccd5a2cSjsg 	ret = rv770_restrict_performance_levels_before_switch(rdev);
19657ccd5a2cSjsg 	if (ret) {
19667ccd5a2cSjsg 		DRM_ERROR("rv770_restrict_performance_levels_before_switch failed\n");
19677ccd5a2cSjsg 		return ret;
19687ccd5a2cSjsg 	}
19697ccd5a2cSjsg 	if (eg_pi->pcie_performance_request)
19707ccd5a2cSjsg 		cypress_notify_link_speed_change_before_state_change(rdev, new_ps, old_ps);
19717ccd5a2cSjsg 
19727ccd5a2cSjsg 	rv770_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps);
19737ccd5a2cSjsg 	ret = rv770_halt_smc(rdev);
19747ccd5a2cSjsg 	if (ret) {
19757ccd5a2cSjsg 		DRM_ERROR("rv770_halt_smc failed\n");
19767ccd5a2cSjsg 		return ret;
19777ccd5a2cSjsg 	}
19787ccd5a2cSjsg 	ret = cypress_upload_sw_state(rdev, new_ps);
19797ccd5a2cSjsg 	if (ret) {
19807ccd5a2cSjsg 		DRM_ERROR("cypress_upload_sw_state failed\n");
19817ccd5a2cSjsg 		return ret;
19827ccd5a2cSjsg 	}
19837ccd5a2cSjsg 	if (eg_pi->dynamic_ac_timing) {
19847ccd5a2cSjsg 		ret = cypress_upload_mc_reg_table(rdev, new_ps);
19857ccd5a2cSjsg 		if (ret) {
19867ccd5a2cSjsg 			DRM_ERROR("cypress_upload_mc_reg_table failed\n");
19877ccd5a2cSjsg 			return ret;
19887ccd5a2cSjsg 		}
19897ccd5a2cSjsg 	}
19907ccd5a2cSjsg 
19917ccd5a2cSjsg 	cypress_program_memory_timing_parameters(rdev, new_ps);
19927ccd5a2cSjsg 
19937ccd5a2cSjsg 	ret = rv770_resume_smc(rdev);
19947ccd5a2cSjsg 	if (ret) {
19957ccd5a2cSjsg 		DRM_ERROR("rv770_resume_smc failed\n");
19967ccd5a2cSjsg 		return ret;
19977ccd5a2cSjsg 	}
19987ccd5a2cSjsg 	ret = rv770_set_sw_state(rdev);
19997ccd5a2cSjsg 	if (ret) {
20007ccd5a2cSjsg 		DRM_ERROR("rv770_set_sw_state failed\n");
20017ccd5a2cSjsg 		return ret;
20027ccd5a2cSjsg 	}
20037ccd5a2cSjsg 	rv770_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps);
20047ccd5a2cSjsg 
20057ccd5a2cSjsg 	if (eg_pi->pcie_performance_request)
20067ccd5a2cSjsg 		cypress_notify_link_speed_change_after_state_change(rdev, new_ps, old_ps);
20077ccd5a2cSjsg 
20087ccd5a2cSjsg 	return 0;
20097ccd5a2cSjsg }
20107ccd5a2cSjsg 
20117ccd5a2cSjsg #if 0
20127ccd5a2cSjsg void cypress_dpm_reset_asic(struct radeon_device *rdev)
20137ccd5a2cSjsg {
20147ccd5a2cSjsg 	rv770_restrict_performance_levels_before_switch(rdev);
20157ccd5a2cSjsg 	rv770_set_boot_state(rdev);
20167ccd5a2cSjsg }
20177ccd5a2cSjsg #endif
20187ccd5a2cSjsg 
cypress_dpm_display_configuration_changed(struct radeon_device * rdev)20197ccd5a2cSjsg void cypress_dpm_display_configuration_changed(struct radeon_device *rdev)
20207ccd5a2cSjsg {
20217ccd5a2cSjsg 	cypress_program_display_gap(rdev);
20227ccd5a2cSjsg }
20237ccd5a2cSjsg 
cypress_dpm_init(struct radeon_device * rdev)20247ccd5a2cSjsg int cypress_dpm_init(struct radeon_device *rdev)
20257ccd5a2cSjsg {
20267ccd5a2cSjsg 	struct rv7xx_power_info *pi;
20277ccd5a2cSjsg 	struct evergreen_power_info *eg_pi;
20287ccd5a2cSjsg 	struct atom_clock_dividers dividers;
20297ccd5a2cSjsg 	int ret;
20307ccd5a2cSjsg 
20317ccd5a2cSjsg 	eg_pi = kzalloc(sizeof(struct evergreen_power_info), GFP_KERNEL);
20327ccd5a2cSjsg 	if (eg_pi == NULL)
20337ccd5a2cSjsg 		return -ENOMEM;
20347ccd5a2cSjsg 	rdev->pm.dpm.priv = eg_pi;
20357ccd5a2cSjsg 	pi = &eg_pi->rv7xx;
20367ccd5a2cSjsg 
20377ccd5a2cSjsg 	rv770_get_max_vddc(rdev);
20387ccd5a2cSjsg 
20397ccd5a2cSjsg 	eg_pi->ulv.supported = false;
20407ccd5a2cSjsg 	pi->acpi_vddc = 0;
20417ccd5a2cSjsg 	eg_pi->acpi_vddci = 0;
20427ccd5a2cSjsg 	pi->min_vddc_in_table = 0;
20437ccd5a2cSjsg 	pi->max_vddc_in_table = 0;
20447ccd5a2cSjsg 
20457ccd5a2cSjsg 	ret = r600_get_platform_caps(rdev);
20467ccd5a2cSjsg 	if (ret)
20477ccd5a2cSjsg 		return ret;
20487ccd5a2cSjsg 
20497ccd5a2cSjsg 	ret = rv7xx_parse_power_table(rdev);
20507ccd5a2cSjsg 	if (ret)
20517ccd5a2cSjsg 		return ret;
20527ccd5a2cSjsg 
20537ccd5a2cSjsg 	if (rdev->pm.dpm.voltage_response_time == 0)
20547ccd5a2cSjsg 		rdev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
20557ccd5a2cSjsg 	if (rdev->pm.dpm.backbias_response_time == 0)
20567ccd5a2cSjsg 		rdev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
20577ccd5a2cSjsg 
20587ccd5a2cSjsg 	ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
20597ccd5a2cSjsg 					     0, false, &dividers);
20607ccd5a2cSjsg 	if (ret)
20617ccd5a2cSjsg 		pi->ref_div = dividers.ref_div + 1;
20627ccd5a2cSjsg 	else
20637ccd5a2cSjsg 		pi->ref_div = R600_REFERENCEDIVIDER_DFLT;
20647ccd5a2cSjsg 
20657ccd5a2cSjsg 	pi->mclk_strobe_mode_threshold = 40000;
20667ccd5a2cSjsg 	pi->mclk_edc_enable_threshold = 40000;
20677ccd5a2cSjsg 	eg_pi->mclk_edc_wr_enable_threshold = 40000;
20687ccd5a2cSjsg 
20697ccd5a2cSjsg 	pi->rlp = RV770_RLP_DFLT;
20707ccd5a2cSjsg 	pi->rmp = RV770_RMP_DFLT;
20717ccd5a2cSjsg 	pi->lhp = RV770_LHP_DFLT;
20727ccd5a2cSjsg 	pi->lmp = RV770_LMP_DFLT;
20737ccd5a2cSjsg 
20747ccd5a2cSjsg 	pi->voltage_control =
20757ccd5a2cSjsg 		radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC, 0);
20767ccd5a2cSjsg 
20777ccd5a2cSjsg 	pi->mvdd_control =
20787ccd5a2cSjsg 		radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_MVDDC, 0);
20797ccd5a2cSjsg 
20807ccd5a2cSjsg 	eg_pi->vddci_control =
20817ccd5a2cSjsg 		radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDCI, 0);
20827ccd5a2cSjsg 
20837ccd5a2cSjsg 	rv770_get_engine_memory_ss(rdev);
20847ccd5a2cSjsg 
20857ccd5a2cSjsg 	pi->asi = RV770_ASI_DFLT;
20867ccd5a2cSjsg 	pi->pasi = CYPRESS_HASI_DFLT;
20877ccd5a2cSjsg 	pi->vrc = CYPRESS_VRC_DFLT;
20887ccd5a2cSjsg 
20897ccd5a2cSjsg 	pi->power_gating = false;
20907ccd5a2cSjsg 
20917ccd5a2cSjsg 	if ((rdev->family == CHIP_CYPRESS) ||
20927ccd5a2cSjsg 	    (rdev->family == CHIP_HEMLOCK))
20937ccd5a2cSjsg 		pi->gfx_clock_gating = false;
20947ccd5a2cSjsg 	else
20957ccd5a2cSjsg 		pi->gfx_clock_gating = true;
20967ccd5a2cSjsg 
20977ccd5a2cSjsg 	pi->mg_clock_gating = true;
20987ccd5a2cSjsg 	pi->mgcgtssm = true;
20997ccd5a2cSjsg 	eg_pi->ls_clock_gating = false;
21007ccd5a2cSjsg 	eg_pi->sclk_deep_sleep = false;
21017ccd5a2cSjsg 
21027ccd5a2cSjsg 	pi->dynamic_pcie_gen2 = true;
21037ccd5a2cSjsg 
21047ccd5a2cSjsg 	if (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE)
21057ccd5a2cSjsg 		pi->thermal_protection = true;
21067ccd5a2cSjsg 	else
21077ccd5a2cSjsg 		pi->thermal_protection = false;
21087ccd5a2cSjsg 
21097ccd5a2cSjsg 	pi->display_gap = true;
21107ccd5a2cSjsg 
21117ccd5a2cSjsg 	if (rdev->flags & RADEON_IS_MOBILITY)
21127ccd5a2cSjsg 		pi->dcodt = true;
21137ccd5a2cSjsg 	else
21147ccd5a2cSjsg 		pi->dcodt = false;
21157ccd5a2cSjsg 
21167ccd5a2cSjsg 	pi->ulps = true;
21177ccd5a2cSjsg 
21187ccd5a2cSjsg 	eg_pi->dynamic_ac_timing = true;
21197ccd5a2cSjsg 	eg_pi->abm = true;
21207ccd5a2cSjsg 	eg_pi->mcls = true;
21217ccd5a2cSjsg 	eg_pi->light_sleep = true;
21227ccd5a2cSjsg 	eg_pi->memory_transition = true;
21237ccd5a2cSjsg #if defined(CONFIG_ACPI)
21247ccd5a2cSjsg 	eg_pi->pcie_performance_request =
21257ccd5a2cSjsg 		radeon_acpi_is_pcie_performance_request_supported(rdev);
21267ccd5a2cSjsg #else
21277ccd5a2cSjsg 	eg_pi->pcie_performance_request = false;
21287ccd5a2cSjsg #endif
21297ccd5a2cSjsg 
21307ccd5a2cSjsg 	if ((rdev->family == CHIP_CYPRESS) ||
21317ccd5a2cSjsg 	    (rdev->family == CHIP_HEMLOCK) ||
21327ccd5a2cSjsg 	    (rdev->family == CHIP_JUNIPER))
21337ccd5a2cSjsg 		eg_pi->dll_default_on = true;
21347ccd5a2cSjsg 	else
21357ccd5a2cSjsg 		eg_pi->dll_default_on = false;
21367ccd5a2cSjsg 
21377ccd5a2cSjsg 	eg_pi->sclk_deep_sleep = false;
21387ccd5a2cSjsg 	pi->mclk_stutter_mode_threshold = 0;
21397ccd5a2cSjsg 
21407ccd5a2cSjsg 	pi->sram_end = SMC_RAM_END;
21417ccd5a2cSjsg 
21427ccd5a2cSjsg 	return 0;
21437ccd5a2cSjsg }
21447ccd5a2cSjsg 
cypress_dpm_fini(struct radeon_device * rdev)21457ccd5a2cSjsg void cypress_dpm_fini(struct radeon_device *rdev)
21467ccd5a2cSjsg {
21477ccd5a2cSjsg 	int i;
21487ccd5a2cSjsg 
21497ccd5a2cSjsg 	for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
21507ccd5a2cSjsg 		kfree(rdev->pm.dpm.ps[i].ps_priv);
21517ccd5a2cSjsg 	}
21527ccd5a2cSjsg 	kfree(rdev->pm.dpm.ps);
21537ccd5a2cSjsg 	kfree(rdev->pm.dpm.priv);
21547ccd5a2cSjsg }
21557ccd5a2cSjsg 
cypress_dpm_vblank_too_short(struct radeon_device * rdev)21567ccd5a2cSjsg bool cypress_dpm_vblank_too_short(struct radeon_device *rdev)
21577ccd5a2cSjsg {
21587ccd5a2cSjsg 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
21597ccd5a2cSjsg 	u32 vblank_time = r600_dpm_get_vblank_time(rdev);
21607ccd5a2cSjsg 	/* we never hit the non-gddr5 limit so disable it */
21617ccd5a2cSjsg 	u32 switch_limit = pi->mem_gddr5 ? 450 : 0;
21627ccd5a2cSjsg 
21637ccd5a2cSjsg 	if (vblank_time < switch_limit)
21647ccd5a2cSjsg 		return true;
21657ccd5a2cSjsg 	else
21667ccd5a2cSjsg 		return false;
21677ccd5a2cSjsg 
21687ccd5a2cSjsg }
2169