xref: /openbsd-src/sys/dev/pci/drm/radeon/atombios_crtc.c (revision f005ef32267c16bdb134f0e9fa4477dbe07c263a)
11099013bSjsg /*
21099013bSjsg  * Copyright 2007-8 Advanced Micro Devices, Inc.
31099013bSjsg  * Copyright 2008 Red Hat Inc.
41099013bSjsg  *
51099013bSjsg  * Permission is hereby granted, free of charge, to any person obtaining a
61099013bSjsg  * copy of this software and associated documentation files (the "Software"),
71099013bSjsg  * to deal in the Software without restriction, including without limitation
81099013bSjsg  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
91099013bSjsg  * and/or sell copies of the Software, and to permit persons to whom the
101099013bSjsg  * Software is furnished to do so, subject to the following conditions:
111099013bSjsg  *
121099013bSjsg  * The above copyright notice and this permission notice shall be included in
131099013bSjsg  * all copies or substantial portions of the Software.
141099013bSjsg  *
151099013bSjsg  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
161099013bSjsg  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
171099013bSjsg  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
181099013bSjsg  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
191099013bSjsg  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
201099013bSjsg  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
211099013bSjsg  * OTHER DEALINGS IN THE SOFTWARE.
221099013bSjsg  *
231099013bSjsg  * Authors: Dave Airlie
241099013bSjsg  *          Alex Deucher
251099013bSjsg  */
26c349dbc7Sjsg 
277f4dd379Sjsg #include <drm/drm_fixed.h>
28c349dbc7Sjsg #include <drm/drm_fourcc.h>
291bb76ff1Sjsg #include <drm/drm_framebuffer.h>
30*f005ef32Sjsg #include <drm/drm_modeset_helper_vtables.h>
31c349dbc7Sjsg #include <drm/drm_vblank.h>
32c349dbc7Sjsg #include <drm/radeon_drm.h>
33c349dbc7Sjsg 
341099013bSjsg #include "radeon.h"
351099013bSjsg #include "atom.h"
361099013bSjsg #include "atom-bits.h"
371099013bSjsg 
atombios_overscan_setup(struct drm_crtc * crtc,struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode)381099013bSjsg static void atombios_overscan_setup(struct drm_crtc *crtc,
391099013bSjsg 				    struct drm_display_mode *mode,
401099013bSjsg 				    struct drm_display_mode *adjusted_mode)
411099013bSjsg {
421099013bSjsg 	struct drm_device *dev = crtc->dev;
431099013bSjsg 	struct radeon_device *rdev = dev->dev_private;
441099013bSjsg 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
451099013bSjsg 	SET_CRTC_OVERSCAN_PS_ALLOCATION args;
461099013bSjsg 	int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
471099013bSjsg 	int a1, a2;
481099013bSjsg 
491099013bSjsg 	memset(&args, 0, sizeof(args));
501099013bSjsg 
511099013bSjsg 	args.ucCRTC = radeon_crtc->crtc_id;
521099013bSjsg 
531099013bSjsg 	switch (radeon_crtc->rmx_type) {
541099013bSjsg 	case RMX_CENTER:
551099013bSjsg 		args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
561099013bSjsg 		args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
571099013bSjsg 		args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
581099013bSjsg 		args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
591099013bSjsg 		break;
601099013bSjsg 	case RMX_ASPECT:
611099013bSjsg 		a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
621099013bSjsg 		a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
631099013bSjsg 
641099013bSjsg 		if (a1 > a2) {
651099013bSjsg 			args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
661099013bSjsg 			args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
671099013bSjsg 		} else if (a2 > a1) {
681099013bSjsg 			args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
691099013bSjsg 			args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
701099013bSjsg 		}
711099013bSjsg 		break;
721099013bSjsg 	case RMX_FULL:
731099013bSjsg 	default:
741099013bSjsg 		args.usOverscanRight = cpu_to_le16(radeon_crtc->h_border);
751099013bSjsg 		args.usOverscanLeft = cpu_to_le16(radeon_crtc->h_border);
761099013bSjsg 		args.usOverscanBottom = cpu_to_le16(radeon_crtc->v_border);
771099013bSjsg 		args.usOverscanTop = cpu_to_le16(radeon_crtc->v_border);
781099013bSjsg 		break;
791099013bSjsg 	}
801099013bSjsg 	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
811099013bSjsg }
821099013bSjsg 
atombios_scaler_setup(struct drm_crtc * crtc)831099013bSjsg static void atombios_scaler_setup(struct drm_crtc *crtc)
841099013bSjsg {
851099013bSjsg 	struct drm_device *dev = crtc->dev;
861099013bSjsg 	struct radeon_device *rdev = dev->dev_private;
871099013bSjsg 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
881099013bSjsg 	ENABLE_SCALER_PS_ALLOCATION args;
891099013bSjsg 	int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
901099013bSjsg 	struct radeon_encoder *radeon_encoder =
911099013bSjsg 		to_radeon_encoder(radeon_crtc->encoder);
921099013bSjsg 	/* fixme - fill in enc_priv for atom dac */
931099013bSjsg 	enum radeon_tv_std tv_std = TV_STD_NTSC;
941099013bSjsg 	bool is_tv = false, is_cv = false;
951099013bSjsg 
961099013bSjsg 	if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
971099013bSjsg 		return;
981099013bSjsg 
991099013bSjsg 	if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
1001099013bSjsg 		struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
1011099013bSjsg 		tv_std = tv_dac->tv_std;
1021099013bSjsg 		is_tv = true;
1031099013bSjsg 	}
1041099013bSjsg 
1051099013bSjsg 	memset(&args, 0, sizeof(args));
1061099013bSjsg 
1071099013bSjsg 	args.ucScaler = radeon_crtc->crtc_id;
1081099013bSjsg 
1091099013bSjsg 	if (is_tv) {
1101099013bSjsg 		switch (tv_std) {
1111099013bSjsg 		case TV_STD_NTSC:
1121099013bSjsg 		default:
1131099013bSjsg 			args.ucTVStandard = ATOM_TV_NTSC;
1141099013bSjsg 			break;
1151099013bSjsg 		case TV_STD_PAL:
1161099013bSjsg 			args.ucTVStandard = ATOM_TV_PAL;
1171099013bSjsg 			break;
1181099013bSjsg 		case TV_STD_PAL_M:
1191099013bSjsg 			args.ucTVStandard = ATOM_TV_PALM;
1201099013bSjsg 			break;
1211099013bSjsg 		case TV_STD_PAL_60:
1221099013bSjsg 			args.ucTVStandard = ATOM_TV_PAL60;
1231099013bSjsg 			break;
1241099013bSjsg 		case TV_STD_NTSC_J:
1251099013bSjsg 			args.ucTVStandard = ATOM_TV_NTSCJ;
1261099013bSjsg 			break;
1271099013bSjsg 		case TV_STD_SCART_PAL:
1281099013bSjsg 			args.ucTVStandard = ATOM_TV_PAL; /* ??? */
1291099013bSjsg 			break;
1301099013bSjsg 		case TV_STD_SECAM:
1311099013bSjsg 			args.ucTVStandard = ATOM_TV_SECAM;
1321099013bSjsg 			break;
1331099013bSjsg 		case TV_STD_PAL_CN:
1341099013bSjsg 			args.ucTVStandard = ATOM_TV_PALCN;
1351099013bSjsg 			break;
1361099013bSjsg 		}
1371099013bSjsg 		args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
1381099013bSjsg 	} else if (is_cv) {
1391099013bSjsg 		args.ucTVStandard = ATOM_TV_CV;
1401099013bSjsg 		args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
1411099013bSjsg 	} else {
1421099013bSjsg 		switch (radeon_crtc->rmx_type) {
1431099013bSjsg 		case RMX_FULL:
1441099013bSjsg 			args.ucEnable = ATOM_SCALER_EXPANSION;
1451099013bSjsg 			break;
1461099013bSjsg 		case RMX_CENTER:
1471099013bSjsg 			args.ucEnable = ATOM_SCALER_CENTER;
1481099013bSjsg 			break;
1491099013bSjsg 		case RMX_ASPECT:
1501099013bSjsg 			args.ucEnable = ATOM_SCALER_EXPANSION;
1511099013bSjsg 			break;
1521099013bSjsg 		default:
1531099013bSjsg 			if (ASIC_IS_AVIVO(rdev))
1541099013bSjsg 				args.ucEnable = ATOM_SCALER_DISABLE;
1551099013bSjsg 			else
1561099013bSjsg 				args.ucEnable = ATOM_SCALER_CENTER;
1571099013bSjsg 			break;
1581099013bSjsg 		}
1591099013bSjsg 	}
1601099013bSjsg 	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1611099013bSjsg 	if ((is_tv || is_cv)
1621099013bSjsg 	    && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
1631099013bSjsg 		atom_rv515_force_tv_scaler(rdev, radeon_crtc);
1641099013bSjsg 	}
1651099013bSjsg }
1661099013bSjsg 
atombios_lock_crtc(struct drm_crtc * crtc,int lock)1671099013bSjsg static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
1681099013bSjsg {
1691099013bSjsg 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1701099013bSjsg 	struct drm_device *dev = crtc->dev;
1711099013bSjsg 	struct radeon_device *rdev = dev->dev_private;
1721099013bSjsg 	int index =
1731099013bSjsg 	    GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
1741099013bSjsg 	ENABLE_CRTC_PS_ALLOCATION args;
1751099013bSjsg 
1761099013bSjsg 	memset(&args, 0, sizeof(args));
1771099013bSjsg 
1781099013bSjsg 	args.ucCRTC = radeon_crtc->crtc_id;
1791099013bSjsg 	args.ucEnable = lock;
1801099013bSjsg 
1811099013bSjsg 	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1821099013bSjsg }
1831099013bSjsg 
atombios_enable_crtc(struct drm_crtc * crtc,int state)1841099013bSjsg static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
1851099013bSjsg {
1861099013bSjsg 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1871099013bSjsg 	struct drm_device *dev = crtc->dev;
1881099013bSjsg 	struct radeon_device *rdev = dev->dev_private;
1891099013bSjsg 	int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
1901099013bSjsg 	ENABLE_CRTC_PS_ALLOCATION args;
1911099013bSjsg 
1921099013bSjsg 	memset(&args, 0, sizeof(args));
1931099013bSjsg 
1941099013bSjsg 	args.ucCRTC = radeon_crtc->crtc_id;
1951099013bSjsg 	args.ucEnable = state;
1961099013bSjsg 
1971099013bSjsg 	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1981099013bSjsg }
1991099013bSjsg 
atombios_enable_crtc_memreq(struct drm_crtc * crtc,int state)2001099013bSjsg static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
2011099013bSjsg {
2021099013bSjsg 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
2031099013bSjsg 	struct drm_device *dev = crtc->dev;
2041099013bSjsg 	struct radeon_device *rdev = dev->dev_private;
2051099013bSjsg 	int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
2061099013bSjsg 	ENABLE_CRTC_PS_ALLOCATION args;
2071099013bSjsg 
2081099013bSjsg 	memset(&args, 0, sizeof(args));
2091099013bSjsg 
2101099013bSjsg 	args.ucCRTC = radeon_crtc->crtc_id;
2111099013bSjsg 	args.ucEnable = state;
2121099013bSjsg 
2131099013bSjsg 	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2141099013bSjsg }
2151099013bSjsg 
2167ccd5a2cSjsg static const u32 vga_control_regs[6] =
2177ccd5a2cSjsg {
2187ccd5a2cSjsg 	AVIVO_D1VGA_CONTROL,
2197ccd5a2cSjsg 	AVIVO_D2VGA_CONTROL,
2207ccd5a2cSjsg 	EVERGREEN_D3VGA_CONTROL,
2217ccd5a2cSjsg 	EVERGREEN_D4VGA_CONTROL,
2227ccd5a2cSjsg 	EVERGREEN_D5VGA_CONTROL,
2237ccd5a2cSjsg 	EVERGREEN_D6VGA_CONTROL,
2247ccd5a2cSjsg };
2257ccd5a2cSjsg 
atombios_blank_crtc(struct drm_crtc * crtc,int state)2261099013bSjsg static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
2271099013bSjsg {
2281099013bSjsg 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
2291099013bSjsg 	struct drm_device *dev = crtc->dev;
2301099013bSjsg 	struct radeon_device *rdev = dev->dev_private;
2311099013bSjsg 	int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
2321099013bSjsg 	BLANK_CRTC_PS_ALLOCATION args;
2337ccd5a2cSjsg 	u32 vga_control = 0;
2341099013bSjsg 
2351099013bSjsg 	memset(&args, 0, sizeof(args));
2361099013bSjsg 
2377ccd5a2cSjsg 	if (ASIC_IS_DCE8(rdev)) {
2387ccd5a2cSjsg 		vga_control = RREG32(vga_control_regs[radeon_crtc->crtc_id]);
2397ccd5a2cSjsg 		WREG32(vga_control_regs[radeon_crtc->crtc_id], vga_control | 1);
2407ccd5a2cSjsg 	}
2417ccd5a2cSjsg 
2421099013bSjsg 	args.ucCRTC = radeon_crtc->crtc_id;
2431099013bSjsg 	args.ucBlanking = state;
2441099013bSjsg 
2451099013bSjsg 	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2467ccd5a2cSjsg 
247c349dbc7Sjsg 	if (ASIC_IS_DCE8(rdev))
2487ccd5a2cSjsg 		WREG32(vga_control_regs[radeon_crtc->crtc_id], vga_control);
2497ccd5a2cSjsg }
2501099013bSjsg 
atombios_powergate_crtc(struct drm_crtc * crtc,int state)2511099013bSjsg static void atombios_powergate_crtc(struct drm_crtc *crtc, int state)
2521099013bSjsg {
2531099013bSjsg 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
2541099013bSjsg 	struct drm_device *dev = crtc->dev;
2551099013bSjsg 	struct radeon_device *rdev = dev->dev_private;
2561099013bSjsg 	int index = GetIndexIntoMasterTable(COMMAND, EnableDispPowerGating);
2571099013bSjsg 	ENABLE_DISP_POWER_GATING_PARAMETERS_V2_1 args;
2581099013bSjsg 
2591099013bSjsg 	memset(&args, 0, sizeof(args));
2601099013bSjsg 
2611099013bSjsg 	args.ucDispPipeId = radeon_crtc->crtc_id;
2621099013bSjsg 	args.ucEnable = state;
2631099013bSjsg 
2641099013bSjsg 	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2651099013bSjsg }
2661099013bSjsg 
atombios_crtc_dpms(struct drm_crtc * crtc,int mode)2671099013bSjsg void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
2681099013bSjsg {
2691099013bSjsg 	struct drm_device *dev = crtc->dev;
2701099013bSjsg 	struct radeon_device *rdev = dev->dev_private;
2711099013bSjsg 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
2721099013bSjsg 
2731099013bSjsg 	switch (mode) {
2741099013bSjsg 	case DRM_MODE_DPMS_ON:
2751099013bSjsg 		radeon_crtc->enabled = true;
2761099013bSjsg 		atombios_enable_crtc(crtc, ATOM_ENABLE);
2771099013bSjsg 		if (ASIC_IS_DCE3(rdev) && !ASIC_IS_DCE6(rdev))
2781099013bSjsg 			atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
2791099013bSjsg 		atombios_blank_crtc(crtc, ATOM_DISABLE);
2807f4dd379Sjsg 		if (dev->num_crtcs > radeon_crtc->crtc_id)
2817f4dd379Sjsg 			drm_crtc_vblank_on(crtc);
2821099013bSjsg 		radeon_crtc_load_lut(crtc);
2831099013bSjsg 		break;
2841099013bSjsg 	case DRM_MODE_DPMS_STANDBY:
2851099013bSjsg 	case DRM_MODE_DPMS_SUSPEND:
2861099013bSjsg 	case DRM_MODE_DPMS_OFF:
2877f4dd379Sjsg 		if (dev->num_crtcs > radeon_crtc->crtc_id)
2887f4dd379Sjsg 			drm_crtc_vblank_off(crtc);
2891099013bSjsg 		if (radeon_crtc->enabled)
2901099013bSjsg 			atombios_blank_crtc(crtc, ATOM_ENABLE);
2911099013bSjsg 		if (ASIC_IS_DCE3(rdev) && !ASIC_IS_DCE6(rdev))
2921099013bSjsg 			atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
2931099013bSjsg 		atombios_enable_crtc(crtc, ATOM_DISABLE);
2941099013bSjsg 		radeon_crtc->enabled = false;
2951099013bSjsg 		break;
2961099013bSjsg 	}
2977ccd5a2cSjsg 	/* adjust pm to dpms */
2987ccd5a2cSjsg 	radeon_pm_compute_clocks(rdev);
2991099013bSjsg }
3001099013bSjsg 
3011099013bSjsg static void
atombios_set_crtc_dtd_timing(struct drm_crtc * crtc,struct drm_display_mode * mode)3021099013bSjsg atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
3031099013bSjsg 			     struct drm_display_mode *mode)
3041099013bSjsg {
3051099013bSjsg 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
3061099013bSjsg 	struct drm_device *dev = crtc->dev;
3071099013bSjsg 	struct radeon_device *rdev = dev->dev_private;
3081099013bSjsg 	SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
3091099013bSjsg 	int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
3101099013bSjsg 	u16 misc = 0;
3111099013bSjsg 
3121099013bSjsg 	memset(&args, 0, sizeof(args));
3131099013bSjsg 	args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
3141099013bSjsg 	args.usH_Blanking_Time =
3151099013bSjsg 		cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
3161099013bSjsg 	args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
3171099013bSjsg 	args.usV_Blanking_Time =
3181099013bSjsg 		cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
3191099013bSjsg 	args.usH_SyncOffset =
3201099013bSjsg 		cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
3211099013bSjsg 	args.usH_SyncWidth =
3221099013bSjsg 		cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
3231099013bSjsg 	args.usV_SyncOffset =
3241099013bSjsg 		cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
3251099013bSjsg 	args.usV_SyncWidth =
3261099013bSjsg 		cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
3271099013bSjsg 	args.ucH_Border = radeon_crtc->h_border;
3281099013bSjsg 	args.ucV_Border = radeon_crtc->v_border;
3291099013bSjsg 
3301099013bSjsg 	if (mode->flags & DRM_MODE_FLAG_NVSYNC)
3311099013bSjsg 		misc |= ATOM_VSYNC_POLARITY;
3321099013bSjsg 	if (mode->flags & DRM_MODE_FLAG_NHSYNC)
3331099013bSjsg 		misc |= ATOM_HSYNC_POLARITY;
3341099013bSjsg 	if (mode->flags & DRM_MODE_FLAG_CSYNC)
3351099013bSjsg 		misc |= ATOM_COMPOSITESYNC;
3361099013bSjsg 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
3371099013bSjsg 		misc |= ATOM_INTERLACE;
3387ccd5a2cSjsg 	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
339f3eef2b6Sderaadt 		misc |= ATOM_DOUBLE_CLOCK_MODE;
3407ccd5a2cSjsg 	if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
3417ccd5a2cSjsg 		misc |= ATOM_H_REPLICATIONBY2 | ATOM_V_REPLICATIONBY2;
3421099013bSjsg 
3431099013bSjsg 	args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
3441099013bSjsg 	args.ucCRTC = radeon_crtc->crtc_id;
3451099013bSjsg 
3461099013bSjsg 	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
3471099013bSjsg }
3481099013bSjsg 
atombios_crtc_set_timing(struct drm_crtc * crtc,struct drm_display_mode * mode)3491099013bSjsg static void atombios_crtc_set_timing(struct drm_crtc *crtc,
3501099013bSjsg 				     struct drm_display_mode *mode)
3511099013bSjsg {
3521099013bSjsg 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
3531099013bSjsg 	struct drm_device *dev = crtc->dev;
3541099013bSjsg 	struct radeon_device *rdev = dev->dev_private;
3551099013bSjsg 	SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
3561099013bSjsg 	int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
3571099013bSjsg 	u16 misc = 0;
3581099013bSjsg 
3591099013bSjsg 	memset(&args, 0, sizeof(args));
3601099013bSjsg 	args.usH_Total = cpu_to_le16(mode->crtc_htotal);
3611099013bSjsg 	args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
3621099013bSjsg 	args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
3631099013bSjsg 	args.usH_SyncWidth =
3641099013bSjsg 		cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
3651099013bSjsg 	args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
3661099013bSjsg 	args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
3671099013bSjsg 	args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
3681099013bSjsg 	args.usV_SyncWidth =
3691099013bSjsg 		cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
3701099013bSjsg 
3711099013bSjsg 	args.ucOverscanRight = radeon_crtc->h_border;
3721099013bSjsg 	args.ucOverscanLeft = radeon_crtc->h_border;
3731099013bSjsg 	args.ucOverscanBottom = radeon_crtc->v_border;
3741099013bSjsg 	args.ucOverscanTop = radeon_crtc->v_border;
3751099013bSjsg 
3761099013bSjsg 	if (mode->flags & DRM_MODE_FLAG_NVSYNC)
3771099013bSjsg 		misc |= ATOM_VSYNC_POLARITY;
3781099013bSjsg 	if (mode->flags & DRM_MODE_FLAG_NHSYNC)
3791099013bSjsg 		misc |= ATOM_HSYNC_POLARITY;
3801099013bSjsg 	if (mode->flags & DRM_MODE_FLAG_CSYNC)
3811099013bSjsg 		misc |= ATOM_COMPOSITESYNC;
3821099013bSjsg 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
3831099013bSjsg 		misc |= ATOM_INTERLACE;
3847ccd5a2cSjsg 	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
385f3eef2b6Sderaadt 		misc |= ATOM_DOUBLE_CLOCK_MODE;
3867ccd5a2cSjsg 	if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
3877ccd5a2cSjsg 		misc |= ATOM_H_REPLICATIONBY2 | ATOM_V_REPLICATIONBY2;
3881099013bSjsg 
3891099013bSjsg 	args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
3901099013bSjsg 	args.ucCRTC = radeon_crtc->crtc_id;
3911099013bSjsg 
3921099013bSjsg 	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
3931099013bSjsg }
3941099013bSjsg 
atombios_disable_ss(struct radeon_device * rdev,int pll_id)3951099013bSjsg static void atombios_disable_ss(struct radeon_device *rdev, int pll_id)
3961099013bSjsg {
3971099013bSjsg 	u32 ss_cntl;
3981099013bSjsg 
3991099013bSjsg 	if (ASIC_IS_DCE4(rdev)) {
4001099013bSjsg 		switch (pll_id) {
4011099013bSjsg 		case ATOM_PPLL1:
4021099013bSjsg 			ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
4031099013bSjsg 			ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
4041099013bSjsg 			WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
4051099013bSjsg 			break;
4061099013bSjsg 		case ATOM_PPLL2:
4071099013bSjsg 			ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
4081099013bSjsg 			ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
4091099013bSjsg 			WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
4101099013bSjsg 			break;
4111099013bSjsg 		case ATOM_DCPLL:
4121099013bSjsg 		case ATOM_PPLL_INVALID:
4131099013bSjsg 			return;
4141099013bSjsg 		}
4151099013bSjsg 	} else if (ASIC_IS_AVIVO(rdev)) {
4161099013bSjsg 		switch (pll_id) {
4171099013bSjsg 		case ATOM_PPLL1:
4181099013bSjsg 			ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
4191099013bSjsg 			ss_cntl &= ~1;
4201099013bSjsg 			WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
4211099013bSjsg 			break;
4221099013bSjsg 		case ATOM_PPLL2:
4231099013bSjsg 			ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
4241099013bSjsg 			ss_cntl &= ~1;
4251099013bSjsg 			WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
4261099013bSjsg 			break;
4271099013bSjsg 		case ATOM_DCPLL:
4281099013bSjsg 		case ATOM_PPLL_INVALID:
4291099013bSjsg 			return;
4301099013bSjsg 		}
4311099013bSjsg 	}
4321099013bSjsg }
4331099013bSjsg 
4341099013bSjsg 
4351099013bSjsg union atom_enable_ss {
4361099013bSjsg 	ENABLE_LVDS_SS_PARAMETERS lvds_ss;
4371099013bSjsg 	ENABLE_LVDS_SS_PARAMETERS_V2 lvds_ss_2;
4381099013bSjsg 	ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
4391099013bSjsg 	ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2 v2;
4401099013bSjsg 	ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3 v3;
4411099013bSjsg };
4421099013bSjsg 
atombios_crtc_program_ss(struct radeon_device * rdev,int enable,int pll_id,int crtc_id,struct radeon_atom_ss * ss)4431099013bSjsg static void atombios_crtc_program_ss(struct radeon_device *rdev,
4441099013bSjsg 				     int enable,
4451099013bSjsg 				     int pll_id,
4461099013bSjsg 				     int crtc_id,
4471099013bSjsg 				     struct radeon_atom_ss *ss)
4481099013bSjsg {
4491099013bSjsg 	unsigned i;
4501099013bSjsg 	int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
4511099013bSjsg 	union atom_enable_ss args;
4521099013bSjsg 
4537ccd5a2cSjsg 	if (enable) {
4547ccd5a2cSjsg 		/* Don't mess with SS if percentage is 0 or external ss.
4557ccd5a2cSjsg 		 * SS is already disabled previously, and disabling it
4567ccd5a2cSjsg 		 * again can cause display problems if the pll is already
4577ccd5a2cSjsg 		 * programmed.
4587ccd5a2cSjsg 		 */
4597ccd5a2cSjsg 		if (ss->percentage == 0)
4607ccd5a2cSjsg 			return;
4617ccd5a2cSjsg 		if (ss->type & ATOM_EXTERNAL_SS_MASK)
4627ccd5a2cSjsg 			return;
4637ccd5a2cSjsg 	} else {
4641099013bSjsg 		for (i = 0; i < rdev->num_crtc; i++) {
4651099013bSjsg 			if (rdev->mode_info.crtcs[i] &&
4661099013bSjsg 			    rdev->mode_info.crtcs[i]->enabled &&
4671099013bSjsg 			    i != crtc_id &&
4681099013bSjsg 			    pll_id == rdev->mode_info.crtcs[i]->pll_id) {
4691099013bSjsg 				/* one other crtc is using this pll don't turn
4701099013bSjsg 				 * off spread spectrum as it might turn off
4711099013bSjsg 				 * display on active crtc
4721099013bSjsg 				 */
4731099013bSjsg 				return;
4741099013bSjsg 			}
4751099013bSjsg 		}
4761099013bSjsg 	}
4771099013bSjsg 
4781099013bSjsg 	memset(&args, 0, sizeof(args));
4791099013bSjsg 
4801099013bSjsg 	if (ASIC_IS_DCE5(rdev)) {
4811099013bSjsg 		args.v3.usSpreadSpectrumAmountFrac = cpu_to_le16(0);
4821099013bSjsg 		args.v3.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
4831099013bSjsg 		switch (pll_id) {
4841099013bSjsg 		case ATOM_PPLL1:
4851099013bSjsg 			args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P1PLL;
4861099013bSjsg 			break;
4871099013bSjsg 		case ATOM_PPLL2:
4881099013bSjsg 			args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P2PLL;
4891099013bSjsg 			break;
4901099013bSjsg 		case ATOM_DCPLL:
4911099013bSjsg 			args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_DCPLL;
4921099013bSjsg 			break;
4931099013bSjsg 		case ATOM_PPLL_INVALID:
4941099013bSjsg 			return;
4951099013bSjsg 		}
4961099013bSjsg 		args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
4971099013bSjsg 		args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
4981099013bSjsg 		args.v3.ucEnable = enable;
4991099013bSjsg 	} else if (ASIC_IS_DCE4(rdev)) {
5001099013bSjsg 		args.v2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
5011099013bSjsg 		args.v2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
5021099013bSjsg 		switch (pll_id) {
5031099013bSjsg 		case ATOM_PPLL1:
5041099013bSjsg 			args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P1PLL;
5051099013bSjsg 			break;
5061099013bSjsg 		case ATOM_PPLL2:
5071099013bSjsg 			args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P2PLL;
5081099013bSjsg 			break;
5091099013bSjsg 		case ATOM_DCPLL:
5101099013bSjsg 			args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_DCPLL;
5111099013bSjsg 			break;
5121099013bSjsg 		case ATOM_PPLL_INVALID:
5131099013bSjsg 			return;
5141099013bSjsg 		}
5151099013bSjsg 		args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
5161099013bSjsg 		args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
5171099013bSjsg 		args.v2.ucEnable = enable;
5181099013bSjsg 	} else if (ASIC_IS_DCE3(rdev)) {
5191099013bSjsg 		args.v1.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
5201099013bSjsg 		args.v1.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
5211099013bSjsg 		args.v1.ucSpreadSpectrumStep = ss->step;
5221099013bSjsg 		args.v1.ucSpreadSpectrumDelay = ss->delay;
5231099013bSjsg 		args.v1.ucSpreadSpectrumRange = ss->range;
5241099013bSjsg 		args.v1.ucPpll = pll_id;
5251099013bSjsg 		args.v1.ucEnable = enable;
5261099013bSjsg 	} else if (ASIC_IS_AVIVO(rdev)) {
5271099013bSjsg 		if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
5281099013bSjsg 		    (ss->type & ATOM_EXTERNAL_SS_MASK)) {
5291099013bSjsg 			atombios_disable_ss(rdev, pll_id);
5301099013bSjsg 			return;
5311099013bSjsg 		}
5321099013bSjsg 		args.lvds_ss_2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
5331099013bSjsg 		args.lvds_ss_2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
5341099013bSjsg 		args.lvds_ss_2.ucSpreadSpectrumStep = ss->step;
5351099013bSjsg 		args.lvds_ss_2.ucSpreadSpectrumDelay = ss->delay;
5361099013bSjsg 		args.lvds_ss_2.ucSpreadSpectrumRange = ss->range;
5371099013bSjsg 		args.lvds_ss_2.ucEnable = enable;
5381099013bSjsg 	} else {
5397ccd5a2cSjsg 		if (enable == ATOM_DISABLE) {
5401099013bSjsg 			atombios_disable_ss(rdev, pll_id);
5411099013bSjsg 			return;
5421099013bSjsg 		}
5431099013bSjsg 		args.lvds_ss.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
5441099013bSjsg 		args.lvds_ss.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
5451099013bSjsg 		args.lvds_ss.ucSpreadSpectrumStepSize_Delay = (ss->step & 3) << 2;
5461099013bSjsg 		args.lvds_ss.ucSpreadSpectrumStepSize_Delay |= (ss->delay & 7) << 4;
5471099013bSjsg 		args.lvds_ss.ucEnable = enable;
5481099013bSjsg 	}
5491099013bSjsg 	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
5501099013bSjsg }
5511099013bSjsg 
5521099013bSjsg union adjust_pixel_clock {
5531099013bSjsg 	ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
5541099013bSjsg 	ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
5551099013bSjsg };
5561099013bSjsg 
atombios_adjust_pll(struct drm_crtc * crtc,struct drm_display_mode * mode)5571099013bSjsg static u32 atombios_adjust_pll(struct drm_crtc *crtc,
5581099013bSjsg 			       struct drm_display_mode *mode)
5591099013bSjsg {
5601099013bSjsg 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
5611099013bSjsg 	struct drm_device *dev = crtc->dev;
5621099013bSjsg 	struct radeon_device *rdev = dev->dev_private;
5631099013bSjsg 	struct drm_encoder *encoder = radeon_crtc->encoder;
5641099013bSjsg 	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
5651099013bSjsg 	struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
5661099013bSjsg 	u32 adjusted_clock = mode->clock;
5671099013bSjsg 	int encoder_mode = atombios_get_encoder_mode(encoder);
5681099013bSjsg 	u32 dp_clock = mode->clock;
5697ccd5a2cSjsg 	u32 clock = mode->clock;
5707ccd5a2cSjsg 	int bpc = radeon_crtc->bpc;
5711099013bSjsg 	bool is_duallink = radeon_dig_monitor_is_duallink(encoder, mode->clock);
5721099013bSjsg 
5731099013bSjsg 	/* reset the pll flags */
5741099013bSjsg 	radeon_crtc->pll_flags = 0;
5751099013bSjsg 
5761099013bSjsg 	if (ASIC_IS_AVIVO(rdev)) {
5771099013bSjsg 		if ((rdev->family == CHIP_RS600) ||
5781099013bSjsg 		    (rdev->family == CHIP_RS690) ||
5791099013bSjsg 		    (rdev->family == CHIP_RS740))
5801099013bSjsg 			radeon_crtc->pll_flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
5811099013bSjsg 				RADEON_PLL_PREFER_CLOSEST_LOWER);
5821099013bSjsg 
5831099013bSjsg 		if (ASIC_IS_DCE32(rdev) && mode->clock > 200000)	/* range limits??? */
5841099013bSjsg 			radeon_crtc->pll_flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
5851099013bSjsg 		else
5861099013bSjsg 			radeon_crtc->pll_flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
5871099013bSjsg 
5881099013bSjsg 		if (rdev->family < CHIP_RV770)
5891099013bSjsg 			radeon_crtc->pll_flags |= RADEON_PLL_PREFER_MINM_OVER_MAXP;
5901099013bSjsg 		/* use frac fb div on APUs */
5917ccd5a2cSjsg 		if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev) || ASIC_IS_DCE8(rdev))
5921099013bSjsg 			radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
5931099013bSjsg 		/* use frac fb div on RS780/RS880 */
5947f4dd379Sjsg 		if (((rdev->family == CHIP_RS780) || (rdev->family == CHIP_RS880))
5957f4dd379Sjsg 		    && !radeon_crtc->ss_enabled)
5961099013bSjsg 			radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
5971099013bSjsg 		if (ASIC_IS_DCE32(rdev) && mode->clock > 165000)
5981099013bSjsg 			radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
5991099013bSjsg 	} else {
6001099013bSjsg 		radeon_crtc->pll_flags |= RADEON_PLL_LEGACY;
6011099013bSjsg 
6021099013bSjsg 		if (mode->clock > 200000)	/* range limits??? */
6031099013bSjsg 			radeon_crtc->pll_flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
6041099013bSjsg 		else
6051099013bSjsg 			radeon_crtc->pll_flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
6061099013bSjsg 	}
6071099013bSjsg 
6081099013bSjsg 	if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
6091099013bSjsg 	    (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)) {
6101099013bSjsg 		if (connector) {
6111099013bSjsg 			struct radeon_connector *radeon_connector = to_radeon_connector(connector);
6121099013bSjsg 			struct radeon_connector_atom_dig *dig_connector =
6131099013bSjsg 				radeon_connector->con_priv;
6141099013bSjsg 
6151099013bSjsg 			dp_clock = dig_connector->dp_clock;
6161099013bSjsg 		}
6171099013bSjsg 	}
6181099013bSjsg 
6191099013bSjsg 	/* use recommended ref_div for ss */
6201099013bSjsg 	if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
6211099013bSjsg 		if (radeon_crtc->ss_enabled) {
6221099013bSjsg 			if (radeon_crtc->ss.refdiv) {
6231099013bSjsg 				radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
6241099013bSjsg 				radeon_crtc->pll_reference_div = radeon_crtc->ss.refdiv;
6257f4dd379Sjsg 				if (ASIC_IS_AVIVO(rdev) &&
6267f4dd379Sjsg 				    rdev->family != CHIP_RS780 &&
6277f4dd379Sjsg 				    rdev->family != CHIP_RS880)
6281099013bSjsg 					radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
6291099013bSjsg 			}
6301099013bSjsg 		}
6311099013bSjsg 	}
6321099013bSjsg 
6331099013bSjsg 	if (ASIC_IS_AVIVO(rdev)) {
6341099013bSjsg 		/* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
6351099013bSjsg 		if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
6361099013bSjsg 			adjusted_clock = mode->clock * 2;
6371099013bSjsg 		if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
6381099013bSjsg 			radeon_crtc->pll_flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
6391099013bSjsg 		if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
6401099013bSjsg 			radeon_crtc->pll_flags |= RADEON_PLL_IS_LCD;
6411099013bSjsg 	} else {
6421099013bSjsg 		if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
6431099013bSjsg 			radeon_crtc->pll_flags |= RADEON_PLL_NO_ODD_POST_DIV;
6441099013bSjsg 		if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
6451099013bSjsg 			radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
6461099013bSjsg 	}
6471099013bSjsg 
6487ccd5a2cSjsg 	/* adjust pll for deep color modes */
6497ccd5a2cSjsg 	if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
6507ccd5a2cSjsg 		switch (bpc) {
6517ccd5a2cSjsg 		case 8:
6527ccd5a2cSjsg 		default:
6537ccd5a2cSjsg 			break;
6547ccd5a2cSjsg 		case 10:
6557ccd5a2cSjsg 			clock = (clock * 5) / 4;
6567ccd5a2cSjsg 			break;
6577ccd5a2cSjsg 		case 12:
6587ccd5a2cSjsg 			clock = (clock * 3) / 2;
6597ccd5a2cSjsg 			break;
6607ccd5a2cSjsg 		case 16:
6617ccd5a2cSjsg 			clock = clock * 2;
6627ccd5a2cSjsg 			break;
6637ccd5a2cSjsg 		}
6647ccd5a2cSjsg 	}
6657ccd5a2cSjsg 
6661099013bSjsg 	/* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
6671099013bSjsg 	 * accordingly based on the encoder/transmitter to work around
6681099013bSjsg 	 * special hw requirements.
6691099013bSjsg 	 */
6701099013bSjsg 	if (ASIC_IS_DCE3(rdev)) {
6711099013bSjsg 		union adjust_pixel_clock args;
6721099013bSjsg 		u8 frev, crev;
6731099013bSjsg 		int index;
6741099013bSjsg 
6751099013bSjsg 		index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
6761099013bSjsg 		if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
6771099013bSjsg 					   &crev))
6781099013bSjsg 			return adjusted_clock;
6791099013bSjsg 
6801099013bSjsg 		memset(&args, 0, sizeof(args));
6811099013bSjsg 
6821099013bSjsg 		switch (frev) {
6831099013bSjsg 		case 1:
6841099013bSjsg 			switch (crev) {
6851099013bSjsg 			case 1:
6861099013bSjsg 			case 2:
6877ccd5a2cSjsg 				args.v1.usPixelClock = cpu_to_le16(clock / 10);
6881099013bSjsg 				args.v1.ucTransmitterID = radeon_encoder->encoder_id;
6891099013bSjsg 				args.v1.ucEncodeMode = encoder_mode;
6901099013bSjsg 				if (radeon_crtc->ss_enabled && radeon_crtc->ss.percentage)
6911099013bSjsg 					args.v1.ucConfig |=
6921099013bSjsg 						ADJUST_DISPLAY_CONFIG_SS_ENABLE;
6931099013bSjsg 
6941099013bSjsg 				atom_execute_table(rdev->mode_info.atom_context,
6951099013bSjsg 						   index, (uint32_t *)&args);
6961099013bSjsg 				adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
6971099013bSjsg 				break;
6981099013bSjsg 			case 3:
6997ccd5a2cSjsg 				args.v3.sInput.usPixelClock = cpu_to_le16(clock / 10);
7001099013bSjsg 				args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
7011099013bSjsg 				args.v3.sInput.ucEncodeMode = encoder_mode;
7021099013bSjsg 				args.v3.sInput.ucDispPllConfig = 0;
7031099013bSjsg 				if (radeon_crtc->ss_enabled && radeon_crtc->ss.percentage)
7041099013bSjsg 					args.v3.sInput.ucDispPllConfig |=
7051099013bSjsg 						DISPPLL_CONFIG_SS_ENABLE;
7061099013bSjsg 				if (ENCODER_MODE_IS_DP(encoder_mode)) {
7071099013bSjsg 					args.v3.sInput.ucDispPllConfig |=
7081099013bSjsg 						DISPPLL_CONFIG_COHERENT_MODE;
7091099013bSjsg 					/* 16200 or 27000 */
7101099013bSjsg 					args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
7111099013bSjsg 				} else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
7121099013bSjsg 					struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
7131099013bSjsg 					if (dig->coherent_mode)
7141099013bSjsg 						args.v3.sInput.ucDispPllConfig |=
7151099013bSjsg 							DISPPLL_CONFIG_COHERENT_MODE;
7161099013bSjsg 					if (is_duallink)
7171099013bSjsg 						args.v3.sInput.ucDispPllConfig |=
7181099013bSjsg 							DISPPLL_CONFIG_DUAL_LINK;
7191099013bSjsg 				}
7201099013bSjsg 				if (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
7211099013bSjsg 				    ENCODER_OBJECT_ID_NONE)
7221099013bSjsg 					args.v3.sInput.ucExtTransmitterID =
7231099013bSjsg 						radeon_encoder_get_dp_bridge_encoder_id(encoder);
7241099013bSjsg 				else
7251099013bSjsg 					args.v3.sInput.ucExtTransmitterID = 0;
7261099013bSjsg 
7271099013bSjsg 				atom_execute_table(rdev->mode_info.atom_context,
7281099013bSjsg 						   index, (uint32_t *)&args);
7291099013bSjsg 				adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
7301099013bSjsg 				if (args.v3.sOutput.ucRefDiv) {
7311099013bSjsg 					radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
7321099013bSjsg 					radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
7331099013bSjsg 					radeon_crtc->pll_reference_div = args.v3.sOutput.ucRefDiv;
7341099013bSjsg 				}
7351099013bSjsg 				if (args.v3.sOutput.ucPostDiv) {
7361099013bSjsg 					radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
7371099013bSjsg 					radeon_crtc->pll_flags |= RADEON_PLL_USE_POST_DIV;
7381099013bSjsg 					radeon_crtc->pll_post_div = args.v3.sOutput.ucPostDiv;
7391099013bSjsg 				}
7401099013bSjsg 				break;
7411099013bSjsg 			default:
7421099013bSjsg 				DRM_ERROR("Unknown table version %d %d\n", frev, crev);
7431099013bSjsg 				return adjusted_clock;
7441099013bSjsg 			}
7451099013bSjsg 			break;
7461099013bSjsg 		default:
7471099013bSjsg 			DRM_ERROR("Unknown table version %d %d\n", frev, crev);
7481099013bSjsg 			return adjusted_clock;
7491099013bSjsg 		}
7501099013bSjsg 	}
7511099013bSjsg 	return adjusted_clock;
7521099013bSjsg }
7531099013bSjsg 
7541099013bSjsg union set_pixel_clock {
7551099013bSjsg 	SET_PIXEL_CLOCK_PS_ALLOCATION base;
7561099013bSjsg 	PIXEL_CLOCK_PARAMETERS v1;
7571099013bSjsg 	PIXEL_CLOCK_PARAMETERS_V2 v2;
7581099013bSjsg 	PIXEL_CLOCK_PARAMETERS_V3 v3;
7591099013bSjsg 	PIXEL_CLOCK_PARAMETERS_V5 v5;
7601099013bSjsg 	PIXEL_CLOCK_PARAMETERS_V6 v6;
7611099013bSjsg };
7621099013bSjsg 
7631099013bSjsg /* on DCE5, make sure the voltage is high enough to support the
7641099013bSjsg  * required disp clk.
7651099013bSjsg  */
atombios_crtc_set_disp_eng_pll(struct radeon_device * rdev,u32 dispclk)7661099013bSjsg static void atombios_crtc_set_disp_eng_pll(struct radeon_device *rdev,
7671099013bSjsg 				    u32 dispclk)
7681099013bSjsg {
7691099013bSjsg 	u8 frev, crev;
7701099013bSjsg 	int index;
7711099013bSjsg 	union set_pixel_clock args;
7721099013bSjsg 
7731099013bSjsg 	memset(&args, 0, sizeof(args));
7741099013bSjsg 
7751099013bSjsg 	index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
7761099013bSjsg 	if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
7771099013bSjsg 				   &crev))
7781099013bSjsg 		return;
7791099013bSjsg 
7801099013bSjsg 	switch (frev) {
7811099013bSjsg 	case 1:
7821099013bSjsg 		switch (crev) {
7831099013bSjsg 		case 5:
7841099013bSjsg 			/* if the default dcpll clock is specified,
7851099013bSjsg 			 * SetPixelClock provides the dividers
7861099013bSjsg 			 */
7871099013bSjsg 			args.v5.ucCRTC = ATOM_CRTC_INVALID;
7881099013bSjsg 			args.v5.usPixelClock = cpu_to_le16(dispclk);
7891099013bSjsg 			args.v5.ucPpll = ATOM_DCPLL;
7901099013bSjsg 			break;
7911099013bSjsg 		case 6:
7921099013bSjsg 			/* if the default dcpll clock is specified,
7931099013bSjsg 			 * SetPixelClock provides the dividers
7941099013bSjsg 			 */
7951099013bSjsg 			args.v6.ulDispEngClkFreq = cpu_to_le32(dispclk);
7967ccd5a2cSjsg 			if (ASIC_IS_DCE61(rdev) || ASIC_IS_DCE8(rdev))
7971099013bSjsg 				args.v6.ucPpll = ATOM_EXT_PLL1;
7981099013bSjsg 			else if (ASIC_IS_DCE6(rdev))
7991099013bSjsg 				args.v6.ucPpll = ATOM_PPLL0;
8001099013bSjsg 			else
8011099013bSjsg 				args.v6.ucPpll = ATOM_DCPLL;
8021099013bSjsg 			break;
8031099013bSjsg 		default:
8041099013bSjsg 			DRM_ERROR("Unknown table version %d %d\n", frev, crev);
8051099013bSjsg 			return;
8061099013bSjsg 		}
8071099013bSjsg 		break;
8081099013bSjsg 	default:
8091099013bSjsg 		DRM_ERROR("Unknown table version %d %d\n", frev, crev);
8101099013bSjsg 		return;
8111099013bSjsg 	}
8121099013bSjsg 	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
8131099013bSjsg }
8141099013bSjsg 
atombios_crtc_program_pll(struct drm_crtc * crtc,u32 crtc_id,int pll_id,u32 encoder_mode,u32 encoder_id,u32 clock,u32 ref_div,u32 fb_div,u32 frac_fb_div,u32 post_div,int bpc,bool ss_enabled,struct radeon_atom_ss * ss)8151099013bSjsg static void atombios_crtc_program_pll(struct drm_crtc *crtc,
8161099013bSjsg 				      u32 crtc_id,
8171099013bSjsg 				      int pll_id,
8181099013bSjsg 				      u32 encoder_mode,
8191099013bSjsg 				      u32 encoder_id,
8201099013bSjsg 				      u32 clock,
8211099013bSjsg 				      u32 ref_div,
8221099013bSjsg 				      u32 fb_div,
8231099013bSjsg 				      u32 frac_fb_div,
8241099013bSjsg 				      u32 post_div,
8251099013bSjsg 				      int bpc,
8261099013bSjsg 				      bool ss_enabled,
8271099013bSjsg 				      struct radeon_atom_ss *ss)
8281099013bSjsg {
8291099013bSjsg 	struct drm_device *dev = crtc->dev;
8301099013bSjsg 	struct radeon_device *rdev = dev->dev_private;
8311099013bSjsg 	u8 frev, crev;
8321099013bSjsg 	int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
8331099013bSjsg 	union set_pixel_clock args;
8341099013bSjsg 
8351099013bSjsg 	memset(&args, 0, sizeof(args));
8361099013bSjsg 
8371099013bSjsg 	if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
8381099013bSjsg 				   &crev))
8391099013bSjsg 		return;
8401099013bSjsg 
8411099013bSjsg 	switch (frev) {
8421099013bSjsg 	case 1:
8431099013bSjsg 		switch (crev) {
8441099013bSjsg 		case 1:
8451099013bSjsg 			if (clock == ATOM_DISABLE)
8461099013bSjsg 				return;
8471099013bSjsg 			args.v1.usPixelClock = cpu_to_le16(clock / 10);
8481099013bSjsg 			args.v1.usRefDiv = cpu_to_le16(ref_div);
8491099013bSjsg 			args.v1.usFbDiv = cpu_to_le16(fb_div);
8501099013bSjsg 			args.v1.ucFracFbDiv = frac_fb_div;
8511099013bSjsg 			args.v1.ucPostDiv = post_div;
8521099013bSjsg 			args.v1.ucPpll = pll_id;
8531099013bSjsg 			args.v1.ucCRTC = crtc_id;
8541099013bSjsg 			args.v1.ucRefDivSrc = 1;
8551099013bSjsg 			break;
8561099013bSjsg 		case 2:
8571099013bSjsg 			args.v2.usPixelClock = cpu_to_le16(clock / 10);
8581099013bSjsg 			args.v2.usRefDiv = cpu_to_le16(ref_div);
8591099013bSjsg 			args.v2.usFbDiv = cpu_to_le16(fb_div);
8601099013bSjsg 			args.v2.ucFracFbDiv = frac_fb_div;
8611099013bSjsg 			args.v2.ucPostDiv = post_div;
8621099013bSjsg 			args.v2.ucPpll = pll_id;
8631099013bSjsg 			args.v2.ucCRTC = crtc_id;
8641099013bSjsg 			args.v2.ucRefDivSrc = 1;
8651099013bSjsg 			break;
8661099013bSjsg 		case 3:
8671099013bSjsg 			args.v3.usPixelClock = cpu_to_le16(clock / 10);
8681099013bSjsg 			args.v3.usRefDiv = cpu_to_le16(ref_div);
8691099013bSjsg 			args.v3.usFbDiv = cpu_to_le16(fb_div);
8701099013bSjsg 			args.v3.ucFracFbDiv = frac_fb_div;
8711099013bSjsg 			args.v3.ucPostDiv = post_div;
8721099013bSjsg 			args.v3.ucPpll = pll_id;
8731099013bSjsg 			if (crtc_id == ATOM_CRTC2)
8741099013bSjsg 				args.v3.ucMiscInfo = PIXEL_CLOCK_MISC_CRTC_SEL_CRTC2;
8751099013bSjsg 			else
8761099013bSjsg 				args.v3.ucMiscInfo = PIXEL_CLOCK_MISC_CRTC_SEL_CRTC1;
8771099013bSjsg 			if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
8781099013bSjsg 				args.v3.ucMiscInfo |= PIXEL_CLOCK_MISC_REF_DIV_SRC;
8791099013bSjsg 			args.v3.ucTransmitterId = encoder_id;
8801099013bSjsg 			args.v3.ucEncoderMode = encoder_mode;
8811099013bSjsg 			break;
8821099013bSjsg 		case 5:
8831099013bSjsg 			args.v5.ucCRTC = crtc_id;
8841099013bSjsg 			args.v5.usPixelClock = cpu_to_le16(clock / 10);
8851099013bSjsg 			args.v5.ucRefDiv = ref_div;
8861099013bSjsg 			args.v5.usFbDiv = cpu_to_le16(fb_div);
8871099013bSjsg 			args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
8881099013bSjsg 			args.v5.ucPostDiv = post_div;
8891099013bSjsg 			args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
8901099013bSjsg 			if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
8911099013bSjsg 				args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_REF_DIV_SRC;
89278e2d0abSjsg 			if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
8931099013bSjsg 				switch (bpc) {
8941099013bSjsg 				case 8:
8951099013bSjsg 				default:
8961099013bSjsg 					args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_24BPP;
8971099013bSjsg 					break;
8981099013bSjsg 				case 10:
8997ccd5a2cSjsg 					/* yes this is correct, the atom define is wrong */
9007ccd5a2cSjsg 					args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_32BPP;
9017ccd5a2cSjsg 					break;
9027ccd5a2cSjsg 				case 12:
9037ccd5a2cSjsg 					/* yes this is correct, the atom define is wrong */
9041099013bSjsg 					args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_30BPP;
9051099013bSjsg 					break;
9061099013bSjsg 				}
90778e2d0abSjsg 			}
9081099013bSjsg 			args.v5.ucTransmitterID = encoder_id;
9091099013bSjsg 			args.v5.ucEncoderMode = encoder_mode;
9101099013bSjsg 			args.v5.ucPpll = pll_id;
9111099013bSjsg 			break;
9121099013bSjsg 		case 6:
9131099013bSjsg 			args.v6.ulDispEngClkFreq = cpu_to_le32(crtc_id << 24 | clock / 10);
9141099013bSjsg 			args.v6.ucRefDiv = ref_div;
9151099013bSjsg 			args.v6.usFbDiv = cpu_to_le16(fb_div);
9161099013bSjsg 			args.v6.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
9171099013bSjsg 			args.v6.ucPostDiv = post_div;
9181099013bSjsg 			args.v6.ucMiscInfo = 0; /* HDMI depth, etc. */
9191099013bSjsg 			if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
9201099013bSjsg 				args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_REF_DIV_SRC;
92178e2d0abSjsg 			if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
9221099013bSjsg 				switch (bpc) {
9231099013bSjsg 				case 8:
9241099013bSjsg 				default:
9251099013bSjsg 					args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_24BPP;
9261099013bSjsg 					break;
9271099013bSjsg 				case 10:
9287ccd5a2cSjsg 					args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_30BPP_V6;
9291099013bSjsg 					break;
9301099013bSjsg 				case 12:
9317ccd5a2cSjsg 					args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_36BPP_V6;
9321099013bSjsg 					break;
9331099013bSjsg 				case 16:
9341099013bSjsg 					args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_48BPP;
9351099013bSjsg 					break;
9361099013bSjsg 				}
93778e2d0abSjsg 			}
9381099013bSjsg 			args.v6.ucTransmitterID = encoder_id;
9391099013bSjsg 			args.v6.ucEncoderMode = encoder_mode;
9401099013bSjsg 			args.v6.ucPpll = pll_id;
9411099013bSjsg 			break;
9421099013bSjsg 		default:
9431099013bSjsg 			DRM_ERROR("Unknown table version %d %d\n", frev, crev);
9441099013bSjsg 			return;
9451099013bSjsg 		}
9461099013bSjsg 		break;
9471099013bSjsg 	default:
9481099013bSjsg 		DRM_ERROR("Unknown table version %d %d\n", frev, crev);
9491099013bSjsg 		return;
9501099013bSjsg 	}
9511099013bSjsg 
9521099013bSjsg 	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
9531099013bSjsg }
9541099013bSjsg 
atombios_crtc_prepare_pll(struct drm_crtc * crtc,struct drm_display_mode * mode)9551099013bSjsg static bool atombios_crtc_prepare_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
9561099013bSjsg {
9571099013bSjsg 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
9581099013bSjsg 	struct drm_device *dev = crtc->dev;
9591099013bSjsg 	struct radeon_device *rdev = dev->dev_private;
9601099013bSjsg 	struct radeon_encoder *radeon_encoder =
9611099013bSjsg 		to_radeon_encoder(radeon_crtc->encoder);
9621099013bSjsg 	int encoder_mode = atombios_get_encoder_mode(radeon_crtc->encoder);
9631099013bSjsg 
9641099013bSjsg 	radeon_crtc->bpc = 8;
9651099013bSjsg 	radeon_crtc->ss_enabled = false;
9661099013bSjsg 
9671bb76ff1Sjsg 	if ((radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
9681099013bSjsg 	    (radeon_encoder_get_dp_bridge_encoder_id(radeon_crtc->encoder) != ENCODER_OBJECT_ID_NONE)) {
9691099013bSjsg 		struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
9701099013bSjsg 		struct drm_connector *connector =
9711099013bSjsg 			radeon_get_connector_for_encoder(radeon_crtc->encoder);
9721099013bSjsg 		struct radeon_connector *radeon_connector =
9731099013bSjsg 			to_radeon_connector(connector);
9741099013bSjsg 		struct radeon_connector_atom_dig *dig_connector =
9751099013bSjsg 			radeon_connector->con_priv;
9761099013bSjsg 		int dp_clock;
9777ccd5a2cSjsg 
9787ccd5a2cSjsg 		/* Assign mode clock for hdmi deep color max clock limit check */
9797ccd5a2cSjsg 		radeon_connector->pixelclock_for_modeset = mode->clock;
9801099013bSjsg 		radeon_crtc->bpc = radeon_get_monitor_bpc(connector);
9811099013bSjsg 
9821099013bSjsg 		switch (encoder_mode) {
9831099013bSjsg 		case ATOM_ENCODER_MODE_DP_MST:
9841099013bSjsg 		case ATOM_ENCODER_MODE_DP:
9851099013bSjsg 			/* DP/eDP */
9861099013bSjsg 			dp_clock = dig_connector->dp_clock / 10;
9871099013bSjsg 			if (ASIC_IS_DCE4(rdev))
9881099013bSjsg 				radeon_crtc->ss_enabled =
9891099013bSjsg 					radeon_atombios_get_asic_ss_info(rdev, &radeon_crtc->ss,
9901099013bSjsg 									 ASIC_INTERNAL_SS_ON_DP,
9911099013bSjsg 									 dp_clock);
9921099013bSjsg 			else {
9931099013bSjsg 				if (dp_clock == 16200) {
9941099013bSjsg 					radeon_crtc->ss_enabled =
9951099013bSjsg 						radeon_atombios_get_ppll_ss_info(rdev,
9961099013bSjsg 										 &radeon_crtc->ss,
9971099013bSjsg 										 ATOM_DP_SS_ID2);
9981099013bSjsg 					if (!radeon_crtc->ss_enabled)
9991099013bSjsg 						radeon_crtc->ss_enabled =
10001099013bSjsg 							radeon_atombios_get_ppll_ss_info(rdev,
10011099013bSjsg 											 &radeon_crtc->ss,
10021099013bSjsg 											 ATOM_DP_SS_ID1);
1003d3ec4b08Sjsg 				} else {
10041099013bSjsg 					radeon_crtc->ss_enabled =
10051099013bSjsg 						radeon_atombios_get_ppll_ss_info(rdev,
10061099013bSjsg 										 &radeon_crtc->ss,
10071099013bSjsg 										 ATOM_DP_SS_ID1);
10081099013bSjsg 				}
1009d3ec4b08Sjsg 				/* disable spread spectrum on DCE3 DP */
1010d3ec4b08Sjsg 				radeon_crtc->ss_enabled = false;
1011d3ec4b08Sjsg 			}
10121099013bSjsg 			break;
10131099013bSjsg 		case ATOM_ENCODER_MODE_LVDS:
10141099013bSjsg 			if (ASIC_IS_DCE4(rdev))
10151099013bSjsg 				radeon_crtc->ss_enabled =
10161099013bSjsg 					radeon_atombios_get_asic_ss_info(rdev,
10171099013bSjsg 									 &radeon_crtc->ss,
10181099013bSjsg 									 dig->lcd_ss_id,
10191099013bSjsg 									 mode->clock / 10);
10201099013bSjsg 			else
10211099013bSjsg 				radeon_crtc->ss_enabled =
10221099013bSjsg 					radeon_atombios_get_ppll_ss_info(rdev,
10231099013bSjsg 									 &radeon_crtc->ss,
10241099013bSjsg 									 dig->lcd_ss_id);
10251099013bSjsg 			break;
10261099013bSjsg 		case ATOM_ENCODER_MODE_DVI:
10271099013bSjsg 			if (ASIC_IS_DCE4(rdev))
10281099013bSjsg 				radeon_crtc->ss_enabled =
10291099013bSjsg 					radeon_atombios_get_asic_ss_info(rdev,
10301099013bSjsg 									 &radeon_crtc->ss,
10311099013bSjsg 									 ASIC_INTERNAL_SS_ON_TMDS,
10321099013bSjsg 									 mode->clock / 10);
10331099013bSjsg 			break;
10341099013bSjsg 		case ATOM_ENCODER_MODE_HDMI:
10351099013bSjsg 			if (ASIC_IS_DCE4(rdev))
10361099013bSjsg 				radeon_crtc->ss_enabled =
10371099013bSjsg 					radeon_atombios_get_asic_ss_info(rdev,
10381099013bSjsg 									 &radeon_crtc->ss,
10391099013bSjsg 									 ASIC_INTERNAL_SS_ON_HDMI,
10401099013bSjsg 									 mode->clock / 10);
10411099013bSjsg 			break;
10421099013bSjsg 		default:
10431099013bSjsg 			break;
10441099013bSjsg 		}
10451099013bSjsg 	}
10461099013bSjsg 
10471099013bSjsg 	/* adjust pixel clock as needed */
10481099013bSjsg 	radeon_crtc->adjusted_clock = atombios_adjust_pll(crtc, mode);
10491099013bSjsg 
10501099013bSjsg 	return true;
10511099013bSjsg }
10521099013bSjsg 
atombios_crtc_set_pll(struct drm_crtc * crtc,struct drm_display_mode * mode)10531099013bSjsg static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
10541099013bSjsg {
10551099013bSjsg 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
10561099013bSjsg 	struct drm_device *dev = crtc->dev;
10571099013bSjsg 	struct radeon_device *rdev = dev->dev_private;
10581099013bSjsg 	struct radeon_encoder *radeon_encoder =
10591099013bSjsg 		to_radeon_encoder(radeon_crtc->encoder);
10601099013bSjsg 	u32 pll_clock = mode->clock;
10617ccd5a2cSjsg 	u32 clock = mode->clock;
10621099013bSjsg 	u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
10631099013bSjsg 	struct radeon_pll *pll;
10641099013bSjsg 	int encoder_mode = atombios_get_encoder_mode(radeon_crtc->encoder);
10651099013bSjsg 
10667ccd5a2cSjsg 	/* pass the actual clock to atombios_crtc_program_pll for DCE5,6 for HDMI */
10677ccd5a2cSjsg 	if (ASIC_IS_DCE5(rdev) &&
10687ccd5a2cSjsg 	    (encoder_mode == ATOM_ENCODER_MODE_HDMI) &&
10697ccd5a2cSjsg 	    (radeon_crtc->bpc > 8))
10707ccd5a2cSjsg 		clock = radeon_crtc->adjusted_clock;
10717ccd5a2cSjsg 
10721099013bSjsg 	switch (radeon_crtc->pll_id) {
10731099013bSjsg 	case ATOM_PPLL1:
10741099013bSjsg 		pll = &rdev->clock.p1pll;
10751099013bSjsg 		break;
10761099013bSjsg 	case ATOM_PPLL2:
10771099013bSjsg 		pll = &rdev->clock.p2pll;
10781099013bSjsg 		break;
10791099013bSjsg 	case ATOM_DCPLL:
10801099013bSjsg 	case ATOM_PPLL_INVALID:
10811099013bSjsg 	default:
10821099013bSjsg 		pll = &rdev->clock.dcpll;
10831099013bSjsg 		break;
10841099013bSjsg 	}
10851099013bSjsg 
10861099013bSjsg 	/* update pll params */
10871099013bSjsg 	pll->flags = radeon_crtc->pll_flags;
10881099013bSjsg 	pll->reference_div = radeon_crtc->pll_reference_div;
10891099013bSjsg 	pll->post_div = radeon_crtc->pll_post_div;
10901099013bSjsg 
10911099013bSjsg 	if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
10921099013bSjsg 		/* TV seems to prefer the legacy algo on some boards */
10931099013bSjsg 		radeon_compute_pll_legacy(pll, radeon_crtc->adjusted_clock, &pll_clock,
10941099013bSjsg 					  &fb_div, &frac_fb_div, &ref_div, &post_div);
10951099013bSjsg 	else if (ASIC_IS_AVIVO(rdev))
10961099013bSjsg 		radeon_compute_pll_avivo(pll, radeon_crtc->adjusted_clock, &pll_clock,
10971099013bSjsg 					 &fb_div, &frac_fb_div, &ref_div, &post_div);
10981099013bSjsg 	else
10991099013bSjsg 		radeon_compute_pll_legacy(pll, radeon_crtc->adjusted_clock, &pll_clock,
11001099013bSjsg 					  &fb_div, &frac_fb_div, &ref_div, &post_div);
11011099013bSjsg 
11021099013bSjsg 	atombios_crtc_program_ss(rdev, ATOM_DISABLE, radeon_crtc->pll_id,
11031099013bSjsg 				 radeon_crtc->crtc_id, &radeon_crtc->ss);
11041099013bSjsg 
11051099013bSjsg 	atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
11067ccd5a2cSjsg 				  encoder_mode, radeon_encoder->encoder_id, clock,
11071099013bSjsg 				  ref_div, fb_div, frac_fb_div, post_div,
11081099013bSjsg 				  radeon_crtc->bpc, radeon_crtc->ss_enabled, &radeon_crtc->ss);
11091099013bSjsg 
11101099013bSjsg 	if (radeon_crtc->ss_enabled) {
11111099013bSjsg 		/* calculate ss amount and step size */
11121099013bSjsg 		if (ASIC_IS_DCE4(rdev)) {
11131099013bSjsg 			u32 step_size;
11147ccd5a2cSjsg 			u32 amount = (((fb_div * 10) + frac_fb_div) *
11157ccd5a2cSjsg 				      (u32)radeon_crtc->ss.percentage) /
11167ccd5a2cSjsg 				(100 * (u32)radeon_crtc->ss.percentage_divider);
11171099013bSjsg 			radeon_crtc->ss.amount = (amount / 10) & ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK;
11181099013bSjsg 			radeon_crtc->ss.amount |= ((amount - (amount / 10)) << ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT) &
11191099013bSjsg 				ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK;
11201099013bSjsg 			if (radeon_crtc->ss.type & ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD)
11217ccd5a2cSjsg 				step_size = (4 * amount * ref_div * ((u32)radeon_crtc->ss.rate * 2048)) /
11221099013bSjsg 					(125 * 25 * pll->reference_freq / 100);
11231099013bSjsg 			else
11247ccd5a2cSjsg 				step_size = (2 * amount * ref_div * ((u32)radeon_crtc->ss.rate * 2048)) /
11251099013bSjsg 					(125 * 25 * pll->reference_freq / 100);
11261099013bSjsg 			radeon_crtc->ss.step = step_size;
11271099013bSjsg 		}
11281099013bSjsg 
11291099013bSjsg 		atombios_crtc_program_ss(rdev, ATOM_ENABLE, radeon_crtc->pll_id,
11301099013bSjsg 					 radeon_crtc->crtc_id, &radeon_crtc->ss);
11311099013bSjsg 	}
11321099013bSjsg }
11331099013bSjsg 
dce4_crtc_do_set_base(struct drm_crtc * crtc,struct drm_framebuffer * fb,int x,int y,int atomic)11341099013bSjsg static int dce4_crtc_do_set_base(struct drm_crtc *crtc,
11351099013bSjsg 				 struct drm_framebuffer *fb,
11361099013bSjsg 				 int x, int y, int atomic)
11371099013bSjsg {
11381099013bSjsg 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
11391099013bSjsg 	struct drm_device *dev = crtc->dev;
11401099013bSjsg 	struct radeon_device *rdev = dev->dev_private;
11411099013bSjsg 	struct drm_framebuffer *target_fb;
11424a5d3272Skettenis 	struct drm_gem_object *obj;
11431099013bSjsg 	struct radeon_bo *rbo;
11441099013bSjsg 	uint64_t fb_location;
11451099013bSjsg 	uint32_t fb_format, fb_pitch_pixels, tiling_flags;
11461099013bSjsg 	unsigned bankw, bankh, mtaspect, tile_split;
11471099013bSjsg 	u32 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_NONE);
11481099013bSjsg 	u32 tmp, viewport_w, viewport_h;
11491099013bSjsg 	int r;
11507ccd5a2cSjsg 	bool bypass_lut = false;
11511099013bSjsg 
11521099013bSjsg 	/* no fb bound */
11533253c27bSkettenis 	if (!atomic && !crtc->primary->fb) {
11541099013bSjsg 		DRM_DEBUG_KMS("No FB bound\n");
11551099013bSjsg 		return 0;
11561099013bSjsg 	}
11571099013bSjsg 
11587f4dd379Sjsg 	if (atomic)
11591099013bSjsg 		target_fb = fb;
11607f4dd379Sjsg 	else
11613253c27bSkettenis 		target_fb = crtc->primary->fb;
11621099013bSjsg 
11631099013bSjsg 	/* If atomic, assume fb object is pinned & idle & fenced and
11641099013bSjsg 	 * just update base pointers
11651099013bSjsg 	 */
11667f4dd379Sjsg 	obj = target_fb->obj[0];
11671099013bSjsg 	rbo = gem_to_radeon_bo(obj);
11681099013bSjsg 	r = radeon_bo_reserve(rbo, false);
11691099013bSjsg 	if (unlikely(r != 0))
11701099013bSjsg 		return r;
11711099013bSjsg 
11721099013bSjsg 	if (atomic)
11731099013bSjsg 		fb_location = radeon_bo_gpu_offset(rbo);
11741099013bSjsg 	else {
11751099013bSjsg 		r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
11761099013bSjsg 		if (unlikely(r != 0)) {
11771099013bSjsg 			radeon_bo_unreserve(rbo);
11781099013bSjsg 			return -EINVAL;
11791099013bSjsg 		}
11801099013bSjsg 	}
11811099013bSjsg 
11821099013bSjsg 	radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
11831099013bSjsg 	radeon_bo_unreserve(rbo);
11841099013bSjsg 
11857f4dd379Sjsg 	switch (target_fb->format->format) {
11867ccd5a2cSjsg 	case DRM_FORMAT_C8:
11871099013bSjsg 		fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
11881099013bSjsg 			     EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
11891099013bSjsg 		break;
11907ccd5a2cSjsg 	case DRM_FORMAT_XRGB4444:
11917ccd5a2cSjsg 	case DRM_FORMAT_ARGB4444:
11927ccd5a2cSjsg 		fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
11937ccd5a2cSjsg 			     EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB4444));
11947ccd5a2cSjsg #ifdef __BIG_ENDIAN
11957ccd5a2cSjsg 		fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
11967ccd5a2cSjsg #endif
11977ccd5a2cSjsg 		break;
11987ccd5a2cSjsg 	case DRM_FORMAT_XRGB1555:
11997ccd5a2cSjsg 	case DRM_FORMAT_ARGB1555:
12001099013bSjsg 		fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
12011099013bSjsg 			     EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
12027ccd5a2cSjsg #ifdef __BIG_ENDIAN
12037ccd5a2cSjsg 		fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
12047ccd5a2cSjsg #endif
12051099013bSjsg 		break;
12067ccd5a2cSjsg 	case DRM_FORMAT_BGRX5551:
12077ccd5a2cSjsg 	case DRM_FORMAT_BGRA5551:
12087ccd5a2cSjsg 		fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
12097ccd5a2cSjsg 			     EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_BGRA5551));
12107ccd5a2cSjsg #ifdef __BIG_ENDIAN
12117ccd5a2cSjsg 		fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
12127ccd5a2cSjsg #endif
12137ccd5a2cSjsg 		break;
12147ccd5a2cSjsg 	case DRM_FORMAT_RGB565:
12151099013bSjsg 		fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
12161099013bSjsg 			     EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
12171099013bSjsg #ifdef __BIG_ENDIAN
12181099013bSjsg 		fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
12191099013bSjsg #endif
12201099013bSjsg 		break;
12217ccd5a2cSjsg 	case DRM_FORMAT_XRGB8888:
12227ccd5a2cSjsg 	case DRM_FORMAT_ARGB8888:
12231099013bSjsg 		fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
12241099013bSjsg 			     EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
12251099013bSjsg #ifdef __BIG_ENDIAN
12261099013bSjsg 		fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
12271099013bSjsg #endif
12281099013bSjsg 		break;
12297ccd5a2cSjsg 	case DRM_FORMAT_XRGB2101010:
12307ccd5a2cSjsg 	case DRM_FORMAT_ARGB2101010:
12317ccd5a2cSjsg 		fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
12327ccd5a2cSjsg 			     EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB2101010));
12337ccd5a2cSjsg #ifdef __BIG_ENDIAN
12347ccd5a2cSjsg 		fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
12357ccd5a2cSjsg #endif
12367ccd5a2cSjsg 		/* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
12377ccd5a2cSjsg 		bypass_lut = true;
12387ccd5a2cSjsg 		break;
12397ccd5a2cSjsg 	case DRM_FORMAT_BGRX1010102:
12407ccd5a2cSjsg 	case DRM_FORMAT_BGRA1010102:
12417ccd5a2cSjsg 		fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
12427ccd5a2cSjsg 			     EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_BGRA1010102));
12437ccd5a2cSjsg #ifdef __BIG_ENDIAN
12447ccd5a2cSjsg 		fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
12457ccd5a2cSjsg #endif
12467ccd5a2cSjsg 		/* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
12477ccd5a2cSjsg 		bypass_lut = true;
12487ccd5a2cSjsg 		break;
1249c349dbc7Sjsg 	case DRM_FORMAT_XBGR8888:
1250c349dbc7Sjsg 	case DRM_FORMAT_ABGR8888:
1251c349dbc7Sjsg 		fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
1252c349dbc7Sjsg 			     EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
1253c349dbc7Sjsg 		fb_swap = (EVERGREEN_GRPH_RED_CROSSBAR(EVERGREEN_GRPH_RED_SEL_B) |
1254c349dbc7Sjsg 			   EVERGREEN_GRPH_BLUE_CROSSBAR(EVERGREEN_GRPH_BLUE_SEL_R));
1255c349dbc7Sjsg #ifdef __BIG_ENDIAN
1256c349dbc7Sjsg 		fb_swap |= EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
1257c349dbc7Sjsg #endif
1258c349dbc7Sjsg 		break;
12591099013bSjsg 	default:
12605ca02815Sjsg 		DRM_ERROR("Unsupported screen format %p4cc\n",
12615ca02815Sjsg 			  &target_fb->format->format);
12621099013bSjsg 		return -EINVAL;
12631099013bSjsg 	}
12641099013bSjsg 
12651099013bSjsg 	if (tiling_flags & RADEON_TILING_MACRO) {
12667ccd5a2cSjsg 		evergreen_tiling_fields(tiling_flags, &bankw, &bankh, &mtaspect, &tile_split);
12677ccd5a2cSjsg 
12687ccd5a2cSjsg 		/* Set NUM_BANKS. */
12697ccd5a2cSjsg 		if (rdev->family >= CHIP_TAHITI) {
12707ccd5a2cSjsg 			unsigned index, num_banks;
12717ccd5a2cSjsg 
12727ccd5a2cSjsg 			if (rdev->family >= CHIP_BONAIRE) {
12737ccd5a2cSjsg 				unsigned tileb, tile_split_bytes;
12747ccd5a2cSjsg 
12757ccd5a2cSjsg 				/* Calculate the macrotile mode index. */
12767ccd5a2cSjsg 				tile_split_bytes = 64 << tile_split;
12777f4dd379Sjsg 				tileb = 8 * 8 * target_fb->format->cpp[0];
12787ccd5a2cSjsg 				tileb = min(tile_split_bytes, tileb);
12797ccd5a2cSjsg 
12807ccd5a2cSjsg 				for (index = 0; tileb > 64; index++)
12817ccd5a2cSjsg 					tileb >>= 1;
12827ccd5a2cSjsg 
12837ccd5a2cSjsg 				if (index >= 16) {
12847ccd5a2cSjsg 					DRM_ERROR("Wrong screen bpp (%u) or tile split (%u)\n",
12857f4dd379Sjsg 						  target_fb->format->cpp[0] * 8,
12867f4dd379Sjsg 						  tile_split);
12877ccd5a2cSjsg 					return -EINVAL;
12887ccd5a2cSjsg 				}
12897ccd5a2cSjsg 
12907ccd5a2cSjsg 				num_banks = (rdev->config.cik.macrotile_mode_array[index] >> 6) & 0x3;
12917ccd5a2cSjsg 			} else {
12927f4dd379Sjsg 				switch (target_fb->format->cpp[0] * 8) {
12937ccd5a2cSjsg 				case 8:
12947ccd5a2cSjsg 					index = 10;
12957ccd5a2cSjsg 					break;
12967ccd5a2cSjsg 				case 16:
12977ccd5a2cSjsg 					index = SI_TILE_MODE_COLOR_2D_SCANOUT_16BPP;
12987ccd5a2cSjsg 					break;
12997ccd5a2cSjsg 				default:
13007ccd5a2cSjsg 				case 32:
13017ccd5a2cSjsg 					index = SI_TILE_MODE_COLOR_2D_SCANOUT_32BPP;
13027ccd5a2cSjsg 					break;
13037ccd5a2cSjsg 				}
13047ccd5a2cSjsg 
13057ccd5a2cSjsg 				num_banks = (rdev->config.si.tile_mode_array[index] >> 20) & 0x3;
13067ccd5a2cSjsg 			}
13077ccd5a2cSjsg 
13087ccd5a2cSjsg 			fb_format |= EVERGREEN_GRPH_NUM_BANKS(num_banks);
13097ccd5a2cSjsg 		} else {
13107ccd5a2cSjsg 			/* NI and older. */
13117ccd5a2cSjsg 			if (rdev->family >= CHIP_CAYMAN)
13121099013bSjsg 				tmp = rdev->config.cayman.tile_config;
13131099013bSjsg 			else
13141099013bSjsg 				tmp = rdev->config.evergreen.tile_config;
13151099013bSjsg 
13161099013bSjsg 			switch ((tmp & 0xf0) >> 4) {
13171099013bSjsg 			case 0: /* 4 banks */
13181099013bSjsg 				fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_4_BANK);
13191099013bSjsg 				break;
13201099013bSjsg 			case 1: /* 8 banks */
13211099013bSjsg 			default:
13221099013bSjsg 				fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_8_BANK);
13231099013bSjsg 				break;
13241099013bSjsg 			case 2: /* 16 banks */
13251099013bSjsg 				fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_16_BANK);
13261099013bSjsg 				break;
13271099013bSjsg 			}
13287ccd5a2cSjsg 		}
13291099013bSjsg 
13301099013bSjsg 		fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
13311099013bSjsg 		fb_format |= EVERGREEN_GRPH_TILE_SPLIT(tile_split);
13321099013bSjsg 		fb_format |= EVERGREEN_GRPH_BANK_WIDTH(bankw);
13331099013bSjsg 		fb_format |= EVERGREEN_GRPH_BANK_HEIGHT(bankh);
13341099013bSjsg 		fb_format |= EVERGREEN_GRPH_MACRO_TILE_ASPECT(mtaspect);
13357ccd5a2cSjsg 		if (rdev->family >= CHIP_BONAIRE) {
13367ccd5a2cSjsg 			/* XXX need to know more about the surface tiling mode */
13377ccd5a2cSjsg 			fb_format |= CIK_GRPH_MICRO_TILE_MODE(CIK_DISPLAY_MICRO_TILING);
13387ccd5a2cSjsg 		}
13391099013bSjsg 	} else if (tiling_flags & RADEON_TILING_MICRO)
13401099013bSjsg 		fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
13411099013bSjsg 
13427ccd5a2cSjsg 	if (rdev->family >= CHIP_BONAIRE) {
13437ccd5a2cSjsg 		/* Read the pipe config from the 2D TILED SCANOUT mode.
13447ccd5a2cSjsg 		 * It should be the same for the other modes too, but not all
13457ccd5a2cSjsg 		 * modes set the pipe config field. */
13467ccd5a2cSjsg 		u32 pipe_config = (rdev->config.cik.tile_mode_array[10] >> 6) & 0x1f;
13477ccd5a2cSjsg 
13487ccd5a2cSjsg 		fb_format |= CIK_GRPH_PIPE_CONFIG(pipe_config);
13497ccd5a2cSjsg 	} else if ((rdev->family == CHIP_TAHITI) ||
13501099013bSjsg 		   (rdev->family == CHIP_PITCAIRN))
13511099013bSjsg 		fb_format |= SI_GRPH_PIPE_CONFIG(SI_ADDR_SURF_P8_32x32_8x16);
13527ccd5a2cSjsg 	else if ((rdev->family == CHIP_VERDE) ||
13537ccd5a2cSjsg 		 (rdev->family == CHIP_OLAND) ||
13547ccd5a2cSjsg 		 (rdev->family == CHIP_HAINAN)) /* for completeness.  HAINAN has no display hw */
13551099013bSjsg 		fb_format |= SI_GRPH_PIPE_CONFIG(SI_ADDR_SURF_P4_8x16);
13561099013bSjsg 
13571099013bSjsg 	switch (radeon_crtc->crtc_id) {
13581099013bSjsg 	case 0:
13591099013bSjsg 		WREG32(AVIVO_D1VGA_CONTROL, 0);
13601099013bSjsg 		break;
13611099013bSjsg 	case 1:
13621099013bSjsg 		WREG32(AVIVO_D2VGA_CONTROL, 0);
13631099013bSjsg 		break;
13641099013bSjsg 	case 2:
13651099013bSjsg 		WREG32(EVERGREEN_D3VGA_CONTROL, 0);
13661099013bSjsg 		break;
13671099013bSjsg 	case 3:
13681099013bSjsg 		WREG32(EVERGREEN_D4VGA_CONTROL, 0);
13691099013bSjsg 		break;
13701099013bSjsg 	case 4:
13711099013bSjsg 		WREG32(EVERGREEN_D5VGA_CONTROL, 0);
13721099013bSjsg 		break;
13731099013bSjsg 	case 5:
13741099013bSjsg 		WREG32(EVERGREEN_D6VGA_CONTROL, 0);
13751099013bSjsg 		break;
13761099013bSjsg 	default:
13771099013bSjsg 		break;
13781099013bSjsg 	}
13791099013bSjsg 
13807f4dd379Sjsg 	/* Make sure surface address is updated at vertical blank rather than
13817f4dd379Sjsg 	 * horizontal blank
13827f4dd379Sjsg 	 */
13837f4dd379Sjsg 	WREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, 0);
13847f4dd379Sjsg 
13851099013bSjsg 	WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
13861099013bSjsg 	       upper_32_bits(fb_location));
13871099013bSjsg 	WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
13881099013bSjsg 	       upper_32_bits(fb_location));
13891099013bSjsg 	WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
13901099013bSjsg 	       (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
13911099013bSjsg 	WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
13921099013bSjsg 	       (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
13931099013bSjsg 	WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
13941099013bSjsg 	WREG32(EVERGREEN_GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
13951099013bSjsg 
13967ccd5a2cSjsg 	/*
13977ccd5a2cSjsg 	 * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
13987ccd5a2cSjsg 	 * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
13997ccd5a2cSjsg 	 * retain the full precision throughout the pipeline.
14007ccd5a2cSjsg 	 */
14017ccd5a2cSjsg 	WREG32_P(EVERGREEN_GRPH_LUT_10BIT_BYPASS_CONTROL + radeon_crtc->crtc_offset,
14027ccd5a2cSjsg 		 (bypass_lut ? EVERGREEN_LUT_10BIT_BYPASS_EN : 0),
14037ccd5a2cSjsg 		 ~EVERGREEN_LUT_10BIT_BYPASS_EN);
14047ccd5a2cSjsg 
14057ccd5a2cSjsg 	if (bypass_lut)
14067ccd5a2cSjsg 		DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
14077ccd5a2cSjsg 
14081099013bSjsg 	WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
14091099013bSjsg 	WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
14101099013bSjsg 	WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
14111099013bSjsg 	WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
14121099013bSjsg 	WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
14131099013bSjsg 	WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
14141099013bSjsg 
14157f4dd379Sjsg 	fb_pitch_pixels = target_fb->pitches[0] / target_fb->format->cpp[0];
14161099013bSjsg 	WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
14171099013bSjsg 	WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
14181099013bSjsg 
14197ccd5a2cSjsg 	if (rdev->family >= CHIP_BONAIRE)
14207ccd5a2cSjsg 		WREG32(CIK_LB_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
14217ccd5a2cSjsg 		       target_fb->height);
14227ccd5a2cSjsg 	else
14231099013bSjsg 		WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
14241099013bSjsg 		       target_fb->height);
14251099013bSjsg 	x &= ~3;
14261099013bSjsg 	y &= ~1;
14271099013bSjsg 	WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
14281099013bSjsg 	       (x << 16) | y);
14291099013bSjsg 	viewport_w = crtc->mode.hdisplay;
14301099013bSjsg 	viewport_h = (crtc->mode.vdisplay + 1) & ~1;
14317ccd5a2cSjsg 	if ((rdev->family >= CHIP_BONAIRE) &&
14327ccd5a2cSjsg 	    (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE))
14337ccd5a2cSjsg 		viewport_h *= 2;
14341099013bSjsg 	WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
14351099013bSjsg 	       (viewport_w << 16) | viewport_h);
14361099013bSjsg 
14377f4dd379Sjsg 	/* set pageflip to happen anywhere in vblank interval */
14387f4dd379Sjsg 	WREG32(EVERGREEN_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
14391099013bSjsg 
14403253c27bSkettenis 	if (!atomic && fb && fb != crtc->primary->fb) {
14417f4dd379Sjsg 		rbo = gem_to_radeon_bo(fb->obj[0]);
14421099013bSjsg 		r = radeon_bo_reserve(rbo, false);
14431099013bSjsg 		if (unlikely(r != 0))
14441099013bSjsg 			return r;
14451099013bSjsg 		radeon_bo_unpin(rbo);
14461099013bSjsg 		radeon_bo_unreserve(rbo);
14471099013bSjsg 	}
14481099013bSjsg 
14491099013bSjsg 	/* Bytes per pixel may have changed */
14501099013bSjsg 	radeon_bandwidth_update(rdev);
14511099013bSjsg 
14521099013bSjsg 	return 0;
14531099013bSjsg }
14541099013bSjsg 
avivo_crtc_do_set_base(struct drm_crtc * crtc,struct drm_framebuffer * fb,int x,int y,int atomic)14551099013bSjsg static int avivo_crtc_do_set_base(struct drm_crtc *crtc,
14561099013bSjsg 				  struct drm_framebuffer *fb,
14571099013bSjsg 				  int x, int y, int atomic)
14581099013bSjsg {
14591099013bSjsg 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
14601099013bSjsg 	struct drm_device *dev = crtc->dev;
14611099013bSjsg 	struct radeon_device *rdev = dev->dev_private;
14624a5d3272Skettenis 	struct drm_gem_object *obj;
14631099013bSjsg 	struct radeon_bo *rbo;
14641099013bSjsg 	struct drm_framebuffer *target_fb;
14651099013bSjsg 	uint64_t fb_location;
14661099013bSjsg 	uint32_t fb_format, fb_pitch_pixels, tiling_flags;
14671099013bSjsg 	u32 fb_swap = R600_D1GRPH_SWAP_ENDIAN_NONE;
14687f4dd379Sjsg 	u32 viewport_w, viewport_h;
14691099013bSjsg 	int r;
14707ccd5a2cSjsg 	bool bypass_lut = false;
14711099013bSjsg 
14721099013bSjsg 	/* no fb bound */
14733253c27bSkettenis 	if (!atomic && !crtc->primary->fb) {
14741099013bSjsg 		DRM_DEBUG_KMS("No FB bound\n");
14751099013bSjsg 		return 0;
14761099013bSjsg 	}
14771099013bSjsg 
14787f4dd379Sjsg 	if (atomic)
14791099013bSjsg 		target_fb = fb;
14807f4dd379Sjsg 	else
14813253c27bSkettenis 		target_fb = crtc->primary->fb;
14821099013bSjsg 
14837f4dd379Sjsg 	obj = target_fb->obj[0];
14841099013bSjsg 	rbo = gem_to_radeon_bo(obj);
14851099013bSjsg 	r = radeon_bo_reserve(rbo, false);
14861099013bSjsg 	if (unlikely(r != 0))
14871099013bSjsg 		return r;
14881099013bSjsg 
14891099013bSjsg 	/* If atomic, assume fb object is pinned & idle & fenced and
14901099013bSjsg 	 * just update base pointers
14911099013bSjsg 	 */
14921099013bSjsg 	if (atomic)
14931099013bSjsg 		fb_location = radeon_bo_gpu_offset(rbo);
14941099013bSjsg 	else {
14951099013bSjsg 		r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
14961099013bSjsg 		if (unlikely(r != 0)) {
14971099013bSjsg 			radeon_bo_unreserve(rbo);
14981099013bSjsg 			return -EINVAL;
14991099013bSjsg 		}
15001099013bSjsg 	}
15011099013bSjsg 	radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
15021099013bSjsg 	radeon_bo_unreserve(rbo);
15031099013bSjsg 
15047f4dd379Sjsg 	switch (target_fb->format->format) {
15057ccd5a2cSjsg 	case DRM_FORMAT_C8:
15061099013bSjsg 		fb_format =
15071099013bSjsg 		    AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
15081099013bSjsg 		    AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
15091099013bSjsg 		break;
15107ccd5a2cSjsg 	case DRM_FORMAT_XRGB4444:
15117ccd5a2cSjsg 	case DRM_FORMAT_ARGB4444:
15127ccd5a2cSjsg 		fb_format =
15137ccd5a2cSjsg 		    AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
15147ccd5a2cSjsg 		    AVIVO_D1GRPH_CONTROL_16BPP_ARGB4444;
15157ccd5a2cSjsg #ifdef __BIG_ENDIAN
15167ccd5a2cSjsg 		fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
15177ccd5a2cSjsg #endif
15187ccd5a2cSjsg 		break;
15197ccd5a2cSjsg 	case DRM_FORMAT_XRGB1555:
15201099013bSjsg 		fb_format =
15211099013bSjsg 		    AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
15221099013bSjsg 		    AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
15237ccd5a2cSjsg #ifdef __BIG_ENDIAN
15247ccd5a2cSjsg 		fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
15257ccd5a2cSjsg #endif
15261099013bSjsg 		break;
15277ccd5a2cSjsg 	case DRM_FORMAT_RGB565:
15281099013bSjsg 		fb_format =
15291099013bSjsg 		    AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
15301099013bSjsg 		    AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
15311099013bSjsg #ifdef __BIG_ENDIAN
15321099013bSjsg 		fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
15331099013bSjsg #endif
15341099013bSjsg 		break;
15357ccd5a2cSjsg 	case DRM_FORMAT_XRGB8888:
15367ccd5a2cSjsg 	case DRM_FORMAT_ARGB8888:
15371099013bSjsg 		fb_format =
15381099013bSjsg 		    AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
15391099013bSjsg 		    AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
15401099013bSjsg #ifdef __BIG_ENDIAN
15411099013bSjsg 		fb_swap = R600_D1GRPH_SWAP_ENDIAN_32BIT;
15421099013bSjsg #endif
15431099013bSjsg 		break;
15447ccd5a2cSjsg 	case DRM_FORMAT_XRGB2101010:
15457ccd5a2cSjsg 	case DRM_FORMAT_ARGB2101010:
15467ccd5a2cSjsg 		fb_format =
15477ccd5a2cSjsg 		    AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
15487ccd5a2cSjsg 		    AVIVO_D1GRPH_CONTROL_32BPP_ARGB2101010;
15497ccd5a2cSjsg #ifdef __BIG_ENDIAN
15507ccd5a2cSjsg 		fb_swap = R600_D1GRPH_SWAP_ENDIAN_32BIT;
15517ccd5a2cSjsg #endif
15527ccd5a2cSjsg 		/* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
15537ccd5a2cSjsg 		bypass_lut = true;
15547ccd5a2cSjsg 		break;
1555c349dbc7Sjsg 	case DRM_FORMAT_XBGR8888:
1556c349dbc7Sjsg 	case DRM_FORMAT_ABGR8888:
1557c349dbc7Sjsg 		fb_format =
1558c349dbc7Sjsg 		    AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
1559c349dbc7Sjsg 		    AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
1560c349dbc7Sjsg 		if (rdev->family >= CHIP_R600)
1561c349dbc7Sjsg 			fb_swap =
1562c349dbc7Sjsg 			    (R600_D1GRPH_RED_CROSSBAR(R600_D1GRPH_RED_SEL_B) |
1563c349dbc7Sjsg 			     R600_D1GRPH_BLUE_CROSSBAR(R600_D1GRPH_BLUE_SEL_R));
1564c349dbc7Sjsg 		else /* DCE1 (R5xx) */
1565c349dbc7Sjsg 			fb_format |= AVIVO_D1GRPH_SWAP_RB;
1566c349dbc7Sjsg #ifdef __BIG_ENDIAN
1567c349dbc7Sjsg 		fb_swap |= R600_D1GRPH_SWAP_ENDIAN_32BIT;
1568c349dbc7Sjsg #endif
1569c349dbc7Sjsg 		break;
15701099013bSjsg 	default:
15715ca02815Sjsg 		DRM_ERROR("Unsupported screen format %p4cc\n",
15725ca02815Sjsg 			  &target_fb->format->format);
15731099013bSjsg 		return -EINVAL;
15741099013bSjsg 	}
15751099013bSjsg 
15761099013bSjsg 	if (rdev->family >= CHIP_R600) {
15771099013bSjsg 		if (tiling_flags & RADEON_TILING_MACRO)
15781099013bSjsg 			fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
15791099013bSjsg 		else if (tiling_flags & RADEON_TILING_MICRO)
15801099013bSjsg 			fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
15811099013bSjsg 	} else {
15821099013bSjsg 		if (tiling_flags & RADEON_TILING_MACRO)
15831099013bSjsg 			fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
15841099013bSjsg 
15851099013bSjsg 		if (tiling_flags & RADEON_TILING_MICRO)
15861099013bSjsg 			fb_format |= AVIVO_D1GRPH_TILED;
15871099013bSjsg 	}
15881099013bSjsg 
15891099013bSjsg 	if (radeon_crtc->crtc_id == 0)
15901099013bSjsg 		WREG32(AVIVO_D1VGA_CONTROL, 0);
15911099013bSjsg 	else
15921099013bSjsg 		WREG32(AVIVO_D2VGA_CONTROL, 0);
15931099013bSjsg 
15947f4dd379Sjsg 	/* Make sure surface address is update at vertical blank rather than
15957f4dd379Sjsg 	 * horizontal blank
15967f4dd379Sjsg 	 */
15977f4dd379Sjsg 	WREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, 0);
15987f4dd379Sjsg 
15991099013bSjsg 	if (rdev->family >= CHIP_RV770) {
16001099013bSjsg 		if (radeon_crtc->crtc_id) {
16011099013bSjsg 			WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
16021099013bSjsg 			WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
16031099013bSjsg 		} else {
16041099013bSjsg 			WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
16051099013bSjsg 			WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
16061099013bSjsg 		}
16071099013bSjsg 	}
16081099013bSjsg 	WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
16091099013bSjsg 	       (u32) fb_location);
16101099013bSjsg 	WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
16111099013bSjsg 	       radeon_crtc->crtc_offset, (u32) fb_location);
16121099013bSjsg 	WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
16131099013bSjsg 	if (rdev->family >= CHIP_R600)
16141099013bSjsg 		WREG32(R600_D1GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
16151099013bSjsg 
16167ccd5a2cSjsg 	/* LUT only has 256 slots for 8 bpc fb. Bypass for > 8 bpc scanout for precision */
16177ccd5a2cSjsg 	WREG32_P(AVIVO_D1GRPH_LUT_SEL + radeon_crtc->crtc_offset,
16187ccd5a2cSjsg 		 (bypass_lut ? AVIVO_LUT_10BIT_BYPASS_EN : 0), ~AVIVO_LUT_10BIT_BYPASS_EN);
16197ccd5a2cSjsg 
16207ccd5a2cSjsg 	if (bypass_lut)
16217ccd5a2cSjsg 		DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
16227ccd5a2cSjsg 
16231099013bSjsg 	WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
16241099013bSjsg 	WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
16251099013bSjsg 	WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
16261099013bSjsg 	WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
16271099013bSjsg 	WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
16281099013bSjsg 	WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
16291099013bSjsg 
16307f4dd379Sjsg 	fb_pitch_pixels = target_fb->pitches[0] / target_fb->format->cpp[0];
16311099013bSjsg 	WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
16321099013bSjsg 	WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
16331099013bSjsg 
16341099013bSjsg 	WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
16351099013bSjsg 	       target_fb->height);
16361099013bSjsg 	x &= ~3;
16371099013bSjsg 	y &= ~1;
16381099013bSjsg 	WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
16391099013bSjsg 	       (x << 16) | y);
16401099013bSjsg 	viewport_w = crtc->mode.hdisplay;
16411099013bSjsg 	viewport_h = (crtc->mode.vdisplay + 1) & ~1;
16421099013bSjsg 	WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
16431099013bSjsg 	       (viewport_w << 16) | viewport_h);
16441099013bSjsg 
16457ccd5a2cSjsg 	/* set pageflip to happen only at start of vblank interval (front porch) */
16467ccd5a2cSjsg 	WREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 3);
16471099013bSjsg 
16483253c27bSkettenis 	if (!atomic && fb && fb != crtc->primary->fb) {
16497f4dd379Sjsg 		rbo = gem_to_radeon_bo(fb->obj[0]);
16501099013bSjsg 		r = radeon_bo_reserve(rbo, false);
16511099013bSjsg 		if (unlikely(r != 0))
16521099013bSjsg 			return r;
16531099013bSjsg 		radeon_bo_unpin(rbo);
16541099013bSjsg 		radeon_bo_unreserve(rbo);
16551099013bSjsg 	}
16561099013bSjsg 
16571099013bSjsg 	/* Bytes per pixel may have changed */
16581099013bSjsg 	radeon_bandwidth_update(rdev);
16591099013bSjsg 
16601099013bSjsg 	return 0;
16611099013bSjsg }
16621099013bSjsg 
atombios_crtc_set_base(struct drm_crtc * crtc,int x,int y,struct drm_framebuffer * old_fb)16631099013bSjsg int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
16641099013bSjsg 			   struct drm_framebuffer *old_fb)
16651099013bSjsg {
16661099013bSjsg 	struct drm_device *dev = crtc->dev;
16671099013bSjsg 	struct radeon_device *rdev = dev->dev_private;
16681099013bSjsg 
16691099013bSjsg 	if (ASIC_IS_DCE4(rdev))
16701099013bSjsg 		return dce4_crtc_do_set_base(crtc, old_fb, x, y, 0);
16711099013bSjsg 	else if (ASIC_IS_AVIVO(rdev))
16721099013bSjsg 		return avivo_crtc_do_set_base(crtc, old_fb, x, y, 0);
16731099013bSjsg 	else
16741099013bSjsg 		return radeon_crtc_do_set_base(crtc, old_fb, x, y, 0);
16751099013bSjsg }
16761099013bSjsg 
atombios_crtc_set_base_atomic(struct drm_crtc * crtc,struct drm_framebuffer * fb,int x,int y,enum mode_set_atomic state)16771099013bSjsg int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
16781099013bSjsg 				  struct drm_framebuffer *fb,
16791099013bSjsg 				  int x, int y, enum mode_set_atomic state)
16801099013bSjsg {
16811099013bSjsg 	struct drm_device *dev = crtc->dev;
16821099013bSjsg 	struct radeon_device *rdev = dev->dev_private;
16831099013bSjsg 
16841099013bSjsg 	if (ASIC_IS_DCE4(rdev))
16851099013bSjsg 		return dce4_crtc_do_set_base(crtc, fb, x, y, 1);
16861099013bSjsg 	else if (ASIC_IS_AVIVO(rdev))
16871099013bSjsg 		return avivo_crtc_do_set_base(crtc, fb, x, y, 1);
16881099013bSjsg 	else
16891099013bSjsg 		return radeon_crtc_do_set_base(crtc, fb, x, y, 1);
16901099013bSjsg }
16911099013bSjsg 
16921099013bSjsg /* properly set additional regs when using atombios */
radeon_legacy_atom_fixup(struct drm_crtc * crtc)16931099013bSjsg static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
16941099013bSjsg {
16951099013bSjsg 	struct drm_device *dev = crtc->dev;
16961099013bSjsg 	struct radeon_device *rdev = dev->dev_private;
16971099013bSjsg 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
16981099013bSjsg 	u32 disp_merge_cntl;
16991099013bSjsg 
17001099013bSjsg 	switch (radeon_crtc->crtc_id) {
17011099013bSjsg 	case 0:
17021099013bSjsg 		disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
17031099013bSjsg 		disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
17041099013bSjsg 		WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
17051099013bSjsg 		break;
17061099013bSjsg 	case 1:
17071099013bSjsg 		disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
17081099013bSjsg 		disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
17091099013bSjsg 		WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
17101099013bSjsg 		WREG32(RADEON_FP_H2_SYNC_STRT_WID,   RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
17111099013bSjsg 		WREG32(RADEON_FP_V2_SYNC_STRT_WID,   RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
17121099013bSjsg 		break;
17131099013bSjsg 	}
17141099013bSjsg }
17151099013bSjsg 
17161099013bSjsg /**
17171099013bSjsg  * radeon_get_pll_use_mask - look up a mask of which pplls are in use
17181099013bSjsg  *
17191099013bSjsg  * @crtc: drm crtc
17201099013bSjsg  *
17211099013bSjsg  * Returns the mask of which PPLLs (Pixel PLLs) are in use.
17221099013bSjsg  */
radeon_get_pll_use_mask(struct drm_crtc * crtc)17231099013bSjsg static u32 radeon_get_pll_use_mask(struct drm_crtc *crtc)
17241099013bSjsg {
17251099013bSjsg 	struct drm_device *dev = crtc->dev;
17261099013bSjsg 	struct drm_crtc *test_crtc;
17271099013bSjsg 	struct radeon_crtc *test_radeon_crtc;
17281099013bSjsg 	u32 pll_in_use = 0;
17291099013bSjsg 
17301099013bSjsg 	list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
17311099013bSjsg 		if (crtc == test_crtc)
17321099013bSjsg 			continue;
17331099013bSjsg 
17341099013bSjsg 		test_radeon_crtc = to_radeon_crtc(test_crtc);
17351099013bSjsg 		if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
17361099013bSjsg 			pll_in_use |= (1 << test_radeon_crtc->pll_id);
17371099013bSjsg 	}
17381099013bSjsg 	return pll_in_use;
17391099013bSjsg }
17401099013bSjsg 
17411099013bSjsg /**
17421099013bSjsg  * radeon_get_shared_dp_ppll - return the PPLL used by another crtc for DP
17431099013bSjsg  *
17441099013bSjsg  * @crtc: drm crtc
17451099013bSjsg  *
17461099013bSjsg  * Returns the PPLL (Pixel PLL) used by another crtc/encoder which is
17471099013bSjsg  * also in DP mode.  For DP, a single PPLL can be used for all DP
17481099013bSjsg  * crtcs/encoders.
17491099013bSjsg  */
radeon_get_shared_dp_ppll(struct drm_crtc * crtc)17501099013bSjsg static int radeon_get_shared_dp_ppll(struct drm_crtc *crtc)
17511099013bSjsg {
17521099013bSjsg 	struct drm_device *dev = crtc->dev;
17537ccd5a2cSjsg 	struct radeon_device *rdev = dev->dev_private;
17541099013bSjsg 	struct drm_crtc *test_crtc;
17551099013bSjsg 	struct radeon_crtc *test_radeon_crtc;
17561099013bSjsg 
17571099013bSjsg 	list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
17581099013bSjsg 		if (crtc == test_crtc)
17591099013bSjsg 			continue;
17601099013bSjsg 		test_radeon_crtc = to_radeon_crtc(test_crtc);
17611099013bSjsg 		if (test_radeon_crtc->encoder &&
17621099013bSjsg 		    ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_radeon_crtc->encoder))) {
17637ccd5a2cSjsg 			/* PPLL2 is exclusive to UNIPHYA on DCE61 */
17647ccd5a2cSjsg 			if (ASIC_IS_DCE61(rdev) && !ASIC_IS_DCE8(rdev) &&
17657ccd5a2cSjsg 			    test_radeon_crtc->pll_id == ATOM_PPLL2)
17667ccd5a2cSjsg 				continue;
17671099013bSjsg 			/* for DP use the same PLL for all */
17681099013bSjsg 			if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
17691099013bSjsg 				return test_radeon_crtc->pll_id;
17701099013bSjsg 		}
17711099013bSjsg 	}
17721099013bSjsg 	return ATOM_PPLL_INVALID;
17731099013bSjsg }
17741099013bSjsg 
17751099013bSjsg /**
17761099013bSjsg  * radeon_get_shared_nondp_ppll - return the PPLL used by another non-DP crtc
17771099013bSjsg  *
17781099013bSjsg  * @crtc: drm crtc
17791099013bSjsg  *
17801099013bSjsg  * Returns the PPLL (Pixel PLL) used by another non-DP crtc/encoder which can
17811099013bSjsg  * be shared (i.e., same clock).
17821099013bSjsg  */
radeon_get_shared_nondp_ppll(struct drm_crtc * crtc)17831099013bSjsg static int radeon_get_shared_nondp_ppll(struct drm_crtc *crtc)
17841099013bSjsg {
17851099013bSjsg 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
17861099013bSjsg 	struct drm_device *dev = crtc->dev;
17877ccd5a2cSjsg 	struct radeon_device *rdev = dev->dev_private;
17881099013bSjsg 	struct drm_crtc *test_crtc;
17891099013bSjsg 	struct radeon_crtc *test_radeon_crtc;
17901099013bSjsg 	u32 adjusted_clock, test_adjusted_clock;
17911099013bSjsg 
17921099013bSjsg 	adjusted_clock = radeon_crtc->adjusted_clock;
17931099013bSjsg 
17941099013bSjsg 	if (adjusted_clock == 0)
17951099013bSjsg 		return ATOM_PPLL_INVALID;
17961099013bSjsg 
17971099013bSjsg 	list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
17981099013bSjsg 		if (crtc == test_crtc)
17991099013bSjsg 			continue;
18001099013bSjsg 		test_radeon_crtc = to_radeon_crtc(test_crtc);
18011099013bSjsg 		if (test_radeon_crtc->encoder &&
18021099013bSjsg 		    !ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_radeon_crtc->encoder))) {
18037ccd5a2cSjsg 			/* PPLL2 is exclusive to UNIPHYA on DCE61 */
18047ccd5a2cSjsg 			if (ASIC_IS_DCE61(rdev) && !ASIC_IS_DCE8(rdev) &&
18057ccd5a2cSjsg 			    test_radeon_crtc->pll_id == ATOM_PPLL2)
18067ccd5a2cSjsg 				continue;
18071099013bSjsg 			/* check if we are already driving this connector with another crtc */
18081099013bSjsg 			if (test_radeon_crtc->connector == radeon_crtc->connector) {
18091099013bSjsg 				/* if we are, return that pll */
18101099013bSjsg 				if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
18111099013bSjsg 					return test_radeon_crtc->pll_id;
18121099013bSjsg 			}
18131099013bSjsg 			/* for non-DP check the clock */
18141099013bSjsg 			test_adjusted_clock = test_radeon_crtc->adjusted_clock;
18151099013bSjsg 			if ((crtc->mode.clock == test_crtc->mode.clock) &&
18161099013bSjsg 			    (adjusted_clock == test_adjusted_clock) &&
18171099013bSjsg 			    (radeon_crtc->ss_enabled == test_radeon_crtc->ss_enabled) &&
18181099013bSjsg 			    (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID))
18191099013bSjsg 				return test_radeon_crtc->pll_id;
18201099013bSjsg 		}
18211099013bSjsg 	}
18221099013bSjsg 	return ATOM_PPLL_INVALID;
18231099013bSjsg }
18241099013bSjsg 
18251099013bSjsg /**
18261099013bSjsg  * radeon_atom_pick_pll - Allocate a PPLL for use by the crtc.
18271099013bSjsg  *
18281099013bSjsg  * @crtc: drm crtc
18291099013bSjsg  *
18301099013bSjsg  * Returns the PPLL (Pixel PLL) to be used by the crtc.  For DP monitors
18311099013bSjsg  * a single PPLL can be used for all DP crtcs/encoders.  For non-DP
18321099013bSjsg  * monitors a dedicated PPLL must be used.  If a particular board has
18331099013bSjsg  * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
18341099013bSjsg  * as there is no need to program the PLL itself.  If we are not able to
18351099013bSjsg  * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
18361099013bSjsg  * avoid messing up an existing monitor.
18371099013bSjsg  *
18381099013bSjsg  * Asic specific PLL information
18391099013bSjsg  *
18407ccd5a2cSjsg  * DCE 8.x
18417ccd5a2cSjsg  * KB/KV
18427ccd5a2cSjsg  * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
18437ccd5a2cSjsg  * CI
18447ccd5a2cSjsg  * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
18457ccd5a2cSjsg  *
18461099013bSjsg  * DCE 6.1
18471099013bSjsg  * - PPLL2 is only available to UNIPHYA (both DP and non-DP)
18481099013bSjsg  * - PPLL0, PPLL1 are available for UNIPHYB/C/D/E/F (both DP and non-DP)
18491099013bSjsg  *
18501099013bSjsg  * DCE 6.0
18511099013bSjsg  * - PPLL0 is available to all UNIPHY (DP only)
18521099013bSjsg  * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
18531099013bSjsg  *
18541099013bSjsg  * DCE 5.0
18551099013bSjsg  * - DCPLL is available to all UNIPHY (DP only)
18561099013bSjsg  * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
18571099013bSjsg  *
18581099013bSjsg  * DCE 3.0/4.0/4.1
18591099013bSjsg  * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
18601099013bSjsg  *
18611099013bSjsg  */
radeon_atom_pick_pll(struct drm_crtc * crtc)18621099013bSjsg static int radeon_atom_pick_pll(struct drm_crtc *crtc)
18631099013bSjsg {
18641099013bSjsg 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
18651099013bSjsg 	struct drm_device *dev = crtc->dev;
18661099013bSjsg 	struct radeon_device *rdev = dev->dev_private;
18671099013bSjsg 	struct radeon_encoder *radeon_encoder =
18681099013bSjsg 		to_radeon_encoder(radeon_crtc->encoder);
18691099013bSjsg 	u32 pll_in_use;
18701099013bSjsg 	int pll;
18711099013bSjsg 
18727ccd5a2cSjsg 	if (ASIC_IS_DCE8(rdev)) {
18737ccd5a2cSjsg 		if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
18747ccd5a2cSjsg 			if (rdev->clock.dp_extclk)
18757ccd5a2cSjsg 				/* skip PPLL programming if using ext clock */
18767ccd5a2cSjsg 				return ATOM_PPLL_INVALID;
18777ccd5a2cSjsg 			else {
18787ccd5a2cSjsg 				/* use the same PPLL for all DP monitors */
18797ccd5a2cSjsg 				pll = radeon_get_shared_dp_ppll(crtc);
18807ccd5a2cSjsg 				if (pll != ATOM_PPLL_INVALID)
18817ccd5a2cSjsg 					return pll;
18827ccd5a2cSjsg 			}
18837ccd5a2cSjsg 		} else {
18847ccd5a2cSjsg 			/* use the same PPLL for all monitors with the same clock */
18857ccd5a2cSjsg 			pll = radeon_get_shared_nondp_ppll(crtc);
18867ccd5a2cSjsg 			if (pll != ATOM_PPLL_INVALID)
18877ccd5a2cSjsg 				return pll;
18887ccd5a2cSjsg 		}
18897ccd5a2cSjsg 		/* otherwise, pick one of the plls */
18907ccd5a2cSjsg 		if ((rdev->family == CHIP_KABINI) ||
18917ccd5a2cSjsg 		    (rdev->family == CHIP_MULLINS)) {
18927ccd5a2cSjsg 			/* KB/ML has PPLL1 and PPLL2 */
18937ccd5a2cSjsg 			pll_in_use = radeon_get_pll_use_mask(crtc);
18947ccd5a2cSjsg 			if (!(pll_in_use & (1 << ATOM_PPLL2)))
18957ccd5a2cSjsg 				return ATOM_PPLL2;
18967ccd5a2cSjsg 			if (!(pll_in_use & (1 << ATOM_PPLL1)))
18977ccd5a2cSjsg 				return ATOM_PPLL1;
18987ccd5a2cSjsg 			DRM_ERROR("unable to allocate a PPLL\n");
18997ccd5a2cSjsg 			return ATOM_PPLL_INVALID;
19007ccd5a2cSjsg 		} else {
19017ccd5a2cSjsg 			/* CI/KV has PPLL0, PPLL1, and PPLL2 */
19027ccd5a2cSjsg 			pll_in_use = radeon_get_pll_use_mask(crtc);
19037ccd5a2cSjsg 			if (!(pll_in_use & (1 << ATOM_PPLL2)))
19047ccd5a2cSjsg 				return ATOM_PPLL2;
19057ccd5a2cSjsg 			if (!(pll_in_use & (1 << ATOM_PPLL1)))
19067ccd5a2cSjsg 				return ATOM_PPLL1;
19077ccd5a2cSjsg 			if (!(pll_in_use & (1 << ATOM_PPLL0)))
19087ccd5a2cSjsg 				return ATOM_PPLL0;
19097ccd5a2cSjsg 			DRM_ERROR("unable to allocate a PPLL\n");
19107ccd5a2cSjsg 			return ATOM_PPLL_INVALID;
19117ccd5a2cSjsg 		}
19127ccd5a2cSjsg 	} else if (ASIC_IS_DCE61(rdev)) {
19131099013bSjsg 		struct radeon_encoder_atom_dig *dig =
19141099013bSjsg 			radeon_encoder->enc_priv;
19151099013bSjsg 
19161099013bSjsg 		if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY) &&
19171099013bSjsg 		    (dig->linkb == false))
19181099013bSjsg 			/* UNIPHY A uses PPLL2 */
19191099013bSjsg 			return ATOM_PPLL2;
19201099013bSjsg 		else if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
19211099013bSjsg 			/* UNIPHY B/C/D/E/F */
19221099013bSjsg 			if (rdev->clock.dp_extclk)
19231099013bSjsg 				/* skip PPLL programming if using ext clock */
19241099013bSjsg 				return ATOM_PPLL_INVALID;
19251099013bSjsg 			else {
19261099013bSjsg 				/* use the same PPLL for all DP monitors */
19271099013bSjsg 				pll = radeon_get_shared_dp_ppll(crtc);
19281099013bSjsg 				if (pll != ATOM_PPLL_INVALID)
19291099013bSjsg 					return pll;
19301099013bSjsg 			}
19311099013bSjsg 		} else {
19321099013bSjsg 			/* use the same PPLL for all monitors with the same clock */
19331099013bSjsg 			pll = radeon_get_shared_nondp_ppll(crtc);
19341099013bSjsg 			if (pll != ATOM_PPLL_INVALID)
19351099013bSjsg 				return pll;
19361099013bSjsg 		}
19371099013bSjsg 		/* UNIPHY B/C/D/E/F */
19381099013bSjsg 		pll_in_use = radeon_get_pll_use_mask(crtc);
19391099013bSjsg 		if (!(pll_in_use & (1 << ATOM_PPLL0)))
19401099013bSjsg 			return ATOM_PPLL0;
19411099013bSjsg 		if (!(pll_in_use & (1 << ATOM_PPLL1)))
19421099013bSjsg 			return ATOM_PPLL1;
19431099013bSjsg 		DRM_ERROR("unable to allocate a PPLL\n");
19441099013bSjsg 		return ATOM_PPLL_INVALID;
1945dbd3aa21Sjsg 	} else if (ASIC_IS_DCE41(rdev)) {
1946dbd3aa21Sjsg 		/* Don't share PLLs on DCE4.1 chips */
1947dbd3aa21Sjsg 		if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
1948dbd3aa21Sjsg 			if (rdev->clock.dp_extclk)
1949dbd3aa21Sjsg 				/* skip PPLL programming if using ext clock */
1950dbd3aa21Sjsg 				return ATOM_PPLL_INVALID;
1951dbd3aa21Sjsg 		}
1952dbd3aa21Sjsg 		pll_in_use = radeon_get_pll_use_mask(crtc);
1953dbd3aa21Sjsg 		if (!(pll_in_use & (1 << ATOM_PPLL1)))
1954dbd3aa21Sjsg 			return ATOM_PPLL1;
1955dbd3aa21Sjsg 		if (!(pll_in_use & (1 << ATOM_PPLL2)))
1956dbd3aa21Sjsg 			return ATOM_PPLL2;
1957dbd3aa21Sjsg 		DRM_ERROR("unable to allocate a PPLL\n");
1958dbd3aa21Sjsg 		return ATOM_PPLL_INVALID;
19591099013bSjsg 	} else if (ASIC_IS_DCE4(rdev)) {
19601099013bSjsg 		/* in DP mode, the DP ref clock can come from PPLL, DCPLL, or ext clock,
19611099013bSjsg 		 * depending on the asic:
19621099013bSjsg 		 * DCE4: PPLL or ext clock
19631099013bSjsg 		 * DCE5: PPLL, DCPLL, or ext clock
19641099013bSjsg 		 * DCE6: PPLL, PPLL0, or ext clock
19651099013bSjsg 		 *
19661099013bSjsg 		 * Setting ATOM_PPLL_INVALID will cause SetPixelClock to skip
19671099013bSjsg 		 * PPLL/DCPLL programming and only program the DP DTO for the
19681099013bSjsg 		 * crtc virtual pixel clock.
19691099013bSjsg 		 */
19701099013bSjsg 		if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
19711099013bSjsg 			if (rdev->clock.dp_extclk)
19721099013bSjsg 				/* skip PPLL programming if using ext clock */
19731099013bSjsg 				return ATOM_PPLL_INVALID;
19741099013bSjsg 			else if (ASIC_IS_DCE6(rdev))
19751099013bSjsg 				/* use PPLL0 for all DP */
19761099013bSjsg 				return ATOM_PPLL0;
19771099013bSjsg 			else if (ASIC_IS_DCE5(rdev))
19781099013bSjsg 				/* use DCPLL for all DP */
19791099013bSjsg 				return ATOM_DCPLL;
19801099013bSjsg 			else {
19811099013bSjsg 				/* use the same PPLL for all DP monitors */
19821099013bSjsg 				pll = radeon_get_shared_dp_ppll(crtc);
19831099013bSjsg 				if (pll != ATOM_PPLL_INVALID)
19841099013bSjsg 					return pll;
19851099013bSjsg 			}
1986dbd3aa21Sjsg 		} else {
19871099013bSjsg 			/* use the same PPLL for all monitors with the same clock */
19881099013bSjsg 			pll = radeon_get_shared_nondp_ppll(crtc);
19891099013bSjsg 			if (pll != ATOM_PPLL_INVALID)
19901099013bSjsg 				return pll;
19911099013bSjsg 		}
19921099013bSjsg 		/* all other cases */
19931099013bSjsg 		pll_in_use = radeon_get_pll_use_mask(crtc);
19941099013bSjsg 		if (!(pll_in_use & (1 << ATOM_PPLL1)))
19951099013bSjsg 			return ATOM_PPLL1;
19961099013bSjsg 		if (!(pll_in_use & (1 << ATOM_PPLL2)))
19971099013bSjsg 			return ATOM_PPLL2;
19981099013bSjsg 		DRM_ERROR("unable to allocate a PPLL\n");
19991099013bSjsg 		return ATOM_PPLL_INVALID;
20001099013bSjsg 	} else {
20011099013bSjsg 		/* on pre-R5xx asics, the crtc to pll mapping is hardcoded */
20021099013bSjsg 		/* some atombios (observed in some DCE2/DCE3) code have a bug,
20031099013bSjsg 		 * the matching btw pll and crtc is done through
20041099013bSjsg 		 * PCLK_CRTC[1|2]_CNTL (0x480/0x484) but atombios code use the
20051099013bSjsg 		 * pll (1 or 2) to select which register to write. ie if using
20061099013bSjsg 		 * pll1 it will use PCLK_CRTC1_CNTL (0x480) and if using pll2
20071099013bSjsg 		 * it will use PCLK_CRTC2_CNTL (0x484), it then use crtc id to
20081099013bSjsg 		 * choose which value to write. Which is reverse order from
20091099013bSjsg 		 * register logic. So only case that works is when pllid is
20101099013bSjsg 		 * same as crtcid or when both pll and crtc are enabled and
20111099013bSjsg 		 * both use same clock.
20121099013bSjsg 		 *
20131099013bSjsg 		 * So just return crtc id as if crtc and pll were hard linked
20141099013bSjsg 		 * together even if they aren't
20151099013bSjsg 		 */
20161099013bSjsg 		return radeon_crtc->crtc_id;
20171099013bSjsg 	}
20181099013bSjsg }
20191099013bSjsg 
radeon_atom_disp_eng_pll_init(struct radeon_device * rdev)20201099013bSjsg void radeon_atom_disp_eng_pll_init(struct radeon_device *rdev)
20211099013bSjsg {
20221099013bSjsg 	/* always set DCPLL */
20231099013bSjsg 	if (ASIC_IS_DCE6(rdev))
20241099013bSjsg 		atombios_crtc_set_disp_eng_pll(rdev, rdev->clock.default_dispclk);
20251099013bSjsg 	else if (ASIC_IS_DCE4(rdev)) {
20261099013bSjsg 		struct radeon_atom_ss ss;
20271099013bSjsg 		bool ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
20281099013bSjsg 								   ASIC_INTERNAL_SS_ON_DCPLL,
20291099013bSjsg 								   rdev->clock.default_dispclk);
20301099013bSjsg 		if (ss_enabled)
20311099013bSjsg 			atombios_crtc_program_ss(rdev, ATOM_DISABLE, ATOM_DCPLL, -1, &ss);
20321099013bSjsg 		/* XXX: DCE5, make sure voltage, dispclk is high enough */
20331099013bSjsg 		atombios_crtc_set_disp_eng_pll(rdev, rdev->clock.default_dispclk);
20341099013bSjsg 		if (ss_enabled)
20351099013bSjsg 			atombios_crtc_program_ss(rdev, ATOM_ENABLE, ATOM_DCPLL, -1, &ss);
20361099013bSjsg 	}
20371099013bSjsg 
20381099013bSjsg }
20391099013bSjsg 
atombios_crtc_mode_set(struct drm_crtc * crtc,struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode,int x,int y,struct drm_framebuffer * old_fb)20401099013bSjsg int atombios_crtc_mode_set(struct drm_crtc *crtc,
20411099013bSjsg 			   struct drm_display_mode *mode,
20421099013bSjsg 			   struct drm_display_mode *adjusted_mode,
20431099013bSjsg 			   int x, int y, struct drm_framebuffer *old_fb)
20441099013bSjsg {
20451099013bSjsg 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
20461099013bSjsg 	struct drm_device *dev = crtc->dev;
20471099013bSjsg 	struct radeon_device *rdev = dev->dev_private;
20481099013bSjsg 	struct radeon_encoder *radeon_encoder =
20491099013bSjsg 		to_radeon_encoder(radeon_crtc->encoder);
20501099013bSjsg 	bool is_tvcv = false;
20511099013bSjsg 
20521099013bSjsg 	if (radeon_encoder->active_device &
20531099013bSjsg 	    (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
20541099013bSjsg 		is_tvcv = true;
20551099013bSjsg 
20567ccd5a2cSjsg 	if (!radeon_crtc->adjusted_clock)
20577ccd5a2cSjsg 		return -EINVAL;
20587ccd5a2cSjsg 
20591099013bSjsg 	atombios_crtc_set_pll(crtc, adjusted_mode);
20601099013bSjsg 
20611099013bSjsg 	if (ASIC_IS_DCE4(rdev))
20621099013bSjsg 		atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
20631099013bSjsg 	else if (ASIC_IS_AVIVO(rdev)) {
20641099013bSjsg 		if (is_tvcv)
20651099013bSjsg 			atombios_crtc_set_timing(crtc, adjusted_mode);
20661099013bSjsg 		else
20671099013bSjsg 			atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
20681099013bSjsg 	} else {
20691099013bSjsg 		atombios_crtc_set_timing(crtc, adjusted_mode);
20701099013bSjsg 		if (radeon_crtc->crtc_id == 0)
20711099013bSjsg 			atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
20721099013bSjsg 		radeon_legacy_atom_fixup(crtc);
20731099013bSjsg 	}
20741099013bSjsg 	atombios_crtc_set_base(crtc, x, y, old_fb);
20751099013bSjsg 	atombios_overscan_setup(crtc, mode, adjusted_mode);
20761099013bSjsg 	atombios_scaler_setup(crtc);
20777ccd5a2cSjsg 	radeon_cursor_reset(crtc);
20787ccd5a2cSjsg 	/* update the hw version fpr dpm */
20797ccd5a2cSjsg 	radeon_crtc->hw_mode = *adjusted_mode;
20807ccd5a2cSjsg 
20811099013bSjsg 	return 0;
20821099013bSjsg }
20831099013bSjsg 
atombios_crtc_mode_fixup(struct drm_crtc * crtc,const struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode)20841099013bSjsg static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
20851099013bSjsg 				     const struct drm_display_mode *mode,
20861099013bSjsg 				     struct drm_display_mode *adjusted_mode)
20871099013bSjsg {
20881099013bSjsg 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
20891099013bSjsg 	struct drm_device *dev = crtc->dev;
20901099013bSjsg 	struct drm_encoder *encoder;
20911099013bSjsg 
20921099013bSjsg 	/* assign the encoder to the radeon crtc to avoid repeated lookups later */
20931099013bSjsg 	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
20941099013bSjsg 		if (encoder->crtc == crtc) {
20951099013bSjsg 			radeon_crtc->encoder = encoder;
20961099013bSjsg 			radeon_crtc->connector = radeon_get_connector_for_encoder(encoder);
20971099013bSjsg 			break;
20981099013bSjsg 		}
20991099013bSjsg 	}
21001099013bSjsg 	if ((radeon_crtc->encoder == NULL) || (radeon_crtc->connector == NULL)) {
21011099013bSjsg 		radeon_crtc->encoder = NULL;
21021099013bSjsg 		radeon_crtc->connector = NULL;
21031099013bSjsg 		return false;
21041099013bSjsg 	}
21057ccd5a2cSjsg 	if (radeon_crtc->encoder) {
21067ccd5a2cSjsg 		struct radeon_encoder *radeon_encoder =
21077ccd5a2cSjsg 			to_radeon_encoder(radeon_crtc->encoder);
21087ccd5a2cSjsg 
21097ccd5a2cSjsg 		radeon_crtc->output_csc = radeon_encoder->output_csc;
21107ccd5a2cSjsg 	}
21111099013bSjsg 	if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
21121099013bSjsg 		return false;
21131099013bSjsg 	if (!atombios_crtc_prepare_pll(crtc, adjusted_mode))
21141099013bSjsg 		return false;
21151099013bSjsg 	/* pick pll */
21161099013bSjsg 	radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
21171099013bSjsg 	/* if we can't get a PPLL for a non-DP encoder, fail */
21181099013bSjsg 	if ((radeon_crtc->pll_id == ATOM_PPLL_INVALID) &&
21191099013bSjsg 	    !ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder)))
21201099013bSjsg 		return false;
21211099013bSjsg 
21221099013bSjsg 	return true;
21231099013bSjsg }
21241099013bSjsg 
atombios_crtc_prepare(struct drm_crtc * crtc)21251099013bSjsg static void atombios_crtc_prepare(struct drm_crtc *crtc)
21261099013bSjsg {
21271099013bSjsg 	struct drm_device *dev = crtc->dev;
21281099013bSjsg 	struct radeon_device *rdev = dev->dev_private;
21291099013bSjsg 
21301099013bSjsg 	/* disable crtc pair power gating before programming */
21311099013bSjsg 	if (ASIC_IS_DCE6(rdev))
21321099013bSjsg 		atombios_powergate_crtc(crtc, ATOM_DISABLE);
21331099013bSjsg 
21341099013bSjsg 	atombios_lock_crtc(crtc, ATOM_ENABLE);
21351099013bSjsg 	atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
21361099013bSjsg }
21371099013bSjsg 
atombios_crtc_commit(struct drm_crtc * crtc)21381099013bSjsg static void atombios_crtc_commit(struct drm_crtc *crtc)
21391099013bSjsg {
21401099013bSjsg 	atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
21411099013bSjsg 	atombios_lock_crtc(crtc, ATOM_DISABLE);
21421099013bSjsg }
21431099013bSjsg 
atombios_crtc_disable(struct drm_crtc * crtc)21441099013bSjsg static void atombios_crtc_disable(struct drm_crtc *crtc)
21451099013bSjsg {
21461099013bSjsg 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
21471099013bSjsg 	struct drm_device *dev = crtc->dev;
21481099013bSjsg 	struct radeon_device *rdev = dev->dev_private;
21491099013bSjsg 	struct radeon_atom_ss ss;
21501099013bSjsg 	int i;
21511099013bSjsg 
21521099013bSjsg 	atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
21537ccd5a2cSjsg 	if (crtc->primary->fb) {
21547ccd5a2cSjsg 		int r;
21557ccd5a2cSjsg 		struct radeon_bo *rbo;
21567ccd5a2cSjsg 
21577f4dd379Sjsg 		rbo = gem_to_radeon_bo(crtc->primary->fb->obj[0]);
21587ccd5a2cSjsg 		r = radeon_bo_reserve(rbo, false);
21597ccd5a2cSjsg 		if (unlikely(r))
21607ccd5a2cSjsg 			DRM_ERROR("failed to reserve rbo before unpin\n");
21617ccd5a2cSjsg 		else {
21627ccd5a2cSjsg 			radeon_bo_unpin(rbo);
21637ccd5a2cSjsg 			radeon_bo_unreserve(rbo);
21647ccd5a2cSjsg 		}
21657ccd5a2cSjsg 	}
21667ccd5a2cSjsg 	/* disable the GRPH */
21677ccd5a2cSjsg 	if (ASIC_IS_DCE4(rdev))
21687ccd5a2cSjsg 		WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 0);
21697ccd5a2cSjsg 	else if (ASIC_IS_AVIVO(rdev))
21707ccd5a2cSjsg 		WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 0);
21717ccd5a2cSjsg 
21721099013bSjsg 	if (ASIC_IS_DCE6(rdev))
21731099013bSjsg 		atombios_powergate_crtc(crtc, ATOM_ENABLE);
21741099013bSjsg 
21751099013bSjsg 	for (i = 0; i < rdev->num_crtc; i++) {
21761099013bSjsg 		if (rdev->mode_info.crtcs[i] &&
21771099013bSjsg 		    rdev->mode_info.crtcs[i]->enabled &&
21781099013bSjsg 		    i != radeon_crtc->crtc_id &&
21791099013bSjsg 		    radeon_crtc->pll_id == rdev->mode_info.crtcs[i]->pll_id) {
21801099013bSjsg 			/* one other crtc is using this pll don't turn
21811099013bSjsg 			 * off the pll
21821099013bSjsg 			 */
21831099013bSjsg 			goto done;
21841099013bSjsg 		}
21851099013bSjsg 	}
21861099013bSjsg 
21871099013bSjsg 	switch (radeon_crtc->pll_id) {
21881099013bSjsg 	case ATOM_PPLL1:
21891099013bSjsg 	case ATOM_PPLL2:
21901099013bSjsg 		/* disable the ppll */
21911099013bSjsg 		atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
21921099013bSjsg 					  0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
21931099013bSjsg 		break;
21941099013bSjsg 	case ATOM_PPLL0:
21951099013bSjsg 		/* disable the ppll */
21967ccd5a2cSjsg 		if ((rdev->family == CHIP_ARUBA) ||
21977ccd5a2cSjsg 		    (rdev->family == CHIP_KAVERI) ||
21987ccd5a2cSjsg 		    (rdev->family == CHIP_BONAIRE) ||
21997ccd5a2cSjsg 		    (rdev->family == CHIP_HAWAII))
22001099013bSjsg 			atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
22011099013bSjsg 						  0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
22021099013bSjsg 		break;
22031099013bSjsg 	default:
22041099013bSjsg 		break;
22051099013bSjsg 	}
22061099013bSjsg done:
22071099013bSjsg 	radeon_crtc->pll_id = ATOM_PPLL_INVALID;
22081099013bSjsg 	radeon_crtc->adjusted_clock = 0;
22091099013bSjsg 	radeon_crtc->encoder = NULL;
22101099013bSjsg 	radeon_crtc->connector = NULL;
22111099013bSjsg }
22121099013bSjsg 
22131099013bSjsg static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
22141099013bSjsg 	.dpms = atombios_crtc_dpms,
22151099013bSjsg 	.mode_fixup = atombios_crtc_mode_fixup,
22161099013bSjsg 	.mode_set = atombios_crtc_mode_set,
22171099013bSjsg 	.mode_set_base = atombios_crtc_set_base,
22181099013bSjsg 	.mode_set_base_atomic = atombios_crtc_set_base_atomic,
22191099013bSjsg 	.prepare = atombios_crtc_prepare,
22201099013bSjsg 	.commit = atombios_crtc_commit,
22211099013bSjsg 	.disable = atombios_crtc_disable,
2222c349dbc7Sjsg 	.get_scanout_position = radeon_get_crtc_scanout_position,
22231099013bSjsg };
22241099013bSjsg 
radeon_atombios_init_crtc(struct drm_device * dev,struct radeon_crtc * radeon_crtc)22251099013bSjsg void radeon_atombios_init_crtc(struct drm_device *dev,
22261099013bSjsg 			       struct radeon_crtc *radeon_crtc)
22271099013bSjsg {
22281099013bSjsg 	struct radeon_device *rdev = dev->dev_private;
22291099013bSjsg 
22301099013bSjsg 	if (ASIC_IS_DCE4(rdev)) {
22311099013bSjsg 		switch (radeon_crtc->crtc_id) {
22321099013bSjsg 		case 0:
22331099013bSjsg 		default:
22341099013bSjsg 			radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
22351099013bSjsg 			break;
22361099013bSjsg 		case 1:
22371099013bSjsg 			radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
22381099013bSjsg 			break;
22391099013bSjsg 		case 2:
22401099013bSjsg 			radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
22411099013bSjsg 			break;
22421099013bSjsg 		case 3:
22431099013bSjsg 			radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
22441099013bSjsg 			break;
22451099013bSjsg 		case 4:
22461099013bSjsg 			radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
22471099013bSjsg 			break;
22481099013bSjsg 		case 5:
22491099013bSjsg 			radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
22501099013bSjsg 			break;
22511099013bSjsg 		}
22521099013bSjsg 	} else {
22531099013bSjsg 		if (radeon_crtc->crtc_id == 1)
22541099013bSjsg 			radeon_crtc->crtc_offset =
22551099013bSjsg 				AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
22561099013bSjsg 		else
22571099013bSjsg 			radeon_crtc->crtc_offset = 0;
22581099013bSjsg 	}
22591099013bSjsg 	radeon_crtc->pll_id = ATOM_PPLL_INVALID;
22601099013bSjsg 	radeon_crtc->adjusted_clock = 0;
22611099013bSjsg 	radeon_crtc->encoder = NULL;
22621099013bSjsg 	radeon_crtc->connector = NULL;
22631099013bSjsg 	drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
22641099013bSjsg }
2265