1*f005ef32Sjsg // SPDX-License-Identifier: MIT
2*f005ef32Sjsg /*
3*f005ef32Sjsg * Copyright 2019 Intel Corporation.
4*f005ef32Sjsg */
5*f005ef32Sjsg
6*f005ef32Sjsg #include "i915_drv.h"
7*f005ef32Sjsg #include "i915_utils.h"
8*f005ef32Sjsg #include "intel_pch.h"
9*f005ef32Sjsg
10*f005ef32Sjsg /* Map PCH device id to PCH type, or PCH_NONE if unknown. */
11*f005ef32Sjsg static enum intel_pch
intel_pch_type(const struct drm_i915_private * dev_priv,unsigned short id)12*f005ef32Sjsg intel_pch_type(const struct drm_i915_private *dev_priv, unsigned short id)
13*f005ef32Sjsg {
14*f005ef32Sjsg switch (id) {
15*f005ef32Sjsg case INTEL_PCH_IBX_DEVICE_ID_TYPE:
16*f005ef32Sjsg drm_dbg_kms(&dev_priv->drm, "Found Ibex Peak PCH\n");
17*f005ef32Sjsg drm_WARN_ON(&dev_priv->drm, GRAPHICS_VER(dev_priv) != 5);
18*f005ef32Sjsg return PCH_IBX;
19*f005ef32Sjsg case INTEL_PCH_CPT_DEVICE_ID_TYPE:
20*f005ef32Sjsg drm_dbg_kms(&dev_priv->drm, "Found CougarPoint PCH\n");
21*f005ef32Sjsg drm_WARN_ON(&dev_priv->drm,
22*f005ef32Sjsg GRAPHICS_VER(dev_priv) != 6 && !IS_IVYBRIDGE(dev_priv));
23*f005ef32Sjsg return PCH_CPT;
24*f005ef32Sjsg case INTEL_PCH_PPT_DEVICE_ID_TYPE:
25*f005ef32Sjsg drm_dbg_kms(&dev_priv->drm, "Found PantherPoint PCH\n");
26*f005ef32Sjsg drm_WARN_ON(&dev_priv->drm,
27*f005ef32Sjsg GRAPHICS_VER(dev_priv) != 6 && !IS_IVYBRIDGE(dev_priv));
28*f005ef32Sjsg /* PPT is CPT compatible */
29*f005ef32Sjsg return PCH_CPT;
30*f005ef32Sjsg case INTEL_PCH_LPT_DEVICE_ID_TYPE:
31*f005ef32Sjsg drm_dbg_kms(&dev_priv->drm, "Found LynxPoint PCH\n");
32*f005ef32Sjsg drm_WARN_ON(&dev_priv->drm,
33*f005ef32Sjsg !IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
34*f005ef32Sjsg drm_WARN_ON(&dev_priv->drm,
35*f005ef32Sjsg IS_HASWELL_ULT(dev_priv) || IS_BROADWELL_ULT(dev_priv));
36*f005ef32Sjsg return PCH_LPT;
37*f005ef32Sjsg case INTEL_PCH_LPT_LP_DEVICE_ID_TYPE:
38*f005ef32Sjsg drm_dbg_kms(&dev_priv->drm, "Found LynxPoint LP PCH\n");
39*f005ef32Sjsg drm_WARN_ON(&dev_priv->drm,
40*f005ef32Sjsg !IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
41*f005ef32Sjsg drm_WARN_ON(&dev_priv->drm,
42*f005ef32Sjsg !IS_HASWELL_ULT(dev_priv) && !IS_BROADWELL_ULT(dev_priv));
43*f005ef32Sjsg return PCH_LPT;
44*f005ef32Sjsg case INTEL_PCH_WPT_DEVICE_ID_TYPE:
45*f005ef32Sjsg drm_dbg_kms(&dev_priv->drm, "Found WildcatPoint PCH\n");
46*f005ef32Sjsg drm_WARN_ON(&dev_priv->drm,
47*f005ef32Sjsg !IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
48*f005ef32Sjsg drm_WARN_ON(&dev_priv->drm,
49*f005ef32Sjsg IS_HASWELL_ULT(dev_priv) || IS_BROADWELL_ULT(dev_priv));
50*f005ef32Sjsg /* WPT is LPT compatible */
51*f005ef32Sjsg return PCH_LPT;
52*f005ef32Sjsg case INTEL_PCH_WPT_LP_DEVICE_ID_TYPE:
53*f005ef32Sjsg drm_dbg_kms(&dev_priv->drm, "Found WildcatPoint LP PCH\n");
54*f005ef32Sjsg drm_WARN_ON(&dev_priv->drm,
55*f005ef32Sjsg !IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
56*f005ef32Sjsg drm_WARN_ON(&dev_priv->drm,
57*f005ef32Sjsg !IS_HASWELL_ULT(dev_priv) && !IS_BROADWELL_ULT(dev_priv));
58*f005ef32Sjsg /* WPT is LPT compatible */
59*f005ef32Sjsg return PCH_LPT;
60*f005ef32Sjsg case INTEL_PCH_SPT_DEVICE_ID_TYPE:
61*f005ef32Sjsg drm_dbg_kms(&dev_priv->drm, "Found SunrisePoint PCH\n");
62*f005ef32Sjsg drm_WARN_ON(&dev_priv->drm,
63*f005ef32Sjsg !IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
64*f005ef32Sjsg return PCH_SPT;
65*f005ef32Sjsg case INTEL_PCH_SPT_LP_DEVICE_ID_TYPE:
66*f005ef32Sjsg drm_dbg_kms(&dev_priv->drm, "Found SunrisePoint LP PCH\n");
67*f005ef32Sjsg drm_WARN_ON(&dev_priv->drm,
68*f005ef32Sjsg !IS_SKYLAKE(dev_priv) &&
69*f005ef32Sjsg !IS_KABYLAKE(dev_priv) &&
70*f005ef32Sjsg !IS_COFFEELAKE(dev_priv) &&
71*f005ef32Sjsg !IS_COMETLAKE(dev_priv));
72*f005ef32Sjsg return PCH_SPT;
73*f005ef32Sjsg case INTEL_PCH_KBP_DEVICE_ID_TYPE:
74*f005ef32Sjsg drm_dbg_kms(&dev_priv->drm, "Found Kaby Lake PCH (KBP)\n");
75*f005ef32Sjsg drm_WARN_ON(&dev_priv->drm,
76*f005ef32Sjsg !IS_SKYLAKE(dev_priv) &&
77*f005ef32Sjsg !IS_KABYLAKE(dev_priv) &&
78*f005ef32Sjsg !IS_COFFEELAKE(dev_priv) &&
79*f005ef32Sjsg !IS_COMETLAKE(dev_priv));
80*f005ef32Sjsg /* KBP is SPT compatible */
81*f005ef32Sjsg return PCH_SPT;
82*f005ef32Sjsg case INTEL_PCH_CNP_DEVICE_ID_TYPE:
83*f005ef32Sjsg drm_dbg_kms(&dev_priv->drm, "Found Cannon Lake PCH (CNP)\n");
84*f005ef32Sjsg drm_WARN_ON(&dev_priv->drm,
85*f005ef32Sjsg !IS_COFFEELAKE(dev_priv) &&
86*f005ef32Sjsg !IS_COMETLAKE(dev_priv));
87*f005ef32Sjsg return PCH_CNP;
88*f005ef32Sjsg case INTEL_PCH_CNP_LP_DEVICE_ID_TYPE:
89*f005ef32Sjsg drm_dbg_kms(&dev_priv->drm,
90*f005ef32Sjsg "Found Cannon Lake LP PCH (CNP-LP)\n");
91*f005ef32Sjsg drm_WARN_ON(&dev_priv->drm,
92*f005ef32Sjsg !IS_COFFEELAKE(dev_priv) &&
93*f005ef32Sjsg !IS_COMETLAKE(dev_priv));
94*f005ef32Sjsg return PCH_CNP;
95*f005ef32Sjsg case INTEL_PCH_CMP_DEVICE_ID_TYPE:
96*f005ef32Sjsg case INTEL_PCH_CMP2_DEVICE_ID_TYPE:
97*f005ef32Sjsg drm_dbg_kms(&dev_priv->drm, "Found Comet Lake PCH (CMP)\n");
98*f005ef32Sjsg drm_WARN_ON(&dev_priv->drm,
99*f005ef32Sjsg !IS_COFFEELAKE(dev_priv) &&
100*f005ef32Sjsg !IS_COMETLAKE(dev_priv) &&
101*f005ef32Sjsg !IS_ROCKETLAKE(dev_priv));
102*f005ef32Sjsg /* CMP is CNP compatible */
103*f005ef32Sjsg return PCH_CNP;
104*f005ef32Sjsg case INTEL_PCH_CMP_V_DEVICE_ID_TYPE:
105*f005ef32Sjsg drm_dbg_kms(&dev_priv->drm, "Found Comet Lake V PCH (CMP-V)\n");
106*f005ef32Sjsg drm_WARN_ON(&dev_priv->drm,
107*f005ef32Sjsg !IS_COFFEELAKE(dev_priv) &&
108*f005ef32Sjsg !IS_COMETLAKE(dev_priv));
109*f005ef32Sjsg /* CMP-V is based on KBP, which is SPT compatible */
110*f005ef32Sjsg return PCH_SPT;
111*f005ef32Sjsg case INTEL_PCH_ICP_DEVICE_ID_TYPE:
112*f005ef32Sjsg case INTEL_PCH_ICP2_DEVICE_ID_TYPE:
113*f005ef32Sjsg drm_dbg_kms(&dev_priv->drm, "Found Ice Lake PCH\n");
114*f005ef32Sjsg drm_WARN_ON(&dev_priv->drm, !IS_ICELAKE(dev_priv));
115*f005ef32Sjsg return PCH_ICP;
116*f005ef32Sjsg case INTEL_PCH_MCC_DEVICE_ID_TYPE:
117*f005ef32Sjsg drm_dbg_kms(&dev_priv->drm, "Found Mule Creek Canyon PCH\n");
118*f005ef32Sjsg drm_WARN_ON(&dev_priv->drm, !(IS_JASPERLAKE(dev_priv) ||
119*f005ef32Sjsg IS_ELKHARTLAKE(dev_priv)));
120*f005ef32Sjsg /* MCC is TGP compatible */
121*f005ef32Sjsg return PCH_TGP;
122*f005ef32Sjsg case INTEL_PCH_TGP_DEVICE_ID_TYPE:
123*f005ef32Sjsg case INTEL_PCH_TGP2_DEVICE_ID_TYPE:
124*f005ef32Sjsg drm_dbg_kms(&dev_priv->drm, "Found Tiger Lake LP PCH\n");
125*f005ef32Sjsg drm_WARN_ON(&dev_priv->drm, !IS_TIGERLAKE(dev_priv) &&
126*f005ef32Sjsg !IS_ROCKETLAKE(dev_priv) &&
127*f005ef32Sjsg !IS_GEN9_BC(dev_priv));
128*f005ef32Sjsg return PCH_TGP;
129*f005ef32Sjsg case INTEL_PCH_JSP_DEVICE_ID_TYPE:
130*f005ef32Sjsg drm_dbg_kms(&dev_priv->drm, "Found Jasper Lake PCH\n");
131*f005ef32Sjsg drm_WARN_ON(&dev_priv->drm, !(IS_JASPERLAKE(dev_priv) ||
132*f005ef32Sjsg IS_ELKHARTLAKE(dev_priv)));
133*f005ef32Sjsg /* JSP is ICP compatible */
134*f005ef32Sjsg return PCH_ICP;
135*f005ef32Sjsg case INTEL_PCH_ADP_DEVICE_ID_TYPE:
136*f005ef32Sjsg case INTEL_PCH_ADP2_DEVICE_ID_TYPE:
137*f005ef32Sjsg case INTEL_PCH_ADP3_DEVICE_ID_TYPE:
138*f005ef32Sjsg case INTEL_PCH_ADP4_DEVICE_ID_TYPE:
139*f005ef32Sjsg drm_dbg_kms(&dev_priv->drm, "Found Alder Lake PCH\n");
140*f005ef32Sjsg drm_WARN_ON(&dev_priv->drm, !IS_ALDERLAKE_S(dev_priv) &&
141*f005ef32Sjsg !IS_ALDERLAKE_P(dev_priv));
142*f005ef32Sjsg return PCH_ADP;
143*f005ef32Sjsg case INTEL_PCH_MTP_DEVICE_ID_TYPE:
144*f005ef32Sjsg case INTEL_PCH_MTP2_DEVICE_ID_TYPE:
145*f005ef32Sjsg drm_dbg_kms(&dev_priv->drm, "Found Meteor Lake PCH\n");
146*f005ef32Sjsg drm_WARN_ON(&dev_priv->drm, !IS_METEORLAKE(dev_priv));
147*f005ef32Sjsg return PCH_MTP;
148*f005ef32Sjsg default:
149*f005ef32Sjsg return PCH_NONE;
150*f005ef32Sjsg }
151*f005ef32Sjsg }
152*f005ef32Sjsg
intel_is_virt_pch(unsigned short id,unsigned short svendor,unsigned short sdevice)153*f005ef32Sjsg static bool intel_is_virt_pch(unsigned short id,
154*f005ef32Sjsg unsigned short svendor, unsigned short sdevice)
155*f005ef32Sjsg {
156*f005ef32Sjsg return (id == INTEL_PCH_P2X_DEVICE_ID_TYPE ||
157*f005ef32Sjsg id == INTEL_PCH_P3X_DEVICE_ID_TYPE ||
158*f005ef32Sjsg (id == INTEL_PCH_QEMU_DEVICE_ID_TYPE &&
159*f005ef32Sjsg svendor == PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
160*f005ef32Sjsg sdevice == PCI_SUBDEVICE_ID_QEMU));
161*f005ef32Sjsg }
162*f005ef32Sjsg
163*f005ef32Sjsg static void
intel_virt_detect_pch(const struct drm_i915_private * dev_priv,unsigned short * pch_id,enum intel_pch * pch_type)164*f005ef32Sjsg intel_virt_detect_pch(const struct drm_i915_private *dev_priv,
165*f005ef32Sjsg unsigned short *pch_id, enum intel_pch *pch_type)
166*f005ef32Sjsg {
167*f005ef32Sjsg unsigned short id = 0;
168*f005ef32Sjsg
169*f005ef32Sjsg /*
170*f005ef32Sjsg * In a virtualized passthrough environment we can be in a
171*f005ef32Sjsg * setup where the ISA bridge is not able to be passed through.
172*f005ef32Sjsg * In this case, a south bridge can be emulated and we have to
173*f005ef32Sjsg * make an educated guess as to which PCH is really there.
174*f005ef32Sjsg */
175*f005ef32Sjsg
176*f005ef32Sjsg if (IS_METEORLAKE(dev_priv))
177*f005ef32Sjsg id = INTEL_PCH_MTP_DEVICE_ID_TYPE;
178*f005ef32Sjsg else if (IS_ALDERLAKE_S(dev_priv) || IS_ALDERLAKE_P(dev_priv))
179*f005ef32Sjsg id = INTEL_PCH_ADP_DEVICE_ID_TYPE;
180*f005ef32Sjsg else if (IS_TIGERLAKE(dev_priv) || IS_ROCKETLAKE(dev_priv))
181*f005ef32Sjsg id = INTEL_PCH_TGP_DEVICE_ID_TYPE;
182*f005ef32Sjsg else if (IS_JASPERLAKE(dev_priv) || IS_ELKHARTLAKE(dev_priv))
183*f005ef32Sjsg id = INTEL_PCH_MCC_DEVICE_ID_TYPE;
184*f005ef32Sjsg else if (IS_ICELAKE(dev_priv))
185*f005ef32Sjsg id = INTEL_PCH_ICP_DEVICE_ID_TYPE;
186*f005ef32Sjsg else if (IS_COFFEELAKE(dev_priv) ||
187*f005ef32Sjsg IS_COMETLAKE(dev_priv))
188*f005ef32Sjsg id = INTEL_PCH_CNP_DEVICE_ID_TYPE;
189*f005ef32Sjsg else if (IS_KABYLAKE(dev_priv) || IS_SKYLAKE(dev_priv))
190*f005ef32Sjsg id = INTEL_PCH_SPT_DEVICE_ID_TYPE;
191*f005ef32Sjsg else if (IS_HASWELL_ULT(dev_priv) || IS_BROADWELL_ULT(dev_priv))
192*f005ef32Sjsg id = INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
193*f005ef32Sjsg else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
194*f005ef32Sjsg id = INTEL_PCH_LPT_DEVICE_ID_TYPE;
195*f005ef32Sjsg else if (GRAPHICS_VER(dev_priv) == 6 || IS_IVYBRIDGE(dev_priv))
196*f005ef32Sjsg id = INTEL_PCH_CPT_DEVICE_ID_TYPE;
197*f005ef32Sjsg else if (GRAPHICS_VER(dev_priv) == 5)
198*f005ef32Sjsg id = INTEL_PCH_IBX_DEVICE_ID_TYPE;
199*f005ef32Sjsg
200*f005ef32Sjsg if (id)
201*f005ef32Sjsg drm_dbg_kms(&dev_priv->drm, "Assuming PCH ID %04x\n", id);
202*f005ef32Sjsg else
203*f005ef32Sjsg drm_dbg_kms(&dev_priv->drm, "Assuming no PCH\n");
204*f005ef32Sjsg
205*f005ef32Sjsg *pch_type = intel_pch_type(dev_priv, id);
206*f005ef32Sjsg
207*f005ef32Sjsg /* Sanity check virtual PCH id */
208*f005ef32Sjsg if (drm_WARN_ON(&dev_priv->drm,
209*f005ef32Sjsg id && *pch_type == PCH_NONE))
210*f005ef32Sjsg id = 0;
211*f005ef32Sjsg
212*f005ef32Sjsg *pch_id = id;
213*f005ef32Sjsg }
214*f005ef32Sjsg
215*f005ef32Sjsg static int
intel_pch_match(struct pci_attach_args * pa)216*f005ef32Sjsg intel_pch_match(struct pci_attach_args *pa)
217*f005ef32Sjsg {
218*f005ef32Sjsg if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_INTEL &&
219*f005ef32Sjsg PCI_CLASS(pa->pa_class) == PCI_CLASS_BRIDGE &&
220*f005ef32Sjsg PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_BRIDGE_ISA)
221*f005ef32Sjsg return 1;
222*f005ef32Sjsg return 0;
223*f005ef32Sjsg }
224*f005ef32Sjsg
intel_detect_pch(struct drm_i915_private * dev_priv)225*f005ef32Sjsg void intel_detect_pch(struct drm_i915_private *dev_priv)
226*f005ef32Sjsg {
227*f005ef32Sjsg struct pci_attach_args pa;
228*f005ef32Sjsg unsigned short id;
229*f005ef32Sjsg enum intel_pch pch_type;
230*f005ef32Sjsg pcireg_t subsys;
231*f005ef32Sjsg
232*f005ef32Sjsg /* DG1 has south engine display on the same PCI device */
233*f005ef32Sjsg if (IS_DG1(dev_priv)) {
234*f005ef32Sjsg dev_priv->pch_type = PCH_DG1;
235*f005ef32Sjsg return;
236*f005ef32Sjsg } else if (IS_DG2(dev_priv)) {
237*f005ef32Sjsg dev_priv->pch_type = PCH_DG2;
238*f005ef32Sjsg return;
239*f005ef32Sjsg }
240*f005ef32Sjsg
241*f005ef32Sjsg /*
242*f005ef32Sjsg * The reason to probe ISA bridge instead of Dev31:Fun0 is to
243*f005ef32Sjsg * make graphics device passthrough work easy for VMM, that only
244*f005ef32Sjsg * need to expose ISA bridge to let driver know the real hardware
245*f005ef32Sjsg * underneath. This is a requirement from virtualization team.
246*f005ef32Sjsg *
247*f005ef32Sjsg * In some virtualized environments (e.g. XEN), there is irrelevant
248*f005ef32Sjsg * ISA bridge in the system. To work reliably, we should scan trhough
249*f005ef32Sjsg * all the ISA bridge devices and check for the first match, instead
250*f005ef32Sjsg * of only checking the first one.
251*f005ef32Sjsg */
252*f005ef32Sjsg if (pci_find_device(&pa, intel_pch_match)) {
253*f005ef32Sjsg id = PCI_PRODUCT(pa.pa_id) & INTEL_PCH_DEVICE_ID_MASK;
254*f005ef32Sjsg subsys = pci_conf_read(pa.pa_pc, pa.pa_tag, PCI_SUBSYS_ID_REG);
255*f005ef32Sjsg
256*f005ef32Sjsg pch_type = intel_pch_type(dev_priv, id);
257*f005ef32Sjsg if (pch_type != PCH_NONE) {
258*f005ef32Sjsg dev_priv->pch_type = pch_type;
259*f005ef32Sjsg dev_priv->pch_id = id;
260*f005ef32Sjsg } else if (intel_is_virt_pch(id, PCI_VENDOR(subsys),
261*f005ef32Sjsg PCI_PRODUCT(subsys))) {
262*f005ef32Sjsg intel_virt_detect_pch(dev_priv, &id, &pch_type);
263*f005ef32Sjsg dev_priv->pch_type = pch_type;
264*f005ef32Sjsg dev_priv->pch_id = id;
265*f005ef32Sjsg }
266*f005ef32Sjsg }
267*f005ef32Sjsg
268*f005ef32Sjsg /*
269*f005ef32Sjsg * Use PCH_NOP (PCH but no South Display) for PCH platforms without
270*f005ef32Sjsg * display.
271*f005ef32Sjsg */
272*f005ef32Sjsg if (pci_find_device(&pa, intel_pch_match) && !HAS_DISPLAY(dev_priv)) {
273*f005ef32Sjsg drm_dbg_kms(&dev_priv->drm,
274*f005ef32Sjsg "Display disabled, reverting to NOP PCH\n");
275*f005ef32Sjsg dev_priv->pch_type = PCH_NOP;
276*f005ef32Sjsg dev_priv->pch_id = 0;
277*f005ef32Sjsg } else if (!pci_find_device(&pa, intel_pch_match)) {
278*f005ef32Sjsg if (i915_run_as_guest() && HAS_DISPLAY(dev_priv)) {
279*f005ef32Sjsg intel_virt_detect_pch(dev_priv, &id, &pch_type);
280*f005ef32Sjsg dev_priv->pch_type = pch_type;
281*f005ef32Sjsg dev_priv->pch_id = id;
282*f005ef32Sjsg } else {
283*f005ef32Sjsg drm_dbg_kms(&dev_priv->drm, "No PCH found.\n");
284*f005ef32Sjsg }
285*f005ef32Sjsg }
286*f005ef32Sjsg
287*f005ef32Sjsg pci_dev_put(pch);
288*f005ef32Sjsg }
289