xref: /openbsd-src/sys/dev/pci/drm/i915/intel_uncore.c (revision 4b70baf6e17fc8b27fc1f7fa7929335753fa94c3)
1 /*
2  * Copyright © 2013 Intel Corporation
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice (including the next
12  * paragraph) shall be included in all copies or substantial portions of the
13  * Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21  * IN THE SOFTWARE.
22  */
23 
24 #include "i915_drv.h"
25 #include "intel_drv.h"
26 #include "i915_vgpu.h"
27 
28 #include <asm/iosf_mbi.h>
29 #include <linux/pm_runtime.h>
30 
31 #define FORCEWAKE_ACK_TIMEOUT_MS 50
32 #define GT_FIFO_TIMEOUT_MS	 10
33 
34 #define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32((dev_priv__), (reg__))
35 
36 static const char * const forcewake_domain_names[] = {
37 	"render",
38 	"blitter",
39 	"media",
40 	"vdbox0",
41 	"vdbox1",
42 	"vdbox2",
43 	"vdbox3",
44 	"vebox0",
45 	"vebox1",
46 };
47 
48 const char *
49 intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
50 {
51 	BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
52 
53 	if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
54 		return forcewake_domain_names[id];
55 
56 	WARN_ON(id);
57 
58 	return "unknown";
59 }
60 
61 static inline void
62 fw_domain_reset(struct drm_i915_private *i915,
63 		const struct intel_uncore_forcewake_domain *d)
64 {
65 	/*
66 	 * We don't really know if the powerwell for the forcewake domain we are
67 	 * trying to reset here does exist at this point (engines could be fused
68 	 * off in ICL+), so no waiting for acks
69 	 */
70 	__raw_i915_write32(i915, d->reg_set, i915->uncore.fw_reset);
71 }
72 
73 static inline void
74 fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
75 {
76 	d->wake_count++;
77 #ifdef __linux__
78 	hrtimer_start_range_ns(&d->timer,
79 			       NSEC_PER_MSEC,
80 			       NSEC_PER_MSEC,
81 			       HRTIMER_MODE_REL);
82 #else
83 	timeout_add_msec(&d->timer, 1);
84 #endif
85 }
86 
87 static inline int
88 __wait_for_ack(const struct drm_i915_private *i915,
89 	       const struct intel_uncore_forcewake_domain *d,
90 	       const u32 ack,
91 	       const u32 value)
92 {
93 	return wait_for_atomic((__raw_i915_read32(i915, d->reg_ack) & ack) == value,
94 			       FORCEWAKE_ACK_TIMEOUT_MS);
95 }
96 
97 static inline int
98 wait_ack_clear(const struct drm_i915_private *i915,
99 	       const struct intel_uncore_forcewake_domain *d,
100 	       const u32 ack)
101 {
102 	return __wait_for_ack(i915, d, ack, 0);
103 }
104 
105 static inline int
106 wait_ack_set(const struct drm_i915_private *i915,
107 	     const struct intel_uncore_forcewake_domain *d,
108 	     const u32 ack)
109 {
110 	return __wait_for_ack(i915, d, ack, ack);
111 }
112 
113 static inline void
114 fw_domain_wait_ack_clear(const struct drm_i915_private *i915,
115 			 const struct intel_uncore_forcewake_domain *d)
116 {
117 	if (wait_ack_clear(i915, d, FORCEWAKE_KERNEL))
118 		DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
119 			  intel_uncore_forcewake_domain_to_str(d->id));
120 }
121 
122 enum ack_type {
123 	ACK_CLEAR = 0,
124 	ACK_SET
125 };
126 
127 static int
128 fw_domain_wait_ack_with_fallback(const struct drm_i915_private *i915,
129 				 const struct intel_uncore_forcewake_domain *d,
130 				 const enum ack_type type)
131 {
132 	const u32 ack_bit = FORCEWAKE_KERNEL;
133 	const u32 value = type == ACK_SET ? ack_bit : 0;
134 	unsigned int pass;
135 	bool ack_detected;
136 
137 	/*
138 	 * There is a possibility of driver's wake request colliding
139 	 * with hardware's own wake requests and that can cause
140 	 * hardware to not deliver the driver's ack message.
141 	 *
142 	 * Use a fallback bit toggle to kick the gpu state machine
143 	 * in the hope that the original ack will be delivered along with
144 	 * the fallback ack.
145 	 *
146 	 * This workaround is described in HSDES #1604254524 and it's known as:
147 	 * WaRsForcewakeAddDelayForAck:skl,bxt,kbl,glk,cfl,cnl,icl
148 	 * although the name is a bit misleading.
149 	 */
150 
151 	pass = 1;
152 	do {
153 		wait_ack_clear(i915, d, FORCEWAKE_KERNEL_FALLBACK);
154 
155 		__raw_i915_write32(i915, d->reg_set,
156 				   _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL_FALLBACK));
157 		/* Give gt some time to relax before the polling frenzy */
158 		udelay(10 * pass);
159 		wait_ack_set(i915, d, FORCEWAKE_KERNEL_FALLBACK);
160 
161 		ack_detected = (__raw_i915_read32(i915, d->reg_ack) & ack_bit) == value;
162 
163 		__raw_i915_write32(i915, d->reg_set,
164 				   _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL_FALLBACK));
165 	} while (!ack_detected && pass++ < 10);
166 
167 	DRM_DEBUG_DRIVER("%s had to use fallback to %s ack, 0x%x (passes %u)\n",
168 			 intel_uncore_forcewake_domain_to_str(d->id),
169 			 type == ACK_SET ? "set" : "clear",
170 			 __raw_i915_read32(i915, d->reg_ack),
171 			 pass);
172 
173 	return ack_detected ? 0 : -ETIMEDOUT;
174 }
175 
176 static inline void
177 fw_domain_wait_ack_clear_fallback(const struct drm_i915_private *i915,
178 				  const struct intel_uncore_forcewake_domain *d)
179 {
180 	if (likely(!wait_ack_clear(i915, d, FORCEWAKE_KERNEL)))
181 		return;
182 
183 	if (fw_domain_wait_ack_with_fallback(i915, d, ACK_CLEAR))
184 		fw_domain_wait_ack_clear(i915, d);
185 }
186 
187 static inline void
188 fw_domain_get(struct drm_i915_private *i915,
189 	      const struct intel_uncore_forcewake_domain *d)
190 {
191 	__raw_i915_write32(i915, d->reg_set, i915->uncore.fw_set);
192 }
193 
194 static inline void
195 fw_domain_wait_ack_set(const struct drm_i915_private *i915,
196 		       const struct intel_uncore_forcewake_domain *d)
197 {
198 	if (wait_ack_set(i915, d, FORCEWAKE_KERNEL))
199 		DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
200 			  intel_uncore_forcewake_domain_to_str(d->id));
201 }
202 
203 static inline void
204 fw_domain_wait_ack_set_fallback(const struct drm_i915_private *i915,
205 				const struct intel_uncore_forcewake_domain *d)
206 {
207 	if (likely(!wait_ack_set(i915, d, FORCEWAKE_KERNEL)))
208 		return;
209 
210 	if (fw_domain_wait_ack_with_fallback(i915, d, ACK_SET))
211 		fw_domain_wait_ack_set(i915, d);
212 }
213 
214 static inline void
215 fw_domain_put(const struct drm_i915_private *i915,
216 	      const struct intel_uncore_forcewake_domain *d)
217 {
218 	__raw_i915_write32(i915, d->reg_set, i915->uncore.fw_clear);
219 }
220 
221 static void
222 fw_domains_get(struct drm_i915_private *i915, enum forcewake_domains fw_domains)
223 {
224 	struct intel_uncore_forcewake_domain *d;
225 	unsigned int tmp;
226 
227 	GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);
228 
229 	for_each_fw_domain_masked(d, fw_domains, i915, tmp) {
230 		fw_domain_wait_ack_clear(i915, d);
231 		fw_domain_get(i915, d);
232 	}
233 
234 	for_each_fw_domain_masked(d, fw_domains, i915, tmp)
235 		fw_domain_wait_ack_set(i915, d);
236 
237 	i915->uncore.fw_domains_active |= fw_domains;
238 }
239 
240 static void
241 fw_domains_get_with_fallback(struct drm_i915_private *i915,
242 			     enum forcewake_domains fw_domains)
243 {
244 	struct intel_uncore_forcewake_domain *d;
245 	unsigned int tmp;
246 
247 	GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);
248 
249 	for_each_fw_domain_masked(d, fw_domains, i915, tmp) {
250 		fw_domain_wait_ack_clear_fallback(i915, d);
251 		fw_domain_get(i915, d);
252 	}
253 
254 	for_each_fw_domain_masked(d, fw_domains, i915, tmp)
255 		fw_domain_wait_ack_set_fallback(i915, d);
256 
257 	i915->uncore.fw_domains_active |= fw_domains;
258 }
259 
260 static void
261 fw_domains_put(struct drm_i915_private *i915, enum forcewake_domains fw_domains)
262 {
263 	struct intel_uncore_forcewake_domain *d;
264 	unsigned int tmp;
265 
266 	GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);
267 
268 	for_each_fw_domain_masked(d, fw_domains, i915, tmp)
269 		fw_domain_put(i915, d);
270 
271 	i915->uncore.fw_domains_active &= ~fw_domains;
272 }
273 
274 static void
275 fw_domains_reset(struct drm_i915_private *i915,
276 		 enum forcewake_domains fw_domains)
277 {
278 	struct intel_uncore_forcewake_domain *d;
279 	unsigned int tmp;
280 
281 	if (!fw_domains)
282 		return;
283 
284 	GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);
285 
286 	for_each_fw_domain_masked(d, fw_domains, i915, tmp)
287 		fw_domain_reset(i915, d);
288 }
289 
290 static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
291 {
292 	/* w/a for a sporadic read returning 0 by waiting for the GT
293 	 * thread to wake up.
294 	 */
295 	if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) &
296 				GEN6_GT_THREAD_STATUS_CORE_MASK) == 0, 500))
297 		DRM_ERROR("GT thread status wait timed out\n");
298 }
299 
300 static void fw_domains_get_with_thread_status(struct drm_i915_private *dev_priv,
301 					      enum forcewake_domains fw_domains)
302 {
303 	fw_domains_get(dev_priv, fw_domains);
304 
305 	/* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
306 	__gen6_gt_wait_for_thread_c0(dev_priv);
307 }
308 
309 static inline u32 fifo_free_entries(struct drm_i915_private *dev_priv)
310 {
311 	u32 count = __raw_i915_read32(dev_priv, GTFIFOCTL);
312 
313 	return count & GT_FIFO_FREE_ENTRIES_MASK;
314 }
315 
316 static void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
317 {
318 	u32 n;
319 
320 	/* On VLV, FIFO will be shared by both SW and HW.
321 	 * So, we need to read the FREE_ENTRIES everytime */
322 	if (IS_VALLEYVIEW(dev_priv))
323 		n = fifo_free_entries(dev_priv);
324 	else
325 		n = dev_priv->uncore.fifo_count;
326 
327 	if (n <= GT_FIFO_NUM_RESERVED_ENTRIES) {
328 		if (wait_for_atomic((n = fifo_free_entries(dev_priv)) >
329 				    GT_FIFO_NUM_RESERVED_ENTRIES,
330 				    GT_FIFO_TIMEOUT_MS)) {
331 			DRM_DEBUG("GT_FIFO timeout, entries: %u\n", n);
332 			return;
333 		}
334 	}
335 
336 	dev_priv->uncore.fifo_count = n - 1;
337 }
338 
339 #ifdef __linux__
340 
341 static enum hrtimer_restart
342 intel_uncore_fw_release_timer(struct hrtimer *timer)
343 {
344 	struct intel_uncore_forcewake_domain *domain =
345 	       container_of(timer, struct intel_uncore_forcewake_domain, timer);
346 	struct drm_i915_private *dev_priv =
347 		container_of(domain, struct drm_i915_private, uncore.fw_domain[domain->id]);
348 	unsigned long irqflags;
349 
350 	assert_rpm_device_not_suspended(dev_priv);
351 
352 	if (xchg(&domain->active, false))
353 		return HRTIMER_RESTART;
354 
355 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
356 	if (WARN_ON(domain->wake_count == 0))
357 		domain->wake_count++;
358 
359 	if (--domain->wake_count == 0)
360 		dev_priv->uncore.funcs.force_wake_put(dev_priv, domain->mask);
361 
362 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
363 
364 	return HRTIMER_NORESTART;
365 }
366 
367 #else
368 
369 void
370 intel_uncore_fw_release_timer(void *arg)
371 {
372 	struct intel_uncore_forcewake_domain *domain = arg;
373 	struct drm_i915_private *dev_priv =
374 		container_of(domain, struct drm_i915_private, uncore.fw_domain[domain->id]);
375 	unsigned long irqflags;
376 
377 	assert_rpm_device_not_suspended(dev_priv);
378 
379 	if (xchg(&domain->active, false))
380 		return;
381 
382 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
383 	if (WARN_ON(domain->wake_count == 0))
384 		domain->wake_count++;
385 
386 	if (--domain->wake_count == 0)
387 		dev_priv->uncore.funcs.force_wake_put(dev_priv, domain->mask);
388 
389 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
390 }
391 
392 #endif
393 
394 /* Note callers must have acquired the PUNIT->PMIC bus, before calling this. */
395 static unsigned int
396 intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv)
397 {
398 	unsigned long irqflags;
399 	struct intel_uncore_forcewake_domain *domain;
400 	int retry_count = 100;
401 	enum forcewake_domains fw, active_domains;
402 
403 	iosf_mbi_assert_punit_acquired();
404 
405 	/* Hold uncore.lock across reset to prevent any register access
406 	 * with forcewake not set correctly. Wait until all pending
407 	 * timers are run before holding.
408 	 */
409 	while (1) {
410 		unsigned int tmp;
411 
412 		active_domains = 0;
413 
414 		for_each_fw_domain(domain, dev_priv, tmp) {
415 			smp_store_mb(domain->active, false);
416 			if (hrtimer_cancel(&domain->timer) == 0)
417 				continue;
418 
419 			intel_uncore_fw_release_timer(&domain->timer);
420 		}
421 
422 		spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
423 
424 		for_each_fw_domain(domain, dev_priv, tmp) {
425 			if (hrtimer_active(&domain->timer))
426 				active_domains |= domain->mask;
427 		}
428 
429 		if (active_domains == 0)
430 			break;
431 
432 		if (--retry_count == 0) {
433 			DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
434 			break;
435 		}
436 
437 		spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
438 		cond_resched();
439 	}
440 
441 	WARN_ON(active_domains);
442 
443 	fw = dev_priv->uncore.fw_domains_active;
444 	if (fw)
445 		dev_priv->uncore.funcs.force_wake_put(dev_priv, fw);
446 
447 	fw_domains_reset(dev_priv, dev_priv->uncore.fw_domains);
448 	assert_forcewakes_inactive(dev_priv);
449 
450 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
451 
452 	return fw; /* track the lost user forcewake domains */
453 }
454 
455 static u64 gen9_edram_size(struct drm_i915_private *dev_priv)
456 {
457 	const unsigned int ways[8] = { 4, 8, 12, 16, 16, 16, 16, 16 };
458 	const unsigned int sets[4] = { 1, 1, 2, 2 };
459 	const u32 cap = dev_priv->edram_cap;
460 
461 	return EDRAM_NUM_BANKS(cap) *
462 		ways[EDRAM_WAYS_IDX(cap)] *
463 		sets[EDRAM_SETS_IDX(cap)] *
464 		1024 * 1024;
465 }
466 
467 u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv)
468 {
469 	if (!HAS_EDRAM(dev_priv))
470 		return 0;
471 
472 	/* The needed capability bits for size calculation
473 	 * are not there with pre gen9 so return 128MB always.
474 	 */
475 	if (INTEL_GEN(dev_priv) < 9)
476 		return 128 * 1024 * 1024;
477 
478 	return gen9_edram_size(dev_priv);
479 }
480 
481 static void intel_uncore_edram_detect(struct drm_i915_private *dev_priv)
482 {
483 	if (IS_HASWELL(dev_priv) ||
484 	    IS_BROADWELL(dev_priv) ||
485 	    INTEL_GEN(dev_priv) >= 9) {
486 		dev_priv->edram_cap = __raw_i915_read32(dev_priv,
487 							HSW_EDRAM_CAP);
488 
489 		/* NB: We can't write IDICR yet because we do not have gt funcs
490 		 * set up */
491 	} else {
492 		dev_priv->edram_cap = 0;
493 	}
494 
495 	if (HAS_EDRAM(dev_priv))
496 		DRM_INFO("Found %lluMB of eDRAM\n",
497 			 intel_uncore_edram_size(dev_priv) / (1024 * 1024));
498 }
499 
500 static bool
501 fpga_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
502 {
503 	u32 dbg;
504 
505 	dbg = __raw_i915_read32(dev_priv, FPGA_DBG);
506 	if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM)))
507 		return false;
508 
509 	__raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
510 
511 	return true;
512 }
513 
514 static bool
515 vlv_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
516 {
517 	u32 cer;
518 
519 	cer = __raw_i915_read32(dev_priv, CLAIM_ER);
520 	if (likely(!(cer & (CLAIM_ER_OVERFLOW | CLAIM_ER_CTR_MASK))))
521 		return false;
522 
523 	__raw_i915_write32(dev_priv, CLAIM_ER, CLAIM_ER_CLR);
524 
525 	return true;
526 }
527 
528 static bool
529 gen6_check_for_fifo_debug(struct drm_i915_private *dev_priv)
530 {
531 	u32 fifodbg;
532 
533 	fifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);
534 
535 	if (unlikely(fifodbg)) {
536 		DRM_DEBUG_DRIVER("GTFIFODBG = 0x08%x\n", fifodbg);
537 		__raw_i915_write32(dev_priv, GTFIFODBG, fifodbg);
538 	}
539 
540 	return fifodbg;
541 }
542 
543 static bool
544 check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
545 {
546 	bool ret = false;
547 
548 	if (HAS_FPGA_DBG_UNCLAIMED(dev_priv))
549 		ret |= fpga_check_for_unclaimed_mmio(dev_priv);
550 
551 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
552 		ret |= vlv_check_for_unclaimed_mmio(dev_priv);
553 
554 	if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv))
555 		ret |= gen6_check_for_fifo_debug(dev_priv);
556 
557 	return ret;
558 }
559 
560 static void __intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
561 					  unsigned int restore_forcewake)
562 {
563 	/* clear out unclaimed reg detection bit */
564 	if (check_for_unclaimed_mmio(dev_priv))
565 		DRM_DEBUG("unclaimed mmio detected on uncore init, clearing\n");
566 
567 	/* WaDisableShadowRegForCpd:chv */
568 	if (IS_CHERRYVIEW(dev_priv)) {
569 		__raw_i915_write32(dev_priv, GTFIFOCTL,
570 				   __raw_i915_read32(dev_priv, GTFIFOCTL) |
571 				   GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
572 				   GT_FIFO_CTL_RC6_POLICY_STALL);
573 	}
574 
575 	iosf_mbi_punit_acquire();
576 	intel_uncore_forcewake_reset(dev_priv);
577 	if (restore_forcewake) {
578 		spin_lock_irq(&dev_priv->uncore.lock);
579 		dev_priv->uncore.funcs.force_wake_get(dev_priv,
580 						      restore_forcewake);
581 
582 		if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv))
583 			dev_priv->uncore.fifo_count =
584 				fifo_free_entries(dev_priv);
585 		spin_unlock_irq(&dev_priv->uncore.lock);
586 	}
587 	iosf_mbi_punit_release();
588 }
589 
590 void intel_uncore_suspend(struct drm_i915_private *dev_priv)
591 {
592 	iosf_mbi_punit_acquire();
593 	iosf_mbi_unregister_pmic_bus_access_notifier_unlocked(
594 		&dev_priv->uncore.pmic_bus_access_nb);
595 	dev_priv->uncore.fw_domains_saved =
596 		intel_uncore_forcewake_reset(dev_priv);
597 	iosf_mbi_punit_release();
598 }
599 
600 void intel_uncore_resume_early(struct drm_i915_private *dev_priv)
601 {
602 	unsigned int restore_forcewake;
603 
604 	restore_forcewake = fetch_and_zero(&dev_priv->uncore.fw_domains_saved);
605 	__intel_uncore_early_sanitize(dev_priv, restore_forcewake);
606 
607 	iosf_mbi_register_pmic_bus_access_notifier(
608 		&dev_priv->uncore.pmic_bus_access_nb);
609 	i915_check_and_clear_faults(dev_priv);
610 }
611 
612 void intel_uncore_runtime_resume(struct drm_i915_private *dev_priv)
613 {
614 	iosf_mbi_register_pmic_bus_access_notifier(
615 		&dev_priv->uncore.pmic_bus_access_nb);
616 }
617 
618 void intel_uncore_sanitize(struct drm_i915_private *dev_priv)
619 {
620 	/* BIOS often leaves RC6 enabled, but disable it for hw init */
621 	intel_sanitize_gt_powersave(dev_priv);
622 }
623 
624 static void __intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
625 					 enum forcewake_domains fw_domains)
626 {
627 	struct intel_uncore_forcewake_domain *domain;
628 	unsigned int tmp;
629 
630 	fw_domains &= dev_priv->uncore.fw_domains;
631 
632 	for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp) {
633 		if (domain->wake_count++) {
634 			fw_domains &= ~domain->mask;
635 			domain->active = true;
636 		}
637 	}
638 
639 	if (fw_domains)
640 		dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
641 }
642 
643 /**
644  * intel_uncore_forcewake_get - grab forcewake domain references
645  * @dev_priv: i915 device instance
646  * @fw_domains: forcewake domains to get reference on
647  *
648  * This function can be used get GT's forcewake domain references.
649  * Normal register access will handle the forcewake domains automatically.
650  * However if some sequence requires the GT to not power down a particular
651  * forcewake domains this function should be called at the beginning of the
652  * sequence. And subsequently the reference should be dropped by symmetric
653  * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
654  * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
655  */
656 void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
657 				enum forcewake_domains fw_domains)
658 {
659 	unsigned long irqflags;
660 
661 	if (!dev_priv->uncore.funcs.force_wake_get)
662 		return;
663 
664 	assert_rpm_wakelock_held(dev_priv);
665 
666 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
667 	__intel_uncore_forcewake_get(dev_priv, fw_domains);
668 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
669 }
670 
671 /**
672  * intel_uncore_forcewake_user_get - claim forcewake on behalf of userspace
673  * @dev_priv: i915 device instance
674  *
675  * This function is a wrapper around intel_uncore_forcewake_get() to acquire
676  * the GT powerwell and in the process disable our debugging for the
677  * duration of userspace's bypass.
678  */
679 void intel_uncore_forcewake_user_get(struct drm_i915_private *dev_priv)
680 {
681 	spin_lock_irq(&dev_priv->uncore.lock);
682 	if (!dev_priv->uncore.user_forcewake.count++) {
683 		intel_uncore_forcewake_get__locked(dev_priv, FORCEWAKE_ALL);
684 
685 		/* Save and disable mmio debugging for the user bypass */
686 		dev_priv->uncore.user_forcewake.saved_mmio_check =
687 			dev_priv->uncore.unclaimed_mmio_check;
688 		dev_priv->uncore.user_forcewake.saved_mmio_debug =
689 			i915_modparams.mmio_debug;
690 
691 		dev_priv->uncore.unclaimed_mmio_check = 0;
692 		i915_modparams.mmio_debug = 0;
693 	}
694 	spin_unlock_irq(&dev_priv->uncore.lock);
695 }
696 
697 /**
698  * intel_uncore_forcewake_user_put - release forcewake on behalf of userspace
699  * @dev_priv: i915 device instance
700  *
701  * This function complements intel_uncore_forcewake_user_get() and releases
702  * the GT powerwell taken on behalf of the userspace bypass.
703  */
704 void intel_uncore_forcewake_user_put(struct drm_i915_private *dev_priv)
705 {
706 	spin_lock_irq(&dev_priv->uncore.lock);
707 	if (!--dev_priv->uncore.user_forcewake.count) {
708 		if (intel_uncore_unclaimed_mmio(dev_priv))
709 			dev_info(dev_priv->drm.dev,
710 				 "Invalid mmio detected during user access\n");
711 
712 		dev_priv->uncore.unclaimed_mmio_check =
713 			dev_priv->uncore.user_forcewake.saved_mmio_check;
714 		i915_modparams.mmio_debug =
715 			dev_priv->uncore.user_forcewake.saved_mmio_debug;
716 
717 		intel_uncore_forcewake_put__locked(dev_priv, FORCEWAKE_ALL);
718 	}
719 	spin_unlock_irq(&dev_priv->uncore.lock);
720 }
721 
722 /**
723  * intel_uncore_forcewake_get__locked - grab forcewake domain references
724  * @dev_priv: i915 device instance
725  * @fw_domains: forcewake domains to get reference on
726  *
727  * See intel_uncore_forcewake_get(). This variant places the onus
728  * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
729  */
730 void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
731 					enum forcewake_domains fw_domains)
732 {
733 	lockdep_assert_held(&dev_priv->uncore.lock);
734 
735 	if (!dev_priv->uncore.funcs.force_wake_get)
736 		return;
737 
738 	__intel_uncore_forcewake_get(dev_priv, fw_domains);
739 }
740 
741 static void __intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
742 					 enum forcewake_domains fw_domains)
743 {
744 	struct intel_uncore_forcewake_domain *domain;
745 	unsigned int tmp;
746 
747 	fw_domains &= dev_priv->uncore.fw_domains;
748 
749 	for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp) {
750 		if (WARN_ON(domain->wake_count == 0))
751 			continue;
752 
753 		if (--domain->wake_count) {
754 			domain->active = true;
755 			continue;
756 		}
757 
758 		fw_domain_arm_timer(domain);
759 	}
760 }
761 
762 /**
763  * intel_uncore_forcewake_put - release a forcewake domain reference
764  * @dev_priv: i915 device instance
765  * @fw_domains: forcewake domains to put references
766  *
767  * This function drops the device-level forcewakes for specified
768  * domains obtained by intel_uncore_forcewake_get().
769  */
770 void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
771 				enum forcewake_domains fw_domains)
772 {
773 	unsigned long irqflags;
774 
775 	if (!dev_priv->uncore.funcs.force_wake_put)
776 		return;
777 
778 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
779 	__intel_uncore_forcewake_put(dev_priv, fw_domains);
780 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
781 }
782 
783 /**
784  * intel_uncore_forcewake_put__locked - grab forcewake domain references
785  * @dev_priv: i915 device instance
786  * @fw_domains: forcewake domains to get reference on
787  *
788  * See intel_uncore_forcewake_put(). This variant places the onus
789  * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
790  */
791 void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
792 					enum forcewake_domains fw_domains)
793 {
794 	lockdep_assert_held(&dev_priv->uncore.lock);
795 
796 	if (!dev_priv->uncore.funcs.force_wake_put)
797 		return;
798 
799 	__intel_uncore_forcewake_put(dev_priv, fw_domains);
800 }
801 
802 void assert_forcewakes_inactive(struct drm_i915_private *dev_priv)
803 {
804 	if (!dev_priv->uncore.funcs.force_wake_get)
805 		return;
806 
807 	WARN(dev_priv->uncore.fw_domains_active,
808 	     "Expected all fw_domains to be inactive, but %08x are still on\n",
809 	     dev_priv->uncore.fw_domains_active);
810 }
811 
812 void assert_forcewakes_active(struct drm_i915_private *dev_priv,
813 			      enum forcewake_domains fw_domains)
814 {
815 	if (!dev_priv->uncore.funcs.force_wake_get)
816 		return;
817 
818 	assert_rpm_wakelock_held(dev_priv);
819 
820 	fw_domains &= dev_priv->uncore.fw_domains;
821 	WARN(fw_domains & ~dev_priv->uncore.fw_domains_active,
822 	     "Expected %08x fw_domains to be active, but %08x are off\n",
823 	     fw_domains, fw_domains & ~dev_priv->uncore.fw_domains_active);
824 }
825 
826 /* We give fast paths for the really cool registers */
827 #define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
828 
829 #define GEN11_NEEDS_FORCE_WAKE(reg) \
830 	((reg) < 0x40000 || ((reg) >= 0x1c0000 && (reg) < 0x1dc000))
831 
832 #define __gen6_reg_read_fw_domains(offset) \
833 ({ \
834 	enum forcewake_domains __fwd; \
835 	if (NEEDS_FORCE_WAKE(offset)) \
836 		__fwd = FORCEWAKE_RENDER; \
837 	else \
838 		__fwd = 0; \
839 	__fwd; \
840 })
841 
842 static int fw_range_cmp(u32 offset, const struct intel_forcewake_range *entry)
843 {
844 	if (offset < entry->start)
845 		return -1;
846 	else if (offset > entry->end)
847 		return 1;
848 	else
849 		return 0;
850 }
851 
852 /* Copied and "macroized" from lib/bsearch.c */
853 #define BSEARCH(key, base, num, cmp) ({                                 \
854 	unsigned int start__ = 0, end__ = (num);                        \
855 	typeof(base) result__ = NULL;                                   \
856 	while (start__ < end__) {                                       \
857 		unsigned int mid__ = start__ + (end__ - start__) / 2;   \
858 		int ret__ = (cmp)((key), (base) + mid__);               \
859 		if (ret__ < 0) {                                        \
860 			end__ = mid__;                                  \
861 		} else if (ret__ > 0) {                                 \
862 			start__ = mid__ + 1;                            \
863 		} else {                                                \
864 			result__ = (base) + mid__;                      \
865 			break;                                          \
866 		}                                                       \
867 	}                                                               \
868 	result__;                                                       \
869 })
870 
871 static enum forcewake_domains
872 find_fw_domain(struct drm_i915_private *dev_priv, u32 offset)
873 {
874 	const struct intel_forcewake_range *entry;
875 
876 	entry = BSEARCH(offset,
877 			dev_priv->uncore.fw_domains_table,
878 			dev_priv->uncore.fw_domains_table_entries,
879 			fw_range_cmp);
880 
881 	if (!entry)
882 		return 0;
883 
884 	/*
885 	 * The list of FW domains depends on the SKU in gen11+ so we
886 	 * can't determine it statically. We use FORCEWAKE_ALL and
887 	 * translate it here to the list of available domains.
888 	 */
889 	if (entry->domains == FORCEWAKE_ALL)
890 		return dev_priv->uncore.fw_domains;
891 
892 	WARN(entry->domains & ~dev_priv->uncore.fw_domains,
893 	     "Uninitialized forcewake domain(s) 0x%x accessed at 0x%x\n",
894 	     entry->domains & ~dev_priv->uncore.fw_domains, offset);
895 
896 	return entry->domains;
897 }
898 
899 #define GEN_FW_RANGE(s, e, d) \
900 	{ .start = (s), .end = (e), .domains = (d) }
901 
902 #define HAS_FWTABLE(dev_priv) \
903 	(INTEL_GEN(dev_priv) >= 9 || \
904 	 IS_CHERRYVIEW(dev_priv) || \
905 	 IS_VALLEYVIEW(dev_priv))
906 
907 /* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
908 static const struct intel_forcewake_range __vlv_fw_ranges[] = {
909 	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
910 	GEN_FW_RANGE(0x5000, 0x7fff, FORCEWAKE_RENDER),
911 	GEN_FW_RANGE(0xb000, 0x11fff, FORCEWAKE_RENDER),
912 	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
913 	GEN_FW_RANGE(0x22000, 0x23fff, FORCEWAKE_MEDIA),
914 	GEN_FW_RANGE(0x2e000, 0x2ffff, FORCEWAKE_RENDER),
915 	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
916 };
917 
918 #define __fwtable_reg_read_fw_domains(offset) \
919 ({ \
920 	enum forcewake_domains __fwd = 0; \
921 	if (NEEDS_FORCE_WAKE((offset))) \
922 		__fwd = find_fw_domain(dev_priv, offset); \
923 	__fwd; \
924 })
925 
926 #define __gen11_fwtable_reg_read_fw_domains(offset) \
927 ({ \
928 	enum forcewake_domains __fwd = 0; \
929 	if (GEN11_NEEDS_FORCE_WAKE((offset))) \
930 		__fwd = find_fw_domain(dev_priv, offset); \
931 	__fwd; \
932 })
933 
934 /* *Must* be sorted by offset! See intel_shadow_table_check(). */
935 static const i915_reg_t gen8_shadowed_regs[] = {
936 	RING_TAIL(RENDER_RING_BASE),	/* 0x2000 (base) */
937 	GEN6_RPNSWREQ,			/* 0xA008 */
938 	GEN6_RC_VIDEO_FREQ,		/* 0xA00C */
939 	RING_TAIL(GEN6_BSD_RING_BASE),	/* 0x12000 (base) */
940 	RING_TAIL(VEBOX_RING_BASE),	/* 0x1a000 (base) */
941 	RING_TAIL(BLT_RING_BASE),	/* 0x22000 (base) */
942 	/* TODO: Other registers are not yet used */
943 };
944 
945 static const i915_reg_t gen11_shadowed_regs[] = {
946 	RING_TAIL(RENDER_RING_BASE),		/* 0x2000 (base) */
947 	GEN6_RPNSWREQ,				/* 0xA008 */
948 	GEN6_RC_VIDEO_FREQ,			/* 0xA00C */
949 	RING_TAIL(BLT_RING_BASE),		/* 0x22000 (base) */
950 	RING_TAIL(GEN11_BSD_RING_BASE),		/* 0x1C0000 (base) */
951 	RING_TAIL(GEN11_BSD2_RING_BASE),	/* 0x1C4000 (base) */
952 	RING_TAIL(GEN11_VEBOX_RING_BASE),	/* 0x1C8000 (base) */
953 	RING_TAIL(GEN11_BSD3_RING_BASE),	/* 0x1D0000 (base) */
954 	RING_TAIL(GEN11_BSD4_RING_BASE),	/* 0x1D4000 (base) */
955 	RING_TAIL(GEN11_VEBOX2_RING_BASE),	/* 0x1D8000 (base) */
956 	/* TODO: Other registers are not yet used */
957 };
958 
959 static int mmio_reg_cmp(u32 key, const i915_reg_t *reg)
960 {
961 	u32 offset = i915_mmio_reg_offset(*reg);
962 
963 	if (key < offset)
964 		return -1;
965 	else if (key > offset)
966 		return 1;
967 	else
968 		return 0;
969 }
970 
971 #define __is_genX_shadowed(x) \
972 static bool is_gen##x##_shadowed(u32 offset) \
973 { \
974 	const i915_reg_t *regs = gen##x##_shadowed_regs; \
975 	return BSEARCH(offset, regs, ARRAY_SIZE(gen##x##_shadowed_regs), \
976 		       mmio_reg_cmp); \
977 }
978 
979 __is_genX_shadowed(8)
980 __is_genX_shadowed(11)
981 
982 #define __gen8_reg_write_fw_domains(offset) \
983 ({ \
984 	enum forcewake_domains __fwd; \
985 	if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(offset)) \
986 		__fwd = FORCEWAKE_RENDER; \
987 	else \
988 		__fwd = 0; \
989 	__fwd; \
990 })
991 
992 /* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
993 static const struct intel_forcewake_range __chv_fw_ranges[] = {
994 	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
995 	GEN_FW_RANGE(0x4000, 0x4fff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
996 	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
997 	GEN_FW_RANGE(0x8000, 0x82ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
998 	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
999 	GEN_FW_RANGE(0x8500, 0x85ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
1000 	GEN_FW_RANGE(0x8800, 0x88ff, FORCEWAKE_MEDIA),
1001 	GEN_FW_RANGE(0x9000, 0xafff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
1002 	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
1003 	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
1004 	GEN_FW_RANGE(0xe000, 0xe7ff, FORCEWAKE_RENDER),
1005 	GEN_FW_RANGE(0xf000, 0xffff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
1006 	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
1007 	GEN_FW_RANGE(0x1a000, 0x1bfff, FORCEWAKE_MEDIA),
1008 	GEN_FW_RANGE(0x1e800, 0x1e9ff, FORCEWAKE_MEDIA),
1009 	GEN_FW_RANGE(0x30000, 0x37fff, FORCEWAKE_MEDIA),
1010 };
1011 
1012 #define __fwtable_reg_write_fw_domains(offset) \
1013 ({ \
1014 	enum forcewake_domains __fwd = 0; \
1015 	if (NEEDS_FORCE_WAKE((offset)) && !is_gen8_shadowed(offset)) \
1016 		__fwd = find_fw_domain(dev_priv, offset); \
1017 	__fwd; \
1018 })
1019 
1020 #define __gen11_fwtable_reg_write_fw_domains(offset) \
1021 ({ \
1022 	enum forcewake_domains __fwd = 0; \
1023 	if (GEN11_NEEDS_FORCE_WAKE((offset)) && !is_gen11_shadowed(offset)) \
1024 		__fwd = find_fw_domain(dev_priv, offset); \
1025 	__fwd; \
1026 })
1027 
1028 /* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
1029 static const struct intel_forcewake_range __gen9_fw_ranges[] = {
1030 	GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
1031 	GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
1032 	GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
1033 	GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
1034 	GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
1035 	GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
1036 	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
1037 	GEN_FW_RANGE(0x8000, 0x812f, FORCEWAKE_BLITTER),
1038 	GEN_FW_RANGE(0x8130, 0x813f, FORCEWAKE_MEDIA),
1039 	GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
1040 	GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
1041 	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
1042 	GEN_FW_RANGE(0x8500, 0x87ff, FORCEWAKE_BLITTER),
1043 	GEN_FW_RANGE(0x8800, 0x89ff, FORCEWAKE_MEDIA),
1044 	GEN_FW_RANGE(0x8a00, 0x8bff, FORCEWAKE_BLITTER),
1045 	GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
1046 	GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
1047 	GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
1048 	GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
1049 	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
1050 	GEN_FW_RANGE(0xb480, 0xcfff, FORCEWAKE_BLITTER),
1051 	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
1052 	GEN_FW_RANGE(0xd800, 0xdfff, FORCEWAKE_BLITTER),
1053 	GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
1054 	GEN_FW_RANGE(0xe900, 0x11fff, FORCEWAKE_BLITTER),
1055 	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
1056 	GEN_FW_RANGE(0x14000, 0x19fff, FORCEWAKE_BLITTER),
1057 	GEN_FW_RANGE(0x1a000, 0x1e9ff, FORCEWAKE_MEDIA),
1058 	GEN_FW_RANGE(0x1ea00, 0x243ff, FORCEWAKE_BLITTER),
1059 	GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
1060 	GEN_FW_RANGE(0x24800, 0x2ffff, FORCEWAKE_BLITTER),
1061 	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
1062 };
1063 
1064 /* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
1065 static const struct intel_forcewake_range __gen11_fw_ranges[] = {
1066 	GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
1067 	GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
1068 	GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
1069 	GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
1070 	GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
1071 	GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
1072 	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
1073 	GEN_FW_RANGE(0x8000, 0x813f, FORCEWAKE_BLITTER),
1074 	GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
1075 	GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
1076 	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
1077 	GEN_FW_RANGE(0x8500, 0x8bff, FORCEWAKE_BLITTER),
1078 	GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
1079 	GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
1080 	GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_ALL),
1081 	GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
1082 	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
1083 	GEN_FW_RANGE(0xb480, 0xdfff, FORCEWAKE_BLITTER),
1084 	GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
1085 	GEN_FW_RANGE(0xe900, 0x243ff, FORCEWAKE_BLITTER),
1086 	GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
1087 	GEN_FW_RANGE(0x24800, 0x3ffff, FORCEWAKE_BLITTER),
1088 	GEN_FW_RANGE(0x40000, 0x1bffff, 0),
1089 	GEN_FW_RANGE(0x1c0000, 0x1c3fff, FORCEWAKE_MEDIA_VDBOX0),
1090 	GEN_FW_RANGE(0x1c4000, 0x1c7fff, FORCEWAKE_MEDIA_VDBOX1),
1091 	GEN_FW_RANGE(0x1c8000, 0x1cbfff, FORCEWAKE_MEDIA_VEBOX0),
1092 	GEN_FW_RANGE(0x1cc000, 0x1cffff, FORCEWAKE_BLITTER),
1093 	GEN_FW_RANGE(0x1d0000, 0x1d3fff, FORCEWAKE_MEDIA_VDBOX2),
1094 	GEN_FW_RANGE(0x1d4000, 0x1d7fff, FORCEWAKE_MEDIA_VDBOX3),
1095 	GEN_FW_RANGE(0x1d8000, 0x1dbfff, FORCEWAKE_MEDIA_VEBOX1)
1096 };
1097 
1098 static void
1099 ilk_dummy_write(struct drm_i915_private *dev_priv)
1100 {
1101 	/* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
1102 	 * the chip from rc6 before touching it for real. MI_MODE is masked,
1103 	 * hence harmless to write 0 into. */
1104 	__raw_i915_write32(dev_priv, MI_MODE, 0);
1105 }
1106 
1107 static void
1108 __unclaimed_reg_debug(struct drm_i915_private *dev_priv,
1109 		      const i915_reg_t reg,
1110 		      const bool read,
1111 		      const bool before)
1112 {
1113 	if (WARN(check_for_unclaimed_mmio(dev_priv) && !before,
1114 		 "Unclaimed %s register 0x%x\n",
1115 		 read ? "read from" : "write to",
1116 		 i915_mmio_reg_offset(reg)))
1117 		/* Only report the first N failures */
1118 		i915_modparams.mmio_debug--;
1119 }
1120 
1121 static inline void
1122 unclaimed_reg_debug(struct drm_i915_private *dev_priv,
1123 		    const i915_reg_t reg,
1124 		    const bool read,
1125 		    const bool before)
1126 {
1127 	if (likely(!i915_modparams.mmio_debug))
1128 		return;
1129 
1130 	__unclaimed_reg_debug(dev_priv, reg, read, before);
1131 }
1132 
1133 #define GEN2_READ_HEADER(x) \
1134 	u##x val = 0; \
1135 	assert_rpm_wakelock_held(dev_priv);
1136 
1137 #define GEN2_READ_FOOTER \
1138 	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
1139 	return val
1140 
1141 #define __gen2_read(x) \
1142 static u##x \
1143 gen2_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
1144 	GEN2_READ_HEADER(x); \
1145 	val = __raw_i915_read##x(dev_priv, reg); \
1146 	GEN2_READ_FOOTER; \
1147 }
1148 
1149 #define __gen5_read(x) \
1150 static u##x \
1151 gen5_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
1152 	GEN2_READ_HEADER(x); \
1153 	ilk_dummy_write(dev_priv); \
1154 	val = __raw_i915_read##x(dev_priv, reg); \
1155 	GEN2_READ_FOOTER; \
1156 }
1157 
1158 __gen5_read(8)
1159 __gen5_read(16)
1160 __gen5_read(32)
1161 __gen5_read(64)
1162 __gen2_read(8)
1163 __gen2_read(16)
1164 __gen2_read(32)
1165 __gen2_read(64)
1166 
1167 #undef __gen5_read
1168 #undef __gen2_read
1169 
1170 #undef GEN2_READ_FOOTER
1171 #undef GEN2_READ_HEADER
1172 
1173 #define GEN6_READ_HEADER(x) \
1174 	u32 offset = i915_mmio_reg_offset(reg); \
1175 	unsigned long irqflags; \
1176 	u##x val = 0; \
1177 	assert_rpm_wakelock_held(dev_priv); \
1178 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
1179 	unclaimed_reg_debug(dev_priv, reg, true, true)
1180 
1181 #define GEN6_READ_FOOTER \
1182 	unclaimed_reg_debug(dev_priv, reg, true, false); \
1183 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
1184 	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
1185 	return val
1186 
1187 static noinline void ___force_wake_auto(struct drm_i915_private *dev_priv,
1188 					enum forcewake_domains fw_domains)
1189 {
1190 	struct intel_uncore_forcewake_domain *domain;
1191 	unsigned int tmp;
1192 
1193 	GEM_BUG_ON(fw_domains & ~dev_priv->uncore.fw_domains);
1194 
1195 	for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp)
1196 		fw_domain_arm_timer(domain);
1197 
1198 	dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
1199 }
1200 
1201 static inline void __force_wake_auto(struct drm_i915_private *dev_priv,
1202 				     enum forcewake_domains fw_domains)
1203 {
1204 	if (WARN_ON(!fw_domains))
1205 		return;
1206 
1207 	/* Turn on all requested but inactive supported forcewake domains. */
1208 	fw_domains &= dev_priv->uncore.fw_domains;
1209 	fw_domains &= ~dev_priv->uncore.fw_domains_active;
1210 
1211 	if (fw_domains)
1212 		___force_wake_auto(dev_priv, fw_domains);
1213 }
1214 
1215 #define __gen_read(func, x) \
1216 static u##x \
1217 func##_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
1218 	enum forcewake_domains fw_engine; \
1219 	GEN6_READ_HEADER(x); \
1220 	fw_engine = __##func##_reg_read_fw_domains(offset); \
1221 	if (fw_engine) \
1222 		__force_wake_auto(dev_priv, fw_engine); \
1223 	val = __raw_i915_read##x(dev_priv, reg); \
1224 	GEN6_READ_FOOTER; \
1225 }
1226 #define __gen6_read(x) __gen_read(gen6, x)
1227 #define __fwtable_read(x) __gen_read(fwtable, x)
1228 #define __gen11_fwtable_read(x) __gen_read(gen11_fwtable, x)
1229 
1230 __gen11_fwtable_read(8)
1231 __gen11_fwtable_read(16)
1232 __gen11_fwtable_read(32)
1233 __gen11_fwtable_read(64)
1234 __fwtable_read(8)
1235 __fwtable_read(16)
1236 __fwtable_read(32)
1237 __fwtable_read(64)
1238 __gen6_read(8)
1239 __gen6_read(16)
1240 __gen6_read(32)
1241 __gen6_read(64)
1242 
1243 #undef __gen11_fwtable_read
1244 #undef __fwtable_read
1245 #undef __gen6_read
1246 #undef GEN6_READ_FOOTER
1247 #undef GEN6_READ_HEADER
1248 
1249 #define GEN2_WRITE_HEADER \
1250 	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1251 	assert_rpm_wakelock_held(dev_priv); \
1252 
1253 #define GEN2_WRITE_FOOTER
1254 
1255 #define __gen2_write(x) \
1256 static void \
1257 gen2_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1258 	GEN2_WRITE_HEADER; \
1259 	__raw_i915_write##x(dev_priv, reg, val); \
1260 	GEN2_WRITE_FOOTER; \
1261 }
1262 
1263 #define __gen5_write(x) \
1264 static void \
1265 gen5_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1266 	GEN2_WRITE_HEADER; \
1267 	ilk_dummy_write(dev_priv); \
1268 	__raw_i915_write##x(dev_priv, reg, val); \
1269 	GEN2_WRITE_FOOTER; \
1270 }
1271 
1272 __gen5_write(8)
1273 __gen5_write(16)
1274 __gen5_write(32)
1275 __gen2_write(8)
1276 __gen2_write(16)
1277 __gen2_write(32)
1278 
1279 #undef __gen5_write
1280 #undef __gen2_write
1281 
1282 #undef GEN2_WRITE_FOOTER
1283 #undef GEN2_WRITE_HEADER
1284 
1285 #define GEN6_WRITE_HEADER \
1286 	u32 offset = i915_mmio_reg_offset(reg); \
1287 	unsigned long irqflags; \
1288 	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1289 	assert_rpm_wakelock_held(dev_priv); \
1290 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
1291 	unclaimed_reg_debug(dev_priv, reg, false, true)
1292 
1293 #define GEN6_WRITE_FOOTER \
1294 	unclaimed_reg_debug(dev_priv, reg, false, false); \
1295 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)
1296 
1297 #define __gen6_write(x) \
1298 static void \
1299 gen6_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1300 	GEN6_WRITE_HEADER; \
1301 	if (NEEDS_FORCE_WAKE(offset)) \
1302 		__gen6_gt_wait_for_fifo(dev_priv); \
1303 	__raw_i915_write##x(dev_priv, reg, val); \
1304 	GEN6_WRITE_FOOTER; \
1305 }
1306 
1307 #define __gen_write(func, x) \
1308 static void \
1309 func##_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1310 	enum forcewake_domains fw_engine; \
1311 	GEN6_WRITE_HEADER; \
1312 	fw_engine = __##func##_reg_write_fw_domains(offset); \
1313 	if (fw_engine) \
1314 		__force_wake_auto(dev_priv, fw_engine); \
1315 	__raw_i915_write##x(dev_priv, reg, val); \
1316 	GEN6_WRITE_FOOTER; \
1317 }
1318 #define __gen8_write(x) __gen_write(gen8, x)
1319 #define __fwtable_write(x) __gen_write(fwtable, x)
1320 #define __gen11_fwtable_write(x) __gen_write(gen11_fwtable, x)
1321 
1322 __gen11_fwtable_write(8)
1323 __gen11_fwtable_write(16)
1324 __gen11_fwtable_write(32)
1325 __fwtable_write(8)
1326 __fwtable_write(16)
1327 __fwtable_write(32)
1328 __gen8_write(8)
1329 __gen8_write(16)
1330 __gen8_write(32)
1331 __gen6_write(8)
1332 __gen6_write(16)
1333 __gen6_write(32)
1334 
1335 #undef __gen11_fwtable_write
1336 #undef __fwtable_write
1337 #undef __gen8_write
1338 #undef __gen6_write
1339 #undef GEN6_WRITE_FOOTER
1340 #undef GEN6_WRITE_HEADER
1341 
1342 #define ASSIGN_WRITE_MMIO_VFUNCS(i915, x) \
1343 do { \
1344 	(i915)->uncore.funcs.mmio_writeb = x##_write8; \
1345 	(i915)->uncore.funcs.mmio_writew = x##_write16; \
1346 	(i915)->uncore.funcs.mmio_writel = x##_write32; \
1347 } while (0)
1348 
1349 #define ASSIGN_READ_MMIO_VFUNCS(i915, x) \
1350 do { \
1351 	(i915)->uncore.funcs.mmio_readb = x##_read8; \
1352 	(i915)->uncore.funcs.mmio_readw = x##_read16; \
1353 	(i915)->uncore.funcs.mmio_readl = x##_read32; \
1354 	(i915)->uncore.funcs.mmio_readq = x##_read64; \
1355 } while (0)
1356 
1357 
1358 static void fw_domain_init(struct drm_i915_private *dev_priv,
1359 			   enum forcewake_domain_id domain_id,
1360 			   i915_reg_t reg_set,
1361 			   i915_reg_t reg_ack)
1362 {
1363 	struct intel_uncore_forcewake_domain *d;
1364 
1365 	if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
1366 		return;
1367 
1368 	d = &dev_priv->uncore.fw_domain[domain_id];
1369 
1370 	WARN_ON(d->wake_count);
1371 
1372 	WARN_ON(!i915_mmio_reg_valid(reg_set));
1373 	WARN_ON(!i915_mmio_reg_valid(reg_ack));
1374 
1375 	d->wake_count = 0;
1376 	d->reg_set = reg_set;
1377 	d->reg_ack = reg_ack;
1378 
1379 	d->id = domain_id;
1380 
1381 	BUILD_BUG_ON(FORCEWAKE_RENDER != (1 << FW_DOMAIN_ID_RENDER));
1382 	BUILD_BUG_ON(FORCEWAKE_BLITTER != (1 << FW_DOMAIN_ID_BLITTER));
1383 	BUILD_BUG_ON(FORCEWAKE_MEDIA != (1 << FW_DOMAIN_ID_MEDIA));
1384 	BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX0 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX0));
1385 	BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX1 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX1));
1386 	BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX2 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX2));
1387 	BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX3 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX3));
1388 	BUILD_BUG_ON(FORCEWAKE_MEDIA_VEBOX0 != (1 << FW_DOMAIN_ID_MEDIA_VEBOX0));
1389 	BUILD_BUG_ON(FORCEWAKE_MEDIA_VEBOX1 != (1 << FW_DOMAIN_ID_MEDIA_VEBOX1));
1390 
1391 
1392 	d->mask = BIT(domain_id);
1393 
1394 #ifdef __linux__
1395 	hrtimer_init(&d->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
1396 	d->timer.function = intel_uncore_fw_release_timer;
1397 #else
1398 	timeout_set(&d->timer, intel_uncore_fw_release_timer, d);
1399 #endif
1400 
1401 	dev_priv->uncore.fw_domains |= BIT(domain_id);
1402 
1403 	fw_domain_reset(dev_priv, d);
1404 }
1405 
1406 static void fw_domain_fini(struct drm_i915_private *dev_priv,
1407 			   enum forcewake_domain_id domain_id)
1408 {
1409 	struct intel_uncore_forcewake_domain *d;
1410 
1411 	if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
1412 		return;
1413 
1414 	d = &dev_priv->uncore.fw_domain[domain_id];
1415 
1416 	WARN_ON(d->wake_count);
1417 	WARN_ON(hrtimer_cancel(&d->timer));
1418 	memset(d, 0, sizeof(*d));
1419 
1420 	dev_priv->uncore.fw_domains &= ~BIT(domain_id);
1421 }
1422 
1423 static void intel_uncore_fw_domains_init(struct drm_i915_private *dev_priv)
1424 {
1425 	if (INTEL_GEN(dev_priv) <= 5 || intel_vgpu_active(dev_priv))
1426 		return;
1427 
1428 	if (IS_GEN6(dev_priv)) {
1429 		dev_priv->uncore.fw_reset = 0;
1430 		dev_priv->uncore.fw_set = FORCEWAKE_KERNEL;
1431 		dev_priv->uncore.fw_clear = 0;
1432 	} else {
1433 		/* WaRsClearFWBitsAtReset:bdw,skl */
1434 		dev_priv->uncore.fw_reset = _MASKED_BIT_DISABLE(0xffff);
1435 		dev_priv->uncore.fw_set = _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL);
1436 		dev_priv->uncore.fw_clear = _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL);
1437 	}
1438 
1439 	if (INTEL_GEN(dev_priv) >= 11) {
1440 		int i;
1441 
1442 		dev_priv->uncore.funcs.force_wake_get =
1443 			fw_domains_get_with_fallback;
1444 		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1445 		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
1446 			       FORCEWAKE_RENDER_GEN9,
1447 			       FORCEWAKE_ACK_RENDER_GEN9);
1448 		fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
1449 			       FORCEWAKE_BLITTER_GEN9,
1450 			       FORCEWAKE_ACK_BLITTER_GEN9);
1451 		for (i = 0; i < I915_MAX_VCS; i++) {
1452 			if (!HAS_ENGINE(dev_priv, _VCS(i)))
1453 				continue;
1454 
1455 			fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA_VDBOX0 + i,
1456 				       FORCEWAKE_MEDIA_VDBOX_GEN11(i),
1457 				       FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(i));
1458 		}
1459 		for (i = 0; i < I915_MAX_VECS; i++) {
1460 			if (!HAS_ENGINE(dev_priv, _VECS(i)))
1461 				continue;
1462 
1463 			fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA_VEBOX0 + i,
1464 				       FORCEWAKE_MEDIA_VEBOX_GEN11(i),
1465 				       FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(i));
1466 		}
1467 	} else if (IS_GEN9(dev_priv) || IS_GEN10(dev_priv)) {
1468 		dev_priv->uncore.funcs.force_wake_get =
1469 			fw_domains_get_with_fallback;
1470 		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1471 		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
1472 			       FORCEWAKE_RENDER_GEN9,
1473 			       FORCEWAKE_ACK_RENDER_GEN9);
1474 		fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
1475 			       FORCEWAKE_BLITTER_GEN9,
1476 			       FORCEWAKE_ACK_BLITTER_GEN9);
1477 		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
1478 			       FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
1479 	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1480 		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
1481 		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1482 		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
1483 			       FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
1484 		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
1485 			       FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
1486 	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
1487 		dev_priv->uncore.funcs.force_wake_get =
1488 			fw_domains_get_with_thread_status;
1489 		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1490 		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
1491 			       FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
1492 	} else if (IS_IVYBRIDGE(dev_priv)) {
1493 		u32 ecobus;
1494 
1495 		/* IVB configs may use multi-threaded forcewake */
1496 
1497 		/* A small trick here - if the bios hasn't configured
1498 		 * MT forcewake, and if the device is in RC6, then
1499 		 * force_wake_mt_get will not wake the device and the
1500 		 * ECOBUS read will return zero. Which will be
1501 		 * (correctly) interpreted by the test below as MT
1502 		 * forcewake being disabled.
1503 		 */
1504 		dev_priv->uncore.funcs.force_wake_get =
1505 			fw_domains_get_with_thread_status;
1506 		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1507 
1508 		/* We need to init first for ECOBUS access and then
1509 		 * determine later if we want to reinit, in case of MT access is
1510 		 * not working. In this stage we don't know which flavour this
1511 		 * ivb is, so it is better to reset also the gen6 fw registers
1512 		 * before the ecobus check.
1513 		 */
1514 
1515 		__raw_i915_write32(dev_priv, FORCEWAKE, 0);
1516 		__raw_posting_read(dev_priv, ECOBUS);
1517 
1518 		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
1519 			       FORCEWAKE_MT, FORCEWAKE_MT_ACK);
1520 
1521 		spin_lock_irq(&dev_priv->uncore.lock);
1522 		fw_domains_get_with_thread_status(dev_priv, FORCEWAKE_RENDER);
1523 		ecobus = __raw_i915_read32(dev_priv, ECOBUS);
1524 		fw_domains_put(dev_priv, FORCEWAKE_RENDER);
1525 		spin_unlock_irq(&dev_priv->uncore.lock);
1526 
1527 		if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
1528 			DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
1529 			DRM_INFO("when using vblank-synced partial screen updates.\n");
1530 			fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
1531 				       FORCEWAKE, FORCEWAKE_ACK);
1532 		}
1533 	} else if (IS_GEN6(dev_priv)) {
1534 		dev_priv->uncore.funcs.force_wake_get =
1535 			fw_domains_get_with_thread_status;
1536 		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1537 		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
1538 			       FORCEWAKE, FORCEWAKE_ACK);
1539 	}
1540 
1541 	/* All future platforms are expected to require complex power gating */
1542 	WARN_ON(dev_priv->uncore.fw_domains == 0);
1543 }
1544 
1545 #define ASSIGN_FW_DOMAINS_TABLE(d) \
1546 { \
1547 	dev_priv->uncore.fw_domains_table = \
1548 			(struct intel_forcewake_range *)(d); \
1549 	dev_priv->uncore.fw_domains_table_entries = ARRAY_SIZE((d)); \
1550 }
1551 
1552 static int i915_pmic_bus_access_notifier(struct notifier_block *nb,
1553 					 unsigned long action, void *data)
1554 {
1555 	struct drm_i915_private *dev_priv = container_of(nb,
1556 			struct drm_i915_private, uncore.pmic_bus_access_nb);
1557 
1558 	switch (action) {
1559 	case MBI_PMIC_BUS_ACCESS_BEGIN:
1560 		/*
1561 		 * forcewake all now to make sure that we don't need to do a
1562 		 * forcewake later which on systems where this notifier gets
1563 		 * called requires the punit to access to the shared pmic i2c
1564 		 * bus, which will be busy after this notification, leading to:
1565 		 * "render: timed out waiting for forcewake ack request."
1566 		 * errors.
1567 		 *
1568 		 * The notifier is unregistered during intel_runtime_suspend(),
1569 		 * so it's ok to access the HW here without holding a RPM
1570 		 * wake reference -> disable wakeref asserts for the time of
1571 		 * the access.
1572 		 */
1573 		disable_rpm_wakeref_asserts(dev_priv);
1574 		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1575 		enable_rpm_wakeref_asserts(dev_priv);
1576 		break;
1577 	case MBI_PMIC_BUS_ACCESS_END:
1578 		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1579 		break;
1580 	}
1581 
1582 	return NOTIFY_OK;
1583 }
1584 
1585 void intel_uncore_init(struct drm_i915_private *dev_priv)
1586 {
1587 	i915_check_vgpu(dev_priv);
1588 
1589 	intel_uncore_edram_detect(dev_priv);
1590 	intel_uncore_fw_domains_init(dev_priv);
1591 	__intel_uncore_early_sanitize(dev_priv, 0);
1592 
1593 	dev_priv->uncore.unclaimed_mmio_check = 1;
1594 	dev_priv->uncore.pmic_bus_access_nb.notifier_call =
1595 		i915_pmic_bus_access_notifier;
1596 
1597 	if (IS_GEN(dev_priv, 2, 4) || intel_vgpu_active(dev_priv)) {
1598 		ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen2);
1599 		ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen2);
1600 	} else if (IS_GEN5(dev_priv)) {
1601 		ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen5);
1602 		ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen5);
1603 	} else if (IS_GEN(dev_priv, 6, 7)) {
1604 		ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen6);
1605 
1606 		if (IS_VALLEYVIEW(dev_priv)) {
1607 			ASSIGN_FW_DOMAINS_TABLE(__vlv_fw_ranges);
1608 			ASSIGN_READ_MMIO_VFUNCS(dev_priv, fwtable);
1609 		} else {
1610 			ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen6);
1611 		}
1612 	} else if (IS_GEN8(dev_priv)) {
1613 		if (IS_CHERRYVIEW(dev_priv)) {
1614 			ASSIGN_FW_DOMAINS_TABLE(__chv_fw_ranges);
1615 			ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, fwtable);
1616 			ASSIGN_READ_MMIO_VFUNCS(dev_priv, fwtable);
1617 
1618 		} else {
1619 			ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen8);
1620 			ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen6);
1621 		}
1622 	} else if (IS_GEN(dev_priv, 9, 10)) {
1623 		ASSIGN_FW_DOMAINS_TABLE(__gen9_fw_ranges);
1624 		ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, fwtable);
1625 		ASSIGN_READ_MMIO_VFUNCS(dev_priv, fwtable);
1626 	} else {
1627 		ASSIGN_FW_DOMAINS_TABLE(__gen11_fw_ranges);
1628 		ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen11_fwtable);
1629 		ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen11_fwtable);
1630 	}
1631 
1632 	iosf_mbi_register_pmic_bus_access_notifier(
1633 		&dev_priv->uncore.pmic_bus_access_nb);
1634 }
1635 
1636 /*
1637  * We might have detected that some engines are fused off after we initialized
1638  * the forcewake domains. Prune them, to make sure they only reference existing
1639  * engines.
1640  */
1641 void intel_uncore_prune(struct drm_i915_private *dev_priv)
1642 {
1643 	if (INTEL_GEN(dev_priv) >= 11) {
1644 		enum forcewake_domains fw_domains = dev_priv->uncore.fw_domains;
1645 		enum forcewake_domain_id domain_id;
1646 		int i;
1647 
1648 		for (i = 0; i < I915_MAX_VCS; i++) {
1649 			domain_id = FW_DOMAIN_ID_MEDIA_VDBOX0 + i;
1650 
1651 			if (HAS_ENGINE(dev_priv, _VCS(i)))
1652 				continue;
1653 
1654 			if (fw_domains & BIT(domain_id))
1655 				fw_domain_fini(dev_priv, domain_id);
1656 		}
1657 
1658 		for (i = 0; i < I915_MAX_VECS; i++) {
1659 			domain_id = FW_DOMAIN_ID_MEDIA_VEBOX0 + i;
1660 
1661 			if (HAS_ENGINE(dev_priv, _VECS(i)))
1662 				continue;
1663 
1664 			if (fw_domains & BIT(domain_id))
1665 				fw_domain_fini(dev_priv, domain_id);
1666 		}
1667 	}
1668 }
1669 
1670 void intel_uncore_fini(struct drm_i915_private *dev_priv)
1671 {
1672 	/* Paranoia: make sure we have disabled everything before we exit. */
1673 	intel_uncore_sanitize(dev_priv);
1674 
1675 	iosf_mbi_punit_acquire();
1676 	iosf_mbi_unregister_pmic_bus_access_notifier_unlocked(
1677 		&dev_priv->uncore.pmic_bus_access_nb);
1678 	intel_uncore_forcewake_reset(dev_priv);
1679 	iosf_mbi_punit_release();
1680 }
1681 
1682 static const struct reg_whitelist {
1683 	i915_reg_t offset_ldw;
1684 	i915_reg_t offset_udw;
1685 	u16 gen_mask;
1686 	u8 size;
1687 } reg_read_whitelist[] = { {
1688 	.offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
1689 	.offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
1690 	.gen_mask = INTEL_GEN_MASK(4, 11),
1691 	.size = 8
1692 } };
1693 
1694 int i915_reg_read_ioctl(struct drm_device *dev,
1695 			void *data, struct drm_file *file)
1696 {
1697 	struct drm_i915_private *dev_priv = to_i915(dev);
1698 	struct drm_i915_reg_read *reg = data;
1699 	struct reg_whitelist const *entry;
1700 	unsigned int flags;
1701 	int remain;
1702 	int ret = 0;
1703 
1704 	entry = reg_read_whitelist;
1705 	remain = ARRAY_SIZE(reg_read_whitelist);
1706 	while (remain) {
1707 		u32 entry_offset = i915_mmio_reg_offset(entry->offset_ldw);
1708 
1709 		GEM_BUG_ON(!is_power_of_2(entry->size));
1710 		GEM_BUG_ON(entry->size > 8);
1711 		GEM_BUG_ON(entry_offset & (entry->size - 1));
1712 
1713 		if (INTEL_INFO(dev_priv)->gen_mask & entry->gen_mask &&
1714 		    entry_offset == (reg->offset & -entry->size))
1715 			break;
1716 		entry++;
1717 		remain--;
1718 	}
1719 
1720 	if (!remain)
1721 		return -EINVAL;
1722 
1723 	flags = reg->offset & (entry->size - 1);
1724 
1725 	intel_runtime_pm_get(dev_priv);
1726 	if (entry->size == 8 && flags == I915_REG_READ_8B_WA)
1727 		reg->val = I915_READ64_2x32(entry->offset_ldw,
1728 					    entry->offset_udw);
1729 	else if (entry->size == 8 && flags == 0)
1730 		reg->val = I915_READ64(entry->offset_ldw);
1731 	else if (entry->size == 4 && flags == 0)
1732 		reg->val = I915_READ(entry->offset_ldw);
1733 	else if (entry->size == 2 && flags == 0)
1734 		reg->val = I915_READ16(entry->offset_ldw);
1735 	else if (entry->size == 1 && flags == 0)
1736 		reg->val = I915_READ8(entry->offset_ldw);
1737 	else
1738 		ret = -EINVAL;
1739 	intel_runtime_pm_put(dev_priv);
1740 
1741 	return ret;
1742 }
1743 
1744 static void gen3_stop_engine(struct intel_engine_cs *engine)
1745 {
1746 	struct drm_i915_private *dev_priv = engine->i915;
1747 	const u32 base = engine->mmio_base;
1748 
1749 	if (intel_engine_stop_cs(engine))
1750 		DRM_DEBUG_DRIVER("%s: timed out on STOP_RING\n", engine->name);
1751 
1752 	I915_WRITE_FW(RING_HEAD(base), I915_READ_FW(RING_TAIL(base)));
1753 	POSTING_READ_FW(RING_HEAD(base)); /* paranoia */
1754 
1755 	I915_WRITE_FW(RING_HEAD(base), 0);
1756 	I915_WRITE_FW(RING_TAIL(base), 0);
1757 	POSTING_READ_FW(RING_TAIL(base));
1758 
1759 	/* The ring must be empty before it is disabled */
1760 	I915_WRITE_FW(RING_CTL(base), 0);
1761 
1762 	/* Check acts as a post */
1763 	if (I915_READ_FW(RING_HEAD(base)) != 0)
1764 		DRM_DEBUG_DRIVER("%s: ring head not parked\n",
1765 				 engine->name);
1766 }
1767 
1768 static void i915_stop_engines(struct drm_i915_private *dev_priv,
1769 			      unsigned engine_mask)
1770 {
1771 	struct intel_engine_cs *engine;
1772 	enum intel_engine_id id;
1773 
1774 	if (INTEL_GEN(dev_priv) < 3)
1775 		return;
1776 
1777 	for_each_engine_masked(engine, dev_priv, engine_mask, id)
1778 		gen3_stop_engine(engine);
1779 }
1780 
1781 static bool i915_in_reset(struct pci_dev *pdev)
1782 {
1783 	u8 gdrst;
1784 
1785 	pci_read_config_byte(pdev, I915_GDRST, &gdrst);
1786 	return gdrst & GRDOM_RESET_STATUS;
1787 }
1788 
1789 static int i915_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1790 {
1791 	struct pci_dev *pdev = dev_priv->drm.pdev;
1792 	int err;
1793 
1794 	/* Assert reset for at least 20 usec, and wait for acknowledgement. */
1795 	pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
1796 	usleep_range(50, 200);
1797 	err = wait_for(i915_in_reset(pdev), 500);
1798 
1799 	/* Clear the reset request. */
1800 	pci_write_config_byte(pdev, I915_GDRST, 0);
1801 	usleep_range(50, 200);
1802 	if (!err)
1803 		err = wait_for(!i915_in_reset(pdev), 500);
1804 
1805 	return err;
1806 }
1807 
1808 static bool g4x_reset_complete(struct pci_dev *pdev)
1809 {
1810 	u8 gdrst;
1811 
1812 	pci_read_config_byte(pdev, I915_GDRST, &gdrst);
1813 	return (gdrst & GRDOM_RESET_ENABLE) == 0;
1814 }
1815 
1816 static int g33_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1817 {
1818 	struct pci_dev *pdev = dev_priv->drm.pdev;
1819 
1820 	pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
1821 	return wait_for(g4x_reset_complete(pdev), 500);
1822 }
1823 
1824 static int g4x_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1825 {
1826 	struct pci_dev *pdev = dev_priv->drm.pdev;
1827 	int ret;
1828 
1829 	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
1830 	I915_WRITE(VDECCLK_GATE_D,
1831 		   I915_READ(VDECCLK_GATE_D) | VCP_UNIT_CLOCK_GATE_DISABLE);
1832 	POSTING_READ(VDECCLK_GATE_D);
1833 
1834 	pci_write_config_byte(pdev, I915_GDRST,
1835 			      GRDOM_MEDIA | GRDOM_RESET_ENABLE);
1836 	ret =  wait_for(g4x_reset_complete(pdev), 500);
1837 	if (ret) {
1838 		DRM_DEBUG_DRIVER("Wait for media reset failed\n");
1839 		goto out;
1840 	}
1841 
1842 	pci_write_config_byte(pdev, I915_GDRST,
1843 			      GRDOM_RENDER | GRDOM_RESET_ENABLE);
1844 	ret =  wait_for(g4x_reset_complete(pdev), 500);
1845 	if (ret) {
1846 		DRM_DEBUG_DRIVER("Wait for render reset failed\n");
1847 		goto out;
1848 	}
1849 
1850 out:
1851 	pci_write_config_byte(pdev, I915_GDRST, 0);
1852 
1853 	I915_WRITE(VDECCLK_GATE_D,
1854 		   I915_READ(VDECCLK_GATE_D) & ~VCP_UNIT_CLOCK_GATE_DISABLE);
1855 	POSTING_READ(VDECCLK_GATE_D);
1856 
1857 	return ret;
1858 }
1859 
1860 static int ironlake_do_reset(struct drm_i915_private *dev_priv,
1861 			     unsigned engine_mask)
1862 {
1863 	int ret;
1864 
1865 	I915_WRITE(ILK_GDSR, ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
1866 	ret = intel_wait_for_register(dev_priv,
1867 				      ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0,
1868 				      500);
1869 	if (ret) {
1870 		DRM_DEBUG_DRIVER("Wait for render reset failed\n");
1871 		goto out;
1872 	}
1873 
1874 	I915_WRITE(ILK_GDSR, ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
1875 	ret = intel_wait_for_register(dev_priv,
1876 				      ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0,
1877 				      500);
1878 	if (ret) {
1879 		DRM_DEBUG_DRIVER("Wait for media reset failed\n");
1880 		goto out;
1881 	}
1882 
1883 out:
1884 	I915_WRITE(ILK_GDSR, 0);
1885 	POSTING_READ(ILK_GDSR);
1886 	return ret;
1887 }
1888 
1889 /* Reset the hardware domains (GENX_GRDOM_*) specified by mask */
1890 static int gen6_hw_domain_reset(struct drm_i915_private *dev_priv,
1891 				u32 hw_domain_mask)
1892 {
1893 	int err;
1894 
1895 	/* GEN6_GDRST is not in the gt power well, no need to check
1896 	 * for fifo space for the write or forcewake the chip for
1897 	 * the read
1898 	 */
1899 	__raw_i915_write32(dev_priv, GEN6_GDRST, hw_domain_mask);
1900 
1901 	/* Wait for the device to ack the reset requests */
1902 	err = __intel_wait_for_register_fw(dev_priv,
1903 					   GEN6_GDRST, hw_domain_mask, 0,
1904 					   500, 0,
1905 					   NULL);
1906 	if (err)
1907 		DRM_DEBUG_DRIVER("Wait for 0x%08x engines reset failed\n",
1908 				 hw_domain_mask);
1909 
1910 	return err;
1911 }
1912 
1913 /**
1914  * gen6_reset_engines - reset individual engines
1915  * @dev_priv: i915 device
1916  * @engine_mask: mask of intel_ring_flag() engines or ALL_ENGINES for full reset
1917  *
1918  * This function will reset the individual engines that are set in engine_mask.
1919  * If you provide ALL_ENGINES as mask, full global domain reset will be issued.
1920  *
1921  * Note: It is responsibility of the caller to handle the difference between
1922  * asking full domain reset versus reset for all available individual engines.
1923  *
1924  * Returns 0 on success, nonzero on error.
1925  */
1926 static int gen6_reset_engines(struct drm_i915_private *dev_priv,
1927 			      unsigned engine_mask)
1928 {
1929 	struct intel_engine_cs *engine;
1930 	const u32 hw_engine_mask[I915_NUM_ENGINES] = {
1931 		[RCS] = GEN6_GRDOM_RENDER,
1932 		[BCS] = GEN6_GRDOM_BLT,
1933 		[VCS] = GEN6_GRDOM_MEDIA,
1934 		[VCS2] = GEN8_GRDOM_MEDIA2,
1935 		[VECS] = GEN6_GRDOM_VECS,
1936 	};
1937 	u32 hw_mask;
1938 
1939 	if (engine_mask == ALL_ENGINES) {
1940 		hw_mask = GEN6_GRDOM_FULL;
1941 	} else {
1942 		unsigned int tmp;
1943 
1944 		hw_mask = 0;
1945 		for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1946 			hw_mask |= hw_engine_mask[engine->id];
1947 	}
1948 
1949 	return gen6_hw_domain_reset(dev_priv, hw_mask);
1950 }
1951 
1952 /**
1953  * gen11_reset_engines - reset individual engines
1954  * @dev_priv: i915 device
1955  * @engine_mask: mask of intel_ring_flag() engines or ALL_ENGINES for full reset
1956  *
1957  * This function will reset the individual engines that are set in engine_mask.
1958  * If you provide ALL_ENGINES as mask, full global domain reset will be issued.
1959  *
1960  * Note: It is responsibility of the caller to handle the difference between
1961  * asking full domain reset versus reset for all available individual engines.
1962  *
1963  * Returns 0 on success, nonzero on error.
1964  */
1965 static int gen11_reset_engines(struct drm_i915_private *dev_priv,
1966 			       unsigned engine_mask)
1967 {
1968 	struct intel_engine_cs *engine;
1969 	const u32 hw_engine_mask[I915_NUM_ENGINES] = {
1970 		[RCS] = GEN11_GRDOM_RENDER,
1971 		[BCS] = GEN11_GRDOM_BLT,
1972 		[VCS] = GEN11_GRDOM_MEDIA,
1973 		[VCS2] = GEN11_GRDOM_MEDIA2,
1974 		[VCS3] = GEN11_GRDOM_MEDIA3,
1975 		[VCS4] = GEN11_GRDOM_MEDIA4,
1976 		[VECS] = GEN11_GRDOM_VECS,
1977 		[VECS2] = GEN11_GRDOM_VECS2,
1978 	};
1979 	u32 hw_mask;
1980 
1981 	BUILD_BUG_ON(VECS2 + 1 != I915_NUM_ENGINES);
1982 
1983 	if (engine_mask == ALL_ENGINES) {
1984 		hw_mask = GEN11_GRDOM_FULL;
1985 	} else {
1986 		unsigned int tmp;
1987 
1988 		hw_mask = 0;
1989 		for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1990 			hw_mask |= hw_engine_mask[engine->id];
1991 	}
1992 
1993 	return gen6_hw_domain_reset(dev_priv, hw_mask);
1994 }
1995 
1996 /**
1997  * __intel_wait_for_register_fw - wait until register matches expected state
1998  * @dev_priv: the i915 device
1999  * @reg: the register to read
2000  * @mask: mask to apply to register value
2001  * @value: expected value
2002  * @fast_timeout_us: fast timeout in microsecond for atomic/tight wait
2003  * @slow_timeout_ms: slow timeout in millisecond
2004  * @out_value: optional placeholder to hold registry value
2005  *
2006  * This routine waits until the target register @reg contains the expected
2007  * @value after applying the @mask, i.e. it waits until ::
2008  *
2009  *     (I915_READ_FW(reg) & mask) == value
2010  *
2011  * Otherwise, the wait will timeout after @slow_timeout_ms milliseconds.
2012  * For atomic context @slow_timeout_ms must be zero and @fast_timeout_us
2013  * must be not larger than 20,0000 microseconds.
2014  *
2015  * Note that this routine assumes the caller holds forcewake asserted, it is
2016  * not suitable for very long waits. See intel_wait_for_register() if you
2017  * wish to wait without holding forcewake for the duration (i.e. you expect
2018  * the wait to be slow).
2019  *
2020  * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
2021  */
2022 int __intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
2023 				 i915_reg_t reg,
2024 				 u32 mask,
2025 				 u32 value,
2026 				 unsigned int fast_timeout_us,
2027 				 unsigned int slow_timeout_ms,
2028 				 u32 *out_value)
2029 {
2030 	u32 uninitialized_var(reg_value);
2031 #define done (((reg_value = I915_READ_FW(reg)) & mask) == value)
2032 	int ret;
2033 
2034 	/* Catch any overuse of this function */
2035 	might_sleep_if(slow_timeout_ms);
2036 	GEM_BUG_ON(fast_timeout_us > 20000);
2037 
2038 	ret = -ETIMEDOUT;
2039 	if (fast_timeout_us && fast_timeout_us <= 20000)
2040 		ret = _wait_for_atomic(done, fast_timeout_us, 0);
2041 	if (ret && slow_timeout_ms)
2042 		ret = wait_for(done, slow_timeout_ms);
2043 
2044 	if (out_value)
2045 		*out_value = reg_value;
2046 
2047 	return ret;
2048 #undef done
2049 }
2050 
2051 /**
2052  * __intel_wait_for_register - wait until register matches expected state
2053  * @dev_priv: the i915 device
2054  * @reg: the register to read
2055  * @mask: mask to apply to register value
2056  * @value: expected value
2057  * @fast_timeout_us: fast timeout in microsecond for atomic/tight wait
2058  * @slow_timeout_ms: slow timeout in millisecond
2059  * @out_value: optional placeholder to hold registry value
2060  *
2061  * This routine waits until the target register @reg contains the expected
2062  * @value after applying the @mask, i.e. it waits until ::
2063  *
2064  *     (I915_READ(reg) & mask) == value
2065  *
2066  * Otherwise, the wait will timeout after @timeout_ms milliseconds.
2067  *
2068  * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
2069  */
2070 int __intel_wait_for_register(struct drm_i915_private *dev_priv,
2071 			    i915_reg_t reg,
2072 			    u32 mask,
2073 			    u32 value,
2074 			    unsigned int fast_timeout_us,
2075 			    unsigned int slow_timeout_ms,
2076 			    u32 *out_value)
2077 {
2078 	unsigned fw =
2079 		intel_uncore_forcewake_for_reg(dev_priv, reg, FW_REG_READ);
2080 	u32 reg_value;
2081 	int ret;
2082 
2083 	might_sleep_if(slow_timeout_ms);
2084 
2085 	spin_lock_irq(&dev_priv->uncore.lock);
2086 	intel_uncore_forcewake_get__locked(dev_priv, fw);
2087 
2088 	ret = __intel_wait_for_register_fw(dev_priv,
2089 					   reg, mask, value,
2090 					   fast_timeout_us, 0, &reg_value);
2091 
2092 	intel_uncore_forcewake_put__locked(dev_priv, fw);
2093 	spin_unlock_irq(&dev_priv->uncore.lock);
2094 
2095 	if (ret && slow_timeout_ms)
2096 		ret = __wait_for(reg_value = I915_READ_NOTRACE(reg),
2097 				 (reg_value & mask) == value,
2098 				 slow_timeout_ms * 1000, 10, 1000);
2099 
2100 	if (out_value)
2101 		*out_value = reg_value;
2102 
2103 	return ret;
2104 }
2105 
2106 static int gen8_reset_engine_start(struct intel_engine_cs *engine)
2107 {
2108 	struct drm_i915_private *dev_priv = engine->i915;
2109 	int ret;
2110 
2111 	I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
2112 		      _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET));
2113 
2114 	ret = __intel_wait_for_register_fw(dev_priv,
2115 					   RING_RESET_CTL(engine->mmio_base),
2116 					   RESET_CTL_READY_TO_RESET,
2117 					   RESET_CTL_READY_TO_RESET,
2118 					   700, 0,
2119 					   NULL);
2120 	if (ret)
2121 		DRM_ERROR("%s: reset request timeout\n", engine->name);
2122 
2123 	return ret;
2124 }
2125 
2126 static void gen8_reset_engine_cancel(struct intel_engine_cs *engine)
2127 {
2128 	struct drm_i915_private *dev_priv = engine->i915;
2129 
2130 	I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
2131 		      _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET));
2132 }
2133 
2134 static int gen8_reset_engines(struct drm_i915_private *dev_priv,
2135 			      unsigned engine_mask)
2136 {
2137 	struct intel_engine_cs *engine;
2138 	unsigned int tmp;
2139 	int ret;
2140 
2141 	for_each_engine_masked(engine, dev_priv, engine_mask, tmp) {
2142 		if (gen8_reset_engine_start(engine)) {
2143 			ret = -EIO;
2144 			goto not_ready;
2145 		}
2146 	}
2147 
2148 	if (INTEL_GEN(dev_priv) >= 11)
2149 		ret = gen11_reset_engines(dev_priv, engine_mask);
2150 	else
2151 		ret = gen6_reset_engines(dev_priv, engine_mask);
2152 
2153 not_ready:
2154 	for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
2155 		gen8_reset_engine_cancel(engine);
2156 
2157 	return ret;
2158 }
2159 
2160 typedef int (*reset_func)(struct drm_i915_private *, unsigned engine_mask);
2161 
2162 static reset_func intel_get_gpu_reset(struct drm_i915_private *dev_priv)
2163 {
2164 	if (!i915_modparams.reset)
2165 		return NULL;
2166 
2167 	if (INTEL_GEN(dev_priv) >= 8)
2168 		return gen8_reset_engines;
2169 	else if (INTEL_GEN(dev_priv) >= 6)
2170 		return gen6_reset_engines;
2171 	else if (IS_GEN5(dev_priv))
2172 		return ironlake_do_reset;
2173 	else if (IS_G4X(dev_priv))
2174 		return g4x_do_reset;
2175 	else if (IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))
2176 		return g33_do_reset;
2177 	else if (INTEL_GEN(dev_priv) >= 3)
2178 		return i915_do_reset;
2179 	else
2180 		return NULL;
2181 }
2182 
2183 int intel_gpu_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
2184 {
2185 	reset_func reset = intel_get_gpu_reset(dev_priv);
2186 	int retry;
2187 	int ret;
2188 
2189 	/*
2190 	 * We want to perform per-engine reset from atomic context (e.g.
2191 	 * softirq), which imposes the constraint that we cannot sleep.
2192 	 * However, experience suggests that spending a bit of time waiting
2193 	 * for a reset helps in various cases, so for a full-device reset
2194 	 * we apply the opposite rule and wait if we want to. As we should
2195 	 * always follow up a failed per-engine reset with a full device reset,
2196 	 * being a little faster, stricter and more error prone for the
2197 	 * atomic case seems an acceptable compromise.
2198 	 *
2199 	 * Unfortunately this leads to a bimodal routine, when the goal was
2200 	 * to have a single reset function that worked for resetting any
2201 	 * number of engines simultaneously.
2202 	 */
2203 	might_sleep_if(engine_mask == ALL_ENGINES);
2204 
2205 	/*
2206 	 * If the power well sleeps during the reset, the reset
2207 	 * request may be dropped and never completes (causing -EIO).
2208 	 */
2209 	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
2210 	for (retry = 0; retry < 3; retry++) {
2211 
2212 		/*
2213 		 * We stop engines, otherwise we might get failed reset and a
2214 		 * dead gpu (on elk). Also as modern gpu as kbl can suffer
2215 		 * from system hang if batchbuffer is progressing when
2216 		 * the reset is issued, regardless of READY_TO_RESET ack.
2217 		 * Thus assume it is best to stop engines on all gens
2218 		 * where we have a gpu reset.
2219 		 *
2220 		 * WaKBLVECSSemaphoreWaitPoll:kbl (on ALL_ENGINES)
2221 		 *
2222 		 * WaMediaResetMainRingCleanup:ctg,elk (presumably)
2223 		 *
2224 		 * FIXME: Wa for more modern gens needs to be validated
2225 		 */
2226 		i915_stop_engines(dev_priv, engine_mask);
2227 
2228 		ret = -ENODEV;
2229 		if (reset) {
2230 			GEM_TRACE("engine_mask=%x\n", engine_mask);
2231 			ret = reset(dev_priv, engine_mask);
2232 		}
2233 		if (ret != -ETIMEDOUT || engine_mask != ALL_ENGINES)
2234 			break;
2235 
2236 		cond_resched();
2237 	}
2238 	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
2239 
2240 	return ret;
2241 }
2242 
2243 bool intel_has_gpu_reset(struct drm_i915_private *dev_priv)
2244 {
2245 	return intel_get_gpu_reset(dev_priv) != NULL;
2246 }
2247 
2248 bool intel_has_reset_engine(struct drm_i915_private *dev_priv)
2249 {
2250 	return (dev_priv->info.has_reset_engine &&
2251 		i915_modparams.reset >= 2);
2252 }
2253 
2254 int intel_reset_guc(struct drm_i915_private *dev_priv)
2255 {
2256 	u32 guc_domain = INTEL_GEN(dev_priv) >= 11 ? GEN11_GRDOM_GUC :
2257 						     GEN9_GRDOM_GUC;
2258 	int ret;
2259 
2260 	GEM_BUG_ON(!HAS_GUC(dev_priv));
2261 
2262 	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
2263 	ret = gen6_hw_domain_reset(dev_priv, guc_domain);
2264 	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
2265 
2266 	return ret;
2267 }
2268 
2269 bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv)
2270 {
2271 	return check_for_unclaimed_mmio(dev_priv);
2272 }
2273 
2274 bool
2275 intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv)
2276 {
2277 	if (unlikely(i915_modparams.mmio_debug ||
2278 		     dev_priv->uncore.unclaimed_mmio_check <= 0))
2279 		return false;
2280 
2281 	if (unlikely(intel_uncore_unclaimed_mmio(dev_priv))) {
2282 		DRM_DEBUG("Unclaimed register detected, "
2283 			  "enabling oneshot unclaimed register reporting. "
2284 			  "Please use i915.mmio_debug=N for more information.\n");
2285 		i915_modparams.mmio_debug++;
2286 		dev_priv->uncore.unclaimed_mmio_check--;
2287 		return true;
2288 	}
2289 
2290 	return false;
2291 }
2292 
2293 static enum forcewake_domains
2294 intel_uncore_forcewake_for_read(struct drm_i915_private *dev_priv,
2295 				i915_reg_t reg)
2296 {
2297 	u32 offset = i915_mmio_reg_offset(reg);
2298 	enum forcewake_domains fw_domains;
2299 
2300 	if (INTEL_GEN(dev_priv) >= 11) {
2301 		fw_domains = __gen11_fwtable_reg_read_fw_domains(offset);
2302 	} else if (HAS_FWTABLE(dev_priv)) {
2303 		fw_domains = __fwtable_reg_read_fw_domains(offset);
2304 	} else if (INTEL_GEN(dev_priv) >= 6) {
2305 		fw_domains = __gen6_reg_read_fw_domains(offset);
2306 	} else {
2307 		WARN_ON(!IS_GEN(dev_priv, 2, 5));
2308 		fw_domains = 0;
2309 	}
2310 
2311 	WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);
2312 
2313 	return fw_domains;
2314 }
2315 
2316 static enum forcewake_domains
2317 intel_uncore_forcewake_for_write(struct drm_i915_private *dev_priv,
2318 				 i915_reg_t reg)
2319 {
2320 	u32 offset = i915_mmio_reg_offset(reg);
2321 	enum forcewake_domains fw_domains;
2322 
2323 	if (INTEL_GEN(dev_priv) >= 11) {
2324 		fw_domains = __gen11_fwtable_reg_write_fw_domains(offset);
2325 	} else if (HAS_FWTABLE(dev_priv) && !IS_VALLEYVIEW(dev_priv)) {
2326 		fw_domains = __fwtable_reg_write_fw_domains(offset);
2327 	} else if (IS_GEN8(dev_priv)) {
2328 		fw_domains = __gen8_reg_write_fw_domains(offset);
2329 	} else if (IS_GEN(dev_priv, 6, 7)) {
2330 		fw_domains = FORCEWAKE_RENDER;
2331 	} else {
2332 		WARN_ON(!IS_GEN(dev_priv, 2, 5));
2333 		fw_domains = 0;
2334 	}
2335 
2336 	WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);
2337 
2338 	return fw_domains;
2339 }
2340 
2341 /**
2342  * intel_uncore_forcewake_for_reg - which forcewake domains are needed to access
2343  * 				    a register
2344  * @dev_priv: pointer to struct drm_i915_private
2345  * @reg: register in question
2346  * @op: operation bitmask of FW_REG_READ and/or FW_REG_WRITE
2347  *
2348  * Returns a set of forcewake domains required to be taken with for example
2349  * intel_uncore_forcewake_get for the specified register to be accessible in the
2350  * specified mode (read, write or read/write) with raw mmio accessors.
2351  *
2352  * NOTE: On Gen6 and Gen7 write forcewake domain (FORCEWAKE_RENDER) requires the
2353  * callers to do FIFO management on their own or risk losing writes.
2354  */
2355 enum forcewake_domains
2356 intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
2357 			       i915_reg_t reg, unsigned int op)
2358 {
2359 	enum forcewake_domains fw_domains = 0;
2360 
2361 	WARN_ON(!op);
2362 
2363 	if (intel_vgpu_active(dev_priv))
2364 		return 0;
2365 
2366 	if (op & FW_REG_READ)
2367 		fw_domains = intel_uncore_forcewake_for_read(dev_priv, reg);
2368 
2369 	if (op & FW_REG_WRITE)
2370 		fw_domains |= intel_uncore_forcewake_for_write(dev_priv, reg);
2371 
2372 	return fw_domains;
2373 }
2374 
2375 #if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2376 #include "selftests/mock_uncore.c"
2377 #include "selftests/intel_uncore.c"
2378 #endif
2379