1c349dbc7Sjsg /*
2c349dbc7Sjsg * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
3c349dbc7Sjsg *
4c349dbc7Sjsg * Permission is hereby granted, free of charge, to any person obtaining a
5c349dbc7Sjsg * copy of this software and associated documentation files (the "Software"),
6c349dbc7Sjsg * to deal in the Software without restriction, including without limitation
7c349dbc7Sjsg * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8c349dbc7Sjsg * and/or sell copies of the Software, and to permit persons to whom the
9c349dbc7Sjsg * Software is furnished to do so, subject to the following conditions:
10c349dbc7Sjsg *
11c349dbc7Sjsg * The above copyright notice and this permission notice (including the next
12c349dbc7Sjsg * paragraph) shall be included in all copies or substantial portions of the
13c349dbc7Sjsg * Software.
14c349dbc7Sjsg *
15c349dbc7Sjsg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16c349dbc7Sjsg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17c349dbc7Sjsg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18c349dbc7Sjsg * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19c349dbc7Sjsg * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20c349dbc7Sjsg * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21c349dbc7Sjsg * SOFTWARE.
22c349dbc7Sjsg *
23c349dbc7Sjsg * Authors:
24c349dbc7Sjsg * Kevin Tian <kevin.tian@intel.com>
25c349dbc7Sjsg * Zhi Wang <zhi.a.wang@intel.com>
26c349dbc7Sjsg *
27c349dbc7Sjsg * Contributors:
28c349dbc7Sjsg * Min he <min.he@intel.com>
29c349dbc7Sjsg *
30c349dbc7Sjsg */
31c349dbc7Sjsg
321bb76ff1Sjsg #include <linux/eventfd.h>
331bb76ff1Sjsg
34c349dbc7Sjsg #include "i915_drv.h"
351bb76ff1Sjsg #include "i915_reg.h"
36c349dbc7Sjsg #include "gvt.h"
37c349dbc7Sjsg #include "trace.h"
38c349dbc7Sjsg
39c349dbc7Sjsg /* common offset among interrupt control registers */
40c349dbc7Sjsg #define regbase_to_isr(base) (base)
41c349dbc7Sjsg #define regbase_to_imr(base) (base + 0x4)
42c349dbc7Sjsg #define regbase_to_iir(base) (base + 0x8)
43c349dbc7Sjsg #define regbase_to_ier(base) (base + 0xC)
44c349dbc7Sjsg
45c349dbc7Sjsg #define iir_to_regbase(iir) (iir - 0x8)
46c349dbc7Sjsg #define ier_to_regbase(ier) (ier - 0xC)
47c349dbc7Sjsg
48c349dbc7Sjsg #define get_event_virt_handler(irq, e) (irq->events[e].v_handler)
49c349dbc7Sjsg #define get_irq_info(irq, e) (irq->events[e].info)
50c349dbc7Sjsg
51c349dbc7Sjsg #define irq_to_gvt(irq) \
52c349dbc7Sjsg container_of(irq, struct intel_gvt, irq)
53c349dbc7Sjsg
54c349dbc7Sjsg static void update_upstream_irq(struct intel_vgpu *vgpu,
55c349dbc7Sjsg struct intel_gvt_irq_info *info);
56c349dbc7Sjsg
57c349dbc7Sjsg static const char * const irq_name[INTEL_GVT_EVENT_MAX] = {
58c349dbc7Sjsg [RCS_MI_USER_INTERRUPT] = "Render CS MI USER INTERRUPT",
59c349dbc7Sjsg [RCS_DEBUG] = "Render EU debug from SVG",
60c349dbc7Sjsg [RCS_MMIO_SYNC_FLUSH] = "Render MMIO sync flush status",
61c349dbc7Sjsg [RCS_CMD_STREAMER_ERR] = "Render CS error interrupt",
62c349dbc7Sjsg [RCS_PIPE_CONTROL] = "Render PIPE CONTROL notify",
63c349dbc7Sjsg [RCS_WATCHDOG_EXCEEDED] = "Render CS Watchdog counter exceeded",
64c349dbc7Sjsg [RCS_PAGE_DIRECTORY_FAULT] = "Render page directory faults",
65c349dbc7Sjsg [RCS_AS_CONTEXT_SWITCH] = "Render AS Context Switch Interrupt",
66c349dbc7Sjsg
67c349dbc7Sjsg [VCS_MI_USER_INTERRUPT] = "Video CS MI USER INTERRUPT",
68c349dbc7Sjsg [VCS_MMIO_SYNC_FLUSH] = "Video MMIO sync flush status",
69c349dbc7Sjsg [VCS_CMD_STREAMER_ERR] = "Video CS error interrupt",
70c349dbc7Sjsg [VCS_MI_FLUSH_DW] = "Video MI FLUSH DW notify",
71c349dbc7Sjsg [VCS_WATCHDOG_EXCEEDED] = "Video CS Watchdog counter exceeded",
72c349dbc7Sjsg [VCS_PAGE_DIRECTORY_FAULT] = "Video page directory faults",
73c349dbc7Sjsg [VCS_AS_CONTEXT_SWITCH] = "Video AS Context Switch Interrupt",
74c349dbc7Sjsg [VCS2_MI_USER_INTERRUPT] = "VCS2 Video CS MI USER INTERRUPT",
75c349dbc7Sjsg [VCS2_MI_FLUSH_DW] = "VCS2 Video MI FLUSH DW notify",
76c349dbc7Sjsg [VCS2_AS_CONTEXT_SWITCH] = "VCS2 Context Switch Interrupt",
77c349dbc7Sjsg
78c349dbc7Sjsg [BCS_MI_USER_INTERRUPT] = "Blitter CS MI USER INTERRUPT",
79c349dbc7Sjsg [BCS_MMIO_SYNC_FLUSH] = "Billter MMIO sync flush status",
80c349dbc7Sjsg [BCS_CMD_STREAMER_ERR] = "Blitter CS error interrupt",
81c349dbc7Sjsg [BCS_MI_FLUSH_DW] = "Blitter MI FLUSH DW notify",
82c349dbc7Sjsg [BCS_PAGE_DIRECTORY_FAULT] = "Blitter page directory faults",
83c349dbc7Sjsg [BCS_AS_CONTEXT_SWITCH] = "Blitter AS Context Switch Interrupt",
84c349dbc7Sjsg
85c349dbc7Sjsg [VECS_MI_FLUSH_DW] = "Video Enhanced Streamer MI FLUSH DW notify",
86c349dbc7Sjsg [VECS_AS_CONTEXT_SWITCH] = "VECS Context Switch Interrupt",
87c349dbc7Sjsg
88c349dbc7Sjsg [PIPE_A_FIFO_UNDERRUN] = "Pipe A FIFO underrun",
89c349dbc7Sjsg [PIPE_A_CRC_ERR] = "Pipe A CRC error",
90c349dbc7Sjsg [PIPE_A_CRC_DONE] = "Pipe A CRC done",
91c349dbc7Sjsg [PIPE_A_VSYNC] = "Pipe A vsync",
92c349dbc7Sjsg [PIPE_A_LINE_COMPARE] = "Pipe A line compare",
93c349dbc7Sjsg [PIPE_A_ODD_FIELD] = "Pipe A odd field",
94c349dbc7Sjsg [PIPE_A_EVEN_FIELD] = "Pipe A even field",
95c349dbc7Sjsg [PIPE_A_VBLANK] = "Pipe A vblank",
96c349dbc7Sjsg [PIPE_B_FIFO_UNDERRUN] = "Pipe B FIFO underrun",
97c349dbc7Sjsg [PIPE_B_CRC_ERR] = "Pipe B CRC error",
98c349dbc7Sjsg [PIPE_B_CRC_DONE] = "Pipe B CRC done",
99c349dbc7Sjsg [PIPE_B_VSYNC] = "Pipe B vsync",
100c349dbc7Sjsg [PIPE_B_LINE_COMPARE] = "Pipe B line compare",
101c349dbc7Sjsg [PIPE_B_ODD_FIELD] = "Pipe B odd field",
102c349dbc7Sjsg [PIPE_B_EVEN_FIELD] = "Pipe B even field",
103c349dbc7Sjsg [PIPE_B_VBLANK] = "Pipe B vblank",
104c349dbc7Sjsg [PIPE_C_VBLANK] = "Pipe C vblank",
105c349dbc7Sjsg [DPST_PHASE_IN] = "DPST phase in event",
106c349dbc7Sjsg [DPST_HISTOGRAM] = "DPST histogram event",
107c349dbc7Sjsg [GSE] = "GSE",
108c349dbc7Sjsg [DP_A_HOTPLUG] = "DP A Hotplug",
109c349dbc7Sjsg [AUX_CHANNEL_A] = "AUX Channel A",
110c349dbc7Sjsg [PERF_COUNTER] = "Performance counter",
111c349dbc7Sjsg [POISON] = "Poison",
112c349dbc7Sjsg [GTT_FAULT] = "GTT fault",
113c349dbc7Sjsg [PRIMARY_A_FLIP_DONE] = "Primary Plane A flip done",
114c349dbc7Sjsg [PRIMARY_B_FLIP_DONE] = "Primary Plane B flip done",
115c349dbc7Sjsg [PRIMARY_C_FLIP_DONE] = "Primary Plane C flip done",
116c349dbc7Sjsg [SPRITE_A_FLIP_DONE] = "Sprite Plane A flip done",
117c349dbc7Sjsg [SPRITE_B_FLIP_DONE] = "Sprite Plane B flip done",
118c349dbc7Sjsg [SPRITE_C_FLIP_DONE] = "Sprite Plane C flip done",
119c349dbc7Sjsg
120c349dbc7Sjsg [PCU_THERMAL] = "PCU Thermal Event",
121c349dbc7Sjsg [PCU_PCODE2DRIVER_MAILBOX] = "PCU pcode2driver mailbox event",
122c349dbc7Sjsg
123c349dbc7Sjsg [FDI_RX_INTERRUPTS_TRANSCODER_A] = "FDI RX Interrupts Combined A",
124c349dbc7Sjsg [AUDIO_CP_CHANGE_TRANSCODER_A] = "Audio CP Change Transcoder A",
125c349dbc7Sjsg [AUDIO_CP_REQUEST_TRANSCODER_A] = "Audio CP Request Transcoder A",
126c349dbc7Sjsg [FDI_RX_INTERRUPTS_TRANSCODER_B] = "FDI RX Interrupts Combined B",
127c349dbc7Sjsg [AUDIO_CP_CHANGE_TRANSCODER_B] = "Audio CP Change Transcoder B",
128c349dbc7Sjsg [AUDIO_CP_REQUEST_TRANSCODER_B] = "Audio CP Request Transcoder B",
129c349dbc7Sjsg [FDI_RX_INTERRUPTS_TRANSCODER_C] = "FDI RX Interrupts Combined C",
130c349dbc7Sjsg [AUDIO_CP_CHANGE_TRANSCODER_C] = "Audio CP Change Transcoder C",
131c349dbc7Sjsg [AUDIO_CP_REQUEST_TRANSCODER_C] = "Audio CP Request Transcoder C",
132c349dbc7Sjsg [ERR_AND_DBG] = "South Error and Debug Interrupts Combined",
133c349dbc7Sjsg [GMBUS] = "Gmbus",
134c349dbc7Sjsg [SDVO_B_HOTPLUG] = "SDVO B hotplug",
135c349dbc7Sjsg [CRT_HOTPLUG] = "CRT Hotplug",
136c349dbc7Sjsg [DP_B_HOTPLUG] = "DisplayPort/HDMI/DVI B Hotplug",
137c349dbc7Sjsg [DP_C_HOTPLUG] = "DisplayPort/HDMI/DVI C Hotplug",
138c349dbc7Sjsg [DP_D_HOTPLUG] = "DisplayPort/HDMI/DVI D Hotplug",
139c349dbc7Sjsg [AUX_CHANNEL_B] = "AUX Channel B",
140c349dbc7Sjsg [AUX_CHANNEL_C] = "AUX Channel C",
141c349dbc7Sjsg [AUX_CHANNEL_D] = "AUX Channel D",
142c349dbc7Sjsg [AUDIO_POWER_STATE_CHANGE_B] = "Audio Power State change Port B",
143c349dbc7Sjsg [AUDIO_POWER_STATE_CHANGE_C] = "Audio Power State change Port C",
144c349dbc7Sjsg [AUDIO_POWER_STATE_CHANGE_D] = "Audio Power State change Port D",
145c349dbc7Sjsg
146c349dbc7Sjsg [INTEL_GVT_EVENT_RESERVED] = "RESERVED EVENTS!!!",
147c349dbc7Sjsg };
148c349dbc7Sjsg
regbase_to_irq_info(struct intel_gvt * gvt,unsigned int reg)149c349dbc7Sjsg static inline struct intel_gvt_irq_info *regbase_to_irq_info(
150c349dbc7Sjsg struct intel_gvt *gvt,
151c349dbc7Sjsg unsigned int reg)
152c349dbc7Sjsg {
153c349dbc7Sjsg struct intel_gvt_irq *irq = &gvt->irq;
154c349dbc7Sjsg int i;
155c349dbc7Sjsg
156c349dbc7Sjsg for_each_set_bit(i, irq->irq_info_bitmap, INTEL_GVT_IRQ_INFO_MAX) {
157c349dbc7Sjsg if (i915_mmio_reg_offset(irq->info[i]->reg_base) == reg)
158c349dbc7Sjsg return irq->info[i];
159c349dbc7Sjsg }
160c349dbc7Sjsg
161c349dbc7Sjsg return NULL;
162c349dbc7Sjsg }
163c349dbc7Sjsg
164c349dbc7Sjsg /**
165c349dbc7Sjsg * intel_vgpu_reg_imr_handler - Generic IMR register emulation write handler
166c349dbc7Sjsg * @vgpu: a vGPU
167c349dbc7Sjsg * @reg: register offset written by guest
168c349dbc7Sjsg * @p_data: register data written by guest
169c349dbc7Sjsg * @bytes: register data length
170c349dbc7Sjsg *
171c349dbc7Sjsg * This function is used to emulate the generic IMR register bit change
172c349dbc7Sjsg * behavior.
173c349dbc7Sjsg *
174c349dbc7Sjsg * Returns:
175c349dbc7Sjsg * Zero on success, negative error code if failed.
176c349dbc7Sjsg *
177c349dbc7Sjsg */
intel_vgpu_reg_imr_handler(struct intel_vgpu * vgpu,unsigned int reg,void * p_data,unsigned int bytes)178c349dbc7Sjsg int intel_vgpu_reg_imr_handler(struct intel_vgpu *vgpu,
179c349dbc7Sjsg unsigned int reg, void *p_data, unsigned int bytes)
180c349dbc7Sjsg {
181c349dbc7Sjsg struct intel_gvt *gvt = vgpu->gvt;
1821bb76ff1Sjsg const struct intel_gvt_irq_ops *ops = gvt->irq.ops;
183c349dbc7Sjsg u32 imr = *(u32 *)p_data;
184c349dbc7Sjsg
185c349dbc7Sjsg trace_write_ir(vgpu->id, "IMR", reg, imr, vgpu_vreg(vgpu, reg),
186c349dbc7Sjsg (vgpu_vreg(vgpu, reg) ^ imr));
187c349dbc7Sjsg
188c349dbc7Sjsg vgpu_vreg(vgpu, reg) = imr;
189c349dbc7Sjsg
190c349dbc7Sjsg ops->check_pending_irq(vgpu);
191c349dbc7Sjsg
192c349dbc7Sjsg return 0;
193c349dbc7Sjsg }
194c349dbc7Sjsg
195c349dbc7Sjsg /**
196c349dbc7Sjsg * intel_vgpu_reg_master_irq_handler - master IRQ write emulation handler
197c349dbc7Sjsg * @vgpu: a vGPU
198c349dbc7Sjsg * @reg: register offset written by guest
199c349dbc7Sjsg * @p_data: register data written by guest
200c349dbc7Sjsg * @bytes: register data length
201c349dbc7Sjsg *
202c349dbc7Sjsg * This function is used to emulate the master IRQ register on gen8+.
203c349dbc7Sjsg *
204c349dbc7Sjsg * Returns:
205c349dbc7Sjsg * Zero on success, negative error code if failed.
206c349dbc7Sjsg *
207c349dbc7Sjsg */
intel_vgpu_reg_master_irq_handler(struct intel_vgpu * vgpu,unsigned int reg,void * p_data,unsigned int bytes)208c349dbc7Sjsg int intel_vgpu_reg_master_irq_handler(struct intel_vgpu *vgpu,
209c349dbc7Sjsg unsigned int reg, void *p_data, unsigned int bytes)
210c349dbc7Sjsg {
211c349dbc7Sjsg struct intel_gvt *gvt = vgpu->gvt;
2121bb76ff1Sjsg const struct intel_gvt_irq_ops *ops = gvt->irq.ops;
213c349dbc7Sjsg u32 ier = *(u32 *)p_data;
214c349dbc7Sjsg u32 virtual_ier = vgpu_vreg(vgpu, reg);
215c349dbc7Sjsg
216c349dbc7Sjsg trace_write_ir(vgpu->id, "MASTER_IRQ", reg, ier, virtual_ier,
217c349dbc7Sjsg (virtual_ier ^ ier));
218c349dbc7Sjsg
219c349dbc7Sjsg /*
220c349dbc7Sjsg * GEN8_MASTER_IRQ is a special irq register,
221c349dbc7Sjsg * only bit 31 is allowed to be modified
222c349dbc7Sjsg * and treated as an IER bit.
223c349dbc7Sjsg */
224c349dbc7Sjsg ier &= GEN8_MASTER_IRQ_CONTROL;
225c349dbc7Sjsg virtual_ier &= GEN8_MASTER_IRQ_CONTROL;
226c349dbc7Sjsg vgpu_vreg(vgpu, reg) &= ~GEN8_MASTER_IRQ_CONTROL;
227c349dbc7Sjsg vgpu_vreg(vgpu, reg) |= ier;
228c349dbc7Sjsg
229c349dbc7Sjsg ops->check_pending_irq(vgpu);
230c349dbc7Sjsg
231c349dbc7Sjsg return 0;
232c349dbc7Sjsg }
233c349dbc7Sjsg
234c349dbc7Sjsg /**
235c349dbc7Sjsg * intel_vgpu_reg_ier_handler - Generic IER write emulation handler
236c349dbc7Sjsg * @vgpu: a vGPU
237c349dbc7Sjsg * @reg: register offset written by guest
238c349dbc7Sjsg * @p_data: register data written by guest
239c349dbc7Sjsg * @bytes: register data length
240c349dbc7Sjsg *
241c349dbc7Sjsg * This function is used to emulate the generic IER register behavior.
242c349dbc7Sjsg *
243c349dbc7Sjsg * Returns:
244c349dbc7Sjsg * Zero on success, negative error code if failed.
245c349dbc7Sjsg *
246c349dbc7Sjsg */
intel_vgpu_reg_ier_handler(struct intel_vgpu * vgpu,unsigned int reg,void * p_data,unsigned int bytes)247c349dbc7Sjsg int intel_vgpu_reg_ier_handler(struct intel_vgpu *vgpu,
248c349dbc7Sjsg unsigned int reg, void *p_data, unsigned int bytes)
249c349dbc7Sjsg {
250c349dbc7Sjsg struct intel_gvt *gvt = vgpu->gvt;
251c349dbc7Sjsg struct drm_i915_private *i915 = gvt->gt->i915;
2521bb76ff1Sjsg const struct intel_gvt_irq_ops *ops = gvt->irq.ops;
253c349dbc7Sjsg struct intel_gvt_irq_info *info;
254c349dbc7Sjsg u32 ier = *(u32 *)p_data;
255c349dbc7Sjsg
256c349dbc7Sjsg trace_write_ir(vgpu->id, "IER", reg, ier, vgpu_vreg(vgpu, reg),
257c349dbc7Sjsg (vgpu_vreg(vgpu, reg) ^ ier));
258c349dbc7Sjsg
259c349dbc7Sjsg vgpu_vreg(vgpu, reg) = ier;
260c349dbc7Sjsg
261c349dbc7Sjsg info = regbase_to_irq_info(gvt, ier_to_regbase(reg));
262c349dbc7Sjsg if (drm_WARN_ON(&i915->drm, !info))
263c349dbc7Sjsg return -EINVAL;
264c349dbc7Sjsg
265c349dbc7Sjsg if (info->has_upstream_irq)
266c349dbc7Sjsg update_upstream_irq(vgpu, info);
267c349dbc7Sjsg
268c349dbc7Sjsg ops->check_pending_irq(vgpu);
269c349dbc7Sjsg
270c349dbc7Sjsg return 0;
271c349dbc7Sjsg }
272c349dbc7Sjsg
273c349dbc7Sjsg /**
274c349dbc7Sjsg * intel_vgpu_reg_iir_handler - Generic IIR write emulation handler
275c349dbc7Sjsg * @vgpu: a vGPU
276c349dbc7Sjsg * @reg: register offset written by guest
277c349dbc7Sjsg * @p_data: register data written by guest
278c349dbc7Sjsg * @bytes: register data length
279c349dbc7Sjsg *
280c349dbc7Sjsg * This function is used to emulate the generic IIR register behavior.
281c349dbc7Sjsg *
282c349dbc7Sjsg * Returns:
283c349dbc7Sjsg * Zero on success, negative error code if failed.
284c349dbc7Sjsg *
285c349dbc7Sjsg */
intel_vgpu_reg_iir_handler(struct intel_vgpu * vgpu,unsigned int reg,void * p_data,unsigned int bytes)286c349dbc7Sjsg int intel_vgpu_reg_iir_handler(struct intel_vgpu *vgpu, unsigned int reg,
287c349dbc7Sjsg void *p_data, unsigned int bytes)
288c349dbc7Sjsg {
289c349dbc7Sjsg struct drm_i915_private *i915 = vgpu->gvt->gt->i915;
290c349dbc7Sjsg struct intel_gvt_irq_info *info = regbase_to_irq_info(vgpu->gvt,
291c349dbc7Sjsg iir_to_regbase(reg));
292c349dbc7Sjsg u32 iir = *(u32 *)p_data;
293c349dbc7Sjsg
294c349dbc7Sjsg trace_write_ir(vgpu->id, "IIR", reg, iir, vgpu_vreg(vgpu, reg),
295c349dbc7Sjsg (vgpu_vreg(vgpu, reg) ^ iir));
296c349dbc7Sjsg
297c349dbc7Sjsg if (drm_WARN_ON(&i915->drm, !info))
298c349dbc7Sjsg return -EINVAL;
299c349dbc7Sjsg
300c349dbc7Sjsg vgpu_vreg(vgpu, reg) &= ~iir;
301c349dbc7Sjsg
302c349dbc7Sjsg if (info->has_upstream_irq)
303c349dbc7Sjsg update_upstream_irq(vgpu, info);
304c349dbc7Sjsg return 0;
305c349dbc7Sjsg }
306c349dbc7Sjsg
307c349dbc7Sjsg static struct intel_gvt_irq_map gen8_irq_map[] = {
308c349dbc7Sjsg { INTEL_GVT_IRQ_INFO_MASTER, 0, INTEL_GVT_IRQ_INFO_GT0, 0xffff },
309c349dbc7Sjsg { INTEL_GVT_IRQ_INFO_MASTER, 1, INTEL_GVT_IRQ_INFO_GT0, 0xffff0000 },
310c349dbc7Sjsg { INTEL_GVT_IRQ_INFO_MASTER, 2, INTEL_GVT_IRQ_INFO_GT1, 0xffff },
311c349dbc7Sjsg { INTEL_GVT_IRQ_INFO_MASTER, 3, INTEL_GVT_IRQ_INFO_GT1, 0xffff0000 },
312c349dbc7Sjsg { INTEL_GVT_IRQ_INFO_MASTER, 4, INTEL_GVT_IRQ_INFO_GT2, 0xffff },
313c349dbc7Sjsg { INTEL_GVT_IRQ_INFO_MASTER, 6, INTEL_GVT_IRQ_INFO_GT3, 0xffff },
314c349dbc7Sjsg { INTEL_GVT_IRQ_INFO_MASTER, 16, INTEL_GVT_IRQ_INFO_DE_PIPE_A, ~0 },
315c349dbc7Sjsg { INTEL_GVT_IRQ_INFO_MASTER, 17, INTEL_GVT_IRQ_INFO_DE_PIPE_B, ~0 },
316c349dbc7Sjsg { INTEL_GVT_IRQ_INFO_MASTER, 18, INTEL_GVT_IRQ_INFO_DE_PIPE_C, ~0 },
317c349dbc7Sjsg { INTEL_GVT_IRQ_INFO_MASTER, 20, INTEL_GVT_IRQ_INFO_DE_PORT, ~0 },
318c349dbc7Sjsg { INTEL_GVT_IRQ_INFO_MASTER, 22, INTEL_GVT_IRQ_INFO_DE_MISC, ~0 },
319c349dbc7Sjsg { INTEL_GVT_IRQ_INFO_MASTER, 23, INTEL_GVT_IRQ_INFO_PCH, ~0 },
320c349dbc7Sjsg { INTEL_GVT_IRQ_INFO_MASTER, 30, INTEL_GVT_IRQ_INFO_PCU, ~0 },
321c349dbc7Sjsg { -1, -1, ~0 },
322c349dbc7Sjsg };
323c349dbc7Sjsg
update_upstream_irq(struct intel_vgpu * vgpu,struct intel_gvt_irq_info * info)324c349dbc7Sjsg static void update_upstream_irq(struct intel_vgpu *vgpu,
325c349dbc7Sjsg struct intel_gvt_irq_info *info)
326c349dbc7Sjsg {
327c349dbc7Sjsg struct drm_i915_private *i915 = vgpu->gvt->gt->i915;
328c349dbc7Sjsg struct intel_gvt_irq *irq = &vgpu->gvt->irq;
329c349dbc7Sjsg struct intel_gvt_irq_map *map = irq->irq_map;
330c349dbc7Sjsg struct intel_gvt_irq_info *up_irq_info = NULL;
331c349dbc7Sjsg u32 set_bits = 0;
332c349dbc7Sjsg u32 clear_bits = 0;
333c349dbc7Sjsg int bit;
334c349dbc7Sjsg u32 val = vgpu_vreg(vgpu,
335c349dbc7Sjsg regbase_to_iir(i915_mmio_reg_offset(info->reg_base)))
336c349dbc7Sjsg & vgpu_vreg(vgpu,
337c349dbc7Sjsg regbase_to_ier(i915_mmio_reg_offset(info->reg_base)));
338c349dbc7Sjsg
339c349dbc7Sjsg if (!info->has_upstream_irq)
340c349dbc7Sjsg return;
341c349dbc7Sjsg
342c349dbc7Sjsg for (map = irq->irq_map; map->up_irq_bit != -1; map++) {
343c349dbc7Sjsg if (info->group != map->down_irq_group)
344c349dbc7Sjsg continue;
345c349dbc7Sjsg
346c349dbc7Sjsg if (!up_irq_info)
347c349dbc7Sjsg up_irq_info = irq->info[map->up_irq_group];
348c349dbc7Sjsg else
349c349dbc7Sjsg drm_WARN_ON(&i915->drm, up_irq_info !=
350c349dbc7Sjsg irq->info[map->up_irq_group]);
351c349dbc7Sjsg
352c349dbc7Sjsg bit = map->up_irq_bit;
353c349dbc7Sjsg
354c349dbc7Sjsg if (val & map->down_irq_bitmask)
355c349dbc7Sjsg set_bits |= (1 << bit);
356c349dbc7Sjsg else
357c349dbc7Sjsg clear_bits |= (1 << bit);
358c349dbc7Sjsg }
359c349dbc7Sjsg
360c349dbc7Sjsg if (drm_WARN_ON(&i915->drm, !up_irq_info))
361c349dbc7Sjsg return;
362c349dbc7Sjsg
363c349dbc7Sjsg if (up_irq_info->group == INTEL_GVT_IRQ_INFO_MASTER) {
364c349dbc7Sjsg u32 isr = i915_mmio_reg_offset(up_irq_info->reg_base);
365c349dbc7Sjsg
366c349dbc7Sjsg vgpu_vreg(vgpu, isr) &= ~clear_bits;
367c349dbc7Sjsg vgpu_vreg(vgpu, isr) |= set_bits;
368c349dbc7Sjsg } else {
369c349dbc7Sjsg u32 iir = regbase_to_iir(
370c349dbc7Sjsg i915_mmio_reg_offset(up_irq_info->reg_base));
371c349dbc7Sjsg u32 imr = regbase_to_imr(
372c349dbc7Sjsg i915_mmio_reg_offset(up_irq_info->reg_base));
373c349dbc7Sjsg
374c349dbc7Sjsg vgpu_vreg(vgpu, iir) |= (set_bits & ~vgpu_vreg(vgpu, imr));
375c349dbc7Sjsg }
376c349dbc7Sjsg
377c349dbc7Sjsg if (up_irq_info->has_upstream_irq)
378c349dbc7Sjsg update_upstream_irq(vgpu, up_irq_info);
379c349dbc7Sjsg }
380c349dbc7Sjsg
init_irq_map(struct intel_gvt_irq * irq)381c349dbc7Sjsg static void init_irq_map(struct intel_gvt_irq *irq)
382c349dbc7Sjsg {
383c349dbc7Sjsg struct intel_gvt_irq_map *map;
384c349dbc7Sjsg struct intel_gvt_irq_info *up_info, *down_info;
385c349dbc7Sjsg int up_bit;
386c349dbc7Sjsg
387c349dbc7Sjsg for (map = irq->irq_map; map->up_irq_bit != -1; map++) {
388c349dbc7Sjsg up_info = irq->info[map->up_irq_group];
389c349dbc7Sjsg up_bit = map->up_irq_bit;
390c349dbc7Sjsg down_info = irq->info[map->down_irq_group];
391c349dbc7Sjsg
392c349dbc7Sjsg set_bit(up_bit, up_info->downstream_irq_bitmap);
393c349dbc7Sjsg down_info->has_upstream_irq = true;
394c349dbc7Sjsg
395c349dbc7Sjsg gvt_dbg_irq("[up] grp %d bit %d -> [down] grp %d bitmask %x\n",
396c349dbc7Sjsg up_info->group, up_bit,
397c349dbc7Sjsg down_info->group, map->down_irq_bitmask);
398c349dbc7Sjsg }
399c349dbc7Sjsg }
400c349dbc7Sjsg
401c349dbc7Sjsg /* =======================vEvent injection===================== */
4021bb76ff1Sjsg
4031bb76ff1Sjsg #define MSI_CAP_CONTROL(offset) (offset + 2)
4041bb76ff1Sjsg #define MSI_CAP_ADDRESS(offset) (offset + 4)
4051bb76ff1Sjsg #define MSI_CAP_DATA(offset) (offset + 8)
4061bb76ff1Sjsg #define MSI_CAP_EN 0x1
4071bb76ff1Sjsg
inject_virtual_interrupt(struct intel_vgpu * vgpu)408*94dcca7dSjsg static void inject_virtual_interrupt(struct intel_vgpu *vgpu)
409c349dbc7Sjsg {
4101bb76ff1Sjsg unsigned long offset = vgpu->gvt->device_info.msi_cap_offset;
4111bb76ff1Sjsg u16 control, data;
4121bb76ff1Sjsg u32 addr;
4131bb76ff1Sjsg
4141bb76ff1Sjsg control = *(u16 *)(vgpu_cfg_space(vgpu) + MSI_CAP_CONTROL(offset));
4151bb76ff1Sjsg addr = *(u32 *)(vgpu_cfg_space(vgpu) + MSI_CAP_ADDRESS(offset));
4161bb76ff1Sjsg data = *(u16 *)(vgpu_cfg_space(vgpu) + MSI_CAP_DATA(offset));
4171bb76ff1Sjsg
4181bb76ff1Sjsg /* Do not generate MSI if MSIEN is disabled */
4191bb76ff1Sjsg if (!(control & MSI_CAP_EN))
420*94dcca7dSjsg return;
4211bb76ff1Sjsg
4221bb76ff1Sjsg if (WARN(control & GENMASK(15, 1), "only support one MSI format\n"))
423*94dcca7dSjsg return;
4241bb76ff1Sjsg
4251bb76ff1Sjsg trace_inject_msi(vgpu->id, addr, data);
4261bb76ff1Sjsg
4271bb76ff1Sjsg /*
4281bb76ff1Sjsg * When guest is powered off, msi_trigger is set to NULL, but vgpu's
4291bb76ff1Sjsg * config and mmio register isn't restored to default during guest
4301bb76ff1Sjsg * poweroff. If this vgpu is still used in next vm, this vgpu's pipe
4311bb76ff1Sjsg * may be enabled, then once this vgpu is active, it will get inject
4321bb76ff1Sjsg * vblank interrupt request. But msi_trigger is null until msi is
4331bb76ff1Sjsg * enabled by guest. so if msi_trigger is null, success is still
4341bb76ff1Sjsg * returned and don't inject interrupt into guest.
4351bb76ff1Sjsg */
436f005ef32Sjsg if (!test_bit(INTEL_VGPU_STATUS_ATTACHED, vgpu->status))
437*94dcca7dSjsg return;
438*94dcca7dSjsg if (vgpu->msi_trigger)
439*94dcca7dSjsg eventfd_signal(vgpu->msi_trigger, 1);
440c349dbc7Sjsg }
441c349dbc7Sjsg
propagate_event(struct intel_gvt_irq * irq,enum intel_gvt_event_type event,struct intel_vgpu * vgpu)442c349dbc7Sjsg static void propagate_event(struct intel_gvt_irq *irq,
443c349dbc7Sjsg enum intel_gvt_event_type event, struct intel_vgpu *vgpu)
444c349dbc7Sjsg {
445c349dbc7Sjsg struct intel_gvt_irq_info *info;
446c349dbc7Sjsg unsigned int reg_base;
447c349dbc7Sjsg int bit;
448c349dbc7Sjsg
449c349dbc7Sjsg info = get_irq_info(irq, event);
450c349dbc7Sjsg if (WARN_ON(!info))
451c349dbc7Sjsg return;
452c349dbc7Sjsg
453c349dbc7Sjsg reg_base = i915_mmio_reg_offset(info->reg_base);
454c349dbc7Sjsg bit = irq->events[event].bit;
455c349dbc7Sjsg
456c349dbc7Sjsg if (!test_bit(bit, (void *)&vgpu_vreg(vgpu,
457c349dbc7Sjsg regbase_to_imr(reg_base)))) {
458c349dbc7Sjsg trace_propagate_event(vgpu->id, irq_name[event], bit);
459c349dbc7Sjsg set_bit(bit, (void *)&vgpu_vreg(vgpu,
460c349dbc7Sjsg regbase_to_iir(reg_base)));
461c349dbc7Sjsg }
462c349dbc7Sjsg }
463c349dbc7Sjsg
464c349dbc7Sjsg /* =======================vEvent Handlers===================== */
handle_default_event_virt(struct intel_gvt_irq * irq,enum intel_gvt_event_type event,struct intel_vgpu * vgpu)465c349dbc7Sjsg static void handle_default_event_virt(struct intel_gvt_irq *irq,
466c349dbc7Sjsg enum intel_gvt_event_type event, struct intel_vgpu *vgpu)
467c349dbc7Sjsg {
468c349dbc7Sjsg if (!vgpu->irq.irq_warn_once[event]) {
469c349dbc7Sjsg gvt_dbg_core("vgpu%d: IRQ receive event %d (%s)\n",
470c349dbc7Sjsg vgpu->id, event, irq_name[event]);
471c349dbc7Sjsg vgpu->irq.irq_warn_once[event] = true;
472c349dbc7Sjsg }
473c349dbc7Sjsg propagate_event(irq, event, vgpu);
474c349dbc7Sjsg }
475c349dbc7Sjsg
476c349dbc7Sjsg /* =====================GEN specific logic======================= */
477c349dbc7Sjsg /* GEN8 interrupt routines. */
478c349dbc7Sjsg
479c349dbc7Sjsg #define DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(regname, regbase) \
480c349dbc7Sjsg static struct intel_gvt_irq_info gen8_##regname##_info = { \
481c349dbc7Sjsg .name = #regname"-IRQ", \
482c349dbc7Sjsg .reg_base = (regbase), \
483c349dbc7Sjsg .bit_to_event = {[0 ... INTEL_GVT_IRQ_BITWIDTH-1] = \
484c349dbc7Sjsg INTEL_GVT_EVENT_RESERVED}, \
485c349dbc7Sjsg }
486c349dbc7Sjsg
487c349dbc7Sjsg DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(gt0, GEN8_GT_ISR(0));
488c349dbc7Sjsg DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(gt1, GEN8_GT_ISR(1));
489c349dbc7Sjsg DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(gt2, GEN8_GT_ISR(2));
490c349dbc7Sjsg DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(gt3, GEN8_GT_ISR(3));
491c349dbc7Sjsg DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(de_pipe_a, GEN8_DE_PIPE_ISR(PIPE_A));
492c349dbc7Sjsg DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(de_pipe_b, GEN8_DE_PIPE_ISR(PIPE_B));
493c349dbc7Sjsg DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(de_pipe_c, GEN8_DE_PIPE_ISR(PIPE_C));
494c349dbc7Sjsg DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(de_port, GEN8_DE_PORT_ISR);
495c349dbc7Sjsg DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(de_misc, GEN8_DE_MISC_ISR);
496c349dbc7Sjsg DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(pcu, GEN8_PCU_ISR);
497c349dbc7Sjsg DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(master, GEN8_MASTER_IRQ);
498c349dbc7Sjsg
499c349dbc7Sjsg static struct intel_gvt_irq_info gvt_base_pch_info = {
500c349dbc7Sjsg .name = "PCH-IRQ",
501c349dbc7Sjsg .reg_base = SDEISR,
502c349dbc7Sjsg .bit_to_event = {[0 ... INTEL_GVT_IRQ_BITWIDTH-1] =
503c349dbc7Sjsg INTEL_GVT_EVENT_RESERVED},
504c349dbc7Sjsg };
505c349dbc7Sjsg
gen8_check_pending_irq(struct intel_vgpu * vgpu)506c349dbc7Sjsg static void gen8_check_pending_irq(struct intel_vgpu *vgpu)
507c349dbc7Sjsg {
508c349dbc7Sjsg struct intel_gvt_irq *irq = &vgpu->gvt->irq;
509c349dbc7Sjsg int i;
510c349dbc7Sjsg
511c349dbc7Sjsg if (!(vgpu_vreg(vgpu, i915_mmio_reg_offset(GEN8_MASTER_IRQ)) &
512c349dbc7Sjsg GEN8_MASTER_IRQ_CONTROL))
513c349dbc7Sjsg return;
514c349dbc7Sjsg
515c349dbc7Sjsg for_each_set_bit(i, irq->irq_info_bitmap, INTEL_GVT_IRQ_INFO_MAX) {
516c349dbc7Sjsg struct intel_gvt_irq_info *info = irq->info[i];
517c349dbc7Sjsg u32 reg_base;
518c349dbc7Sjsg
519c349dbc7Sjsg if (!info->has_upstream_irq)
520c349dbc7Sjsg continue;
521c349dbc7Sjsg
522c349dbc7Sjsg reg_base = i915_mmio_reg_offset(info->reg_base);
523c349dbc7Sjsg if ((vgpu_vreg(vgpu, regbase_to_iir(reg_base))
524c349dbc7Sjsg & vgpu_vreg(vgpu, regbase_to_ier(reg_base))))
525c349dbc7Sjsg update_upstream_irq(vgpu, info);
526c349dbc7Sjsg }
527c349dbc7Sjsg
528c349dbc7Sjsg if (vgpu_vreg(vgpu, i915_mmio_reg_offset(GEN8_MASTER_IRQ))
529c349dbc7Sjsg & ~GEN8_MASTER_IRQ_CONTROL)
530c349dbc7Sjsg inject_virtual_interrupt(vgpu);
531c349dbc7Sjsg }
532c349dbc7Sjsg
gen8_init_irq(struct intel_gvt_irq * irq)533c349dbc7Sjsg static void gen8_init_irq(
534c349dbc7Sjsg struct intel_gvt_irq *irq)
535c349dbc7Sjsg {
536c349dbc7Sjsg struct intel_gvt *gvt = irq_to_gvt(irq);
537c349dbc7Sjsg
538c349dbc7Sjsg #define SET_BIT_INFO(s, b, e, i) \
539c349dbc7Sjsg do { \
540c349dbc7Sjsg s->events[e].bit = b; \
541c349dbc7Sjsg s->events[e].info = s->info[i]; \
542c349dbc7Sjsg s->info[i]->bit_to_event[b] = e;\
543c349dbc7Sjsg } while (0)
544c349dbc7Sjsg
545c349dbc7Sjsg #define SET_IRQ_GROUP(s, g, i) \
546c349dbc7Sjsg do { \
547c349dbc7Sjsg s->info[g] = i; \
548c349dbc7Sjsg (i)->group = g; \
549c349dbc7Sjsg set_bit(g, s->irq_info_bitmap); \
550c349dbc7Sjsg } while (0)
551c349dbc7Sjsg
552c349dbc7Sjsg SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_MASTER, &gen8_master_info);
553c349dbc7Sjsg SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_GT0, &gen8_gt0_info);
554c349dbc7Sjsg SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_GT1, &gen8_gt1_info);
555c349dbc7Sjsg SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_GT2, &gen8_gt2_info);
556c349dbc7Sjsg SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_GT3, &gen8_gt3_info);
557c349dbc7Sjsg SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_DE_PIPE_A, &gen8_de_pipe_a_info);
558c349dbc7Sjsg SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_DE_PIPE_B, &gen8_de_pipe_b_info);
559c349dbc7Sjsg SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_DE_PIPE_C, &gen8_de_pipe_c_info);
560c349dbc7Sjsg SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_DE_PORT, &gen8_de_port_info);
561c349dbc7Sjsg SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_DE_MISC, &gen8_de_misc_info);
562c349dbc7Sjsg SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_PCU, &gen8_pcu_info);
563c349dbc7Sjsg SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_PCH, &gvt_base_pch_info);
564c349dbc7Sjsg
565c349dbc7Sjsg /* GEN8 level 2 interrupts. */
566c349dbc7Sjsg
567c349dbc7Sjsg /* GEN8 interrupt GT0 events */
568c349dbc7Sjsg SET_BIT_INFO(irq, 0, RCS_MI_USER_INTERRUPT, INTEL_GVT_IRQ_INFO_GT0);
569c349dbc7Sjsg SET_BIT_INFO(irq, 4, RCS_PIPE_CONTROL, INTEL_GVT_IRQ_INFO_GT0);
570c349dbc7Sjsg SET_BIT_INFO(irq, 8, RCS_AS_CONTEXT_SWITCH, INTEL_GVT_IRQ_INFO_GT0);
571c349dbc7Sjsg
572c349dbc7Sjsg SET_BIT_INFO(irq, 16, BCS_MI_USER_INTERRUPT, INTEL_GVT_IRQ_INFO_GT0);
573c349dbc7Sjsg SET_BIT_INFO(irq, 20, BCS_MI_FLUSH_DW, INTEL_GVT_IRQ_INFO_GT0);
574c349dbc7Sjsg SET_BIT_INFO(irq, 24, BCS_AS_CONTEXT_SWITCH, INTEL_GVT_IRQ_INFO_GT0);
575c349dbc7Sjsg
576c349dbc7Sjsg /* GEN8 interrupt GT1 events */
577c349dbc7Sjsg SET_BIT_INFO(irq, 0, VCS_MI_USER_INTERRUPT, INTEL_GVT_IRQ_INFO_GT1);
578c349dbc7Sjsg SET_BIT_INFO(irq, 4, VCS_MI_FLUSH_DW, INTEL_GVT_IRQ_INFO_GT1);
579c349dbc7Sjsg SET_BIT_INFO(irq, 8, VCS_AS_CONTEXT_SWITCH, INTEL_GVT_IRQ_INFO_GT1);
580c349dbc7Sjsg
581ad8b1aafSjsg if (HAS_ENGINE(gvt->gt, VCS1)) {
582c349dbc7Sjsg SET_BIT_INFO(irq, 16, VCS2_MI_USER_INTERRUPT,
583c349dbc7Sjsg INTEL_GVT_IRQ_INFO_GT1);
584c349dbc7Sjsg SET_BIT_INFO(irq, 20, VCS2_MI_FLUSH_DW,
585c349dbc7Sjsg INTEL_GVT_IRQ_INFO_GT1);
586c349dbc7Sjsg SET_BIT_INFO(irq, 24, VCS2_AS_CONTEXT_SWITCH,
587c349dbc7Sjsg INTEL_GVT_IRQ_INFO_GT1);
588c349dbc7Sjsg }
589c349dbc7Sjsg
590c349dbc7Sjsg /* GEN8 interrupt GT3 events */
591c349dbc7Sjsg SET_BIT_INFO(irq, 0, VECS_MI_USER_INTERRUPT, INTEL_GVT_IRQ_INFO_GT3);
592c349dbc7Sjsg SET_BIT_INFO(irq, 4, VECS_MI_FLUSH_DW, INTEL_GVT_IRQ_INFO_GT3);
593c349dbc7Sjsg SET_BIT_INFO(irq, 8, VECS_AS_CONTEXT_SWITCH, INTEL_GVT_IRQ_INFO_GT3);
594c349dbc7Sjsg
595c349dbc7Sjsg SET_BIT_INFO(irq, 0, PIPE_A_VBLANK, INTEL_GVT_IRQ_INFO_DE_PIPE_A);
596c349dbc7Sjsg SET_BIT_INFO(irq, 0, PIPE_B_VBLANK, INTEL_GVT_IRQ_INFO_DE_PIPE_B);
597c349dbc7Sjsg SET_BIT_INFO(irq, 0, PIPE_C_VBLANK, INTEL_GVT_IRQ_INFO_DE_PIPE_C);
598c349dbc7Sjsg
599c349dbc7Sjsg /* GEN8 interrupt DE PORT events */
600c349dbc7Sjsg SET_BIT_INFO(irq, 0, AUX_CHANNEL_A, INTEL_GVT_IRQ_INFO_DE_PORT);
601c349dbc7Sjsg SET_BIT_INFO(irq, 3, DP_A_HOTPLUG, INTEL_GVT_IRQ_INFO_DE_PORT);
602c349dbc7Sjsg
603c349dbc7Sjsg /* GEN8 interrupt DE MISC events */
604c349dbc7Sjsg SET_BIT_INFO(irq, 0, GSE, INTEL_GVT_IRQ_INFO_DE_MISC);
605c349dbc7Sjsg
606c349dbc7Sjsg /* PCH events */
607c349dbc7Sjsg SET_BIT_INFO(irq, 17, GMBUS, INTEL_GVT_IRQ_INFO_PCH);
608c349dbc7Sjsg SET_BIT_INFO(irq, 19, CRT_HOTPLUG, INTEL_GVT_IRQ_INFO_PCH);
609c349dbc7Sjsg SET_BIT_INFO(irq, 21, DP_B_HOTPLUG, INTEL_GVT_IRQ_INFO_PCH);
610c349dbc7Sjsg SET_BIT_INFO(irq, 22, DP_C_HOTPLUG, INTEL_GVT_IRQ_INFO_PCH);
611c349dbc7Sjsg SET_BIT_INFO(irq, 23, DP_D_HOTPLUG, INTEL_GVT_IRQ_INFO_PCH);
612c349dbc7Sjsg
613c349dbc7Sjsg if (IS_BROADWELL(gvt->gt->i915)) {
614c349dbc7Sjsg SET_BIT_INFO(irq, 25, AUX_CHANNEL_B, INTEL_GVT_IRQ_INFO_PCH);
615c349dbc7Sjsg SET_BIT_INFO(irq, 26, AUX_CHANNEL_C, INTEL_GVT_IRQ_INFO_PCH);
616c349dbc7Sjsg SET_BIT_INFO(irq, 27, AUX_CHANNEL_D, INTEL_GVT_IRQ_INFO_PCH);
617c349dbc7Sjsg
618c349dbc7Sjsg SET_BIT_INFO(irq, 4, PRIMARY_A_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_A);
619c349dbc7Sjsg SET_BIT_INFO(irq, 5, SPRITE_A_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_A);
620c349dbc7Sjsg
621c349dbc7Sjsg SET_BIT_INFO(irq, 4, PRIMARY_B_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_B);
622c349dbc7Sjsg SET_BIT_INFO(irq, 5, SPRITE_B_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_B);
623c349dbc7Sjsg
624c349dbc7Sjsg SET_BIT_INFO(irq, 4, PRIMARY_C_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_C);
625c349dbc7Sjsg SET_BIT_INFO(irq, 5, SPRITE_C_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_C);
6265ca02815Sjsg } else if (GRAPHICS_VER(gvt->gt->i915) >= 9) {
627c349dbc7Sjsg SET_BIT_INFO(irq, 25, AUX_CHANNEL_B, INTEL_GVT_IRQ_INFO_DE_PORT);
628c349dbc7Sjsg SET_BIT_INFO(irq, 26, AUX_CHANNEL_C, INTEL_GVT_IRQ_INFO_DE_PORT);
629c349dbc7Sjsg SET_BIT_INFO(irq, 27, AUX_CHANNEL_D, INTEL_GVT_IRQ_INFO_DE_PORT);
630c349dbc7Sjsg
631c349dbc7Sjsg SET_BIT_INFO(irq, 3, PRIMARY_A_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_A);
632c349dbc7Sjsg SET_BIT_INFO(irq, 3, PRIMARY_B_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_B);
633c349dbc7Sjsg SET_BIT_INFO(irq, 3, PRIMARY_C_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_C);
634c349dbc7Sjsg
635c349dbc7Sjsg SET_BIT_INFO(irq, 4, SPRITE_A_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_A);
636c349dbc7Sjsg SET_BIT_INFO(irq, 4, SPRITE_B_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_B);
637c349dbc7Sjsg SET_BIT_INFO(irq, 4, SPRITE_C_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_C);
638c349dbc7Sjsg }
639c349dbc7Sjsg
640c349dbc7Sjsg /* GEN8 interrupt PCU events */
641c349dbc7Sjsg SET_BIT_INFO(irq, 24, PCU_THERMAL, INTEL_GVT_IRQ_INFO_PCU);
642c349dbc7Sjsg SET_BIT_INFO(irq, 25, PCU_PCODE2DRIVER_MAILBOX, INTEL_GVT_IRQ_INFO_PCU);
643c349dbc7Sjsg }
644c349dbc7Sjsg
6451bb76ff1Sjsg static const struct intel_gvt_irq_ops gen8_irq_ops = {
646c349dbc7Sjsg .init_irq = gen8_init_irq,
647c349dbc7Sjsg .check_pending_irq = gen8_check_pending_irq,
648c349dbc7Sjsg };
649c349dbc7Sjsg
650c349dbc7Sjsg /**
651c349dbc7Sjsg * intel_vgpu_trigger_virtual_event - Trigger a virtual event for a vGPU
652c349dbc7Sjsg * @vgpu: a vGPU
653c349dbc7Sjsg * @event: interrupt event
654c349dbc7Sjsg *
655c349dbc7Sjsg * This function is used to trigger a virtual interrupt event for vGPU.
656c349dbc7Sjsg * The caller provides the event to be triggered, the framework itself
657c349dbc7Sjsg * will emulate the IRQ register bit change.
658c349dbc7Sjsg *
659c349dbc7Sjsg */
intel_vgpu_trigger_virtual_event(struct intel_vgpu * vgpu,enum intel_gvt_event_type event)660c349dbc7Sjsg void intel_vgpu_trigger_virtual_event(struct intel_vgpu *vgpu,
661c349dbc7Sjsg enum intel_gvt_event_type event)
662c349dbc7Sjsg {
663c349dbc7Sjsg struct drm_i915_private *i915 = vgpu->gvt->gt->i915;
664c349dbc7Sjsg struct intel_gvt *gvt = vgpu->gvt;
665c349dbc7Sjsg struct intel_gvt_irq *irq = &gvt->irq;
666c349dbc7Sjsg gvt_event_virt_handler_t handler;
6671bb76ff1Sjsg const struct intel_gvt_irq_ops *ops = gvt->irq.ops;
668c349dbc7Sjsg
669c349dbc7Sjsg handler = get_event_virt_handler(irq, event);
670c349dbc7Sjsg drm_WARN_ON(&i915->drm, !handler);
671c349dbc7Sjsg
672c349dbc7Sjsg handler(irq, event, vgpu);
673c349dbc7Sjsg
674c349dbc7Sjsg ops->check_pending_irq(vgpu);
675c349dbc7Sjsg }
676c349dbc7Sjsg
init_events(struct intel_gvt_irq * irq)677c349dbc7Sjsg static void init_events(
678c349dbc7Sjsg struct intel_gvt_irq *irq)
679c349dbc7Sjsg {
680c349dbc7Sjsg int i;
681c349dbc7Sjsg
682c349dbc7Sjsg for (i = 0; i < INTEL_GVT_EVENT_MAX; i++) {
683c349dbc7Sjsg irq->events[i].info = NULL;
684c349dbc7Sjsg irq->events[i].v_handler = handle_default_event_virt;
685c349dbc7Sjsg }
686c349dbc7Sjsg }
687c349dbc7Sjsg
688c349dbc7Sjsg /**
689c349dbc7Sjsg * intel_gvt_init_irq - initialize GVT-g IRQ emulation subsystem
690c349dbc7Sjsg * @gvt: a GVT device
691c349dbc7Sjsg *
692c349dbc7Sjsg * This function is called at driver loading stage, to initialize the GVT-g IRQ
693c349dbc7Sjsg * emulation subsystem.
694c349dbc7Sjsg *
695c349dbc7Sjsg * Returns:
696c349dbc7Sjsg * Zero on success, negative error code if failed.
697c349dbc7Sjsg */
intel_gvt_init_irq(struct intel_gvt * gvt)698c349dbc7Sjsg int intel_gvt_init_irq(struct intel_gvt *gvt)
699c349dbc7Sjsg {
700c349dbc7Sjsg struct intel_gvt_irq *irq = &gvt->irq;
701c349dbc7Sjsg
702c349dbc7Sjsg gvt_dbg_core("init irq framework\n");
703c349dbc7Sjsg
704c349dbc7Sjsg irq->ops = &gen8_irq_ops;
705c349dbc7Sjsg irq->irq_map = gen8_irq_map;
706c349dbc7Sjsg
707c349dbc7Sjsg /* common event initialization */
708c349dbc7Sjsg init_events(irq);
709c349dbc7Sjsg
710c349dbc7Sjsg /* gen specific initialization */
711c349dbc7Sjsg irq->ops->init_irq(irq);
712c349dbc7Sjsg
713c349dbc7Sjsg init_irq_map(irq);
714c349dbc7Sjsg
715c349dbc7Sjsg return 0;
716c349dbc7Sjsg }
717