15ca02815Sjsg // SPDX-License-Identifier: MIT
2c349dbc7Sjsg /*
3c349dbc7Sjsg * Copyright © 2019 Intel Corporation
4c349dbc7Sjsg */
5c349dbc7Sjsg
6c349dbc7Sjsg #include "i915_drv.h"
7c349dbc7Sjsg #include "i915_reg.h"
8c349dbc7Sjsg #include "intel_gt.h"
9c349dbc7Sjsg #include "intel_gt_irq.h"
10c349dbc7Sjsg #include "intel_gt_pm_irq.h"
11*1bb76ff1Sjsg #include "intel_gt_regs.h"
12c349dbc7Sjsg
write_pm_imr(struct intel_gt * gt)13c349dbc7Sjsg static void write_pm_imr(struct intel_gt *gt)
14c349dbc7Sjsg {
15c349dbc7Sjsg struct drm_i915_private *i915 = gt->i915;
16c349dbc7Sjsg struct intel_uncore *uncore = gt->uncore;
17c349dbc7Sjsg u32 mask = gt->pm_imr;
18c349dbc7Sjsg i915_reg_t reg;
19c349dbc7Sjsg
205ca02815Sjsg if (GRAPHICS_VER(i915) >= 11) {
21c349dbc7Sjsg reg = GEN11_GPM_WGBOXPERF_INTR_MASK;
22c349dbc7Sjsg mask <<= 16; /* pm is in upper half */
235ca02815Sjsg } else if (GRAPHICS_VER(i915) >= 8) {
24c349dbc7Sjsg reg = GEN8_GT_IMR(2);
25c349dbc7Sjsg } else {
26c349dbc7Sjsg reg = GEN6_PMIMR;
27c349dbc7Sjsg }
28c349dbc7Sjsg
29c349dbc7Sjsg intel_uncore_write(uncore, reg, mask);
30c349dbc7Sjsg }
31c349dbc7Sjsg
gen6_gt_pm_update_irq(struct intel_gt * gt,u32 interrupt_mask,u32 enabled_irq_mask)32c349dbc7Sjsg static void gen6_gt_pm_update_irq(struct intel_gt *gt,
33c349dbc7Sjsg u32 interrupt_mask,
34c349dbc7Sjsg u32 enabled_irq_mask)
35c349dbc7Sjsg {
36c349dbc7Sjsg u32 new_val;
37c349dbc7Sjsg
38c349dbc7Sjsg WARN_ON(enabled_irq_mask & ~interrupt_mask);
39c349dbc7Sjsg
40*1bb76ff1Sjsg lockdep_assert_held(gt->irq_lock);
41c349dbc7Sjsg
42c349dbc7Sjsg new_val = gt->pm_imr;
43c349dbc7Sjsg new_val &= ~interrupt_mask;
44c349dbc7Sjsg new_val |= ~enabled_irq_mask & interrupt_mask;
45c349dbc7Sjsg
46c349dbc7Sjsg if (new_val != gt->pm_imr) {
47c349dbc7Sjsg gt->pm_imr = new_val;
48c349dbc7Sjsg write_pm_imr(gt);
49c349dbc7Sjsg }
50c349dbc7Sjsg }
51c349dbc7Sjsg
gen6_gt_pm_unmask_irq(struct intel_gt * gt,u32 mask)52c349dbc7Sjsg void gen6_gt_pm_unmask_irq(struct intel_gt *gt, u32 mask)
53c349dbc7Sjsg {
54c349dbc7Sjsg gen6_gt_pm_update_irq(gt, mask, mask);
55c349dbc7Sjsg }
56c349dbc7Sjsg
gen6_gt_pm_mask_irq(struct intel_gt * gt,u32 mask)57c349dbc7Sjsg void gen6_gt_pm_mask_irq(struct intel_gt *gt, u32 mask)
58c349dbc7Sjsg {
59c349dbc7Sjsg gen6_gt_pm_update_irq(gt, mask, 0);
60c349dbc7Sjsg }
61c349dbc7Sjsg
gen6_gt_pm_reset_iir(struct intel_gt * gt,u32 reset_mask)62c349dbc7Sjsg void gen6_gt_pm_reset_iir(struct intel_gt *gt, u32 reset_mask)
63c349dbc7Sjsg {
64c349dbc7Sjsg struct intel_uncore *uncore = gt->uncore;
655ca02815Sjsg i915_reg_t reg = GRAPHICS_VER(gt->i915) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
66c349dbc7Sjsg
67*1bb76ff1Sjsg lockdep_assert_held(gt->irq_lock);
68c349dbc7Sjsg
69c349dbc7Sjsg intel_uncore_write(uncore, reg, reset_mask);
70c349dbc7Sjsg intel_uncore_write(uncore, reg, reset_mask);
71c349dbc7Sjsg intel_uncore_posting_read(uncore, reg);
72c349dbc7Sjsg }
73c349dbc7Sjsg
write_pm_ier(struct intel_gt * gt)74c349dbc7Sjsg static void write_pm_ier(struct intel_gt *gt)
75c349dbc7Sjsg {
76c349dbc7Sjsg struct drm_i915_private *i915 = gt->i915;
77c349dbc7Sjsg struct intel_uncore *uncore = gt->uncore;
78c349dbc7Sjsg u32 mask = gt->pm_ier;
79c349dbc7Sjsg i915_reg_t reg;
80c349dbc7Sjsg
815ca02815Sjsg if (GRAPHICS_VER(i915) >= 11) {
82c349dbc7Sjsg reg = GEN11_GPM_WGBOXPERF_INTR_ENABLE;
83c349dbc7Sjsg mask <<= 16; /* pm is in upper half */
845ca02815Sjsg } else if (GRAPHICS_VER(i915) >= 8) {
85c349dbc7Sjsg reg = GEN8_GT_IER(2);
86c349dbc7Sjsg } else {
87c349dbc7Sjsg reg = GEN6_PMIER;
88c349dbc7Sjsg }
89c349dbc7Sjsg
90c349dbc7Sjsg intel_uncore_write(uncore, reg, mask);
91c349dbc7Sjsg }
92c349dbc7Sjsg
gen6_gt_pm_enable_irq(struct intel_gt * gt,u32 enable_mask)93c349dbc7Sjsg void gen6_gt_pm_enable_irq(struct intel_gt *gt, u32 enable_mask)
94c349dbc7Sjsg {
95*1bb76ff1Sjsg lockdep_assert_held(gt->irq_lock);
96c349dbc7Sjsg
97c349dbc7Sjsg gt->pm_ier |= enable_mask;
98c349dbc7Sjsg write_pm_ier(gt);
99c349dbc7Sjsg gen6_gt_pm_unmask_irq(gt, enable_mask);
100c349dbc7Sjsg }
101c349dbc7Sjsg
gen6_gt_pm_disable_irq(struct intel_gt * gt,u32 disable_mask)102c349dbc7Sjsg void gen6_gt_pm_disable_irq(struct intel_gt *gt, u32 disable_mask)
103c349dbc7Sjsg {
104*1bb76ff1Sjsg lockdep_assert_held(gt->irq_lock);
105c349dbc7Sjsg
106c349dbc7Sjsg gt->pm_ier &= ~disable_mask;
107c349dbc7Sjsg gen6_gt_pm_mask_irq(gt, disable_mask);
108c349dbc7Sjsg write_pm_ier(gt);
109c349dbc7Sjsg }
110