xref: /openbsd-src/sys/dev/pci/drm/i915/gt/intel_gt_pm_debugfs.c (revision f005ef32267c16bdb134f0e9fa4477dbe07c263a)
11bb76ff1Sjsg // SPDX-License-Identifier: MIT
21bb76ff1Sjsg 
31bb76ff1Sjsg /*
41bb76ff1Sjsg  * Copyright © 2019 Intel Corporation
51bb76ff1Sjsg  */
61bb76ff1Sjsg 
71bb76ff1Sjsg #include <linux/seq_file.h>
81bb76ff1Sjsg #include <linux/string_helpers.h>
91bb76ff1Sjsg 
101bb76ff1Sjsg #include "i915_drv.h"
111bb76ff1Sjsg #include "i915_reg.h"
121bb76ff1Sjsg #include "intel_gt.h"
131bb76ff1Sjsg #include "intel_gt_clock_utils.h"
141bb76ff1Sjsg #include "intel_gt_debugfs.h"
151bb76ff1Sjsg #include "intel_gt_pm.h"
161bb76ff1Sjsg #include "intel_gt_pm_debugfs.h"
171bb76ff1Sjsg #include "intel_gt_regs.h"
181bb76ff1Sjsg #include "intel_llc.h"
191bb76ff1Sjsg #include "intel_mchbar_regs.h"
201bb76ff1Sjsg #include "intel_pcode.h"
211bb76ff1Sjsg #include "intel_rc6.h"
221bb76ff1Sjsg #include "intel_rps.h"
231bb76ff1Sjsg #include "intel_runtime_pm.h"
241bb76ff1Sjsg #include "intel_uncore.h"
251bb76ff1Sjsg #include "vlv_sideband.h"
261bb76ff1Sjsg 
271bb76ff1Sjsg #ifdef notyet
281bb76ff1Sjsg 
intel_gt_pm_debugfs_forcewake_user_open(struct intel_gt * gt)291bb76ff1Sjsg void intel_gt_pm_debugfs_forcewake_user_open(struct intel_gt *gt)
301bb76ff1Sjsg {
311bb76ff1Sjsg 	atomic_inc(&gt->user_wakeref);
321bb76ff1Sjsg 	intel_gt_pm_get(gt);
331bb76ff1Sjsg 	if (GRAPHICS_VER(gt->i915) >= 6)
341bb76ff1Sjsg 		intel_uncore_forcewake_user_get(gt->uncore);
351bb76ff1Sjsg }
361bb76ff1Sjsg 
intel_gt_pm_debugfs_forcewake_user_release(struct intel_gt * gt)371bb76ff1Sjsg void intel_gt_pm_debugfs_forcewake_user_release(struct intel_gt *gt)
381bb76ff1Sjsg {
391bb76ff1Sjsg 	if (GRAPHICS_VER(gt->i915) >= 6)
401bb76ff1Sjsg 		intel_uncore_forcewake_user_put(gt->uncore);
411bb76ff1Sjsg 	intel_gt_pm_put(gt);
421bb76ff1Sjsg 	atomic_dec(&gt->user_wakeref);
431bb76ff1Sjsg }
441bb76ff1Sjsg 
forcewake_user_open(struct inode * inode,struct file * file)451bb76ff1Sjsg static int forcewake_user_open(struct inode *inode, struct file *file)
461bb76ff1Sjsg {
471bb76ff1Sjsg 	struct intel_gt *gt = inode->i_private;
481bb76ff1Sjsg 
491bb76ff1Sjsg 	intel_gt_pm_debugfs_forcewake_user_open(gt);
501bb76ff1Sjsg 
511bb76ff1Sjsg 	return 0;
521bb76ff1Sjsg }
531bb76ff1Sjsg 
forcewake_user_release(struct inode * inode,struct file * file)541bb76ff1Sjsg static int forcewake_user_release(struct inode *inode, struct file *file)
551bb76ff1Sjsg {
561bb76ff1Sjsg 	struct intel_gt *gt = inode->i_private;
571bb76ff1Sjsg 
581bb76ff1Sjsg 	intel_gt_pm_debugfs_forcewake_user_release(gt);
591bb76ff1Sjsg 
601bb76ff1Sjsg 	return 0;
611bb76ff1Sjsg }
621bb76ff1Sjsg 
631bb76ff1Sjsg static const struct file_operations forcewake_user_fops = {
641bb76ff1Sjsg 	.owner = THIS_MODULE,
651bb76ff1Sjsg 	.open = forcewake_user_open,
661bb76ff1Sjsg 	.release = forcewake_user_release,
671bb76ff1Sjsg };
681bb76ff1Sjsg 
fw_domains_show(struct seq_file * m,void * data)691bb76ff1Sjsg static int fw_domains_show(struct seq_file *m, void *data)
701bb76ff1Sjsg {
711bb76ff1Sjsg 	struct intel_gt *gt = m->private;
721bb76ff1Sjsg 	struct intel_uncore *uncore = gt->uncore;
731bb76ff1Sjsg 	struct intel_uncore_forcewake_domain *fw_domain;
741bb76ff1Sjsg 	unsigned int tmp;
751bb76ff1Sjsg 
761bb76ff1Sjsg 	seq_printf(m, "user.bypass_count = %u\n",
771bb76ff1Sjsg 		   uncore->user_forcewake_count);
781bb76ff1Sjsg 
791bb76ff1Sjsg 	for_each_fw_domain(fw_domain, uncore, tmp)
801bb76ff1Sjsg 		seq_printf(m, "%s.wake_count = %u\n",
811bb76ff1Sjsg 			   intel_uncore_forcewake_domain_to_str(fw_domain->id),
821bb76ff1Sjsg 			   READ_ONCE(fw_domain->wake_count));
831bb76ff1Sjsg 
841bb76ff1Sjsg 	return 0;
851bb76ff1Sjsg }
861bb76ff1Sjsg DEFINE_INTEL_GT_DEBUGFS_ATTRIBUTE(fw_domains);
871bb76ff1Sjsg 
vlv_drpc(struct seq_file * m)881bb76ff1Sjsg static int vlv_drpc(struct seq_file *m)
891bb76ff1Sjsg {
901bb76ff1Sjsg 	struct intel_gt *gt = m->private;
911bb76ff1Sjsg 	struct intel_uncore *uncore = gt->uncore;
921bb76ff1Sjsg 	u32 rcctl1, pw_status, mt_fwake_req;
931bb76ff1Sjsg 
941bb76ff1Sjsg 	mt_fwake_req = intel_uncore_read_fw(uncore, FORCEWAKE_MT);
951bb76ff1Sjsg 	pw_status = intel_uncore_read(uncore, VLV_GTLC_PW_STATUS);
961bb76ff1Sjsg 	rcctl1 = intel_uncore_read(uncore, GEN6_RC_CONTROL);
971bb76ff1Sjsg 
981bb76ff1Sjsg 	seq_printf(m, "RC6 Enabled: %s\n",
991bb76ff1Sjsg 		   str_yes_no(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1001bb76ff1Sjsg 					GEN6_RC_CTL_EI_MODE(1))));
1011bb76ff1Sjsg 	seq_printf(m, "Multi-threaded Forcewake Request: 0x%x\n", mt_fwake_req);
1021bb76ff1Sjsg 	seq_printf(m, "Render Power Well: %s\n",
1031bb76ff1Sjsg 		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1041bb76ff1Sjsg 	seq_printf(m, "Media Power Well: %s\n",
1051bb76ff1Sjsg 		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1061bb76ff1Sjsg 
107*f005ef32Sjsg 	intel_rc6_print_residency(m, "Render RC6 residency since boot:", INTEL_RC6_RES_RC6);
108*f005ef32Sjsg 	intel_rc6_print_residency(m, "Media RC6 residency since boot:", INTEL_RC6_RES_VLV_MEDIA);
1091bb76ff1Sjsg 
1101bb76ff1Sjsg 	return fw_domains_show(m, NULL);
1111bb76ff1Sjsg }
1121bb76ff1Sjsg 
gen6_drpc(struct seq_file * m)1131bb76ff1Sjsg static int gen6_drpc(struct seq_file *m)
1141bb76ff1Sjsg {
1151bb76ff1Sjsg 	struct intel_gt *gt = m->private;
1161bb76ff1Sjsg 	struct drm_i915_private *i915 = gt->i915;
1171bb76ff1Sjsg 	struct intel_uncore *uncore = gt->uncore;
1181bb76ff1Sjsg 	u32 gt_core_status, mt_fwake_req, rcctl1, rc6vids = 0;
1191bb76ff1Sjsg 	u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
1201bb76ff1Sjsg 
1211bb76ff1Sjsg 	mt_fwake_req = intel_uncore_read_fw(uncore, FORCEWAKE_MT);
1221bb76ff1Sjsg 	gt_core_status = intel_uncore_read_fw(uncore, GEN6_GT_CORE_STATUS);
1231bb76ff1Sjsg 
1241bb76ff1Sjsg 	rcctl1 = intel_uncore_read(uncore, GEN6_RC_CONTROL);
1251bb76ff1Sjsg 	if (GRAPHICS_VER(i915) >= 9) {
1261bb76ff1Sjsg 		gen9_powergate_enable =
1271bb76ff1Sjsg 			intel_uncore_read(uncore, GEN9_PG_ENABLE);
1281bb76ff1Sjsg 		gen9_powergate_status =
1291bb76ff1Sjsg 			intel_uncore_read(uncore, GEN9_PWRGT_DOMAIN_STATUS);
1301bb76ff1Sjsg 	}
1311bb76ff1Sjsg 
1321bb76ff1Sjsg 	if (GRAPHICS_VER(i915) <= 7)
1331bb76ff1Sjsg 		snb_pcode_read(gt->uncore, GEN6_PCODE_READ_RC6VIDS, &rc6vids, NULL);
1341bb76ff1Sjsg 
1351bb76ff1Sjsg 	seq_printf(m, "RC1e Enabled: %s\n",
1361bb76ff1Sjsg 		   str_yes_no(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1371bb76ff1Sjsg 	seq_printf(m, "RC6 Enabled: %s\n",
1381bb76ff1Sjsg 		   str_yes_no(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1391bb76ff1Sjsg 	if (GRAPHICS_VER(i915) >= 9) {
1401bb76ff1Sjsg 		seq_printf(m, "Render Well Gating Enabled: %s\n",
1411bb76ff1Sjsg 			   str_yes_no(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
1421bb76ff1Sjsg 		seq_printf(m, "Media Well Gating Enabled: %s\n",
1431bb76ff1Sjsg 			   str_yes_no(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
1441bb76ff1Sjsg 	}
1451bb76ff1Sjsg 	seq_printf(m, "Deep RC6 Enabled: %s\n",
1461bb76ff1Sjsg 		   str_yes_no(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1471bb76ff1Sjsg 	seq_printf(m, "Deepest RC6 Enabled: %s\n",
1481bb76ff1Sjsg 		   str_yes_no(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1491bb76ff1Sjsg 	seq_puts(m, "Current RC state: ");
1501bb76ff1Sjsg 	switch (gt_core_status & GEN6_RCn_MASK) {
1511bb76ff1Sjsg 	case GEN6_RC0:
1521bb76ff1Sjsg 		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1531bb76ff1Sjsg 			seq_puts(m, "Core Power Down\n");
1541bb76ff1Sjsg 		else
1551bb76ff1Sjsg 			seq_puts(m, "on\n");
1561bb76ff1Sjsg 		break;
1571bb76ff1Sjsg 	case GEN6_RC3:
1581bb76ff1Sjsg 		seq_puts(m, "RC3\n");
1591bb76ff1Sjsg 		break;
1601bb76ff1Sjsg 	case GEN6_RC6:
1611bb76ff1Sjsg 		seq_puts(m, "RC6\n");
1621bb76ff1Sjsg 		break;
1631bb76ff1Sjsg 	case GEN6_RC7:
1641bb76ff1Sjsg 		seq_puts(m, "RC7\n");
1651bb76ff1Sjsg 		break;
1661bb76ff1Sjsg 	default:
1671bb76ff1Sjsg 		seq_puts(m, "Unknown\n");
1681bb76ff1Sjsg 		break;
1691bb76ff1Sjsg 	}
1701bb76ff1Sjsg 
1711bb76ff1Sjsg 	seq_printf(m, "Core Power Down: %s\n",
1721bb76ff1Sjsg 		   str_yes_no(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1731bb76ff1Sjsg 	seq_printf(m, "Multi-threaded Forcewake Request: 0x%x\n", mt_fwake_req);
1741bb76ff1Sjsg 	if (GRAPHICS_VER(i915) >= 9) {
1751bb76ff1Sjsg 		seq_printf(m, "Render Power Well: %s\n",
1761bb76ff1Sjsg 			   (gen9_powergate_status &
1771bb76ff1Sjsg 			    GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
1781bb76ff1Sjsg 		seq_printf(m, "Media Power Well: %s\n",
1791bb76ff1Sjsg 			   (gen9_powergate_status &
1801bb76ff1Sjsg 			    GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
1811bb76ff1Sjsg 	}
1821bb76ff1Sjsg 
1831bb76ff1Sjsg 	/* Not exactly sure what this is */
184*f005ef32Sjsg 	intel_rc6_print_residency(m, "RC6 \"Locked to RPn\" residency since boot:",
185*f005ef32Sjsg 				  INTEL_RC6_RES_RC6_LOCKED);
186*f005ef32Sjsg 	intel_rc6_print_residency(m, "RC6 residency since boot:", INTEL_RC6_RES_RC6);
187*f005ef32Sjsg 	intel_rc6_print_residency(m, "RC6+ residency since boot:", INTEL_RC6_RES_RC6p);
188*f005ef32Sjsg 	intel_rc6_print_residency(m, "RC6++ residency since boot:", INTEL_RC6_RES_RC6pp);
1891bb76ff1Sjsg 
1901bb76ff1Sjsg 	if (GRAPHICS_VER(i915) <= 7) {
1911bb76ff1Sjsg 		seq_printf(m, "RC6   voltage: %dmV\n",
1921bb76ff1Sjsg 			   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1931bb76ff1Sjsg 		seq_printf(m, "RC6+  voltage: %dmV\n",
1941bb76ff1Sjsg 			   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1951bb76ff1Sjsg 		seq_printf(m, "RC6++ voltage: %dmV\n",
1961bb76ff1Sjsg 			   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1971bb76ff1Sjsg 	}
1981bb76ff1Sjsg 
1991bb76ff1Sjsg 	return fw_domains_show(m, NULL);
2001bb76ff1Sjsg }
2011bb76ff1Sjsg 
ilk_drpc(struct seq_file * m)2021bb76ff1Sjsg static int ilk_drpc(struct seq_file *m)
2031bb76ff1Sjsg {
2041bb76ff1Sjsg 	struct intel_gt *gt = m->private;
2051bb76ff1Sjsg 	struct intel_uncore *uncore = gt->uncore;
2061bb76ff1Sjsg 	u32 rgvmodectl, rstdbyctl;
2071bb76ff1Sjsg 	u16 crstandvid;
2081bb76ff1Sjsg 
2091bb76ff1Sjsg 	rgvmodectl = intel_uncore_read(uncore, MEMMODECTL);
2101bb76ff1Sjsg 	rstdbyctl = intel_uncore_read(uncore, RSTDBYCTL);
2111bb76ff1Sjsg 	crstandvid = intel_uncore_read16(uncore, CRSTANDVID);
2121bb76ff1Sjsg 
2131bb76ff1Sjsg 	seq_printf(m, "HD boost: %s\n",
2141bb76ff1Sjsg 		   str_yes_no(rgvmodectl & MEMMODE_BOOST_EN));
2151bb76ff1Sjsg 	seq_printf(m, "Boost freq: %d\n",
2161bb76ff1Sjsg 		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
2171bb76ff1Sjsg 		   MEMMODE_BOOST_FREQ_SHIFT);
2181bb76ff1Sjsg 	seq_printf(m, "HW control enabled: %s\n",
2191bb76ff1Sjsg 		   str_yes_no(rgvmodectl & MEMMODE_HWIDLE_EN));
2201bb76ff1Sjsg 	seq_printf(m, "SW control enabled: %s\n",
2211bb76ff1Sjsg 		   str_yes_no(rgvmodectl & MEMMODE_SWMODE_EN));
2221bb76ff1Sjsg 	seq_printf(m, "Gated voltage change: %s\n",
2231bb76ff1Sjsg 		   str_yes_no(rgvmodectl & MEMMODE_RCLK_GATE));
2241bb76ff1Sjsg 	seq_printf(m, "Starting frequency: P%d\n",
2251bb76ff1Sjsg 		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
2261bb76ff1Sjsg 	seq_printf(m, "Max P-state: P%d\n",
2271bb76ff1Sjsg 		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
2281bb76ff1Sjsg 	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
2291bb76ff1Sjsg 	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
2301bb76ff1Sjsg 	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
2311bb76ff1Sjsg 	seq_printf(m, "Render standby enabled: %s\n",
2321bb76ff1Sjsg 		   str_yes_no(!(rstdbyctl & RCX_SW_EXIT)));
2331bb76ff1Sjsg 	seq_puts(m, "Current RS state: ");
2341bb76ff1Sjsg 	switch (rstdbyctl & RSX_STATUS_MASK) {
2351bb76ff1Sjsg 	case RSX_STATUS_ON:
2361bb76ff1Sjsg 		seq_puts(m, "on\n");
2371bb76ff1Sjsg 		break;
2381bb76ff1Sjsg 	case RSX_STATUS_RC1:
2391bb76ff1Sjsg 		seq_puts(m, "RC1\n");
2401bb76ff1Sjsg 		break;
2411bb76ff1Sjsg 	case RSX_STATUS_RC1E:
2421bb76ff1Sjsg 		seq_puts(m, "RC1E\n");
2431bb76ff1Sjsg 		break;
2441bb76ff1Sjsg 	case RSX_STATUS_RS1:
2451bb76ff1Sjsg 		seq_puts(m, "RS1\n");
2461bb76ff1Sjsg 		break;
2471bb76ff1Sjsg 	case RSX_STATUS_RS2:
2481bb76ff1Sjsg 		seq_puts(m, "RS2 (RC6)\n");
2491bb76ff1Sjsg 		break;
2501bb76ff1Sjsg 	case RSX_STATUS_RS3:
2511bb76ff1Sjsg 		seq_puts(m, "RC3 (RC6+)\n");
2521bb76ff1Sjsg 		break;
2531bb76ff1Sjsg 	default:
2541bb76ff1Sjsg 		seq_puts(m, "unknown\n");
2551bb76ff1Sjsg 		break;
2561bb76ff1Sjsg 	}
2571bb76ff1Sjsg 
2581bb76ff1Sjsg 	return 0;
2591bb76ff1Sjsg }
2601bb76ff1Sjsg 
mtl_drpc(struct seq_file * m)261*f005ef32Sjsg static int mtl_drpc(struct seq_file *m)
262*f005ef32Sjsg {
263*f005ef32Sjsg 	struct intel_gt *gt = m->private;
264*f005ef32Sjsg 	struct intel_uncore *uncore = gt->uncore;
265*f005ef32Sjsg 	u32 gt_core_status, rcctl1, mt_fwake_req;
266*f005ef32Sjsg 	u32 mtl_powergate_enable = 0, mtl_powergate_status = 0;
267*f005ef32Sjsg 
268*f005ef32Sjsg 	mt_fwake_req = intel_uncore_read_fw(uncore, FORCEWAKE_MT);
269*f005ef32Sjsg 	gt_core_status = intel_uncore_read(uncore, MTL_MIRROR_TARGET_WP1);
270*f005ef32Sjsg 
271*f005ef32Sjsg 	rcctl1 = intel_uncore_read(uncore, GEN6_RC_CONTROL);
272*f005ef32Sjsg 	mtl_powergate_enable = intel_uncore_read(uncore, GEN9_PG_ENABLE);
273*f005ef32Sjsg 	mtl_powergate_status = intel_uncore_read(uncore,
274*f005ef32Sjsg 						 GEN9_PWRGT_DOMAIN_STATUS);
275*f005ef32Sjsg 
276*f005ef32Sjsg 	seq_printf(m, "RC6 Enabled: %s\n",
277*f005ef32Sjsg 		   str_yes_no(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
278*f005ef32Sjsg 	if (gt->type == GT_MEDIA) {
279*f005ef32Sjsg 		seq_printf(m, "Media Well Gating Enabled: %s\n",
280*f005ef32Sjsg 			   str_yes_no(mtl_powergate_enable & GEN9_MEDIA_PG_ENABLE));
281*f005ef32Sjsg 	} else {
282*f005ef32Sjsg 		seq_printf(m, "Render Well Gating Enabled: %s\n",
283*f005ef32Sjsg 			   str_yes_no(mtl_powergate_enable & GEN9_RENDER_PG_ENABLE));
284*f005ef32Sjsg 	}
285*f005ef32Sjsg 
286*f005ef32Sjsg 	seq_puts(m, "Current RC state: ");
287*f005ef32Sjsg 	switch (REG_FIELD_GET(MTL_CC_MASK, gt_core_status)) {
288*f005ef32Sjsg 	case MTL_CC0:
289*f005ef32Sjsg 		seq_puts(m, "RC0\n");
290*f005ef32Sjsg 		break;
291*f005ef32Sjsg 	case MTL_CC6:
292*f005ef32Sjsg 		seq_puts(m, "RC6\n");
293*f005ef32Sjsg 		break;
294*f005ef32Sjsg 	default:
295*f005ef32Sjsg 		MISSING_CASE(REG_FIELD_GET(MTL_CC_MASK, gt_core_status));
296*f005ef32Sjsg 		seq_puts(m, "Unknown\n");
297*f005ef32Sjsg 		break;
298*f005ef32Sjsg 	}
299*f005ef32Sjsg 
300*f005ef32Sjsg 	seq_printf(m, "Multi-threaded Forcewake Request: 0x%x\n", mt_fwake_req);
301*f005ef32Sjsg 	if (gt->type == GT_MEDIA)
302*f005ef32Sjsg 		seq_printf(m, "Media Power Well: %s\n",
303*f005ef32Sjsg 			   (mtl_powergate_status &
304*f005ef32Sjsg 			    GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
305*f005ef32Sjsg 	else
306*f005ef32Sjsg 		seq_printf(m, "Render Power Well: %s\n",
307*f005ef32Sjsg 			   (mtl_powergate_status &
308*f005ef32Sjsg 			    GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
309*f005ef32Sjsg 
310*f005ef32Sjsg 	/* Works for both render and media gt's */
311*f005ef32Sjsg 	intel_rc6_print_residency(m, "RC6 residency since boot:", INTEL_RC6_RES_RC6);
312*f005ef32Sjsg 
313*f005ef32Sjsg 	return fw_domains_show(m, NULL);
314*f005ef32Sjsg }
315*f005ef32Sjsg 
drpc_show(struct seq_file * m,void * unused)3161bb76ff1Sjsg static int drpc_show(struct seq_file *m, void *unused)
3171bb76ff1Sjsg {
3181bb76ff1Sjsg 	struct intel_gt *gt = m->private;
3191bb76ff1Sjsg 	struct drm_i915_private *i915 = gt->i915;
3201bb76ff1Sjsg 	intel_wakeref_t wakeref;
3211bb76ff1Sjsg 	int err = -ENODEV;
3221bb76ff1Sjsg 
3231bb76ff1Sjsg 	with_intel_runtime_pm(gt->uncore->rpm, wakeref) {
324*f005ef32Sjsg 		if (GRAPHICS_VER_FULL(i915) >= IP_VER(12, 70))
325*f005ef32Sjsg 			err = mtl_drpc(m);
326*f005ef32Sjsg 		else if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915))
3271bb76ff1Sjsg 			err = vlv_drpc(m);
3281bb76ff1Sjsg 		else if (GRAPHICS_VER(i915) >= 6)
3291bb76ff1Sjsg 			err = gen6_drpc(m);
3301bb76ff1Sjsg 		else
3311bb76ff1Sjsg 			err = ilk_drpc(m);
3321bb76ff1Sjsg 	}
3331bb76ff1Sjsg 
3341bb76ff1Sjsg 	return err;
3351bb76ff1Sjsg }
3361bb76ff1Sjsg DEFINE_INTEL_GT_DEBUGFS_ATTRIBUTE(drpc);
3371bb76ff1Sjsg 
intel_gt_pm_frequency_dump(struct intel_gt * gt,struct drm_printer * p)3381bb76ff1Sjsg void intel_gt_pm_frequency_dump(struct intel_gt *gt, struct drm_printer *p)
3391bb76ff1Sjsg {
3401bb76ff1Sjsg 	struct drm_i915_private *i915 = gt->i915;
3411bb76ff1Sjsg 	struct intel_uncore *uncore = gt->uncore;
3421bb76ff1Sjsg 	struct intel_rps *rps = &gt->rps;
3431bb76ff1Sjsg 	intel_wakeref_t wakeref;
3441bb76ff1Sjsg 
3451bb76ff1Sjsg 	wakeref = intel_runtime_pm_get(uncore->rpm);
3461bb76ff1Sjsg 
3471bb76ff1Sjsg 	if (GRAPHICS_VER(i915) == 5) {
3481bb76ff1Sjsg 		u16 rgvswctl = intel_uncore_read16(uncore, MEMSWCTL);
3491bb76ff1Sjsg 		u16 rgvstat = intel_uncore_read16(uncore, MEMSTAT_ILK);
3501bb76ff1Sjsg 
3511bb76ff1Sjsg 		drm_printf(p, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
3521bb76ff1Sjsg 		drm_printf(p, "Requested VID: %d\n", rgvswctl & 0x3f);
3531bb76ff1Sjsg 		drm_printf(p, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
3541bb76ff1Sjsg 			   MEMSTAT_VID_SHIFT);
3551bb76ff1Sjsg 		drm_printf(p, "Current P-state: %d\n",
356*f005ef32Sjsg 			   REG_FIELD_GET(MEMSTAT_PSTATE_MASK, rgvstat));
3571bb76ff1Sjsg 	} else if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) {
3581bb76ff1Sjsg 		u32 rpmodectl, freq_sts;
3591bb76ff1Sjsg 
3601bb76ff1Sjsg 		rpmodectl = intel_uncore_read(uncore, GEN6_RP_CONTROL);
3611bb76ff1Sjsg 		drm_printf(p, "Video Turbo Mode: %s\n",
3621bb76ff1Sjsg 			   str_yes_no(rpmodectl & GEN6_RP_MEDIA_TURBO));
3631bb76ff1Sjsg 		drm_printf(p, "HW control enabled: %s\n",
3641bb76ff1Sjsg 			   str_yes_no(rpmodectl & GEN6_RP_ENABLE));
3651bb76ff1Sjsg 		drm_printf(p, "SW control enabled: %s\n",
3661bb76ff1Sjsg 			   str_yes_no((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) == GEN6_RP_MEDIA_SW_MODE));
3671bb76ff1Sjsg 
3681bb76ff1Sjsg 		vlv_punit_get(i915);
3691bb76ff1Sjsg 		freq_sts = vlv_punit_read(i915, PUNIT_REG_GPU_FREQ_STS);
3701bb76ff1Sjsg 		vlv_punit_put(i915);
3711bb76ff1Sjsg 
3721bb76ff1Sjsg 		drm_printf(p, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
3731bb76ff1Sjsg 		drm_printf(p, "DDR freq: %d MHz\n", i915->mem_freq);
3741bb76ff1Sjsg 
3751bb76ff1Sjsg 		drm_printf(p, "actual GPU freq: %d MHz\n",
3761bb76ff1Sjsg 			   intel_gpu_freq(rps, (freq_sts >> 8) & 0xff));
3771bb76ff1Sjsg 
3781bb76ff1Sjsg 		drm_printf(p, "current GPU freq: %d MHz\n",
3791bb76ff1Sjsg 			   intel_gpu_freq(rps, rps->cur_freq));
3801bb76ff1Sjsg 
3811bb76ff1Sjsg 		drm_printf(p, "max GPU freq: %d MHz\n",
3821bb76ff1Sjsg 			   intel_gpu_freq(rps, rps->max_freq));
3831bb76ff1Sjsg 
3841bb76ff1Sjsg 		drm_printf(p, "min GPU freq: %d MHz\n",
3851bb76ff1Sjsg 			   intel_gpu_freq(rps, rps->min_freq));
3861bb76ff1Sjsg 
3871bb76ff1Sjsg 		drm_printf(p, "idle GPU freq: %d MHz\n",
3881bb76ff1Sjsg 			   intel_gpu_freq(rps, rps->idle_freq));
3891bb76ff1Sjsg 
3901bb76ff1Sjsg 		drm_printf(p, "efficient (RPe) frequency: %d MHz\n",
3911bb76ff1Sjsg 			   intel_gpu_freq(rps, rps->efficient_freq));
3921bb76ff1Sjsg 	} else if (GRAPHICS_VER(i915) >= 6) {
393*f005ef32Sjsg 		gen6_rps_frequency_dump(rps, p);
3941bb76ff1Sjsg 	} else {
3951bb76ff1Sjsg 		drm_puts(p, "no P-state info available\n");
3961bb76ff1Sjsg 	}
3971bb76ff1Sjsg 
3981bb76ff1Sjsg 	drm_printf(p, "Current CD clock frequency: %d kHz\n", i915->display.cdclk.hw.cdclk);
3991bb76ff1Sjsg 	drm_printf(p, "Max CD clock frequency: %d kHz\n", i915->display.cdclk.max_cdclk_freq);
4001bb76ff1Sjsg 	drm_printf(p, "Max pixel clock frequency: %d kHz\n", i915->max_dotclk_freq);
4011bb76ff1Sjsg 
4021bb76ff1Sjsg 	intel_runtime_pm_put(uncore->rpm, wakeref);
4031bb76ff1Sjsg }
4041bb76ff1Sjsg 
frequency_show(struct seq_file * m,void * unused)4051bb76ff1Sjsg static int frequency_show(struct seq_file *m, void *unused)
4061bb76ff1Sjsg {
4071bb76ff1Sjsg 	struct intel_gt *gt = m->private;
4081bb76ff1Sjsg 	struct drm_printer p = drm_seq_file_printer(m);
4091bb76ff1Sjsg 
4101bb76ff1Sjsg 	intel_gt_pm_frequency_dump(gt, &p);
4111bb76ff1Sjsg 
4121bb76ff1Sjsg 	return 0;
4131bb76ff1Sjsg }
4141bb76ff1Sjsg DEFINE_INTEL_GT_DEBUGFS_ATTRIBUTE(frequency);
4151bb76ff1Sjsg 
llc_show(struct seq_file * m,void * data)4161bb76ff1Sjsg static int llc_show(struct seq_file *m, void *data)
4171bb76ff1Sjsg {
4181bb76ff1Sjsg 	struct intel_gt *gt = m->private;
4191bb76ff1Sjsg 	struct drm_i915_private *i915 = gt->i915;
4201bb76ff1Sjsg 	const bool edram = GRAPHICS_VER(i915) > 8;
4211bb76ff1Sjsg 	struct intel_rps *rps = &gt->rps;
4221bb76ff1Sjsg 	unsigned int max_gpu_freq, min_gpu_freq;
4231bb76ff1Sjsg 	intel_wakeref_t wakeref;
4241bb76ff1Sjsg 	int gpu_freq, ia_freq;
4251bb76ff1Sjsg 
4261bb76ff1Sjsg 	seq_printf(m, "LLC: %s\n", str_yes_no(HAS_LLC(i915)));
4271bb76ff1Sjsg 	seq_printf(m, "%s: %uMB\n", edram ? "eDRAM" : "eLLC",
4281bb76ff1Sjsg 		   i915->edram_size_mb);
4291bb76ff1Sjsg 
4301bb76ff1Sjsg 	min_gpu_freq = rps->min_freq;
4311bb76ff1Sjsg 	max_gpu_freq = rps->max_freq;
4321bb76ff1Sjsg 	if (IS_GEN9_BC(i915) || GRAPHICS_VER(i915) >= 11) {
4331bb76ff1Sjsg 		/* Convert GT frequency to 50 HZ units */
4341bb76ff1Sjsg 		min_gpu_freq /= GEN9_FREQ_SCALER;
4351bb76ff1Sjsg 		max_gpu_freq /= GEN9_FREQ_SCALER;
4361bb76ff1Sjsg 	}
4371bb76ff1Sjsg 
4381bb76ff1Sjsg 	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
4391bb76ff1Sjsg 
4401bb76ff1Sjsg 	wakeref = intel_runtime_pm_get(gt->uncore->rpm);
4411bb76ff1Sjsg 	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
4421bb76ff1Sjsg 		ia_freq = gpu_freq;
4431bb76ff1Sjsg 		snb_pcode_read(gt->uncore, GEN6_PCODE_READ_MIN_FREQ_TABLE,
4441bb76ff1Sjsg 			       &ia_freq, NULL);
4451bb76ff1Sjsg 		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
4461bb76ff1Sjsg 			   intel_gpu_freq(rps,
4471bb76ff1Sjsg 					  (gpu_freq *
4481bb76ff1Sjsg 					   (IS_GEN9_BC(i915) ||
4491bb76ff1Sjsg 					    GRAPHICS_VER(i915) >= 11 ?
4501bb76ff1Sjsg 					    GEN9_FREQ_SCALER : 1))),
4511bb76ff1Sjsg 			   ((ia_freq >> 0) & 0xff) * 100,
4521bb76ff1Sjsg 			   ((ia_freq >> 8) & 0xff) * 100);
4531bb76ff1Sjsg 	}
4541bb76ff1Sjsg 	intel_runtime_pm_put(gt->uncore->rpm, wakeref);
4551bb76ff1Sjsg 
4561bb76ff1Sjsg 	return 0;
4571bb76ff1Sjsg }
4581bb76ff1Sjsg 
llc_eval(void * data)4591bb76ff1Sjsg static bool llc_eval(void *data)
4601bb76ff1Sjsg {
4611bb76ff1Sjsg 	struct intel_gt *gt = data;
4621bb76ff1Sjsg 
4631bb76ff1Sjsg 	return HAS_LLC(gt->i915);
4641bb76ff1Sjsg }
4651bb76ff1Sjsg 
4661bb76ff1Sjsg DEFINE_INTEL_GT_DEBUGFS_ATTRIBUTE(llc);
4671bb76ff1Sjsg 
rps_power_to_str(unsigned int power)4681bb76ff1Sjsg static const char *rps_power_to_str(unsigned int power)
4691bb76ff1Sjsg {
4701bb76ff1Sjsg 	static const char * const strings[] = {
4711bb76ff1Sjsg 		[LOW_POWER] = "low power",
4721bb76ff1Sjsg 		[BETWEEN] = "mixed",
4731bb76ff1Sjsg 		[HIGH_POWER] = "high power",
4741bb76ff1Sjsg 	};
4751bb76ff1Sjsg 
4761bb76ff1Sjsg 	if (power >= ARRAY_SIZE(strings) || !strings[power])
4771bb76ff1Sjsg 		return "unknown";
4781bb76ff1Sjsg 
4791bb76ff1Sjsg 	return strings[power];
4801bb76ff1Sjsg }
4811bb76ff1Sjsg 
rps_boost_show(struct seq_file * m,void * data)4821bb76ff1Sjsg static int rps_boost_show(struct seq_file *m, void *data)
4831bb76ff1Sjsg {
4841bb76ff1Sjsg 	struct intel_gt *gt = m->private;
4851bb76ff1Sjsg 	struct drm_i915_private *i915 = gt->i915;
4861bb76ff1Sjsg 	struct intel_rps *rps = &gt->rps;
4871bb76ff1Sjsg 
4881bb76ff1Sjsg 	seq_printf(m, "RPS enabled? %s\n",
4891bb76ff1Sjsg 		   str_yes_no(intel_rps_is_enabled(rps)));
4901bb76ff1Sjsg 	seq_printf(m, "RPS active? %s\n",
4911bb76ff1Sjsg 		   str_yes_no(intel_rps_is_active(rps)));
4921bb76ff1Sjsg 	seq_printf(m, "GPU busy? %s, %llums\n",
4931bb76ff1Sjsg 		   str_yes_no(gt->awake),
4941bb76ff1Sjsg 		   ktime_to_ms(intel_gt_get_awake_time(gt)));
4951bb76ff1Sjsg 	seq_printf(m, "Boosts outstanding? %d\n",
4961bb76ff1Sjsg 		   atomic_read(&rps->num_waiters));
4971bb76ff1Sjsg 	seq_printf(m, "Interactive? %d\n", READ_ONCE(rps->power.interactive));
4981bb76ff1Sjsg 	seq_printf(m, "Frequency requested %d, actual %d\n",
4991bb76ff1Sjsg 		   intel_gpu_freq(rps, rps->cur_freq),
5001bb76ff1Sjsg 		   intel_rps_read_actual_frequency(rps));
5011bb76ff1Sjsg 	seq_printf(m, "  min hard:%d, soft:%d; max soft:%d, hard:%d\n",
5021bb76ff1Sjsg 		   intel_gpu_freq(rps, rps->min_freq),
5031bb76ff1Sjsg 		   intel_gpu_freq(rps, rps->min_freq_softlimit),
5041bb76ff1Sjsg 		   intel_gpu_freq(rps, rps->max_freq_softlimit),
5051bb76ff1Sjsg 		   intel_gpu_freq(rps, rps->max_freq));
5061bb76ff1Sjsg 	seq_printf(m, "  idle:%d, efficient:%d, boost:%d\n",
5071bb76ff1Sjsg 		   intel_gpu_freq(rps, rps->idle_freq),
5081bb76ff1Sjsg 		   intel_gpu_freq(rps, rps->efficient_freq),
5091bb76ff1Sjsg 		   intel_gpu_freq(rps, rps->boost_freq));
5101bb76ff1Sjsg 
5111bb76ff1Sjsg 	seq_printf(m, "Wait boosts: %d\n", READ_ONCE(rps->boosts));
5121bb76ff1Sjsg 
5131bb76ff1Sjsg 	if (GRAPHICS_VER(i915) >= 6 && intel_rps_is_active(rps)) {
5141bb76ff1Sjsg 		struct intel_uncore *uncore = gt->uncore;
5151bb76ff1Sjsg 		u32 rpup, rpupei;
5161bb76ff1Sjsg 		u32 rpdown, rpdownei;
5171bb76ff1Sjsg 
5181bb76ff1Sjsg 		intel_uncore_forcewake_get(uncore, FORCEWAKE_ALL);
5191bb76ff1Sjsg 		rpup = intel_uncore_read_fw(uncore, GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
5201bb76ff1Sjsg 		rpupei = intel_uncore_read_fw(uncore, GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
5211bb76ff1Sjsg 		rpdown = intel_uncore_read_fw(uncore, GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
5221bb76ff1Sjsg 		rpdownei = intel_uncore_read_fw(uncore, GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
5231bb76ff1Sjsg 		intel_uncore_forcewake_put(uncore, FORCEWAKE_ALL);
5241bb76ff1Sjsg 
5251bb76ff1Sjsg 		seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
5261bb76ff1Sjsg 			   rps_power_to_str(rps->power.mode));
5271bb76ff1Sjsg 		seq_printf(m, "  Avg. up: %d%% [above threshold? %d%%]\n",
5281bb76ff1Sjsg 			   rpup && rpupei ? 100 * rpup / rpupei : 0,
5291bb76ff1Sjsg 			   rps->power.up_threshold);
5301bb76ff1Sjsg 		seq_printf(m, "  Avg. down: %d%% [below threshold? %d%%]\n",
5311bb76ff1Sjsg 			   rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
5321bb76ff1Sjsg 			   rps->power.down_threshold);
5331bb76ff1Sjsg 	} else {
5341bb76ff1Sjsg 		seq_puts(m, "\nRPS Autotuning inactive\n");
5351bb76ff1Sjsg 	}
5361bb76ff1Sjsg 
5371bb76ff1Sjsg 	return 0;
5381bb76ff1Sjsg }
5391bb76ff1Sjsg 
rps_eval(void * data)5401bb76ff1Sjsg static bool rps_eval(void *data)
5411bb76ff1Sjsg {
5421bb76ff1Sjsg 	struct intel_gt *gt = data;
5431bb76ff1Sjsg 
544*f005ef32Sjsg 	if (intel_guc_slpc_is_used(&gt->uc.guc))
545*f005ef32Sjsg 		return false;
546*f005ef32Sjsg 	else
5471bb76ff1Sjsg 		return HAS_RPS(gt->i915);
5481bb76ff1Sjsg }
5491bb76ff1Sjsg 
5501bb76ff1Sjsg DEFINE_INTEL_GT_DEBUGFS_ATTRIBUTE(rps_boost);
5511bb76ff1Sjsg 
perf_limit_reasons_get(void * data,u64 * val)552*f005ef32Sjsg static int perf_limit_reasons_get(void *data, u64 *val)
553*f005ef32Sjsg {
554*f005ef32Sjsg 	struct intel_gt *gt = data;
555*f005ef32Sjsg 	intel_wakeref_t wakeref;
556*f005ef32Sjsg 
557*f005ef32Sjsg 	with_intel_runtime_pm(gt->uncore->rpm, wakeref)
558*f005ef32Sjsg 		*val = intel_uncore_read(gt->uncore, intel_gt_perf_limit_reasons_reg(gt));
559*f005ef32Sjsg 
560*f005ef32Sjsg 	return 0;
561*f005ef32Sjsg }
562*f005ef32Sjsg 
perf_limit_reasons_clear(void * data,u64 val)563*f005ef32Sjsg static int perf_limit_reasons_clear(void *data, u64 val)
564*f005ef32Sjsg {
565*f005ef32Sjsg 	struct intel_gt *gt = data;
566*f005ef32Sjsg 	intel_wakeref_t wakeref;
567*f005ef32Sjsg 
568*f005ef32Sjsg 	/*
569*f005ef32Sjsg 	 * Clear the upper 16 "log" bits, the lower 16 "status" bits are
570*f005ef32Sjsg 	 * read-only. The upper 16 "log" bits are identical to the lower 16
571*f005ef32Sjsg 	 * "status" bits except that the "log" bits remain set until cleared.
572*f005ef32Sjsg 	 */
573*f005ef32Sjsg 	with_intel_runtime_pm(gt->uncore->rpm, wakeref)
574*f005ef32Sjsg 		intel_uncore_rmw(gt->uncore, intel_gt_perf_limit_reasons_reg(gt),
575*f005ef32Sjsg 				 GT0_PERF_LIMIT_REASONS_LOG_MASK, 0);
576*f005ef32Sjsg 
577*f005ef32Sjsg 	return 0;
578*f005ef32Sjsg }
579*f005ef32Sjsg 
perf_limit_reasons_eval(void * data)580*f005ef32Sjsg static bool perf_limit_reasons_eval(void *data)
581*f005ef32Sjsg {
582*f005ef32Sjsg 	struct intel_gt *gt = data;
583*f005ef32Sjsg 
584*f005ef32Sjsg 	return i915_mmio_reg_valid(intel_gt_perf_limit_reasons_reg(gt));
585*f005ef32Sjsg }
586*f005ef32Sjsg 
587*f005ef32Sjsg DEFINE_SIMPLE_ATTRIBUTE(perf_limit_reasons_fops, perf_limit_reasons_get,
588*f005ef32Sjsg 			perf_limit_reasons_clear, "0x%llx\n");
589*f005ef32Sjsg 
5901bb76ff1Sjsg #endif /* notyet */
5911bb76ff1Sjsg 
intel_gt_pm_debugfs_register(struct intel_gt * gt,struct dentry * root)5921bb76ff1Sjsg void intel_gt_pm_debugfs_register(struct intel_gt *gt, struct dentry *root)
5931bb76ff1Sjsg {
5941bb76ff1Sjsg #ifdef notyet
5951bb76ff1Sjsg 	static const struct intel_gt_debugfs_file files[] = {
5961bb76ff1Sjsg 		{ "drpc", &drpc_fops, NULL },
5971bb76ff1Sjsg 		{ "frequency", &frequency_fops, NULL },
5981bb76ff1Sjsg 		{ "forcewake", &fw_domains_fops, NULL },
5991bb76ff1Sjsg 		{ "forcewake_user", &forcewake_user_fops, NULL},
6001bb76ff1Sjsg 		{ "llc", &llc_fops, llc_eval },
6011bb76ff1Sjsg 		{ "rps_boost", &rps_boost_fops, rps_eval },
602*f005ef32Sjsg 		{ "perf_limit_reasons", &perf_limit_reasons_fops, perf_limit_reasons_eval },
6031bb76ff1Sjsg 	};
6041bb76ff1Sjsg 
6051bb76ff1Sjsg 	intel_gt_debugfs_register_files(root, files, ARRAY_SIZE(files), gt);
6061bb76ff1Sjsg #endif
6071bb76ff1Sjsg }
608