xref: /openbsd-src/sys/dev/pci/drm/i915/gt/intel_gpu_commands.h (revision f005ef32267c16bdb134f0e9fa4477dbe07c263a)
15ca02815Sjsg /* SPDX-License-Identifier: MIT*/
2c349dbc7Sjsg /*
35ca02815Sjsg  * Copyright © 2003-2018 Intel Corporation
4c349dbc7Sjsg  */
5c349dbc7Sjsg 
6c349dbc7Sjsg #ifndef _INTEL_GPU_COMMANDS_H_
7c349dbc7Sjsg #define _INTEL_GPU_COMMANDS_H_
8c349dbc7Sjsg 
9c349dbc7Sjsg #include <linux/bitops.h>
10c349dbc7Sjsg 
11c349dbc7Sjsg /*
12c349dbc7Sjsg  * Target address alignments required for GPU access e.g.
13c349dbc7Sjsg  * MI_STORE_DWORD_IMM.
14c349dbc7Sjsg  */
15c349dbc7Sjsg #define alignof_dword 4
16c349dbc7Sjsg #define alignof_qword 8
17c349dbc7Sjsg 
18c349dbc7Sjsg /*
19c349dbc7Sjsg  * Instruction field definitions used by the command parser
20c349dbc7Sjsg  */
21c349dbc7Sjsg #define INSTR_CLIENT_SHIFT      29
22c349dbc7Sjsg #define   INSTR_MI_CLIENT       0x0
23c349dbc7Sjsg #define   INSTR_BC_CLIENT       0x2
24*f005ef32Sjsg #define   INSTR_GSC_CLIENT      0x2 /* MTL+ */
25c349dbc7Sjsg #define   INSTR_RC_CLIENT       0x3
26c349dbc7Sjsg #define INSTR_SUBCLIENT_SHIFT   27
27c349dbc7Sjsg #define INSTR_SUBCLIENT_MASK    0x18000000
28c349dbc7Sjsg #define   INSTR_MEDIA_SUBCLIENT 0x2
29c349dbc7Sjsg #define INSTR_26_TO_24_MASK	0x7000000
30c349dbc7Sjsg #define   INSTR_26_TO_24_SHIFT	24
31c349dbc7Sjsg 
321bb76ff1Sjsg #define __INSTR(client) ((client) << INSTR_CLIENT_SHIFT)
331bb76ff1Sjsg 
34c349dbc7Sjsg /*
35c349dbc7Sjsg  * Memory interface instructions used by the kernel
36c349dbc7Sjsg  */
371bb76ff1Sjsg #define MI_INSTR(opcode, flags) \
381bb76ff1Sjsg 	(__INSTR(INSTR_MI_CLIENT) | (opcode) << 23 | (flags))
39c349dbc7Sjsg /* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
40c349dbc7Sjsg #define  MI_GLOBAL_GTT    (1<<22)
41c349dbc7Sjsg 
42c349dbc7Sjsg #define MI_NOOP			MI_INSTR(0, 0)
431bb76ff1Sjsg #define MI_SET_PREDICATE	MI_INSTR(0x01, 0)
441bb76ff1Sjsg #define   MI_SET_PREDICATE_DISABLE	(0 << 0)
45c349dbc7Sjsg #define MI_USER_INTERRUPT	MI_INSTR(0x02, 0)
46c349dbc7Sjsg #define MI_WAIT_FOR_EVENT       MI_INSTR(0x03, 0)
47c349dbc7Sjsg #define   MI_WAIT_FOR_OVERLAY_FLIP	(1<<16)
48c349dbc7Sjsg #define   MI_WAIT_FOR_PLANE_B_FLIP      (1<<6)
49c349dbc7Sjsg #define   MI_WAIT_FOR_PLANE_A_FLIP      (1<<2)
50c349dbc7Sjsg #define   MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
51c349dbc7Sjsg #define MI_FLUSH		MI_INSTR(0x04, 0)
52c349dbc7Sjsg #define   MI_READ_FLUSH		(1 << 0)
53c349dbc7Sjsg #define   MI_EXE_FLUSH		(1 << 1)
54c349dbc7Sjsg #define   MI_NO_WRITE_FLUSH	(1 << 2)
55c349dbc7Sjsg #define   MI_SCENE_COUNT	(1 << 3) /* just increment scene count */
56c349dbc7Sjsg #define   MI_END_SCENE		(1 << 4) /* flush binner and incr scene count */
57c349dbc7Sjsg #define   MI_INVALIDATE_ISP	(1 << 5) /* invalidate indirect state pointers */
58c349dbc7Sjsg #define MI_REPORT_HEAD		MI_INSTR(0x07, 0)
59c349dbc7Sjsg #define MI_ARB_ON_OFF		MI_INSTR(0x08, 0)
60c349dbc7Sjsg #define   MI_ARB_ENABLE			(1<<0)
61c349dbc7Sjsg #define   MI_ARB_DISABLE		(0<<0)
62c349dbc7Sjsg #define MI_BATCH_BUFFER_END	MI_INSTR(0x0a, 0)
63c349dbc7Sjsg #define MI_SUSPEND_FLUSH	MI_INSTR(0x0b, 0)
64c349dbc7Sjsg #define   MI_SUSPEND_FLUSH_EN	(1<<0)
65c349dbc7Sjsg #define MI_SET_APPID		MI_INSTR(0x0e, 0)
661bb76ff1Sjsg #define   MI_SET_APPID_SESSION_ID(x)	((x) << 0)
67c349dbc7Sjsg #define MI_OVERLAY_FLIP		MI_INSTR(0x11, 0)
68c349dbc7Sjsg #define   MI_OVERLAY_CONTINUE	(0x0<<21)
69c349dbc7Sjsg #define   MI_OVERLAY_ON		(0x1<<21)
70c349dbc7Sjsg #define   MI_OVERLAY_OFF	(0x2<<21)
71c349dbc7Sjsg #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
72c349dbc7Sjsg #define MI_DISPLAY_FLIP		MI_INSTR(0x14, 2)
73c349dbc7Sjsg #define MI_DISPLAY_FLIP_I915	MI_INSTR(0x14, 1)
74c349dbc7Sjsg #define   MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
75c349dbc7Sjsg /* IVB has funny definitions for which plane to flip. */
76c349dbc7Sjsg #define   MI_DISPLAY_FLIP_IVB_PLANE_A  (0 << 19)
77c349dbc7Sjsg #define   MI_DISPLAY_FLIP_IVB_PLANE_B  (1 << 19)
78c349dbc7Sjsg #define   MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
79c349dbc7Sjsg #define   MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
80c349dbc7Sjsg #define   MI_DISPLAY_FLIP_IVB_PLANE_C  (4 << 19)
81c349dbc7Sjsg #define   MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
82c349dbc7Sjsg /* SKL ones */
83c349dbc7Sjsg #define   MI_DISPLAY_FLIP_SKL_PLANE_1_A	(0 << 8)
84c349dbc7Sjsg #define   MI_DISPLAY_FLIP_SKL_PLANE_1_B	(1 << 8)
85c349dbc7Sjsg #define   MI_DISPLAY_FLIP_SKL_PLANE_1_C	(2 << 8)
86c349dbc7Sjsg #define   MI_DISPLAY_FLIP_SKL_PLANE_2_A	(4 << 8)
87c349dbc7Sjsg #define   MI_DISPLAY_FLIP_SKL_PLANE_2_B	(5 << 8)
88c349dbc7Sjsg #define   MI_DISPLAY_FLIP_SKL_PLANE_2_C	(6 << 8)
89c349dbc7Sjsg #define   MI_DISPLAY_FLIP_SKL_PLANE_3_A	(7 << 8)
90c349dbc7Sjsg #define   MI_DISPLAY_FLIP_SKL_PLANE_3_B	(8 << 8)
91c349dbc7Sjsg #define   MI_DISPLAY_FLIP_SKL_PLANE_3_C	(9 << 8)
92c349dbc7Sjsg #define MI_SEMAPHORE_MBOX	MI_INSTR(0x16, 1) /* gen6, gen7 */
93c349dbc7Sjsg #define   MI_SEMAPHORE_GLOBAL_GTT    (1<<22)
94c349dbc7Sjsg #define   MI_SEMAPHORE_UPDATE	    (1<<21)
95c349dbc7Sjsg #define   MI_SEMAPHORE_COMPARE	    (1<<20)
96c349dbc7Sjsg #define   MI_SEMAPHORE_REGISTER	    (1<<18)
97c349dbc7Sjsg #define   MI_SEMAPHORE_SYNC_VR	    (0<<16) /* RCS  wait for VCS  (RVSYNC) */
98c349dbc7Sjsg #define   MI_SEMAPHORE_SYNC_VER	    (1<<16) /* RCS  wait for VECS (RVESYNC) */
99c349dbc7Sjsg #define   MI_SEMAPHORE_SYNC_BR	    (2<<16) /* RCS  wait for BCS  (RBSYNC) */
100c349dbc7Sjsg #define   MI_SEMAPHORE_SYNC_BV	    (0<<16) /* VCS  wait for BCS  (VBSYNC) */
101c349dbc7Sjsg #define   MI_SEMAPHORE_SYNC_VEV	    (1<<16) /* VCS  wait for VECS (VVESYNC) */
102c349dbc7Sjsg #define   MI_SEMAPHORE_SYNC_RV	    (2<<16) /* VCS  wait for RCS  (VRSYNC) */
103c349dbc7Sjsg #define   MI_SEMAPHORE_SYNC_RB	    (0<<16) /* BCS  wait for RCS  (BRSYNC) */
104c349dbc7Sjsg #define   MI_SEMAPHORE_SYNC_VEB	    (1<<16) /* BCS  wait for VECS (BVESYNC) */
105c349dbc7Sjsg #define   MI_SEMAPHORE_SYNC_VB	    (2<<16) /* BCS  wait for VCS  (BVSYNC) */
106c349dbc7Sjsg #define   MI_SEMAPHORE_SYNC_BVE	    (0<<16) /* VECS wait for BCS  (VEBSYNC) */
107c349dbc7Sjsg #define   MI_SEMAPHORE_SYNC_VVE	    (1<<16) /* VECS wait for VCS  (VEVSYNC) */
108c349dbc7Sjsg #define   MI_SEMAPHORE_SYNC_RVE	    (2<<16) /* VECS wait for RCS  (VERSYNC) */
109c349dbc7Sjsg #define   MI_SEMAPHORE_SYNC_INVALID (3<<16)
110c349dbc7Sjsg #define   MI_SEMAPHORE_SYNC_MASK    (3<<16)
111c349dbc7Sjsg #define MI_SET_CONTEXT		MI_INSTR(0x18, 0)
112c349dbc7Sjsg #define   MI_MM_SPACE_GTT		(1<<8)
113c349dbc7Sjsg #define   MI_MM_SPACE_PHYSICAL		(0<<8)
114c349dbc7Sjsg #define   MI_SAVE_EXT_STATE_EN		(1<<3)
115c349dbc7Sjsg #define   MI_RESTORE_EXT_STATE_EN	(1<<2)
116c349dbc7Sjsg #define   MI_FORCE_RESTORE		(1<<1)
117c349dbc7Sjsg #define   MI_RESTORE_INHIBIT		(1<<0)
118c349dbc7Sjsg #define   HSW_MI_RS_SAVE_STATE_EN       (1<<3)
119c349dbc7Sjsg #define   HSW_MI_RS_RESTORE_STATE_EN    (1<<2)
120c349dbc7Sjsg #define MI_SEMAPHORE_SIGNAL	MI_INSTR(0x1b, 0) /* GEN8+ */
121c349dbc7Sjsg #define   MI_SEMAPHORE_TARGET(engine)	((engine)<<15)
122c349dbc7Sjsg #define MI_SEMAPHORE_WAIT	MI_INSTR(0x1c, 2) /* GEN8+ */
123c349dbc7Sjsg #define MI_SEMAPHORE_WAIT_TOKEN	MI_INSTR(0x1c, 3) /* GEN12+ */
124f6aeda7dSjsg #define   MI_SEMAPHORE_REGISTER_POLL	(1 << 16)
125c349dbc7Sjsg #define   MI_SEMAPHORE_POLL		(1 << 15)
126c349dbc7Sjsg #define   MI_SEMAPHORE_SAD_GT_SDD	(0 << 12)
127c349dbc7Sjsg #define   MI_SEMAPHORE_SAD_GTE_SDD	(1 << 12)
128c349dbc7Sjsg #define   MI_SEMAPHORE_SAD_LT_SDD	(2 << 12)
129c349dbc7Sjsg #define   MI_SEMAPHORE_SAD_LTE_SDD	(3 << 12)
130c349dbc7Sjsg #define   MI_SEMAPHORE_SAD_EQ_SDD	(4 << 12)
131c349dbc7Sjsg #define   MI_SEMAPHORE_SAD_NEQ_SDD	(5 << 12)
132c349dbc7Sjsg #define   MI_SEMAPHORE_TOKEN_MASK	REG_GENMASK(9, 5)
133c349dbc7Sjsg #define   MI_SEMAPHORE_TOKEN_SHIFT	5
1345ca02815Sjsg #define MI_STORE_DATA_IMM	MI_INSTR(0x20, 0)
135c349dbc7Sjsg #define MI_STORE_DWORD_IMM	MI_INSTR(0x20, 1)
136c349dbc7Sjsg #define MI_STORE_DWORD_IMM_GEN4	MI_INSTR(0x20, 2)
1375ca02815Sjsg #define MI_STORE_QWORD_IMM_GEN8 (MI_INSTR(0x20, 3) | REG_BIT(21))
138c349dbc7Sjsg #define   MI_MEM_VIRTUAL	(1 << 22) /* 945,g33,965 */
139c349dbc7Sjsg #define   MI_USE_GGTT		(1 << 22) /* g4x+ */
140c349dbc7Sjsg #define MI_STORE_DWORD_INDEX	MI_INSTR(0x21, 1)
1411bb76ff1Sjsg #define MI_ATOMIC		MI_INSTR(0x2f, 1)
1421bb76ff1Sjsg #define MI_ATOMIC_INLINE	(MI_INSTR(0x2f, 9) | MI_ATOMIC_INLINE_DATA)
1431bb76ff1Sjsg #define   MI_ATOMIC_GLOBAL_GTT		(1 << 22)
1441bb76ff1Sjsg #define   MI_ATOMIC_INLINE_DATA		(1 << 18)
1451bb76ff1Sjsg #define   MI_ATOMIC_CS_STALL		(1 << 17)
1461bb76ff1Sjsg #define	  MI_ATOMIC_MOVE		(0x4 << 8)
1471bb76ff1Sjsg 
148c349dbc7Sjsg /*
149c349dbc7Sjsg  * Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
150c349dbc7Sjsg  * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
151c349dbc7Sjsg  *   simply ignores the register load under certain conditions.
152c349dbc7Sjsg  * - One can actually load arbitrary many arbitrary registers: Simply issue x
153c349dbc7Sjsg  *   address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
154c349dbc7Sjsg  */
155c349dbc7Sjsg #define MI_LOAD_REGISTER_IMM(x)	MI_INSTR(0x22, 2*(x)-1)
156c349dbc7Sjsg /* Gen11+. addr = base + (ctx_restore ? offset & GENMASK(12,2) : offset) */
157ad8b1aafSjsg #define   MI_LRI_LRM_CS_MMIO		REG_BIT(19)
1581bb76ff1Sjsg #define   MI_LRI_MMIO_REMAP_EN		REG_BIT(17)
159c349dbc7Sjsg #define   MI_LRI_FORCE_POSTED		(1<<12)
160c349dbc7Sjsg #define MI_LOAD_REGISTER_IMM_MAX_REGS (126)
161c349dbc7Sjsg #define MI_STORE_REGISTER_MEM        MI_INSTR(0x24, 1)
162c349dbc7Sjsg #define MI_STORE_REGISTER_MEM_GEN8   MI_INSTR(0x24, 2)
163c349dbc7Sjsg #define   MI_SRM_LRM_GLOBAL_GTT		(1<<22)
164c349dbc7Sjsg #define MI_FLUSH_DW		MI_INSTR(0x26, 1) /* for GEN6 */
1651bb76ff1Sjsg #define   MI_FLUSH_DW_PROTECTED_MEM_EN	(1 << 22)
166c349dbc7Sjsg #define   MI_FLUSH_DW_STORE_INDEX	(1<<21)
167c349dbc7Sjsg #define   MI_INVALIDATE_TLB		(1<<18)
1681bb76ff1Sjsg #define   MI_FLUSH_DW_CCS		(1<<16)
169c349dbc7Sjsg #define   MI_FLUSH_DW_OP_STOREDW	(1<<14)
170c349dbc7Sjsg #define   MI_FLUSH_DW_OP_MASK		(3<<14)
1711bb76ff1Sjsg #define   MI_FLUSH_DW_LLC		(1<<9)
172c349dbc7Sjsg #define   MI_FLUSH_DW_NOTIFY		(1<<8)
173c349dbc7Sjsg #define   MI_INVALIDATE_BSD		(1<<7)
174c349dbc7Sjsg #define   MI_FLUSH_DW_USE_GTT		(1<<2)
175c349dbc7Sjsg #define   MI_FLUSH_DW_USE_PPGTT		(0<<2)
176c349dbc7Sjsg #define MI_LOAD_REGISTER_MEM	   MI_INSTR(0x29, 1)
177c349dbc7Sjsg #define MI_LOAD_REGISTER_MEM_GEN8  MI_INSTR(0x29, 2)
178c349dbc7Sjsg #define MI_LOAD_REGISTER_REG    MI_INSTR(0x2A, 1)
179ad8b1aafSjsg #define   MI_LRR_SOURCE_CS_MMIO		REG_BIT(18)
180c349dbc7Sjsg #define MI_BATCH_BUFFER		MI_INSTR(0x30, 1)
181c349dbc7Sjsg #define   MI_BATCH_NON_SECURE		(1)
182c349dbc7Sjsg /* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
183c349dbc7Sjsg #define   MI_BATCH_NON_SECURE_I965	(1<<8)
184c349dbc7Sjsg #define   MI_BATCH_PPGTT_HSW		(1<<8)
185c349dbc7Sjsg #define   MI_BATCH_NON_SECURE_HSW	(1<<13)
186c349dbc7Sjsg #define MI_BATCH_BUFFER_START	MI_INSTR(0x31, 0)
187c349dbc7Sjsg #define   MI_BATCH_GTT		    (2<<6) /* aliased with (1<<7) on gen4 */
188c349dbc7Sjsg #define MI_BATCH_BUFFER_START_GEN8	MI_INSTR(0x31, 1)
189c349dbc7Sjsg #define   MI_BATCH_RESOURCE_STREAMER REG_BIT(10)
190c349dbc7Sjsg #define   MI_BATCH_PREDICATE         REG_BIT(15) /* HSW+ on RCS only*/
191c349dbc7Sjsg 
192*f005ef32Sjsg #define MI_OPCODE(x)		(((x) >> 23) & 0x3f)
193*f005ef32Sjsg #define IS_MI_LRI_CMD(x)	(MI_OPCODE(x) == MI_OPCODE(MI_INSTR(0x22, 0)))
194*f005ef32Sjsg #define MI_LRI_LEN(x)		(((x) & 0xff) + 1)
195*f005ef32Sjsg 
196c349dbc7Sjsg /*
197c349dbc7Sjsg  * 3D instructions used by the kernel
198c349dbc7Sjsg  */
199c349dbc7Sjsg #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
200c349dbc7Sjsg 
201c349dbc7Sjsg #define GEN9_MEDIA_POOL_STATE     ((0x3 << 29) | (0x2 << 27) | (0x5 << 16) | 4)
202c349dbc7Sjsg #define   GEN9_MEDIA_POOL_ENABLE  (1 << 31)
203c349dbc7Sjsg #define GFX_OP_RASTER_RULES    ((0x3<<29)|(0x7<<24))
204c349dbc7Sjsg #define GFX_OP_SCISSOR         ((0x3<<29)|(0x1c<<24)|(0x10<<19))
205c349dbc7Sjsg #define   SC_UPDATE_SCISSOR       (0x1<<1)
206c349dbc7Sjsg #define   SC_ENABLE_MASK          (0x1<<0)
207c349dbc7Sjsg #define   SC_ENABLE               (0x1<<0)
208c349dbc7Sjsg #define GFX_OP_LOAD_INDIRECT   ((0x3<<29)|(0x1d<<24)|(0x7<<16))
209c349dbc7Sjsg #define GFX_OP_SCISSOR_INFO    ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
210c349dbc7Sjsg #define   SCI_YMIN_MASK      (0xffff<<16)
211c349dbc7Sjsg #define   SCI_XMIN_MASK      (0xffff<<0)
212c349dbc7Sjsg #define   SCI_YMAX_MASK      (0xffff<<16)
213c349dbc7Sjsg #define   SCI_XMAX_MASK      (0xffff<<0)
214c349dbc7Sjsg #define GFX_OP_SCISSOR_ENABLE	 ((0x3<<29)|(0x1c<<24)|(0x10<<19))
215c349dbc7Sjsg #define GFX_OP_SCISSOR_RECT	 ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
216c349dbc7Sjsg #define GFX_OP_COLOR_FACTOR      ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
217c349dbc7Sjsg #define GFX_OP_STIPPLE           ((0x3<<29)|(0x1d<<24)|(0x83<<16))
218c349dbc7Sjsg #define GFX_OP_MAP_INFO          ((0x3<<29)|(0x1d<<24)|0x4)
219c349dbc7Sjsg #define GFX_OP_DESTBUFFER_VARS   ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
220c349dbc7Sjsg #define GFX_OP_DESTBUFFER_INFO	 ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
221c349dbc7Sjsg #define GFX_OP_DRAWRECT_INFO     ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
222c349dbc7Sjsg #define GFX_OP_DRAWRECT_INFO_I965  ((0x7900<<16)|0x2)
223c349dbc7Sjsg 
2241bb76ff1Sjsg #define XY_CTRL_SURF_INSTR_SIZE		5
2251bb76ff1Sjsg #define MI_FLUSH_DW_SIZE		3
2261bb76ff1Sjsg #define XY_CTRL_SURF_COPY_BLT		((2 << 29) | (0x48 << 22) | 3)
2271bb76ff1Sjsg #define   SRC_ACCESS_TYPE_SHIFT		21
2281bb76ff1Sjsg #define   DST_ACCESS_TYPE_SHIFT		20
2291bb76ff1Sjsg #define   CCS_SIZE_MASK			0x3FF
2301bb76ff1Sjsg #define   CCS_SIZE_SHIFT		8
2311bb76ff1Sjsg #define   XY_CTRL_SURF_MOCS_MASK	GENMASK(31, 25)
2321bb76ff1Sjsg #define   NUM_CCS_BYTES_PER_BLOCK	256
2331bb76ff1Sjsg #define   NUM_BYTES_PER_CCS_BYTE	256
2341bb76ff1Sjsg #define   NUM_CCS_BLKS_PER_XFER		1024
2351bb76ff1Sjsg #define   INDIRECT_ACCESS		0
2361bb76ff1Sjsg #define   DIRECT_ACCESS			1
2371bb76ff1Sjsg 
238c349dbc7Sjsg #define COLOR_BLT_CMD			(2 << 29 | 0x40 << 22 | (5 - 2))
239c349dbc7Sjsg #define XY_COLOR_BLT_CMD		(2 << 29 | 0x50 << 22)
2401bb76ff1Sjsg #define XY_FAST_COLOR_BLT_CMD		(2 << 29 | 0x44 << 22)
2411bb76ff1Sjsg #define   XY_FAST_COLOR_BLT_DEPTH_32	(2 << 19)
2421bb76ff1Sjsg #define   XY_FAST_COLOR_BLT_DW		16
2431bb76ff1Sjsg #define   XY_FAST_COLOR_BLT_MOCS_MASK	GENMASK(27, 21)
2441bb76ff1Sjsg #define   XY_FAST_COLOR_BLT_MEM_TYPE_SHIFT 31
2451bb76ff1Sjsg 
2461bb76ff1Sjsg #define   XY_FAST_COPY_BLT_D0_SRC_TILING_MASK     REG_GENMASK(21, 20)
2471bb76ff1Sjsg #define   XY_FAST_COPY_BLT_D0_DST_TILING_MASK     REG_GENMASK(14, 13)
2481bb76ff1Sjsg #define   XY_FAST_COPY_BLT_D0_SRC_TILE_MODE(mode)  \
2491bb76ff1Sjsg 	REG_FIELD_PREP(XY_FAST_COPY_BLT_D0_SRC_TILING_MASK, mode)
2501bb76ff1Sjsg #define   XY_FAST_COPY_BLT_D0_DST_TILE_MODE(mode)  \
2511bb76ff1Sjsg 	REG_FIELD_PREP(XY_FAST_COPY_BLT_D0_DST_TILING_MASK, mode)
2521bb76ff1Sjsg #define     LINEAR				0
2531bb76ff1Sjsg #define     TILE_X				0x1
2541bb76ff1Sjsg #define     XMAJOR				0x1
2551bb76ff1Sjsg #define     YMAJOR				0x2
2561bb76ff1Sjsg #define     TILE_64			0x3
2571bb76ff1Sjsg #define   XY_FAST_COPY_BLT_D1_SRC_TILE4	REG_BIT(31)
2581bb76ff1Sjsg #define   XY_FAST_COPY_BLT_D1_DST_TILE4	REG_BIT(30)
2591bb76ff1Sjsg #define BLIT_CCTL_SRC_MOCS_MASK  REG_GENMASK(6, 0)
2601bb76ff1Sjsg #define BLIT_CCTL_DST_MOCS_MASK  REG_GENMASK(14, 8)
2611bb76ff1Sjsg /* Note:  MOCS value = (index << 1) */
2621bb76ff1Sjsg #define BLIT_CCTL_SRC_MOCS(idx) \
2631bb76ff1Sjsg 	REG_FIELD_PREP(BLIT_CCTL_SRC_MOCS_MASK, (idx) << 1)
2641bb76ff1Sjsg #define BLIT_CCTL_DST_MOCS(idx) \
2651bb76ff1Sjsg 	REG_FIELD_PREP(BLIT_CCTL_DST_MOCS_MASK, (idx) << 1)
2661bb76ff1Sjsg 
267c349dbc7Sjsg #define SRC_COPY_BLT_CMD		(2 << 29 | 0x43 << 22)
268c349dbc7Sjsg #define GEN9_XY_FAST_COPY_BLT_CMD	(2 << 29 | 0x42 << 22)
269c349dbc7Sjsg #define XY_SRC_COPY_BLT_CMD		(2 << 29 | 0x53 << 22)
270c349dbc7Sjsg #define XY_MONO_SRC_COPY_IMM_BLT	(2 << 29 | 0x71 << 22 | 5)
271c349dbc7Sjsg #define   BLT_WRITE_A			(2<<20)
272c349dbc7Sjsg #define   BLT_WRITE_RGB			(1<<20)
273c349dbc7Sjsg #define   BLT_WRITE_RGBA		(BLT_WRITE_RGB | BLT_WRITE_A)
274c349dbc7Sjsg #define   BLT_DEPTH_8			(0<<24)
275c349dbc7Sjsg #define   BLT_DEPTH_16_565		(1<<24)
276c349dbc7Sjsg #define   BLT_DEPTH_16_1555		(2<<24)
277c349dbc7Sjsg #define   BLT_DEPTH_32			(3<<24)
278c349dbc7Sjsg #define   BLT_ROP_SRC_COPY		(0xcc<<16)
279c349dbc7Sjsg #define   BLT_ROP_COLOR_COPY		(0xf0<<16)
280c349dbc7Sjsg #define XY_SRC_COPY_BLT_SRC_TILED	(1<<15) /* 965+ only */
281c349dbc7Sjsg #define XY_SRC_COPY_BLT_DST_TILED	(1<<11) /* 965+ only */
282c349dbc7Sjsg #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
283c349dbc7Sjsg #define   ASYNC_FLIP                (1<<22)
284c349dbc7Sjsg #define   DISPLAY_PLANE_A           (0<<20)
285c349dbc7Sjsg #define   DISPLAY_PLANE_B           (1<<20)
286c349dbc7Sjsg #define GFX_OP_PIPE_CONTROL(len)	((0x3<<29)|(0x3<<27)|(0x2<<24)|((len)-2))
287c349dbc7Sjsg #define   PIPE_CONTROL_COMMAND_CACHE_INVALIDATE		(1<<29) /* gen11+ */
288c349dbc7Sjsg #define   PIPE_CONTROL_TILE_CACHE_FLUSH			(1<<28) /* gen11+ */
289c349dbc7Sjsg #define   PIPE_CONTROL_FLUSH_L3				(1<<27)
2901bb76ff1Sjsg #define   PIPE_CONTROL_AMFS_FLUSH			(1<<25) /* gen12+ */
291c349dbc7Sjsg #define   PIPE_CONTROL_GLOBAL_GTT_IVB			(1<<24) /* gen7+ */
292c349dbc7Sjsg #define   PIPE_CONTROL_MMIO_WRITE			(1<<23)
293c349dbc7Sjsg #define   PIPE_CONTROL_STORE_DATA_INDEX			(1<<21)
294c349dbc7Sjsg #define   PIPE_CONTROL_CS_STALL				(1<<20)
2951bb76ff1Sjsg #define   PIPE_CONTROL_GLOBAL_SNAPSHOT_RESET		(1<<19)
296c349dbc7Sjsg #define   PIPE_CONTROL_TLB_INVALIDATE			(1<<18)
2971bb76ff1Sjsg #define   PIPE_CONTROL_PSD_SYNC				(1<<17) /* gen11+ */
298c349dbc7Sjsg #define   PIPE_CONTROL_MEDIA_STATE_CLEAR		(1<<16)
299c349dbc7Sjsg #define   PIPE_CONTROL_WRITE_TIMESTAMP			(3<<14)
300c349dbc7Sjsg #define   PIPE_CONTROL_QW_WRITE				(1<<14)
301c349dbc7Sjsg #define   PIPE_CONTROL_POST_SYNC_OP_MASK                (3<<14)
302c349dbc7Sjsg #define   PIPE_CONTROL_DEPTH_STALL			(1<<13)
303*f005ef32Sjsg #define   PIPE_CONTROL_CCS_FLUSH			(1<<13) /* MTL+ */
304c349dbc7Sjsg #define   PIPE_CONTROL_WRITE_FLUSH			(1<<12)
305c349dbc7Sjsg #define   PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH	(1<<12) /* gen6+ */
306c349dbc7Sjsg #define   PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE	(1<<11) /* MBZ on ILK */
307c349dbc7Sjsg #define   PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE		(1<<10) /* GM45+ only */
308c349dbc7Sjsg #define   PIPE_CONTROL_INDIRECT_STATE_DISABLE		(1<<9)
309ad8b1aafSjsg #define   PIPE_CONTROL0_HDC_PIPELINE_FLUSH		REG_BIT(9)  /* gen12 */
310c349dbc7Sjsg #define   PIPE_CONTROL_NOTIFY				(1<<8)
311c349dbc7Sjsg #define   PIPE_CONTROL_FLUSH_ENABLE			(1<<7) /* gen7+ */
312c349dbc7Sjsg #define   PIPE_CONTROL_DC_FLUSH_ENABLE			(1<<5)
313c349dbc7Sjsg #define   PIPE_CONTROL_VF_CACHE_INVALIDATE		(1<<4)
314c349dbc7Sjsg #define   PIPE_CONTROL_CONST_CACHE_INVALIDATE		(1<<3)
315c349dbc7Sjsg #define   PIPE_CONTROL_STATE_CACHE_INVALIDATE		(1<<2)
316c349dbc7Sjsg #define   PIPE_CONTROL_STALL_AT_SCOREBOARD		(1<<1)
317c349dbc7Sjsg #define   PIPE_CONTROL_DEPTH_CACHE_FLUSH		(1<<0)
318c349dbc7Sjsg #define   PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
319c349dbc7Sjsg 
3201bb76ff1Sjsg /*
3211bb76ff1Sjsg  * 3D-related flags that can't be set on _engines_ that lack access to the 3D
3221bb76ff1Sjsg  * pipeline (i.e., CCS engines).
3231bb76ff1Sjsg  */
3241bb76ff1Sjsg #define PIPE_CONTROL_3D_ENGINE_FLAGS (\
3251bb76ff1Sjsg 		PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH | \
3261bb76ff1Sjsg 		PIPE_CONTROL_DEPTH_CACHE_FLUSH | \
3271bb76ff1Sjsg 		PIPE_CONTROL_TILE_CACHE_FLUSH | \
3281bb76ff1Sjsg 		PIPE_CONTROL_DEPTH_STALL | \
3291bb76ff1Sjsg 		PIPE_CONTROL_STALL_AT_SCOREBOARD | \
3301bb76ff1Sjsg 		PIPE_CONTROL_PSD_SYNC | \
3311bb76ff1Sjsg 		PIPE_CONTROL_AMFS_FLUSH | \
3321bb76ff1Sjsg 		PIPE_CONTROL_VF_CACHE_INVALIDATE | \
3331bb76ff1Sjsg 		PIPE_CONTROL_GLOBAL_SNAPSHOT_RESET)
3341bb76ff1Sjsg 
3351bb76ff1Sjsg /* 3D-related flags that can't be set on _platforms_ that lack a 3D pipeline */
3361bb76ff1Sjsg #define PIPE_CONTROL_3D_ARCH_FLAGS ( \
3371bb76ff1Sjsg 		PIPE_CONTROL_3D_ENGINE_FLAGS | \
3381bb76ff1Sjsg 		PIPE_CONTROL_INDIRECT_STATE_DISABLE | \
3391bb76ff1Sjsg 		PIPE_CONTROL_FLUSH_ENABLE | \
3401bb76ff1Sjsg 		PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE | \
3411bb76ff1Sjsg 		PIPE_CONTROL_DC_FLUSH_ENABLE)
3421bb76ff1Sjsg 
343c349dbc7Sjsg #define MI_MATH(x)			MI_INSTR(0x1a, (x) - 1)
344c349dbc7Sjsg #define MI_MATH_INSTR(opcode, op1, op2) ((opcode) << 20 | (op1) << 10 | (op2))
345c349dbc7Sjsg /* Opcodes for MI_MATH_INSTR */
346c349dbc7Sjsg #define   MI_MATH_NOOP			MI_MATH_INSTR(0x000, 0x0, 0x0)
347c349dbc7Sjsg #define   MI_MATH_LOAD(op1, op2)	MI_MATH_INSTR(0x080, op1, op2)
348c349dbc7Sjsg #define   MI_MATH_LOADINV(op1, op2)	MI_MATH_INSTR(0x480, op1, op2)
349c349dbc7Sjsg #define   MI_MATH_LOAD0(op1)		MI_MATH_INSTR(0x081, op1)
350c349dbc7Sjsg #define   MI_MATH_LOAD1(op1)		MI_MATH_INSTR(0x481, op1)
351c349dbc7Sjsg #define   MI_MATH_ADD			MI_MATH_INSTR(0x100, 0x0, 0x0)
352c349dbc7Sjsg #define   MI_MATH_SUB			MI_MATH_INSTR(0x101, 0x0, 0x0)
353c349dbc7Sjsg #define   MI_MATH_AND			MI_MATH_INSTR(0x102, 0x0, 0x0)
354c349dbc7Sjsg #define   MI_MATH_OR			MI_MATH_INSTR(0x103, 0x0, 0x0)
355c349dbc7Sjsg #define   MI_MATH_XOR			MI_MATH_INSTR(0x104, 0x0, 0x0)
356c349dbc7Sjsg #define   MI_MATH_STORE(op1, op2)	MI_MATH_INSTR(0x180, op1, op2)
357c349dbc7Sjsg #define   MI_MATH_STOREINV(op1, op2)	MI_MATH_INSTR(0x580, op1, op2)
358c349dbc7Sjsg /* Registers used as operands in MI_MATH_INSTR */
359c349dbc7Sjsg #define   MI_MATH_REG(x)		(x)
360c349dbc7Sjsg #define   MI_MATH_REG_SRCA		0x20
361c349dbc7Sjsg #define   MI_MATH_REG_SRCB		0x21
362c349dbc7Sjsg #define   MI_MATH_REG_ACCU		0x31
363c349dbc7Sjsg #define   MI_MATH_REG_ZF		0x32
364c349dbc7Sjsg #define   MI_MATH_REG_CF		0x33
365c349dbc7Sjsg 
366c349dbc7Sjsg /*
3671bb76ff1Sjsg  * Media instructions used by the kernel
3681bb76ff1Sjsg  */
3691bb76ff1Sjsg #define MEDIA_INSTR(pipe, op, sub_op, flags) \
3701bb76ff1Sjsg 	(__INSTR(INSTR_RC_CLIENT) | (pipe) << INSTR_SUBCLIENT_SHIFT | \
3711bb76ff1Sjsg 	(op) << INSTR_26_TO_24_SHIFT | (sub_op) << 16 | (flags))
3721bb76ff1Sjsg 
3731bb76ff1Sjsg #define MFX_WAIT				MEDIA_INSTR(1, 0, 0, 0)
3741bb76ff1Sjsg #define  MFX_WAIT_DW0_MFX_SYNC_CONTROL_FLAG	REG_BIT(8)
3751bb76ff1Sjsg #define  MFX_WAIT_DW0_PXP_SYNC_CONTROL_FLAG	REG_BIT(9)
3761bb76ff1Sjsg 
3771bb76ff1Sjsg #define CRYPTO_KEY_EXCHANGE			MEDIA_INSTR(2, 6, 9, 0)
3781bb76ff1Sjsg 
3791bb76ff1Sjsg /*
380c349dbc7Sjsg  * Commands used only by the command parser
381c349dbc7Sjsg  */
382c349dbc7Sjsg #define MI_SET_PREDICATE        MI_INSTR(0x01, 0)
383c349dbc7Sjsg #define MI_ARB_CHECK            MI_INSTR(0x05, 0)
384c349dbc7Sjsg #define MI_RS_CONTROL           MI_INSTR(0x06, 0)
385c349dbc7Sjsg #define MI_URB_ATOMIC_ALLOC     MI_INSTR(0x09, 0)
386c349dbc7Sjsg #define MI_PREDICATE            MI_INSTR(0x0C, 0)
387c349dbc7Sjsg #define MI_RS_CONTEXT           MI_INSTR(0x0F, 0)
388c349dbc7Sjsg #define MI_TOPOLOGY_FILTER      MI_INSTR(0x0D, 0)
389c349dbc7Sjsg #define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
390c349dbc7Sjsg #define MI_URB_CLEAR            MI_INSTR(0x19, 0)
391c349dbc7Sjsg #define MI_UPDATE_GTT           MI_INSTR(0x23, 0)
392c349dbc7Sjsg #define MI_CLFLUSH              MI_INSTR(0x27, 0)
393c349dbc7Sjsg #define MI_REPORT_PERF_COUNT    MI_INSTR(0x28, 0)
394c349dbc7Sjsg #define   MI_REPORT_PERF_COUNT_GGTT (1<<0)
395c349dbc7Sjsg #define MI_RS_STORE_DATA_IMM    MI_INSTR(0x2B, 0)
396c349dbc7Sjsg #define MI_LOAD_URB_MEM         MI_INSTR(0x2C, 0)
397c349dbc7Sjsg #define MI_STORE_URB_MEM        MI_INSTR(0x2D, 0)
398c349dbc7Sjsg #define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
399*f005ef32Sjsg #define  MI_DO_COMPARE		REG_BIT(21)
400c349dbc7Sjsg 
401c349dbc7Sjsg #define STATE_BASE_ADDRESS \
402c349dbc7Sjsg 	((0x3 << 29) | (0x0 << 27) | (0x1 << 24) | (0x1 << 16))
403c349dbc7Sjsg #define BASE_ADDRESS_MODIFY		REG_BIT(0)
404c349dbc7Sjsg #define PIPELINE_SELECT \
405c349dbc7Sjsg 	((0x3 << 29) | (0x1 << 27) | (0x1 << 24) | (0x4 << 16))
406c349dbc7Sjsg #define PIPELINE_SELECT_MEDIA	       REG_BIT(0)
407c349dbc7Sjsg #define GFX_OP_3DSTATE_VF_STATISTICS \
408c349dbc7Sjsg 	((0x3 << 29) | (0x1 << 27) | (0x0 << 24) | (0xB << 16))
409c349dbc7Sjsg #define MEDIA_VFE_STATE \
410c349dbc7Sjsg 	((0x3 << 29) | (0x2 << 27) | (0x0 << 24) | (0x0 << 16))
411c349dbc7Sjsg #define  MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
412c349dbc7Sjsg #define MEDIA_INTERFACE_DESCRIPTOR_LOAD \
413c349dbc7Sjsg 	((0x3 << 29) | (0x2 << 27) | (0x0 << 24) | (0x2 << 16))
414c349dbc7Sjsg #define MEDIA_OBJECT \
415c349dbc7Sjsg 	((0x3 << 29) | (0x2 << 27) | (0x1 << 24) | (0x0 << 16))
416c349dbc7Sjsg #define GPGPU_OBJECT                   ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
417c349dbc7Sjsg #define GPGPU_WALKER                   ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
418c349dbc7Sjsg #define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
419c349dbc7Sjsg 	((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
420c349dbc7Sjsg #define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
421c349dbc7Sjsg 	((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
422c349dbc7Sjsg #define GFX_OP_3DSTATE_SO_DECL_LIST \
423c349dbc7Sjsg 	((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
424c349dbc7Sjsg 
425c349dbc7Sjsg #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
426c349dbc7Sjsg 	((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
427c349dbc7Sjsg #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
428c349dbc7Sjsg 	((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
429c349dbc7Sjsg #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
430c349dbc7Sjsg 	((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
431c349dbc7Sjsg #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
432c349dbc7Sjsg 	((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
433c349dbc7Sjsg #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
434c349dbc7Sjsg 	((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
435c349dbc7Sjsg 
436c349dbc7Sjsg #define COLOR_BLT     ((0x2<<29)|(0x40<<22))
437c349dbc7Sjsg #define SRC_COPY_BLT  ((0x2<<29)|(0x43<<22))
438c349dbc7Sjsg 
439*f005ef32Sjsg #define GSC_INSTR(opcode, data, flags) \
440*f005ef32Sjsg 	(__INSTR(INSTR_GSC_CLIENT) | (opcode) << 22 | (data) << 9 | (flags))
441*f005ef32Sjsg 
442*f005ef32Sjsg #define GSC_FW_LOAD GSC_INSTR(1, 0, 2)
443*f005ef32Sjsg #define   HECI1_FW_LIMIT_VALID (1 << 31)
444*f005ef32Sjsg 
445*f005ef32Sjsg #define GSC_HECI_CMD_PKT GSC_INSTR(0, 0, 6)
446*f005ef32Sjsg 
447c349dbc7Sjsg /*
448c349dbc7Sjsg  * Used to convert any address to canonical form.
449c349dbc7Sjsg  * Starting from gen8, some commands (e.g. STATE_BASE_ADDRESS,
450c349dbc7Sjsg  * MI_LOAD_REGISTER_MEM and others, see Broadwell PRM Vol2a) require the
451c349dbc7Sjsg  * addresses to be in a canonical form:
452c349dbc7Sjsg  * "GraphicsAddress[63:48] are ignored by the HW and assumed to be in correct
453c349dbc7Sjsg  * canonical form [63:48] == [47]."
454c349dbc7Sjsg  */
455c349dbc7Sjsg #define GEN8_HIGH_ADDRESS_BIT 47
gen8_canonical_addr(u64 address)456c349dbc7Sjsg static inline u64 gen8_canonical_addr(u64 address)
457c349dbc7Sjsg {
458c349dbc7Sjsg 	return sign_extend64(address, GEN8_HIGH_ADDRESS_BIT);
459c349dbc7Sjsg }
460c349dbc7Sjsg 
gen8_noncanonical_addr(u64 address)461c349dbc7Sjsg static inline u64 gen8_noncanonical_addr(u64 address)
462c349dbc7Sjsg {
463c349dbc7Sjsg 	return address & GENMASK_ULL(GEN8_HIGH_ADDRESS_BIT, 0);
464c349dbc7Sjsg }
465c349dbc7Sjsg 
__gen6_emit_bb_start(u32 * cs,u32 addr,unsigned int flags)466c349dbc7Sjsg static inline u32 *__gen6_emit_bb_start(u32 *cs, u32 addr, unsigned int flags)
467c349dbc7Sjsg {
468c349dbc7Sjsg 	*cs++ = MI_BATCH_BUFFER_START | flags;
469c349dbc7Sjsg 	*cs++ = addr;
470c349dbc7Sjsg 
471c349dbc7Sjsg 	return cs;
472c349dbc7Sjsg }
473c349dbc7Sjsg 
474c349dbc7Sjsg #endif /* _INTEL_GPU_COMMANDS_H_ */
475