15ca02815Sjsg /* SPDX-License-Identifier: MIT */
2c349dbc7Sjsg /*
3c349dbc7Sjsg * Copyright © 2019 Intel Corporation
4c349dbc7Sjsg */
5c349dbc7Sjsg
6c349dbc7Sjsg #ifndef __INTEL_CONTEXT_H__
7c349dbc7Sjsg #define __INTEL_CONTEXT_H__
8c349dbc7Sjsg
9c349dbc7Sjsg #include <linux/bitops.h>
10c349dbc7Sjsg #include <linux/lockdep.h>
11c349dbc7Sjsg #include <linux/types.h>
12c349dbc7Sjsg
13c349dbc7Sjsg #include "i915_active.h"
14c349dbc7Sjsg #include "i915_drv.h"
15c349dbc7Sjsg #include "intel_context_types.h"
16c349dbc7Sjsg #include "intel_engine_types.h"
17*f005ef32Sjsg #include "intel_gt_pm.h"
18c349dbc7Sjsg #include "intel_ring_types.h"
19c349dbc7Sjsg #include "intel_timeline_types.h"
205ca02815Sjsg #include "i915_trace.h"
21c349dbc7Sjsg
22c349dbc7Sjsg #define CE_TRACE(ce, fmt, ...) do { \
23c349dbc7Sjsg const struct intel_context *ce__ = (ce); \
24c349dbc7Sjsg ENGINE_TRACE(ce__->engine, "context:%llx " fmt, \
25c349dbc7Sjsg ce__->timeline->fence_context, \
26c349dbc7Sjsg ##__VA_ARGS__); \
27c349dbc7Sjsg } while (0)
28c349dbc7Sjsg
291bb76ff1Sjsg #define INTEL_CONTEXT_BANNED_PREEMPT_TIMEOUT_MS (1)
301bb76ff1Sjsg
31ad8b1aafSjsg struct i915_gem_ww_ctx;
32ad8b1aafSjsg
33c349dbc7Sjsg void intel_context_init(struct intel_context *ce,
34c349dbc7Sjsg struct intel_engine_cs *engine);
35c349dbc7Sjsg void intel_context_fini(struct intel_context *ce);
36c349dbc7Sjsg
375ca02815Sjsg void i915_context_module_exit(void);
385ca02815Sjsg int i915_context_module_init(void);
395ca02815Sjsg
40c349dbc7Sjsg struct intel_context *
41c349dbc7Sjsg intel_context_create(struct intel_engine_cs *engine);
42c349dbc7Sjsg
43c349dbc7Sjsg int intel_context_alloc_state(struct intel_context *ce);
44c349dbc7Sjsg
45c349dbc7Sjsg void intel_context_free(struct intel_context *ce);
46c349dbc7Sjsg
47c349dbc7Sjsg int intel_context_reconfigure_sseu(struct intel_context *ce,
48c349dbc7Sjsg const struct intel_sseu sseu);
49c349dbc7Sjsg
501bb76ff1Sjsg #define PARENT_SCRATCH_SIZE PAGE_SIZE
511bb76ff1Sjsg
intel_context_is_child(struct intel_context * ce)521bb76ff1Sjsg static inline bool intel_context_is_child(struct intel_context *ce)
531bb76ff1Sjsg {
541bb76ff1Sjsg return !!ce->parallel.parent;
551bb76ff1Sjsg }
561bb76ff1Sjsg
intel_context_is_parent(struct intel_context * ce)571bb76ff1Sjsg static inline bool intel_context_is_parent(struct intel_context *ce)
581bb76ff1Sjsg {
591bb76ff1Sjsg return !!ce->parallel.number_children;
601bb76ff1Sjsg }
611bb76ff1Sjsg
621bb76ff1Sjsg static inline bool intel_context_is_pinned(struct intel_context *ce);
631bb76ff1Sjsg
641bb76ff1Sjsg static inline struct intel_context *
intel_context_to_parent(struct intel_context * ce)651bb76ff1Sjsg intel_context_to_parent(struct intel_context *ce)
661bb76ff1Sjsg {
671bb76ff1Sjsg if (intel_context_is_child(ce)) {
681bb76ff1Sjsg /*
691bb76ff1Sjsg * The parent holds ref count to the child so it is always safe
701bb76ff1Sjsg * for the parent to access the child, but the child has a
711bb76ff1Sjsg * pointer to the parent without a ref. To ensure this is safe
721bb76ff1Sjsg * the child should only access the parent pointer while the
731bb76ff1Sjsg * parent is pinned.
741bb76ff1Sjsg */
751bb76ff1Sjsg GEM_BUG_ON(!intel_context_is_pinned(ce->parallel.parent));
761bb76ff1Sjsg
771bb76ff1Sjsg return ce->parallel.parent;
781bb76ff1Sjsg } else {
791bb76ff1Sjsg return ce;
801bb76ff1Sjsg }
811bb76ff1Sjsg }
821bb76ff1Sjsg
intel_context_is_parallel(struct intel_context * ce)831bb76ff1Sjsg static inline bool intel_context_is_parallel(struct intel_context *ce)
841bb76ff1Sjsg {
851bb76ff1Sjsg return intel_context_is_child(ce) || intel_context_is_parent(ce);
861bb76ff1Sjsg }
871bb76ff1Sjsg
881bb76ff1Sjsg void intel_context_bind_parent_child(struct intel_context *parent,
891bb76ff1Sjsg struct intel_context *child);
901bb76ff1Sjsg
911bb76ff1Sjsg #define for_each_child(parent, ce)\
921bb76ff1Sjsg list_for_each_entry(ce, &(parent)->parallel.child_list,\
931bb76ff1Sjsg parallel.child_link)
941bb76ff1Sjsg #define for_each_child_safe(parent, ce, cn)\
951bb76ff1Sjsg list_for_each_entry_safe(ce, cn, &(parent)->parallel.child_list,\
961bb76ff1Sjsg parallel.child_link)
971bb76ff1Sjsg
98c349dbc7Sjsg /**
99c349dbc7Sjsg * intel_context_lock_pinned - Stablises the 'pinned' status of the HW context
100*f005ef32Sjsg * @ce: the context
101c349dbc7Sjsg *
102c349dbc7Sjsg * Acquire a lock on the pinned status of the HW context, such that the context
103c349dbc7Sjsg * can neither be bound to the GPU or unbound whilst the lock is held, i.e.
104c349dbc7Sjsg * intel_context_is_pinned() remains stable.
105c349dbc7Sjsg */
intel_context_lock_pinned(struct intel_context * ce)106c349dbc7Sjsg static inline int intel_context_lock_pinned(struct intel_context *ce)
107c349dbc7Sjsg __acquires(ce->pin_mutex)
108c349dbc7Sjsg {
109c349dbc7Sjsg return mutex_lock_interruptible(&ce->pin_mutex);
110c349dbc7Sjsg }
111c349dbc7Sjsg
112c349dbc7Sjsg /**
113c349dbc7Sjsg * intel_context_is_pinned - Reports the 'pinned' status
114*f005ef32Sjsg * @ce: the context
115c349dbc7Sjsg *
116c349dbc7Sjsg * While in use by the GPU, the context, along with its ring and page
117c349dbc7Sjsg * tables is pinned into memory and the GTT.
118c349dbc7Sjsg *
119c349dbc7Sjsg * Returns: true if the context is currently pinned for use by the GPU.
120c349dbc7Sjsg */
121c349dbc7Sjsg static inline bool
intel_context_is_pinned(struct intel_context * ce)122c349dbc7Sjsg intel_context_is_pinned(struct intel_context *ce)
123c349dbc7Sjsg {
124c349dbc7Sjsg return atomic_read(&ce->pin_count);
125c349dbc7Sjsg }
126c349dbc7Sjsg
intel_context_cancel_request(struct intel_context * ce,struct i915_request * rq)1275ca02815Sjsg static inline void intel_context_cancel_request(struct intel_context *ce,
1285ca02815Sjsg struct i915_request *rq)
1295ca02815Sjsg {
1305ca02815Sjsg GEM_BUG_ON(!ce->ops->cancel_request);
1315ca02815Sjsg return ce->ops->cancel_request(ce, rq);
1325ca02815Sjsg }
1335ca02815Sjsg
134c349dbc7Sjsg /**
135c349dbc7Sjsg * intel_context_unlock_pinned - Releases the earlier locking of 'pinned' status
136*f005ef32Sjsg * @ce: the context
137c349dbc7Sjsg *
138c349dbc7Sjsg * Releases the lock earlier acquired by intel_context_unlock_pinned().
139c349dbc7Sjsg */
intel_context_unlock_pinned(struct intel_context * ce)140c349dbc7Sjsg static inline void intel_context_unlock_pinned(struct intel_context *ce)
141c349dbc7Sjsg __releases(ce->pin_mutex)
142c349dbc7Sjsg {
143c349dbc7Sjsg mutex_unlock(&ce->pin_mutex);
144c349dbc7Sjsg }
145c349dbc7Sjsg
146c349dbc7Sjsg int __intel_context_do_pin(struct intel_context *ce);
147ad8b1aafSjsg int __intel_context_do_pin_ww(struct intel_context *ce,
148ad8b1aafSjsg struct i915_gem_ww_ctx *ww);
149c349dbc7Sjsg
intel_context_pin_if_active(struct intel_context * ce)150c349dbc7Sjsg static inline bool intel_context_pin_if_active(struct intel_context *ce)
151c349dbc7Sjsg {
152c349dbc7Sjsg return atomic_inc_not_zero(&ce->pin_count);
153c349dbc7Sjsg }
154c349dbc7Sjsg
intel_context_pin(struct intel_context * ce)155c349dbc7Sjsg static inline int intel_context_pin(struct intel_context *ce)
156c349dbc7Sjsg {
157c349dbc7Sjsg if (likely(intel_context_pin_if_active(ce)))
158c349dbc7Sjsg return 0;
159c349dbc7Sjsg
160c349dbc7Sjsg return __intel_context_do_pin(ce);
161c349dbc7Sjsg }
162c349dbc7Sjsg
intel_context_pin_ww(struct intel_context * ce,struct i915_gem_ww_ctx * ww)163ad8b1aafSjsg static inline int intel_context_pin_ww(struct intel_context *ce,
164ad8b1aafSjsg struct i915_gem_ww_ctx *ww)
165ad8b1aafSjsg {
166ad8b1aafSjsg if (likely(intel_context_pin_if_active(ce)))
167ad8b1aafSjsg return 0;
168ad8b1aafSjsg
169ad8b1aafSjsg return __intel_context_do_pin_ww(ce, ww);
170ad8b1aafSjsg }
171ad8b1aafSjsg
__intel_context_pin(struct intel_context * ce)172c349dbc7Sjsg static inline void __intel_context_pin(struct intel_context *ce)
173c349dbc7Sjsg {
174c349dbc7Sjsg GEM_BUG_ON(!intel_context_is_pinned(ce));
175c349dbc7Sjsg atomic_inc(&ce->pin_count);
176c349dbc7Sjsg }
177c349dbc7Sjsg
1785ca02815Sjsg void __intel_context_do_unpin(struct intel_context *ce, int sub);
1795ca02815Sjsg
intel_context_sched_disable_unpin(struct intel_context * ce)1805ca02815Sjsg static inline void intel_context_sched_disable_unpin(struct intel_context *ce)
1815ca02815Sjsg {
1825ca02815Sjsg __intel_context_do_unpin(ce, 2);
1835ca02815Sjsg }
1845ca02815Sjsg
intel_context_unpin(struct intel_context * ce)1855ca02815Sjsg static inline void intel_context_unpin(struct intel_context *ce)
1865ca02815Sjsg {
1875ca02815Sjsg if (!ce->ops->sched_disable) {
1885ca02815Sjsg __intel_context_do_unpin(ce, 1);
1895ca02815Sjsg } else {
1905ca02815Sjsg /*
1915ca02815Sjsg * Move ownership of this pin to the scheduling disable which is
1925ca02815Sjsg * an async operation. When that operation completes the above
1935ca02815Sjsg * intel_context_sched_disable_unpin is called potentially
1945ca02815Sjsg * unpinning the context.
1955ca02815Sjsg */
1965ca02815Sjsg while (!atomic_add_unless(&ce->pin_count, -1, 1)) {
1975ca02815Sjsg if (atomic_cmpxchg(&ce->pin_count, 1, 2) == 1) {
1985ca02815Sjsg ce->ops->sched_disable(ce);
1995ca02815Sjsg break;
2005ca02815Sjsg }
2015ca02815Sjsg }
2025ca02815Sjsg }
2035ca02815Sjsg }
204c349dbc7Sjsg
205c349dbc7Sjsg void intel_context_enter_engine(struct intel_context *ce);
206c349dbc7Sjsg void intel_context_exit_engine(struct intel_context *ce);
207c349dbc7Sjsg
intel_context_enter(struct intel_context * ce)208c349dbc7Sjsg static inline void intel_context_enter(struct intel_context *ce)
209c349dbc7Sjsg {
210c349dbc7Sjsg lockdep_assert_held(&ce->timeline->mutex);
211*f005ef32Sjsg if (ce->active_count++)
212*f005ef32Sjsg return;
213*f005ef32Sjsg
214c349dbc7Sjsg ce->ops->enter(ce);
215*f005ef32Sjsg intel_gt_pm_get(ce->vm->gt);
216c349dbc7Sjsg }
217c349dbc7Sjsg
intel_context_mark_active(struct intel_context * ce)218c349dbc7Sjsg static inline void intel_context_mark_active(struct intel_context *ce)
219c349dbc7Sjsg {
2201bb76ff1Sjsg lockdep_assert(lockdep_is_held(&ce->timeline->mutex) ||
2211bb76ff1Sjsg test_bit(CONTEXT_IS_PARKING, &ce->flags));
222c349dbc7Sjsg ++ce->active_count;
223c349dbc7Sjsg }
224c349dbc7Sjsg
intel_context_exit(struct intel_context * ce)225c349dbc7Sjsg static inline void intel_context_exit(struct intel_context *ce)
226c349dbc7Sjsg {
227c349dbc7Sjsg lockdep_assert_held(&ce->timeline->mutex);
228c349dbc7Sjsg GEM_BUG_ON(!ce->active_count);
229*f005ef32Sjsg if (--ce->active_count)
230*f005ef32Sjsg return;
231*f005ef32Sjsg
232*f005ef32Sjsg intel_gt_pm_put_async(ce->vm->gt);
233c349dbc7Sjsg ce->ops->exit(ce);
234c349dbc7Sjsg }
235c349dbc7Sjsg
intel_context_get(struct intel_context * ce)236c349dbc7Sjsg static inline struct intel_context *intel_context_get(struct intel_context *ce)
237c349dbc7Sjsg {
238c349dbc7Sjsg kref_get(&ce->ref);
239c349dbc7Sjsg return ce;
240c349dbc7Sjsg }
241c349dbc7Sjsg
intel_context_put(struct intel_context * ce)242c349dbc7Sjsg static inline void intel_context_put(struct intel_context *ce)
243c349dbc7Sjsg {
244c349dbc7Sjsg kref_put(&ce->ref, ce->ops->destroy);
245c349dbc7Sjsg }
246c349dbc7Sjsg
247c349dbc7Sjsg static inline struct intel_timeline *__must_check
intel_context_timeline_lock(struct intel_context * ce)248c349dbc7Sjsg intel_context_timeline_lock(struct intel_context *ce)
249c349dbc7Sjsg __acquires(&ce->timeline->mutex)
250c349dbc7Sjsg {
251c349dbc7Sjsg struct intel_timeline *tl = ce->timeline;
252c349dbc7Sjsg int err;
253c349dbc7Sjsg
2541bb76ff1Sjsg if (intel_context_is_parent(ce))
2551bb76ff1Sjsg err = mutex_lock_interruptible_nested(&tl->mutex, 0);
2561bb76ff1Sjsg else if (intel_context_is_child(ce))
2571bb76ff1Sjsg err = mutex_lock_interruptible_nested(&tl->mutex,
2581bb76ff1Sjsg ce->parallel.child_index + 1);
2591bb76ff1Sjsg else
260c349dbc7Sjsg err = mutex_lock_interruptible(&tl->mutex);
261c349dbc7Sjsg if (err)
262c349dbc7Sjsg return ERR_PTR(err);
263c349dbc7Sjsg
264c349dbc7Sjsg return tl;
265c349dbc7Sjsg }
266c349dbc7Sjsg
intel_context_timeline_unlock(struct intel_timeline * tl)267c349dbc7Sjsg static inline void intel_context_timeline_unlock(struct intel_timeline *tl)
268c349dbc7Sjsg __releases(&tl->mutex)
269c349dbc7Sjsg {
270c349dbc7Sjsg mutex_unlock(&tl->mutex);
271c349dbc7Sjsg }
272c349dbc7Sjsg
273c349dbc7Sjsg int intel_context_prepare_remote_request(struct intel_context *ce,
274c349dbc7Sjsg struct i915_request *rq);
275c349dbc7Sjsg
276c349dbc7Sjsg struct i915_request *intel_context_create_request(struct intel_context *ce);
277c349dbc7Sjsg
2787c23aa04Sjsg struct i915_request *intel_context_get_active_request(struct intel_context *ce);
279c349dbc7Sjsg
intel_context_is_barrier(const struct intel_context * ce)280c349dbc7Sjsg static inline bool intel_context_is_barrier(const struct intel_context *ce)
281c349dbc7Sjsg {
282c349dbc7Sjsg return test_bit(CONTEXT_BARRIER_BIT, &ce->flags);
283c349dbc7Sjsg }
284c349dbc7Sjsg
intel_context_close(struct intel_context * ce)285*f005ef32Sjsg static inline void intel_context_close(struct intel_context *ce)
286*f005ef32Sjsg {
287*f005ef32Sjsg set_bit(CONTEXT_CLOSED_BIT, &ce->flags);
288*f005ef32Sjsg
289*f005ef32Sjsg if (ce->ops->close)
290*f005ef32Sjsg ce->ops->close(ce);
291*f005ef32Sjsg }
292*f005ef32Sjsg
intel_context_is_closed(const struct intel_context * ce)293c349dbc7Sjsg static inline bool intel_context_is_closed(const struct intel_context *ce)
294c349dbc7Sjsg {
295c349dbc7Sjsg return test_bit(CONTEXT_CLOSED_BIT, &ce->flags);
296c349dbc7Sjsg }
297c349dbc7Sjsg
intel_context_has_inflight(const struct intel_context * ce)2985ca02815Sjsg static inline bool intel_context_has_inflight(const struct intel_context *ce)
2995ca02815Sjsg {
3005ca02815Sjsg return test_bit(COPS_HAS_INFLIGHT_BIT, &ce->ops->flags);
3015ca02815Sjsg }
3025ca02815Sjsg
intel_context_use_semaphores(const struct intel_context * ce)303c349dbc7Sjsg static inline bool intel_context_use_semaphores(const struct intel_context *ce)
304c349dbc7Sjsg {
305c349dbc7Sjsg return test_bit(CONTEXT_USE_SEMAPHORES, &ce->flags);
306c349dbc7Sjsg }
307c349dbc7Sjsg
intel_context_set_use_semaphores(struct intel_context * ce)308c349dbc7Sjsg static inline void intel_context_set_use_semaphores(struct intel_context *ce)
309c349dbc7Sjsg {
310c349dbc7Sjsg set_bit(CONTEXT_USE_SEMAPHORES, &ce->flags);
311c349dbc7Sjsg }
312c349dbc7Sjsg
intel_context_clear_use_semaphores(struct intel_context * ce)313c349dbc7Sjsg static inline void intel_context_clear_use_semaphores(struct intel_context *ce)
314c349dbc7Sjsg {
315c349dbc7Sjsg clear_bit(CONTEXT_USE_SEMAPHORES, &ce->flags);
316c349dbc7Sjsg }
317c349dbc7Sjsg
intel_context_is_banned(const struct intel_context * ce)318c349dbc7Sjsg static inline bool intel_context_is_banned(const struct intel_context *ce)
319c349dbc7Sjsg {
320c349dbc7Sjsg return test_bit(CONTEXT_BANNED, &ce->flags);
321c349dbc7Sjsg }
322c349dbc7Sjsg
intel_context_set_banned(struct intel_context * ce)323c349dbc7Sjsg static inline bool intel_context_set_banned(struct intel_context *ce)
324c349dbc7Sjsg {
325c349dbc7Sjsg return test_and_set_bit(CONTEXT_BANNED, &ce->flags);
326c349dbc7Sjsg }
327c349dbc7Sjsg
3281bb76ff1Sjsg bool intel_context_ban(struct intel_context *ce, struct i915_request *rq);
3291bb76ff1Sjsg
intel_context_is_schedulable(const struct intel_context * ce)3301bb76ff1Sjsg static inline bool intel_context_is_schedulable(const struct intel_context *ce)
3315ca02815Sjsg {
3321bb76ff1Sjsg return !test_bit(CONTEXT_EXITING, &ce->flags) &&
3331bb76ff1Sjsg !test_bit(CONTEXT_BANNED, &ce->flags);
3345ca02815Sjsg }
3355ca02815Sjsg
intel_context_is_exiting(const struct intel_context * ce)3361bb76ff1Sjsg static inline bool intel_context_is_exiting(const struct intel_context *ce)
3371bb76ff1Sjsg {
3381bb76ff1Sjsg return test_bit(CONTEXT_EXITING, &ce->flags);
3391bb76ff1Sjsg }
3401bb76ff1Sjsg
intel_context_set_exiting(struct intel_context * ce)3411bb76ff1Sjsg static inline bool intel_context_set_exiting(struct intel_context *ce)
3421bb76ff1Sjsg {
3431bb76ff1Sjsg return test_and_set_bit(CONTEXT_EXITING, &ce->flags);
3441bb76ff1Sjsg }
3451bb76ff1Sjsg
3461bb76ff1Sjsg bool intel_context_revoke(struct intel_context *ce);
3471bb76ff1Sjsg
348c349dbc7Sjsg static inline bool
intel_context_force_single_submission(const struct intel_context * ce)349c349dbc7Sjsg intel_context_force_single_submission(const struct intel_context *ce)
350c349dbc7Sjsg {
351c349dbc7Sjsg return test_bit(CONTEXT_FORCE_SINGLE_SUBMISSION, &ce->flags);
352c349dbc7Sjsg }
353c349dbc7Sjsg
354c349dbc7Sjsg static inline void
intel_context_set_single_submission(struct intel_context * ce)355c349dbc7Sjsg intel_context_set_single_submission(struct intel_context *ce)
356c349dbc7Sjsg {
357c349dbc7Sjsg __set_bit(CONTEXT_FORCE_SINGLE_SUBMISSION, &ce->flags);
358c349dbc7Sjsg }
359c349dbc7Sjsg
360c349dbc7Sjsg static inline bool
intel_context_nopreempt(const struct intel_context * ce)361c349dbc7Sjsg intel_context_nopreempt(const struct intel_context *ce)
362c349dbc7Sjsg {
363c349dbc7Sjsg return test_bit(CONTEXT_NOPREEMPT, &ce->flags);
364c349dbc7Sjsg }
365c349dbc7Sjsg
366c349dbc7Sjsg static inline void
intel_context_set_nopreempt(struct intel_context * ce)367c349dbc7Sjsg intel_context_set_nopreempt(struct intel_context *ce)
368c349dbc7Sjsg {
369c349dbc7Sjsg set_bit(CONTEXT_NOPREEMPT, &ce->flags);
370c349dbc7Sjsg }
371c349dbc7Sjsg
372c349dbc7Sjsg static inline void
intel_context_clear_nopreempt(struct intel_context * ce)373c349dbc7Sjsg intel_context_clear_nopreempt(struct intel_context *ce)
374c349dbc7Sjsg {
375c349dbc7Sjsg clear_bit(CONTEXT_NOPREEMPT, &ce->flags);
376c349dbc7Sjsg }
377c349dbc7Sjsg
378*f005ef32Sjsg u64 intel_context_get_total_runtime_ns(struct intel_context *ce);
3791bb76ff1Sjsg u64 intel_context_get_avg_runtime_ns(struct intel_context *ce);
3801bb76ff1Sjsg
intel_context_clock(void)3811bb76ff1Sjsg static inline u64 intel_context_clock(void)
382c349dbc7Sjsg {
3831bb76ff1Sjsg /* As we mix CS cycles with CPU clocks, use the raw monotonic clock. */
3841bb76ff1Sjsg return ktime_get_raw_fast_ns();
385c349dbc7Sjsg }
386c349dbc7Sjsg
387c349dbc7Sjsg #endif /* __INTEL_CONTEXT_H__ */
388