1 /* 2 * Copyright © 2013 Intel Corporation 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice (including the next 12 * paragraph) shall be included in all copies or substantial portions of the 13 * Software. 14 * 15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER 21 * DEALINGS IN THE SOFTWARE. 22 * 23 * Author: Jani Nikula <jani.nikula@intel.com> 24 */ 25 26 #include <linux/slab.h> 27 28 #include <drm/drm_atomic_helper.h> 29 #include <drm/drm_crtc.h> 30 #include <drm/drm_edid.h> 31 #include <drm/drm_mipi_dsi.h> 32 33 #include "i915_drv.h" 34 #include "intel_atomic.h" 35 #include "intel_backlight.h" 36 #include "intel_connector.h" 37 #include "intel_crtc.h" 38 #include "intel_de.h" 39 #include "intel_display_types.h" 40 #include "intel_dsi.h" 41 #include "intel_dsi_vbt.h" 42 #include "intel_fifo_underrun.h" 43 #include "intel_panel.h" 44 #include "skl_scaler.h" 45 #include "vlv_dsi.h" 46 #include "vlv_dsi_pll.h" 47 #include "vlv_dsi_regs.h" 48 #include "vlv_sideband.h" 49 50 /* return pixels in terms of txbyteclkhs */ 51 static u16 txbyteclkhs(u16 pixels, int bpp, int lane_count, 52 u16 burst_mode_ratio) 53 { 54 return DIV_ROUND_UP(DIV_ROUND_UP(pixels * bpp * burst_mode_ratio, 55 8 * 100), lane_count); 56 } 57 58 /* return pixels equvalent to txbyteclkhs */ 59 static u16 pixels_from_txbyteclkhs(u16 clk_hs, int bpp, int lane_count, 60 u16 burst_mode_ratio) 61 { 62 return DIV_ROUND_UP((clk_hs * lane_count * 8 * 100), 63 (bpp * burst_mode_ratio)); 64 } 65 66 enum mipi_dsi_pixel_format pixel_format_from_register_bits(u32 fmt) 67 { 68 /* It just so happens the VBT matches register contents. */ 69 switch (fmt) { 70 case VID_MODE_FORMAT_RGB888: 71 return MIPI_DSI_FMT_RGB888; 72 case VID_MODE_FORMAT_RGB666: 73 return MIPI_DSI_FMT_RGB666; 74 case VID_MODE_FORMAT_RGB666_PACKED: 75 return MIPI_DSI_FMT_RGB666_PACKED; 76 case VID_MODE_FORMAT_RGB565: 77 return MIPI_DSI_FMT_RGB565; 78 default: 79 MISSING_CASE(fmt); 80 return MIPI_DSI_FMT_RGB666; 81 } 82 } 83 84 void vlv_dsi_wait_for_fifo_empty(struct intel_dsi *intel_dsi, enum port port) 85 { 86 struct drm_encoder *encoder = &intel_dsi->base.base; 87 struct drm_device *dev = encoder->dev; 88 struct drm_i915_private *dev_priv = to_i915(dev); 89 u32 mask; 90 91 mask = LP_CTRL_FIFO_EMPTY | HS_CTRL_FIFO_EMPTY | 92 LP_DATA_FIFO_EMPTY | HS_DATA_FIFO_EMPTY; 93 94 if (intel_de_wait_for_set(dev_priv, MIPI_GEN_FIFO_STAT(port), 95 mask, 100)) 96 drm_err(&dev_priv->drm, "DPI FIFOs are not empty\n"); 97 } 98 99 static void write_data(struct drm_i915_private *dev_priv, 100 i915_reg_t reg, 101 const u8 *data, u32 len) 102 { 103 u32 i, j; 104 105 for (i = 0; i < len; i += 4) { 106 u32 val = 0; 107 108 for (j = 0; j < min_t(u32, len - i, 4); j++) 109 val |= *data++ << 8 * j; 110 111 intel_de_write(dev_priv, reg, val); 112 } 113 } 114 115 static void read_data(struct drm_i915_private *dev_priv, 116 i915_reg_t reg, 117 u8 *data, u32 len) 118 { 119 u32 i, j; 120 121 for (i = 0; i < len; i += 4) { 122 u32 val = intel_de_read(dev_priv, reg); 123 124 for (j = 0; j < min_t(u32, len - i, 4); j++) 125 *data++ = val >> 8 * j; 126 } 127 } 128 129 static ssize_t intel_dsi_host_transfer(struct mipi_dsi_host *host, 130 const struct mipi_dsi_msg *msg) 131 { 132 struct intel_dsi_host *intel_dsi_host = to_intel_dsi_host(host); 133 struct drm_device *dev = intel_dsi_host->intel_dsi->base.base.dev; 134 struct drm_i915_private *dev_priv = to_i915(dev); 135 enum port port = intel_dsi_host->port; 136 struct mipi_dsi_packet packet; 137 ssize_t ret; 138 const u8 *header, *data; 139 i915_reg_t data_reg, ctrl_reg; 140 u32 data_mask, ctrl_mask; 141 142 ret = mipi_dsi_create_packet(&packet, msg); 143 if (ret < 0) 144 return ret; 145 146 header = packet.header; 147 data = packet.payload; 148 149 if (msg->flags & MIPI_DSI_MSG_USE_LPM) { 150 data_reg = MIPI_LP_GEN_DATA(port); 151 data_mask = LP_DATA_FIFO_FULL; 152 ctrl_reg = MIPI_LP_GEN_CTRL(port); 153 ctrl_mask = LP_CTRL_FIFO_FULL; 154 } else { 155 data_reg = MIPI_HS_GEN_DATA(port); 156 data_mask = HS_DATA_FIFO_FULL; 157 ctrl_reg = MIPI_HS_GEN_CTRL(port); 158 ctrl_mask = HS_CTRL_FIFO_FULL; 159 } 160 161 /* note: this is never true for reads */ 162 if (packet.payload_length) { 163 if (intel_de_wait_for_clear(dev_priv, MIPI_GEN_FIFO_STAT(port), 164 data_mask, 50)) 165 drm_err(&dev_priv->drm, 166 "Timeout waiting for HS/LP DATA FIFO !full\n"); 167 168 write_data(dev_priv, data_reg, packet.payload, 169 packet.payload_length); 170 } 171 172 if (msg->rx_len) { 173 intel_de_write(dev_priv, MIPI_INTR_STAT(port), 174 GEN_READ_DATA_AVAIL); 175 } 176 177 if (intel_de_wait_for_clear(dev_priv, MIPI_GEN_FIFO_STAT(port), 178 ctrl_mask, 50)) { 179 drm_err(&dev_priv->drm, 180 "Timeout waiting for HS/LP CTRL FIFO !full\n"); 181 } 182 183 intel_de_write(dev_priv, ctrl_reg, 184 header[2] << 16 | header[1] << 8 | header[0]); 185 186 /* ->rx_len is set only for reads */ 187 if (msg->rx_len) { 188 data_mask = GEN_READ_DATA_AVAIL; 189 if (intel_de_wait_for_set(dev_priv, MIPI_INTR_STAT(port), 190 data_mask, 50)) 191 drm_err(&dev_priv->drm, 192 "Timeout waiting for read data.\n"); 193 194 read_data(dev_priv, data_reg, msg->rx_buf, msg->rx_len); 195 } 196 197 /* XXX: fix for reads and writes */ 198 return 4 + packet.payload_length; 199 } 200 201 static int intel_dsi_host_attach(struct mipi_dsi_host *host, 202 struct mipi_dsi_device *dsi) 203 { 204 return 0; 205 } 206 207 static int intel_dsi_host_detach(struct mipi_dsi_host *host, 208 struct mipi_dsi_device *dsi) 209 { 210 return 0; 211 } 212 213 static const struct mipi_dsi_host_ops intel_dsi_host_ops = { 214 .attach = intel_dsi_host_attach, 215 .detach = intel_dsi_host_detach, 216 .transfer = intel_dsi_host_transfer, 217 }; 218 219 /* 220 * send a video mode command 221 * 222 * XXX: commands with data in MIPI_DPI_DATA? 223 */ 224 static int dpi_send_cmd(struct intel_dsi *intel_dsi, u32 cmd, bool hs, 225 enum port port) 226 { 227 struct drm_encoder *encoder = &intel_dsi->base.base; 228 struct drm_device *dev = encoder->dev; 229 struct drm_i915_private *dev_priv = to_i915(dev); 230 u32 mask; 231 232 /* XXX: pipe, hs */ 233 if (hs) 234 cmd &= ~DPI_LP_MODE; 235 else 236 cmd |= DPI_LP_MODE; 237 238 /* clear bit */ 239 intel_de_write(dev_priv, MIPI_INTR_STAT(port), SPL_PKT_SENT_INTERRUPT); 240 241 /* XXX: old code skips write if control unchanged */ 242 if (cmd == intel_de_read(dev_priv, MIPI_DPI_CONTROL(port))) 243 drm_dbg_kms(&dev_priv->drm, 244 "Same special packet %02x twice in a row.\n", cmd); 245 246 intel_de_write(dev_priv, MIPI_DPI_CONTROL(port), cmd); 247 248 mask = SPL_PKT_SENT_INTERRUPT; 249 if (intel_de_wait_for_set(dev_priv, MIPI_INTR_STAT(port), mask, 100)) 250 drm_err(&dev_priv->drm, 251 "Video mode command 0x%08x send failed.\n", cmd); 252 253 return 0; 254 } 255 256 static void band_gap_reset(struct drm_i915_private *dev_priv) 257 { 258 vlv_flisdsi_get(dev_priv); 259 260 vlv_flisdsi_write(dev_priv, 0x08, 0x0001); 261 vlv_flisdsi_write(dev_priv, 0x0F, 0x0005); 262 vlv_flisdsi_write(dev_priv, 0x0F, 0x0025); 263 udelay(150); 264 vlv_flisdsi_write(dev_priv, 0x0F, 0x0000); 265 vlv_flisdsi_write(dev_priv, 0x08, 0x0000); 266 267 vlv_flisdsi_put(dev_priv); 268 } 269 270 static int intel_dsi_compute_config(struct intel_encoder *encoder, 271 struct intel_crtc_state *pipe_config, 272 struct drm_connector_state *conn_state) 273 { 274 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 275 struct intel_dsi *intel_dsi = container_of(encoder, struct intel_dsi, 276 base); 277 struct intel_connector *intel_connector = intel_dsi->attached_connector; 278 struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode; 279 int ret; 280 281 drm_dbg_kms(&dev_priv->drm, "\n"); 282 pipe_config->output_format = INTEL_OUTPUT_FORMAT_RGB; 283 284 ret = intel_panel_compute_config(intel_connector, adjusted_mode); 285 if (ret) 286 return ret; 287 288 ret = intel_panel_fitting(pipe_config, conn_state); 289 if (ret) 290 return ret; 291 292 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN) 293 return -EINVAL; 294 295 /* DSI uses short packets for sync events, so clear mode flags for DSI */ 296 adjusted_mode->flags = 0; 297 298 if (intel_dsi->pixel_format == MIPI_DSI_FMT_RGB888) 299 pipe_config->pipe_bpp = 24; 300 else 301 pipe_config->pipe_bpp = 18; 302 303 if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) { 304 /* Enable Frame time stamp based scanline reporting */ 305 pipe_config->mode_flags |= 306 I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP; 307 308 /* Dual link goes to DSI transcoder A. */ 309 if (intel_dsi->ports == BIT(PORT_C)) 310 pipe_config->cpu_transcoder = TRANSCODER_DSI_C; 311 else 312 pipe_config->cpu_transcoder = TRANSCODER_DSI_A; 313 314 ret = bxt_dsi_pll_compute(encoder, pipe_config); 315 if (ret) 316 return -EINVAL; 317 } else { 318 ret = vlv_dsi_pll_compute(encoder, pipe_config); 319 if (ret) 320 return -EINVAL; 321 } 322 323 pipe_config->clock_set = true; 324 325 return 0; 326 } 327 328 static bool glk_dsi_enable_io(struct intel_encoder *encoder) 329 { 330 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 331 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 332 enum port port; 333 u32 tmp; 334 bool cold_boot = false; 335 336 /* Set the MIPI mode 337 * If MIPI_Mode is off, then writing to LP_Wake bit is not reflecting. 338 * Power ON MIPI IO first and then write into IO reset and LP wake bits 339 */ 340 for_each_dsi_port(port, intel_dsi->ports) { 341 tmp = intel_de_read(dev_priv, MIPI_CTRL(port)); 342 intel_de_write(dev_priv, MIPI_CTRL(port), 343 tmp | GLK_MIPIIO_ENABLE); 344 } 345 346 /* Put the IO into reset */ 347 tmp = intel_de_read(dev_priv, MIPI_CTRL(PORT_A)); 348 tmp &= ~GLK_MIPIIO_RESET_RELEASED; 349 intel_de_write(dev_priv, MIPI_CTRL(PORT_A), tmp); 350 351 /* Program LP Wake */ 352 for_each_dsi_port(port, intel_dsi->ports) { 353 tmp = intel_de_read(dev_priv, MIPI_CTRL(port)); 354 if (!(intel_de_read(dev_priv, MIPI_DEVICE_READY(port)) & DEVICE_READY)) 355 tmp &= ~GLK_LP_WAKE; 356 else 357 tmp |= GLK_LP_WAKE; 358 intel_de_write(dev_priv, MIPI_CTRL(port), tmp); 359 } 360 361 /* Wait for Pwr ACK */ 362 for_each_dsi_port(port, intel_dsi->ports) { 363 if (intel_de_wait_for_set(dev_priv, MIPI_CTRL(port), 364 GLK_MIPIIO_PORT_POWERED, 20)) 365 drm_err(&dev_priv->drm, "MIPIO port is powergated\n"); 366 } 367 368 /* Check for cold boot scenario */ 369 for_each_dsi_port(port, intel_dsi->ports) { 370 cold_boot |= 371 !(intel_de_read(dev_priv, MIPI_DEVICE_READY(port)) & DEVICE_READY); 372 } 373 374 return cold_boot; 375 } 376 377 static void glk_dsi_device_ready(struct intel_encoder *encoder) 378 { 379 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 380 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 381 enum port port; 382 u32 val; 383 384 /* Wait for MIPI PHY status bit to set */ 385 for_each_dsi_port(port, intel_dsi->ports) { 386 if (intel_de_wait_for_set(dev_priv, MIPI_CTRL(port), 387 GLK_PHY_STATUS_PORT_READY, 20)) 388 drm_err(&dev_priv->drm, "PHY is not ON\n"); 389 } 390 391 /* Get IO out of reset */ 392 val = intel_de_read(dev_priv, MIPI_CTRL(PORT_A)); 393 intel_de_write(dev_priv, MIPI_CTRL(PORT_A), 394 val | GLK_MIPIIO_RESET_RELEASED); 395 396 /* Get IO out of Low power state*/ 397 for_each_dsi_port(port, intel_dsi->ports) { 398 if (!(intel_de_read(dev_priv, MIPI_DEVICE_READY(port)) & DEVICE_READY)) { 399 val = intel_de_read(dev_priv, MIPI_DEVICE_READY(port)); 400 val &= ~ULPS_STATE_MASK; 401 val |= DEVICE_READY; 402 intel_de_write(dev_priv, MIPI_DEVICE_READY(port), val); 403 usleep_range(10, 15); 404 } else { 405 /* Enter ULPS */ 406 val = intel_de_read(dev_priv, MIPI_DEVICE_READY(port)); 407 val &= ~ULPS_STATE_MASK; 408 val |= (ULPS_STATE_ENTER | DEVICE_READY); 409 intel_de_write(dev_priv, MIPI_DEVICE_READY(port), val); 410 411 /* Wait for ULPS active */ 412 if (intel_de_wait_for_clear(dev_priv, MIPI_CTRL(port), 413 GLK_ULPS_NOT_ACTIVE, 20)) 414 drm_err(&dev_priv->drm, "ULPS not active\n"); 415 416 /* Exit ULPS */ 417 val = intel_de_read(dev_priv, MIPI_DEVICE_READY(port)); 418 val &= ~ULPS_STATE_MASK; 419 val |= (ULPS_STATE_EXIT | DEVICE_READY); 420 intel_de_write(dev_priv, MIPI_DEVICE_READY(port), val); 421 422 /* Enter Normal Mode */ 423 val = intel_de_read(dev_priv, MIPI_DEVICE_READY(port)); 424 val &= ~ULPS_STATE_MASK; 425 val |= (ULPS_STATE_NORMAL_OPERATION | DEVICE_READY); 426 intel_de_write(dev_priv, MIPI_DEVICE_READY(port), val); 427 428 val = intel_de_read(dev_priv, MIPI_CTRL(port)); 429 val &= ~GLK_LP_WAKE; 430 intel_de_write(dev_priv, MIPI_CTRL(port), val); 431 } 432 } 433 434 /* Wait for Stop state */ 435 for_each_dsi_port(port, intel_dsi->ports) { 436 if (intel_de_wait_for_set(dev_priv, MIPI_CTRL(port), 437 GLK_DATA_LANE_STOP_STATE, 20)) 438 drm_err(&dev_priv->drm, 439 "Date lane not in STOP state\n"); 440 } 441 442 /* Wait for AFE LATCH */ 443 for_each_dsi_port(port, intel_dsi->ports) { 444 if (intel_de_wait_for_set(dev_priv, BXT_MIPI_PORT_CTRL(port), 445 AFE_LATCHOUT, 20)) 446 drm_err(&dev_priv->drm, 447 "D-PHY not entering LP-11 state\n"); 448 } 449 } 450 451 static void bxt_dsi_device_ready(struct intel_encoder *encoder) 452 { 453 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 454 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 455 enum port port; 456 u32 val; 457 458 drm_dbg_kms(&dev_priv->drm, "\n"); 459 460 /* Enable MIPI PHY transparent latch */ 461 for_each_dsi_port(port, intel_dsi->ports) { 462 val = intel_de_read(dev_priv, BXT_MIPI_PORT_CTRL(port)); 463 intel_de_write(dev_priv, BXT_MIPI_PORT_CTRL(port), 464 val | LP_OUTPUT_HOLD); 465 usleep_range(2000, 2500); 466 } 467 468 /* Clear ULPS and set device ready */ 469 for_each_dsi_port(port, intel_dsi->ports) { 470 val = intel_de_read(dev_priv, MIPI_DEVICE_READY(port)); 471 val &= ~ULPS_STATE_MASK; 472 intel_de_write(dev_priv, MIPI_DEVICE_READY(port), val); 473 usleep_range(2000, 2500); 474 val |= DEVICE_READY; 475 intel_de_write(dev_priv, MIPI_DEVICE_READY(port), val); 476 } 477 } 478 479 static void vlv_dsi_device_ready(struct intel_encoder *encoder) 480 { 481 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 482 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 483 enum port port; 484 u32 val; 485 486 drm_dbg_kms(&dev_priv->drm, "\n"); 487 488 vlv_flisdsi_get(dev_priv); 489 /* program rcomp for compliance, reduce from 50 ohms to 45 ohms 490 * needed everytime after power gate */ 491 vlv_flisdsi_write(dev_priv, 0x04, 0x0004); 492 vlv_flisdsi_put(dev_priv); 493 494 /* bandgap reset is needed after everytime we do power gate */ 495 band_gap_reset(dev_priv); 496 497 for_each_dsi_port(port, intel_dsi->ports) { 498 499 intel_de_write(dev_priv, MIPI_DEVICE_READY(port), 500 ULPS_STATE_ENTER); 501 usleep_range(2500, 3000); 502 503 /* Enable MIPI PHY transparent latch 504 * Common bit for both MIPI Port A & MIPI Port C 505 * No similar bit in MIPI Port C reg 506 */ 507 val = intel_de_read(dev_priv, MIPI_PORT_CTRL(PORT_A)); 508 intel_de_write(dev_priv, MIPI_PORT_CTRL(PORT_A), 509 val | LP_OUTPUT_HOLD); 510 usleep_range(1000, 1500); 511 512 intel_de_write(dev_priv, MIPI_DEVICE_READY(port), 513 ULPS_STATE_EXIT); 514 usleep_range(2500, 3000); 515 516 intel_de_write(dev_priv, MIPI_DEVICE_READY(port), 517 DEVICE_READY); 518 usleep_range(2500, 3000); 519 } 520 } 521 522 static void intel_dsi_device_ready(struct intel_encoder *encoder) 523 { 524 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 525 526 if (IS_GEMINILAKE(dev_priv)) 527 glk_dsi_device_ready(encoder); 528 else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) 529 bxt_dsi_device_ready(encoder); 530 else 531 vlv_dsi_device_ready(encoder); 532 } 533 534 static void glk_dsi_enter_low_power_mode(struct intel_encoder *encoder) 535 { 536 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 537 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 538 enum port port; 539 u32 val; 540 541 /* Enter ULPS */ 542 for_each_dsi_port(port, intel_dsi->ports) { 543 val = intel_de_read(dev_priv, MIPI_DEVICE_READY(port)); 544 val &= ~ULPS_STATE_MASK; 545 val |= (ULPS_STATE_ENTER | DEVICE_READY); 546 intel_de_write(dev_priv, MIPI_DEVICE_READY(port), val); 547 } 548 549 /* Wait for MIPI PHY status bit to unset */ 550 for_each_dsi_port(port, intel_dsi->ports) { 551 if (intel_de_wait_for_clear(dev_priv, MIPI_CTRL(port), 552 GLK_PHY_STATUS_PORT_READY, 20)) 553 drm_err(&dev_priv->drm, "PHY is not turning OFF\n"); 554 } 555 556 /* Wait for Pwr ACK bit to unset */ 557 for_each_dsi_port(port, intel_dsi->ports) { 558 if (intel_de_wait_for_clear(dev_priv, MIPI_CTRL(port), 559 GLK_MIPIIO_PORT_POWERED, 20)) 560 drm_err(&dev_priv->drm, 561 "MIPI IO Port is not powergated\n"); 562 } 563 } 564 565 static void glk_dsi_disable_mipi_io(struct intel_encoder *encoder) 566 { 567 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 568 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 569 enum port port; 570 u32 tmp; 571 572 /* Put the IO into reset */ 573 tmp = intel_de_read(dev_priv, MIPI_CTRL(PORT_A)); 574 tmp &= ~GLK_MIPIIO_RESET_RELEASED; 575 intel_de_write(dev_priv, MIPI_CTRL(PORT_A), tmp); 576 577 /* Wait for MIPI PHY status bit to unset */ 578 for_each_dsi_port(port, intel_dsi->ports) { 579 if (intel_de_wait_for_clear(dev_priv, MIPI_CTRL(port), 580 GLK_PHY_STATUS_PORT_READY, 20)) 581 drm_err(&dev_priv->drm, "PHY is not turning OFF\n"); 582 } 583 584 /* Clear MIPI mode */ 585 for_each_dsi_port(port, intel_dsi->ports) { 586 tmp = intel_de_read(dev_priv, MIPI_CTRL(port)); 587 tmp &= ~GLK_MIPIIO_ENABLE; 588 intel_de_write(dev_priv, MIPI_CTRL(port), tmp); 589 } 590 } 591 592 static void glk_dsi_clear_device_ready(struct intel_encoder *encoder) 593 { 594 glk_dsi_enter_low_power_mode(encoder); 595 glk_dsi_disable_mipi_io(encoder); 596 } 597 598 static void vlv_dsi_clear_device_ready(struct intel_encoder *encoder) 599 { 600 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 601 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 602 enum port port; 603 604 drm_dbg_kms(&dev_priv->drm, "\n"); 605 for_each_dsi_port(port, intel_dsi->ports) { 606 /* Common bit for both MIPI Port A & MIPI Port C on VLV/CHV */ 607 i915_reg_t port_ctrl = IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv) ? 608 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(PORT_A); 609 u32 val; 610 611 intel_de_write(dev_priv, MIPI_DEVICE_READY(port), 612 DEVICE_READY | ULPS_STATE_ENTER); 613 usleep_range(2000, 2500); 614 615 intel_de_write(dev_priv, MIPI_DEVICE_READY(port), 616 DEVICE_READY | ULPS_STATE_EXIT); 617 usleep_range(2000, 2500); 618 619 intel_de_write(dev_priv, MIPI_DEVICE_READY(port), 620 DEVICE_READY | ULPS_STATE_ENTER); 621 usleep_range(2000, 2500); 622 623 /* 624 * On VLV/CHV, wait till Clock lanes are in LP-00 state for MIPI 625 * Port A only. MIPI Port C has no similar bit for checking. 626 */ 627 if ((IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv) || port == PORT_A) && 628 intel_de_wait_for_clear(dev_priv, port_ctrl, 629 AFE_LATCHOUT, 30)) 630 drm_err(&dev_priv->drm, "DSI LP not going Low\n"); 631 632 /* Disable MIPI PHY transparent latch */ 633 val = intel_de_read(dev_priv, port_ctrl); 634 intel_de_write(dev_priv, port_ctrl, val & ~LP_OUTPUT_HOLD); 635 usleep_range(1000, 1500); 636 637 intel_de_write(dev_priv, MIPI_DEVICE_READY(port), 0x00); 638 usleep_range(2000, 2500); 639 } 640 } 641 642 static void intel_dsi_port_enable(struct intel_encoder *encoder, 643 const struct intel_crtc_state *crtc_state) 644 { 645 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 646 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc); 647 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 648 enum port port; 649 650 if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK) { 651 u32 temp; 652 if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) { 653 for_each_dsi_port(port, intel_dsi->ports) { 654 temp = intel_de_read(dev_priv, 655 MIPI_CTRL(port)); 656 temp &= ~BXT_PIXEL_OVERLAP_CNT_MASK | 657 intel_dsi->pixel_overlap << 658 BXT_PIXEL_OVERLAP_CNT_SHIFT; 659 intel_de_write(dev_priv, MIPI_CTRL(port), 660 temp); 661 } 662 } else { 663 temp = intel_de_read(dev_priv, VLV_CHICKEN_3); 664 temp &= ~PIXEL_OVERLAP_CNT_MASK | 665 intel_dsi->pixel_overlap << 666 PIXEL_OVERLAP_CNT_SHIFT; 667 intel_de_write(dev_priv, VLV_CHICKEN_3, temp); 668 } 669 } 670 671 for_each_dsi_port(port, intel_dsi->ports) { 672 i915_reg_t port_ctrl = IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv) ? 673 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port); 674 u32 temp; 675 676 temp = intel_de_read(dev_priv, port_ctrl); 677 678 temp &= ~LANE_CONFIGURATION_MASK; 679 temp &= ~DUAL_LINK_MODE_MASK; 680 681 if (intel_dsi->ports == (BIT(PORT_A) | BIT(PORT_C))) { 682 temp |= (intel_dsi->dual_link - 1) 683 << DUAL_LINK_MODE_SHIFT; 684 if (IS_BROXTON(dev_priv)) 685 temp |= LANE_CONFIGURATION_DUAL_LINK_A; 686 else 687 temp |= crtc->pipe ? 688 LANE_CONFIGURATION_DUAL_LINK_B : 689 LANE_CONFIGURATION_DUAL_LINK_A; 690 } 691 692 if (intel_dsi->pixel_format != MIPI_DSI_FMT_RGB888) 693 temp |= DITHERING_ENABLE; 694 695 /* assert ip_tg_enable signal */ 696 intel_de_write(dev_priv, port_ctrl, temp | DPI_ENABLE); 697 intel_de_posting_read(dev_priv, port_ctrl); 698 } 699 } 700 701 static void intel_dsi_port_disable(struct intel_encoder *encoder) 702 { 703 struct drm_device *dev = encoder->base.dev; 704 struct drm_i915_private *dev_priv = to_i915(dev); 705 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 706 enum port port; 707 708 for_each_dsi_port(port, intel_dsi->ports) { 709 i915_reg_t port_ctrl = IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv) ? 710 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port); 711 u32 temp; 712 713 /* de-assert ip_tg_enable signal */ 714 temp = intel_de_read(dev_priv, port_ctrl); 715 intel_de_write(dev_priv, port_ctrl, temp & ~DPI_ENABLE); 716 intel_de_posting_read(dev_priv, port_ctrl); 717 } 718 } 719 720 static void intel_dsi_wait_panel_power_cycle(struct intel_dsi *intel_dsi) 721 { 722 ktime_t panel_power_on_time; 723 s64 panel_power_off_duration; 724 725 panel_power_on_time = ktime_get_boottime(); 726 panel_power_off_duration = ktime_ms_delta(panel_power_on_time, 727 intel_dsi->panel_power_off_time); 728 729 if (panel_power_off_duration < (s64)intel_dsi->panel_pwr_cycle_delay) 730 drm_msleep(intel_dsi->panel_pwr_cycle_delay - panel_power_off_duration); 731 } 732 733 static void intel_dsi_prepare(struct intel_encoder *intel_encoder, 734 const struct intel_crtc_state *pipe_config); 735 static void intel_dsi_unprepare(struct intel_encoder *encoder); 736 737 /* 738 * Panel enable/disable sequences from the VBT spec. 739 * 740 * Note the spec has AssertReset / DeassertReset swapped from their 741 * usual naming. We use the normal names to avoid confusion (so below 742 * they are swapped compared to the spec). 743 * 744 * Steps starting with MIPI refer to VBT sequences, note that for v2 745 * VBTs several steps which have a VBT in v2 are expected to be handled 746 * directly by the driver, by directly driving gpios for example. 747 * 748 * v2 video mode seq v3 video mode seq command mode seq 749 * - power on - MIPIPanelPowerOn - power on 750 * - wait t1+t2 - wait t1+t2 751 * - MIPIDeassertResetPin - MIPIDeassertResetPin - MIPIDeassertResetPin 752 * - io lines to lp-11 - io lines to lp-11 - io lines to lp-11 753 * - MIPISendInitialDcsCmds - MIPISendInitialDcsCmds - MIPISendInitialDcsCmds 754 * - MIPITearOn 755 * - MIPIDisplayOn 756 * - turn on DPI - turn on DPI - set pipe to dsr mode 757 * - MIPIDisplayOn - MIPIDisplayOn 758 * - wait t5 - wait t5 759 * - backlight on - MIPIBacklightOn - backlight on 760 * ... ... ... issue mem cmds ... 761 * - backlight off - MIPIBacklightOff - backlight off 762 * - wait t6 - wait t6 763 * - MIPIDisplayOff 764 * - turn off DPI - turn off DPI - disable pipe dsr mode 765 * - MIPITearOff 766 * - MIPIDisplayOff - MIPIDisplayOff 767 * - io lines to lp-00 - io lines to lp-00 - io lines to lp-00 768 * - MIPIAssertResetPin - MIPIAssertResetPin - MIPIAssertResetPin 769 * - wait t3 - wait t3 770 * - power off - MIPIPanelPowerOff - power off 771 * - wait t4 - wait t4 772 */ 773 774 /* 775 * DSI port enable has to be done before pipe and plane enable, so we do it in 776 * the pre_enable hook instead of the enable hook. 777 */ 778 static void intel_dsi_pre_enable(struct intel_atomic_state *state, 779 struct intel_encoder *encoder, 780 const struct intel_crtc_state *pipe_config, 781 const struct drm_connector_state *conn_state) 782 { 783 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 784 struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc); 785 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 786 enum pipe pipe = crtc->pipe; 787 enum port port; 788 u32 val; 789 bool glk_cold_boot = false; 790 791 drm_dbg_kms(&dev_priv->drm, "\n"); 792 793 intel_dsi_wait_panel_power_cycle(intel_dsi); 794 795 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true); 796 797 /* 798 * The BIOS may leave the PLL in a wonky state where it doesn't 799 * lock. It needs to be fully powered down to fix it. 800 */ 801 if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) { 802 bxt_dsi_pll_disable(encoder); 803 bxt_dsi_pll_enable(encoder, pipe_config); 804 } else { 805 vlv_dsi_pll_disable(encoder); 806 vlv_dsi_pll_enable(encoder, pipe_config); 807 } 808 809 if (IS_BROXTON(dev_priv)) { 810 /* Add MIPI IO reset programming for modeset */ 811 val = intel_de_read(dev_priv, BXT_P_CR_GT_DISP_PWRON); 812 intel_de_write(dev_priv, BXT_P_CR_GT_DISP_PWRON, 813 val | MIPIO_RST_CTRL); 814 815 /* Power up DSI regulator */ 816 intel_de_write(dev_priv, BXT_P_DSI_REGULATOR_CFG, STAP_SELECT); 817 intel_de_write(dev_priv, BXT_P_DSI_REGULATOR_TX_CTRL, 0); 818 } 819 820 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { 821 u32 val; 822 823 /* Disable DPOunit clock gating, can stall pipe */ 824 val = intel_de_read(dev_priv, DSPCLK_GATE_D(dev_priv)); 825 val |= DPOUNIT_CLOCK_GATE_DISABLE; 826 intel_de_write(dev_priv, DSPCLK_GATE_D(dev_priv), val); 827 } 828 829 if (!IS_GEMINILAKE(dev_priv)) 830 intel_dsi_prepare(encoder, pipe_config); 831 832 /* Give the panel time to power-on and then deassert its reset */ 833 intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_POWER_ON); 834 drm_msleep(intel_dsi->panel_on_delay); 835 intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_DEASSERT_RESET); 836 837 if (IS_GEMINILAKE(dev_priv)) { 838 glk_cold_boot = glk_dsi_enable_io(encoder); 839 840 /* Prepare port in cold boot(s3/s4) scenario */ 841 if (glk_cold_boot) 842 intel_dsi_prepare(encoder, pipe_config); 843 } 844 845 /* Put device in ready state (LP-11) */ 846 intel_dsi_device_ready(encoder); 847 848 /* Prepare port in normal boot scenario */ 849 if (IS_GEMINILAKE(dev_priv) && !glk_cold_boot) 850 intel_dsi_prepare(encoder, pipe_config); 851 852 /* Send initialization commands in LP mode */ 853 intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_INIT_OTP); 854 855 /* 856 * Enable port in pre-enable phase itself because as per hw team 857 * recommendation, port should be enabled before plane & pipe 858 */ 859 if (is_cmd_mode(intel_dsi)) { 860 for_each_dsi_port(port, intel_dsi->ports) 861 intel_de_write(dev_priv, 862 MIPI_MAX_RETURN_PKT_SIZE(port), 8 * 4); 863 intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_TEAR_ON); 864 intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_DISPLAY_ON); 865 } else { 866 drm_msleep(20); /* XXX */ 867 for_each_dsi_port(port, intel_dsi->ports) 868 dpi_send_cmd(intel_dsi, TURN_ON, false, port); 869 drm_msleep(100); 870 871 intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_DISPLAY_ON); 872 873 intel_dsi_port_enable(encoder, pipe_config); 874 } 875 876 intel_backlight_enable(pipe_config, conn_state); 877 intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_BACKLIGHT_ON); 878 } 879 880 static void bxt_dsi_enable(struct intel_atomic_state *state, 881 struct intel_encoder *encoder, 882 const struct intel_crtc_state *crtc_state, 883 const struct drm_connector_state *conn_state) 884 { 885 drm_WARN_ON(state->base.dev, crtc_state->has_pch_encoder); 886 887 intel_crtc_vblank_on(crtc_state); 888 } 889 890 /* 891 * DSI port disable has to be done after pipe and plane disable, so we do it in 892 * the post_disable hook. 893 */ 894 static void intel_dsi_disable(struct intel_atomic_state *state, 895 struct intel_encoder *encoder, 896 const struct intel_crtc_state *old_crtc_state, 897 const struct drm_connector_state *old_conn_state) 898 { 899 struct drm_i915_private *i915 = to_i915(encoder->base.dev); 900 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 901 enum port port; 902 903 drm_dbg_kms(&i915->drm, "\n"); 904 905 intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_BACKLIGHT_OFF); 906 intel_backlight_disable(old_conn_state); 907 908 /* 909 * According to the spec we should send SHUTDOWN before 910 * MIPI_SEQ_DISPLAY_OFF only for v3+ VBTs, but field testing 911 * has shown that the v3 sequence works for v2 VBTs too 912 */ 913 if (is_vid_mode(intel_dsi)) { 914 /* Send Shutdown command to the panel in LP mode */ 915 for_each_dsi_port(port, intel_dsi->ports) 916 dpi_send_cmd(intel_dsi, SHUTDOWN, false, port); 917 drm_msleep(10); 918 } 919 } 920 921 static void intel_dsi_clear_device_ready(struct intel_encoder *encoder) 922 { 923 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 924 925 if (IS_GEMINILAKE(dev_priv)) 926 glk_dsi_clear_device_ready(encoder); 927 else 928 vlv_dsi_clear_device_ready(encoder); 929 } 930 931 static void intel_dsi_post_disable(struct intel_atomic_state *state, 932 struct intel_encoder *encoder, 933 const struct intel_crtc_state *old_crtc_state, 934 const struct drm_connector_state *old_conn_state) 935 { 936 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 937 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 938 enum port port; 939 u32 val; 940 941 drm_dbg_kms(&dev_priv->drm, "\n"); 942 943 if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) { 944 intel_crtc_vblank_off(old_crtc_state); 945 946 skl_scaler_disable(old_crtc_state); 947 } 948 949 if (is_vid_mode(intel_dsi)) { 950 for_each_dsi_port(port, intel_dsi->ports) 951 vlv_dsi_wait_for_fifo_empty(intel_dsi, port); 952 953 intel_dsi_port_disable(encoder); 954 usleep_range(2000, 5000); 955 } 956 957 intel_dsi_unprepare(encoder); 958 959 /* 960 * if disable packets are sent before sending shutdown packet then in 961 * some next enable sequence send turn on packet error is observed 962 */ 963 if (is_cmd_mode(intel_dsi)) 964 intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_TEAR_OFF); 965 intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_DISPLAY_OFF); 966 967 /* Transition to LP-00 */ 968 intel_dsi_clear_device_ready(encoder); 969 970 if (IS_BROXTON(dev_priv)) { 971 /* Power down DSI regulator to save power */ 972 intel_de_write(dev_priv, BXT_P_DSI_REGULATOR_CFG, STAP_SELECT); 973 intel_de_write(dev_priv, BXT_P_DSI_REGULATOR_TX_CTRL, 974 HS_IO_CTRL_SELECT); 975 976 /* Add MIPI IO reset programming for modeset */ 977 val = intel_de_read(dev_priv, BXT_P_CR_GT_DISP_PWRON); 978 intel_de_write(dev_priv, BXT_P_CR_GT_DISP_PWRON, 979 val & ~MIPIO_RST_CTRL); 980 } 981 982 if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) { 983 bxt_dsi_pll_disable(encoder); 984 } else { 985 u32 val; 986 987 vlv_dsi_pll_disable(encoder); 988 989 val = intel_de_read(dev_priv, DSPCLK_GATE_D(dev_priv)); 990 val &= ~DPOUNIT_CLOCK_GATE_DISABLE; 991 intel_de_write(dev_priv, DSPCLK_GATE_D(dev_priv), val); 992 } 993 994 /* Assert reset */ 995 intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_ASSERT_RESET); 996 997 drm_msleep(intel_dsi->panel_off_delay); 998 intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_POWER_OFF); 999 1000 intel_dsi->panel_power_off_time = ktime_get_boottime(); 1001 } 1002 1003 static void intel_dsi_shutdown(struct intel_encoder *encoder) 1004 { 1005 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 1006 1007 intel_dsi_wait_panel_power_cycle(intel_dsi); 1008 } 1009 1010 static bool intel_dsi_get_hw_state(struct intel_encoder *encoder, 1011 enum pipe *pipe) 1012 { 1013 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 1014 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 1015 intel_wakeref_t wakeref; 1016 enum port port; 1017 bool active = false; 1018 1019 drm_dbg_kms(&dev_priv->drm, "\n"); 1020 1021 wakeref = intel_display_power_get_if_enabled(dev_priv, 1022 encoder->power_domain); 1023 if (!wakeref) 1024 return false; 1025 1026 /* 1027 * On Broxton the PLL needs to be enabled with a valid divider 1028 * configuration, otherwise accessing DSI registers will hang the 1029 * machine. See BSpec North Display Engine registers/MIPI[BXT]. 1030 */ 1031 if ((IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) && 1032 !bxt_dsi_pll_is_enabled(dev_priv)) 1033 goto out_put_power; 1034 1035 /* XXX: this only works for one DSI output */ 1036 for_each_dsi_port(port, intel_dsi->ports) { 1037 i915_reg_t ctrl_reg = IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv) ? 1038 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port); 1039 bool enabled = intel_de_read(dev_priv, ctrl_reg) & DPI_ENABLE; 1040 1041 /* 1042 * Due to some hardware limitations on VLV/CHV, the DPI enable 1043 * bit in port C control register does not get set. As a 1044 * workaround, check pipe B conf instead. 1045 */ 1046 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) && 1047 port == PORT_C) 1048 enabled = intel_de_read(dev_priv, PIPECONF(PIPE_B)) & PIPECONF_ENABLE; 1049 1050 /* Try command mode if video mode not enabled */ 1051 if (!enabled) { 1052 u32 tmp = intel_de_read(dev_priv, 1053 MIPI_DSI_FUNC_PRG(port)); 1054 enabled = tmp & CMD_MODE_DATA_WIDTH_MASK; 1055 } 1056 1057 if (!enabled) 1058 continue; 1059 1060 if (!(intel_de_read(dev_priv, MIPI_DEVICE_READY(port)) & DEVICE_READY)) 1061 continue; 1062 1063 if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) { 1064 u32 tmp = intel_de_read(dev_priv, MIPI_CTRL(port)); 1065 tmp &= BXT_PIPE_SELECT_MASK; 1066 tmp >>= BXT_PIPE_SELECT_SHIFT; 1067 1068 if (drm_WARN_ON(&dev_priv->drm, tmp > PIPE_C)) 1069 continue; 1070 1071 *pipe = tmp; 1072 } else { 1073 *pipe = port == PORT_A ? PIPE_A : PIPE_B; 1074 } 1075 1076 active = true; 1077 break; 1078 } 1079 1080 out_put_power: 1081 intel_display_power_put(dev_priv, encoder->power_domain, wakeref); 1082 1083 return active; 1084 } 1085 1086 static void bxt_dsi_get_pipe_config(struct intel_encoder *encoder, 1087 struct intel_crtc_state *pipe_config) 1088 { 1089 struct drm_device *dev = encoder->base.dev; 1090 struct drm_i915_private *dev_priv = to_i915(dev); 1091 struct drm_display_mode *adjusted_mode = 1092 &pipe_config->hw.adjusted_mode; 1093 struct drm_display_mode *adjusted_mode_sw; 1094 struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc); 1095 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 1096 unsigned int lane_count = intel_dsi->lane_count; 1097 unsigned int bpp, fmt; 1098 enum port port; 1099 u16 hactive, hfp, hsync, hbp, vfp, vsync, vbp; 1100 u16 hfp_sw, hsync_sw, hbp_sw; 1101 u16 crtc_htotal_sw, crtc_hsync_start_sw, crtc_hsync_end_sw, 1102 crtc_hblank_start_sw, crtc_hblank_end_sw; 1103 1104 /* FIXME: hw readout should not depend on SW state */ 1105 adjusted_mode_sw = &crtc->config->hw.adjusted_mode; 1106 1107 /* 1108 * Atleast one port is active as encoder->get_config called only if 1109 * encoder->get_hw_state() returns true. 1110 */ 1111 for_each_dsi_port(port, intel_dsi->ports) { 1112 if (intel_de_read(dev_priv, BXT_MIPI_PORT_CTRL(port)) & DPI_ENABLE) 1113 break; 1114 } 1115 1116 fmt = intel_de_read(dev_priv, MIPI_DSI_FUNC_PRG(port)) & VID_MODE_FORMAT_MASK; 1117 bpp = mipi_dsi_pixel_format_to_bpp( 1118 pixel_format_from_register_bits(fmt)); 1119 1120 pipe_config->pipe_bpp = bdw_get_pipemisc_bpp(crtc); 1121 1122 /* Enable Frame time stamo based scanline reporting */ 1123 pipe_config->mode_flags |= 1124 I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP; 1125 1126 /* In terms of pixels */ 1127 adjusted_mode->crtc_hdisplay = 1128 intel_de_read(dev_priv, 1129 BXT_MIPI_TRANS_HACTIVE(port)); 1130 adjusted_mode->crtc_vdisplay = 1131 intel_de_read(dev_priv, 1132 BXT_MIPI_TRANS_VACTIVE(port)); 1133 adjusted_mode->crtc_vtotal = 1134 intel_de_read(dev_priv, 1135 BXT_MIPI_TRANS_VTOTAL(port)); 1136 1137 hactive = adjusted_mode->crtc_hdisplay; 1138 hfp = intel_de_read(dev_priv, MIPI_HFP_COUNT(port)); 1139 1140 /* 1141 * Meaningful for video mode non-burst sync pulse mode only, 1142 * can be zero for non-burst sync events and burst modes 1143 */ 1144 hsync = intel_de_read(dev_priv, MIPI_HSYNC_PADDING_COUNT(port)); 1145 hbp = intel_de_read(dev_priv, MIPI_HBP_COUNT(port)); 1146 1147 /* harizontal values are in terms of high speed byte clock */ 1148 hfp = pixels_from_txbyteclkhs(hfp, bpp, lane_count, 1149 intel_dsi->burst_mode_ratio); 1150 hsync = pixels_from_txbyteclkhs(hsync, bpp, lane_count, 1151 intel_dsi->burst_mode_ratio); 1152 hbp = pixels_from_txbyteclkhs(hbp, bpp, lane_count, 1153 intel_dsi->burst_mode_ratio); 1154 1155 if (intel_dsi->dual_link) { 1156 hfp *= 2; 1157 hsync *= 2; 1158 hbp *= 2; 1159 } 1160 1161 /* vertical values are in terms of lines */ 1162 vfp = intel_de_read(dev_priv, MIPI_VFP_COUNT(port)); 1163 vsync = intel_de_read(dev_priv, MIPI_VSYNC_PADDING_COUNT(port)); 1164 vbp = intel_de_read(dev_priv, MIPI_VBP_COUNT(port)); 1165 1166 adjusted_mode->crtc_htotal = hactive + hfp + hsync + hbp; 1167 adjusted_mode->crtc_hsync_start = hfp + adjusted_mode->crtc_hdisplay; 1168 adjusted_mode->crtc_hsync_end = hsync + adjusted_mode->crtc_hsync_start; 1169 adjusted_mode->crtc_hblank_start = adjusted_mode->crtc_hdisplay; 1170 adjusted_mode->crtc_hblank_end = adjusted_mode->crtc_htotal; 1171 1172 adjusted_mode->crtc_vsync_start = vfp + adjusted_mode->crtc_vdisplay; 1173 adjusted_mode->crtc_vsync_end = vsync + adjusted_mode->crtc_vsync_start; 1174 adjusted_mode->crtc_vblank_start = adjusted_mode->crtc_vdisplay; 1175 adjusted_mode->crtc_vblank_end = adjusted_mode->crtc_vtotal; 1176 1177 /* 1178 * In BXT DSI there is no regs programmed with few horizontal timings 1179 * in Pixels but txbyteclkhs.. So retrieval process adds some 1180 * ROUND_UP ERRORS in the process of PIXELS<==>txbyteclkhs. 1181 * Actually here for the given adjusted_mode, we are calculating the 1182 * value programmed to the port and then back to the horizontal timing 1183 * param in pixels. This is the expected value, including roundup errors 1184 * And if that is same as retrieved value from port, then 1185 * (HW state) adjusted_mode's horizontal timings are corrected to 1186 * match with SW state to nullify the errors. 1187 */ 1188 /* Calculating the value programmed to the Port register */ 1189 hfp_sw = adjusted_mode_sw->crtc_hsync_start - 1190 adjusted_mode_sw->crtc_hdisplay; 1191 hsync_sw = adjusted_mode_sw->crtc_hsync_end - 1192 adjusted_mode_sw->crtc_hsync_start; 1193 hbp_sw = adjusted_mode_sw->crtc_htotal - 1194 adjusted_mode_sw->crtc_hsync_end; 1195 1196 if (intel_dsi->dual_link) { 1197 hfp_sw /= 2; 1198 hsync_sw /= 2; 1199 hbp_sw /= 2; 1200 } 1201 1202 hfp_sw = txbyteclkhs(hfp_sw, bpp, lane_count, 1203 intel_dsi->burst_mode_ratio); 1204 hsync_sw = txbyteclkhs(hsync_sw, bpp, lane_count, 1205 intel_dsi->burst_mode_ratio); 1206 hbp_sw = txbyteclkhs(hbp_sw, bpp, lane_count, 1207 intel_dsi->burst_mode_ratio); 1208 1209 /* Reverse calculating the adjusted mode parameters from port reg vals*/ 1210 hfp_sw = pixels_from_txbyteclkhs(hfp_sw, bpp, lane_count, 1211 intel_dsi->burst_mode_ratio); 1212 hsync_sw = pixels_from_txbyteclkhs(hsync_sw, bpp, lane_count, 1213 intel_dsi->burst_mode_ratio); 1214 hbp_sw = pixels_from_txbyteclkhs(hbp_sw, bpp, lane_count, 1215 intel_dsi->burst_mode_ratio); 1216 1217 if (intel_dsi->dual_link) { 1218 hfp_sw *= 2; 1219 hsync_sw *= 2; 1220 hbp_sw *= 2; 1221 } 1222 1223 crtc_htotal_sw = adjusted_mode_sw->crtc_hdisplay + hfp_sw + 1224 hsync_sw + hbp_sw; 1225 crtc_hsync_start_sw = hfp_sw + adjusted_mode_sw->crtc_hdisplay; 1226 crtc_hsync_end_sw = hsync_sw + crtc_hsync_start_sw; 1227 crtc_hblank_start_sw = adjusted_mode_sw->crtc_hdisplay; 1228 crtc_hblank_end_sw = crtc_htotal_sw; 1229 1230 if (adjusted_mode->crtc_htotal == crtc_htotal_sw) 1231 adjusted_mode->crtc_htotal = adjusted_mode_sw->crtc_htotal; 1232 1233 if (adjusted_mode->crtc_hsync_start == crtc_hsync_start_sw) 1234 adjusted_mode->crtc_hsync_start = 1235 adjusted_mode_sw->crtc_hsync_start; 1236 1237 if (adjusted_mode->crtc_hsync_end == crtc_hsync_end_sw) 1238 adjusted_mode->crtc_hsync_end = 1239 adjusted_mode_sw->crtc_hsync_end; 1240 1241 if (adjusted_mode->crtc_hblank_start == crtc_hblank_start_sw) 1242 adjusted_mode->crtc_hblank_start = 1243 adjusted_mode_sw->crtc_hblank_start; 1244 1245 if (adjusted_mode->crtc_hblank_end == crtc_hblank_end_sw) 1246 adjusted_mode->crtc_hblank_end = 1247 adjusted_mode_sw->crtc_hblank_end; 1248 } 1249 1250 static void intel_dsi_get_config(struct intel_encoder *encoder, 1251 struct intel_crtc_state *pipe_config) 1252 { 1253 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 1254 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 1255 u32 pclk; 1256 1257 drm_dbg_kms(&dev_priv->drm, "\n"); 1258 1259 pipe_config->output_types |= BIT(INTEL_OUTPUT_DSI); 1260 1261 if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) { 1262 bxt_dsi_get_pipe_config(encoder, pipe_config); 1263 pclk = bxt_dsi_get_pclk(encoder, pipe_config); 1264 } else { 1265 pclk = vlv_dsi_get_pclk(encoder, pipe_config); 1266 } 1267 1268 pipe_config->port_clock = pclk; 1269 1270 /* FIXME definitely not right for burst/cmd mode/pixel overlap */ 1271 pipe_config->hw.adjusted_mode.crtc_clock = pclk; 1272 if (intel_dsi->dual_link) 1273 pipe_config->hw.adjusted_mode.crtc_clock *= 2; 1274 } 1275 1276 /* return txclkesc cycles in terms of divider and duration in us */ 1277 static u16 txclkesc(u32 divider, unsigned int us) 1278 { 1279 switch (divider) { 1280 case ESCAPE_CLOCK_DIVIDER_1: 1281 default: 1282 return 20 * us; 1283 case ESCAPE_CLOCK_DIVIDER_2: 1284 return 10 * us; 1285 case ESCAPE_CLOCK_DIVIDER_4: 1286 return 5 * us; 1287 } 1288 } 1289 1290 static void set_dsi_timings(struct drm_encoder *encoder, 1291 const struct drm_display_mode *adjusted_mode) 1292 { 1293 struct drm_device *dev = encoder->dev; 1294 struct drm_i915_private *dev_priv = to_i915(dev); 1295 struct intel_dsi *intel_dsi = enc_to_intel_dsi(to_intel_encoder(encoder)); 1296 enum port port; 1297 unsigned int bpp = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format); 1298 unsigned int lane_count = intel_dsi->lane_count; 1299 1300 u16 hactive, hfp, hsync, hbp, vfp, vsync, vbp; 1301 1302 hactive = adjusted_mode->crtc_hdisplay; 1303 hfp = adjusted_mode->crtc_hsync_start - adjusted_mode->crtc_hdisplay; 1304 hsync = adjusted_mode->crtc_hsync_end - adjusted_mode->crtc_hsync_start; 1305 hbp = adjusted_mode->crtc_htotal - adjusted_mode->crtc_hsync_end; 1306 1307 if (intel_dsi->dual_link) { 1308 hactive /= 2; 1309 if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK) 1310 hactive += intel_dsi->pixel_overlap; 1311 hfp /= 2; 1312 hsync /= 2; 1313 hbp /= 2; 1314 } 1315 1316 vfp = adjusted_mode->crtc_vsync_start - adjusted_mode->crtc_vdisplay; 1317 vsync = adjusted_mode->crtc_vsync_end - adjusted_mode->crtc_vsync_start; 1318 vbp = adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vsync_end; 1319 1320 /* horizontal values are in terms of high speed byte clock */ 1321 hactive = txbyteclkhs(hactive, bpp, lane_count, 1322 intel_dsi->burst_mode_ratio); 1323 hfp = txbyteclkhs(hfp, bpp, lane_count, intel_dsi->burst_mode_ratio); 1324 hsync = txbyteclkhs(hsync, bpp, lane_count, 1325 intel_dsi->burst_mode_ratio); 1326 hbp = txbyteclkhs(hbp, bpp, lane_count, intel_dsi->burst_mode_ratio); 1327 1328 for_each_dsi_port(port, intel_dsi->ports) { 1329 if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) { 1330 /* 1331 * Program hdisplay and vdisplay on MIPI transcoder. 1332 * This is different from calculated hactive and 1333 * vactive, as they are calculated per channel basis, 1334 * whereas these values should be based on resolution. 1335 */ 1336 intel_de_write(dev_priv, BXT_MIPI_TRANS_HACTIVE(port), 1337 adjusted_mode->crtc_hdisplay); 1338 intel_de_write(dev_priv, BXT_MIPI_TRANS_VACTIVE(port), 1339 adjusted_mode->crtc_vdisplay); 1340 intel_de_write(dev_priv, BXT_MIPI_TRANS_VTOTAL(port), 1341 adjusted_mode->crtc_vtotal); 1342 } 1343 1344 intel_de_write(dev_priv, MIPI_HACTIVE_AREA_COUNT(port), 1345 hactive); 1346 intel_de_write(dev_priv, MIPI_HFP_COUNT(port), hfp); 1347 1348 /* meaningful for video mode non-burst sync pulse mode only, 1349 * can be zero for non-burst sync events and burst modes */ 1350 intel_de_write(dev_priv, MIPI_HSYNC_PADDING_COUNT(port), 1351 hsync); 1352 intel_de_write(dev_priv, MIPI_HBP_COUNT(port), hbp); 1353 1354 /* vertical values are in terms of lines */ 1355 intel_de_write(dev_priv, MIPI_VFP_COUNT(port), vfp); 1356 intel_de_write(dev_priv, MIPI_VSYNC_PADDING_COUNT(port), 1357 vsync); 1358 intel_de_write(dev_priv, MIPI_VBP_COUNT(port), vbp); 1359 } 1360 } 1361 1362 static u32 pixel_format_to_reg(enum mipi_dsi_pixel_format fmt) 1363 { 1364 switch (fmt) { 1365 case MIPI_DSI_FMT_RGB888: 1366 return VID_MODE_FORMAT_RGB888; 1367 case MIPI_DSI_FMT_RGB666: 1368 return VID_MODE_FORMAT_RGB666; 1369 case MIPI_DSI_FMT_RGB666_PACKED: 1370 return VID_MODE_FORMAT_RGB666_PACKED; 1371 case MIPI_DSI_FMT_RGB565: 1372 return VID_MODE_FORMAT_RGB565; 1373 default: 1374 MISSING_CASE(fmt); 1375 return VID_MODE_FORMAT_RGB666; 1376 } 1377 } 1378 1379 static void intel_dsi_prepare(struct intel_encoder *intel_encoder, 1380 const struct intel_crtc_state *pipe_config) 1381 { 1382 struct drm_encoder *encoder = &intel_encoder->base; 1383 struct drm_device *dev = encoder->dev; 1384 struct drm_i915_private *dev_priv = to_i915(dev); 1385 struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc); 1386 struct intel_dsi *intel_dsi = enc_to_intel_dsi(to_intel_encoder(encoder)); 1387 const struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode; 1388 enum port port; 1389 unsigned int bpp = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format); 1390 u32 val, tmp; 1391 u16 mode_hdisplay; 1392 1393 drm_dbg_kms(&dev_priv->drm, "pipe %c\n", pipe_name(crtc->pipe)); 1394 1395 mode_hdisplay = adjusted_mode->crtc_hdisplay; 1396 1397 if (intel_dsi->dual_link) { 1398 mode_hdisplay /= 2; 1399 if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK) 1400 mode_hdisplay += intel_dsi->pixel_overlap; 1401 } 1402 1403 for_each_dsi_port(port, intel_dsi->ports) { 1404 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { 1405 /* 1406 * escape clock divider, 20MHz, shared for A and C. 1407 * device ready must be off when doing this! txclkesc? 1408 */ 1409 tmp = intel_de_read(dev_priv, MIPI_CTRL(PORT_A)); 1410 tmp &= ~ESCAPE_CLOCK_DIVIDER_MASK; 1411 intel_de_write(dev_priv, MIPI_CTRL(PORT_A), 1412 tmp | ESCAPE_CLOCK_DIVIDER_1); 1413 1414 /* read request priority is per pipe */ 1415 tmp = intel_de_read(dev_priv, MIPI_CTRL(port)); 1416 tmp &= ~READ_REQUEST_PRIORITY_MASK; 1417 intel_de_write(dev_priv, MIPI_CTRL(port), 1418 tmp | READ_REQUEST_PRIORITY_HIGH); 1419 } else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) { 1420 enum pipe pipe = crtc->pipe; 1421 1422 tmp = intel_de_read(dev_priv, MIPI_CTRL(port)); 1423 tmp &= ~BXT_PIPE_SELECT_MASK; 1424 1425 tmp |= BXT_PIPE_SELECT(pipe); 1426 intel_de_write(dev_priv, MIPI_CTRL(port), tmp); 1427 } 1428 1429 /* XXX: why here, why like this? handling in irq handler?! */ 1430 intel_de_write(dev_priv, MIPI_INTR_STAT(port), 0xffffffff); 1431 intel_de_write(dev_priv, MIPI_INTR_EN(port), 0xffffffff); 1432 1433 intel_de_write(dev_priv, MIPI_DPHY_PARAM(port), 1434 intel_dsi->dphy_reg); 1435 1436 intel_de_write(dev_priv, MIPI_DPI_RESOLUTION(port), 1437 adjusted_mode->crtc_vdisplay << VERTICAL_ADDRESS_SHIFT | mode_hdisplay << HORIZONTAL_ADDRESS_SHIFT); 1438 } 1439 1440 set_dsi_timings(encoder, adjusted_mode); 1441 1442 val = intel_dsi->lane_count << DATA_LANES_PRG_REG_SHIFT; 1443 if (is_cmd_mode(intel_dsi)) { 1444 val |= intel_dsi->channel << CMD_MODE_CHANNEL_NUMBER_SHIFT; 1445 val |= CMD_MODE_DATA_WIDTH_8_BIT; /* XXX */ 1446 } else { 1447 val |= intel_dsi->channel << VID_MODE_CHANNEL_NUMBER_SHIFT; 1448 val |= pixel_format_to_reg(intel_dsi->pixel_format); 1449 } 1450 1451 tmp = 0; 1452 if (intel_dsi->eotp_pkt == 0) 1453 tmp |= EOT_DISABLE; 1454 if (intel_dsi->clock_stop) 1455 tmp |= CLOCKSTOP; 1456 1457 if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) { 1458 tmp |= BXT_DPHY_DEFEATURE_EN; 1459 if (!is_cmd_mode(intel_dsi)) 1460 tmp |= BXT_DEFEATURE_DPI_FIFO_CTR; 1461 } 1462 1463 for_each_dsi_port(port, intel_dsi->ports) { 1464 intel_de_write(dev_priv, MIPI_DSI_FUNC_PRG(port), val); 1465 1466 /* timeouts for recovery. one frame IIUC. if counter expires, 1467 * EOT and stop state. */ 1468 1469 /* 1470 * In burst mode, value greater than one DPI line Time in byte 1471 * clock (txbyteclkhs) To timeout this timer 1+ of the above 1472 * said value is recommended. 1473 * 1474 * In non-burst mode, Value greater than one DPI frame time in 1475 * byte clock(txbyteclkhs) To timeout this timer 1+ of the above 1476 * said value is recommended. 1477 * 1478 * In DBI only mode, value greater than one DBI frame time in 1479 * byte clock(txbyteclkhs) To timeout this timer 1+ of the above 1480 * said value is recommended. 1481 */ 1482 1483 if (is_vid_mode(intel_dsi) && 1484 intel_dsi->video_mode == BURST_MODE) { 1485 intel_de_write(dev_priv, MIPI_HS_TX_TIMEOUT(port), 1486 txbyteclkhs(adjusted_mode->crtc_htotal, bpp, intel_dsi->lane_count, intel_dsi->burst_mode_ratio) + 1); 1487 } else { 1488 intel_de_write(dev_priv, MIPI_HS_TX_TIMEOUT(port), 1489 txbyteclkhs(adjusted_mode->crtc_vtotal * adjusted_mode->crtc_htotal, bpp, intel_dsi->lane_count, intel_dsi->burst_mode_ratio) + 1); 1490 } 1491 intel_de_write(dev_priv, MIPI_LP_RX_TIMEOUT(port), 1492 intel_dsi->lp_rx_timeout); 1493 intel_de_write(dev_priv, MIPI_TURN_AROUND_TIMEOUT(port), 1494 intel_dsi->turn_arnd_val); 1495 intel_de_write(dev_priv, MIPI_DEVICE_RESET_TIMER(port), 1496 intel_dsi->rst_timer_val); 1497 1498 /* dphy stuff */ 1499 1500 /* in terms of low power clock */ 1501 intel_de_write(dev_priv, MIPI_INIT_COUNT(port), 1502 txclkesc(intel_dsi->escape_clk_div, 100)); 1503 1504 if ((IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) && 1505 !intel_dsi->dual_link) { 1506 /* 1507 * BXT spec says write MIPI_INIT_COUNT for 1508 * both the ports, even if only one is 1509 * getting used. So write the other port 1510 * if not in dual link mode. 1511 */ 1512 intel_de_write(dev_priv, 1513 MIPI_INIT_COUNT(port == PORT_A ? PORT_C : PORT_A), 1514 intel_dsi->init_count); 1515 } 1516 1517 /* recovery disables */ 1518 intel_de_write(dev_priv, MIPI_EOT_DISABLE(port), tmp); 1519 1520 /* in terms of low power clock */ 1521 intel_de_write(dev_priv, MIPI_INIT_COUNT(port), 1522 intel_dsi->init_count); 1523 1524 /* in terms of txbyteclkhs. actual high to low switch + 1525 * MIPI_STOP_STATE_STALL * MIPI_LP_BYTECLK. 1526 * 1527 * XXX: write MIPI_STOP_STATE_STALL? 1528 */ 1529 intel_de_write(dev_priv, MIPI_HIGH_LOW_SWITCH_COUNT(port), 1530 intel_dsi->hs_to_lp_count); 1531 1532 /* XXX: low power clock equivalence in terms of byte clock. 1533 * the number of byte clocks occupied in one low power clock. 1534 * based on txbyteclkhs and txclkesc. 1535 * txclkesc time / txbyteclk time * (105 + MIPI_STOP_STATE_STALL 1536 * ) / 105.??? 1537 */ 1538 intel_de_write(dev_priv, MIPI_LP_BYTECLK(port), 1539 intel_dsi->lp_byte_clk); 1540 1541 if (IS_GEMINILAKE(dev_priv)) { 1542 intel_de_write(dev_priv, MIPI_TLPX_TIME_COUNT(port), 1543 intel_dsi->lp_byte_clk); 1544 /* Shadow of DPHY reg */ 1545 intel_de_write(dev_priv, MIPI_CLK_LANE_TIMING(port), 1546 intel_dsi->dphy_reg); 1547 } 1548 1549 /* the bw essential for transmitting 16 long packets containing 1550 * 252 bytes meant for dcs write memory command is programmed in 1551 * this register in terms of byte clocks. based on dsi transfer 1552 * rate and the number of lanes configured the time taken to 1553 * transmit 16 long packets in a dsi stream varies. */ 1554 intel_de_write(dev_priv, MIPI_DBI_BW_CTRL(port), 1555 intel_dsi->bw_timer); 1556 1557 intel_de_write(dev_priv, MIPI_CLK_LANE_SWITCH_TIME_CNT(port), 1558 intel_dsi->clk_lp_to_hs_count << LP_HS_SSW_CNT_SHIFT | intel_dsi->clk_hs_to_lp_count << HS_LP_PWR_SW_CNT_SHIFT); 1559 1560 if (is_vid_mode(intel_dsi)) { 1561 u32 fmt = intel_dsi->video_frmt_cfg_bits | IP_TG_CONFIG; 1562 1563 /* 1564 * Some panels might have resolution which is not a 1565 * multiple of 64 like 1366 x 768. Enable RANDOM 1566 * resolution support for such panels by default. 1567 */ 1568 fmt |= RANDOM_DPI_DISPLAY_RESOLUTION; 1569 1570 switch (intel_dsi->video_mode) { 1571 default: 1572 MISSING_CASE(intel_dsi->video_mode); 1573 fallthrough; 1574 case NON_BURST_SYNC_EVENTS: 1575 fmt |= VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS; 1576 break; 1577 case NON_BURST_SYNC_PULSE: 1578 fmt |= VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE; 1579 break; 1580 case BURST_MODE: 1581 fmt |= VIDEO_MODE_BURST; 1582 break; 1583 } 1584 1585 intel_de_write(dev_priv, MIPI_VIDEO_MODE_FORMAT(port), fmt); 1586 } 1587 } 1588 } 1589 1590 static void intel_dsi_unprepare(struct intel_encoder *encoder) 1591 { 1592 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 1593 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 1594 enum port port; 1595 u32 val; 1596 1597 if (IS_GEMINILAKE(dev_priv)) 1598 return; 1599 1600 for_each_dsi_port(port, intel_dsi->ports) { 1601 /* Panel commands can be sent when clock is in LP11 */ 1602 intel_de_write(dev_priv, MIPI_DEVICE_READY(port), 0x0); 1603 1604 if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) 1605 bxt_dsi_reset_clocks(encoder, port); 1606 else 1607 vlv_dsi_reset_clocks(encoder, port); 1608 intel_de_write(dev_priv, MIPI_EOT_DISABLE(port), CLOCKSTOP); 1609 1610 val = intel_de_read(dev_priv, MIPI_DSI_FUNC_PRG(port)); 1611 val &= ~VID_MODE_FORMAT_MASK; 1612 intel_de_write(dev_priv, MIPI_DSI_FUNC_PRG(port), val); 1613 1614 intel_de_write(dev_priv, MIPI_DEVICE_READY(port), 0x1); 1615 } 1616 } 1617 1618 static void intel_dsi_encoder_destroy(struct drm_encoder *encoder) 1619 { 1620 struct intel_dsi *intel_dsi = enc_to_intel_dsi(to_intel_encoder(encoder)); 1621 1622 intel_dsi_vbt_gpio_cleanup(intel_dsi); 1623 intel_encoder_destroy(encoder); 1624 } 1625 1626 static const struct drm_encoder_funcs intel_dsi_funcs = { 1627 .destroy = intel_dsi_encoder_destroy, 1628 }; 1629 1630 static const struct drm_connector_helper_funcs intel_dsi_connector_helper_funcs = { 1631 .get_modes = intel_dsi_get_modes, 1632 .mode_valid = intel_dsi_mode_valid, 1633 .atomic_check = intel_digital_connector_atomic_check, 1634 }; 1635 1636 static const struct drm_connector_funcs intel_dsi_connector_funcs = { 1637 .detect = intel_panel_detect, 1638 .late_register = intel_connector_register, 1639 .early_unregister = intel_connector_unregister, 1640 .destroy = intel_connector_destroy, 1641 .fill_modes = drm_helper_probe_single_connector_modes, 1642 .atomic_get_property = intel_digital_connector_atomic_get_property, 1643 .atomic_set_property = intel_digital_connector_atomic_set_property, 1644 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, 1645 .atomic_duplicate_state = intel_digital_connector_duplicate_state, 1646 }; 1647 1648 static void vlv_dsi_add_properties(struct intel_connector *connector) 1649 { 1650 struct drm_i915_private *dev_priv = to_i915(connector->base.dev); 1651 const struct drm_display_mode *fixed_mode = 1652 intel_panel_preferred_fixed_mode(connector); 1653 u32 allowed_scalers; 1654 1655 allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) | BIT(DRM_MODE_SCALE_FULLSCREEN); 1656 if (!HAS_GMCH(dev_priv)) 1657 allowed_scalers |= BIT(DRM_MODE_SCALE_CENTER); 1658 1659 drm_connector_attach_scaling_mode_property(&connector->base, 1660 allowed_scalers); 1661 1662 connector->base.state->scaling_mode = DRM_MODE_SCALE_ASPECT; 1663 1664 drm_connector_set_panel_orientation_with_quirk(&connector->base, 1665 intel_dsi_get_panel_orientation(connector), 1666 fixed_mode->hdisplay, 1667 fixed_mode->vdisplay); 1668 } 1669 1670 #define NS_KHZ_RATIO 1000000 1671 1672 #define PREPARE_CNT_MAX 0x3F 1673 #define EXIT_ZERO_CNT_MAX 0x3F 1674 #define CLK_ZERO_CNT_MAX 0xFF 1675 #define TRAIL_CNT_MAX 0x1F 1676 1677 static void vlv_dphy_param_init(struct intel_dsi *intel_dsi) 1678 { 1679 struct drm_device *dev = intel_dsi->base.base.dev; 1680 struct drm_i915_private *dev_priv = to_i915(dev); 1681 struct intel_connector *connector = intel_dsi->attached_connector; 1682 struct mipi_config *mipi_config = connector->panel.vbt.dsi.config; 1683 u32 tlpx_ns, extra_byte_count, tlpx_ui; 1684 u32 ui_num, ui_den; 1685 u32 prepare_cnt, exit_zero_cnt, clk_zero_cnt, trail_cnt; 1686 u32 ths_prepare_ns, tclk_trail_ns; 1687 u32 tclk_prepare_clkzero, ths_prepare_hszero; 1688 u32 lp_to_hs_switch, hs_to_lp_switch; 1689 u32 mul; 1690 1691 tlpx_ns = intel_dsi_tlpx_ns(intel_dsi); 1692 1693 switch (intel_dsi->lane_count) { 1694 case 1: 1695 case 2: 1696 extra_byte_count = 2; 1697 break; 1698 case 3: 1699 extra_byte_count = 4; 1700 break; 1701 case 4: 1702 default: 1703 extra_byte_count = 3; 1704 break; 1705 } 1706 1707 /* in Kbps */ 1708 ui_num = NS_KHZ_RATIO; 1709 ui_den = intel_dsi_bitrate(intel_dsi); 1710 1711 tclk_prepare_clkzero = mipi_config->tclk_prepare_clkzero; 1712 ths_prepare_hszero = mipi_config->ths_prepare_hszero; 1713 1714 /* 1715 * B060 1716 * LP byte clock = TLPX/ (8UI) 1717 */ 1718 intel_dsi->lp_byte_clk = DIV_ROUND_UP(tlpx_ns * ui_den, 8 * ui_num); 1719 1720 /* DDR clock period = 2 * UI 1721 * UI(sec) = 1/(bitrate * 10^3) (bitrate is in KHZ) 1722 * UI(nsec) = 10^6 / bitrate 1723 * DDR clock period (nsec) = 2 * UI = (2 * 10^6)/ bitrate 1724 * DDR clock count = ns_value / DDR clock period 1725 * 1726 * For GEMINILAKE dphy_param_reg will be programmed in terms of 1727 * HS byte clock count for other platform in HS ddr clock count 1728 */ 1729 mul = IS_GEMINILAKE(dev_priv) ? 8 : 2; 1730 ths_prepare_ns = max(mipi_config->ths_prepare, 1731 mipi_config->tclk_prepare); 1732 1733 /* prepare count */ 1734 prepare_cnt = DIV_ROUND_UP(ths_prepare_ns * ui_den, ui_num * mul); 1735 1736 if (prepare_cnt > PREPARE_CNT_MAX) { 1737 drm_dbg_kms(&dev_priv->drm, "prepare count too high %u\n", 1738 prepare_cnt); 1739 prepare_cnt = PREPARE_CNT_MAX; 1740 } 1741 1742 /* exit zero count */ 1743 exit_zero_cnt = DIV_ROUND_UP( 1744 (ths_prepare_hszero - ths_prepare_ns) * ui_den, 1745 ui_num * mul 1746 ); 1747 1748 /* 1749 * Exit zero is unified val ths_zero and ths_exit 1750 * minimum value for ths_exit = 110ns 1751 * min (exit_zero_cnt * 2) = 110/UI 1752 * exit_zero_cnt = 55/UI 1753 */ 1754 if (exit_zero_cnt < (55 * ui_den / ui_num) && (55 * ui_den) % ui_num) 1755 exit_zero_cnt += 1; 1756 1757 if (exit_zero_cnt > EXIT_ZERO_CNT_MAX) { 1758 drm_dbg_kms(&dev_priv->drm, "exit zero count too high %u\n", 1759 exit_zero_cnt); 1760 exit_zero_cnt = EXIT_ZERO_CNT_MAX; 1761 } 1762 1763 /* clk zero count */ 1764 clk_zero_cnt = DIV_ROUND_UP( 1765 (tclk_prepare_clkzero - ths_prepare_ns) 1766 * ui_den, ui_num * mul); 1767 1768 if (clk_zero_cnt > CLK_ZERO_CNT_MAX) { 1769 drm_dbg_kms(&dev_priv->drm, "clock zero count too high %u\n", 1770 clk_zero_cnt); 1771 clk_zero_cnt = CLK_ZERO_CNT_MAX; 1772 } 1773 1774 /* trail count */ 1775 tclk_trail_ns = max(mipi_config->tclk_trail, mipi_config->ths_trail); 1776 trail_cnt = DIV_ROUND_UP(tclk_trail_ns * ui_den, ui_num * mul); 1777 1778 if (trail_cnt > TRAIL_CNT_MAX) { 1779 drm_dbg_kms(&dev_priv->drm, "trail count too high %u\n", 1780 trail_cnt); 1781 trail_cnt = TRAIL_CNT_MAX; 1782 } 1783 1784 /* B080 */ 1785 intel_dsi->dphy_reg = exit_zero_cnt << 24 | trail_cnt << 16 | 1786 clk_zero_cnt << 8 | prepare_cnt; 1787 1788 /* 1789 * LP to HS switch count = 4TLPX + PREP_COUNT * mul + EXIT_ZERO_COUNT * 1790 * mul + 10UI + Extra Byte Count 1791 * 1792 * HS to LP switch count = THS-TRAIL + 2TLPX + Extra Byte Count 1793 * Extra Byte Count is calculated according to number of lanes. 1794 * High Low Switch Count is the Max of LP to HS and 1795 * HS to LP switch count 1796 * 1797 */ 1798 tlpx_ui = DIV_ROUND_UP(tlpx_ns * ui_den, ui_num); 1799 1800 /* B044 */ 1801 /* FIXME: 1802 * The comment above does not match with the code */ 1803 lp_to_hs_switch = DIV_ROUND_UP(4 * tlpx_ui + prepare_cnt * mul + 1804 exit_zero_cnt * mul + 10, 8); 1805 1806 hs_to_lp_switch = DIV_ROUND_UP(mipi_config->ths_trail + 2 * tlpx_ui, 8); 1807 1808 intel_dsi->hs_to_lp_count = max(lp_to_hs_switch, hs_to_lp_switch); 1809 intel_dsi->hs_to_lp_count += extra_byte_count; 1810 1811 /* B088 */ 1812 /* LP -> HS for clock lanes 1813 * LP clk sync + LP11 + LP01 + tclk_prepare + tclk_zero + 1814 * extra byte count 1815 * 2TPLX + 1TLPX + 1 TPLX(in ns) + prepare_cnt * 2 + clk_zero_cnt * 1816 * 2(in UI) + extra byte count 1817 * In byteclks = (4TLPX + prepare_cnt * 2 + clk_zero_cnt *2 (in UI)) / 1818 * 8 + extra byte count 1819 */ 1820 intel_dsi->clk_lp_to_hs_count = 1821 DIV_ROUND_UP( 1822 4 * tlpx_ui + prepare_cnt * 2 + 1823 clk_zero_cnt * 2, 1824 8); 1825 1826 intel_dsi->clk_lp_to_hs_count += extra_byte_count; 1827 1828 /* HS->LP for Clock Lanes 1829 * Low Power clock synchronisations + 1Tx byteclk + tclk_trail + 1830 * Extra byte count 1831 * 2TLPX + 8UI + (trail_count*2)(in UI) + Extra byte count 1832 * In byteclks = (2*TLpx(in UI) + trail_count*2 +8)(in UI)/8 + 1833 * Extra byte count 1834 */ 1835 intel_dsi->clk_hs_to_lp_count = 1836 DIV_ROUND_UP(2 * tlpx_ui + trail_cnt * 2 + 8, 1837 8); 1838 intel_dsi->clk_hs_to_lp_count += extra_byte_count; 1839 1840 intel_dsi_log_params(intel_dsi); 1841 } 1842 1843 void vlv_dsi_init(struct drm_i915_private *dev_priv) 1844 { 1845 struct drm_device *dev = &dev_priv->drm; 1846 struct intel_dsi *intel_dsi; 1847 struct intel_encoder *intel_encoder; 1848 struct drm_encoder *encoder; 1849 struct intel_connector *intel_connector; 1850 struct drm_connector *connector; 1851 struct drm_display_mode *current_mode; 1852 enum port port; 1853 enum pipe pipe; 1854 1855 drm_dbg_kms(&dev_priv->drm, "\n"); 1856 1857 /* There is no detection method for MIPI so rely on VBT */ 1858 if (!intel_bios_is_dsi_present(dev_priv, &port)) 1859 return; 1860 1861 if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) 1862 dev_priv->display.dsi.mmio_base = BXT_MIPI_BASE; 1863 else 1864 dev_priv->display.dsi.mmio_base = VLV_MIPI_BASE; 1865 1866 intel_dsi = kzalloc(sizeof(*intel_dsi), GFP_KERNEL); 1867 if (!intel_dsi) 1868 return; 1869 1870 intel_connector = intel_connector_alloc(); 1871 if (!intel_connector) { 1872 kfree(intel_dsi); 1873 return; 1874 } 1875 1876 intel_encoder = &intel_dsi->base; 1877 encoder = &intel_encoder->base; 1878 intel_dsi->attached_connector = intel_connector; 1879 1880 connector = &intel_connector->base; 1881 1882 drm_encoder_init(dev, encoder, &intel_dsi_funcs, DRM_MODE_ENCODER_DSI, 1883 "DSI %c", port_name(port)); 1884 1885 intel_encoder->compute_config = intel_dsi_compute_config; 1886 intel_encoder->pre_enable = intel_dsi_pre_enable; 1887 if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) 1888 intel_encoder->enable = bxt_dsi_enable; 1889 intel_encoder->disable = intel_dsi_disable; 1890 intel_encoder->post_disable = intel_dsi_post_disable; 1891 intel_encoder->get_hw_state = intel_dsi_get_hw_state; 1892 intel_encoder->get_config = intel_dsi_get_config; 1893 intel_encoder->update_pipe = intel_backlight_update; 1894 intel_encoder->shutdown = intel_dsi_shutdown; 1895 1896 intel_connector->get_hw_state = intel_connector_get_hw_state; 1897 1898 intel_encoder->port = port; 1899 intel_encoder->type = INTEL_OUTPUT_DSI; 1900 intel_encoder->power_domain = POWER_DOMAIN_PORT_DSI; 1901 intel_encoder->cloneable = 0; 1902 1903 /* 1904 * On BYT/CHV, pipe A maps to MIPI DSI port A, pipe B maps to MIPI DSI 1905 * port C. BXT isn't limited like this. 1906 */ 1907 if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) 1908 intel_encoder->pipe_mask = ~0; 1909 else if (port == PORT_A) 1910 intel_encoder->pipe_mask = BIT(PIPE_A); 1911 else 1912 intel_encoder->pipe_mask = BIT(PIPE_B); 1913 1914 intel_dsi->panel_power_off_time = ktime_get_boottime(); 1915 1916 intel_bios_init_panel_late(dev_priv, &intel_connector->panel, NULL, NULL); 1917 1918 if (intel_connector->panel.vbt.dsi.config->dual_link) 1919 intel_dsi->ports = BIT(PORT_A) | BIT(PORT_C); 1920 else 1921 intel_dsi->ports = BIT(port); 1922 1923 if (drm_WARN_ON(&dev_priv->drm, intel_connector->panel.vbt.dsi.bl_ports & ~intel_dsi->ports)) 1924 intel_connector->panel.vbt.dsi.bl_ports &= intel_dsi->ports; 1925 1926 if (drm_WARN_ON(&dev_priv->drm, intel_connector->panel.vbt.dsi.cabc_ports & ~intel_dsi->ports)) 1927 intel_connector->panel.vbt.dsi.cabc_ports &= intel_dsi->ports; 1928 1929 /* Create a DSI host (and a device) for each port. */ 1930 for_each_dsi_port(port, intel_dsi->ports) { 1931 struct intel_dsi_host *host; 1932 1933 host = intel_dsi_host_init(intel_dsi, &intel_dsi_host_ops, 1934 port); 1935 if (!host) 1936 goto err; 1937 1938 intel_dsi->dsi_hosts[port] = host; 1939 } 1940 1941 if (!intel_dsi_vbt_init(intel_dsi, MIPI_DSI_GENERIC_PANEL_ID)) { 1942 drm_dbg_kms(&dev_priv->drm, "no device found\n"); 1943 goto err; 1944 } 1945 1946 /* Use clock read-back from current hw-state for fastboot */ 1947 current_mode = intel_encoder_current_mode(intel_encoder); 1948 if (current_mode) { 1949 drm_dbg_kms(&dev_priv->drm, "Calculated pclk %d GOP %d\n", 1950 intel_dsi->pclk, current_mode->clock); 1951 if (intel_fuzzy_clock_check(intel_dsi->pclk, 1952 current_mode->clock)) { 1953 drm_dbg_kms(&dev_priv->drm, "Using GOP pclk\n"); 1954 intel_dsi->pclk = current_mode->clock; 1955 } 1956 1957 kfree(current_mode); 1958 } 1959 1960 vlv_dphy_param_init(intel_dsi); 1961 1962 intel_dsi_vbt_gpio_init(intel_dsi, 1963 intel_dsi_get_hw_state(intel_encoder, &pipe)); 1964 1965 drm_connector_init(dev, connector, &intel_dsi_connector_funcs, 1966 DRM_MODE_CONNECTOR_DSI); 1967 1968 drm_connector_helper_add(connector, &intel_dsi_connector_helper_funcs); 1969 1970 connector->display_info.subpixel_order = SubPixelHorizontalRGB; /*XXX*/ 1971 connector->interlace_allowed = false; 1972 connector->doublescan_allowed = false; 1973 1974 intel_connector_attach_encoder(intel_connector, intel_encoder); 1975 1976 mutex_lock(&dev->mode_config.mutex); 1977 intel_panel_add_vbt_lfp_fixed_mode(intel_connector); 1978 mutex_unlock(&dev->mode_config.mutex); 1979 1980 if (!intel_panel_preferred_fixed_mode(intel_connector)) { 1981 drm_dbg_kms(&dev_priv->drm, "no fixed mode\n"); 1982 goto err_cleanup_connector; 1983 } 1984 1985 intel_panel_init(intel_connector); 1986 1987 intel_backlight_setup(intel_connector, INVALID_PIPE); 1988 1989 vlv_dsi_add_properties(intel_connector); 1990 1991 return; 1992 1993 err_cleanup_connector: 1994 drm_connector_cleanup(&intel_connector->base); 1995 err: 1996 drm_encoder_cleanup(&intel_encoder->base); 1997 kfree(intel_dsi); 1998 kfree(intel_connector); 1999 } 2000