1c349dbc7Sjsg // SPDX-License-Identifier: MIT
2c349dbc7Sjsg /*
3c349dbc7Sjsg * Copyright © 2018 Intel Corporation
4c349dbc7Sjsg *
5c349dbc7Sjsg * Author: Gaurav K Singh <gaurav.k.singh@intel.com>
6c349dbc7Sjsg * Manasi Navare <manasi.d.navare@intel.com>
7c349dbc7Sjsg */
85ca02815Sjsg #include <linux/limits.h>
91bb76ff1Sjsg
101bb76ff1Sjsg #include <drm/display/drm_dsc_helper.h>
111bb76ff1Sjsg
12c349dbc7Sjsg #include "i915_drv.h"
13*f005ef32Sjsg #include "i915_reg.h"
141bb76ff1Sjsg #include "intel_crtc.h"
155ca02815Sjsg #include "intel_de.h"
16c349dbc7Sjsg #include "intel_display_types.h"
17c349dbc7Sjsg #include "intel_dsi.h"
185ca02815Sjsg #include "intel_qp_tables.h"
191bb76ff1Sjsg #include "intel_vdsc.h"
20*f005ef32Sjsg #include "intel_vdsc_regs.h"
21c349dbc7Sjsg
intel_dsc_source_support(const struct intel_crtc_state * crtc_state)225ca02815Sjsg bool intel_dsc_source_support(const struct intel_crtc_state *crtc_state)
23c349dbc7Sjsg {
24c349dbc7Sjsg const struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
255ca02815Sjsg struct drm_i915_private *i915 = to_i915(crtc->base.dev);
26c349dbc7Sjsg enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
27c349dbc7Sjsg
28*f005ef32Sjsg if (!HAS_DSC(i915))
29c349dbc7Sjsg return false;
30c349dbc7Sjsg
31*f005ef32Sjsg if (DISPLAY_VER(i915) == 11 && cpu_transcoder == TRANSCODER_A)
32c349dbc7Sjsg return false;
33*f005ef32Sjsg
34*f005ef32Sjsg return true;
35c349dbc7Sjsg }
36c349dbc7Sjsg
is_pipe_dsc(struct intel_crtc * crtc,enum transcoder cpu_transcoder)371bb76ff1Sjsg static bool is_pipe_dsc(struct intel_crtc *crtc, enum transcoder cpu_transcoder)
38c349dbc7Sjsg {
391bb76ff1Sjsg struct drm_i915_private *i915 = to_i915(crtc->base.dev);
40c349dbc7Sjsg
415ca02815Sjsg if (DISPLAY_VER(i915) >= 12)
42c349dbc7Sjsg return true;
43c349dbc7Sjsg
44c349dbc7Sjsg if (cpu_transcoder == TRANSCODER_EDP ||
45c349dbc7Sjsg cpu_transcoder == TRANSCODER_DSI_0 ||
46c349dbc7Sjsg cpu_transcoder == TRANSCODER_DSI_1)
47c349dbc7Sjsg return false;
48c349dbc7Sjsg
49c349dbc7Sjsg /* There's no pipe A DSC engine on ICL */
50c349dbc7Sjsg drm_WARN_ON(&i915->drm, crtc->pipe == PIPE_A);
51c349dbc7Sjsg
52c349dbc7Sjsg return true;
53c349dbc7Sjsg }
54c349dbc7Sjsg
555ca02815Sjsg static void
intel_vdsc_set_min_max_qp(struct drm_dsc_config * vdsc_cfg,int buf,int bpp)56*f005ef32Sjsg intel_vdsc_set_min_max_qp(struct drm_dsc_config *vdsc_cfg, int buf,
57*f005ef32Sjsg int bpp)
58*f005ef32Sjsg {
59*f005ef32Sjsg int bpc = vdsc_cfg->bits_per_component;
60*f005ef32Sjsg
61*f005ef32Sjsg /* Read range_minqp and range_max_qp from qp tables */
62*f005ef32Sjsg vdsc_cfg->rc_range_params[buf].range_min_qp =
63*f005ef32Sjsg intel_lookup_range_min_qp(bpc, buf, bpp, vdsc_cfg->native_420);
64*f005ef32Sjsg vdsc_cfg->rc_range_params[buf].range_max_qp =
65*f005ef32Sjsg intel_lookup_range_max_qp(bpc, buf, bpp, vdsc_cfg->native_420);
66*f005ef32Sjsg }
67*f005ef32Sjsg
68*f005ef32Sjsg /*
69*f005ef32Sjsg * We are using the method provided in DSC 1.2a C-Model in codec_main.c
70*f005ef32Sjsg * Above method use a common formula to derive values for any combination of DSC
71*f005ef32Sjsg * variables. The formula approach may yield slight differences in the derived PPS
72*f005ef32Sjsg * parameters from the original parameter sets. These differences are not consequential
73*f005ef32Sjsg * to the coding performance because all parameter sets have been shown to produce
74*f005ef32Sjsg * visually lossless quality (provides the same PPS values as
75*f005ef32Sjsg * DSCParameterValuesVESA V1-2 spreadsheet).
76*f005ef32Sjsg */
77*f005ef32Sjsg static void
calculate_rc_params(struct drm_dsc_config * vdsc_cfg)78*f005ef32Sjsg calculate_rc_params(struct drm_dsc_config *vdsc_cfg)
795ca02815Sjsg {
805ca02815Sjsg int bpc = vdsc_cfg->bits_per_component;
815ca02815Sjsg int bpp = vdsc_cfg->bits_per_pixel >> 4;
82*f005ef32Sjsg int qp_bpc_modifier = (bpc - 8) * 2;
83*f005ef32Sjsg u32 res, buf_i, bpp_i;
84*f005ef32Sjsg
85*f005ef32Sjsg if (vdsc_cfg->slice_height >= 8)
86*f005ef32Sjsg vdsc_cfg->first_line_bpg_offset =
87*f005ef32Sjsg 12 + DIV_ROUND_UP((9 * min(34, vdsc_cfg->slice_height - 8)), 100);
88*f005ef32Sjsg else
89*f005ef32Sjsg vdsc_cfg->first_line_bpg_offset = 2 * (vdsc_cfg->slice_height - 1);
90*f005ef32Sjsg
91*f005ef32Sjsg /*
92*f005ef32Sjsg * According to DSC 1.2 spec in Section 4.1 if native_420 is set:
93*f005ef32Sjsg * -second_line_bpg_offset is 12 in general and equal to 2*(slice_height-1) if slice
94*f005ef32Sjsg * height < 8.
95*f005ef32Sjsg * -second_line_offset_adj is 512 as shown by emperical values to yield best chroma
96*f005ef32Sjsg * preservation in second line.
97*f005ef32Sjsg * -nsl_bpg_offset is calculated as second_line_offset/slice_height -1 then rounded
98*f005ef32Sjsg * up to 16 fractional bits, we left shift second line offset by 11 to preserve 11
99*f005ef32Sjsg * fractional bits.
100*f005ef32Sjsg */
101*f005ef32Sjsg if (vdsc_cfg->native_420) {
102*f005ef32Sjsg if (vdsc_cfg->slice_height >= 8)
103*f005ef32Sjsg vdsc_cfg->second_line_bpg_offset = 12;
104*f005ef32Sjsg else
105*f005ef32Sjsg vdsc_cfg->second_line_bpg_offset =
106*f005ef32Sjsg 2 * (vdsc_cfg->slice_height - 1);
107*f005ef32Sjsg
108*f005ef32Sjsg vdsc_cfg->second_line_offset_adj = 512;
109*f005ef32Sjsg vdsc_cfg->nsl_bpg_offset = DIV_ROUND_UP(vdsc_cfg->second_line_bpg_offset << 11,
110*f005ef32Sjsg vdsc_cfg->slice_height - 1);
111*f005ef32Sjsg }
112*f005ef32Sjsg
113*f005ef32Sjsg /* Our hw supports only 444 modes as of today */
114*f005ef32Sjsg if (bpp >= 12)
115*f005ef32Sjsg vdsc_cfg->initial_offset = 2048;
116*f005ef32Sjsg else if (bpp >= 10)
117*f005ef32Sjsg vdsc_cfg->initial_offset = 5632 - DIV_ROUND_UP(((bpp - 10) * 3584), 2);
118*f005ef32Sjsg else if (bpp >= 8)
119*f005ef32Sjsg vdsc_cfg->initial_offset = 6144 - DIV_ROUND_UP(((bpp - 8) * 512), 2);
120*f005ef32Sjsg else
121*f005ef32Sjsg vdsc_cfg->initial_offset = 6144;
122*f005ef32Sjsg
123*f005ef32Sjsg /* initial_xmit_delay = rc_model_size/2/compression_bpp */
124*f005ef32Sjsg vdsc_cfg->initial_xmit_delay = DIV_ROUND_UP(DSC_RC_MODEL_SIZE_CONST, 2 * bpp);
125*f005ef32Sjsg
126*f005ef32Sjsg vdsc_cfg->flatness_min_qp = 3 + qp_bpc_modifier;
127*f005ef32Sjsg vdsc_cfg->flatness_max_qp = 12 + qp_bpc_modifier;
128*f005ef32Sjsg
129*f005ef32Sjsg vdsc_cfg->rc_quant_incr_limit0 = 11 + qp_bpc_modifier;
130*f005ef32Sjsg vdsc_cfg->rc_quant_incr_limit1 = 11 + qp_bpc_modifier;
131*f005ef32Sjsg
132*f005ef32Sjsg if (vdsc_cfg->native_420) {
133*f005ef32Sjsg static const s8 ofs_und4[] = {
134*f005ef32Sjsg 2, 0, 0, -2, -4, -6, -8, -8, -8, -10, -10, -12, -12, -12, -12
135*f005ef32Sjsg };
136*f005ef32Sjsg static const s8 ofs_und5[] = {
137*f005ef32Sjsg 2, 0, 0, -2, -4, -6, -8, -8, -8, -10, -10, -10, -12, -12, -12
138*f005ef32Sjsg };
139*f005ef32Sjsg static const s8 ofs_und6[] = {
140*f005ef32Sjsg 2, 0, 0, -2, -4, -6, -8, -8, -8, -10, -10, -10, -12, -12, -12
141*f005ef32Sjsg };
142*f005ef32Sjsg static const s8 ofs_und8[] = {
143*f005ef32Sjsg 10, 8, 6, 4, 2, 0, -2, -4, -6, -8, -10, -10, -12, -12, -12
144*f005ef32Sjsg };
145*f005ef32Sjsg
146*f005ef32Sjsg bpp_i = bpp - 8;
147*f005ef32Sjsg for (buf_i = 0; buf_i < DSC_NUM_BUF_RANGES; buf_i++) {
148*f005ef32Sjsg u8 range_bpg_offset;
149*f005ef32Sjsg
150*f005ef32Sjsg intel_vdsc_set_min_max_qp(vdsc_cfg, buf_i, bpp_i);
151*f005ef32Sjsg
152*f005ef32Sjsg /* Calculate range_bpg_offset */
153*f005ef32Sjsg if (bpp <= 8) {
154*f005ef32Sjsg range_bpg_offset = ofs_und4[buf_i];
155*f005ef32Sjsg } else if (bpp <= 10) {
156*f005ef32Sjsg res = DIV_ROUND_UP(((bpp - 8) *
157*f005ef32Sjsg (ofs_und5[buf_i] - ofs_und4[buf_i])), 2);
158*f005ef32Sjsg range_bpg_offset = ofs_und4[buf_i] + res;
159*f005ef32Sjsg } else if (bpp <= 12) {
160*f005ef32Sjsg res = DIV_ROUND_UP(((bpp - 10) *
161*f005ef32Sjsg (ofs_und6[buf_i] - ofs_und5[buf_i])), 2);
162*f005ef32Sjsg range_bpg_offset = ofs_und5[buf_i] + res;
163*f005ef32Sjsg } else if (bpp <= 16) {
164*f005ef32Sjsg res = DIV_ROUND_UP(((bpp - 12) *
165*f005ef32Sjsg (ofs_und8[buf_i] - ofs_und6[buf_i])), 4);
166*f005ef32Sjsg range_bpg_offset = ofs_und6[buf_i] + res;
167*f005ef32Sjsg } else {
168*f005ef32Sjsg range_bpg_offset = ofs_und8[buf_i];
169*f005ef32Sjsg }
170*f005ef32Sjsg
171*f005ef32Sjsg vdsc_cfg->rc_range_params[buf_i].range_bpg_offset =
172*f005ef32Sjsg range_bpg_offset & DSC_RANGE_BPG_OFFSET_MASK;
173*f005ef32Sjsg }
174*f005ef32Sjsg } else {
1751bb76ff1Sjsg static const s8 ofs_und6[] = {
1761bb76ff1Sjsg 0, -2, -2, -4, -6, -6, -8, -8, -8, -10, -10, -12, -12, -12, -12
1771bb76ff1Sjsg };
1781bb76ff1Sjsg static const s8 ofs_und8[] = {
1791bb76ff1Sjsg 2, 0, 0, -2, -4, -6, -8, -8, -8, -10, -10, -10, -12, -12, -12
1801bb76ff1Sjsg };
1811bb76ff1Sjsg static const s8 ofs_und12[] = {
1821bb76ff1Sjsg 2, 0, 0, -2, -4, -6, -8, -8, -8, -10, -10, -10, -12, -12, -12
1831bb76ff1Sjsg };
1841bb76ff1Sjsg static const s8 ofs_und15[] = {
1851bb76ff1Sjsg 10, 8, 6, 4, 2, 0, -2, -4, -6, -8, -10, -10, -12, -12, -12
1861bb76ff1Sjsg };
1875ca02815Sjsg
1885ca02815Sjsg bpp_i = (2 * (bpp - 6));
1895ca02815Sjsg for (buf_i = 0; buf_i < DSC_NUM_BUF_RANGES; buf_i++) {
190*f005ef32Sjsg u8 range_bpg_offset;
1915ca02815Sjsg
192*f005ef32Sjsg intel_vdsc_set_min_max_qp(vdsc_cfg, buf_i, bpp_i);
193*f005ef32Sjsg
194*f005ef32Sjsg /* Calculate range_bpg_offset */
1955ca02815Sjsg if (bpp <= 6) {
196*f005ef32Sjsg range_bpg_offset = ofs_und6[buf_i];
1975ca02815Sjsg } else if (bpp <= 8) {
198*f005ef32Sjsg res = DIV_ROUND_UP(((bpp - 6) *
199*f005ef32Sjsg (ofs_und8[buf_i] - ofs_und6[buf_i])), 2);
200*f005ef32Sjsg range_bpg_offset = ofs_und6[buf_i] + res;
2015ca02815Sjsg } else if (bpp <= 12) {
202*f005ef32Sjsg range_bpg_offset = ofs_und8[buf_i];
2035ca02815Sjsg } else if (bpp <= 15) {
204*f005ef32Sjsg res = DIV_ROUND_UP(((bpp - 12) *
205*f005ef32Sjsg (ofs_und15[buf_i] - ofs_und12[buf_i])), 3);
206*f005ef32Sjsg range_bpg_offset = ofs_und12[buf_i] + res;
2075ca02815Sjsg } else {
208*f005ef32Sjsg range_bpg_offset = ofs_und15[buf_i];
209*f005ef32Sjsg }
210*f005ef32Sjsg
211*f005ef32Sjsg vdsc_cfg->rc_range_params[buf_i].range_bpg_offset =
212*f005ef32Sjsg range_bpg_offset & DSC_RANGE_BPG_OFFSET_MASK;
2135ca02815Sjsg }
2145ca02815Sjsg }
2155ca02815Sjsg }
2165ca02815Sjsg
intel_dsc_slice_dimensions_valid(struct intel_crtc_state * pipe_config,struct drm_dsc_config * vdsc_cfg)217*f005ef32Sjsg static int intel_dsc_slice_dimensions_valid(struct intel_crtc_state *pipe_config,
218*f005ef32Sjsg struct drm_dsc_config *vdsc_cfg)
219*f005ef32Sjsg {
220*f005ef32Sjsg if (pipe_config->output_format == INTEL_OUTPUT_FORMAT_RGB ||
221*f005ef32Sjsg pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR444) {
222*f005ef32Sjsg if (vdsc_cfg->slice_height > 4095)
223*f005ef32Sjsg return -EINVAL;
224*f005ef32Sjsg if (vdsc_cfg->slice_height * vdsc_cfg->slice_width < 15000)
225*f005ef32Sjsg return -EINVAL;
226*f005ef32Sjsg } else if (pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR420) {
227*f005ef32Sjsg if (vdsc_cfg->slice_width % 2)
228*f005ef32Sjsg return -EINVAL;
229*f005ef32Sjsg if (vdsc_cfg->slice_height % 2)
230*f005ef32Sjsg return -EINVAL;
231*f005ef32Sjsg if (vdsc_cfg->slice_height > 4094)
232*f005ef32Sjsg return -EINVAL;
233*f005ef32Sjsg if (vdsc_cfg->slice_height * vdsc_cfg->slice_width < 30000)
234*f005ef32Sjsg return -EINVAL;
235*f005ef32Sjsg }
236*f005ef32Sjsg
237*f005ef32Sjsg return 0;
238*f005ef32Sjsg }
239*f005ef32Sjsg
intel_dsc_compute_params(struct intel_crtc_state * pipe_config)2401bb76ff1Sjsg int intel_dsc_compute_params(struct intel_crtc_state *pipe_config)
241c349dbc7Sjsg {
2421bb76ff1Sjsg struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
2431bb76ff1Sjsg struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
244c349dbc7Sjsg struct drm_dsc_config *vdsc_cfg = &pipe_config->dsc.config;
245c349dbc7Sjsg u16 compressed_bpp = pipe_config->dsc.compressed_bpp;
246*f005ef32Sjsg int err;
247*f005ef32Sjsg int ret;
248c349dbc7Sjsg
249c349dbc7Sjsg vdsc_cfg->pic_width = pipe_config->hw.adjusted_mode.crtc_hdisplay;
250c349dbc7Sjsg vdsc_cfg->slice_width = DIV_ROUND_UP(vdsc_cfg->pic_width,
251c349dbc7Sjsg pipe_config->dsc.slice_count);
252c349dbc7Sjsg
253*f005ef32Sjsg err = intel_dsc_slice_dimensions_valid(pipe_config, vdsc_cfg);
254*f005ef32Sjsg
255*f005ef32Sjsg if (err) {
256*f005ef32Sjsg drm_dbg_kms(&dev_priv->drm, "Slice dimension requirements not met\n");
257*f005ef32Sjsg return err;
258*f005ef32Sjsg }
259*f005ef32Sjsg
260*f005ef32Sjsg /*
261*f005ef32Sjsg * According to DSC 1.2 specs if colorspace is YCbCr then convert_rgb is 0
262*f005ef32Sjsg * else 1
263*f005ef32Sjsg */
264*f005ef32Sjsg vdsc_cfg->convert_rgb = pipe_config->output_format != INTEL_OUTPUT_FORMAT_YCBCR420 &&
265*f005ef32Sjsg pipe_config->output_format != INTEL_OUTPUT_FORMAT_YCBCR444;
266*f005ef32Sjsg
267*f005ef32Sjsg if (DISPLAY_VER(dev_priv) >= 14 &&
268*f005ef32Sjsg pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
269*f005ef32Sjsg vdsc_cfg->native_420 = true;
270*f005ef32Sjsg /* We do not support YcBCr422 as of now */
271*f005ef32Sjsg vdsc_cfg->native_422 = false;
272c349dbc7Sjsg vdsc_cfg->simple_422 = false;
273c349dbc7Sjsg /* Gen 11 does not support VBR */
274c349dbc7Sjsg vdsc_cfg->vbr_enable = false;
275c349dbc7Sjsg
276c349dbc7Sjsg /* Gen 11 only supports integral values of bpp */
277c349dbc7Sjsg vdsc_cfg->bits_per_pixel = compressed_bpp << 4;
278*f005ef32Sjsg
279*f005ef32Sjsg /*
280*f005ef32Sjsg * According to DSC 1.2 specs in Section 4.1 if native_420 is set
281*f005ef32Sjsg * we need to double the current bpp.
282*f005ef32Sjsg */
283*f005ef32Sjsg if (vdsc_cfg->native_420)
284*f005ef32Sjsg vdsc_cfg->bits_per_pixel <<= 1;
285*f005ef32Sjsg
286c349dbc7Sjsg vdsc_cfg->bits_per_component = pipe_config->pipe_bpp / 3;
287c349dbc7Sjsg
288*f005ef32Sjsg drm_dsc_set_rc_buf_thresh(vdsc_cfg);
289c349dbc7Sjsg
2905ca02815Sjsg /*
2915ca02815Sjsg * From XE_LPD onwards we supports compression bpps in steps of 1
2925ca02815Sjsg * upto uncompressed bpp-1, hence add calculations for all the rc
2935ca02815Sjsg * parameters
2945ca02815Sjsg */
2955ca02815Sjsg if (DISPLAY_VER(dev_priv) >= 13) {
296*f005ef32Sjsg calculate_rc_params(vdsc_cfg);
2975ca02815Sjsg } else {
298*f005ef32Sjsg if ((compressed_bpp == 8 ||
299*f005ef32Sjsg compressed_bpp == 12) &&
300*f005ef32Sjsg (vdsc_cfg->bits_per_component == 8 ||
301*f005ef32Sjsg vdsc_cfg->bits_per_component == 10 ||
302*f005ef32Sjsg vdsc_cfg->bits_per_component == 12))
303*f005ef32Sjsg ret = drm_dsc_setup_rc_params(vdsc_cfg, DRM_DSC_1_1_PRE_SCR);
304*f005ef32Sjsg else
305*f005ef32Sjsg ret = drm_dsc_setup_rc_params(vdsc_cfg, DRM_DSC_1_2_444);
306c349dbc7Sjsg
307*f005ef32Sjsg if (ret)
308*f005ef32Sjsg return ret;
309c349dbc7Sjsg }
310c349dbc7Sjsg
311c349dbc7Sjsg /*
312c349dbc7Sjsg * BitsPerComponent value determines mux_word_size:
3135ca02815Sjsg * When BitsPerComponent is less than or 10bpc, muxWordSize will be equal to
3145ca02815Sjsg * 48 bits otherwise 64
315c349dbc7Sjsg */
3165ca02815Sjsg if (vdsc_cfg->bits_per_component <= 10)
317c349dbc7Sjsg vdsc_cfg->mux_word_size = DSC_MUX_WORD_SIZE_8_10_BPC;
3185ca02815Sjsg else
319c349dbc7Sjsg vdsc_cfg->mux_word_size = DSC_MUX_WORD_SIZE_12_BPC;
320c349dbc7Sjsg
321c349dbc7Sjsg /* InitialScaleValue is a 6 bit value with 3 fractional bits (U3.3) */
322c349dbc7Sjsg vdsc_cfg->initial_scale_value = (vdsc_cfg->rc_model_size << 3) /
323c349dbc7Sjsg (vdsc_cfg->rc_model_size - vdsc_cfg->initial_offset);
324c349dbc7Sjsg
325c349dbc7Sjsg return 0;
326c349dbc7Sjsg }
327c349dbc7Sjsg
328c349dbc7Sjsg enum intel_display_power_domain
intel_dsc_power_domain(struct intel_crtc * crtc,enum transcoder cpu_transcoder)3291bb76ff1Sjsg intel_dsc_power_domain(struct intel_crtc *crtc, enum transcoder cpu_transcoder)
330c349dbc7Sjsg {
331c349dbc7Sjsg struct drm_i915_private *i915 = to_i915(crtc->base.dev);
332c349dbc7Sjsg enum pipe pipe = crtc->pipe;
333c349dbc7Sjsg
334c349dbc7Sjsg /*
335c349dbc7Sjsg * VDSC/joining uses a separate power well, PW2, and requires
336c349dbc7Sjsg * POWER_DOMAIN_TRANSCODER_VDSC_PW2 power domain in two cases:
337c349dbc7Sjsg *
338c349dbc7Sjsg * - ICL eDP/DSI transcoder
3395ca02815Sjsg * - Display version 12 (except RKL) pipe A
340c349dbc7Sjsg *
341c349dbc7Sjsg * For any other pipe, VDSC/joining uses the power well associated with
342c349dbc7Sjsg * the pipe in use. Hence another reference on the pipe power domain
343c349dbc7Sjsg * will suffice. (Except no VDSC/joining on ICL pipe A.)
344c349dbc7Sjsg */
3455ca02815Sjsg if (DISPLAY_VER(i915) == 12 && !IS_ROCKETLAKE(i915) && pipe == PIPE_A)
346c349dbc7Sjsg return POWER_DOMAIN_TRANSCODER_VDSC_PW2;
3471bb76ff1Sjsg else if (is_pipe_dsc(crtc, cpu_transcoder))
348c349dbc7Sjsg return POWER_DOMAIN_PIPE(pipe);
349c349dbc7Sjsg else
350c349dbc7Sjsg return POWER_DOMAIN_TRANSCODER_VDSC_PW2;
351c349dbc7Sjsg }
352c349dbc7Sjsg
intel_dsc_get_num_vdsc_instances(const struct intel_crtc_state * crtc_state)353*f005ef32Sjsg int intel_dsc_get_num_vdsc_instances(const struct intel_crtc_state *crtc_state)
354*f005ef32Sjsg {
355*f005ef32Sjsg int num_vdsc_instances = (crtc_state->dsc.dsc_split) ? 2 : 1;
356*f005ef32Sjsg
357*f005ef32Sjsg if (crtc_state->bigjoiner_pipes)
358*f005ef32Sjsg num_vdsc_instances *= 2;
359*f005ef32Sjsg
360*f005ef32Sjsg return num_vdsc_instances;
361*f005ef32Sjsg }
362*f005ef32Sjsg
intel_dsc_pps_configure(const struct intel_crtc_state * crtc_state)3635ca02815Sjsg static void intel_dsc_pps_configure(const struct intel_crtc_state *crtc_state)
364c349dbc7Sjsg {
365c349dbc7Sjsg struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
3665ca02815Sjsg struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
367c349dbc7Sjsg const struct drm_dsc_config *vdsc_cfg = &crtc_state->dsc.config;
3681bb76ff1Sjsg enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
369c349dbc7Sjsg enum pipe pipe = crtc->pipe;
370c349dbc7Sjsg u32 pps_val = 0;
371c349dbc7Sjsg u32 rc_buf_thresh_dword[4];
372c349dbc7Sjsg u32 rc_range_params_dword[8];
373c349dbc7Sjsg int i = 0;
374*f005ef32Sjsg int num_vdsc_instances = intel_dsc_get_num_vdsc_instances(crtc_state);
3755ca02815Sjsg
376c349dbc7Sjsg /* Populate PICTURE_PARAMETER_SET_0 registers */
377c349dbc7Sjsg pps_val = DSC_VER_MAJ | vdsc_cfg->dsc_version_minor <<
378c349dbc7Sjsg DSC_VER_MIN_SHIFT |
379c349dbc7Sjsg vdsc_cfg->bits_per_component << DSC_BPC_SHIFT |
380c349dbc7Sjsg vdsc_cfg->line_buf_depth << DSC_LINE_BUF_DEPTH_SHIFT;
381*f005ef32Sjsg if (vdsc_cfg->dsc_version_minor == 2) {
3821bb76ff1Sjsg pps_val |= DSC_ALT_ICH_SEL;
383*f005ef32Sjsg if (vdsc_cfg->native_420)
384*f005ef32Sjsg pps_val |= DSC_NATIVE_420_ENABLE;
385*f005ef32Sjsg if (vdsc_cfg->native_422)
386*f005ef32Sjsg pps_val |= DSC_NATIVE_422_ENABLE;
387*f005ef32Sjsg }
388c349dbc7Sjsg if (vdsc_cfg->block_pred_enable)
389c349dbc7Sjsg pps_val |= DSC_BLOCK_PREDICTION;
390c349dbc7Sjsg if (vdsc_cfg->convert_rgb)
391c349dbc7Sjsg pps_val |= DSC_COLOR_SPACE_CONVERSION;
392c349dbc7Sjsg if (vdsc_cfg->simple_422)
393c349dbc7Sjsg pps_val |= DSC_422_ENABLE;
394c349dbc7Sjsg if (vdsc_cfg->vbr_enable)
395c349dbc7Sjsg pps_val |= DSC_VBR_ENABLE;
3961bb76ff1Sjsg drm_dbg_kms(&dev_priv->drm, "PPS0 = 0x%08x\n", pps_val);
3971bb76ff1Sjsg if (!is_pipe_dsc(crtc, cpu_transcoder)) {
398c349dbc7Sjsg intel_de_write(dev_priv, DSCA_PICTURE_PARAMETER_SET_0,
399c349dbc7Sjsg pps_val);
400c349dbc7Sjsg /*
401c349dbc7Sjsg * If 2 VDSC instances are needed, configure PPS for second
402c349dbc7Sjsg * VDSC
403c349dbc7Sjsg */
404c349dbc7Sjsg if (crtc_state->dsc.dsc_split)
405c349dbc7Sjsg intel_de_write(dev_priv, DSCC_PICTURE_PARAMETER_SET_0,
406c349dbc7Sjsg pps_val);
407c349dbc7Sjsg } else {
408c349dbc7Sjsg intel_de_write(dev_priv,
409c349dbc7Sjsg ICL_DSC0_PICTURE_PARAMETER_SET_0(pipe),
410c349dbc7Sjsg pps_val);
411c349dbc7Sjsg if (crtc_state->dsc.dsc_split)
412c349dbc7Sjsg intel_de_write(dev_priv,
413c349dbc7Sjsg ICL_DSC1_PICTURE_PARAMETER_SET_0(pipe),
414c349dbc7Sjsg pps_val);
415c349dbc7Sjsg }
416c349dbc7Sjsg
417c349dbc7Sjsg /* Populate PICTURE_PARAMETER_SET_1 registers */
418c349dbc7Sjsg pps_val = 0;
419c349dbc7Sjsg pps_val |= DSC_BPP(vdsc_cfg->bits_per_pixel);
4201bb76ff1Sjsg drm_dbg_kms(&dev_priv->drm, "PPS1 = 0x%08x\n", pps_val);
4211bb76ff1Sjsg if (!is_pipe_dsc(crtc, cpu_transcoder)) {
422c349dbc7Sjsg intel_de_write(dev_priv, DSCA_PICTURE_PARAMETER_SET_1,
423c349dbc7Sjsg pps_val);
424c349dbc7Sjsg /*
425c349dbc7Sjsg * If 2 VDSC instances are needed, configure PPS for second
426c349dbc7Sjsg * VDSC
427c349dbc7Sjsg */
428c349dbc7Sjsg if (crtc_state->dsc.dsc_split)
429c349dbc7Sjsg intel_de_write(dev_priv, DSCC_PICTURE_PARAMETER_SET_1,
430c349dbc7Sjsg pps_val);
431c349dbc7Sjsg } else {
432c349dbc7Sjsg intel_de_write(dev_priv,
433c349dbc7Sjsg ICL_DSC0_PICTURE_PARAMETER_SET_1(pipe),
434c349dbc7Sjsg pps_val);
435c349dbc7Sjsg if (crtc_state->dsc.dsc_split)
436c349dbc7Sjsg intel_de_write(dev_priv,
437c349dbc7Sjsg ICL_DSC1_PICTURE_PARAMETER_SET_1(pipe),
438c349dbc7Sjsg pps_val);
439c349dbc7Sjsg }
440c349dbc7Sjsg
441c349dbc7Sjsg /* Populate PICTURE_PARAMETER_SET_2 registers */
442c349dbc7Sjsg pps_val = 0;
443c349dbc7Sjsg pps_val |= DSC_PIC_HEIGHT(vdsc_cfg->pic_height) |
444c349dbc7Sjsg DSC_PIC_WIDTH(vdsc_cfg->pic_width / num_vdsc_instances);
4451bb76ff1Sjsg drm_dbg_kms(&dev_priv->drm, "PPS2 = 0x%08x\n", pps_val);
4461bb76ff1Sjsg if (!is_pipe_dsc(crtc, cpu_transcoder)) {
447c349dbc7Sjsg intel_de_write(dev_priv, DSCA_PICTURE_PARAMETER_SET_2,
448c349dbc7Sjsg pps_val);
449c349dbc7Sjsg /*
450c349dbc7Sjsg * If 2 VDSC instances are needed, configure PPS for second
451c349dbc7Sjsg * VDSC
452c349dbc7Sjsg */
453c349dbc7Sjsg if (crtc_state->dsc.dsc_split)
454c349dbc7Sjsg intel_de_write(dev_priv, DSCC_PICTURE_PARAMETER_SET_2,
455c349dbc7Sjsg pps_val);
456c349dbc7Sjsg } else {
457c349dbc7Sjsg intel_de_write(dev_priv,
458c349dbc7Sjsg ICL_DSC0_PICTURE_PARAMETER_SET_2(pipe),
459c349dbc7Sjsg pps_val);
460c349dbc7Sjsg if (crtc_state->dsc.dsc_split)
461c349dbc7Sjsg intel_de_write(dev_priv,
462c349dbc7Sjsg ICL_DSC1_PICTURE_PARAMETER_SET_2(pipe),
463c349dbc7Sjsg pps_val);
464c349dbc7Sjsg }
465c349dbc7Sjsg
466c349dbc7Sjsg /* Populate PICTURE_PARAMETER_SET_3 registers */
467c349dbc7Sjsg pps_val = 0;
468c349dbc7Sjsg pps_val |= DSC_SLICE_HEIGHT(vdsc_cfg->slice_height) |
469c349dbc7Sjsg DSC_SLICE_WIDTH(vdsc_cfg->slice_width);
4701bb76ff1Sjsg drm_dbg_kms(&dev_priv->drm, "PPS3 = 0x%08x\n", pps_val);
4711bb76ff1Sjsg if (!is_pipe_dsc(crtc, cpu_transcoder)) {
472c349dbc7Sjsg intel_de_write(dev_priv, DSCA_PICTURE_PARAMETER_SET_3,
473c349dbc7Sjsg pps_val);
474c349dbc7Sjsg /*
475c349dbc7Sjsg * If 2 VDSC instances are needed, configure PPS for second
476c349dbc7Sjsg * VDSC
477c349dbc7Sjsg */
478c349dbc7Sjsg if (crtc_state->dsc.dsc_split)
479c349dbc7Sjsg intel_de_write(dev_priv, DSCC_PICTURE_PARAMETER_SET_3,
480c349dbc7Sjsg pps_val);
481c349dbc7Sjsg } else {
482c349dbc7Sjsg intel_de_write(dev_priv,
483c349dbc7Sjsg ICL_DSC0_PICTURE_PARAMETER_SET_3(pipe),
484c349dbc7Sjsg pps_val);
485c349dbc7Sjsg if (crtc_state->dsc.dsc_split)
486c349dbc7Sjsg intel_de_write(dev_priv,
487c349dbc7Sjsg ICL_DSC1_PICTURE_PARAMETER_SET_3(pipe),
488c349dbc7Sjsg pps_val);
489c349dbc7Sjsg }
490c349dbc7Sjsg
491c349dbc7Sjsg /* Populate PICTURE_PARAMETER_SET_4 registers */
492c349dbc7Sjsg pps_val = 0;
493c349dbc7Sjsg pps_val |= DSC_INITIAL_XMIT_DELAY(vdsc_cfg->initial_xmit_delay) |
494c349dbc7Sjsg DSC_INITIAL_DEC_DELAY(vdsc_cfg->initial_dec_delay);
4951bb76ff1Sjsg drm_dbg_kms(&dev_priv->drm, "PPS4 = 0x%08x\n", pps_val);
4961bb76ff1Sjsg if (!is_pipe_dsc(crtc, cpu_transcoder)) {
497c349dbc7Sjsg intel_de_write(dev_priv, DSCA_PICTURE_PARAMETER_SET_4,
498c349dbc7Sjsg pps_val);
499c349dbc7Sjsg /*
500c349dbc7Sjsg * If 2 VDSC instances are needed, configure PPS for second
501c349dbc7Sjsg * VDSC
502c349dbc7Sjsg */
503c349dbc7Sjsg if (crtc_state->dsc.dsc_split)
504c349dbc7Sjsg intel_de_write(dev_priv, DSCC_PICTURE_PARAMETER_SET_4,
505c349dbc7Sjsg pps_val);
506c349dbc7Sjsg } else {
507c349dbc7Sjsg intel_de_write(dev_priv,
508c349dbc7Sjsg ICL_DSC0_PICTURE_PARAMETER_SET_4(pipe),
509c349dbc7Sjsg pps_val);
510c349dbc7Sjsg if (crtc_state->dsc.dsc_split)
511c349dbc7Sjsg intel_de_write(dev_priv,
512c349dbc7Sjsg ICL_DSC1_PICTURE_PARAMETER_SET_4(pipe),
513c349dbc7Sjsg pps_val);
514c349dbc7Sjsg }
515c349dbc7Sjsg
516c349dbc7Sjsg /* Populate PICTURE_PARAMETER_SET_5 registers */
517c349dbc7Sjsg pps_val = 0;
518c349dbc7Sjsg pps_val |= DSC_SCALE_INC_INT(vdsc_cfg->scale_increment_interval) |
519c349dbc7Sjsg DSC_SCALE_DEC_INT(vdsc_cfg->scale_decrement_interval);
5201bb76ff1Sjsg drm_dbg_kms(&dev_priv->drm, "PPS5 = 0x%08x\n", pps_val);
5211bb76ff1Sjsg if (!is_pipe_dsc(crtc, cpu_transcoder)) {
522c349dbc7Sjsg intel_de_write(dev_priv, DSCA_PICTURE_PARAMETER_SET_5,
523c349dbc7Sjsg pps_val);
524c349dbc7Sjsg /*
525c349dbc7Sjsg * If 2 VDSC instances are needed, configure PPS for second
526c349dbc7Sjsg * VDSC
527c349dbc7Sjsg */
528c349dbc7Sjsg if (crtc_state->dsc.dsc_split)
529c349dbc7Sjsg intel_de_write(dev_priv, DSCC_PICTURE_PARAMETER_SET_5,
530c349dbc7Sjsg pps_val);
531c349dbc7Sjsg } else {
532c349dbc7Sjsg intel_de_write(dev_priv,
533c349dbc7Sjsg ICL_DSC0_PICTURE_PARAMETER_SET_5(pipe),
534c349dbc7Sjsg pps_val);
535c349dbc7Sjsg if (crtc_state->dsc.dsc_split)
536c349dbc7Sjsg intel_de_write(dev_priv,
537c349dbc7Sjsg ICL_DSC1_PICTURE_PARAMETER_SET_5(pipe),
538c349dbc7Sjsg pps_val);
539c349dbc7Sjsg }
540c349dbc7Sjsg
541c349dbc7Sjsg /* Populate PICTURE_PARAMETER_SET_6 registers */
542c349dbc7Sjsg pps_val = 0;
543c349dbc7Sjsg pps_val |= DSC_INITIAL_SCALE_VALUE(vdsc_cfg->initial_scale_value) |
544c349dbc7Sjsg DSC_FIRST_LINE_BPG_OFFSET(vdsc_cfg->first_line_bpg_offset) |
545c349dbc7Sjsg DSC_FLATNESS_MIN_QP(vdsc_cfg->flatness_min_qp) |
546c349dbc7Sjsg DSC_FLATNESS_MAX_QP(vdsc_cfg->flatness_max_qp);
5471bb76ff1Sjsg drm_dbg_kms(&dev_priv->drm, "PPS6 = 0x%08x\n", pps_val);
5481bb76ff1Sjsg if (!is_pipe_dsc(crtc, cpu_transcoder)) {
549c349dbc7Sjsg intel_de_write(dev_priv, DSCA_PICTURE_PARAMETER_SET_6,
550c349dbc7Sjsg pps_val);
551c349dbc7Sjsg /*
552c349dbc7Sjsg * If 2 VDSC instances are needed, configure PPS for second
553c349dbc7Sjsg * VDSC
554c349dbc7Sjsg */
555c349dbc7Sjsg if (crtc_state->dsc.dsc_split)
556c349dbc7Sjsg intel_de_write(dev_priv, DSCC_PICTURE_PARAMETER_SET_6,
557c349dbc7Sjsg pps_val);
558c349dbc7Sjsg } else {
559c349dbc7Sjsg intel_de_write(dev_priv,
560c349dbc7Sjsg ICL_DSC0_PICTURE_PARAMETER_SET_6(pipe),
561c349dbc7Sjsg pps_val);
562c349dbc7Sjsg if (crtc_state->dsc.dsc_split)
563c349dbc7Sjsg intel_de_write(dev_priv,
564c349dbc7Sjsg ICL_DSC1_PICTURE_PARAMETER_SET_6(pipe),
565c349dbc7Sjsg pps_val);
566c349dbc7Sjsg }
567c349dbc7Sjsg
568c349dbc7Sjsg /* Populate PICTURE_PARAMETER_SET_7 registers */
569c349dbc7Sjsg pps_val = 0;
570c349dbc7Sjsg pps_val |= DSC_SLICE_BPG_OFFSET(vdsc_cfg->slice_bpg_offset) |
571c349dbc7Sjsg DSC_NFL_BPG_OFFSET(vdsc_cfg->nfl_bpg_offset);
5721bb76ff1Sjsg drm_dbg_kms(&dev_priv->drm, "PPS7 = 0x%08x\n", pps_val);
5731bb76ff1Sjsg if (!is_pipe_dsc(crtc, cpu_transcoder)) {
574c349dbc7Sjsg intel_de_write(dev_priv, DSCA_PICTURE_PARAMETER_SET_7,
575c349dbc7Sjsg pps_val);
576c349dbc7Sjsg /*
577c349dbc7Sjsg * If 2 VDSC instances are needed, configure PPS for second
578c349dbc7Sjsg * VDSC
579c349dbc7Sjsg */
580c349dbc7Sjsg if (crtc_state->dsc.dsc_split)
581c349dbc7Sjsg intel_de_write(dev_priv, DSCC_PICTURE_PARAMETER_SET_7,
582c349dbc7Sjsg pps_val);
583c349dbc7Sjsg } else {
584c349dbc7Sjsg intel_de_write(dev_priv,
585c349dbc7Sjsg ICL_DSC0_PICTURE_PARAMETER_SET_7(pipe),
586c349dbc7Sjsg pps_val);
587c349dbc7Sjsg if (crtc_state->dsc.dsc_split)
588c349dbc7Sjsg intel_de_write(dev_priv,
589c349dbc7Sjsg ICL_DSC1_PICTURE_PARAMETER_SET_7(pipe),
590c349dbc7Sjsg pps_val);
591c349dbc7Sjsg }
592c349dbc7Sjsg
593c349dbc7Sjsg /* Populate PICTURE_PARAMETER_SET_8 registers */
594c349dbc7Sjsg pps_val = 0;
595c349dbc7Sjsg pps_val |= DSC_FINAL_OFFSET(vdsc_cfg->final_offset) |
596c349dbc7Sjsg DSC_INITIAL_OFFSET(vdsc_cfg->initial_offset);
5971bb76ff1Sjsg drm_dbg_kms(&dev_priv->drm, "PPS8 = 0x%08x\n", pps_val);
5981bb76ff1Sjsg if (!is_pipe_dsc(crtc, cpu_transcoder)) {
599c349dbc7Sjsg intel_de_write(dev_priv, DSCA_PICTURE_PARAMETER_SET_8,
600c349dbc7Sjsg pps_val);
601c349dbc7Sjsg /*
602c349dbc7Sjsg * If 2 VDSC instances are needed, configure PPS for second
603c349dbc7Sjsg * VDSC
604c349dbc7Sjsg */
605c349dbc7Sjsg if (crtc_state->dsc.dsc_split)
606c349dbc7Sjsg intel_de_write(dev_priv, DSCC_PICTURE_PARAMETER_SET_8,
607c349dbc7Sjsg pps_val);
608c349dbc7Sjsg } else {
609c349dbc7Sjsg intel_de_write(dev_priv,
610c349dbc7Sjsg ICL_DSC0_PICTURE_PARAMETER_SET_8(pipe),
611c349dbc7Sjsg pps_val);
612c349dbc7Sjsg if (crtc_state->dsc.dsc_split)
613c349dbc7Sjsg intel_de_write(dev_priv,
614c349dbc7Sjsg ICL_DSC1_PICTURE_PARAMETER_SET_8(pipe),
615c349dbc7Sjsg pps_val);
616c349dbc7Sjsg }
617c349dbc7Sjsg
618c349dbc7Sjsg /* Populate PICTURE_PARAMETER_SET_9 registers */
619c349dbc7Sjsg pps_val = 0;
6205ca02815Sjsg pps_val |= DSC_RC_MODEL_SIZE(vdsc_cfg->rc_model_size) |
621c349dbc7Sjsg DSC_RC_EDGE_FACTOR(DSC_RC_EDGE_FACTOR_CONST);
6221bb76ff1Sjsg drm_dbg_kms(&dev_priv->drm, "PPS9 = 0x%08x\n", pps_val);
6231bb76ff1Sjsg if (!is_pipe_dsc(crtc, cpu_transcoder)) {
624c349dbc7Sjsg intel_de_write(dev_priv, DSCA_PICTURE_PARAMETER_SET_9,
625c349dbc7Sjsg pps_val);
626c349dbc7Sjsg /*
627c349dbc7Sjsg * If 2 VDSC instances are needed, configure PPS for second
628c349dbc7Sjsg * VDSC
629c349dbc7Sjsg */
630c349dbc7Sjsg if (crtc_state->dsc.dsc_split)
631c349dbc7Sjsg intel_de_write(dev_priv, DSCC_PICTURE_PARAMETER_SET_9,
632c349dbc7Sjsg pps_val);
633c349dbc7Sjsg } else {
634c349dbc7Sjsg intel_de_write(dev_priv,
635c349dbc7Sjsg ICL_DSC0_PICTURE_PARAMETER_SET_9(pipe),
636c349dbc7Sjsg pps_val);
637c349dbc7Sjsg if (crtc_state->dsc.dsc_split)
638c349dbc7Sjsg intel_de_write(dev_priv,
639c349dbc7Sjsg ICL_DSC1_PICTURE_PARAMETER_SET_9(pipe),
640c349dbc7Sjsg pps_val);
641c349dbc7Sjsg }
642c349dbc7Sjsg
643c349dbc7Sjsg /* Populate PICTURE_PARAMETER_SET_10 registers */
644c349dbc7Sjsg pps_val = 0;
645c349dbc7Sjsg pps_val |= DSC_RC_QUANT_INC_LIMIT0(vdsc_cfg->rc_quant_incr_limit0) |
646c349dbc7Sjsg DSC_RC_QUANT_INC_LIMIT1(vdsc_cfg->rc_quant_incr_limit1) |
647c349dbc7Sjsg DSC_RC_TARGET_OFF_HIGH(DSC_RC_TGT_OFFSET_HI_CONST) |
648c349dbc7Sjsg DSC_RC_TARGET_OFF_LOW(DSC_RC_TGT_OFFSET_LO_CONST);
6491bb76ff1Sjsg drm_dbg_kms(&dev_priv->drm, "PPS10 = 0x%08x\n", pps_val);
6501bb76ff1Sjsg if (!is_pipe_dsc(crtc, cpu_transcoder)) {
651c349dbc7Sjsg intel_de_write(dev_priv, DSCA_PICTURE_PARAMETER_SET_10,
652c349dbc7Sjsg pps_val);
653c349dbc7Sjsg /*
654c349dbc7Sjsg * If 2 VDSC instances are needed, configure PPS for second
655c349dbc7Sjsg * VDSC
656c349dbc7Sjsg */
657c349dbc7Sjsg if (crtc_state->dsc.dsc_split)
658c349dbc7Sjsg intel_de_write(dev_priv,
659c349dbc7Sjsg DSCC_PICTURE_PARAMETER_SET_10, pps_val);
660c349dbc7Sjsg } else {
661c349dbc7Sjsg intel_de_write(dev_priv,
662c349dbc7Sjsg ICL_DSC0_PICTURE_PARAMETER_SET_10(pipe),
663c349dbc7Sjsg pps_val);
664c349dbc7Sjsg if (crtc_state->dsc.dsc_split)
665c349dbc7Sjsg intel_de_write(dev_priv,
666c349dbc7Sjsg ICL_DSC1_PICTURE_PARAMETER_SET_10(pipe),
667c349dbc7Sjsg pps_val);
668c349dbc7Sjsg }
669c349dbc7Sjsg
670c349dbc7Sjsg /* Populate Picture parameter set 16 */
671c349dbc7Sjsg pps_val = 0;
672c349dbc7Sjsg pps_val |= DSC_SLICE_CHUNK_SIZE(vdsc_cfg->slice_chunk_size) |
673c349dbc7Sjsg DSC_SLICE_PER_LINE((vdsc_cfg->pic_width / num_vdsc_instances) /
674c349dbc7Sjsg vdsc_cfg->slice_width) |
675c349dbc7Sjsg DSC_SLICE_ROW_PER_FRAME(vdsc_cfg->pic_height /
676c349dbc7Sjsg vdsc_cfg->slice_height);
6771bb76ff1Sjsg drm_dbg_kms(&dev_priv->drm, "PPS16 = 0x%08x\n", pps_val);
6781bb76ff1Sjsg if (!is_pipe_dsc(crtc, cpu_transcoder)) {
679c349dbc7Sjsg intel_de_write(dev_priv, DSCA_PICTURE_PARAMETER_SET_16,
680c349dbc7Sjsg pps_val);
681c349dbc7Sjsg /*
682c349dbc7Sjsg * If 2 VDSC instances are needed, configure PPS for second
683c349dbc7Sjsg * VDSC
684c349dbc7Sjsg */
685c349dbc7Sjsg if (crtc_state->dsc.dsc_split)
686c349dbc7Sjsg intel_de_write(dev_priv,
687c349dbc7Sjsg DSCC_PICTURE_PARAMETER_SET_16, pps_val);
688c349dbc7Sjsg } else {
689c349dbc7Sjsg intel_de_write(dev_priv,
690c349dbc7Sjsg ICL_DSC0_PICTURE_PARAMETER_SET_16(pipe),
691c349dbc7Sjsg pps_val);
692c349dbc7Sjsg if (crtc_state->dsc.dsc_split)
693c349dbc7Sjsg intel_de_write(dev_priv,
694c349dbc7Sjsg ICL_DSC1_PICTURE_PARAMETER_SET_16(pipe),
695c349dbc7Sjsg pps_val);
696c349dbc7Sjsg }
697c349dbc7Sjsg
698*f005ef32Sjsg if (DISPLAY_VER(dev_priv) >= 14) {
699*f005ef32Sjsg /* Populate PICTURE_PARAMETER_SET_17 registers */
700*f005ef32Sjsg pps_val = 0;
701*f005ef32Sjsg pps_val |= DSC_SL_BPG_OFFSET(vdsc_cfg->second_line_bpg_offset);
702*f005ef32Sjsg drm_dbg_kms(&dev_priv->drm, "PPS17 = 0x%08x\n", pps_val);
703*f005ef32Sjsg intel_de_write(dev_priv,
704*f005ef32Sjsg MTL_DSC0_PICTURE_PARAMETER_SET_17(pipe),
705*f005ef32Sjsg pps_val);
706*f005ef32Sjsg if (crtc_state->dsc.dsc_split)
707*f005ef32Sjsg intel_de_write(dev_priv,
708*f005ef32Sjsg MTL_DSC1_PICTURE_PARAMETER_SET_17(pipe),
709*f005ef32Sjsg pps_val);
710*f005ef32Sjsg
711*f005ef32Sjsg /* Populate PICTURE_PARAMETER_SET_18 registers */
712*f005ef32Sjsg pps_val = 0;
713*f005ef32Sjsg pps_val |= DSC_NSL_BPG_OFFSET(vdsc_cfg->nsl_bpg_offset) |
714*f005ef32Sjsg DSC_SL_OFFSET_ADJ(vdsc_cfg->second_line_offset_adj);
715*f005ef32Sjsg drm_dbg_kms(&dev_priv->drm, "PPS18 = 0x%08x\n", pps_val);
716*f005ef32Sjsg intel_de_write(dev_priv,
717*f005ef32Sjsg MTL_DSC0_PICTURE_PARAMETER_SET_18(pipe),
718*f005ef32Sjsg pps_val);
719*f005ef32Sjsg if (crtc_state->dsc.dsc_split)
720*f005ef32Sjsg intel_de_write(dev_priv,
721*f005ef32Sjsg MTL_DSC1_PICTURE_PARAMETER_SET_18(pipe),
722*f005ef32Sjsg pps_val);
723*f005ef32Sjsg }
724*f005ef32Sjsg
725c349dbc7Sjsg /* Populate the RC_BUF_THRESH registers */
726c349dbc7Sjsg memset(rc_buf_thresh_dword, 0, sizeof(rc_buf_thresh_dword));
727c349dbc7Sjsg for (i = 0; i < DSC_NUM_BUF_RANGES - 1; i++) {
728c349dbc7Sjsg rc_buf_thresh_dword[i / 4] |=
729c349dbc7Sjsg (u32)(vdsc_cfg->rc_buf_thresh[i] <<
730c349dbc7Sjsg BITS_PER_BYTE * (i % 4));
7311bb76ff1Sjsg drm_dbg_kms(&dev_priv->drm, "RC_BUF_THRESH_%d = 0x%08x\n", i,
732c349dbc7Sjsg rc_buf_thresh_dword[i / 4]);
733c349dbc7Sjsg }
7341bb76ff1Sjsg if (!is_pipe_dsc(crtc, cpu_transcoder)) {
735c349dbc7Sjsg intel_de_write(dev_priv, DSCA_RC_BUF_THRESH_0,
736c349dbc7Sjsg rc_buf_thresh_dword[0]);
737c349dbc7Sjsg intel_de_write(dev_priv, DSCA_RC_BUF_THRESH_0_UDW,
738c349dbc7Sjsg rc_buf_thresh_dword[1]);
739c349dbc7Sjsg intel_de_write(dev_priv, DSCA_RC_BUF_THRESH_1,
740c349dbc7Sjsg rc_buf_thresh_dword[2]);
741c349dbc7Sjsg intel_de_write(dev_priv, DSCA_RC_BUF_THRESH_1_UDW,
742c349dbc7Sjsg rc_buf_thresh_dword[3]);
743c349dbc7Sjsg if (crtc_state->dsc.dsc_split) {
744c349dbc7Sjsg intel_de_write(dev_priv, DSCC_RC_BUF_THRESH_0,
745c349dbc7Sjsg rc_buf_thresh_dword[0]);
746c349dbc7Sjsg intel_de_write(dev_priv, DSCC_RC_BUF_THRESH_0_UDW,
747c349dbc7Sjsg rc_buf_thresh_dword[1]);
748c349dbc7Sjsg intel_de_write(dev_priv, DSCC_RC_BUF_THRESH_1,
749c349dbc7Sjsg rc_buf_thresh_dword[2]);
750c349dbc7Sjsg intel_de_write(dev_priv, DSCC_RC_BUF_THRESH_1_UDW,
751c349dbc7Sjsg rc_buf_thresh_dword[3]);
752c349dbc7Sjsg }
753c349dbc7Sjsg } else {
754c349dbc7Sjsg intel_de_write(dev_priv, ICL_DSC0_RC_BUF_THRESH_0(pipe),
755c349dbc7Sjsg rc_buf_thresh_dword[0]);
756c349dbc7Sjsg intel_de_write(dev_priv, ICL_DSC0_RC_BUF_THRESH_0_UDW(pipe),
757c349dbc7Sjsg rc_buf_thresh_dword[1]);
758c349dbc7Sjsg intel_de_write(dev_priv, ICL_DSC0_RC_BUF_THRESH_1(pipe),
759c349dbc7Sjsg rc_buf_thresh_dword[2]);
760c349dbc7Sjsg intel_de_write(dev_priv, ICL_DSC0_RC_BUF_THRESH_1_UDW(pipe),
761c349dbc7Sjsg rc_buf_thresh_dword[3]);
762c349dbc7Sjsg if (crtc_state->dsc.dsc_split) {
763c349dbc7Sjsg intel_de_write(dev_priv,
764c349dbc7Sjsg ICL_DSC1_RC_BUF_THRESH_0(pipe),
765c349dbc7Sjsg rc_buf_thresh_dword[0]);
766c349dbc7Sjsg intel_de_write(dev_priv,
767c349dbc7Sjsg ICL_DSC1_RC_BUF_THRESH_0_UDW(pipe),
768c349dbc7Sjsg rc_buf_thresh_dword[1]);
769c349dbc7Sjsg intel_de_write(dev_priv,
770c349dbc7Sjsg ICL_DSC1_RC_BUF_THRESH_1(pipe),
771c349dbc7Sjsg rc_buf_thresh_dword[2]);
772c349dbc7Sjsg intel_de_write(dev_priv,
773c349dbc7Sjsg ICL_DSC1_RC_BUF_THRESH_1_UDW(pipe),
774c349dbc7Sjsg rc_buf_thresh_dword[3]);
775c349dbc7Sjsg }
776c349dbc7Sjsg }
777c349dbc7Sjsg
778c349dbc7Sjsg /* Populate the RC_RANGE_PARAMETERS registers */
779c349dbc7Sjsg memset(rc_range_params_dword, 0, sizeof(rc_range_params_dword));
780c349dbc7Sjsg for (i = 0; i < DSC_NUM_BUF_RANGES; i++) {
781c349dbc7Sjsg rc_range_params_dword[i / 2] |=
782c349dbc7Sjsg (u32)(((vdsc_cfg->rc_range_params[i].range_bpg_offset <<
783c349dbc7Sjsg RC_BPG_OFFSET_SHIFT) |
784c349dbc7Sjsg (vdsc_cfg->rc_range_params[i].range_max_qp <<
785c349dbc7Sjsg RC_MAX_QP_SHIFT) |
786c349dbc7Sjsg (vdsc_cfg->rc_range_params[i].range_min_qp <<
787c349dbc7Sjsg RC_MIN_QP_SHIFT)) << 16 * (i % 2));
7881bb76ff1Sjsg drm_dbg_kms(&dev_priv->drm, "RC_RANGE_PARAM_%d = 0x%08x\n", i,
789c349dbc7Sjsg rc_range_params_dword[i / 2]);
790c349dbc7Sjsg }
7911bb76ff1Sjsg if (!is_pipe_dsc(crtc, cpu_transcoder)) {
792c349dbc7Sjsg intel_de_write(dev_priv, DSCA_RC_RANGE_PARAMETERS_0,
793c349dbc7Sjsg rc_range_params_dword[0]);
794c349dbc7Sjsg intel_de_write(dev_priv, DSCA_RC_RANGE_PARAMETERS_0_UDW,
795c349dbc7Sjsg rc_range_params_dword[1]);
796c349dbc7Sjsg intel_de_write(dev_priv, DSCA_RC_RANGE_PARAMETERS_1,
797c349dbc7Sjsg rc_range_params_dword[2]);
798c349dbc7Sjsg intel_de_write(dev_priv, DSCA_RC_RANGE_PARAMETERS_1_UDW,
799c349dbc7Sjsg rc_range_params_dword[3]);
800c349dbc7Sjsg intel_de_write(dev_priv, DSCA_RC_RANGE_PARAMETERS_2,
801c349dbc7Sjsg rc_range_params_dword[4]);
802c349dbc7Sjsg intel_de_write(dev_priv, DSCA_RC_RANGE_PARAMETERS_2_UDW,
803c349dbc7Sjsg rc_range_params_dword[5]);
804c349dbc7Sjsg intel_de_write(dev_priv, DSCA_RC_RANGE_PARAMETERS_3,
805c349dbc7Sjsg rc_range_params_dword[6]);
806c349dbc7Sjsg intel_de_write(dev_priv, DSCA_RC_RANGE_PARAMETERS_3_UDW,
807c349dbc7Sjsg rc_range_params_dword[7]);
808c349dbc7Sjsg if (crtc_state->dsc.dsc_split) {
809c349dbc7Sjsg intel_de_write(dev_priv, DSCC_RC_RANGE_PARAMETERS_0,
810c349dbc7Sjsg rc_range_params_dword[0]);
811c349dbc7Sjsg intel_de_write(dev_priv,
812c349dbc7Sjsg DSCC_RC_RANGE_PARAMETERS_0_UDW,
813c349dbc7Sjsg rc_range_params_dword[1]);
814c349dbc7Sjsg intel_de_write(dev_priv, DSCC_RC_RANGE_PARAMETERS_1,
815c349dbc7Sjsg rc_range_params_dword[2]);
816c349dbc7Sjsg intel_de_write(dev_priv,
817c349dbc7Sjsg DSCC_RC_RANGE_PARAMETERS_1_UDW,
818c349dbc7Sjsg rc_range_params_dword[3]);
819c349dbc7Sjsg intel_de_write(dev_priv, DSCC_RC_RANGE_PARAMETERS_2,
820c349dbc7Sjsg rc_range_params_dword[4]);
821c349dbc7Sjsg intel_de_write(dev_priv,
822c349dbc7Sjsg DSCC_RC_RANGE_PARAMETERS_2_UDW,
823c349dbc7Sjsg rc_range_params_dword[5]);
824c349dbc7Sjsg intel_de_write(dev_priv, DSCC_RC_RANGE_PARAMETERS_3,
825c349dbc7Sjsg rc_range_params_dword[6]);
826c349dbc7Sjsg intel_de_write(dev_priv,
827c349dbc7Sjsg DSCC_RC_RANGE_PARAMETERS_3_UDW,
828c349dbc7Sjsg rc_range_params_dword[7]);
829c349dbc7Sjsg }
830c349dbc7Sjsg } else {
831c349dbc7Sjsg intel_de_write(dev_priv, ICL_DSC0_RC_RANGE_PARAMETERS_0(pipe),
832c349dbc7Sjsg rc_range_params_dword[0]);
833c349dbc7Sjsg intel_de_write(dev_priv,
834c349dbc7Sjsg ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW(pipe),
835c349dbc7Sjsg rc_range_params_dword[1]);
836c349dbc7Sjsg intel_de_write(dev_priv, ICL_DSC0_RC_RANGE_PARAMETERS_1(pipe),
837c349dbc7Sjsg rc_range_params_dword[2]);
838c349dbc7Sjsg intel_de_write(dev_priv,
839c349dbc7Sjsg ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW(pipe),
840c349dbc7Sjsg rc_range_params_dword[3]);
841c349dbc7Sjsg intel_de_write(dev_priv, ICL_DSC0_RC_RANGE_PARAMETERS_2(pipe),
842c349dbc7Sjsg rc_range_params_dword[4]);
843c349dbc7Sjsg intel_de_write(dev_priv,
844c349dbc7Sjsg ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW(pipe),
845c349dbc7Sjsg rc_range_params_dword[5]);
846c349dbc7Sjsg intel_de_write(dev_priv, ICL_DSC0_RC_RANGE_PARAMETERS_3(pipe),
847c349dbc7Sjsg rc_range_params_dword[6]);
848c349dbc7Sjsg intel_de_write(dev_priv,
849c349dbc7Sjsg ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW(pipe),
850c349dbc7Sjsg rc_range_params_dword[7]);
851c349dbc7Sjsg if (crtc_state->dsc.dsc_split) {
852c349dbc7Sjsg intel_de_write(dev_priv,
853c349dbc7Sjsg ICL_DSC1_RC_RANGE_PARAMETERS_0(pipe),
854c349dbc7Sjsg rc_range_params_dword[0]);
855c349dbc7Sjsg intel_de_write(dev_priv,
856c349dbc7Sjsg ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW(pipe),
857c349dbc7Sjsg rc_range_params_dword[1]);
858c349dbc7Sjsg intel_de_write(dev_priv,
859c349dbc7Sjsg ICL_DSC1_RC_RANGE_PARAMETERS_1(pipe),
860c349dbc7Sjsg rc_range_params_dword[2]);
861c349dbc7Sjsg intel_de_write(dev_priv,
862c349dbc7Sjsg ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW(pipe),
863c349dbc7Sjsg rc_range_params_dword[3]);
864c349dbc7Sjsg intel_de_write(dev_priv,
865c349dbc7Sjsg ICL_DSC1_RC_RANGE_PARAMETERS_2(pipe),
866c349dbc7Sjsg rc_range_params_dword[4]);
867c349dbc7Sjsg intel_de_write(dev_priv,
868c349dbc7Sjsg ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW(pipe),
869c349dbc7Sjsg rc_range_params_dword[5]);
870c349dbc7Sjsg intel_de_write(dev_priv,
871c349dbc7Sjsg ICL_DSC1_RC_RANGE_PARAMETERS_3(pipe),
872c349dbc7Sjsg rc_range_params_dword[6]);
873c349dbc7Sjsg intel_de_write(dev_priv,
874c349dbc7Sjsg ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW(pipe),
875c349dbc7Sjsg rc_range_params_dword[7]);
876c349dbc7Sjsg }
877c349dbc7Sjsg }
878c349dbc7Sjsg }
879c349dbc7Sjsg
intel_dsc_dsi_pps_write(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)8801bb76ff1Sjsg void intel_dsc_dsi_pps_write(struct intel_encoder *encoder,
881c349dbc7Sjsg const struct intel_crtc_state *crtc_state)
882c349dbc7Sjsg {
883c349dbc7Sjsg const struct drm_dsc_config *vdsc_cfg = &crtc_state->dsc.config;
884c349dbc7Sjsg struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
885c349dbc7Sjsg struct mipi_dsi_device *dsi;
886c349dbc7Sjsg struct drm_dsc_picture_parameter_set pps;
887c349dbc7Sjsg enum port port;
888c349dbc7Sjsg
8891bb76ff1Sjsg if (!crtc_state->dsc.compression_enable)
8901bb76ff1Sjsg return;
8911bb76ff1Sjsg
892c349dbc7Sjsg drm_dsc_pps_payload_pack(&pps, vdsc_cfg);
893c349dbc7Sjsg
894c349dbc7Sjsg for_each_dsi_port(port, intel_dsi->ports) {
895c349dbc7Sjsg dsi = intel_dsi->dsi_hosts[port]->device;
896c349dbc7Sjsg
897c349dbc7Sjsg mipi_dsi_picture_parameter_set(dsi, &pps);
898c349dbc7Sjsg mipi_dsi_compression_mode(dsi, true);
899c349dbc7Sjsg }
900c349dbc7Sjsg }
901c349dbc7Sjsg
intel_dsc_dp_pps_write(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)9021bb76ff1Sjsg void intel_dsc_dp_pps_write(struct intel_encoder *encoder,
903c349dbc7Sjsg const struct intel_crtc_state *crtc_state)
904c349dbc7Sjsg {
9051bb76ff1Sjsg struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
906c349dbc7Sjsg const struct drm_dsc_config *vdsc_cfg = &crtc_state->dsc.config;
907c349dbc7Sjsg struct drm_dsc_pps_infoframe dp_dsc_pps_sdp;
908c349dbc7Sjsg
9091bb76ff1Sjsg if (!crtc_state->dsc.compression_enable)
9101bb76ff1Sjsg return;
9111bb76ff1Sjsg
912c349dbc7Sjsg /* Prepare DP SDP PPS header as per DP 1.4 spec, Table 2-123 */
913c349dbc7Sjsg drm_dsc_dp_pps_header_init(&dp_dsc_pps_sdp.pps_header);
914c349dbc7Sjsg
915c349dbc7Sjsg /* Fill the PPS payload bytes as per DSC spec 1.2 Table 4-1 */
916c349dbc7Sjsg drm_dsc_pps_payload_pack(&dp_dsc_pps_sdp.pps_payload, vdsc_cfg);
917c349dbc7Sjsg
918ad8b1aafSjsg dig_port->write_infoframe(encoder, crtc_state,
919c349dbc7Sjsg DP_SDP_PPS, &dp_dsc_pps_sdp,
920c349dbc7Sjsg sizeof(dp_dsc_pps_sdp));
921c349dbc7Sjsg }
922c349dbc7Sjsg
dss_ctl1_reg(struct intel_crtc * crtc,enum transcoder cpu_transcoder)9231bb76ff1Sjsg static i915_reg_t dss_ctl1_reg(struct intel_crtc *crtc, enum transcoder cpu_transcoder)
9245ca02815Sjsg {
9251bb76ff1Sjsg return is_pipe_dsc(crtc, cpu_transcoder) ?
9261bb76ff1Sjsg ICL_PIPE_DSS_CTL1(crtc->pipe) : DSS_CTL1;
9275ca02815Sjsg }
9285ca02815Sjsg
dss_ctl2_reg(struct intel_crtc * crtc,enum transcoder cpu_transcoder)9291bb76ff1Sjsg static i915_reg_t dss_ctl2_reg(struct intel_crtc *crtc, enum transcoder cpu_transcoder)
9305ca02815Sjsg {
9311bb76ff1Sjsg return is_pipe_dsc(crtc, cpu_transcoder) ?
9321bb76ff1Sjsg ICL_PIPE_DSS_CTL2(crtc->pipe) : DSS_CTL2;
9335ca02815Sjsg }
9345ca02815Sjsg
intel_uncompressed_joiner_enable(const struct intel_crtc_state * crtc_state)9355ca02815Sjsg void intel_uncompressed_joiner_enable(const struct intel_crtc_state *crtc_state)
9365ca02815Sjsg {
9375ca02815Sjsg struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
9385ca02815Sjsg struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
9395ca02815Sjsg u32 dss_ctl1_val = 0;
9405ca02815Sjsg
9411bb76ff1Sjsg if (crtc_state->bigjoiner_pipes && !crtc_state->dsc.compression_enable) {
9421bb76ff1Sjsg if (intel_crtc_is_bigjoiner_slave(crtc_state))
9435ca02815Sjsg dss_ctl1_val |= UNCOMPRESSED_JOINER_SLAVE;
9445ca02815Sjsg else
9455ca02815Sjsg dss_ctl1_val |= UNCOMPRESSED_JOINER_MASTER;
9465ca02815Sjsg
9471bb76ff1Sjsg intel_de_write(dev_priv, dss_ctl1_reg(crtc, crtc_state->cpu_transcoder), dss_ctl1_val);
9485ca02815Sjsg }
9495ca02815Sjsg }
9505ca02815Sjsg
intel_dsc_enable(const struct intel_crtc_state * crtc_state)9511bb76ff1Sjsg void intel_dsc_enable(const struct intel_crtc_state *crtc_state)
952c349dbc7Sjsg {
953c349dbc7Sjsg struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
9545ca02815Sjsg struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
955c349dbc7Sjsg u32 dss_ctl1_val = 0;
956c349dbc7Sjsg u32 dss_ctl2_val = 0;
957c349dbc7Sjsg
958c349dbc7Sjsg if (!crtc_state->dsc.compression_enable)
959c349dbc7Sjsg return;
960c349dbc7Sjsg
9615ca02815Sjsg intel_dsc_pps_configure(crtc_state);
962c349dbc7Sjsg
963c349dbc7Sjsg dss_ctl2_val |= LEFT_BRANCH_VDSC_ENABLE;
964c349dbc7Sjsg if (crtc_state->dsc.dsc_split) {
965c349dbc7Sjsg dss_ctl2_val |= RIGHT_BRANCH_VDSC_ENABLE;
966c349dbc7Sjsg dss_ctl1_val |= JOINER_ENABLE;
967c349dbc7Sjsg }
9681bb76ff1Sjsg if (crtc_state->bigjoiner_pipes) {
9695ca02815Sjsg dss_ctl1_val |= BIG_JOINER_ENABLE;
9701bb76ff1Sjsg if (!intel_crtc_is_bigjoiner_slave(crtc_state))
9715ca02815Sjsg dss_ctl1_val |= MASTER_BIG_JOINER_ENABLE;
9725ca02815Sjsg }
9731bb76ff1Sjsg intel_de_write(dev_priv, dss_ctl1_reg(crtc, crtc_state->cpu_transcoder), dss_ctl1_val);
9741bb76ff1Sjsg intel_de_write(dev_priv, dss_ctl2_reg(crtc, crtc_state->cpu_transcoder), dss_ctl2_val);
975c349dbc7Sjsg }
976c349dbc7Sjsg
intel_dsc_disable(const struct intel_crtc_state * old_crtc_state)977c349dbc7Sjsg void intel_dsc_disable(const struct intel_crtc_state *old_crtc_state)
978c349dbc7Sjsg {
979c349dbc7Sjsg struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->uapi.crtc);
980c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
981c349dbc7Sjsg
9825ca02815Sjsg /* Disable only if either of them is enabled */
9835ca02815Sjsg if (old_crtc_state->dsc.compression_enable ||
9841bb76ff1Sjsg old_crtc_state->bigjoiner_pipes) {
9851bb76ff1Sjsg intel_de_write(dev_priv, dss_ctl1_reg(crtc, old_crtc_state->cpu_transcoder), 0);
9861bb76ff1Sjsg intel_de_write(dev_priv, dss_ctl2_reg(crtc, old_crtc_state->cpu_transcoder), 0);
9875ca02815Sjsg }
9885ca02815Sjsg }
9895ca02815Sjsg
intel_dsc_get_config(struct intel_crtc_state * crtc_state)9905ca02815Sjsg void intel_dsc_get_config(struct intel_crtc_state *crtc_state)
9915ca02815Sjsg {
9925ca02815Sjsg struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
9935ca02815Sjsg struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
9941bb76ff1Sjsg struct drm_dsc_config *vdsc_cfg = &crtc_state->dsc.config;
9951bb76ff1Sjsg enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
9965ca02815Sjsg enum pipe pipe = crtc->pipe;
9975ca02815Sjsg enum intel_display_power_domain power_domain;
9985ca02815Sjsg intel_wakeref_t wakeref;
999*f005ef32Sjsg u32 dss_ctl1, dss_ctl2, pps0 = 0, pps1 = 0;
10005ca02815Sjsg
10015ca02815Sjsg if (!intel_dsc_source_support(crtc_state))
1002c349dbc7Sjsg return;
1003c349dbc7Sjsg
10041bb76ff1Sjsg power_domain = intel_dsc_power_domain(crtc, cpu_transcoder);
10055ca02815Sjsg
10065ca02815Sjsg wakeref = intel_display_power_get_if_enabled(dev_priv, power_domain);
10075ca02815Sjsg if (!wakeref)
10085ca02815Sjsg return;
10095ca02815Sjsg
10101bb76ff1Sjsg dss_ctl1 = intel_de_read(dev_priv, dss_ctl1_reg(crtc, cpu_transcoder));
10111bb76ff1Sjsg dss_ctl2 = intel_de_read(dev_priv, dss_ctl2_reg(crtc, cpu_transcoder));
10125ca02815Sjsg
10135ca02815Sjsg crtc_state->dsc.compression_enable = dss_ctl2 & LEFT_BRANCH_VDSC_ENABLE;
10145ca02815Sjsg if (!crtc_state->dsc.compression_enable)
10155ca02815Sjsg goto out;
10165ca02815Sjsg
10175ca02815Sjsg crtc_state->dsc.dsc_split = (dss_ctl2 & RIGHT_BRANCH_VDSC_ENABLE) &&
10185ca02815Sjsg (dss_ctl1 & JOINER_ENABLE);
10195ca02815Sjsg
10205ca02815Sjsg /* FIXME: add more state readout as needed */
1021c349dbc7Sjsg
1022*f005ef32Sjsg /* PPS0 & PPS1 */
1023*f005ef32Sjsg if (!is_pipe_dsc(crtc, cpu_transcoder)) {
1024*f005ef32Sjsg pps1 = intel_de_read(dev_priv, DSCA_PICTURE_PARAMETER_SET_1);
1025*f005ef32Sjsg } else {
1026*f005ef32Sjsg pps0 = intel_de_read(dev_priv,
1027*f005ef32Sjsg ICL_DSC0_PICTURE_PARAMETER_SET_0(pipe));
1028*f005ef32Sjsg pps1 = intel_de_read(dev_priv,
10295ca02815Sjsg ICL_DSC0_PICTURE_PARAMETER_SET_1(pipe));
1030*f005ef32Sjsg }
1031*f005ef32Sjsg
1032*f005ef32Sjsg vdsc_cfg->bits_per_pixel = pps1;
1033*f005ef32Sjsg
1034*f005ef32Sjsg if (pps0 & DSC_NATIVE_420_ENABLE)
1035*f005ef32Sjsg vdsc_cfg->bits_per_pixel >>= 1;
1036*f005ef32Sjsg
10375ca02815Sjsg crtc_state->dsc.compressed_bpp = vdsc_cfg->bits_per_pixel >> 4;
10385ca02815Sjsg out:
10395ca02815Sjsg intel_display_power_put(dev_priv, power_domain, wakeref);
1040c349dbc7Sjsg }
1041