1c349dbc7Sjsg /*
2c349dbc7Sjsg * Copyright © 2009
3c349dbc7Sjsg *
4c349dbc7Sjsg * Permission is hereby granted, free of charge, to any person obtaining a
5c349dbc7Sjsg * copy of this software and associated documentation files (the "Software"),
6c349dbc7Sjsg * to deal in the Software without restriction, including without limitation
7c349dbc7Sjsg * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8c349dbc7Sjsg * and/or sell copies of the Software, and to permit persons to whom the
9c349dbc7Sjsg * Software is furnished to do so, subject to the following conditions:
10c349dbc7Sjsg *
11c349dbc7Sjsg * The above copyright notice and this permission notice (including the next
12c349dbc7Sjsg * paragraph) shall be included in all copies or substantial portions of the
13c349dbc7Sjsg * Software.
14c349dbc7Sjsg *
15c349dbc7Sjsg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16c349dbc7Sjsg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17c349dbc7Sjsg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18c349dbc7Sjsg * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19c349dbc7Sjsg * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20c349dbc7Sjsg * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21c349dbc7Sjsg * SOFTWARE.
22c349dbc7Sjsg *
23c349dbc7Sjsg * Authors:
24c349dbc7Sjsg * Daniel Vetter <daniel@ffwll.ch>
25c349dbc7Sjsg *
26c349dbc7Sjsg * Derived from Xorg ddx, xf86-video-intel, src/i830_video.c
27c349dbc7Sjsg */
28c349dbc7Sjsg
29c349dbc7Sjsg #include <drm/drm_fourcc.h>
30c349dbc7Sjsg
311bb76ff1Sjsg #include "gem/i915_gem_internal.h"
32c349dbc7Sjsg #include "gem/i915_gem_pm.h"
335ca02815Sjsg #include "gt/intel_gpu_commands.h"
34c349dbc7Sjsg #include "gt/intel_ring.h"
35c349dbc7Sjsg
36c349dbc7Sjsg #include "i915_drv.h"
37c349dbc7Sjsg #include "i915_reg.h"
385ca02815Sjsg #include "intel_de.h"
39c349dbc7Sjsg #include "intel_display_types.h"
40c349dbc7Sjsg #include "intel_frontbuffer.h"
41c349dbc7Sjsg #include "intel_overlay.h"
421bb76ff1Sjsg #include "intel_pci_config.h"
43c349dbc7Sjsg
44c349dbc7Sjsg /* Limits for overlay size. According to intel doc, the real limits are:
45c349dbc7Sjsg * Y width: 4095, UV width (planar): 2047, Y height: 2047,
46c349dbc7Sjsg * UV width (planar): * 1023. But the xorg thinks 2048 for height and width. Use
47c349dbc7Sjsg * the mininum of both. */
48c349dbc7Sjsg #define IMAGE_MAX_WIDTH 2048
49c349dbc7Sjsg #define IMAGE_MAX_HEIGHT 2046 /* 2 * 1023 */
50c349dbc7Sjsg /* on 830 and 845 these large limits result in the card hanging */
51c349dbc7Sjsg #define IMAGE_MAX_WIDTH_LEGACY 1024
52c349dbc7Sjsg #define IMAGE_MAX_HEIGHT_LEGACY 1088
53c349dbc7Sjsg
54c349dbc7Sjsg /* overlay register definitions */
55c349dbc7Sjsg /* OCMD register */
56c349dbc7Sjsg #define OCMD_TILED_SURFACE (0x1<<19)
57c349dbc7Sjsg #define OCMD_MIRROR_MASK (0x3<<17)
58c349dbc7Sjsg #define OCMD_MIRROR_MODE (0x3<<17)
59c349dbc7Sjsg #define OCMD_MIRROR_HORIZONTAL (0x1<<17)
60c349dbc7Sjsg #define OCMD_MIRROR_VERTICAL (0x2<<17)
61c349dbc7Sjsg #define OCMD_MIRROR_BOTH (0x3<<17)
62c349dbc7Sjsg #define OCMD_BYTEORDER_MASK (0x3<<14) /* zero for YUYV or FOURCC YUY2 */
63c349dbc7Sjsg #define OCMD_UV_SWAP (0x1<<14) /* YVYU */
64c349dbc7Sjsg #define OCMD_Y_SWAP (0x2<<14) /* UYVY or FOURCC UYVY */
65c349dbc7Sjsg #define OCMD_Y_AND_UV_SWAP (0x3<<14) /* VYUY */
66c349dbc7Sjsg #define OCMD_SOURCE_FORMAT_MASK (0xf<<10)
67c349dbc7Sjsg #define OCMD_RGB_888 (0x1<<10) /* not in i965 Intel docs */
68c349dbc7Sjsg #define OCMD_RGB_555 (0x2<<10) /* not in i965 Intel docs */
69c349dbc7Sjsg #define OCMD_RGB_565 (0x3<<10) /* not in i965 Intel docs */
70c349dbc7Sjsg #define OCMD_YUV_422_PACKED (0x8<<10)
71c349dbc7Sjsg #define OCMD_YUV_411_PACKED (0x9<<10) /* not in i965 Intel docs */
72c349dbc7Sjsg #define OCMD_YUV_420_PLANAR (0xc<<10)
73c349dbc7Sjsg #define OCMD_YUV_422_PLANAR (0xd<<10)
74c349dbc7Sjsg #define OCMD_YUV_410_PLANAR (0xe<<10) /* also 411 */
75c349dbc7Sjsg #define OCMD_TVSYNCFLIP_PARITY (0x1<<9)
76c349dbc7Sjsg #define OCMD_TVSYNCFLIP_ENABLE (0x1<<7)
77c349dbc7Sjsg #define OCMD_BUF_TYPE_MASK (0x1<<5)
78c349dbc7Sjsg #define OCMD_BUF_TYPE_FRAME (0x0<<5)
79c349dbc7Sjsg #define OCMD_BUF_TYPE_FIELD (0x1<<5)
80c349dbc7Sjsg #define OCMD_TEST_MODE (0x1<<4)
81c349dbc7Sjsg #define OCMD_BUFFER_SELECT (0x3<<2)
82c349dbc7Sjsg #define OCMD_BUFFER0 (0x0<<2)
83c349dbc7Sjsg #define OCMD_BUFFER1 (0x1<<2)
84c349dbc7Sjsg #define OCMD_FIELD_SELECT (0x1<<2)
85c349dbc7Sjsg #define OCMD_FIELD0 (0x0<<1)
86c349dbc7Sjsg #define OCMD_FIELD1 (0x1<<1)
87c349dbc7Sjsg #define OCMD_ENABLE (0x1<<0)
88c349dbc7Sjsg
89c349dbc7Sjsg /* OCONFIG register */
90c349dbc7Sjsg #define OCONF_PIPE_MASK (0x1<<18)
91c349dbc7Sjsg #define OCONF_PIPE_A (0x0<<18)
92c349dbc7Sjsg #define OCONF_PIPE_B (0x1<<18)
93c349dbc7Sjsg #define OCONF_GAMMA2_ENABLE (0x1<<16)
94c349dbc7Sjsg #define OCONF_CSC_MODE_BT601 (0x0<<5)
95c349dbc7Sjsg #define OCONF_CSC_MODE_BT709 (0x1<<5)
96c349dbc7Sjsg #define OCONF_CSC_BYPASS (0x1<<4)
97c349dbc7Sjsg #define OCONF_CC_OUT_8BIT (0x1<<3)
98c349dbc7Sjsg #define OCONF_TEST_MODE (0x1<<2)
99c349dbc7Sjsg #define OCONF_THREE_LINE_BUFFER (0x1<<0)
100c349dbc7Sjsg #define OCONF_TWO_LINE_BUFFER (0x0<<0)
101c349dbc7Sjsg
102c349dbc7Sjsg /* DCLRKM (dst-key) register */
103c349dbc7Sjsg #define DST_KEY_ENABLE (0x1<<31)
104c349dbc7Sjsg #define CLK_RGB24_MASK 0x0
105c349dbc7Sjsg #define CLK_RGB16_MASK 0x070307
106c349dbc7Sjsg #define CLK_RGB15_MASK 0x070707
107c349dbc7Sjsg
108ad8b1aafSjsg #define RGB30_TO_COLORKEY(c) \
109ad8b1aafSjsg ((((c) & 0x3fc00000) >> 6) | (((c) & 0x000ff000) >> 4) | (((c) & 0x000003fc) >> 2))
110c349dbc7Sjsg #define RGB16_TO_COLORKEY(c) \
111ad8b1aafSjsg ((((c) & 0xf800) << 8) | (((c) & 0x07e0) << 5) | (((c) & 0x001f) << 3))
112c349dbc7Sjsg #define RGB15_TO_COLORKEY(c) \
113ad8b1aafSjsg ((((c) & 0x7c00) << 9) | (((c) & 0x03e0) << 6) | (((c) & 0x001f) << 3))
114ad8b1aafSjsg #define RGB8I_TO_COLORKEY(c) \
115ad8b1aafSjsg ((((c) & 0xff) << 16) | (((c) & 0xff) << 8) | (((c) & 0xff) << 0))
116c349dbc7Sjsg
117c349dbc7Sjsg /* overlay flip addr flag */
118c349dbc7Sjsg #define OFC_UPDATE 0x1
119c349dbc7Sjsg
120c349dbc7Sjsg /* polyphase filter coefficients */
121c349dbc7Sjsg #define N_HORIZ_Y_TAPS 5
122c349dbc7Sjsg #define N_VERT_Y_TAPS 3
123c349dbc7Sjsg #define N_HORIZ_UV_TAPS 3
124c349dbc7Sjsg #define N_VERT_UV_TAPS 3
125c349dbc7Sjsg #define N_PHASES 17
126c349dbc7Sjsg #define MAX_TAPS 5
127c349dbc7Sjsg
128c349dbc7Sjsg /* memory bufferd overlay registers */
129c349dbc7Sjsg struct overlay_registers {
130c349dbc7Sjsg u32 OBUF_0Y;
131c349dbc7Sjsg u32 OBUF_1Y;
132c349dbc7Sjsg u32 OBUF_0U;
133c349dbc7Sjsg u32 OBUF_0V;
134c349dbc7Sjsg u32 OBUF_1U;
135c349dbc7Sjsg u32 OBUF_1V;
136c349dbc7Sjsg u32 OSTRIDE;
137c349dbc7Sjsg u32 YRGB_VPH;
138c349dbc7Sjsg u32 UV_VPH;
139c349dbc7Sjsg u32 HORZ_PH;
140c349dbc7Sjsg u32 INIT_PHS;
141c349dbc7Sjsg u32 DWINPOS;
142c349dbc7Sjsg u32 DWINSZ;
143c349dbc7Sjsg u32 SWIDTH;
144c349dbc7Sjsg u32 SWIDTHSW;
145c349dbc7Sjsg u32 SHEIGHT;
146c349dbc7Sjsg u32 YRGBSCALE;
147c349dbc7Sjsg u32 UVSCALE;
148c349dbc7Sjsg u32 OCLRC0;
149c349dbc7Sjsg u32 OCLRC1;
150c349dbc7Sjsg u32 DCLRKV;
151c349dbc7Sjsg u32 DCLRKM;
152c349dbc7Sjsg u32 SCLRKVH;
153c349dbc7Sjsg u32 SCLRKVL;
154c349dbc7Sjsg u32 SCLRKEN;
155c349dbc7Sjsg u32 OCONFIG;
156c349dbc7Sjsg u32 OCMD;
157c349dbc7Sjsg u32 RESERVED1; /* 0x6C */
158c349dbc7Sjsg u32 OSTART_0Y;
159c349dbc7Sjsg u32 OSTART_1Y;
160c349dbc7Sjsg u32 OSTART_0U;
161c349dbc7Sjsg u32 OSTART_0V;
162c349dbc7Sjsg u32 OSTART_1U;
163c349dbc7Sjsg u32 OSTART_1V;
164c349dbc7Sjsg u32 OTILEOFF_0Y;
165c349dbc7Sjsg u32 OTILEOFF_1Y;
166c349dbc7Sjsg u32 OTILEOFF_0U;
167c349dbc7Sjsg u32 OTILEOFF_0V;
168c349dbc7Sjsg u32 OTILEOFF_1U;
169c349dbc7Sjsg u32 OTILEOFF_1V;
170c349dbc7Sjsg u32 FASTHSCALE; /* 0xA0 */
171c349dbc7Sjsg u32 UVSCALEV; /* 0xA4 */
172c349dbc7Sjsg u32 RESERVEDC[(0x200 - 0xA8) / 4]; /* 0xA8 - 0x1FC */
173c349dbc7Sjsg u16 Y_VCOEFS[N_VERT_Y_TAPS * N_PHASES]; /* 0x200 */
174c349dbc7Sjsg u16 RESERVEDD[0x100 / 2 - N_VERT_Y_TAPS * N_PHASES];
175c349dbc7Sjsg u16 Y_HCOEFS[N_HORIZ_Y_TAPS * N_PHASES]; /* 0x300 */
176c349dbc7Sjsg u16 RESERVEDE[0x200 / 2 - N_HORIZ_Y_TAPS * N_PHASES];
177c349dbc7Sjsg u16 UV_VCOEFS[N_VERT_UV_TAPS * N_PHASES]; /* 0x500 */
178c349dbc7Sjsg u16 RESERVEDF[0x100 / 2 - N_VERT_UV_TAPS * N_PHASES];
179c349dbc7Sjsg u16 UV_HCOEFS[N_HORIZ_UV_TAPS * N_PHASES]; /* 0x600 */
180c349dbc7Sjsg u16 RESERVEDG[0x100 / 2 - N_HORIZ_UV_TAPS * N_PHASES];
181c349dbc7Sjsg };
182c349dbc7Sjsg
183c349dbc7Sjsg struct intel_overlay {
184c349dbc7Sjsg struct drm_i915_private *i915;
185c349dbc7Sjsg struct intel_context *context;
186c349dbc7Sjsg struct intel_crtc *crtc;
187c349dbc7Sjsg struct i915_vma *vma;
188c349dbc7Sjsg struct i915_vma *old_vma;
189ad8b1aafSjsg struct intel_frontbuffer *frontbuffer;
190c349dbc7Sjsg bool active;
191c349dbc7Sjsg bool pfit_active;
192c349dbc7Sjsg u32 pfit_vscale_ratio; /* shifted-point number, (1<<12) == 1.0 */
193c349dbc7Sjsg u32 color_key:24;
194c349dbc7Sjsg u32 color_key_enabled:1;
195c349dbc7Sjsg u32 brightness, contrast, saturation;
196c349dbc7Sjsg u32 old_xscale, old_yscale;
197c349dbc7Sjsg /* register access */
198c349dbc7Sjsg struct drm_i915_gem_object *reg_bo;
199c349dbc7Sjsg struct overlay_registers __iomem *regs;
200c349dbc7Sjsg u32 flip_addr;
201c349dbc7Sjsg /* flip handling */
202c349dbc7Sjsg struct i915_active last_flip;
203c349dbc7Sjsg void (*flip_complete)(struct intel_overlay *ovl);
204c349dbc7Sjsg };
205c349dbc7Sjsg
i830_overlay_clock_gating(struct drm_i915_private * dev_priv,bool enable)206c349dbc7Sjsg static void i830_overlay_clock_gating(struct drm_i915_private *dev_priv,
207c349dbc7Sjsg bool enable)
208c349dbc7Sjsg {
209c349dbc7Sjsg struct pci_dev *pdev = dev_priv->drm.pdev;
210c349dbc7Sjsg u8 val;
211c349dbc7Sjsg
212c349dbc7Sjsg /* WA_OVERLAY_CLKGATE:alm */
213c349dbc7Sjsg if (enable)
2141bb76ff1Sjsg intel_de_write(dev_priv, DSPCLK_GATE_D(dev_priv), 0);
215c349dbc7Sjsg else
2161bb76ff1Sjsg intel_de_write(dev_priv, DSPCLK_GATE_D(dev_priv),
217c349dbc7Sjsg OVRUNIT_CLOCK_GATE_DISABLE);
218c349dbc7Sjsg
219c349dbc7Sjsg /* WA_DISABLE_L2CACHE_CLOCK_GATING:alm */
220c349dbc7Sjsg pci_bus_read_config_byte(pdev->bus,
221c349dbc7Sjsg PCI_DEVFN(0, 0), I830_CLOCK_GATE, &val);
222c349dbc7Sjsg if (enable)
223c349dbc7Sjsg val &= ~I830_L2_CACHE_CLOCK_GATE_DISABLE;
224c349dbc7Sjsg else
225c349dbc7Sjsg val |= I830_L2_CACHE_CLOCK_GATE_DISABLE;
226c349dbc7Sjsg pci_bus_write_config_byte(pdev->bus,
227c349dbc7Sjsg PCI_DEVFN(0, 0), I830_CLOCK_GATE, val);
228c349dbc7Sjsg }
229c349dbc7Sjsg
230c349dbc7Sjsg static struct i915_request *
alloc_request(struct intel_overlay * overlay,void (* fn)(struct intel_overlay *))231c349dbc7Sjsg alloc_request(struct intel_overlay *overlay, void (*fn)(struct intel_overlay *))
232c349dbc7Sjsg {
233c349dbc7Sjsg struct i915_request *rq;
234c349dbc7Sjsg int err;
235c349dbc7Sjsg
236c349dbc7Sjsg overlay->flip_complete = fn;
237c349dbc7Sjsg
238c349dbc7Sjsg rq = i915_request_create(overlay->context);
239c349dbc7Sjsg if (IS_ERR(rq))
240c349dbc7Sjsg return rq;
241c349dbc7Sjsg
242c349dbc7Sjsg err = i915_active_add_request(&overlay->last_flip, rq);
243c349dbc7Sjsg if (err) {
244c349dbc7Sjsg i915_request_add(rq);
245c349dbc7Sjsg return ERR_PTR(err);
246c349dbc7Sjsg }
247c349dbc7Sjsg
248c349dbc7Sjsg return rq;
249c349dbc7Sjsg }
250c349dbc7Sjsg
251c349dbc7Sjsg /* overlay needs to be disable in OCMD reg */
intel_overlay_on(struct intel_overlay * overlay)252c349dbc7Sjsg static int intel_overlay_on(struct intel_overlay *overlay)
253c349dbc7Sjsg {
254c349dbc7Sjsg struct drm_i915_private *dev_priv = overlay->i915;
255c349dbc7Sjsg struct i915_request *rq;
256c349dbc7Sjsg u32 *cs;
257c349dbc7Sjsg
258c349dbc7Sjsg drm_WARN_ON(&dev_priv->drm, overlay->active);
259c349dbc7Sjsg
260c349dbc7Sjsg rq = alloc_request(overlay, NULL);
261c349dbc7Sjsg if (IS_ERR(rq))
262c349dbc7Sjsg return PTR_ERR(rq);
263c349dbc7Sjsg
264c349dbc7Sjsg cs = intel_ring_begin(rq, 4);
265c349dbc7Sjsg if (IS_ERR(cs)) {
266c349dbc7Sjsg i915_request_add(rq);
267c349dbc7Sjsg return PTR_ERR(cs);
268c349dbc7Sjsg }
269c349dbc7Sjsg
270c349dbc7Sjsg overlay->active = true;
271c349dbc7Sjsg
272c349dbc7Sjsg if (IS_I830(dev_priv))
273c349dbc7Sjsg i830_overlay_clock_gating(dev_priv, false);
274c349dbc7Sjsg
275c349dbc7Sjsg *cs++ = MI_OVERLAY_FLIP | MI_OVERLAY_ON;
276c349dbc7Sjsg *cs++ = overlay->flip_addr | OFC_UPDATE;
277c349dbc7Sjsg *cs++ = MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP;
278c349dbc7Sjsg *cs++ = MI_NOOP;
279c349dbc7Sjsg intel_ring_advance(rq, cs);
280c349dbc7Sjsg
281c349dbc7Sjsg i915_request_add(rq);
282c349dbc7Sjsg
283c349dbc7Sjsg return i915_active_wait(&overlay->last_flip);
284c349dbc7Sjsg }
285c349dbc7Sjsg
intel_overlay_flip_prepare(struct intel_overlay * overlay,struct i915_vma * vma)286c349dbc7Sjsg static void intel_overlay_flip_prepare(struct intel_overlay *overlay,
287c349dbc7Sjsg struct i915_vma *vma)
288c349dbc7Sjsg {
289c349dbc7Sjsg enum pipe pipe = overlay->crtc->pipe;
290ad8b1aafSjsg struct intel_frontbuffer *frontbuffer = NULL;
291c349dbc7Sjsg
292ad8b1aafSjsg drm_WARN_ON(&overlay->i915->drm, overlay->old_vma);
293c349dbc7Sjsg
294c349dbc7Sjsg if (vma)
295ad8b1aafSjsg frontbuffer = intel_frontbuffer_get(vma->obj);
296c349dbc7Sjsg
297ad8b1aafSjsg intel_frontbuffer_track(overlay->frontbuffer, frontbuffer,
298ad8b1aafSjsg INTEL_FRONTBUFFER_OVERLAY(pipe));
299c349dbc7Sjsg
300ad8b1aafSjsg if (overlay->frontbuffer)
301ad8b1aafSjsg intel_frontbuffer_put(overlay->frontbuffer);
302ad8b1aafSjsg overlay->frontbuffer = frontbuffer;
303c349dbc7Sjsg
304c349dbc7Sjsg intel_frontbuffer_flip_prepare(overlay->i915,
305c349dbc7Sjsg INTEL_FRONTBUFFER_OVERLAY(pipe));
306c349dbc7Sjsg
307c349dbc7Sjsg overlay->old_vma = overlay->vma;
308c349dbc7Sjsg if (vma)
309c349dbc7Sjsg overlay->vma = i915_vma_get(vma);
310c349dbc7Sjsg else
311c349dbc7Sjsg overlay->vma = NULL;
312c349dbc7Sjsg }
313c349dbc7Sjsg
314c349dbc7Sjsg /* overlay needs to be enabled in OCMD reg */
intel_overlay_continue(struct intel_overlay * overlay,struct i915_vma * vma,bool load_polyphase_filter)315c349dbc7Sjsg static int intel_overlay_continue(struct intel_overlay *overlay,
316c349dbc7Sjsg struct i915_vma *vma,
317c349dbc7Sjsg bool load_polyphase_filter)
318c349dbc7Sjsg {
319c349dbc7Sjsg struct drm_i915_private *dev_priv = overlay->i915;
320c349dbc7Sjsg struct i915_request *rq;
321c349dbc7Sjsg u32 flip_addr = overlay->flip_addr;
322c349dbc7Sjsg u32 tmp, *cs;
323c349dbc7Sjsg
324c349dbc7Sjsg drm_WARN_ON(&dev_priv->drm, !overlay->active);
325c349dbc7Sjsg
326c349dbc7Sjsg if (load_polyphase_filter)
327c349dbc7Sjsg flip_addr |= OFC_UPDATE;
328c349dbc7Sjsg
329c349dbc7Sjsg /* check for underruns */
330c349dbc7Sjsg tmp = intel_de_read(dev_priv, DOVSTA);
331c349dbc7Sjsg if (tmp & (1 << 17))
332c349dbc7Sjsg drm_dbg(&dev_priv->drm, "overlay underrun, DOVSTA: %x\n", tmp);
333c349dbc7Sjsg
334c349dbc7Sjsg rq = alloc_request(overlay, NULL);
335c349dbc7Sjsg if (IS_ERR(rq))
336c349dbc7Sjsg return PTR_ERR(rq);
337c349dbc7Sjsg
338c349dbc7Sjsg cs = intel_ring_begin(rq, 2);
339c349dbc7Sjsg if (IS_ERR(cs)) {
340c349dbc7Sjsg i915_request_add(rq);
341c349dbc7Sjsg return PTR_ERR(cs);
342c349dbc7Sjsg }
343c349dbc7Sjsg
344c349dbc7Sjsg *cs++ = MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE;
345c349dbc7Sjsg *cs++ = flip_addr;
346c349dbc7Sjsg intel_ring_advance(rq, cs);
347c349dbc7Sjsg
348c349dbc7Sjsg intel_overlay_flip_prepare(overlay, vma);
349c349dbc7Sjsg i915_request_add(rq);
350c349dbc7Sjsg
351c349dbc7Sjsg return 0;
352c349dbc7Sjsg }
353c349dbc7Sjsg
intel_overlay_release_old_vma(struct intel_overlay * overlay)354c349dbc7Sjsg static void intel_overlay_release_old_vma(struct intel_overlay *overlay)
355c349dbc7Sjsg {
356c349dbc7Sjsg struct i915_vma *vma;
357c349dbc7Sjsg
358c349dbc7Sjsg vma = fetch_and_zero(&overlay->old_vma);
359ad8b1aafSjsg if (drm_WARN_ON(&overlay->i915->drm, !vma))
360c349dbc7Sjsg return;
361c349dbc7Sjsg
362c349dbc7Sjsg intel_frontbuffer_flip_complete(overlay->i915,
363c349dbc7Sjsg INTEL_FRONTBUFFER_OVERLAY(overlay->crtc->pipe));
364c349dbc7Sjsg
365ad8b1aafSjsg i915_vma_unpin(vma);
366c349dbc7Sjsg i915_vma_put(vma);
367c349dbc7Sjsg }
368c349dbc7Sjsg
369c349dbc7Sjsg static void
intel_overlay_release_old_vid_tail(struct intel_overlay * overlay)370c349dbc7Sjsg intel_overlay_release_old_vid_tail(struct intel_overlay *overlay)
371c349dbc7Sjsg {
372c349dbc7Sjsg intel_overlay_release_old_vma(overlay);
373c349dbc7Sjsg }
374c349dbc7Sjsg
intel_overlay_off_tail(struct intel_overlay * overlay)375c349dbc7Sjsg static void intel_overlay_off_tail(struct intel_overlay *overlay)
376c349dbc7Sjsg {
377c349dbc7Sjsg struct drm_i915_private *dev_priv = overlay->i915;
378c349dbc7Sjsg
379c349dbc7Sjsg intel_overlay_release_old_vma(overlay);
380c349dbc7Sjsg
381c349dbc7Sjsg overlay->crtc->overlay = NULL;
382c349dbc7Sjsg overlay->crtc = NULL;
383c349dbc7Sjsg overlay->active = false;
384c349dbc7Sjsg
385c349dbc7Sjsg if (IS_I830(dev_priv))
386c349dbc7Sjsg i830_overlay_clock_gating(dev_priv, true);
387c349dbc7Sjsg }
388c349dbc7Sjsg
intel_overlay_last_flip_retire(struct i915_active * active)3895ca02815Sjsg static void intel_overlay_last_flip_retire(struct i915_active *active)
390c349dbc7Sjsg {
391c349dbc7Sjsg struct intel_overlay *overlay =
392c349dbc7Sjsg container_of(active, typeof(*overlay), last_flip);
393c349dbc7Sjsg
394c349dbc7Sjsg if (overlay->flip_complete)
395c349dbc7Sjsg overlay->flip_complete(overlay);
396c349dbc7Sjsg }
397c349dbc7Sjsg
398c349dbc7Sjsg /* overlay needs to be disabled in OCMD reg */
intel_overlay_off(struct intel_overlay * overlay)399c349dbc7Sjsg static int intel_overlay_off(struct intel_overlay *overlay)
400c349dbc7Sjsg {
401c349dbc7Sjsg struct i915_request *rq;
402c349dbc7Sjsg u32 *cs, flip_addr = overlay->flip_addr;
403c349dbc7Sjsg
404ad8b1aafSjsg drm_WARN_ON(&overlay->i915->drm, !overlay->active);
405c349dbc7Sjsg
406c349dbc7Sjsg /* According to intel docs the overlay hw may hang (when switching
407c349dbc7Sjsg * off) without loading the filter coeffs. It is however unclear whether
408c349dbc7Sjsg * this applies to the disabling of the overlay or to the switching off
409c349dbc7Sjsg * of the hw. Do it in both cases */
410c349dbc7Sjsg flip_addr |= OFC_UPDATE;
411c349dbc7Sjsg
412c349dbc7Sjsg rq = alloc_request(overlay, intel_overlay_off_tail);
413c349dbc7Sjsg if (IS_ERR(rq))
414c349dbc7Sjsg return PTR_ERR(rq);
415c349dbc7Sjsg
416c349dbc7Sjsg cs = intel_ring_begin(rq, 6);
417c349dbc7Sjsg if (IS_ERR(cs)) {
418c349dbc7Sjsg i915_request_add(rq);
419c349dbc7Sjsg return PTR_ERR(cs);
420c349dbc7Sjsg }
421c349dbc7Sjsg
422c349dbc7Sjsg /* wait for overlay to go idle */
423c349dbc7Sjsg *cs++ = MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE;
424c349dbc7Sjsg *cs++ = flip_addr;
425c349dbc7Sjsg *cs++ = MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP;
426c349dbc7Sjsg
427c349dbc7Sjsg /* turn overlay off */
428c349dbc7Sjsg *cs++ = MI_OVERLAY_FLIP | MI_OVERLAY_OFF;
429c349dbc7Sjsg *cs++ = flip_addr;
430c349dbc7Sjsg *cs++ = MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP;
431c349dbc7Sjsg
432c349dbc7Sjsg intel_ring_advance(rq, cs);
433c349dbc7Sjsg
434c349dbc7Sjsg intel_overlay_flip_prepare(overlay, NULL);
435c349dbc7Sjsg i915_request_add(rq);
436c349dbc7Sjsg
437c349dbc7Sjsg return i915_active_wait(&overlay->last_flip);
438c349dbc7Sjsg }
439c349dbc7Sjsg
440c349dbc7Sjsg /* recover from an interruption due to a signal
441c349dbc7Sjsg * We have to be careful not to repeat work forever an make forward progess. */
intel_overlay_recover_from_interrupt(struct intel_overlay * overlay)442c349dbc7Sjsg static int intel_overlay_recover_from_interrupt(struct intel_overlay *overlay)
443c349dbc7Sjsg {
444c349dbc7Sjsg return i915_active_wait(&overlay->last_flip);
445c349dbc7Sjsg }
446c349dbc7Sjsg
447c349dbc7Sjsg /* Wait for pending overlay flip and release old frame.
448c349dbc7Sjsg * Needs to be called before the overlay register are changed
449c349dbc7Sjsg * via intel_overlay_(un)map_regs
450c349dbc7Sjsg */
intel_overlay_release_old_vid(struct intel_overlay * overlay)451c349dbc7Sjsg static int intel_overlay_release_old_vid(struct intel_overlay *overlay)
452c349dbc7Sjsg {
453c349dbc7Sjsg struct drm_i915_private *dev_priv = overlay->i915;
454c349dbc7Sjsg struct i915_request *rq;
455c349dbc7Sjsg u32 *cs;
456c349dbc7Sjsg
457c349dbc7Sjsg /*
458c349dbc7Sjsg * Only wait if there is actually an old frame to release to
459c349dbc7Sjsg * guarantee forward progress.
460c349dbc7Sjsg */
461c349dbc7Sjsg if (!overlay->old_vma)
462c349dbc7Sjsg return 0;
463c349dbc7Sjsg
464c349dbc7Sjsg if (!(intel_de_read(dev_priv, GEN2_ISR) & I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT)) {
465c349dbc7Sjsg intel_overlay_release_old_vid_tail(overlay);
466c349dbc7Sjsg return 0;
467c349dbc7Sjsg }
468c349dbc7Sjsg
469c349dbc7Sjsg rq = alloc_request(overlay, intel_overlay_release_old_vid_tail);
470c349dbc7Sjsg if (IS_ERR(rq))
471c349dbc7Sjsg return PTR_ERR(rq);
472c349dbc7Sjsg
473c349dbc7Sjsg cs = intel_ring_begin(rq, 2);
474c349dbc7Sjsg if (IS_ERR(cs)) {
475c349dbc7Sjsg i915_request_add(rq);
476c349dbc7Sjsg return PTR_ERR(cs);
477c349dbc7Sjsg }
478c349dbc7Sjsg
479c349dbc7Sjsg *cs++ = MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP;
480c349dbc7Sjsg *cs++ = MI_NOOP;
481c349dbc7Sjsg intel_ring_advance(rq, cs);
482c349dbc7Sjsg
483c349dbc7Sjsg i915_request_add(rq);
484c349dbc7Sjsg
485c349dbc7Sjsg return i915_active_wait(&overlay->last_flip);
486c349dbc7Sjsg }
487c349dbc7Sjsg
intel_overlay_reset(struct drm_i915_private * dev_priv)488c349dbc7Sjsg void intel_overlay_reset(struct drm_i915_private *dev_priv)
489c349dbc7Sjsg {
4901bb76ff1Sjsg struct intel_overlay *overlay = dev_priv->display.overlay;
491c349dbc7Sjsg
492c349dbc7Sjsg if (!overlay)
493c349dbc7Sjsg return;
494c349dbc7Sjsg
495c349dbc7Sjsg overlay->old_xscale = 0;
496c349dbc7Sjsg overlay->old_yscale = 0;
497c349dbc7Sjsg overlay->crtc = NULL;
498c349dbc7Sjsg overlay->active = false;
499c349dbc7Sjsg }
500c349dbc7Sjsg
packed_depth_bytes(u32 format)501c349dbc7Sjsg static int packed_depth_bytes(u32 format)
502c349dbc7Sjsg {
503c349dbc7Sjsg switch (format & I915_OVERLAY_DEPTH_MASK) {
504c349dbc7Sjsg case I915_OVERLAY_YUV422:
505c349dbc7Sjsg return 4;
506c349dbc7Sjsg case I915_OVERLAY_YUV411:
507c349dbc7Sjsg /* return 6; not implemented */
508c349dbc7Sjsg default:
509c349dbc7Sjsg return -EINVAL;
510c349dbc7Sjsg }
511c349dbc7Sjsg }
512c349dbc7Sjsg
packed_width_bytes(u32 format,short width)513c349dbc7Sjsg static int packed_width_bytes(u32 format, short width)
514c349dbc7Sjsg {
515c349dbc7Sjsg switch (format & I915_OVERLAY_DEPTH_MASK) {
516c349dbc7Sjsg case I915_OVERLAY_YUV422:
517c349dbc7Sjsg return width << 1;
518c349dbc7Sjsg default:
519c349dbc7Sjsg return -EINVAL;
520c349dbc7Sjsg }
521c349dbc7Sjsg }
522c349dbc7Sjsg
uv_hsubsampling(u32 format)523c349dbc7Sjsg static int uv_hsubsampling(u32 format)
524c349dbc7Sjsg {
525c349dbc7Sjsg switch (format & I915_OVERLAY_DEPTH_MASK) {
526c349dbc7Sjsg case I915_OVERLAY_YUV422:
527c349dbc7Sjsg case I915_OVERLAY_YUV420:
528c349dbc7Sjsg return 2;
529c349dbc7Sjsg case I915_OVERLAY_YUV411:
530c349dbc7Sjsg case I915_OVERLAY_YUV410:
531c349dbc7Sjsg return 4;
532c349dbc7Sjsg default:
533c349dbc7Sjsg return -EINVAL;
534c349dbc7Sjsg }
535c349dbc7Sjsg }
536c349dbc7Sjsg
uv_vsubsampling(u32 format)537c349dbc7Sjsg static int uv_vsubsampling(u32 format)
538c349dbc7Sjsg {
539c349dbc7Sjsg switch (format & I915_OVERLAY_DEPTH_MASK) {
540c349dbc7Sjsg case I915_OVERLAY_YUV420:
541c349dbc7Sjsg case I915_OVERLAY_YUV410:
542c349dbc7Sjsg return 2;
543c349dbc7Sjsg case I915_OVERLAY_YUV422:
544c349dbc7Sjsg case I915_OVERLAY_YUV411:
545c349dbc7Sjsg return 1;
546c349dbc7Sjsg default:
547c349dbc7Sjsg return -EINVAL;
548c349dbc7Sjsg }
549c349dbc7Sjsg }
550c349dbc7Sjsg
calc_swidthsw(struct drm_i915_private * dev_priv,u32 offset,u32 width)551c349dbc7Sjsg static u32 calc_swidthsw(struct drm_i915_private *dev_priv, u32 offset, u32 width)
552c349dbc7Sjsg {
553c349dbc7Sjsg u32 sw;
554c349dbc7Sjsg
5555ca02815Sjsg if (DISPLAY_VER(dev_priv) == 2)
556*f005ef32Sjsg sw = ALIGN((offset & 31) + width, 32);
557c349dbc7Sjsg else
558*f005ef32Sjsg sw = ALIGN((offset & 63) + width, 64);
559c349dbc7Sjsg
560c349dbc7Sjsg if (sw == 0)
561c349dbc7Sjsg return 0;
562c349dbc7Sjsg
563c349dbc7Sjsg return (sw - 32) >> 3;
564c349dbc7Sjsg }
565c349dbc7Sjsg
566c349dbc7Sjsg static const u16 y_static_hcoeffs[N_PHASES][N_HORIZ_Y_TAPS] = {
567c349dbc7Sjsg [ 0] = { 0x3000, 0xb4a0, 0x1930, 0x1920, 0xb4a0, },
568c349dbc7Sjsg [ 1] = { 0x3000, 0xb500, 0x19d0, 0x1880, 0xb440, },
569c349dbc7Sjsg [ 2] = { 0x3000, 0xb540, 0x1a88, 0x2f80, 0xb3e0, },
570c349dbc7Sjsg [ 3] = { 0x3000, 0xb580, 0x1b30, 0x2e20, 0xb380, },
571c349dbc7Sjsg [ 4] = { 0x3000, 0xb5c0, 0x1bd8, 0x2cc0, 0xb320, },
572c349dbc7Sjsg [ 5] = { 0x3020, 0xb5e0, 0x1c60, 0x2b80, 0xb2c0, },
573c349dbc7Sjsg [ 6] = { 0x3020, 0xb5e0, 0x1cf8, 0x2a20, 0xb260, },
574c349dbc7Sjsg [ 7] = { 0x3020, 0xb5e0, 0x1d80, 0x28e0, 0xb200, },
575c349dbc7Sjsg [ 8] = { 0x3020, 0xb5c0, 0x1e08, 0x3f40, 0xb1c0, },
576c349dbc7Sjsg [ 9] = { 0x3020, 0xb580, 0x1e78, 0x3ce0, 0xb160, },
577c349dbc7Sjsg [10] = { 0x3040, 0xb520, 0x1ed8, 0x3aa0, 0xb120, },
578c349dbc7Sjsg [11] = { 0x3040, 0xb4a0, 0x1f30, 0x3880, 0xb0e0, },
579c349dbc7Sjsg [12] = { 0x3040, 0xb400, 0x1f78, 0x3680, 0xb0a0, },
580c349dbc7Sjsg [13] = { 0x3020, 0xb340, 0x1fb8, 0x34a0, 0xb060, },
581c349dbc7Sjsg [14] = { 0x3020, 0xb240, 0x1fe0, 0x32e0, 0xb040, },
582c349dbc7Sjsg [15] = { 0x3020, 0xb140, 0x1ff8, 0x3160, 0xb020, },
583c349dbc7Sjsg [16] = { 0xb000, 0x3000, 0x0800, 0x3000, 0xb000, },
584c349dbc7Sjsg };
585c349dbc7Sjsg
586c349dbc7Sjsg static const u16 uv_static_hcoeffs[N_PHASES][N_HORIZ_UV_TAPS] = {
587c349dbc7Sjsg [ 0] = { 0x3000, 0x1800, 0x1800, },
588c349dbc7Sjsg [ 1] = { 0xb000, 0x18d0, 0x2e60, },
589c349dbc7Sjsg [ 2] = { 0xb000, 0x1990, 0x2ce0, },
590c349dbc7Sjsg [ 3] = { 0xb020, 0x1a68, 0x2b40, },
591c349dbc7Sjsg [ 4] = { 0xb040, 0x1b20, 0x29e0, },
592c349dbc7Sjsg [ 5] = { 0xb060, 0x1bd8, 0x2880, },
593c349dbc7Sjsg [ 6] = { 0xb080, 0x1c88, 0x3e60, },
594c349dbc7Sjsg [ 7] = { 0xb0a0, 0x1d28, 0x3c00, },
595c349dbc7Sjsg [ 8] = { 0xb0c0, 0x1db8, 0x39e0, },
596c349dbc7Sjsg [ 9] = { 0xb0e0, 0x1e40, 0x37e0, },
597c349dbc7Sjsg [10] = { 0xb100, 0x1eb8, 0x3620, },
598c349dbc7Sjsg [11] = { 0xb100, 0x1f18, 0x34a0, },
599c349dbc7Sjsg [12] = { 0xb100, 0x1f68, 0x3360, },
600c349dbc7Sjsg [13] = { 0xb0e0, 0x1fa8, 0x3240, },
601c349dbc7Sjsg [14] = { 0xb0c0, 0x1fe0, 0x3140, },
602c349dbc7Sjsg [15] = { 0xb060, 0x1ff0, 0x30a0, },
603c349dbc7Sjsg [16] = { 0x3000, 0x0800, 0x3000, },
604c349dbc7Sjsg };
605c349dbc7Sjsg
update_polyphase_filter(struct overlay_registers __iomem * regs)606c349dbc7Sjsg static void update_polyphase_filter(struct overlay_registers __iomem *regs)
607c349dbc7Sjsg {
608c349dbc7Sjsg memcpy_toio(regs->Y_HCOEFS, y_static_hcoeffs, sizeof(y_static_hcoeffs));
609c349dbc7Sjsg memcpy_toio(regs->UV_HCOEFS, uv_static_hcoeffs,
610c349dbc7Sjsg sizeof(uv_static_hcoeffs));
611c349dbc7Sjsg }
612c349dbc7Sjsg
update_scaling_factors(struct intel_overlay * overlay,struct overlay_registers __iomem * regs,struct drm_intel_overlay_put_image * params)613c349dbc7Sjsg static bool update_scaling_factors(struct intel_overlay *overlay,
614c349dbc7Sjsg struct overlay_registers __iomem *regs,
615c349dbc7Sjsg struct drm_intel_overlay_put_image *params)
616c349dbc7Sjsg {
617c349dbc7Sjsg /* fixed point with a 12 bit shift */
618c349dbc7Sjsg u32 xscale, yscale, xscale_UV, yscale_UV;
619c349dbc7Sjsg #define FP_SHIFT 12
620c349dbc7Sjsg #define FRACT_MASK 0xfff
621c349dbc7Sjsg bool scale_changed = false;
622c349dbc7Sjsg int uv_hscale = uv_hsubsampling(params->flags);
623c349dbc7Sjsg int uv_vscale = uv_vsubsampling(params->flags);
624c349dbc7Sjsg
625c349dbc7Sjsg if (params->dst_width > 1)
626c349dbc7Sjsg xscale = ((params->src_scan_width - 1) << FP_SHIFT) /
627c349dbc7Sjsg params->dst_width;
628c349dbc7Sjsg else
629c349dbc7Sjsg xscale = 1 << FP_SHIFT;
630c349dbc7Sjsg
631c349dbc7Sjsg if (params->dst_height > 1)
632c349dbc7Sjsg yscale = ((params->src_scan_height - 1) << FP_SHIFT) /
633c349dbc7Sjsg params->dst_height;
634c349dbc7Sjsg else
635c349dbc7Sjsg yscale = 1 << FP_SHIFT;
636c349dbc7Sjsg
637c349dbc7Sjsg /*if (params->format & I915_OVERLAY_YUV_PLANAR) {*/
638c349dbc7Sjsg xscale_UV = xscale/uv_hscale;
639c349dbc7Sjsg yscale_UV = yscale/uv_vscale;
640c349dbc7Sjsg /* make the Y scale to UV scale ratio an exact multiply */
641c349dbc7Sjsg xscale = xscale_UV * uv_hscale;
642c349dbc7Sjsg yscale = yscale_UV * uv_vscale;
643c349dbc7Sjsg /*} else {
644c349dbc7Sjsg xscale_UV = 0;
645c349dbc7Sjsg yscale_UV = 0;
646c349dbc7Sjsg }*/
647c349dbc7Sjsg
648c349dbc7Sjsg if (xscale != overlay->old_xscale || yscale != overlay->old_yscale)
649c349dbc7Sjsg scale_changed = true;
650c349dbc7Sjsg overlay->old_xscale = xscale;
651c349dbc7Sjsg overlay->old_yscale = yscale;
652c349dbc7Sjsg
653c349dbc7Sjsg iowrite32(((yscale & FRACT_MASK) << 20) |
654c349dbc7Sjsg ((xscale >> FP_SHIFT) << 16) |
655c349dbc7Sjsg ((xscale & FRACT_MASK) << 3),
656c349dbc7Sjsg ®s->YRGBSCALE);
657c349dbc7Sjsg
658c349dbc7Sjsg iowrite32(((yscale_UV & FRACT_MASK) << 20) |
659c349dbc7Sjsg ((xscale_UV >> FP_SHIFT) << 16) |
660c349dbc7Sjsg ((xscale_UV & FRACT_MASK) << 3),
661c349dbc7Sjsg ®s->UVSCALE);
662c349dbc7Sjsg
663c349dbc7Sjsg iowrite32((((yscale >> FP_SHIFT) << 16) |
664c349dbc7Sjsg ((yscale_UV >> FP_SHIFT) << 0)),
665c349dbc7Sjsg ®s->UVSCALEV);
666c349dbc7Sjsg
667c349dbc7Sjsg if (scale_changed)
668c349dbc7Sjsg update_polyphase_filter(regs);
669c349dbc7Sjsg
670c349dbc7Sjsg return scale_changed;
671c349dbc7Sjsg }
672c349dbc7Sjsg
update_colorkey(struct intel_overlay * overlay,struct overlay_registers __iomem * regs)673c349dbc7Sjsg static void update_colorkey(struct intel_overlay *overlay,
674c349dbc7Sjsg struct overlay_registers __iomem *regs)
675c349dbc7Sjsg {
676c349dbc7Sjsg const struct intel_plane_state *state =
677c349dbc7Sjsg to_intel_plane_state(overlay->crtc->base.primary->state);
678c349dbc7Sjsg u32 key = overlay->color_key;
679c349dbc7Sjsg u32 format = 0;
680c349dbc7Sjsg u32 flags = 0;
681c349dbc7Sjsg
682c349dbc7Sjsg if (overlay->color_key_enabled)
683c349dbc7Sjsg flags |= DST_KEY_ENABLE;
684c349dbc7Sjsg
685c349dbc7Sjsg if (state->uapi.visible)
686c349dbc7Sjsg format = state->hw.fb->format->format;
687c349dbc7Sjsg
688c349dbc7Sjsg switch (format) {
689c349dbc7Sjsg case DRM_FORMAT_C8:
690ad8b1aafSjsg key = RGB8I_TO_COLORKEY(key);
691ad8b1aafSjsg flags |= CLK_RGB24_MASK;
692c349dbc7Sjsg break;
693c349dbc7Sjsg case DRM_FORMAT_XRGB1555:
694c349dbc7Sjsg key = RGB15_TO_COLORKEY(key);
695c349dbc7Sjsg flags |= CLK_RGB15_MASK;
696c349dbc7Sjsg break;
697c349dbc7Sjsg case DRM_FORMAT_RGB565:
698c349dbc7Sjsg key = RGB16_TO_COLORKEY(key);
699c349dbc7Sjsg flags |= CLK_RGB16_MASK;
700c349dbc7Sjsg break;
701ad8b1aafSjsg case DRM_FORMAT_XRGB2101010:
702ad8b1aafSjsg case DRM_FORMAT_XBGR2101010:
703ad8b1aafSjsg key = RGB30_TO_COLORKEY(key);
704ad8b1aafSjsg flags |= CLK_RGB24_MASK;
705ad8b1aafSjsg break;
706c349dbc7Sjsg default:
707c349dbc7Sjsg flags |= CLK_RGB24_MASK;
708c349dbc7Sjsg break;
709c349dbc7Sjsg }
710c349dbc7Sjsg
711c349dbc7Sjsg iowrite32(key, ®s->DCLRKV);
712c349dbc7Sjsg iowrite32(flags, ®s->DCLRKM);
713c349dbc7Sjsg }
714c349dbc7Sjsg
overlay_cmd_reg(struct drm_intel_overlay_put_image * params)715c349dbc7Sjsg static u32 overlay_cmd_reg(struct drm_intel_overlay_put_image *params)
716c349dbc7Sjsg {
717c349dbc7Sjsg u32 cmd = OCMD_ENABLE | OCMD_BUF_TYPE_FRAME | OCMD_BUFFER0;
718c349dbc7Sjsg
719c349dbc7Sjsg if (params->flags & I915_OVERLAY_YUV_PLANAR) {
720c349dbc7Sjsg switch (params->flags & I915_OVERLAY_DEPTH_MASK) {
721c349dbc7Sjsg case I915_OVERLAY_YUV422:
722c349dbc7Sjsg cmd |= OCMD_YUV_422_PLANAR;
723c349dbc7Sjsg break;
724c349dbc7Sjsg case I915_OVERLAY_YUV420:
725c349dbc7Sjsg cmd |= OCMD_YUV_420_PLANAR;
726c349dbc7Sjsg break;
727c349dbc7Sjsg case I915_OVERLAY_YUV411:
728c349dbc7Sjsg case I915_OVERLAY_YUV410:
729c349dbc7Sjsg cmd |= OCMD_YUV_410_PLANAR;
730c349dbc7Sjsg break;
731c349dbc7Sjsg }
732c349dbc7Sjsg } else { /* YUV packed */
733c349dbc7Sjsg switch (params->flags & I915_OVERLAY_DEPTH_MASK) {
734c349dbc7Sjsg case I915_OVERLAY_YUV422:
735c349dbc7Sjsg cmd |= OCMD_YUV_422_PACKED;
736c349dbc7Sjsg break;
737c349dbc7Sjsg case I915_OVERLAY_YUV411:
738c349dbc7Sjsg cmd |= OCMD_YUV_411_PACKED;
739c349dbc7Sjsg break;
740c349dbc7Sjsg }
741c349dbc7Sjsg
742c349dbc7Sjsg switch (params->flags & I915_OVERLAY_SWAP_MASK) {
743c349dbc7Sjsg case I915_OVERLAY_NO_SWAP:
744c349dbc7Sjsg break;
745c349dbc7Sjsg case I915_OVERLAY_UV_SWAP:
746c349dbc7Sjsg cmd |= OCMD_UV_SWAP;
747c349dbc7Sjsg break;
748c349dbc7Sjsg case I915_OVERLAY_Y_SWAP:
749c349dbc7Sjsg cmd |= OCMD_Y_SWAP;
750c349dbc7Sjsg break;
751c349dbc7Sjsg case I915_OVERLAY_Y_AND_UV_SWAP:
752c349dbc7Sjsg cmd |= OCMD_Y_AND_UV_SWAP;
753c349dbc7Sjsg break;
754c349dbc7Sjsg }
755c349dbc7Sjsg }
756c349dbc7Sjsg
757c349dbc7Sjsg return cmd;
758c349dbc7Sjsg }
759c349dbc7Sjsg
intel_overlay_pin_fb(struct drm_i915_gem_object * new_bo)7605ca02815Sjsg static struct i915_vma *intel_overlay_pin_fb(struct drm_i915_gem_object *new_bo)
7615ca02815Sjsg {
7625ca02815Sjsg struct i915_gem_ww_ctx ww;
7635ca02815Sjsg struct i915_vma *vma;
7645ca02815Sjsg int ret;
7655ca02815Sjsg
7665ca02815Sjsg i915_gem_ww_ctx_init(&ww, true);
7675ca02815Sjsg retry:
7685ca02815Sjsg ret = i915_gem_object_lock(new_bo, &ww);
7695ca02815Sjsg if (!ret) {
7705ca02815Sjsg vma = i915_gem_object_pin_to_display_plane(new_bo, &ww, 0,
7715ca02815Sjsg NULL, PIN_MAPPABLE);
7725ca02815Sjsg ret = PTR_ERR_OR_ZERO(vma);
7735ca02815Sjsg }
7745ca02815Sjsg if (ret == -EDEADLK) {
7755ca02815Sjsg ret = i915_gem_ww_ctx_backoff(&ww);
7765ca02815Sjsg if (!ret)
7775ca02815Sjsg goto retry;
7785ca02815Sjsg }
7795ca02815Sjsg i915_gem_ww_ctx_fini(&ww);
7805ca02815Sjsg if (ret)
7815ca02815Sjsg return ERR_PTR(ret);
7825ca02815Sjsg
7835ca02815Sjsg return vma;
7845ca02815Sjsg }
7855ca02815Sjsg
intel_overlay_do_put_image(struct intel_overlay * overlay,struct drm_i915_gem_object * new_bo,struct drm_intel_overlay_put_image * params)786c349dbc7Sjsg static int intel_overlay_do_put_image(struct intel_overlay *overlay,
787c349dbc7Sjsg struct drm_i915_gem_object *new_bo,
788c349dbc7Sjsg struct drm_intel_overlay_put_image *params)
789c349dbc7Sjsg {
790c349dbc7Sjsg struct overlay_registers __iomem *regs = overlay->regs;
791c349dbc7Sjsg struct drm_i915_private *dev_priv = overlay->i915;
792c349dbc7Sjsg u32 swidth, swidthsw, sheight, ostride;
793c349dbc7Sjsg enum pipe pipe = overlay->crtc->pipe;
794c349dbc7Sjsg bool scale_changed = false;
795c349dbc7Sjsg struct i915_vma *vma;
796c349dbc7Sjsg int ret, tmp_width;
797c349dbc7Sjsg
798c349dbc7Sjsg drm_WARN_ON(&dev_priv->drm,
799c349dbc7Sjsg !drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
800c349dbc7Sjsg
801c349dbc7Sjsg ret = intel_overlay_release_old_vid(overlay);
802c349dbc7Sjsg if (ret != 0)
803c349dbc7Sjsg return ret;
804c349dbc7Sjsg
805c349dbc7Sjsg atomic_inc(&dev_priv->gpu_error.pending_fb_pin);
806c349dbc7Sjsg
8075ca02815Sjsg vma = intel_overlay_pin_fb(new_bo);
808c349dbc7Sjsg if (IS_ERR(vma)) {
809c349dbc7Sjsg ret = PTR_ERR(vma);
810c349dbc7Sjsg goto out_pin_section;
811c349dbc7Sjsg }
8125ca02815Sjsg
813c349dbc7Sjsg i915_gem_object_flush_frontbuffer(new_bo, ORIGIN_DIRTYFB);
814c349dbc7Sjsg
815c349dbc7Sjsg if (!overlay->active) {
816ad8b1aafSjsg const struct intel_crtc_state *crtc_state =
817ad8b1aafSjsg overlay->crtc->config;
818ad8b1aafSjsg u32 oconfig = 0;
819c349dbc7Sjsg
820ad8b1aafSjsg if (crtc_state->gamma_enable &&
821ad8b1aafSjsg crtc_state->gamma_mode == GAMMA_MODE_MODE_8BIT)
822ad8b1aafSjsg oconfig |= OCONF_CC_OUT_8BIT;
823ad8b1aafSjsg if (crtc_state->gamma_enable)
824ad8b1aafSjsg oconfig |= OCONF_GAMMA2_ENABLE;
8255ca02815Sjsg if (DISPLAY_VER(dev_priv) == 4)
826c349dbc7Sjsg oconfig |= OCONF_CSC_MODE_BT709;
827c349dbc7Sjsg oconfig |= pipe == 0 ?
828c349dbc7Sjsg OCONF_PIPE_A : OCONF_PIPE_B;
829c349dbc7Sjsg iowrite32(oconfig, ®s->OCONFIG);
830c349dbc7Sjsg
831c349dbc7Sjsg ret = intel_overlay_on(overlay);
832c349dbc7Sjsg if (ret != 0)
833c349dbc7Sjsg goto out_unpin;
834c349dbc7Sjsg }
835c349dbc7Sjsg
836c349dbc7Sjsg iowrite32(params->dst_y << 16 | params->dst_x, ®s->DWINPOS);
837c349dbc7Sjsg iowrite32(params->dst_height << 16 | params->dst_width, ®s->DWINSZ);
838c349dbc7Sjsg
839c349dbc7Sjsg if (params->flags & I915_OVERLAY_YUV_PACKED)
840c349dbc7Sjsg tmp_width = packed_width_bytes(params->flags,
841c349dbc7Sjsg params->src_width);
842c349dbc7Sjsg else
843c349dbc7Sjsg tmp_width = params->src_width;
844c349dbc7Sjsg
845c349dbc7Sjsg swidth = params->src_width;
846c349dbc7Sjsg swidthsw = calc_swidthsw(dev_priv, params->offset_Y, tmp_width);
847c349dbc7Sjsg sheight = params->src_height;
848c349dbc7Sjsg iowrite32(i915_ggtt_offset(vma) + params->offset_Y, ®s->OBUF_0Y);
849c349dbc7Sjsg ostride = params->stride_Y;
850c349dbc7Sjsg
851c349dbc7Sjsg if (params->flags & I915_OVERLAY_YUV_PLANAR) {
852c349dbc7Sjsg int uv_hscale = uv_hsubsampling(params->flags);
853c349dbc7Sjsg int uv_vscale = uv_vsubsampling(params->flags);
854c349dbc7Sjsg u32 tmp_U, tmp_V;
855c349dbc7Sjsg
856c349dbc7Sjsg swidth |= (params->src_width / uv_hscale) << 16;
857c349dbc7Sjsg sheight |= (params->src_height / uv_vscale) << 16;
858c349dbc7Sjsg
859c349dbc7Sjsg tmp_U = calc_swidthsw(dev_priv, params->offset_U,
860c349dbc7Sjsg params->src_width / uv_hscale);
861c349dbc7Sjsg tmp_V = calc_swidthsw(dev_priv, params->offset_V,
862c349dbc7Sjsg params->src_width / uv_hscale);
863c349dbc7Sjsg swidthsw |= max(tmp_U, tmp_V) << 16;
864c349dbc7Sjsg
865c349dbc7Sjsg iowrite32(i915_ggtt_offset(vma) + params->offset_U,
866c349dbc7Sjsg ®s->OBUF_0U);
867c349dbc7Sjsg iowrite32(i915_ggtt_offset(vma) + params->offset_V,
868c349dbc7Sjsg ®s->OBUF_0V);
869c349dbc7Sjsg
870c349dbc7Sjsg ostride |= params->stride_UV << 16;
871c349dbc7Sjsg }
872c349dbc7Sjsg
873c349dbc7Sjsg iowrite32(swidth, ®s->SWIDTH);
874c349dbc7Sjsg iowrite32(swidthsw, ®s->SWIDTHSW);
875c349dbc7Sjsg iowrite32(sheight, ®s->SHEIGHT);
876c349dbc7Sjsg iowrite32(ostride, ®s->OSTRIDE);
877c349dbc7Sjsg
878c349dbc7Sjsg scale_changed = update_scaling_factors(overlay, regs, params);
879c349dbc7Sjsg
880c349dbc7Sjsg update_colorkey(overlay, regs);
881c349dbc7Sjsg
882c349dbc7Sjsg iowrite32(overlay_cmd_reg(params), ®s->OCMD);
883c349dbc7Sjsg
884c349dbc7Sjsg ret = intel_overlay_continue(overlay, vma, scale_changed);
885c349dbc7Sjsg if (ret)
886c349dbc7Sjsg goto out_unpin;
887c349dbc7Sjsg
888c349dbc7Sjsg return 0;
889c349dbc7Sjsg
890c349dbc7Sjsg out_unpin:
891ad8b1aafSjsg i915_vma_unpin(vma);
892c349dbc7Sjsg out_pin_section:
893c349dbc7Sjsg atomic_dec(&dev_priv->gpu_error.pending_fb_pin);
894c349dbc7Sjsg
895c349dbc7Sjsg return ret;
896c349dbc7Sjsg }
897c349dbc7Sjsg
intel_overlay_switch_off(struct intel_overlay * overlay)898c349dbc7Sjsg int intel_overlay_switch_off(struct intel_overlay *overlay)
899c349dbc7Sjsg {
900c349dbc7Sjsg struct drm_i915_private *dev_priv = overlay->i915;
901c349dbc7Sjsg int ret;
902c349dbc7Sjsg
903c349dbc7Sjsg drm_WARN_ON(&dev_priv->drm,
904c349dbc7Sjsg !drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
905c349dbc7Sjsg
906c349dbc7Sjsg ret = intel_overlay_recover_from_interrupt(overlay);
907c349dbc7Sjsg if (ret != 0)
908c349dbc7Sjsg return ret;
909c349dbc7Sjsg
910c349dbc7Sjsg if (!overlay->active)
911c349dbc7Sjsg return 0;
912c349dbc7Sjsg
913c349dbc7Sjsg ret = intel_overlay_release_old_vid(overlay);
914c349dbc7Sjsg if (ret != 0)
915c349dbc7Sjsg return ret;
916c349dbc7Sjsg
917c349dbc7Sjsg iowrite32(0, &overlay->regs->OCMD);
918c349dbc7Sjsg
919c349dbc7Sjsg return intel_overlay_off(overlay);
920c349dbc7Sjsg }
921c349dbc7Sjsg
check_overlay_possible_on_crtc(struct intel_overlay * overlay,struct intel_crtc * crtc)922c349dbc7Sjsg static int check_overlay_possible_on_crtc(struct intel_overlay *overlay,
923c349dbc7Sjsg struct intel_crtc *crtc)
924c349dbc7Sjsg {
925c349dbc7Sjsg if (!crtc->active)
926c349dbc7Sjsg return -EINVAL;
927c349dbc7Sjsg
928c349dbc7Sjsg /* can't use the overlay with double wide pipe */
929c349dbc7Sjsg if (crtc->config->double_wide)
930c349dbc7Sjsg return -EINVAL;
931c349dbc7Sjsg
932c349dbc7Sjsg return 0;
933c349dbc7Sjsg }
934c349dbc7Sjsg
update_pfit_vscale_ratio(struct intel_overlay * overlay)935c349dbc7Sjsg static void update_pfit_vscale_ratio(struct intel_overlay *overlay)
936c349dbc7Sjsg {
937c349dbc7Sjsg struct drm_i915_private *dev_priv = overlay->i915;
938c349dbc7Sjsg u32 ratio;
939c349dbc7Sjsg
940c349dbc7Sjsg /* XXX: This is not the same logic as in the xorg driver, but more in
941c349dbc7Sjsg * line with the intel documentation for the i965
942c349dbc7Sjsg */
9435ca02815Sjsg if (DISPLAY_VER(dev_priv) >= 4) {
944*f005ef32Sjsg u32 tmp = intel_de_read(dev_priv, PFIT_PGM_RATIOS);
945*f005ef32Sjsg
946c349dbc7Sjsg /* on i965 use the PGM reg to read out the autoscaler values */
947*f005ef32Sjsg ratio = REG_FIELD_GET(PFIT_VERT_SCALE_MASK_965, tmp);
948c349dbc7Sjsg } else {
949*f005ef32Sjsg u32 tmp;
950*f005ef32Sjsg
951*f005ef32Sjsg if (intel_de_read(dev_priv, PFIT_CONTROL) & PFIT_VERT_AUTO_SCALE)
952*f005ef32Sjsg tmp = intel_de_read(dev_priv, PFIT_AUTO_RATIOS);
953c349dbc7Sjsg else
954*f005ef32Sjsg tmp = intel_de_read(dev_priv, PFIT_PGM_RATIOS);
955*f005ef32Sjsg
956*f005ef32Sjsg ratio = REG_FIELD_GET(PFIT_VERT_SCALE_MASK, tmp);
957c349dbc7Sjsg }
958c349dbc7Sjsg
959c349dbc7Sjsg overlay->pfit_vscale_ratio = ratio;
960c349dbc7Sjsg }
961c349dbc7Sjsg
check_overlay_dst(struct intel_overlay * overlay,struct drm_intel_overlay_put_image * rec)962c349dbc7Sjsg static int check_overlay_dst(struct intel_overlay *overlay,
963c349dbc7Sjsg struct drm_intel_overlay_put_image *rec)
964c349dbc7Sjsg {
9651bb76ff1Sjsg const struct intel_crtc_state *crtc_state =
966c349dbc7Sjsg overlay->crtc->config;
9671bb76ff1Sjsg struct drm_rect req, clipped;
968c349dbc7Sjsg
9691bb76ff1Sjsg drm_rect_init(&req, rec->dst_x, rec->dst_y,
9701bb76ff1Sjsg rec->dst_width, rec->dst_height);
9711bb76ff1Sjsg
9721bb76ff1Sjsg clipped = req;
9731bb76ff1Sjsg drm_rect_intersect(&clipped, &crtc_state->pipe_src);
9741bb76ff1Sjsg
9751bb76ff1Sjsg if (!drm_rect_visible(&clipped) ||
9761bb76ff1Sjsg !drm_rect_equals(&clipped, &req))
9770d1a5d29Sjsg return -EINVAL;
9780d1a5d29Sjsg
979c349dbc7Sjsg return 0;
980c349dbc7Sjsg }
981c349dbc7Sjsg
check_overlay_scaling(struct drm_intel_overlay_put_image * rec)982c349dbc7Sjsg static int check_overlay_scaling(struct drm_intel_overlay_put_image *rec)
983c349dbc7Sjsg {
984c349dbc7Sjsg u32 tmp;
985c349dbc7Sjsg
986c349dbc7Sjsg /* downscaling limit is 8.0 */
987c349dbc7Sjsg tmp = ((rec->src_scan_height << 16) / rec->dst_height) >> 16;
988c349dbc7Sjsg if (tmp > 7)
989c349dbc7Sjsg return -EINVAL;
990c349dbc7Sjsg
991c349dbc7Sjsg tmp = ((rec->src_scan_width << 16) / rec->dst_width) >> 16;
992c349dbc7Sjsg if (tmp > 7)
993c349dbc7Sjsg return -EINVAL;
994c349dbc7Sjsg
995c349dbc7Sjsg return 0;
996c349dbc7Sjsg }
997c349dbc7Sjsg
check_overlay_src(struct drm_i915_private * dev_priv,struct drm_intel_overlay_put_image * rec,struct drm_i915_gem_object * new_bo)998c349dbc7Sjsg static int check_overlay_src(struct drm_i915_private *dev_priv,
999c349dbc7Sjsg struct drm_intel_overlay_put_image *rec,
1000c349dbc7Sjsg struct drm_i915_gem_object *new_bo)
1001c349dbc7Sjsg {
1002c349dbc7Sjsg int uv_hscale = uv_hsubsampling(rec->flags);
1003c349dbc7Sjsg int uv_vscale = uv_vsubsampling(rec->flags);
1004c349dbc7Sjsg u32 stride_mask;
1005c349dbc7Sjsg int depth;
1006c349dbc7Sjsg u32 tmp;
1007c349dbc7Sjsg
1008c349dbc7Sjsg /* check src dimensions */
1009c349dbc7Sjsg if (IS_I845G(dev_priv) || IS_I830(dev_priv)) {
1010c349dbc7Sjsg if (rec->src_height > IMAGE_MAX_HEIGHT_LEGACY ||
1011c349dbc7Sjsg rec->src_width > IMAGE_MAX_WIDTH_LEGACY)
1012c349dbc7Sjsg return -EINVAL;
1013c349dbc7Sjsg } else {
1014c349dbc7Sjsg if (rec->src_height > IMAGE_MAX_HEIGHT ||
1015c349dbc7Sjsg rec->src_width > IMAGE_MAX_WIDTH)
1016c349dbc7Sjsg return -EINVAL;
1017c349dbc7Sjsg }
1018c349dbc7Sjsg
1019c349dbc7Sjsg /* better safe than sorry, use 4 as the maximal subsampling ratio */
1020c349dbc7Sjsg if (rec->src_height < N_VERT_Y_TAPS*4 ||
1021c349dbc7Sjsg rec->src_width < N_HORIZ_Y_TAPS*4)
1022c349dbc7Sjsg return -EINVAL;
1023c349dbc7Sjsg
1024c349dbc7Sjsg /* check alignment constraints */
1025c349dbc7Sjsg switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
1026c349dbc7Sjsg case I915_OVERLAY_RGB:
1027c349dbc7Sjsg /* not implemented */
1028c349dbc7Sjsg return -EINVAL;
1029c349dbc7Sjsg
1030c349dbc7Sjsg case I915_OVERLAY_YUV_PACKED:
1031c349dbc7Sjsg if (uv_vscale != 1)
1032c349dbc7Sjsg return -EINVAL;
1033c349dbc7Sjsg
1034c349dbc7Sjsg depth = packed_depth_bytes(rec->flags);
1035c349dbc7Sjsg if (depth < 0)
1036c349dbc7Sjsg return depth;
1037c349dbc7Sjsg
1038c349dbc7Sjsg /* ignore UV planes */
1039c349dbc7Sjsg rec->stride_UV = 0;
1040c349dbc7Sjsg rec->offset_U = 0;
1041c349dbc7Sjsg rec->offset_V = 0;
1042c349dbc7Sjsg /* check pixel alignment */
1043c349dbc7Sjsg if (rec->offset_Y % depth)
1044c349dbc7Sjsg return -EINVAL;
1045c349dbc7Sjsg break;
1046c349dbc7Sjsg
1047c349dbc7Sjsg case I915_OVERLAY_YUV_PLANAR:
1048c349dbc7Sjsg if (uv_vscale < 0 || uv_hscale < 0)
1049c349dbc7Sjsg return -EINVAL;
1050c349dbc7Sjsg /* no offset restrictions for planar formats */
1051c349dbc7Sjsg break;
1052c349dbc7Sjsg
1053c349dbc7Sjsg default:
1054c349dbc7Sjsg return -EINVAL;
1055c349dbc7Sjsg }
1056c349dbc7Sjsg
1057c349dbc7Sjsg if (rec->src_width % uv_hscale)
1058c349dbc7Sjsg return -EINVAL;
1059c349dbc7Sjsg
1060c349dbc7Sjsg /* stride checking */
1061c349dbc7Sjsg if (IS_I830(dev_priv) || IS_I845G(dev_priv))
1062c349dbc7Sjsg stride_mask = 255;
1063c349dbc7Sjsg else
1064c349dbc7Sjsg stride_mask = 63;
1065c349dbc7Sjsg
1066c349dbc7Sjsg if (rec->stride_Y & stride_mask || rec->stride_UV & stride_mask)
1067c349dbc7Sjsg return -EINVAL;
10685ca02815Sjsg if (DISPLAY_VER(dev_priv) == 4 && rec->stride_Y < 512)
1069c349dbc7Sjsg return -EINVAL;
1070c349dbc7Sjsg
1071c349dbc7Sjsg tmp = (rec->flags & I915_OVERLAY_TYPE_MASK) == I915_OVERLAY_YUV_PLANAR ?
1072c349dbc7Sjsg 4096 : 8192;
1073c349dbc7Sjsg if (rec->stride_Y > tmp || rec->stride_UV > 2*1024)
1074c349dbc7Sjsg return -EINVAL;
1075c349dbc7Sjsg
1076c349dbc7Sjsg /* check buffer dimensions */
1077c349dbc7Sjsg switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
1078c349dbc7Sjsg case I915_OVERLAY_RGB:
1079c349dbc7Sjsg case I915_OVERLAY_YUV_PACKED:
1080c349dbc7Sjsg /* always 4 Y values per depth pixels */
1081c349dbc7Sjsg if (packed_width_bytes(rec->flags, rec->src_width) > rec->stride_Y)
1082c349dbc7Sjsg return -EINVAL;
1083c349dbc7Sjsg
1084c349dbc7Sjsg tmp = rec->stride_Y*rec->src_height;
1085c349dbc7Sjsg if (rec->offset_Y + tmp > new_bo->base.size)
1086c349dbc7Sjsg return -EINVAL;
1087c349dbc7Sjsg break;
1088c349dbc7Sjsg
1089c349dbc7Sjsg case I915_OVERLAY_YUV_PLANAR:
1090c349dbc7Sjsg if (rec->src_width > rec->stride_Y)
1091c349dbc7Sjsg return -EINVAL;
1092c349dbc7Sjsg if (rec->src_width/uv_hscale > rec->stride_UV)
1093c349dbc7Sjsg return -EINVAL;
1094c349dbc7Sjsg
1095c349dbc7Sjsg tmp = rec->stride_Y * rec->src_height;
1096c349dbc7Sjsg if (rec->offset_Y + tmp > new_bo->base.size)
1097c349dbc7Sjsg return -EINVAL;
1098c349dbc7Sjsg
1099c349dbc7Sjsg tmp = rec->stride_UV * (rec->src_height / uv_vscale);
1100c349dbc7Sjsg if (rec->offset_U + tmp > new_bo->base.size ||
1101c349dbc7Sjsg rec->offset_V + tmp > new_bo->base.size)
1102c349dbc7Sjsg return -EINVAL;
1103c349dbc7Sjsg break;
1104c349dbc7Sjsg }
1105c349dbc7Sjsg
1106c349dbc7Sjsg return 0;
1107c349dbc7Sjsg }
1108c349dbc7Sjsg
intel_overlay_put_image_ioctl(struct drm_device * dev,void * data,struct drm_file * file_priv)1109c349dbc7Sjsg int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
1110c349dbc7Sjsg struct drm_file *file_priv)
1111c349dbc7Sjsg {
1112c349dbc7Sjsg struct drm_intel_overlay_put_image *params = data;
1113c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(dev);
1114c349dbc7Sjsg struct intel_overlay *overlay;
1115c349dbc7Sjsg struct drm_crtc *drmmode_crtc;
1116c349dbc7Sjsg struct intel_crtc *crtc;
1117c349dbc7Sjsg struct drm_i915_gem_object *new_bo;
1118c349dbc7Sjsg int ret;
1119c349dbc7Sjsg
11201bb76ff1Sjsg overlay = dev_priv->display.overlay;
1121c349dbc7Sjsg if (!overlay) {
1122c349dbc7Sjsg drm_dbg(&dev_priv->drm, "userspace bug: no overlay\n");
1123c349dbc7Sjsg return -ENODEV;
1124c349dbc7Sjsg }
1125c349dbc7Sjsg
1126c349dbc7Sjsg if (!(params->flags & I915_OVERLAY_ENABLE)) {
1127c349dbc7Sjsg drm_modeset_lock_all(dev);
1128c349dbc7Sjsg ret = intel_overlay_switch_off(overlay);
1129c349dbc7Sjsg drm_modeset_unlock_all(dev);
1130c349dbc7Sjsg
1131c349dbc7Sjsg return ret;
1132c349dbc7Sjsg }
1133c349dbc7Sjsg
1134c349dbc7Sjsg drmmode_crtc = drm_crtc_find(dev, file_priv, params->crtc_id);
1135c349dbc7Sjsg if (!drmmode_crtc)
1136c349dbc7Sjsg return -ENOENT;
1137c349dbc7Sjsg crtc = to_intel_crtc(drmmode_crtc);
1138c349dbc7Sjsg
1139c349dbc7Sjsg new_bo = i915_gem_object_lookup(file_priv, params->bo_handle);
1140c349dbc7Sjsg if (!new_bo)
1141c349dbc7Sjsg return -ENOENT;
1142c349dbc7Sjsg
1143c349dbc7Sjsg drm_modeset_lock_all(dev);
1144c349dbc7Sjsg
1145c349dbc7Sjsg if (i915_gem_object_is_tiled(new_bo)) {
1146c349dbc7Sjsg drm_dbg_kms(&dev_priv->drm,
1147c349dbc7Sjsg "buffer used for overlay image can not be tiled\n");
1148c349dbc7Sjsg ret = -EINVAL;
1149c349dbc7Sjsg goto out_unlock;
1150c349dbc7Sjsg }
1151c349dbc7Sjsg
1152c349dbc7Sjsg ret = intel_overlay_recover_from_interrupt(overlay);
1153c349dbc7Sjsg if (ret != 0)
1154c349dbc7Sjsg goto out_unlock;
1155c349dbc7Sjsg
1156c349dbc7Sjsg if (overlay->crtc != crtc) {
1157c349dbc7Sjsg ret = intel_overlay_switch_off(overlay);
1158c349dbc7Sjsg if (ret != 0)
1159c349dbc7Sjsg goto out_unlock;
1160c349dbc7Sjsg
1161c349dbc7Sjsg ret = check_overlay_possible_on_crtc(overlay, crtc);
1162c349dbc7Sjsg if (ret != 0)
1163c349dbc7Sjsg goto out_unlock;
1164c349dbc7Sjsg
1165c349dbc7Sjsg overlay->crtc = crtc;
1166c349dbc7Sjsg crtc->overlay = overlay;
1167c349dbc7Sjsg
1168c349dbc7Sjsg /* line too wide, i.e. one-line-mode */
11691bb76ff1Sjsg if (drm_rect_width(&crtc->config->pipe_src) > 1024 &&
1170c349dbc7Sjsg crtc->config->gmch_pfit.control & PFIT_ENABLE) {
1171c349dbc7Sjsg overlay->pfit_active = true;
1172c349dbc7Sjsg update_pfit_vscale_ratio(overlay);
1173c349dbc7Sjsg } else
1174c349dbc7Sjsg overlay->pfit_active = false;
1175c349dbc7Sjsg }
1176c349dbc7Sjsg
1177c349dbc7Sjsg ret = check_overlay_dst(overlay, params);
1178c349dbc7Sjsg if (ret != 0)
1179c349dbc7Sjsg goto out_unlock;
1180c349dbc7Sjsg
1181c349dbc7Sjsg if (overlay->pfit_active) {
1182c349dbc7Sjsg params->dst_y = (((u32)params->dst_y << 12) /
1183c349dbc7Sjsg overlay->pfit_vscale_ratio);
1184c349dbc7Sjsg /* shifting right rounds downwards, so add 1 */
1185c349dbc7Sjsg params->dst_height = (((u32)params->dst_height << 12) /
1186c349dbc7Sjsg overlay->pfit_vscale_ratio) + 1;
1187c349dbc7Sjsg }
1188c349dbc7Sjsg
1189c349dbc7Sjsg if (params->src_scan_height > params->src_height ||
1190c349dbc7Sjsg params->src_scan_width > params->src_width) {
1191c349dbc7Sjsg ret = -EINVAL;
1192c349dbc7Sjsg goto out_unlock;
1193c349dbc7Sjsg }
1194c349dbc7Sjsg
1195c349dbc7Sjsg ret = check_overlay_src(dev_priv, params, new_bo);
1196c349dbc7Sjsg if (ret != 0)
1197c349dbc7Sjsg goto out_unlock;
1198c349dbc7Sjsg
1199c349dbc7Sjsg /* Check scaling after src size to prevent a divide-by-zero. */
1200c349dbc7Sjsg ret = check_overlay_scaling(params);
1201c349dbc7Sjsg if (ret != 0)
1202c349dbc7Sjsg goto out_unlock;
1203c349dbc7Sjsg
1204c349dbc7Sjsg ret = intel_overlay_do_put_image(overlay, new_bo, params);
1205c349dbc7Sjsg if (ret != 0)
1206c349dbc7Sjsg goto out_unlock;
1207c349dbc7Sjsg
1208c349dbc7Sjsg drm_modeset_unlock_all(dev);
1209c349dbc7Sjsg i915_gem_object_put(new_bo);
1210c349dbc7Sjsg
1211c349dbc7Sjsg return 0;
1212c349dbc7Sjsg
1213c349dbc7Sjsg out_unlock:
1214c349dbc7Sjsg drm_modeset_unlock_all(dev);
1215c349dbc7Sjsg i915_gem_object_put(new_bo);
1216c349dbc7Sjsg
1217c349dbc7Sjsg return ret;
1218c349dbc7Sjsg }
1219c349dbc7Sjsg
update_reg_attrs(struct intel_overlay * overlay,struct overlay_registers __iomem * regs)1220c349dbc7Sjsg static void update_reg_attrs(struct intel_overlay *overlay,
1221c349dbc7Sjsg struct overlay_registers __iomem *regs)
1222c349dbc7Sjsg {
1223c349dbc7Sjsg iowrite32((overlay->contrast << 18) | (overlay->brightness & 0xff),
1224c349dbc7Sjsg ®s->OCLRC0);
1225c349dbc7Sjsg iowrite32(overlay->saturation, ®s->OCLRC1);
1226c349dbc7Sjsg }
1227c349dbc7Sjsg
check_gamma_bounds(u32 gamma1,u32 gamma2)1228c349dbc7Sjsg static bool check_gamma_bounds(u32 gamma1, u32 gamma2)
1229c349dbc7Sjsg {
1230c349dbc7Sjsg int i;
1231c349dbc7Sjsg
1232c349dbc7Sjsg if (gamma1 & 0xff000000 || gamma2 & 0xff000000)
1233c349dbc7Sjsg return false;
1234c349dbc7Sjsg
1235c349dbc7Sjsg for (i = 0; i < 3; i++) {
1236c349dbc7Sjsg if (((gamma1 >> i*8) & 0xff) >= ((gamma2 >> i*8) & 0xff))
1237c349dbc7Sjsg return false;
1238c349dbc7Sjsg }
1239c349dbc7Sjsg
1240c349dbc7Sjsg return true;
1241c349dbc7Sjsg }
1242c349dbc7Sjsg
check_gamma5_errata(u32 gamma5)1243c349dbc7Sjsg static bool check_gamma5_errata(u32 gamma5)
1244c349dbc7Sjsg {
1245c349dbc7Sjsg int i;
1246c349dbc7Sjsg
1247c349dbc7Sjsg for (i = 0; i < 3; i++) {
1248c349dbc7Sjsg if (((gamma5 >> i*8) & 0xff) == 0x80)
1249c349dbc7Sjsg return false;
1250c349dbc7Sjsg }
1251c349dbc7Sjsg
1252c349dbc7Sjsg return true;
1253c349dbc7Sjsg }
1254c349dbc7Sjsg
check_gamma(struct drm_intel_overlay_attrs * attrs)1255c349dbc7Sjsg static int check_gamma(struct drm_intel_overlay_attrs *attrs)
1256c349dbc7Sjsg {
1257c349dbc7Sjsg if (!check_gamma_bounds(0, attrs->gamma0) ||
1258c349dbc7Sjsg !check_gamma_bounds(attrs->gamma0, attrs->gamma1) ||
1259c349dbc7Sjsg !check_gamma_bounds(attrs->gamma1, attrs->gamma2) ||
1260c349dbc7Sjsg !check_gamma_bounds(attrs->gamma2, attrs->gamma3) ||
1261c349dbc7Sjsg !check_gamma_bounds(attrs->gamma3, attrs->gamma4) ||
1262c349dbc7Sjsg !check_gamma_bounds(attrs->gamma4, attrs->gamma5) ||
1263c349dbc7Sjsg !check_gamma_bounds(attrs->gamma5, 0x00ffffff))
1264c349dbc7Sjsg return -EINVAL;
1265c349dbc7Sjsg
1266c349dbc7Sjsg if (!check_gamma5_errata(attrs->gamma5))
1267c349dbc7Sjsg return -EINVAL;
1268c349dbc7Sjsg
1269c349dbc7Sjsg return 0;
1270c349dbc7Sjsg }
1271c349dbc7Sjsg
intel_overlay_attrs_ioctl(struct drm_device * dev,void * data,struct drm_file * file_priv)1272c349dbc7Sjsg int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
1273c349dbc7Sjsg struct drm_file *file_priv)
1274c349dbc7Sjsg {
1275c349dbc7Sjsg struct drm_intel_overlay_attrs *attrs = data;
1276c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(dev);
1277c349dbc7Sjsg struct intel_overlay *overlay;
1278c349dbc7Sjsg int ret;
1279c349dbc7Sjsg
12801bb76ff1Sjsg overlay = dev_priv->display.overlay;
1281c349dbc7Sjsg if (!overlay) {
1282c349dbc7Sjsg drm_dbg(&dev_priv->drm, "userspace bug: no overlay\n");
1283c349dbc7Sjsg return -ENODEV;
1284c349dbc7Sjsg }
1285c349dbc7Sjsg
1286c349dbc7Sjsg drm_modeset_lock_all(dev);
1287c349dbc7Sjsg
1288c349dbc7Sjsg ret = -EINVAL;
1289c349dbc7Sjsg if (!(attrs->flags & I915_OVERLAY_UPDATE_ATTRS)) {
1290c349dbc7Sjsg attrs->color_key = overlay->color_key;
1291c349dbc7Sjsg attrs->brightness = overlay->brightness;
1292c349dbc7Sjsg attrs->contrast = overlay->contrast;
1293c349dbc7Sjsg attrs->saturation = overlay->saturation;
1294c349dbc7Sjsg
12955ca02815Sjsg if (DISPLAY_VER(dev_priv) != 2) {
1296c349dbc7Sjsg attrs->gamma0 = intel_de_read(dev_priv, OGAMC0);
1297c349dbc7Sjsg attrs->gamma1 = intel_de_read(dev_priv, OGAMC1);
1298c349dbc7Sjsg attrs->gamma2 = intel_de_read(dev_priv, OGAMC2);
1299c349dbc7Sjsg attrs->gamma3 = intel_de_read(dev_priv, OGAMC3);
1300c349dbc7Sjsg attrs->gamma4 = intel_de_read(dev_priv, OGAMC4);
1301c349dbc7Sjsg attrs->gamma5 = intel_de_read(dev_priv, OGAMC5);
1302c349dbc7Sjsg }
1303c349dbc7Sjsg } else {
1304c349dbc7Sjsg if (attrs->brightness < -128 || attrs->brightness > 127)
1305c349dbc7Sjsg goto out_unlock;
1306c349dbc7Sjsg if (attrs->contrast > 255)
1307c349dbc7Sjsg goto out_unlock;
1308c349dbc7Sjsg if (attrs->saturation > 1023)
1309c349dbc7Sjsg goto out_unlock;
1310c349dbc7Sjsg
1311c349dbc7Sjsg overlay->color_key = attrs->color_key;
1312c349dbc7Sjsg overlay->brightness = attrs->brightness;
1313c349dbc7Sjsg overlay->contrast = attrs->contrast;
1314c349dbc7Sjsg overlay->saturation = attrs->saturation;
1315c349dbc7Sjsg
1316c349dbc7Sjsg update_reg_attrs(overlay, overlay->regs);
1317c349dbc7Sjsg
1318c349dbc7Sjsg if (attrs->flags & I915_OVERLAY_UPDATE_GAMMA) {
13195ca02815Sjsg if (DISPLAY_VER(dev_priv) == 2)
1320c349dbc7Sjsg goto out_unlock;
1321c349dbc7Sjsg
1322c349dbc7Sjsg if (overlay->active) {
1323c349dbc7Sjsg ret = -EBUSY;
1324c349dbc7Sjsg goto out_unlock;
1325c349dbc7Sjsg }
1326c349dbc7Sjsg
1327c349dbc7Sjsg ret = check_gamma(attrs);
1328c349dbc7Sjsg if (ret)
1329c349dbc7Sjsg goto out_unlock;
1330c349dbc7Sjsg
1331c349dbc7Sjsg intel_de_write(dev_priv, OGAMC0, attrs->gamma0);
1332c349dbc7Sjsg intel_de_write(dev_priv, OGAMC1, attrs->gamma1);
1333c349dbc7Sjsg intel_de_write(dev_priv, OGAMC2, attrs->gamma2);
1334c349dbc7Sjsg intel_de_write(dev_priv, OGAMC3, attrs->gamma3);
1335c349dbc7Sjsg intel_de_write(dev_priv, OGAMC4, attrs->gamma4);
1336c349dbc7Sjsg intel_de_write(dev_priv, OGAMC5, attrs->gamma5);
1337c349dbc7Sjsg }
1338c349dbc7Sjsg }
1339c349dbc7Sjsg overlay->color_key_enabled = (attrs->flags & I915_OVERLAY_DISABLE_DEST_COLORKEY) == 0;
1340c349dbc7Sjsg
1341c349dbc7Sjsg ret = 0;
1342c349dbc7Sjsg out_unlock:
1343c349dbc7Sjsg drm_modeset_unlock_all(dev);
1344c349dbc7Sjsg
1345c349dbc7Sjsg return ret;
1346c349dbc7Sjsg }
1347c349dbc7Sjsg
get_registers(struct intel_overlay * overlay,bool use_phys)1348c349dbc7Sjsg static int get_registers(struct intel_overlay *overlay, bool use_phys)
1349c349dbc7Sjsg {
1350c349dbc7Sjsg struct drm_i915_private *i915 = overlay->i915;
1351*f005ef32Sjsg struct drm_i915_gem_object *obj = ERR_PTR(-ENODEV);
1352c349dbc7Sjsg struct i915_vma *vma;
1353c349dbc7Sjsg int err;
1354c349dbc7Sjsg
1355*f005ef32Sjsg if (!IS_METEORLAKE(i915)) /* Wa_22018444074 */
1356c349dbc7Sjsg obj = i915_gem_object_create_stolen(i915, PAGE_SIZE);
1357c349dbc7Sjsg if (IS_ERR(obj))
1358c349dbc7Sjsg obj = i915_gem_object_create_internal(i915, PAGE_SIZE);
1359c349dbc7Sjsg if (IS_ERR(obj))
1360c349dbc7Sjsg return PTR_ERR(obj);
1361c349dbc7Sjsg
1362c349dbc7Sjsg vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, PIN_MAPPABLE);
1363c349dbc7Sjsg if (IS_ERR(vma)) {
1364c349dbc7Sjsg err = PTR_ERR(vma);
1365c349dbc7Sjsg goto err_put_bo;
1366c349dbc7Sjsg }
1367c349dbc7Sjsg
1368c349dbc7Sjsg if (use_phys)
1369c349dbc7Sjsg overlay->flip_addr = sg_dma_address(obj->mm.pages->sgl);
1370c349dbc7Sjsg else
1371c349dbc7Sjsg overlay->flip_addr = i915_ggtt_offset(vma);
1372c349dbc7Sjsg overlay->regs = i915_vma_pin_iomap(vma);
1373c349dbc7Sjsg i915_vma_unpin(vma);
1374c349dbc7Sjsg
1375c349dbc7Sjsg if (IS_ERR(overlay->regs)) {
1376c349dbc7Sjsg err = PTR_ERR(overlay->regs);
1377c349dbc7Sjsg goto err_put_bo;
1378c349dbc7Sjsg }
1379c349dbc7Sjsg
1380c349dbc7Sjsg overlay->reg_bo = obj;
1381c349dbc7Sjsg return 0;
1382c349dbc7Sjsg
1383c349dbc7Sjsg err_put_bo:
1384c349dbc7Sjsg i915_gem_object_put(obj);
1385c349dbc7Sjsg return err;
1386c349dbc7Sjsg }
1387c349dbc7Sjsg
intel_overlay_setup(struct drm_i915_private * dev_priv)1388c349dbc7Sjsg void intel_overlay_setup(struct drm_i915_private *dev_priv)
1389c349dbc7Sjsg {
1390c349dbc7Sjsg struct intel_overlay *overlay;
1391c349dbc7Sjsg struct intel_engine_cs *engine;
1392c349dbc7Sjsg int ret;
1393c349dbc7Sjsg
1394c349dbc7Sjsg if (!HAS_OVERLAY(dev_priv))
1395c349dbc7Sjsg return;
1396c349dbc7Sjsg
13971bb76ff1Sjsg engine = to_gt(dev_priv)->engine[RCS0];
1398c349dbc7Sjsg if (!engine || !engine->kernel_context)
1399c349dbc7Sjsg return;
1400c349dbc7Sjsg
1401c349dbc7Sjsg overlay = kzalloc(sizeof(*overlay), GFP_KERNEL);
1402c349dbc7Sjsg if (!overlay)
1403c349dbc7Sjsg return;
1404c349dbc7Sjsg
1405c349dbc7Sjsg overlay->i915 = dev_priv;
1406c349dbc7Sjsg overlay->context = engine->kernel_context;
1407c349dbc7Sjsg overlay->color_key = 0x0101fe;
1408c349dbc7Sjsg overlay->color_key_enabled = true;
1409c349dbc7Sjsg overlay->brightness = -19;
1410c349dbc7Sjsg overlay->contrast = 75;
1411c349dbc7Sjsg overlay->saturation = 146;
1412c349dbc7Sjsg
1413c349dbc7Sjsg i915_active_init(&overlay->last_flip,
14145ca02815Sjsg NULL, intel_overlay_last_flip_retire, 0);
1415c349dbc7Sjsg
1416c349dbc7Sjsg ret = get_registers(overlay, OVERLAY_NEEDS_PHYSICAL(dev_priv));
1417c349dbc7Sjsg if (ret)
1418c349dbc7Sjsg goto out_free;
1419c349dbc7Sjsg
1420c349dbc7Sjsg memset_io(overlay->regs, 0, sizeof(struct overlay_registers));
1421c349dbc7Sjsg update_polyphase_filter(overlay->regs);
1422c349dbc7Sjsg update_reg_attrs(overlay, overlay->regs);
1423c349dbc7Sjsg
14241bb76ff1Sjsg dev_priv->display.overlay = overlay;
1425c349dbc7Sjsg drm_info(&dev_priv->drm, "Initialized overlay support.\n");
1426c349dbc7Sjsg return;
1427c349dbc7Sjsg
1428c349dbc7Sjsg out_free:
1429c349dbc7Sjsg kfree(overlay);
1430c349dbc7Sjsg }
1431c349dbc7Sjsg
intel_overlay_cleanup(struct drm_i915_private * dev_priv)1432c349dbc7Sjsg void intel_overlay_cleanup(struct drm_i915_private *dev_priv)
1433c349dbc7Sjsg {
1434c349dbc7Sjsg struct intel_overlay *overlay;
1435c349dbc7Sjsg
14361bb76ff1Sjsg overlay = fetch_and_zero(&dev_priv->display.overlay);
1437c349dbc7Sjsg if (!overlay)
1438c349dbc7Sjsg return;
1439c349dbc7Sjsg
1440c349dbc7Sjsg /*
1441c349dbc7Sjsg * The bo's should be free'd by the generic code already.
1442c349dbc7Sjsg * Furthermore modesetting teardown happens beforehand so the
1443c349dbc7Sjsg * hardware should be off already.
1444c349dbc7Sjsg */
1445c349dbc7Sjsg drm_WARN_ON(&dev_priv->drm, overlay->active);
1446c349dbc7Sjsg
1447c349dbc7Sjsg i915_gem_object_put(overlay->reg_bo);
1448c349dbc7Sjsg i915_active_fini(&overlay->last_flip);
1449c349dbc7Sjsg
1450c349dbc7Sjsg kfree(overlay);
1451c349dbc7Sjsg }
1452c349dbc7Sjsg
1453c349dbc7Sjsg #if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
1454c349dbc7Sjsg
1455c349dbc7Sjsg struct intel_overlay_error_state {
1456c349dbc7Sjsg struct overlay_registers regs;
1457c349dbc7Sjsg unsigned long base;
1458c349dbc7Sjsg u32 dovsta;
1459c349dbc7Sjsg u32 isr;
1460c349dbc7Sjsg };
1461c349dbc7Sjsg
1462c349dbc7Sjsg struct intel_overlay_error_state *
intel_overlay_capture_error_state(struct drm_i915_private * dev_priv)1463c349dbc7Sjsg intel_overlay_capture_error_state(struct drm_i915_private *dev_priv)
1464c349dbc7Sjsg {
14651bb76ff1Sjsg struct intel_overlay *overlay = dev_priv->display.overlay;
1466c349dbc7Sjsg struct intel_overlay_error_state *error;
1467c349dbc7Sjsg
1468c349dbc7Sjsg if (!overlay || !overlay->active)
1469c349dbc7Sjsg return NULL;
1470c349dbc7Sjsg
1471c349dbc7Sjsg error = kmalloc(sizeof(*error), GFP_ATOMIC);
1472c349dbc7Sjsg if (error == NULL)
1473c349dbc7Sjsg return NULL;
1474c349dbc7Sjsg
1475c349dbc7Sjsg error->dovsta = intel_de_read(dev_priv, DOVSTA);
1476c349dbc7Sjsg error->isr = intel_de_read(dev_priv, GEN2_ISR);
1477c349dbc7Sjsg error->base = overlay->flip_addr;
1478c349dbc7Sjsg
1479c349dbc7Sjsg memcpy_fromio(&error->regs, overlay->regs, sizeof(error->regs));
1480c349dbc7Sjsg
1481c349dbc7Sjsg return error;
1482c349dbc7Sjsg }
1483c349dbc7Sjsg
1484c349dbc7Sjsg void
intel_overlay_print_error_state(struct drm_i915_error_state_buf * m,struct intel_overlay_error_state * error)1485c349dbc7Sjsg intel_overlay_print_error_state(struct drm_i915_error_state_buf *m,
1486c349dbc7Sjsg struct intel_overlay_error_state *error)
1487c349dbc7Sjsg {
1488c349dbc7Sjsg i915_error_printf(m, "Overlay, status: 0x%08x, interrupt: 0x%08x\n",
1489c349dbc7Sjsg error->dovsta, error->isr);
1490c349dbc7Sjsg i915_error_printf(m, " Register file at 0x%08lx:\n",
1491c349dbc7Sjsg error->base);
1492c349dbc7Sjsg
1493c349dbc7Sjsg #define P(x) i915_error_printf(m, " " #x ": 0x%08x\n", error->regs.x)
1494c349dbc7Sjsg P(OBUF_0Y);
1495c349dbc7Sjsg P(OBUF_1Y);
1496c349dbc7Sjsg P(OBUF_0U);
1497c349dbc7Sjsg P(OBUF_0V);
1498c349dbc7Sjsg P(OBUF_1U);
1499c349dbc7Sjsg P(OBUF_1V);
1500c349dbc7Sjsg P(OSTRIDE);
1501c349dbc7Sjsg P(YRGB_VPH);
1502c349dbc7Sjsg P(UV_VPH);
1503c349dbc7Sjsg P(HORZ_PH);
1504c349dbc7Sjsg P(INIT_PHS);
1505c349dbc7Sjsg P(DWINPOS);
1506c349dbc7Sjsg P(DWINSZ);
1507c349dbc7Sjsg P(SWIDTH);
1508c349dbc7Sjsg P(SWIDTHSW);
1509c349dbc7Sjsg P(SHEIGHT);
1510c349dbc7Sjsg P(YRGBSCALE);
1511c349dbc7Sjsg P(UVSCALE);
1512c349dbc7Sjsg P(OCLRC0);
1513c349dbc7Sjsg P(OCLRC1);
1514c349dbc7Sjsg P(DCLRKV);
1515c349dbc7Sjsg P(DCLRKM);
1516c349dbc7Sjsg P(SCLRKVH);
1517c349dbc7Sjsg P(SCLRKVL);
1518c349dbc7Sjsg P(SCLRKEN);
1519c349dbc7Sjsg P(OCONFIG);
1520c349dbc7Sjsg P(OCMD);
1521c349dbc7Sjsg P(OSTART_0Y);
1522c349dbc7Sjsg P(OSTART_1Y);
1523c349dbc7Sjsg P(OSTART_0U);
1524c349dbc7Sjsg P(OSTART_0V);
1525c349dbc7Sjsg P(OSTART_1U);
1526c349dbc7Sjsg P(OSTART_1V);
1527c349dbc7Sjsg P(OTILEOFF_0Y);
1528c349dbc7Sjsg P(OTILEOFF_1Y);
1529c349dbc7Sjsg P(OTILEOFF_0U);
1530c349dbc7Sjsg P(OTILEOFF_0V);
1531c349dbc7Sjsg P(OTILEOFF_1U);
1532c349dbc7Sjsg P(OTILEOFF_1V);
1533c349dbc7Sjsg P(FASTHSCALE);
1534c349dbc7Sjsg P(UVSCALEV);
1535c349dbc7Sjsg #undef P
1536c349dbc7Sjsg }
1537c349dbc7Sjsg
1538c349dbc7Sjsg #endif
1539