xref: /openbsd-src/sys/dev/pci/drm/i915/display/intel_hdmi.c (revision f005ef32267c16bdb134f0e9fa4477dbe07c263a)
1c349dbc7Sjsg /*
2c349dbc7Sjsg  * Copyright 2006 Dave Airlie <airlied@linux.ie>
3c349dbc7Sjsg  * Copyright © 2006-2009 Intel Corporation
4c349dbc7Sjsg  *
5c349dbc7Sjsg  * Permission is hereby granted, free of charge, to any person obtaining a
6c349dbc7Sjsg  * copy of this software and associated documentation files (the "Software"),
7c349dbc7Sjsg  * to deal in the Software without restriction, including without limitation
8c349dbc7Sjsg  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9c349dbc7Sjsg  * and/or sell copies of the Software, and to permit persons to whom the
10c349dbc7Sjsg  * Software is furnished to do so, subject to the following conditions:
11c349dbc7Sjsg  *
12c349dbc7Sjsg  * The above copyright notice and this permission notice (including the next
13c349dbc7Sjsg  * paragraph) shall be included in all copies or substantial portions of the
14c349dbc7Sjsg  * Software.
15c349dbc7Sjsg  *
16c349dbc7Sjsg  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17c349dbc7Sjsg  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18c349dbc7Sjsg  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19c349dbc7Sjsg  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20c349dbc7Sjsg  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21c349dbc7Sjsg  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22c349dbc7Sjsg  * DEALINGS IN THE SOFTWARE.
23c349dbc7Sjsg  *
24c349dbc7Sjsg  * Authors:
25c349dbc7Sjsg  *	Eric Anholt <eric@anholt.net>
26c349dbc7Sjsg  *	Jesse Barnes <jesse.barnes@intel.com>
27c349dbc7Sjsg  */
28c349dbc7Sjsg 
29c349dbc7Sjsg #include <linux/delay.h>
30c349dbc7Sjsg #include <linux/hdmi.h>
31c349dbc7Sjsg #include <linux/i2c.h>
32c349dbc7Sjsg #include <linux/slab.h>
331bb76ff1Sjsg #include <linux/string_helpers.h>
34c349dbc7Sjsg 
351bb76ff1Sjsg #include <drm/display/drm_hdcp_helper.h>
361bb76ff1Sjsg #include <drm/display/drm_hdmi_helper.h>
371bb76ff1Sjsg #include <drm/display/drm_scdc_helper.h>
38c349dbc7Sjsg #include <drm/drm_atomic_helper.h>
39c349dbc7Sjsg #include <drm/drm_crtc.h>
40c349dbc7Sjsg #include <drm/drm_edid.h>
41c349dbc7Sjsg #include <drm/intel_lpe_audio.h>
42c349dbc7Sjsg 
43*f005ef32Sjsg #include "g4x_hdmi.h"
44c349dbc7Sjsg #include "i915_drv.h"
45*f005ef32Sjsg #include "i915_reg.h"
46c349dbc7Sjsg #include "intel_atomic.h"
47*f005ef32Sjsg #include "intel_audio.h"
48c349dbc7Sjsg #include "intel_connector.h"
49*f005ef32Sjsg #include "intel_cx0_phy.h"
50c349dbc7Sjsg #include "intel_ddi.h"
515ca02815Sjsg #include "intel_de.h"
52c349dbc7Sjsg #include "intel_display_types.h"
53c349dbc7Sjsg #include "intel_dp.h"
54c349dbc7Sjsg #include "intel_gmbus.h"
55c349dbc7Sjsg #include "intel_hdcp.h"
561bb76ff1Sjsg #include "intel_hdcp_regs.h"
57c349dbc7Sjsg #include "intel_hdmi.h"
58c349dbc7Sjsg #include "intel_lspcon.h"
59c349dbc7Sjsg #include "intel_panel.h"
605ca02815Sjsg #include "intel_snps_phy.h"
61c349dbc7Sjsg 
intel_hdmi_to_i915(struct intel_hdmi * intel_hdmi)62*f005ef32Sjsg inline struct drm_i915_private *intel_hdmi_to_i915(struct intel_hdmi *intel_hdmi)
63c349dbc7Sjsg {
645ca02815Sjsg 	return to_i915(hdmi_to_dig_port(intel_hdmi)->base.base.dev);
65c349dbc7Sjsg }
66c349dbc7Sjsg 
67c349dbc7Sjsg static void
assert_hdmi_port_disabled(struct intel_hdmi * intel_hdmi)68c349dbc7Sjsg assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
69c349dbc7Sjsg {
705ca02815Sjsg 	struct drm_i915_private *dev_priv = intel_hdmi_to_i915(intel_hdmi);
71c349dbc7Sjsg 	u32 enabled_bits;
72c349dbc7Sjsg 
73c349dbc7Sjsg 	enabled_bits = HAS_DDI(dev_priv) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
74c349dbc7Sjsg 
755ca02815Sjsg 	drm_WARN(&dev_priv->drm,
76c349dbc7Sjsg 		 intel_de_read(dev_priv, intel_hdmi->hdmi_reg) & enabled_bits,
77c349dbc7Sjsg 		 "HDMI port enabled, expecting disabled\n");
78c349dbc7Sjsg }
79c349dbc7Sjsg 
80c349dbc7Sjsg static void
assert_hdmi_transcoder_func_disabled(struct drm_i915_private * dev_priv,enum transcoder cpu_transcoder)81c349dbc7Sjsg assert_hdmi_transcoder_func_disabled(struct drm_i915_private *dev_priv,
82c349dbc7Sjsg 				     enum transcoder cpu_transcoder)
83c349dbc7Sjsg {
84c349dbc7Sjsg 	drm_WARN(&dev_priv->drm,
85c349dbc7Sjsg 		 intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder)) &
86c349dbc7Sjsg 		 TRANS_DDI_FUNC_ENABLE,
87c349dbc7Sjsg 		 "HDMI transcoder function enabled, expecting disabled\n");
88c349dbc7Sjsg }
89c349dbc7Sjsg 
g4x_infoframe_index(unsigned int type)90c349dbc7Sjsg static u32 g4x_infoframe_index(unsigned int type)
91c349dbc7Sjsg {
92c349dbc7Sjsg 	switch (type) {
93c349dbc7Sjsg 	case HDMI_PACKET_TYPE_GAMUT_METADATA:
94c349dbc7Sjsg 		return VIDEO_DIP_SELECT_GAMUT;
95c349dbc7Sjsg 	case HDMI_INFOFRAME_TYPE_AVI:
96c349dbc7Sjsg 		return VIDEO_DIP_SELECT_AVI;
97c349dbc7Sjsg 	case HDMI_INFOFRAME_TYPE_SPD:
98c349dbc7Sjsg 		return VIDEO_DIP_SELECT_SPD;
99c349dbc7Sjsg 	case HDMI_INFOFRAME_TYPE_VENDOR:
100c349dbc7Sjsg 		return VIDEO_DIP_SELECT_VENDOR;
101c349dbc7Sjsg 	default:
102c349dbc7Sjsg 		MISSING_CASE(type);
103c349dbc7Sjsg 		return 0;
104c349dbc7Sjsg 	}
105c349dbc7Sjsg }
106c349dbc7Sjsg 
g4x_infoframe_enable(unsigned int type)107c349dbc7Sjsg static u32 g4x_infoframe_enable(unsigned int type)
108c349dbc7Sjsg {
109c349dbc7Sjsg 	switch (type) {
110c349dbc7Sjsg 	case HDMI_PACKET_TYPE_GENERAL_CONTROL:
111c349dbc7Sjsg 		return VIDEO_DIP_ENABLE_GCP;
112c349dbc7Sjsg 	case HDMI_PACKET_TYPE_GAMUT_METADATA:
113c349dbc7Sjsg 		return VIDEO_DIP_ENABLE_GAMUT;
114c349dbc7Sjsg 	case DP_SDP_VSC:
115c349dbc7Sjsg 		return 0;
116c349dbc7Sjsg 	case HDMI_INFOFRAME_TYPE_AVI:
117c349dbc7Sjsg 		return VIDEO_DIP_ENABLE_AVI;
118c349dbc7Sjsg 	case HDMI_INFOFRAME_TYPE_SPD:
119c349dbc7Sjsg 		return VIDEO_DIP_ENABLE_SPD;
120c349dbc7Sjsg 	case HDMI_INFOFRAME_TYPE_VENDOR:
121c349dbc7Sjsg 		return VIDEO_DIP_ENABLE_VENDOR;
122c349dbc7Sjsg 	case HDMI_INFOFRAME_TYPE_DRM:
123c349dbc7Sjsg 		return 0;
124c349dbc7Sjsg 	default:
125c349dbc7Sjsg 		MISSING_CASE(type);
126c349dbc7Sjsg 		return 0;
127c349dbc7Sjsg 	}
128c349dbc7Sjsg }
129c349dbc7Sjsg 
hsw_infoframe_enable(unsigned int type)130c349dbc7Sjsg static u32 hsw_infoframe_enable(unsigned int type)
131c349dbc7Sjsg {
132c349dbc7Sjsg 	switch (type) {
133c349dbc7Sjsg 	case HDMI_PACKET_TYPE_GENERAL_CONTROL:
134c349dbc7Sjsg 		return VIDEO_DIP_ENABLE_GCP_HSW;
135c349dbc7Sjsg 	case HDMI_PACKET_TYPE_GAMUT_METADATA:
136c349dbc7Sjsg 		return VIDEO_DIP_ENABLE_GMP_HSW;
137c349dbc7Sjsg 	case DP_SDP_VSC:
138c349dbc7Sjsg 		return VIDEO_DIP_ENABLE_VSC_HSW;
139c349dbc7Sjsg 	case DP_SDP_PPS:
140c349dbc7Sjsg 		return VDIP_ENABLE_PPS;
141c349dbc7Sjsg 	case HDMI_INFOFRAME_TYPE_AVI:
142c349dbc7Sjsg 		return VIDEO_DIP_ENABLE_AVI_HSW;
143c349dbc7Sjsg 	case HDMI_INFOFRAME_TYPE_SPD:
144c349dbc7Sjsg 		return VIDEO_DIP_ENABLE_SPD_HSW;
145c349dbc7Sjsg 	case HDMI_INFOFRAME_TYPE_VENDOR:
146c349dbc7Sjsg 		return VIDEO_DIP_ENABLE_VS_HSW;
147c349dbc7Sjsg 	case HDMI_INFOFRAME_TYPE_DRM:
148c349dbc7Sjsg 		return VIDEO_DIP_ENABLE_DRM_GLK;
149c349dbc7Sjsg 	default:
150c349dbc7Sjsg 		MISSING_CASE(type);
151c349dbc7Sjsg 		return 0;
152c349dbc7Sjsg 	}
153c349dbc7Sjsg }
154c349dbc7Sjsg 
155c349dbc7Sjsg static i915_reg_t
hsw_dip_data_reg(struct drm_i915_private * dev_priv,enum transcoder cpu_transcoder,unsigned int type,int i)156c349dbc7Sjsg hsw_dip_data_reg(struct drm_i915_private *dev_priv,
157c349dbc7Sjsg 		 enum transcoder cpu_transcoder,
158c349dbc7Sjsg 		 unsigned int type,
159c349dbc7Sjsg 		 int i)
160c349dbc7Sjsg {
161c349dbc7Sjsg 	switch (type) {
162c349dbc7Sjsg 	case HDMI_PACKET_TYPE_GAMUT_METADATA:
163c349dbc7Sjsg 		return HSW_TVIDEO_DIP_GMP_DATA(cpu_transcoder, i);
164c349dbc7Sjsg 	case DP_SDP_VSC:
165c349dbc7Sjsg 		return HSW_TVIDEO_DIP_VSC_DATA(cpu_transcoder, i);
166c349dbc7Sjsg 	case DP_SDP_PPS:
167c349dbc7Sjsg 		return ICL_VIDEO_DIP_PPS_DATA(cpu_transcoder, i);
168c349dbc7Sjsg 	case HDMI_INFOFRAME_TYPE_AVI:
169c349dbc7Sjsg 		return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder, i);
170c349dbc7Sjsg 	case HDMI_INFOFRAME_TYPE_SPD:
171c349dbc7Sjsg 		return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder, i);
172c349dbc7Sjsg 	case HDMI_INFOFRAME_TYPE_VENDOR:
173c349dbc7Sjsg 		return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder, i);
174c349dbc7Sjsg 	case HDMI_INFOFRAME_TYPE_DRM:
175c349dbc7Sjsg 		return GLK_TVIDEO_DIP_DRM_DATA(cpu_transcoder, i);
176c349dbc7Sjsg 	default:
177c349dbc7Sjsg 		MISSING_CASE(type);
178c349dbc7Sjsg 		return INVALID_MMIO_REG;
179c349dbc7Sjsg 	}
180c349dbc7Sjsg }
181c349dbc7Sjsg 
hsw_dip_data_size(struct drm_i915_private * dev_priv,unsigned int type)182c349dbc7Sjsg static int hsw_dip_data_size(struct drm_i915_private *dev_priv,
183c349dbc7Sjsg 			     unsigned int type)
184c349dbc7Sjsg {
185c349dbc7Sjsg 	switch (type) {
186c349dbc7Sjsg 	case DP_SDP_VSC:
187c349dbc7Sjsg 		return VIDEO_DIP_VSC_DATA_SIZE;
188c349dbc7Sjsg 	case DP_SDP_PPS:
189c349dbc7Sjsg 		return VIDEO_DIP_PPS_DATA_SIZE;
190c349dbc7Sjsg 	case HDMI_PACKET_TYPE_GAMUT_METADATA:
1915ca02815Sjsg 		if (DISPLAY_VER(dev_priv) >= 11)
192c349dbc7Sjsg 			return VIDEO_DIP_GMP_DATA_SIZE;
193c349dbc7Sjsg 		else
194c349dbc7Sjsg 			return VIDEO_DIP_DATA_SIZE;
195c349dbc7Sjsg 	default:
196c349dbc7Sjsg 		return VIDEO_DIP_DATA_SIZE;
197c349dbc7Sjsg 	}
198c349dbc7Sjsg }
199c349dbc7Sjsg 
g4x_write_infoframe(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,unsigned int type,const void * frame,ssize_t len)200c349dbc7Sjsg static void g4x_write_infoframe(struct intel_encoder *encoder,
201c349dbc7Sjsg 				const struct intel_crtc_state *crtc_state,
202c349dbc7Sjsg 				unsigned int type,
203c349dbc7Sjsg 				const void *frame, ssize_t len)
204c349dbc7Sjsg {
205c349dbc7Sjsg 	const u32 *data = frame;
206c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
207c349dbc7Sjsg 	u32 val = intel_de_read(dev_priv, VIDEO_DIP_CTL);
208c349dbc7Sjsg 	int i;
209c349dbc7Sjsg 
210c349dbc7Sjsg 	drm_WARN(&dev_priv->drm, !(val & VIDEO_DIP_ENABLE),
211c349dbc7Sjsg 		 "Writing DIP with CTL reg disabled\n");
212c349dbc7Sjsg 
213c349dbc7Sjsg 	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
214c349dbc7Sjsg 	val |= g4x_infoframe_index(type);
215c349dbc7Sjsg 
216c349dbc7Sjsg 	val &= ~g4x_infoframe_enable(type);
217c349dbc7Sjsg 
218c349dbc7Sjsg 	intel_de_write(dev_priv, VIDEO_DIP_CTL, val);
219c349dbc7Sjsg 
220c349dbc7Sjsg 	for (i = 0; i < len; i += 4) {
221c349dbc7Sjsg 		intel_de_write(dev_priv, VIDEO_DIP_DATA, *data);
222c349dbc7Sjsg 		data++;
223c349dbc7Sjsg 	}
224c349dbc7Sjsg 	/* Write every possible data byte to force correct ECC calculation. */
225c349dbc7Sjsg 	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
226c349dbc7Sjsg 		intel_de_write(dev_priv, VIDEO_DIP_DATA, 0);
227c349dbc7Sjsg 
228c349dbc7Sjsg 	val |= g4x_infoframe_enable(type);
229c349dbc7Sjsg 	val &= ~VIDEO_DIP_FREQ_MASK;
230c349dbc7Sjsg 	val |= VIDEO_DIP_FREQ_VSYNC;
231c349dbc7Sjsg 
232c349dbc7Sjsg 	intel_de_write(dev_priv, VIDEO_DIP_CTL, val);
233c349dbc7Sjsg 	intel_de_posting_read(dev_priv, VIDEO_DIP_CTL);
234c349dbc7Sjsg }
235c349dbc7Sjsg 
g4x_read_infoframe(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,unsigned int type,void * frame,ssize_t len)236c349dbc7Sjsg static void g4x_read_infoframe(struct intel_encoder *encoder,
237c349dbc7Sjsg 			       const struct intel_crtc_state *crtc_state,
238c349dbc7Sjsg 			       unsigned int type,
239c349dbc7Sjsg 			       void *frame, ssize_t len)
240c349dbc7Sjsg {
241c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
242*f005ef32Sjsg 	u32 *data = frame;
243c349dbc7Sjsg 	int i;
244c349dbc7Sjsg 
245*f005ef32Sjsg 	intel_de_rmw(dev_priv, VIDEO_DIP_CTL,
246*f005ef32Sjsg 		     VIDEO_DIP_SELECT_MASK | 0xf, g4x_infoframe_index(type));
247c349dbc7Sjsg 
248c349dbc7Sjsg 	for (i = 0; i < len; i += 4)
249c349dbc7Sjsg 		*data++ = intel_de_read(dev_priv, VIDEO_DIP_DATA);
250c349dbc7Sjsg }
251c349dbc7Sjsg 
g4x_infoframes_enabled(struct intel_encoder * encoder,const struct intel_crtc_state * pipe_config)252c349dbc7Sjsg static u32 g4x_infoframes_enabled(struct intel_encoder *encoder,
253c349dbc7Sjsg 				  const struct intel_crtc_state *pipe_config)
254c349dbc7Sjsg {
255c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
256c349dbc7Sjsg 	u32 val = intel_de_read(dev_priv, VIDEO_DIP_CTL);
257c349dbc7Sjsg 
258c349dbc7Sjsg 	if ((val & VIDEO_DIP_ENABLE) == 0)
259c349dbc7Sjsg 		return 0;
260c349dbc7Sjsg 
261c349dbc7Sjsg 	if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(encoder->port))
262c349dbc7Sjsg 		return 0;
263c349dbc7Sjsg 
264c349dbc7Sjsg 	return val & (VIDEO_DIP_ENABLE_AVI |
265c349dbc7Sjsg 		      VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
266c349dbc7Sjsg }
267c349dbc7Sjsg 
ibx_write_infoframe(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,unsigned int type,const void * frame,ssize_t len)268c349dbc7Sjsg static void ibx_write_infoframe(struct intel_encoder *encoder,
269c349dbc7Sjsg 				const struct intel_crtc_state *crtc_state,
270c349dbc7Sjsg 				unsigned int type,
271c349dbc7Sjsg 				const void *frame, ssize_t len)
272c349dbc7Sjsg {
273c349dbc7Sjsg 	const u32 *data = frame;
274c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2755ca02815Sjsg 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
2765ca02815Sjsg 	i915_reg_t reg = TVIDEO_DIP_CTL(crtc->pipe);
277c349dbc7Sjsg 	u32 val = intel_de_read(dev_priv, reg);
278c349dbc7Sjsg 	int i;
279c349dbc7Sjsg 
280c349dbc7Sjsg 	drm_WARN(&dev_priv->drm, !(val & VIDEO_DIP_ENABLE),
281c349dbc7Sjsg 		 "Writing DIP with CTL reg disabled\n");
282c349dbc7Sjsg 
283c349dbc7Sjsg 	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
284c349dbc7Sjsg 	val |= g4x_infoframe_index(type);
285c349dbc7Sjsg 
286c349dbc7Sjsg 	val &= ~g4x_infoframe_enable(type);
287c349dbc7Sjsg 
288c349dbc7Sjsg 	intel_de_write(dev_priv, reg, val);
289c349dbc7Sjsg 
290c349dbc7Sjsg 	for (i = 0; i < len; i += 4) {
2915ca02815Sjsg 		intel_de_write(dev_priv, TVIDEO_DIP_DATA(crtc->pipe),
292c349dbc7Sjsg 			       *data);
293c349dbc7Sjsg 		data++;
294c349dbc7Sjsg 	}
295c349dbc7Sjsg 	/* Write every possible data byte to force correct ECC calculation. */
296c349dbc7Sjsg 	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
2975ca02815Sjsg 		intel_de_write(dev_priv, TVIDEO_DIP_DATA(crtc->pipe), 0);
298c349dbc7Sjsg 
299c349dbc7Sjsg 	val |= g4x_infoframe_enable(type);
300c349dbc7Sjsg 	val &= ~VIDEO_DIP_FREQ_MASK;
301c349dbc7Sjsg 	val |= VIDEO_DIP_FREQ_VSYNC;
302c349dbc7Sjsg 
303c349dbc7Sjsg 	intel_de_write(dev_priv, reg, val);
304c349dbc7Sjsg 	intel_de_posting_read(dev_priv, reg);
305c349dbc7Sjsg }
306c349dbc7Sjsg 
ibx_read_infoframe(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,unsigned int type,void * frame,ssize_t len)307c349dbc7Sjsg static void ibx_read_infoframe(struct intel_encoder *encoder,
308c349dbc7Sjsg 			       const struct intel_crtc_state *crtc_state,
309c349dbc7Sjsg 			       unsigned int type,
310c349dbc7Sjsg 			       void *frame, ssize_t len)
311c349dbc7Sjsg {
312c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
313c349dbc7Sjsg 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
314*f005ef32Sjsg 	u32 *data = frame;
315c349dbc7Sjsg 	int i;
316c349dbc7Sjsg 
317*f005ef32Sjsg 	intel_de_rmw(dev_priv, TVIDEO_DIP_CTL(crtc->pipe),
318*f005ef32Sjsg 		     VIDEO_DIP_SELECT_MASK | 0xf, g4x_infoframe_index(type));
319c349dbc7Sjsg 
320c349dbc7Sjsg 	for (i = 0; i < len; i += 4)
321c349dbc7Sjsg 		*data++ = intel_de_read(dev_priv, TVIDEO_DIP_DATA(crtc->pipe));
322c349dbc7Sjsg }
323c349dbc7Sjsg 
ibx_infoframes_enabled(struct intel_encoder * encoder,const struct intel_crtc_state * pipe_config)324c349dbc7Sjsg static u32 ibx_infoframes_enabled(struct intel_encoder *encoder,
325c349dbc7Sjsg 				  const struct intel_crtc_state *pipe_config)
326c349dbc7Sjsg {
327c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
328c349dbc7Sjsg 	enum pipe pipe = to_intel_crtc(pipe_config->uapi.crtc)->pipe;
329c349dbc7Sjsg 	i915_reg_t reg = TVIDEO_DIP_CTL(pipe);
330c349dbc7Sjsg 	u32 val = intel_de_read(dev_priv, reg);
331c349dbc7Sjsg 
332c349dbc7Sjsg 	if ((val & VIDEO_DIP_ENABLE) == 0)
333c349dbc7Sjsg 		return 0;
334c349dbc7Sjsg 
335c349dbc7Sjsg 	if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(encoder->port))
336c349dbc7Sjsg 		return 0;
337c349dbc7Sjsg 
338c349dbc7Sjsg 	return val & (VIDEO_DIP_ENABLE_AVI |
339c349dbc7Sjsg 		      VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
340c349dbc7Sjsg 		      VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
341c349dbc7Sjsg }
342c349dbc7Sjsg 
cpt_write_infoframe(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,unsigned int type,const void * frame,ssize_t len)343c349dbc7Sjsg static void cpt_write_infoframe(struct intel_encoder *encoder,
344c349dbc7Sjsg 				const struct intel_crtc_state *crtc_state,
345c349dbc7Sjsg 				unsigned int type,
346c349dbc7Sjsg 				const void *frame, ssize_t len)
347c349dbc7Sjsg {
348c349dbc7Sjsg 	const u32 *data = frame;
349c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3505ca02815Sjsg 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
3515ca02815Sjsg 	i915_reg_t reg = TVIDEO_DIP_CTL(crtc->pipe);
352c349dbc7Sjsg 	u32 val = intel_de_read(dev_priv, reg);
353c349dbc7Sjsg 	int i;
354c349dbc7Sjsg 
355c349dbc7Sjsg 	drm_WARN(&dev_priv->drm, !(val & VIDEO_DIP_ENABLE),
356c349dbc7Sjsg 		 "Writing DIP with CTL reg disabled\n");
357c349dbc7Sjsg 
358c349dbc7Sjsg 	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
359c349dbc7Sjsg 	val |= g4x_infoframe_index(type);
360c349dbc7Sjsg 
361c349dbc7Sjsg 	/* The DIP control register spec says that we need to update the AVI
362c349dbc7Sjsg 	 * infoframe without clearing its enable bit */
363c349dbc7Sjsg 	if (type != HDMI_INFOFRAME_TYPE_AVI)
364c349dbc7Sjsg 		val &= ~g4x_infoframe_enable(type);
365c349dbc7Sjsg 
366c349dbc7Sjsg 	intel_de_write(dev_priv, reg, val);
367c349dbc7Sjsg 
368c349dbc7Sjsg 	for (i = 0; i < len; i += 4) {
3695ca02815Sjsg 		intel_de_write(dev_priv, TVIDEO_DIP_DATA(crtc->pipe),
370c349dbc7Sjsg 			       *data);
371c349dbc7Sjsg 		data++;
372c349dbc7Sjsg 	}
373c349dbc7Sjsg 	/* Write every possible data byte to force correct ECC calculation. */
374c349dbc7Sjsg 	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
3755ca02815Sjsg 		intel_de_write(dev_priv, TVIDEO_DIP_DATA(crtc->pipe), 0);
376c349dbc7Sjsg 
377c349dbc7Sjsg 	val |= g4x_infoframe_enable(type);
378c349dbc7Sjsg 	val &= ~VIDEO_DIP_FREQ_MASK;
379c349dbc7Sjsg 	val |= VIDEO_DIP_FREQ_VSYNC;
380c349dbc7Sjsg 
381c349dbc7Sjsg 	intel_de_write(dev_priv, reg, val);
382c349dbc7Sjsg 	intel_de_posting_read(dev_priv, reg);
383c349dbc7Sjsg }
384c349dbc7Sjsg 
cpt_read_infoframe(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,unsigned int type,void * frame,ssize_t len)385c349dbc7Sjsg static void cpt_read_infoframe(struct intel_encoder *encoder,
386c349dbc7Sjsg 			       const struct intel_crtc_state *crtc_state,
387c349dbc7Sjsg 			       unsigned int type,
388c349dbc7Sjsg 			       void *frame, ssize_t len)
389c349dbc7Sjsg {
390c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
391c349dbc7Sjsg 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
392*f005ef32Sjsg 	u32 *data = frame;
393c349dbc7Sjsg 	int i;
394c349dbc7Sjsg 
395*f005ef32Sjsg 	intel_de_rmw(dev_priv, TVIDEO_DIP_CTL(crtc->pipe),
396*f005ef32Sjsg 		     VIDEO_DIP_SELECT_MASK | 0xf, g4x_infoframe_index(type));
397c349dbc7Sjsg 
398c349dbc7Sjsg 	for (i = 0; i < len; i += 4)
399c349dbc7Sjsg 		*data++ = intel_de_read(dev_priv, TVIDEO_DIP_DATA(crtc->pipe));
400c349dbc7Sjsg }
401c349dbc7Sjsg 
cpt_infoframes_enabled(struct intel_encoder * encoder,const struct intel_crtc_state * pipe_config)402c349dbc7Sjsg static u32 cpt_infoframes_enabled(struct intel_encoder *encoder,
403c349dbc7Sjsg 				  const struct intel_crtc_state *pipe_config)
404c349dbc7Sjsg {
405c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
406c349dbc7Sjsg 	enum pipe pipe = to_intel_crtc(pipe_config->uapi.crtc)->pipe;
407c349dbc7Sjsg 	u32 val = intel_de_read(dev_priv, TVIDEO_DIP_CTL(pipe));
408c349dbc7Sjsg 
409c349dbc7Sjsg 	if ((val & VIDEO_DIP_ENABLE) == 0)
410c349dbc7Sjsg 		return 0;
411c349dbc7Sjsg 
412c349dbc7Sjsg 	return val & (VIDEO_DIP_ENABLE_AVI |
413c349dbc7Sjsg 		      VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
414c349dbc7Sjsg 		      VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
415c349dbc7Sjsg }
416c349dbc7Sjsg 
vlv_write_infoframe(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,unsigned int type,const void * frame,ssize_t len)417c349dbc7Sjsg static void vlv_write_infoframe(struct intel_encoder *encoder,
418c349dbc7Sjsg 				const struct intel_crtc_state *crtc_state,
419c349dbc7Sjsg 				unsigned int type,
420c349dbc7Sjsg 				const void *frame, ssize_t len)
421c349dbc7Sjsg {
422c349dbc7Sjsg 	const u32 *data = frame;
423c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4245ca02815Sjsg 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
4255ca02815Sjsg 	i915_reg_t reg = VLV_TVIDEO_DIP_CTL(crtc->pipe);
426c349dbc7Sjsg 	u32 val = intel_de_read(dev_priv, reg);
427c349dbc7Sjsg 	int i;
428c349dbc7Sjsg 
429c349dbc7Sjsg 	drm_WARN(&dev_priv->drm, !(val & VIDEO_DIP_ENABLE),
430c349dbc7Sjsg 		 "Writing DIP with CTL reg disabled\n");
431c349dbc7Sjsg 
432c349dbc7Sjsg 	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
433c349dbc7Sjsg 	val |= g4x_infoframe_index(type);
434c349dbc7Sjsg 
435c349dbc7Sjsg 	val &= ~g4x_infoframe_enable(type);
436c349dbc7Sjsg 
437c349dbc7Sjsg 	intel_de_write(dev_priv, reg, val);
438c349dbc7Sjsg 
439c349dbc7Sjsg 	for (i = 0; i < len; i += 4) {
440c349dbc7Sjsg 		intel_de_write(dev_priv,
4415ca02815Sjsg 			       VLV_TVIDEO_DIP_DATA(crtc->pipe), *data);
442c349dbc7Sjsg 		data++;
443c349dbc7Sjsg 	}
444c349dbc7Sjsg 	/* Write every possible data byte to force correct ECC calculation. */
445c349dbc7Sjsg 	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
446c349dbc7Sjsg 		intel_de_write(dev_priv,
4475ca02815Sjsg 			       VLV_TVIDEO_DIP_DATA(crtc->pipe), 0);
448c349dbc7Sjsg 
449c349dbc7Sjsg 	val |= g4x_infoframe_enable(type);
450c349dbc7Sjsg 	val &= ~VIDEO_DIP_FREQ_MASK;
451c349dbc7Sjsg 	val |= VIDEO_DIP_FREQ_VSYNC;
452c349dbc7Sjsg 
453c349dbc7Sjsg 	intel_de_write(dev_priv, reg, val);
454c349dbc7Sjsg 	intel_de_posting_read(dev_priv, reg);
455c349dbc7Sjsg }
456c349dbc7Sjsg 
vlv_read_infoframe(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,unsigned int type,void * frame,ssize_t len)457c349dbc7Sjsg static void vlv_read_infoframe(struct intel_encoder *encoder,
458c349dbc7Sjsg 			       const struct intel_crtc_state *crtc_state,
459c349dbc7Sjsg 			       unsigned int type,
460c349dbc7Sjsg 			       void *frame, ssize_t len)
461c349dbc7Sjsg {
462c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
463c349dbc7Sjsg 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
464*f005ef32Sjsg 	u32 *data = frame;
465c349dbc7Sjsg 	int i;
466c349dbc7Sjsg 
467*f005ef32Sjsg 	intel_de_rmw(dev_priv, VLV_TVIDEO_DIP_CTL(crtc->pipe),
468*f005ef32Sjsg 		     VIDEO_DIP_SELECT_MASK | 0xf, g4x_infoframe_index(type));
469c349dbc7Sjsg 
470c349dbc7Sjsg 	for (i = 0; i < len; i += 4)
471c349dbc7Sjsg 		*data++ = intel_de_read(dev_priv,
472c349dbc7Sjsg 				        VLV_TVIDEO_DIP_DATA(crtc->pipe));
473c349dbc7Sjsg }
474c349dbc7Sjsg 
vlv_infoframes_enabled(struct intel_encoder * encoder,const struct intel_crtc_state * pipe_config)475c349dbc7Sjsg static u32 vlv_infoframes_enabled(struct intel_encoder *encoder,
476c349dbc7Sjsg 				  const struct intel_crtc_state *pipe_config)
477c349dbc7Sjsg {
478c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
479c349dbc7Sjsg 	enum pipe pipe = to_intel_crtc(pipe_config->uapi.crtc)->pipe;
480c349dbc7Sjsg 	u32 val = intel_de_read(dev_priv, VLV_TVIDEO_DIP_CTL(pipe));
481c349dbc7Sjsg 
482c349dbc7Sjsg 	if ((val & VIDEO_DIP_ENABLE) == 0)
483c349dbc7Sjsg 		return 0;
484c349dbc7Sjsg 
485c349dbc7Sjsg 	if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(encoder->port))
486c349dbc7Sjsg 		return 0;
487c349dbc7Sjsg 
488c349dbc7Sjsg 	return val & (VIDEO_DIP_ENABLE_AVI |
489c349dbc7Sjsg 		      VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
490c349dbc7Sjsg 		      VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
491c349dbc7Sjsg }
492c349dbc7Sjsg 
hsw_write_infoframe(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,unsigned int type,const void * frame,ssize_t len)4935ca02815Sjsg void hsw_write_infoframe(struct intel_encoder *encoder,
494c349dbc7Sjsg 			 const struct intel_crtc_state *crtc_state,
495c349dbc7Sjsg 			 unsigned int type,
496c349dbc7Sjsg 			 const void *frame, ssize_t len)
497c349dbc7Sjsg {
498c349dbc7Sjsg 	const u32 *data = frame;
499c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
500c349dbc7Sjsg 	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
501c349dbc7Sjsg 	i915_reg_t ctl_reg = HSW_TVIDEO_DIP_CTL(cpu_transcoder);
502c349dbc7Sjsg 	int data_size;
503c349dbc7Sjsg 	int i;
504c349dbc7Sjsg 	u32 val = intel_de_read(dev_priv, ctl_reg);
505c349dbc7Sjsg 
506c349dbc7Sjsg 	data_size = hsw_dip_data_size(dev_priv, type);
507c349dbc7Sjsg 
508c349dbc7Sjsg 	drm_WARN_ON(&dev_priv->drm, len > data_size);
509c349dbc7Sjsg 
510c349dbc7Sjsg 	val &= ~hsw_infoframe_enable(type);
511c349dbc7Sjsg 	intel_de_write(dev_priv, ctl_reg, val);
512c349dbc7Sjsg 
513c349dbc7Sjsg 	for (i = 0; i < len; i += 4) {
514c349dbc7Sjsg 		intel_de_write(dev_priv,
515c349dbc7Sjsg 			       hsw_dip_data_reg(dev_priv, cpu_transcoder, type, i >> 2),
516c349dbc7Sjsg 			       *data);
517c349dbc7Sjsg 		data++;
518c349dbc7Sjsg 	}
519c349dbc7Sjsg 	/* Write every possible data byte to force correct ECC calculation. */
520c349dbc7Sjsg 	for (; i < data_size; i += 4)
521c349dbc7Sjsg 		intel_de_write(dev_priv,
522c349dbc7Sjsg 			       hsw_dip_data_reg(dev_priv, cpu_transcoder, type, i >> 2),
523c349dbc7Sjsg 			       0);
524c349dbc7Sjsg 
5255ca02815Sjsg 	/* Wa_14013475917 */
526*f005ef32Sjsg 	if (IS_DISPLAY_VER(dev_priv, 13, 14) && crtc_state->has_psr && type == DP_SDP_VSC)
5275ca02815Sjsg 		return;
5285ca02815Sjsg 
529c349dbc7Sjsg 	val |= hsw_infoframe_enable(type);
530c349dbc7Sjsg 	intel_de_write(dev_priv, ctl_reg, val);
531c349dbc7Sjsg 	intel_de_posting_read(dev_priv, ctl_reg);
532c349dbc7Sjsg }
533c349dbc7Sjsg 
hsw_read_infoframe(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,unsigned int type,void * frame,ssize_t len)5345ca02815Sjsg void hsw_read_infoframe(struct intel_encoder *encoder,
535c349dbc7Sjsg 			const struct intel_crtc_state *crtc_state,
5365ca02815Sjsg 			unsigned int type, void *frame, ssize_t len)
537c349dbc7Sjsg {
538c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
539c349dbc7Sjsg 	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
5405ca02815Sjsg 	u32 *data = frame;
541c349dbc7Sjsg 	int i;
542c349dbc7Sjsg 
543c349dbc7Sjsg 	for (i = 0; i < len; i += 4)
544c349dbc7Sjsg 		*data++ = intel_de_read(dev_priv,
545c349dbc7Sjsg 				        hsw_dip_data_reg(dev_priv, cpu_transcoder, type, i >> 2));
546c349dbc7Sjsg }
547c349dbc7Sjsg 
hsw_infoframes_enabled(struct intel_encoder * encoder,const struct intel_crtc_state * pipe_config)548c349dbc7Sjsg static u32 hsw_infoframes_enabled(struct intel_encoder *encoder,
549c349dbc7Sjsg 				  const struct intel_crtc_state *pipe_config)
550c349dbc7Sjsg {
551c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
552c349dbc7Sjsg 	u32 val = intel_de_read(dev_priv,
553c349dbc7Sjsg 				HSW_TVIDEO_DIP_CTL(pipe_config->cpu_transcoder));
554c349dbc7Sjsg 	u32 mask;
555c349dbc7Sjsg 
556c349dbc7Sjsg 	mask = (VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
557c349dbc7Sjsg 		VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
558c349dbc7Sjsg 		VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
559c349dbc7Sjsg 
5605ca02815Sjsg 	if (DISPLAY_VER(dev_priv) >= 10)
561c349dbc7Sjsg 		mask |= VIDEO_DIP_ENABLE_DRM_GLK;
562c349dbc7Sjsg 
563c349dbc7Sjsg 	return val & mask;
564c349dbc7Sjsg }
565c349dbc7Sjsg 
566c349dbc7Sjsg static const u8 infoframe_type_to_idx[] = {
567c349dbc7Sjsg 	HDMI_PACKET_TYPE_GENERAL_CONTROL,
568c349dbc7Sjsg 	HDMI_PACKET_TYPE_GAMUT_METADATA,
569c349dbc7Sjsg 	DP_SDP_VSC,
570c349dbc7Sjsg 	HDMI_INFOFRAME_TYPE_AVI,
571c349dbc7Sjsg 	HDMI_INFOFRAME_TYPE_SPD,
572c349dbc7Sjsg 	HDMI_INFOFRAME_TYPE_VENDOR,
573c349dbc7Sjsg 	HDMI_INFOFRAME_TYPE_DRM,
574c349dbc7Sjsg };
575c349dbc7Sjsg 
intel_hdmi_infoframe_enable(unsigned int type)576c349dbc7Sjsg u32 intel_hdmi_infoframe_enable(unsigned int type)
577c349dbc7Sjsg {
578c349dbc7Sjsg 	int i;
579c349dbc7Sjsg 
580c349dbc7Sjsg 	for (i = 0; i < ARRAY_SIZE(infoframe_type_to_idx); i++) {
581c349dbc7Sjsg 		if (infoframe_type_to_idx[i] == type)
582c349dbc7Sjsg 			return BIT(i);
583c349dbc7Sjsg 	}
584c349dbc7Sjsg 
585c349dbc7Sjsg 	return 0;
586c349dbc7Sjsg }
587c349dbc7Sjsg 
intel_hdmi_infoframes_enabled(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)588c349dbc7Sjsg u32 intel_hdmi_infoframes_enabled(struct intel_encoder *encoder,
589c349dbc7Sjsg 				  const struct intel_crtc_state *crtc_state)
590c349dbc7Sjsg {
591c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
592c349dbc7Sjsg 	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
593c349dbc7Sjsg 	u32 val, ret = 0;
594c349dbc7Sjsg 	int i;
595c349dbc7Sjsg 
596c349dbc7Sjsg 	val = dig_port->infoframes_enabled(encoder, crtc_state);
597c349dbc7Sjsg 
598c349dbc7Sjsg 	/* map from hardware bits to dip idx */
599c349dbc7Sjsg 	for (i = 0; i < ARRAY_SIZE(infoframe_type_to_idx); i++) {
600c349dbc7Sjsg 		unsigned int type = infoframe_type_to_idx[i];
601c349dbc7Sjsg 
602c349dbc7Sjsg 		if (HAS_DDI(dev_priv)) {
603c349dbc7Sjsg 			if (val & hsw_infoframe_enable(type))
604c349dbc7Sjsg 				ret |= BIT(i);
605c349dbc7Sjsg 		} else {
606c349dbc7Sjsg 			if (val & g4x_infoframe_enable(type))
607c349dbc7Sjsg 				ret |= BIT(i);
608c349dbc7Sjsg 		}
609c349dbc7Sjsg 	}
610c349dbc7Sjsg 
611c349dbc7Sjsg 	return ret;
612c349dbc7Sjsg }
613c349dbc7Sjsg 
614c349dbc7Sjsg /*
615c349dbc7Sjsg  * The data we write to the DIP data buffer registers is 1 byte bigger than the
616c349dbc7Sjsg  * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
617c349dbc7Sjsg  * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
618c349dbc7Sjsg  * used for both technologies.
619c349dbc7Sjsg  *
620c349dbc7Sjsg  * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
621c349dbc7Sjsg  * DW1:       DB3       | DB2 | DB1 | DB0
622c349dbc7Sjsg  * DW2:       DB7       | DB6 | DB5 | DB4
623c349dbc7Sjsg  * DW3: ...
624c349dbc7Sjsg  *
625c349dbc7Sjsg  * (HB is Header Byte, DB is Data Byte)
626c349dbc7Sjsg  *
627c349dbc7Sjsg  * The hdmi pack() functions don't know about that hardware specific hole so we
628c349dbc7Sjsg  * trick them by giving an offset into the buffer and moving back the header
629c349dbc7Sjsg  * bytes by one.
630c349dbc7Sjsg  */
intel_write_infoframe(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,enum hdmi_infoframe_type type,const union hdmi_infoframe * frame)631c349dbc7Sjsg static void intel_write_infoframe(struct intel_encoder *encoder,
632c349dbc7Sjsg 				  const struct intel_crtc_state *crtc_state,
633c349dbc7Sjsg 				  enum hdmi_infoframe_type type,
634c349dbc7Sjsg 				  const union hdmi_infoframe *frame)
635c349dbc7Sjsg {
636ad8b1aafSjsg 	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
637c349dbc7Sjsg 	u8 buffer[VIDEO_DIP_DATA_SIZE];
638c349dbc7Sjsg 	ssize_t len;
639c349dbc7Sjsg 
640c349dbc7Sjsg 	if ((crtc_state->infoframes.enable &
641c349dbc7Sjsg 	     intel_hdmi_infoframe_enable(type)) == 0)
642c349dbc7Sjsg 		return;
643c349dbc7Sjsg 
644c349dbc7Sjsg 	if (drm_WARN_ON(encoder->base.dev, frame->any.type != type))
645c349dbc7Sjsg 		return;
646c349dbc7Sjsg 
647c349dbc7Sjsg 	/* see comment above for the reason for this offset */
648c349dbc7Sjsg 	len = hdmi_infoframe_pack_only(frame, buffer + 1, sizeof(buffer) - 1);
649c349dbc7Sjsg 	if (drm_WARN_ON(encoder->base.dev, len < 0))
650c349dbc7Sjsg 		return;
651c349dbc7Sjsg 
652c349dbc7Sjsg 	/* Insert the 'hole' (see big comment above) at position 3 */
653c349dbc7Sjsg 	memmove(&buffer[0], &buffer[1], 3);
654c349dbc7Sjsg 	buffer[3] = 0;
655c349dbc7Sjsg 	len++;
656c349dbc7Sjsg 
657ad8b1aafSjsg 	dig_port->write_infoframe(encoder, crtc_state, type, buffer, len);
658c349dbc7Sjsg }
659c349dbc7Sjsg 
intel_read_infoframe(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,enum hdmi_infoframe_type type,union hdmi_infoframe * frame)660c349dbc7Sjsg void intel_read_infoframe(struct intel_encoder *encoder,
661c349dbc7Sjsg 			  const struct intel_crtc_state *crtc_state,
662c349dbc7Sjsg 			  enum hdmi_infoframe_type type,
663c349dbc7Sjsg 			  union hdmi_infoframe *frame)
664c349dbc7Sjsg {
665ad8b1aafSjsg 	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
666c349dbc7Sjsg 	u8 buffer[VIDEO_DIP_DATA_SIZE];
667c349dbc7Sjsg 	int ret;
668c349dbc7Sjsg 
669c349dbc7Sjsg 	if ((crtc_state->infoframes.enable &
670c349dbc7Sjsg 	     intel_hdmi_infoframe_enable(type)) == 0)
671c349dbc7Sjsg 		return;
672c349dbc7Sjsg 
673ad8b1aafSjsg 	dig_port->read_infoframe(encoder, crtc_state,
674c349dbc7Sjsg 				       type, buffer, sizeof(buffer));
675c349dbc7Sjsg 
676c349dbc7Sjsg 	/* Fill the 'hole' (see big comment above) at position 3 */
677c349dbc7Sjsg 	memmove(&buffer[1], &buffer[0], 3);
678c349dbc7Sjsg 
679c349dbc7Sjsg 	/* see comment above for the reason for this offset */
680c349dbc7Sjsg 	ret = hdmi_infoframe_unpack(frame, buffer + 1, sizeof(buffer) - 1);
681c349dbc7Sjsg 	if (ret) {
682ad8b1aafSjsg 		drm_dbg_kms(encoder->base.dev,
683ad8b1aafSjsg 			    "Failed to unpack infoframe type 0x%02x\n", type);
684c349dbc7Sjsg 		return;
685c349dbc7Sjsg 	}
686c349dbc7Sjsg 
687c349dbc7Sjsg 	if (frame->any.type != type)
688ad8b1aafSjsg 		drm_dbg_kms(encoder->base.dev,
689ad8b1aafSjsg 			    "Found the wrong infoframe type 0x%x (expected 0x%02x)\n",
690c349dbc7Sjsg 			    frame->any.type, type);
691c349dbc7Sjsg }
692c349dbc7Sjsg 
693c349dbc7Sjsg static bool
intel_hdmi_compute_avi_infoframe(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state,struct drm_connector_state * conn_state)694c349dbc7Sjsg intel_hdmi_compute_avi_infoframe(struct intel_encoder *encoder,
695c349dbc7Sjsg 				 struct intel_crtc_state *crtc_state,
696c349dbc7Sjsg 				 struct drm_connector_state *conn_state)
697c349dbc7Sjsg {
698c349dbc7Sjsg 	struct hdmi_avi_infoframe *frame = &crtc_state->infoframes.avi.avi;
699c349dbc7Sjsg 	const struct drm_display_mode *adjusted_mode =
700c349dbc7Sjsg 		&crtc_state->hw.adjusted_mode;
701c349dbc7Sjsg 	struct drm_connector *connector = conn_state->connector;
702c349dbc7Sjsg 	int ret;
703c349dbc7Sjsg 
704c349dbc7Sjsg 	if (!crtc_state->has_infoframe)
705c349dbc7Sjsg 		return true;
706c349dbc7Sjsg 
707c349dbc7Sjsg 	crtc_state->infoframes.enable |=
708c349dbc7Sjsg 		intel_hdmi_infoframe_enable(HDMI_INFOFRAME_TYPE_AVI);
709c349dbc7Sjsg 
710c349dbc7Sjsg 	ret = drm_hdmi_avi_infoframe_from_display_mode(frame, connector,
711c349dbc7Sjsg 						       adjusted_mode);
712c349dbc7Sjsg 	if (ret)
713c349dbc7Sjsg 		return false;
714c349dbc7Sjsg 
715c349dbc7Sjsg 	if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
716c349dbc7Sjsg 		frame->colorspace = HDMI_COLORSPACE_YUV420;
717c349dbc7Sjsg 	else if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR444)
718c349dbc7Sjsg 		frame->colorspace = HDMI_COLORSPACE_YUV444;
719c349dbc7Sjsg 	else
720c349dbc7Sjsg 		frame->colorspace = HDMI_COLORSPACE_RGB;
721c349dbc7Sjsg 
7221bb76ff1Sjsg 	drm_hdmi_avi_infoframe_colorimetry(frame, conn_state);
723c349dbc7Sjsg 
724c349dbc7Sjsg 	/* nonsense combination */
725c349dbc7Sjsg 	drm_WARN_ON(encoder->base.dev, crtc_state->limited_color_range &&
726c349dbc7Sjsg 		    crtc_state->output_format != INTEL_OUTPUT_FORMAT_RGB);
727c349dbc7Sjsg 
728c349dbc7Sjsg 	if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_RGB) {
729c349dbc7Sjsg 		drm_hdmi_avi_infoframe_quant_range(frame, connector,
730c349dbc7Sjsg 						   adjusted_mode,
731c349dbc7Sjsg 						   crtc_state->limited_color_range ?
732c349dbc7Sjsg 						   HDMI_QUANTIZATION_RANGE_LIMITED :
733c349dbc7Sjsg 						   HDMI_QUANTIZATION_RANGE_FULL);
734c349dbc7Sjsg 	} else {
735c349dbc7Sjsg 		frame->quantization_range = HDMI_QUANTIZATION_RANGE_DEFAULT;
736c349dbc7Sjsg 		frame->ycc_quantization_range = HDMI_YCC_QUANTIZATION_RANGE_LIMITED;
737c349dbc7Sjsg 	}
738c349dbc7Sjsg 
739c349dbc7Sjsg 	drm_hdmi_avi_infoframe_content_type(frame, conn_state);
740c349dbc7Sjsg 
741c349dbc7Sjsg 	/* TODO: handle pixel repetition for YCBCR420 outputs */
742c349dbc7Sjsg 
743c349dbc7Sjsg 	ret = hdmi_avi_infoframe_check(frame);
744c349dbc7Sjsg 	if (drm_WARN_ON(encoder->base.dev, ret))
745c349dbc7Sjsg 		return false;
746c349dbc7Sjsg 
747c349dbc7Sjsg 	return true;
748c349dbc7Sjsg }
749c349dbc7Sjsg 
750c349dbc7Sjsg static bool
intel_hdmi_compute_spd_infoframe(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state,struct drm_connector_state * conn_state)751c349dbc7Sjsg intel_hdmi_compute_spd_infoframe(struct intel_encoder *encoder,
752c349dbc7Sjsg 				 struct intel_crtc_state *crtc_state,
753c349dbc7Sjsg 				 struct drm_connector_state *conn_state)
754c349dbc7Sjsg {
755*f005ef32Sjsg 	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
756c349dbc7Sjsg 	struct hdmi_spd_infoframe *frame = &crtc_state->infoframes.spd.spd;
757c349dbc7Sjsg 	int ret;
758c349dbc7Sjsg 
759c349dbc7Sjsg 	if (!crtc_state->has_infoframe)
760c349dbc7Sjsg 		return true;
761c349dbc7Sjsg 
762c349dbc7Sjsg 	crtc_state->infoframes.enable |=
763c349dbc7Sjsg 		intel_hdmi_infoframe_enable(HDMI_INFOFRAME_TYPE_SPD);
764c349dbc7Sjsg 
765*f005ef32Sjsg 	if (IS_DGFX(i915))
766*f005ef32Sjsg 		ret = hdmi_spd_infoframe_init(frame, "Intel", "Discrete gfx");
767*f005ef32Sjsg 	else
768c349dbc7Sjsg 		ret = hdmi_spd_infoframe_init(frame, "Intel", "Integrated gfx");
769*f005ef32Sjsg 
770c349dbc7Sjsg 	if (drm_WARN_ON(encoder->base.dev, ret))
771c349dbc7Sjsg 		return false;
772c349dbc7Sjsg 
773c349dbc7Sjsg 	frame->sdi = HDMI_SPD_SDI_PC;
774c349dbc7Sjsg 
775c349dbc7Sjsg 	ret = hdmi_spd_infoframe_check(frame);
776c349dbc7Sjsg 	if (drm_WARN_ON(encoder->base.dev, ret))
777c349dbc7Sjsg 		return false;
778c349dbc7Sjsg 
779c349dbc7Sjsg 	return true;
780c349dbc7Sjsg }
781c349dbc7Sjsg 
782c349dbc7Sjsg static bool
intel_hdmi_compute_hdmi_infoframe(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state,struct drm_connector_state * conn_state)783c349dbc7Sjsg intel_hdmi_compute_hdmi_infoframe(struct intel_encoder *encoder,
784c349dbc7Sjsg 				  struct intel_crtc_state *crtc_state,
785c349dbc7Sjsg 				  struct drm_connector_state *conn_state)
786c349dbc7Sjsg {
787c349dbc7Sjsg 	struct hdmi_vendor_infoframe *frame =
788c349dbc7Sjsg 		&crtc_state->infoframes.hdmi.vendor.hdmi;
789c349dbc7Sjsg 	const struct drm_display_info *info =
790c349dbc7Sjsg 		&conn_state->connector->display_info;
791c349dbc7Sjsg 	int ret;
792c349dbc7Sjsg 
793c349dbc7Sjsg 	if (!crtc_state->has_infoframe || !info->has_hdmi_infoframe)
794c349dbc7Sjsg 		return true;
795c349dbc7Sjsg 
796c349dbc7Sjsg 	crtc_state->infoframes.enable |=
797c349dbc7Sjsg 		intel_hdmi_infoframe_enable(HDMI_INFOFRAME_TYPE_VENDOR);
798c349dbc7Sjsg 
799c349dbc7Sjsg 	ret = drm_hdmi_vendor_infoframe_from_display_mode(frame,
800c349dbc7Sjsg 							  conn_state->connector,
801c349dbc7Sjsg 							  &crtc_state->hw.adjusted_mode);
802c349dbc7Sjsg 	if (drm_WARN_ON(encoder->base.dev, ret))
803c349dbc7Sjsg 		return false;
804c349dbc7Sjsg 
805c349dbc7Sjsg 	ret = hdmi_vendor_infoframe_check(frame);
806c349dbc7Sjsg 	if (drm_WARN_ON(encoder->base.dev, ret))
807c349dbc7Sjsg 		return false;
808c349dbc7Sjsg 
809c349dbc7Sjsg 	return true;
810c349dbc7Sjsg }
811c349dbc7Sjsg 
812c349dbc7Sjsg static bool
intel_hdmi_compute_drm_infoframe(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state,struct drm_connector_state * conn_state)813c349dbc7Sjsg intel_hdmi_compute_drm_infoframe(struct intel_encoder *encoder,
814c349dbc7Sjsg 				 struct intel_crtc_state *crtc_state,
815c349dbc7Sjsg 				 struct drm_connector_state *conn_state)
816c349dbc7Sjsg {
817c349dbc7Sjsg 	struct hdmi_drm_infoframe *frame = &crtc_state->infoframes.drm.drm;
818c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
819c349dbc7Sjsg 	int ret;
820c349dbc7Sjsg 
8215ca02815Sjsg 	if (DISPLAY_VER(dev_priv) < 10)
822c349dbc7Sjsg 		return true;
823c349dbc7Sjsg 
824c349dbc7Sjsg 	if (!crtc_state->has_infoframe)
825c349dbc7Sjsg 		return true;
826c349dbc7Sjsg 
827c349dbc7Sjsg 	if (!conn_state->hdr_output_metadata)
828c349dbc7Sjsg 		return true;
829c349dbc7Sjsg 
830c349dbc7Sjsg 	crtc_state->infoframes.enable |=
831c349dbc7Sjsg 		intel_hdmi_infoframe_enable(HDMI_INFOFRAME_TYPE_DRM);
832c349dbc7Sjsg 
833c349dbc7Sjsg 	ret = drm_hdmi_infoframe_set_hdr_metadata(frame, conn_state);
834c349dbc7Sjsg 	if (ret < 0) {
835ad8b1aafSjsg 		drm_dbg_kms(&dev_priv->drm,
836ad8b1aafSjsg 			    "couldn't set HDR metadata in infoframe\n");
837c349dbc7Sjsg 		return false;
838c349dbc7Sjsg 	}
839c349dbc7Sjsg 
840c349dbc7Sjsg 	ret = hdmi_drm_infoframe_check(frame);
841c349dbc7Sjsg 	if (drm_WARN_ON(&dev_priv->drm, ret))
842c349dbc7Sjsg 		return false;
843c349dbc7Sjsg 
844c349dbc7Sjsg 	return true;
845c349dbc7Sjsg }
846c349dbc7Sjsg 
g4x_set_infoframes(struct intel_encoder * encoder,bool enable,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)847c349dbc7Sjsg static void g4x_set_infoframes(struct intel_encoder *encoder,
848c349dbc7Sjsg 			       bool enable,
849c349dbc7Sjsg 			       const struct intel_crtc_state *crtc_state,
850c349dbc7Sjsg 			       const struct drm_connector_state *conn_state)
851c349dbc7Sjsg {
852c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
853ad8b1aafSjsg 	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
854ad8b1aafSjsg 	struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
855c349dbc7Sjsg 	i915_reg_t reg = VIDEO_DIP_CTL;
856c349dbc7Sjsg 	u32 val = intel_de_read(dev_priv, reg);
857c349dbc7Sjsg 	u32 port = VIDEO_DIP_PORT(encoder->port);
858c349dbc7Sjsg 
859c349dbc7Sjsg 	assert_hdmi_port_disabled(intel_hdmi);
860c349dbc7Sjsg 
861c349dbc7Sjsg 	/* If the registers were not initialized yet, they might be zeroes,
862c349dbc7Sjsg 	 * which means we're selecting the AVI DIP and we're setting its
863c349dbc7Sjsg 	 * frequency to once. This seems to really confuse the HW and make
864c349dbc7Sjsg 	 * things stop working (the register spec says the AVI always needs to
865c349dbc7Sjsg 	 * be sent every VSync). So here we avoid writing to the register more
866c349dbc7Sjsg 	 * than we need and also explicitly select the AVI DIP and explicitly
867c349dbc7Sjsg 	 * set its frequency to every VSync. Avoiding to write it twice seems to
868c349dbc7Sjsg 	 * be enough to solve the problem, but being defensive shouldn't hurt us
869c349dbc7Sjsg 	 * either. */
870c349dbc7Sjsg 	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
871c349dbc7Sjsg 
872c349dbc7Sjsg 	if (!enable) {
873c349dbc7Sjsg 		if (!(val & VIDEO_DIP_ENABLE))
874c349dbc7Sjsg 			return;
875c349dbc7Sjsg 		if (port != (val & VIDEO_DIP_PORT_MASK)) {
876ad8b1aafSjsg 			drm_dbg_kms(&dev_priv->drm,
877ad8b1aafSjsg 				    "video DIP still enabled on port %c\n",
878c349dbc7Sjsg 				    (val & VIDEO_DIP_PORT_MASK) >> 29);
879c349dbc7Sjsg 			return;
880c349dbc7Sjsg 		}
881c349dbc7Sjsg 		val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
882c349dbc7Sjsg 			 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
883c349dbc7Sjsg 		intel_de_write(dev_priv, reg, val);
884c349dbc7Sjsg 		intel_de_posting_read(dev_priv, reg);
885c349dbc7Sjsg 		return;
886c349dbc7Sjsg 	}
887c349dbc7Sjsg 
888c349dbc7Sjsg 	if (port != (val & VIDEO_DIP_PORT_MASK)) {
889c349dbc7Sjsg 		if (val & VIDEO_DIP_ENABLE) {
890ad8b1aafSjsg 			drm_dbg_kms(&dev_priv->drm,
891ad8b1aafSjsg 				    "video DIP already enabled on port %c\n",
892c349dbc7Sjsg 				    (val & VIDEO_DIP_PORT_MASK) >> 29);
893c349dbc7Sjsg 			return;
894c349dbc7Sjsg 		}
895c349dbc7Sjsg 		val &= ~VIDEO_DIP_PORT_MASK;
896c349dbc7Sjsg 		val |= port;
897c349dbc7Sjsg 	}
898c349dbc7Sjsg 
899c349dbc7Sjsg 	val |= VIDEO_DIP_ENABLE;
900c349dbc7Sjsg 	val &= ~(VIDEO_DIP_ENABLE_AVI |
901c349dbc7Sjsg 		 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
902c349dbc7Sjsg 
903c349dbc7Sjsg 	intel_de_write(dev_priv, reg, val);
904c349dbc7Sjsg 	intel_de_posting_read(dev_priv, reg);
905c349dbc7Sjsg 
906c349dbc7Sjsg 	intel_write_infoframe(encoder, crtc_state,
907c349dbc7Sjsg 			      HDMI_INFOFRAME_TYPE_AVI,
908c349dbc7Sjsg 			      &crtc_state->infoframes.avi);
909c349dbc7Sjsg 	intel_write_infoframe(encoder, crtc_state,
910c349dbc7Sjsg 			      HDMI_INFOFRAME_TYPE_SPD,
911c349dbc7Sjsg 			      &crtc_state->infoframes.spd);
912c349dbc7Sjsg 	intel_write_infoframe(encoder, crtc_state,
913c349dbc7Sjsg 			      HDMI_INFOFRAME_TYPE_VENDOR,
914c349dbc7Sjsg 			      &crtc_state->infoframes.hdmi);
915c349dbc7Sjsg }
916c349dbc7Sjsg 
917c349dbc7Sjsg /*
918c349dbc7Sjsg  * Determine if default_phase=1 can be indicated in the GCP infoframe.
919c349dbc7Sjsg  *
920c349dbc7Sjsg  * From HDMI specification 1.4a:
921c349dbc7Sjsg  * - The first pixel of each Video Data Period shall always have a pixel packing phase of 0
922c349dbc7Sjsg  * - The first pixel following each Video Data Period shall have a pixel packing phase of 0
923c349dbc7Sjsg  * - The PP bits shall be constant for all GCPs and will be equal to the last packing phase
924c349dbc7Sjsg  * - The first pixel following every transition of HSYNC or VSYNC shall have a pixel packing
925c349dbc7Sjsg  *   phase of 0
926c349dbc7Sjsg  */
gcp_default_phase_possible(int pipe_bpp,const struct drm_display_mode * mode)927c349dbc7Sjsg static bool gcp_default_phase_possible(int pipe_bpp,
928c349dbc7Sjsg 				       const struct drm_display_mode *mode)
929c349dbc7Sjsg {
930c349dbc7Sjsg 	unsigned int pixels_per_group;
931c349dbc7Sjsg 
932c349dbc7Sjsg 	switch (pipe_bpp) {
933c349dbc7Sjsg 	case 30:
934c349dbc7Sjsg 		/* 4 pixels in 5 clocks */
935c349dbc7Sjsg 		pixels_per_group = 4;
936c349dbc7Sjsg 		break;
937c349dbc7Sjsg 	case 36:
938c349dbc7Sjsg 		/* 2 pixels in 3 clocks */
939c349dbc7Sjsg 		pixels_per_group = 2;
940c349dbc7Sjsg 		break;
941c349dbc7Sjsg 	case 48:
942c349dbc7Sjsg 		/* 1 pixel in 2 clocks */
943c349dbc7Sjsg 		pixels_per_group = 1;
944c349dbc7Sjsg 		break;
945c349dbc7Sjsg 	default:
946c349dbc7Sjsg 		/* phase information not relevant for 8bpc */
947c349dbc7Sjsg 		return false;
948c349dbc7Sjsg 	}
949c349dbc7Sjsg 
950c349dbc7Sjsg 	return mode->crtc_hdisplay % pixels_per_group == 0 &&
951c349dbc7Sjsg 		mode->crtc_htotal % pixels_per_group == 0 &&
952c349dbc7Sjsg 		mode->crtc_hblank_start % pixels_per_group == 0 &&
953c349dbc7Sjsg 		mode->crtc_hblank_end % pixels_per_group == 0 &&
954c349dbc7Sjsg 		mode->crtc_hsync_start % pixels_per_group == 0 &&
955c349dbc7Sjsg 		mode->crtc_hsync_end % pixels_per_group == 0 &&
956c349dbc7Sjsg 		((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0 ||
957c349dbc7Sjsg 		 mode->crtc_htotal/2 % pixels_per_group == 0);
958c349dbc7Sjsg }
959c349dbc7Sjsg 
intel_hdmi_set_gcp_infoframe(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)960c349dbc7Sjsg static bool intel_hdmi_set_gcp_infoframe(struct intel_encoder *encoder,
961c349dbc7Sjsg 					 const struct intel_crtc_state *crtc_state,
962c349dbc7Sjsg 					 const struct drm_connector_state *conn_state)
963c349dbc7Sjsg {
964c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
965c349dbc7Sjsg 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
966c349dbc7Sjsg 	i915_reg_t reg;
967c349dbc7Sjsg 
968c349dbc7Sjsg 	if ((crtc_state->infoframes.enable &
969c349dbc7Sjsg 	     intel_hdmi_infoframe_enable(HDMI_PACKET_TYPE_GENERAL_CONTROL)) == 0)
970c349dbc7Sjsg 		return false;
971c349dbc7Sjsg 
972c349dbc7Sjsg 	if (HAS_DDI(dev_priv))
973c349dbc7Sjsg 		reg = HSW_TVIDEO_DIP_GCP(crtc_state->cpu_transcoder);
974c349dbc7Sjsg 	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
975c349dbc7Sjsg 		reg = VLV_TVIDEO_DIP_GCP(crtc->pipe);
976c349dbc7Sjsg 	else if (HAS_PCH_SPLIT(dev_priv))
977c349dbc7Sjsg 		reg = TVIDEO_DIP_GCP(crtc->pipe);
978c349dbc7Sjsg 	else
979c349dbc7Sjsg 		return false;
980c349dbc7Sjsg 
981c349dbc7Sjsg 	intel_de_write(dev_priv, reg, crtc_state->infoframes.gcp);
982c349dbc7Sjsg 
983c349dbc7Sjsg 	return true;
984c349dbc7Sjsg }
985c349dbc7Sjsg 
intel_hdmi_read_gcp_infoframe(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state)986c349dbc7Sjsg void intel_hdmi_read_gcp_infoframe(struct intel_encoder *encoder,
987c349dbc7Sjsg 				   struct intel_crtc_state *crtc_state)
988c349dbc7Sjsg {
989c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
990c349dbc7Sjsg 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
991c349dbc7Sjsg 	i915_reg_t reg;
992c349dbc7Sjsg 
993c349dbc7Sjsg 	if ((crtc_state->infoframes.enable &
994c349dbc7Sjsg 	     intel_hdmi_infoframe_enable(HDMI_PACKET_TYPE_GENERAL_CONTROL)) == 0)
995c349dbc7Sjsg 		return;
996c349dbc7Sjsg 
997c349dbc7Sjsg 	if (HAS_DDI(dev_priv))
998c349dbc7Sjsg 		reg = HSW_TVIDEO_DIP_GCP(crtc_state->cpu_transcoder);
999c349dbc7Sjsg 	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1000c349dbc7Sjsg 		reg = VLV_TVIDEO_DIP_GCP(crtc->pipe);
1001c349dbc7Sjsg 	else if (HAS_PCH_SPLIT(dev_priv))
1002c349dbc7Sjsg 		reg = TVIDEO_DIP_GCP(crtc->pipe);
1003c349dbc7Sjsg 	else
1004c349dbc7Sjsg 		return;
1005c349dbc7Sjsg 
1006c349dbc7Sjsg 	crtc_state->infoframes.gcp = intel_de_read(dev_priv, reg);
1007c349dbc7Sjsg }
1008c349dbc7Sjsg 
intel_hdmi_compute_gcp_infoframe(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state,struct drm_connector_state * conn_state)1009c349dbc7Sjsg static void intel_hdmi_compute_gcp_infoframe(struct intel_encoder *encoder,
1010c349dbc7Sjsg 					     struct intel_crtc_state *crtc_state,
1011c349dbc7Sjsg 					     struct drm_connector_state *conn_state)
1012c349dbc7Sjsg {
1013c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1014c349dbc7Sjsg 
1015c349dbc7Sjsg 	if (IS_G4X(dev_priv) || !crtc_state->has_infoframe)
1016c349dbc7Sjsg 		return;
1017c349dbc7Sjsg 
1018c349dbc7Sjsg 	crtc_state->infoframes.enable |=
1019c349dbc7Sjsg 		intel_hdmi_infoframe_enable(HDMI_PACKET_TYPE_GENERAL_CONTROL);
1020c349dbc7Sjsg 
1021c349dbc7Sjsg 	/* Indicate color indication for deep color mode */
1022c349dbc7Sjsg 	if (crtc_state->pipe_bpp > 24)
1023c349dbc7Sjsg 		crtc_state->infoframes.gcp |= GCP_COLOR_INDICATION;
1024c349dbc7Sjsg 
1025c349dbc7Sjsg 	/* Enable default_phase whenever the display mode is suitably aligned */
1026c349dbc7Sjsg 	if (gcp_default_phase_possible(crtc_state->pipe_bpp,
1027c349dbc7Sjsg 				       &crtc_state->hw.adjusted_mode))
1028c349dbc7Sjsg 		crtc_state->infoframes.gcp |= GCP_DEFAULT_PHASE_ENABLE;
1029c349dbc7Sjsg }
1030c349dbc7Sjsg 
ibx_set_infoframes(struct intel_encoder * encoder,bool enable,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)1031c349dbc7Sjsg static void ibx_set_infoframes(struct intel_encoder *encoder,
1032c349dbc7Sjsg 			       bool enable,
1033c349dbc7Sjsg 			       const struct intel_crtc_state *crtc_state,
1034c349dbc7Sjsg 			       const struct drm_connector_state *conn_state)
1035c349dbc7Sjsg {
1036c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
10375ca02815Sjsg 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1038ad8b1aafSjsg 	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
1039ad8b1aafSjsg 	struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
10405ca02815Sjsg 	i915_reg_t reg = TVIDEO_DIP_CTL(crtc->pipe);
1041c349dbc7Sjsg 	u32 val = intel_de_read(dev_priv, reg);
1042c349dbc7Sjsg 	u32 port = VIDEO_DIP_PORT(encoder->port);
1043c349dbc7Sjsg 
1044c349dbc7Sjsg 	assert_hdmi_port_disabled(intel_hdmi);
1045c349dbc7Sjsg 
1046c349dbc7Sjsg 	/* See the big comment in g4x_set_infoframes() */
1047c349dbc7Sjsg 	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
1048c349dbc7Sjsg 
1049c349dbc7Sjsg 	if (!enable) {
1050c349dbc7Sjsg 		if (!(val & VIDEO_DIP_ENABLE))
1051c349dbc7Sjsg 			return;
1052c349dbc7Sjsg 		val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
1053c349dbc7Sjsg 			 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
1054c349dbc7Sjsg 			 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
1055c349dbc7Sjsg 		intel_de_write(dev_priv, reg, val);
1056c349dbc7Sjsg 		intel_de_posting_read(dev_priv, reg);
1057c349dbc7Sjsg 		return;
1058c349dbc7Sjsg 	}
1059c349dbc7Sjsg 
1060c349dbc7Sjsg 	if (port != (val & VIDEO_DIP_PORT_MASK)) {
1061c349dbc7Sjsg 		drm_WARN(&dev_priv->drm, val & VIDEO_DIP_ENABLE,
1062c349dbc7Sjsg 			 "DIP already enabled on port %c\n",
1063c349dbc7Sjsg 			 (val & VIDEO_DIP_PORT_MASK) >> 29);
1064c349dbc7Sjsg 		val &= ~VIDEO_DIP_PORT_MASK;
1065c349dbc7Sjsg 		val |= port;
1066c349dbc7Sjsg 	}
1067c349dbc7Sjsg 
1068c349dbc7Sjsg 	val |= VIDEO_DIP_ENABLE;
1069c349dbc7Sjsg 	val &= ~(VIDEO_DIP_ENABLE_AVI |
1070c349dbc7Sjsg 		 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
1071c349dbc7Sjsg 		 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
1072c349dbc7Sjsg 
1073c349dbc7Sjsg 	if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
1074c349dbc7Sjsg 		val |= VIDEO_DIP_ENABLE_GCP;
1075c349dbc7Sjsg 
1076c349dbc7Sjsg 	intel_de_write(dev_priv, reg, val);
1077c349dbc7Sjsg 	intel_de_posting_read(dev_priv, reg);
1078c349dbc7Sjsg 
1079c349dbc7Sjsg 	intel_write_infoframe(encoder, crtc_state,
1080c349dbc7Sjsg 			      HDMI_INFOFRAME_TYPE_AVI,
1081c349dbc7Sjsg 			      &crtc_state->infoframes.avi);
1082c349dbc7Sjsg 	intel_write_infoframe(encoder, crtc_state,
1083c349dbc7Sjsg 			      HDMI_INFOFRAME_TYPE_SPD,
1084c349dbc7Sjsg 			      &crtc_state->infoframes.spd);
1085c349dbc7Sjsg 	intel_write_infoframe(encoder, crtc_state,
1086c349dbc7Sjsg 			      HDMI_INFOFRAME_TYPE_VENDOR,
1087c349dbc7Sjsg 			      &crtc_state->infoframes.hdmi);
1088c349dbc7Sjsg }
1089c349dbc7Sjsg 
cpt_set_infoframes(struct intel_encoder * encoder,bool enable,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)1090c349dbc7Sjsg static void cpt_set_infoframes(struct intel_encoder *encoder,
1091c349dbc7Sjsg 			       bool enable,
1092c349dbc7Sjsg 			       const struct intel_crtc_state *crtc_state,
1093c349dbc7Sjsg 			       const struct drm_connector_state *conn_state)
1094c349dbc7Sjsg {
1095c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
10965ca02815Sjsg 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1097c349dbc7Sjsg 	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
10985ca02815Sjsg 	i915_reg_t reg = TVIDEO_DIP_CTL(crtc->pipe);
1099c349dbc7Sjsg 	u32 val = intel_de_read(dev_priv, reg);
1100c349dbc7Sjsg 
1101c349dbc7Sjsg 	assert_hdmi_port_disabled(intel_hdmi);
1102c349dbc7Sjsg 
1103c349dbc7Sjsg 	/* See the big comment in g4x_set_infoframes() */
1104c349dbc7Sjsg 	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
1105c349dbc7Sjsg 
1106c349dbc7Sjsg 	if (!enable) {
1107c349dbc7Sjsg 		if (!(val & VIDEO_DIP_ENABLE))
1108c349dbc7Sjsg 			return;
1109c349dbc7Sjsg 		val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
1110c349dbc7Sjsg 			 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
1111c349dbc7Sjsg 			 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
1112c349dbc7Sjsg 		intel_de_write(dev_priv, reg, val);
1113c349dbc7Sjsg 		intel_de_posting_read(dev_priv, reg);
1114c349dbc7Sjsg 		return;
1115c349dbc7Sjsg 	}
1116c349dbc7Sjsg 
1117c349dbc7Sjsg 	/* Set both together, unset both together: see the spec. */
1118c349dbc7Sjsg 	val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
1119c349dbc7Sjsg 	val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
1120c349dbc7Sjsg 		 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
1121c349dbc7Sjsg 
1122c349dbc7Sjsg 	if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
1123c349dbc7Sjsg 		val |= VIDEO_DIP_ENABLE_GCP;
1124c349dbc7Sjsg 
1125c349dbc7Sjsg 	intel_de_write(dev_priv, reg, val);
1126c349dbc7Sjsg 	intel_de_posting_read(dev_priv, reg);
1127c349dbc7Sjsg 
1128c349dbc7Sjsg 	intel_write_infoframe(encoder, crtc_state,
1129c349dbc7Sjsg 			      HDMI_INFOFRAME_TYPE_AVI,
1130c349dbc7Sjsg 			      &crtc_state->infoframes.avi);
1131c349dbc7Sjsg 	intel_write_infoframe(encoder, crtc_state,
1132c349dbc7Sjsg 			      HDMI_INFOFRAME_TYPE_SPD,
1133c349dbc7Sjsg 			      &crtc_state->infoframes.spd);
1134c349dbc7Sjsg 	intel_write_infoframe(encoder, crtc_state,
1135c349dbc7Sjsg 			      HDMI_INFOFRAME_TYPE_VENDOR,
1136c349dbc7Sjsg 			      &crtc_state->infoframes.hdmi);
1137c349dbc7Sjsg }
1138c349dbc7Sjsg 
vlv_set_infoframes(struct intel_encoder * encoder,bool enable,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)1139c349dbc7Sjsg static void vlv_set_infoframes(struct intel_encoder *encoder,
1140c349dbc7Sjsg 			       bool enable,
1141c349dbc7Sjsg 			       const struct intel_crtc_state *crtc_state,
1142c349dbc7Sjsg 			       const struct drm_connector_state *conn_state)
1143c349dbc7Sjsg {
1144c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
11455ca02815Sjsg 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1146c349dbc7Sjsg 	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
11475ca02815Sjsg 	i915_reg_t reg = VLV_TVIDEO_DIP_CTL(crtc->pipe);
1148c349dbc7Sjsg 	u32 val = intel_de_read(dev_priv, reg);
1149c349dbc7Sjsg 	u32 port = VIDEO_DIP_PORT(encoder->port);
1150c349dbc7Sjsg 
1151c349dbc7Sjsg 	assert_hdmi_port_disabled(intel_hdmi);
1152c349dbc7Sjsg 
1153c349dbc7Sjsg 	/* See the big comment in g4x_set_infoframes() */
1154c349dbc7Sjsg 	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
1155c349dbc7Sjsg 
1156c349dbc7Sjsg 	if (!enable) {
1157c349dbc7Sjsg 		if (!(val & VIDEO_DIP_ENABLE))
1158c349dbc7Sjsg 			return;
1159c349dbc7Sjsg 		val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
1160c349dbc7Sjsg 			 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
1161c349dbc7Sjsg 			 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
1162c349dbc7Sjsg 		intel_de_write(dev_priv, reg, val);
1163c349dbc7Sjsg 		intel_de_posting_read(dev_priv, reg);
1164c349dbc7Sjsg 		return;
1165c349dbc7Sjsg 	}
1166c349dbc7Sjsg 
1167c349dbc7Sjsg 	if (port != (val & VIDEO_DIP_PORT_MASK)) {
1168c349dbc7Sjsg 		drm_WARN(&dev_priv->drm, val & VIDEO_DIP_ENABLE,
1169c349dbc7Sjsg 			 "DIP already enabled on port %c\n",
1170c349dbc7Sjsg 			 (val & VIDEO_DIP_PORT_MASK) >> 29);
1171c349dbc7Sjsg 		val &= ~VIDEO_DIP_PORT_MASK;
1172c349dbc7Sjsg 		val |= port;
1173c349dbc7Sjsg 	}
1174c349dbc7Sjsg 
1175c349dbc7Sjsg 	val |= VIDEO_DIP_ENABLE;
1176c349dbc7Sjsg 	val &= ~(VIDEO_DIP_ENABLE_AVI |
1177c349dbc7Sjsg 		 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
1178c349dbc7Sjsg 		 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
1179c349dbc7Sjsg 
1180c349dbc7Sjsg 	if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
1181c349dbc7Sjsg 		val |= VIDEO_DIP_ENABLE_GCP;
1182c349dbc7Sjsg 
1183c349dbc7Sjsg 	intel_de_write(dev_priv, reg, val);
1184c349dbc7Sjsg 	intel_de_posting_read(dev_priv, reg);
1185c349dbc7Sjsg 
1186c349dbc7Sjsg 	intel_write_infoframe(encoder, crtc_state,
1187c349dbc7Sjsg 			      HDMI_INFOFRAME_TYPE_AVI,
1188c349dbc7Sjsg 			      &crtc_state->infoframes.avi);
1189c349dbc7Sjsg 	intel_write_infoframe(encoder, crtc_state,
1190c349dbc7Sjsg 			      HDMI_INFOFRAME_TYPE_SPD,
1191c349dbc7Sjsg 			      &crtc_state->infoframes.spd);
1192c349dbc7Sjsg 	intel_write_infoframe(encoder, crtc_state,
1193c349dbc7Sjsg 			      HDMI_INFOFRAME_TYPE_VENDOR,
1194c349dbc7Sjsg 			      &crtc_state->infoframes.hdmi);
1195c349dbc7Sjsg }
1196c349dbc7Sjsg 
hsw_set_infoframes(struct intel_encoder * encoder,bool enable,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)1197c349dbc7Sjsg static void hsw_set_infoframes(struct intel_encoder *encoder,
1198c349dbc7Sjsg 			       bool enable,
1199c349dbc7Sjsg 			       const struct intel_crtc_state *crtc_state,
1200c349dbc7Sjsg 			       const struct drm_connector_state *conn_state)
1201c349dbc7Sjsg {
1202c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1203c349dbc7Sjsg 	i915_reg_t reg = HSW_TVIDEO_DIP_CTL(crtc_state->cpu_transcoder);
1204c349dbc7Sjsg 	u32 val = intel_de_read(dev_priv, reg);
1205c349dbc7Sjsg 
1206c349dbc7Sjsg 	assert_hdmi_transcoder_func_disabled(dev_priv,
1207c349dbc7Sjsg 					     crtc_state->cpu_transcoder);
1208c349dbc7Sjsg 
1209c349dbc7Sjsg 	val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
1210c349dbc7Sjsg 		 VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
1211c349dbc7Sjsg 		 VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW |
1212c349dbc7Sjsg 		 VIDEO_DIP_ENABLE_DRM_GLK);
1213c349dbc7Sjsg 
1214c349dbc7Sjsg 	if (!enable) {
1215c349dbc7Sjsg 		intel_de_write(dev_priv, reg, val);
1216c349dbc7Sjsg 		intel_de_posting_read(dev_priv, reg);
1217c349dbc7Sjsg 		return;
1218c349dbc7Sjsg 	}
1219c349dbc7Sjsg 
1220c349dbc7Sjsg 	if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
1221c349dbc7Sjsg 		val |= VIDEO_DIP_ENABLE_GCP_HSW;
1222c349dbc7Sjsg 
1223c349dbc7Sjsg 	intel_de_write(dev_priv, reg, val);
1224c349dbc7Sjsg 	intel_de_posting_read(dev_priv, reg);
1225c349dbc7Sjsg 
1226c349dbc7Sjsg 	intel_write_infoframe(encoder, crtc_state,
1227c349dbc7Sjsg 			      HDMI_INFOFRAME_TYPE_AVI,
1228c349dbc7Sjsg 			      &crtc_state->infoframes.avi);
1229c349dbc7Sjsg 	intel_write_infoframe(encoder, crtc_state,
1230c349dbc7Sjsg 			      HDMI_INFOFRAME_TYPE_SPD,
1231c349dbc7Sjsg 			      &crtc_state->infoframes.spd);
1232c349dbc7Sjsg 	intel_write_infoframe(encoder, crtc_state,
1233c349dbc7Sjsg 			      HDMI_INFOFRAME_TYPE_VENDOR,
1234c349dbc7Sjsg 			      &crtc_state->infoframes.hdmi);
1235c349dbc7Sjsg 	intel_write_infoframe(encoder, crtc_state,
1236c349dbc7Sjsg 			      HDMI_INFOFRAME_TYPE_DRM,
1237c349dbc7Sjsg 			      &crtc_state->infoframes.drm);
1238c349dbc7Sjsg }
1239c349dbc7Sjsg 
intel_dp_dual_mode_set_tmds_output(struct intel_hdmi * hdmi,bool enable)1240c349dbc7Sjsg void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable)
1241c349dbc7Sjsg {
12425ca02815Sjsg 	struct drm_i915_private *dev_priv = intel_hdmi_to_i915(hdmi);
12435ca02815Sjsg 	struct i2c_adapter *adapter;
1244c349dbc7Sjsg 
1245c349dbc7Sjsg 	if (hdmi->dp_dual_mode.type < DRM_DP_DUAL_MODE_TYPE2_DVI)
1246c349dbc7Sjsg 		return;
1247c349dbc7Sjsg 
12485ca02815Sjsg 	adapter = intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
12495ca02815Sjsg 
1250ad8b1aafSjsg 	drm_dbg_kms(&dev_priv->drm, "%s DP dual mode adaptor TMDS output\n",
1251c349dbc7Sjsg 		    enable ? "Enabling" : "Disabling");
1252c349dbc7Sjsg 
12535ca02815Sjsg 	drm_dp_dual_mode_set_tmds_output(&dev_priv->drm, hdmi->dp_dual_mode.type, adapter, enable);
1254c349dbc7Sjsg }
1255c349dbc7Sjsg 
intel_hdmi_hdcp_read(struct intel_digital_port * dig_port,unsigned int offset,void * buffer,size_t size)1256ad8b1aafSjsg static int intel_hdmi_hdcp_read(struct intel_digital_port *dig_port,
1257c349dbc7Sjsg 				unsigned int offset, void *buffer, size_t size)
1258c349dbc7Sjsg {
1259ad8b1aafSjsg 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
1260ad8b1aafSjsg 	struct intel_hdmi *hdmi = &dig_port->hdmi;
1261c349dbc7Sjsg 	struct i2c_adapter *adapter = intel_gmbus_get_adapter(i915,
1262c349dbc7Sjsg 							      hdmi->ddc_bus);
1263c349dbc7Sjsg 	int ret;
1264c349dbc7Sjsg 	u8 start = offset & 0xff;
1265c349dbc7Sjsg 	struct i2c_msg msgs[] = {
1266c349dbc7Sjsg 		{
1267c349dbc7Sjsg 			.addr = DRM_HDCP_DDC_ADDR,
1268c349dbc7Sjsg 			.flags = 0,
1269c349dbc7Sjsg 			.len = 1,
1270c349dbc7Sjsg 			.buf = &start,
1271c349dbc7Sjsg 		},
1272c349dbc7Sjsg 		{
1273c349dbc7Sjsg 			.addr = DRM_HDCP_DDC_ADDR,
1274c349dbc7Sjsg 			.flags = I2C_M_RD,
1275c349dbc7Sjsg 			.len = size,
1276c349dbc7Sjsg 			.buf = buffer
1277c349dbc7Sjsg 		}
1278c349dbc7Sjsg 	};
1279c349dbc7Sjsg 	ret = i2c_transfer(adapter, msgs, ARRAY_SIZE(msgs));
1280c349dbc7Sjsg 	if (ret == ARRAY_SIZE(msgs))
1281c349dbc7Sjsg 		return 0;
1282c349dbc7Sjsg 	return ret >= 0 ? -EIO : ret;
1283c349dbc7Sjsg }
1284c349dbc7Sjsg 
intel_hdmi_hdcp_write(struct intel_digital_port * dig_port,unsigned int offset,void * buffer,size_t size)1285ad8b1aafSjsg static int intel_hdmi_hdcp_write(struct intel_digital_port *dig_port,
1286c349dbc7Sjsg 				 unsigned int offset, void *buffer, size_t size)
1287c349dbc7Sjsg {
1288ad8b1aafSjsg 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
1289ad8b1aafSjsg 	struct intel_hdmi *hdmi = &dig_port->hdmi;
1290c349dbc7Sjsg 	struct i2c_adapter *adapter = intel_gmbus_get_adapter(i915,
1291c349dbc7Sjsg 							      hdmi->ddc_bus);
1292c349dbc7Sjsg 	int ret;
1293c349dbc7Sjsg 	u8 *write_buf;
1294c349dbc7Sjsg 	struct i2c_msg msg;
1295c349dbc7Sjsg 
1296c349dbc7Sjsg 	write_buf = kzalloc(size + 1, GFP_KERNEL);
1297c349dbc7Sjsg 	if (!write_buf)
1298c349dbc7Sjsg 		return -ENOMEM;
1299c349dbc7Sjsg 
1300c349dbc7Sjsg 	write_buf[0] = offset & 0xff;
1301c349dbc7Sjsg 	memcpy(&write_buf[1], buffer, size);
1302c349dbc7Sjsg 
1303c349dbc7Sjsg 	msg.addr = DRM_HDCP_DDC_ADDR;
1304c349dbc7Sjsg 	msg.flags = 0,
1305c349dbc7Sjsg 	msg.len = size + 1,
1306c349dbc7Sjsg 	msg.buf = write_buf;
1307c349dbc7Sjsg 
1308c349dbc7Sjsg 	ret = i2c_transfer(adapter, &msg, 1);
1309c349dbc7Sjsg 	if (ret == 1)
1310c349dbc7Sjsg 		ret = 0;
1311c349dbc7Sjsg 	else if (ret >= 0)
1312c349dbc7Sjsg 		ret = -EIO;
1313c349dbc7Sjsg 
1314c349dbc7Sjsg 	kfree(write_buf);
1315c349dbc7Sjsg 	return ret;
1316c349dbc7Sjsg }
1317c349dbc7Sjsg 
1318c349dbc7Sjsg static
intel_hdmi_hdcp_write_an_aksv(struct intel_digital_port * dig_port,u8 * an)1319ad8b1aafSjsg int intel_hdmi_hdcp_write_an_aksv(struct intel_digital_port *dig_port,
1320c349dbc7Sjsg 				  u8 *an)
1321c349dbc7Sjsg {
1322ad8b1aafSjsg 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
1323ad8b1aafSjsg 	struct intel_hdmi *hdmi = &dig_port->hdmi;
1324c349dbc7Sjsg 	struct i2c_adapter *adapter = intel_gmbus_get_adapter(i915,
1325c349dbc7Sjsg 							      hdmi->ddc_bus);
1326c349dbc7Sjsg 	int ret;
1327c349dbc7Sjsg 
1328ad8b1aafSjsg 	ret = intel_hdmi_hdcp_write(dig_port, DRM_HDCP_DDC_AN, an,
1329c349dbc7Sjsg 				    DRM_HDCP_AN_LEN);
1330c349dbc7Sjsg 	if (ret) {
1331ad8b1aafSjsg 		drm_dbg_kms(&i915->drm, "Write An over DDC failed (%d)\n",
1332ad8b1aafSjsg 			    ret);
1333c349dbc7Sjsg 		return ret;
1334c349dbc7Sjsg 	}
1335c349dbc7Sjsg 
1336c349dbc7Sjsg 	ret = intel_gmbus_output_aksv(adapter);
1337c349dbc7Sjsg 	if (ret < 0) {
1338ad8b1aafSjsg 		drm_dbg_kms(&i915->drm, "Failed to output aksv (%d)\n", ret);
1339c349dbc7Sjsg 		return ret;
1340c349dbc7Sjsg 	}
1341c349dbc7Sjsg 	return 0;
1342c349dbc7Sjsg }
1343c349dbc7Sjsg 
intel_hdmi_hdcp_read_bksv(struct intel_digital_port * dig_port,u8 * bksv)1344ad8b1aafSjsg static int intel_hdmi_hdcp_read_bksv(struct intel_digital_port *dig_port,
1345c349dbc7Sjsg 				     u8 *bksv)
1346c349dbc7Sjsg {
1347ad8b1aafSjsg 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
1348ad8b1aafSjsg 
1349c349dbc7Sjsg 	int ret;
1350ad8b1aafSjsg 	ret = intel_hdmi_hdcp_read(dig_port, DRM_HDCP_DDC_BKSV, bksv,
1351c349dbc7Sjsg 				   DRM_HDCP_KSV_LEN);
1352c349dbc7Sjsg 	if (ret)
1353ad8b1aafSjsg 		drm_dbg_kms(&i915->drm, "Read Bksv over DDC failed (%d)\n",
1354ad8b1aafSjsg 			    ret);
1355c349dbc7Sjsg 	return ret;
1356c349dbc7Sjsg }
1357c349dbc7Sjsg 
1358c349dbc7Sjsg static
intel_hdmi_hdcp_read_bstatus(struct intel_digital_port * dig_port,u8 * bstatus)1359ad8b1aafSjsg int intel_hdmi_hdcp_read_bstatus(struct intel_digital_port *dig_port,
1360c349dbc7Sjsg 				 u8 *bstatus)
1361c349dbc7Sjsg {
1362ad8b1aafSjsg 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
1363ad8b1aafSjsg 
1364c349dbc7Sjsg 	int ret;
1365ad8b1aafSjsg 	ret = intel_hdmi_hdcp_read(dig_port, DRM_HDCP_DDC_BSTATUS,
1366c349dbc7Sjsg 				   bstatus, DRM_HDCP_BSTATUS_LEN);
1367c349dbc7Sjsg 	if (ret)
1368ad8b1aafSjsg 		drm_dbg_kms(&i915->drm, "Read bstatus over DDC failed (%d)\n",
1369ad8b1aafSjsg 			    ret);
1370c349dbc7Sjsg 	return ret;
1371c349dbc7Sjsg }
1372c349dbc7Sjsg 
1373c349dbc7Sjsg static
intel_hdmi_hdcp_repeater_present(struct intel_digital_port * dig_port,bool * repeater_present)1374ad8b1aafSjsg int intel_hdmi_hdcp_repeater_present(struct intel_digital_port *dig_port,
1375c349dbc7Sjsg 				     bool *repeater_present)
1376c349dbc7Sjsg {
1377ad8b1aafSjsg 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
1378c349dbc7Sjsg 	int ret;
1379c349dbc7Sjsg 	u8 val;
1380c349dbc7Sjsg 
1381ad8b1aafSjsg 	ret = intel_hdmi_hdcp_read(dig_port, DRM_HDCP_DDC_BCAPS, &val, 1);
1382c349dbc7Sjsg 	if (ret) {
1383ad8b1aafSjsg 		drm_dbg_kms(&i915->drm, "Read bcaps over DDC failed (%d)\n",
1384ad8b1aafSjsg 			    ret);
1385c349dbc7Sjsg 		return ret;
1386c349dbc7Sjsg 	}
1387c349dbc7Sjsg 	*repeater_present = val & DRM_HDCP_DDC_BCAPS_REPEATER_PRESENT;
1388c349dbc7Sjsg 	return 0;
1389c349dbc7Sjsg }
1390c349dbc7Sjsg 
1391c349dbc7Sjsg static
intel_hdmi_hdcp_read_ri_prime(struct intel_digital_port * dig_port,u8 * ri_prime)1392ad8b1aafSjsg int intel_hdmi_hdcp_read_ri_prime(struct intel_digital_port *dig_port,
1393c349dbc7Sjsg 				  u8 *ri_prime)
1394c349dbc7Sjsg {
1395ad8b1aafSjsg 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
1396ad8b1aafSjsg 
1397c349dbc7Sjsg 	int ret;
1398ad8b1aafSjsg 	ret = intel_hdmi_hdcp_read(dig_port, DRM_HDCP_DDC_RI_PRIME,
1399c349dbc7Sjsg 				   ri_prime, DRM_HDCP_RI_LEN);
1400c349dbc7Sjsg 	if (ret)
1401ad8b1aafSjsg 		drm_dbg_kms(&i915->drm, "Read Ri' over DDC failed (%d)\n",
1402ad8b1aafSjsg 			    ret);
1403c349dbc7Sjsg 	return ret;
1404c349dbc7Sjsg }
1405c349dbc7Sjsg 
1406c349dbc7Sjsg static
intel_hdmi_hdcp_read_ksv_ready(struct intel_digital_port * dig_port,bool * ksv_ready)1407ad8b1aafSjsg int intel_hdmi_hdcp_read_ksv_ready(struct intel_digital_port *dig_port,
1408c349dbc7Sjsg 				   bool *ksv_ready)
1409c349dbc7Sjsg {
1410ad8b1aafSjsg 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
1411c349dbc7Sjsg 	int ret;
1412c349dbc7Sjsg 	u8 val;
1413c349dbc7Sjsg 
1414ad8b1aafSjsg 	ret = intel_hdmi_hdcp_read(dig_port, DRM_HDCP_DDC_BCAPS, &val, 1);
1415c349dbc7Sjsg 	if (ret) {
1416ad8b1aafSjsg 		drm_dbg_kms(&i915->drm, "Read bcaps over DDC failed (%d)\n",
1417ad8b1aafSjsg 			    ret);
1418c349dbc7Sjsg 		return ret;
1419c349dbc7Sjsg 	}
1420c349dbc7Sjsg 	*ksv_ready = val & DRM_HDCP_DDC_BCAPS_KSV_FIFO_READY;
1421c349dbc7Sjsg 	return 0;
1422c349dbc7Sjsg }
1423c349dbc7Sjsg 
1424c349dbc7Sjsg static
intel_hdmi_hdcp_read_ksv_fifo(struct intel_digital_port * dig_port,int num_downstream,u8 * ksv_fifo)1425ad8b1aafSjsg int intel_hdmi_hdcp_read_ksv_fifo(struct intel_digital_port *dig_port,
1426c349dbc7Sjsg 				  int num_downstream, u8 *ksv_fifo)
1427c349dbc7Sjsg {
1428ad8b1aafSjsg 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
1429c349dbc7Sjsg 	int ret;
1430ad8b1aafSjsg 	ret = intel_hdmi_hdcp_read(dig_port, DRM_HDCP_DDC_KSV_FIFO,
1431c349dbc7Sjsg 				   ksv_fifo, num_downstream * DRM_HDCP_KSV_LEN);
1432c349dbc7Sjsg 	if (ret) {
1433ad8b1aafSjsg 		drm_dbg_kms(&i915->drm,
1434ad8b1aafSjsg 			    "Read ksv fifo over DDC failed (%d)\n", ret);
1435c349dbc7Sjsg 		return ret;
1436c349dbc7Sjsg 	}
1437c349dbc7Sjsg 	return 0;
1438c349dbc7Sjsg }
1439c349dbc7Sjsg 
1440c349dbc7Sjsg static
intel_hdmi_hdcp_read_v_prime_part(struct intel_digital_port * dig_port,int i,u32 * part)1441ad8b1aafSjsg int intel_hdmi_hdcp_read_v_prime_part(struct intel_digital_port *dig_port,
1442c349dbc7Sjsg 				      int i, u32 *part)
1443c349dbc7Sjsg {
1444ad8b1aafSjsg 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
1445c349dbc7Sjsg 	int ret;
1446c349dbc7Sjsg 
1447c349dbc7Sjsg 	if (i >= DRM_HDCP_V_PRIME_NUM_PARTS)
1448c349dbc7Sjsg 		return -EINVAL;
1449c349dbc7Sjsg 
1450ad8b1aafSjsg 	ret = intel_hdmi_hdcp_read(dig_port, DRM_HDCP_DDC_V_PRIME(i),
1451c349dbc7Sjsg 				   part, DRM_HDCP_V_PRIME_PART_LEN);
1452c349dbc7Sjsg 	if (ret)
1453ad8b1aafSjsg 		drm_dbg_kms(&i915->drm, "Read V'[%d] over DDC failed (%d)\n",
1454ad8b1aafSjsg 			    i, ret);
1455c349dbc7Sjsg 	return ret;
1456c349dbc7Sjsg }
1457c349dbc7Sjsg 
kbl_repositioning_enc_en_signal(struct intel_connector * connector,enum transcoder cpu_transcoder)1458ad8b1aafSjsg static int kbl_repositioning_enc_en_signal(struct intel_connector *connector,
1459ad8b1aafSjsg 					   enum transcoder cpu_transcoder)
1460c349dbc7Sjsg {
1461c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
1462ad8b1aafSjsg 	struct intel_digital_port *dig_port = intel_attached_dig_port(connector);
14635ca02815Sjsg 	struct intel_crtc *crtc = to_intel_crtc(connector->base.state->crtc);
1464c349dbc7Sjsg 	u32 scanline;
1465c349dbc7Sjsg 	int ret;
1466c349dbc7Sjsg 
1467c349dbc7Sjsg 	for (;;) {
14685ca02815Sjsg 		scanline = intel_de_read(dev_priv, PIPEDSL(crtc->pipe));
1469c349dbc7Sjsg 		if (scanline > 100 && scanline < 200)
1470c349dbc7Sjsg 			break;
1471c349dbc7Sjsg 		usleep_range(25, 50);
1472c349dbc7Sjsg 	}
1473c349dbc7Sjsg 
14745ca02815Sjsg 	ret = intel_ddi_toggle_hdcp_bits(&dig_port->base, cpu_transcoder,
14755ca02815Sjsg 					 false, TRANS_DDI_HDCP_SIGNALLING);
1476c349dbc7Sjsg 	if (ret) {
1477ad8b1aafSjsg 		drm_err(&dev_priv->drm,
1478ad8b1aafSjsg 			"Disable HDCP signalling failed (%d)\n", ret);
1479c349dbc7Sjsg 		return ret;
1480c349dbc7Sjsg 	}
14815ca02815Sjsg 
14825ca02815Sjsg 	ret = intel_ddi_toggle_hdcp_bits(&dig_port->base, cpu_transcoder,
14835ca02815Sjsg 					 true, TRANS_DDI_HDCP_SIGNALLING);
1484c349dbc7Sjsg 	if (ret) {
1485ad8b1aafSjsg 		drm_err(&dev_priv->drm,
1486ad8b1aafSjsg 			"Enable HDCP signalling failed (%d)\n", ret);
1487c349dbc7Sjsg 		return ret;
1488c349dbc7Sjsg 	}
1489c349dbc7Sjsg 
1490c349dbc7Sjsg 	return 0;
1491c349dbc7Sjsg }
1492c349dbc7Sjsg 
1493c349dbc7Sjsg static
intel_hdmi_hdcp_toggle_signalling(struct intel_digital_port * dig_port,enum transcoder cpu_transcoder,bool enable)1494ad8b1aafSjsg int intel_hdmi_hdcp_toggle_signalling(struct intel_digital_port *dig_port,
1495ad8b1aafSjsg 				      enum transcoder cpu_transcoder,
1496c349dbc7Sjsg 				      bool enable)
1497c349dbc7Sjsg {
1498ad8b1aafSjsg 	struct intel_hdmi *hdmi = &dig_port->hdmi;
1499c349dbc7Sjsg 	struct intel_connector *connector = hdmi->attached_connector;
1500c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
1501c349dbc7Sjsg 	int ret;
1502c349dbc7Sjsg 
1503c349dbc7Sjsg 	if (!enable)
1504c349dbc7Sjsg 		usleep_range(6, 60); /* Bspec says >= 6us */
1505c349dbc7Sjsg 
15065ca02815Sjsg 	ret = intel_ddi_toggle_hdcp_bits(&dig_port->base,
15075ca02815Sjsg 					 cpu_transcoder, enable,
15085ca02815Sjsg 					 TRANS_DDI_HDCP_SIGNALLING);
1509c349dbc7Sjsg 	if (ret) {
1510ad8b1aafSjsg 		drm_err(&dev_priv->drm, "%s HDCP signalling failed (%d)\n",
1511c349dbc7Sjsg 			enable ? "Enable" : "Disable", ret);
1512c349dbc7Sjsg 		return ret;
1513c349dbc7Sjsg 	}
1514c349dbc7Sjsg 
1515c349dbc7Sjsg 	/*
1516c349dbc7Sjsg 	 * WA: To fix incorrect positioning of the window of
1517c349dbc7Sjsg 	 * opportunity and enc_en signalling in KABYLAKE.
1518c349dbc7Sjsg 	 */
1519c349dbc7Sjsg 	if (IS_KABYLAKE(dev_priv) && enable)
1520ad8b1aafSjsg 		return kbl_repositioning_enc_en_signal(connector,
1521ad8b1aafSjsg 						       cpu_transcoder);
1522c349dbc7Sjsg 
1523c349dbc7Sjsg 	return 0;
1524c349dbc7Sjsg }
1525c349dbc7Sjsg 
1526c349dbc7Sjsg static
intel_hdmi_hdcp_check_link_once(struct intel_digital_port * dig_port,struct intel_connector * connector)1527ad8b1aafSjsg bool intel_hdmi_hdcp_check_link_once(struct intel_digital_port *dig_port,
1528ad8b1aafSjsg 				     struct intel_connector *connector)
1529c349dbc7Sjsg {
1530ad8b1aafSjsg 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
1531ad8b1aafSjsg 	enum port port = dig_port->base.port;
1532c349dbc7Sjsg 	enum transcoder cpu_transcoder = connector->hdcp.cpu_transcoder;
1533c349dbc7Sjsg 	int ret;
1534c349dbc7Sjsg 	union {
1535c349dbc7Sjsg 		u32 reg;
1536c349dbc7Sjsg 		u8 shim[DRM_HDCP_RI_LEN];
1537c349dbc7Sjsg 	} ri;
1538c349dbc7Sjsg 
1539ad8b1aafSjsg 	ret = intel_hdmi_hdcp_read_ri_prime(dig_port, ri.shim);
1540c349dbc7Sjsg 	if (ret)
1541c349dbc7Sjsg 		return false;
1542c349dbc7Sjsg 
1543c349dbc7Sjsg 	intel_de_write(i915, HDCP_RPRIME(i915, cpu_transcoder, port), ri.reg);
1544c349dbc7Sjsg 
1545c349dbc7Sjsg 	/* Wait for Ri prime match */
1546c349dbc7Sjsg 	if (wait_for((intel_de_read(i915, HDCP_STATUS(i915, cpu_transcoder, port)) &
1547c349dbc7Sjsg 		      (HDCP_STATUS_RI_MATCH | HDCP_STATUS_ENC)) ==
1548c349dbc7Sjsg 		     (HDCP_STATUS_RI_MATCH | HDCP_STATUS_ENC), 1)) {
1549ad8b1aafSjsg 		drm_dbg_kms(&i915->drm, "Ri' mismatch detected (%x)\n",
1550ad8b1aafSjsg 			intel_de_read(i915, HDCP_STATUS(i915, cpu_transcoder,
1551ad8b1aafSjsg 							port)));
1552c349dbc7Sjsg 		return false;
1553c349dbc7Sjsg 	}
1554c349dbc7Sjsg 	return true;
1555c349dbc7Sjsg }
1556c349dbc7Sjsg 
1557ad8b1aafSjsg static
intel_hdmi_hdcp_check_link(struct intel_digital_port * dig_port,struct intel_connector * connector)1558ad8b1aafSjsg bool intel_hdmi_hdcp_check_link(struct intel_digital_port *dig_port,
1559ad8b1aafSjsg 				struct intel_connector *connector)
1560ad8b1aafSjsg {
1561ad8b1aafSjsg 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
1562ad8b1aafSjsg 	int retry;
1563ad8b1aafSjsg 
1564ad8b1aafSjsg 	for (retry = 0; retry < 3; retry++)
1565ad8b1aafSjsg 		if (intel_hdmi_hdcp_check_link_once(dig_port, connector))
1566ad8b1aafSjsg 			return true;
1567ad8b1aafSjsg 
1568ad8b1aafSjsg 	drm_err(&i915->drm, "Link check failed\n");
1569ad8b1aafSjsg 	return false;
1570ad8b1aafSjsg }
1571ad8b1aafSjsg 
1572c349dbc7Sjsg struct hdcp2_hdmi_msg_timeout {
1573c349dbc7Sjsg 	u8 msg_id;
1574c349dbc7Sjsg 	u16 timeout;
1575c349dbc7Sjsg };
1576c349dbc7Sjsg 
1577c349dbc7Sjsg static const struct hdcp2_hdmi_msg_timeout hdcp2_msg_timeout[] = {
1578c349dbc7Sjsg 	{ HDCP_2_2_AKE_SEND_CERT, HDCP_2_2_CERT_TIMEOUT_MS, },
1579c349dbc7Sjsg 	{ HDCP_2_2_AKE_SEND_PAIRING_INFO, HDCP_2_2_PAIRING_TIMEOUT_MS, },
1580c349dbc7Sjsg 	{ HDCP_2_2_LC_SEND_LPRIME, HDCP_2_2_HDMI_LPRIME_TIMEOUT_MS, },
1581c349dbc7Sjsg 	{ HDCP_2_2_REP_SEND_RECVID_LIST, HDCP_2_2_RECVID_LIST_TIMEOUT_MS, },
1582c349dbc7Sjsg 	{ HDCP_2_2_REP_STREAM_READY, HDCP_2_2_STREAM_READY_TIMEOUT_MS, },
1583c349dbc7Sjsg };
1584c349dbc7Sjsg 
1585c349dbc7Sjsg static
intel_hdmi_hdcp2_read_rx_status(struct intel_digital_port * dig_port,u8 * rx_status)1586ad8b1aafSjsg int intel_hdmi_hdcp2_read_rx_status(struct intel_digital_port *dig_port,
1587c349dbc7Sjsg 				    u8 *rx_status)
1588c349dbc7Sjsg {
1589ad8b1aafSjsg 	return intel_hdmi_hdcp_read(dig_port,
1590c349dbc7Sjsg 				    HDCP_2_2_HDMI_REG_RXSTATUS_OFFSET,
1591c349dbc7Sjsg 				    rx_status,
1592c349dbc7Sjsg 				    HDCP_2_2_HDMI_RXSTATUS_LEN);
1593c349dbc7Sjsg }
1594c349dbc7Sjsg 
get_hdcp2_msg_timeout(u8 msg_id,bool is_paired)1595c349dbc7Sjsg static int get_hdcp2_msg_timeout(u8 msg_id, bool is_paired)
1596c349dbc7Sjsg {
1597c349dbc7Sjsg 	int i;
1598c349dbc7Sjsg 
1599c349dbc7Sjsg 	if (msg_id == HDCP_2_2_AKE_SEND_HPRIME) {
1600c349dbc7Sjsg 		if (is_paired)
1601c349dbc7Sjsg 			return HDCP_2_2_HPRIME_PAIRED_TIMEOUT_MS;
1602c349dbc7Sjsg 		else
1603c349dbc7Sjsg 			return HDCP_2_2_HPRIME_NO_PAIRED_TIMEOUT_MS;
1604c349dbc7Sjsg 	}
1605c349dbc7Sjsg 
1606c349dbc7Sjsg 	for (i = 0; i < ARRAY_SIZE(hdcp2_msg_timeout); i++) {
1607c349dbc7Sjsg 		if (hdcp2_msg_timeout[i].msg_id == msg_id)
1608c349dbc7Sjsg 			return hdcp2_msg_timeout[i].timeout;
1609c349dbc7Sjsg 	}
1610c349dbc7Sjsg 
1611c349dbc7Sjsg 	return -EINVAL;
1612c349dbc7Sjsg }
1613c349dbc7Sjsg 
1614ad8b1aafSjsg static int
hdcp2_detect_msg_availability(struct intel_digital_port * dig_port,u8 msg_id,bool * msg_ready,ssize_t * msg_sz)1615ad8b1aafSjsg hdcp2_detect_msg_availability(struct intel_digital_port *dig_port,
1616c349dbc7Sjsg 			      u8 msg_id, bool *msg_ready,
1617c349dbc7Sjsg 			      ssize_t *msg_sz)
1618c349dbc7Sjsg {
1619ad8b1aafSjsg 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
1620c349dbc7Sjsg 	u8 rx_status[HDCP_2_2_HDMI_RXSTATUS_LEN];
1621c349dbc7Sjsg 	int ret;
1622c349dbc7Sjsg 
1623ad8b1aafSjsg 	ret = intel_hdmi_hdcp2_read_rx_status(dig_port, rx_status);
1624c349dbc7Sjsg 	if (ret < 0) {
1625ad8b1aafSjsg 		drm_dbg_kms(&i915->drm, "rx_status read failed. Err %d\n",
1626ad8b1aafSjsg 			    ret);
1627c349dbc7Sjsg 		return ret;
1628c349dbc7Sjsg 	}
1629c349dbc7Sjsg 
1630c349dbc7Sjsg 	*msg_sz = ((HDCP_2_2_HDMI_RXSTATUS_MSG_SZ_HI(rx_status[1]) << 8) |
1631c349dbc7Sjsg 		  rx_status[0]);
1632c349dbc7Sjsg 
1633c349dbc7Sjsg 	if (msg_id == HDCP_2_2_REP_SEND_RECVID_LIST)
1634c349dbc7Sjsg 		*msg_ready = (HDCP_2_2_HDMI_RXSTATUS_READY(rx_status[1]) &&
1635c349dbc7Sjsg 			     *msg_sz);
1636c349dbc7Sjsg 	else
1637c349dbc7Sjsg 		*msg_ready = *msg_sz;
1638c349dbc7Sjsg 
1639c349dbc7Sjsg 	return 0;
1640c349dbc7Sjsg }
1641c349dbc7Sjsg 
1642c349dbc7Sjsg static ssize_t
intel_hdmi_hdcp2_wait_for_msg(struct intel_digital_port * dig_port,u8 msg_id,bool paired)1643ad8b1aafSjsg intel_hdmi_hdcp2_wait_for_msg(struct intel_digital_port *dig_port,
1644c349dbc7Sjsg 			      u8 msg_id, bool paired)
1645c349dbc7Sjsg {
1646ad8b1aafSjsg 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
1647c349dbc7Sjsg 	bool msg_ready = false;
1648c349dbc7Sjsg 	int timeout, ret;
1649c349dbc7Sjsg 	ssize_t msg_sz = 0;
1650c349dbc7Sjsg 
1651c349dbc7Sjsg 	timeout = get_hdcp2_msg_timeout(msg_id, paired);
1652c349dbc7Sjsg 	if (timeout < 0)
1653c349dbc7Sjsg 		return timeout;
1654c349dbc7Sjsg 
1655ad8b1aafSjsg 	ret = __wait_for(ret = hdcp2_detect_msg_availability(dig_port,
1656c349dbc7Sjsg 							     msg_id, &msg_ready,
1657c349dbc7Sjsg 							     &msg_sz),
1658c349dbc7Sjsg 			 !ret && msg_ready && msg_sz, timeout * 1000,
1659c349dbc7Sjsg 			 1000, 5 * 1000);
1660c349dbc7Sjsg 	if (ret)
1661ad8b1aafSjsg 		drm_dbg_kms(&i915->drm, "msg_id: %d, ret: %d, timeout: %d\n",
1662c349dbc7Sjsg 			    msg_id, ret, timeout);
1663c349dbc7Sjsg 
1664c349dbc7Sjsg 	return ret ? ret : msg_sz;
1665c349dbc7Sjsg }
1666c349dbc7Sjsg 
1667c349dbc7Sjsg static
intel_hdmi_hdcp2_write_msg(struct intel_digital_port * dig_port,void * buf,size_t size)1668ad8b1aafSjsg int intel_hdmi_hdcp2_write_msg(struct intel_digital_port *dig_port,
1669c349dbc7Sjsg 			       void *buf, size_t size)
1670c349dbc7Sjsg {
1671c349dbc7Sjsg 	unsigned int offset;
1672c349dbc7Sjsg 
1673c349dbc7Sjsg 	offset = HDCP_2_2_HDMI_REG_WR_MSG_OFFSET;
1674ad8b1aafSjsg 	return intel_hdmi_hdcp_write(dig_port, offset, buf, size);
1675c349dbc7Sjsg }
1676c349dbc7Sjsg 
1677c349dbc7Sjsg static
intel_hdmi_hdcp2_read_msg(struct intel_digital_port * dig_port,u8 msg_id,void * buf,size_t size)1678ad8b1aafSjsg int intel_hdmi_hdcp2_read_msg(struct intel_digital_port *dig_port,
1679c349dbc7Sjsg 			      u8 msg_id, void *buf, size_t size)
1680c349dbc7Sjsg {
1681ad8b1aafSjsg 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
1682ad8b1aafSjsg 	struct intel_hdmi *hdmi = &dig_port->hdmi;
1683c349dbc7Sjsg 	struct intel_hdcp *hdcp = &hdmi->attached_connector->hdcp;
1684c349dbc7Sjsg 	unsigned int offset;
1685c349dbc7Sjsg 	ssize_t ret;
1686c349dbc7Sjsg 
1687ad8b1aafSjsg 	ret = intel_hdmi_hdcp2_wait_for_msg(dig_port, msg_id,
1688c349dbc7Sjsg 					    hdcp->is_paired);
1689c349dbc7Sjsg 	if (ret < 0)
1690c349dbc7Sjsg 		return ret;
1691c349dbc7Sjsg 
1692c349dbc7Sjsg 	/*
1693c349dbc7Sjsg 	 * Available msg size should be equal to or lesser than the
1694c349dbc7Sjsg 	 * available buffer.
1695c349dbc7Sjsg 	 */
1696c349dbc7Sjsg 	if (ret > size) {
1697ad8b1aafSjsg 		drm_dbg_kms(&i915->drm,
1698ad8b1aafSjsg 			    "msg_sz(%zd) is more than exp size(%zu)\n",
1699c349dbc7Sjsg 			    ret, size);
17001bb76ff1Sjsg 		return -EINVAL;
1701c349dbc7Sjsg 	}
1702c349dbc7Sjsg 
1703c349dbc7Sjsg 	offset = HDCP_2_2_HDMI_REG_RD_MSG_OFFSET;
1704ad8b1aafSjsg 	ret = intel_hdmi_hdcp_read(dig_port, offset, buf, ret);
1705c349dbc7Sjsg 	if (ret)
1706ad8b1aafSjsg 		drm_dbg_kms(&i915->drm, "Failed to read msg_id: %d(%zd)\n",
1707ad8b1aafSjsg 			    msg_id, ret);
1708c349dbc7Sjsg 
1709c349dbc7Sjsg 	return ret;
1710c349dbc7Sjsg }
1711c349dbc7Sjsg 
1712c349dbc7Sjsg static
intel_hdmi_hdcp2_check_link(struct intel_digital_port * dig_port,struct intel_connector * connector)17135ca02815Sjsg int intel_hdmi_hdcp2_check_link(struct intel_digital_port *dig_port,
17145ca02815Sjsg 				struct intel_connector *connector)
1715c349dbc7Sjsg {
1716c349dbc7Sjsg 	u8 rx_status[HDCP_2_2_HDMI_RXSTATUS_LEN];
1717c349dbc7Sjsg 	int ret;
1718c349dbc7Sjsg 
1719ad8b1aafSjsg 	ret = intel_hdmi_hdcp2_read_rx_status(dig_port, rx_status);
1720c349dbc7Sjsg 	if (ret)
1721c349dbc7Sjsg 		return ret;
1722c349dbc7Sjsg 
1723c349dbc7Sjsg 	/*
1724c349dbc7Sjsg 	 * Re-auth request and Link Integrity Failures are represented by
1725c349dbc7Sjsg 	 * same bit. i.e reauth_req.
1726c349dbc7Sjsg 	 */
1727c349dbc7Sjsg 	if (HDCP_2_2_HDMI_RXSTATUS_REAUTH_REQ(rx_status[1]))
1728c349dbc7Sjsg 		ret = HDCP_REAUTH_REQUEST;
1729c349dbc7Sjsg 	else if (HDCP_2_2_HDMI_RXSTATUS_READY(rx_status[1]))
1730c349dbc7Sjsg 		ret = HDCP_TOPOLOGY_CHANGE;
1731c349dbc7Sjsg 
1732c349dbc7Sjsg 	return ret;
1733c349dbc7Sjsg }
1734c349dbc7Sjsg 
1735c349dbc7Sjsg static
intel_hdmi_hdcp2_capable(struct intel_digital_port * dig_port,bool * capable)1736ad8b1aafSjsg int intel_hdmi_hdcp2_capable(struct intel_digital_port *dig_port,
1737c349dbc7Sjsg 			     bool *capable)
1738c349dbc7Sjsg {
1739c349dbc7Sjsg 	u8 hdcp2_version;
1740c349dbc7Sjsg 	int ret;
1741c349dbc7Sjsg 
1742c349dbc7Sjsg 	*capable = false;
1743ad8b1aafSjsg 	ret = intel_hdmi_hdcp_read(dig_port, HDCP_2_2_HDMI_REG_VER_OFFSET,
1744c349dbc7Sjsg 				   &hdcp2_version, sizeof(hdcp2_version));
1745c349dbc7Sjsg 	if (!ret && hdcp2_version & HDCP_2_2_HDMI_SUPPORT_MASK)
1746c349dbc7Sjsg 		*capable = true;
1747c349dbc7Sjsg 
1748c349dbc7Sjsg 	return ret;
1749c349dbc7Sjsg }
1750c349dbc7Sjsg 
1751c349dbc7Sjsg static const struct intel_hdcp_shim intel_hdmi_hdcp_shim = {
1752c349dbc7Sjsg 	.write_an_aksv = intel_hdmi_hdcp_write_an_aksv,
1753c349dbc7Sjsg 	.read_bksv = intel_hdmi_hdcp_read_bksv,
1754c349dbc7Sjsg 	.read_bstatus = intel_hdmi_hdcp_read_bstatus,
1755c349dbc7Sjsg 	.repeater_present = intel_hdmi_hdcp_repeater_present,
1756c349dbc7Sjsg 	.read_ri_prime = intel_hdmi_hdcp_read_ri_prime,
1757c349dbc7Sjsg 	.read_ksv_ready = intel_hdmi_hdcp_read_ksv_ready,
1758c349dbc7Sjsg 	.read_ksv_fifo = intel_hdmi_hdcp_read_ksv_fifo,
1759c349dbc7Sjsg 	.read_v_prime_part = intel_hdmi_hdcp_read_v_prime_part,
1760c349dbc7Sjsg 	.toggle_signalling = intel_hdmi_hdcp_toggle_signalling,
1761c349dbc7Sjsg 	.check_link = intel_hdmi_hdcp_check_link,
1762c349dbc7Sjsg 	.write_2_2_msg = intel_hdmi_hdcp2_write_msg,
1763c349dbc7Sjsg 	.read_2_2_msg = intel_hdmi_hdcp2_read_msg,
1764c349dbc7Sjsg 	.check_2_2_link	= intel_hdmi_hdcp2_check_link,
1765c349dbc7Sjsg 	.hdcp_2_2_capable = intel_hdmi_hdcp2_capable,
1766c349dbc7Sjsg 	.protocol = HDCP_PROTOCOL_HDMI,
1767c349dbc7Sjsg };
1768c349dbc7Sjsg 
intel_hdmi_source_max_tmds_clock(struct intel_encoder * encoder)1769c349dbc7Sjsg static int intel_hdmi_source_max_tmds_clock(struct intel_encoder *encoder)
1770c349dbc7Sjsg {
1771c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1772c349dbc7Sjsg 	int max_tmds_clock, vbt_max_tmds_clock;
1773c349dbc7Sjsg 
17745ca02815Sjsg 	if (DISPLAY_VER(dev_priv) >= 10)
1775c349dbc7Sjsg 		max_tmds_clock = 594000;
17765ca02815Sjsg 	else if (DISPLAY_VER(dev_priv) >= 8 || IS_HASWELL(dev_priv))
1777c349dbc7Sjsg 		max_tmds_clock = 300000;
17785ca02815Sjsg 	else if (DISPLAY_VER(dev_priv) >= 5)
1779c349dbc7Sjsg 		max_tmds_clock = 225000;
1780c349dbc7Sjsg 	else
1781c349dbc7Sjsg 		max_tmds_clock = 165000;
1782c349dbc7Sjsg 
1783*f005ef32Sjsg 	vbt_max_tmds_clock = intel_bios_hdmi_max_tmds_clock(encoder->devdata);
1784c349dbc7Sjsg 	if (vbt_max_tmds_clock)
1785c349dbc7Sjsg 		max_tmds_clock = min(max_tmds_clock, vbt_max_tmds_clock);
1786c349dbc7Sjsg 
1787c349dbc7Sjsg 	return max_tmds_clock;
1788c349dbc7Sjsg }
1789c349dbc7Sjsg 
intel_has_hdmi_sink(struct intel_hdmi * hdmi,const struct drm_connector_state * conn_state)1790c349dbc7Sjsg static bool intel_has_hdmi_sink(struct intel_hdmi *hdmi,
1791c349dbc7Sjsg 				const struct drm_connector_state *conn_state)
1792c349dbc7Sjsg {
1793*f005ef32Sjsg 	struct intel_connector *connector = hdmi->attached_connector;
1794*f005ef32Sjsg 
1795*f005ef32Sjsg 	return connector->base.display_info.is_hdmi &&
1796c349dbc7Sjsg 		READ_ONCE(to_intel_digital_connector_state(conn_state)->force_audio) != HDMI_AUDIO_OFF_DVI;
1797c349dbc7Sjsg }
1798c349dbc7Sjsg 
intel_hdmi_is_ycbcr420(const struct intel_crtc_state * crtc_state)17991bb76ff1Sjsg static bool intel_hdmi_is_ycbcr420(const struct intel_crtc_state *crtc_state)
18001bb76ff1Sjsg {
18011bb76ff1Sjsg 	return crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420;
18021bb76ff1Sjsg }
18031bb76ff1Sjsg 
hdmi_port_clock_limit(struct intel_hdmi * hdmi,bool respect_downstream_limits,bool has_hdmi_sink)1804c349dbc7Sjsg static int hdmi_port_clock_limit(struct intel_hdmi *hdmi,
1805c349dbc7Sjsg 				 bool respect_downstream_limits,
1806c349dbc7Sjsg 				 bool has_hdmi_sink)
1807c349dbc7Sjsg {
1808c349dbc7Sjsg 	struct intel_encoder *encoder = &hdmi_to_dig_port(hdmi)->base;
1809c349dbc7Sjsg 	int max_tmds_clock = intel_hdmi_source_max_tmds_clock(encoder);
1810c349dbc7Sjsg 
1811c349dbc7Sjsg 	if (respect_downstream_limits) {
1812c349dbc7Sjsg 		struct intel_connector *connector = hdmi->attached_connector;
1813c349dbc7Sjsg 		const struct drm_display_info *info = &connector->base.display_info;
1814c349dbc7Sjsg 
1815c349dbc7Sjsg 		if (hdmi->dp_dual_mode.max_tmds_clock)
1816c349dbc7Sjsg 			max_tmds_clock = min(max_tmds_clock,
1817c349dbc7Sjsg 					     hdmi->dp_dual_mode.max_tmds_clock);
1818c349dbc7Sjsg 
1819c349dbc7Sjsg 		if (info->max_tmds_clock)
1820c349dbc7Sjsg 			max_tmds_clock = min(max_tmds_clock,
1821c349dbc7Sjsg 					     info->max_tmds_clock);
1822c349dbc7Sjsg 		else if (!has_hdmi_sink)
1823c349dbc7Sjsg 			max_tmds_clock = min(max_tmds_clock, 165000);
1824c349dbc7Sjsg 	}
1825c349dbc7Sjsg 
1826c349dbc7Sjsg 	return max_tmds_clock;
1827c349dbc7Sjsg }
1828c349dbc7Sjsg 
1829c349dbc7Sjsg static enum drm_mode_status
hdmi_port_clock_valid(struct intel_hdmi * hdmi,int clock,bool respect_downstream_limits,bool has_hdmi_sink)1830c349dbc7Sjsg hdmi_port_clock_valid(struct intel_hdmi *hdmi,
1831c349dbc7Sjsg 		      int clock, bool respect_downstream_limits,
1832c349dbc7Sjsg 		      bool has_hdmi_sink)
1833c349dbc7Sjsg {
18345ca02815Sjsg 	struct drm_i915_private *dev_priv = intel_hdmi_to_i915(hdmi);
18353d239ffeSjsg 	enum phy phy = intel_port_to_phy(dev_priv, hdmi_to_dig_port(hdmi)->base.port);
1836c349dbc7Sjsg 
1837c349dbc7Sjsg 	if (clock < 25000)
1838c349dbc7Sjsg 		return MODE_CLOCK_LOW;
1839c349dbc7Sjsg 	if (clock > hdmi_port_clock_limit(hdmi, respect_downstream_limits,
1840c349dbc7Sjsg 					  has_hdmi_sink))
1841c349dbc7Sjsg 		return MODE_CLOCK_HIGH;
1842c349dbc7Sjsg 
1843ad8b1aafSjsg 	/* GLK DPLL can't generate 446-480 MHz */
1844ad8b1aafSjsg 	if (IS_GEMINILAKE(dev_priv) && clock > 446666 && clock < 480000)
1845ad8b1aafSjsg 		return MODE_CLOCK_RANGE;
1846ad8b1aafSjsg 
1847ad8b1aafSjsg 	/* BXT/GLK DPLL can't generate 223-240 MHz */
18485ca02815Sjsg 	if ((IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) &&
18495ca02815Sjsg 	    clock > 223333 && clock < 240000)
1850c349dbc7Sjsg 		return MODE_CLOCK_RANGE;
1851c349dbc7Sjsg 
1852c349dbc7Sjsg 	/* CHV DPLL can't generate 216-240 MHz */
1853c349dbc7Sjsg 	if (IS_CHERRYVIEW(dev_priv) && clock > 216000 && clock < 240000)
1854c349dbc7Sjsg 		return MODE_CLOCK_RANGE;
1855c349dbc7Sjsg 
18563d239ffeSjsg 	/* ICL+ combo PHY PLL can't generate 500-533.2 MHz */
18573d239ffeSjsg 	if (intel_phy_is_combo(dev_priv, phy) && clock > 500000 && clock < 533200)
18583d239ffeSjsg 		return MODE_CLOCK_RANGE;
18593d239ffeSjsg 
18603d239ffeSjsg 	/* ICL+ TC PHY PLL can't generate 500-532.8 MHz */
18613d239ffeSjsg 	if (intel_phy_is_tc(dev_priv, phy) && clock > 500000 && clock < 532800)
18623d239ffeSjsg 		return MODE_CLOCK_RANGE;
18633d239ffeSjsg 
18645ca02815Sjsg 	/*
18655ca02815Sjsg 	 * SNPS PHYs' MPLLB table-based programming can only handle a fixed
18665ca02815Sjsg 	 * set of link rates.
18675ca02815Sjsg 	 *
18685ca02815Sjsg 	 * FIXME: We will hopefully get an algorithmic way of programming
18695ca02815Sjsg 	 * the MPLLB for HDMI in the future.
18705ca02815Sjsg 	 */
1871*f005ef32Sjsg 	if (DISPLAY_VER(dev_priv) >= 14)
1872*f005ef32Sjsg 		return intel_cx0_phy_check_hdmi_link_rate(hdmi, clock);
1873*f005ef32Sjsg 	else if (IS_DG2(dev_priv))
18745ca02815Sjsg 		return intel_snps_phy_check_hdmi_link_rate(clock);
18755ca02815Sjsg 
1876c349dbc7Sjsg 	return MODE_OK;
1877c349dbc7Sjsg }
1878c349dbc7Sjsg 
intel_hdmi_tmds_clock(int clock,int bpc,enum intel_output_format sink_format)1879*f005ef32Sjsg int intel_hdmi_tmds_clock(int clock, int bpc,
1880*f005ef32Sjsg 			  enum intel_output_format sink_format)
18815ca02815Sjsg {
18821bb76ff1Sjsg 	/* YCBCR420 TMDS rate requirement is half the pixel clock */
1883*f005ef32Sjsg 	if (sink_format == INTEL_OUTPUT_FORMAT_YCBCR420)
18841bb76ff1Sjsg 		clock /= 2;
18851bb76ff1Sjsg 
18865ca02815Sjsg 	/*
18875ca02815Sjsg 	 * Need to adjust the port link by:
18885ca02815Sjsg 	 *  1.5x for 12bpc
18895ca02815Sjsg 	 *  1.25x for 10bpc
18905ca02815Sjsg 	 */
18911bb76ff1Sjsg 	return DIV_ROUND_CLOSEST(clock * bpc, 8);
18925ca02815Sjsg }
18935ca02815Sjsg 
intel_hdmi_source_bpc_possible(struct drm_i915_private * i915,int bpc)18941bb76ff1Sjsg static bool intel_hdmi_source_bpc_possible(struct drm_i915_private *i915, int bpc)
18951bb76ff1Sjsg {
18961bb76ff1Sjsg 	switch (bpc) {
18971bb76ff1Sjsg 	case 12:
18981bb76ff1Sjsg 		return !HAS_GMCH(i915);
18991bb76ff1Sjsg 	case 10:
19001bb76ff1Sjsg 		return DISPLAY_VER(i915) >= 11;
19011bb76ff1Sjsg 	case 8:
19021bb76ff1Sjsg 		return true;
19031bb76ff1Sjsg 	default:
19041bb76ff1Sjsg 		MISSING_CASE(bpc);
19051bb76ff1Sjsg 		return false;
19061bb76ff1Sjsg 	}
19071bb76ff1Sjsg }
19081bb76ff1Sjsg 
intel_hdmi_sink_bpc_possible(struct drm_connector * connector,int bpc,bool has_hdmi_sink,enum intel_output_format sink_format)19091bb76ff1Sjsg static bool intel_hdmi_sink_bpc_possible(struct drm_connector *connector,
1910*f005ef32Sjsg 					 int bpc, bool has_hdmi_sink,
1911*f005ef32Sjsg 					 enum intel_output_format sink_format)
19125ca02815Sjsg {
19135ca02815Sjsg 	const struct drm_display_info *info = &connector->display_info;
19145ca02815Sjsg 	const struct drm_hdmi_info *hdmi = &info->hdmi;
19155ca02815Sjsg 
19165ca02815Sjsg 	switch (bpc) {
19175ca02815Sjsg 	case 12:
19185ca02815Sjsg 		if (!has_hdmi_sink)
19195ca02815Sjsg 			return false;
19205ca02815Sjsg 
1921*f005ef32Sjsg 		if (sink_format == INTEL_OUTPUT_FORMAT_YCBCR420)
19225ca02815Sjsg 			return hdmi->y420_dc_modes & DRM_EDID_YCBCR420_DC_36;
19235ca02815Sjsg 		else
1924b505d99bSjsg 			return info->edid_hdmi_rgb444_dc_modes & DRM_EDID_HDMI_DC_36;
19255ca02815Sjsg 	case 10:
19265ca02815Sjsg 		if (!has_hdmi_sink)
19275ca02815Sjsg 			return false;
19285ca02815Sjsg 
1929*f005ef32Sjsg 		if (sink_format == INTEL_OUTPUT_FORMAT_YCBCR420)
19305ca02815Sjsg 			return hdmi->y420_dc_modes & DRM_EDID_YCBCR420_DC_30;
19315ca02815Sjsg 		else
1932b505d99bSjsg 			return info->edid_hdmi_rgb444_dc_modes & DRM_EDID_HDMI_DC_30;
19335ca02815Sjsg 	case 8:
19345ca02815Sjsg 		return true;
19355ca02815Sjsg 	default:
19365ca02815Sjsg 		MISSING_CASE(bpc);
19375ca02815Sjsg 		return false;
19385ca02815Sjsg 	}
19395ca02815Sjsg }
19405ca02815Sjsg 
19415ca02815Sjsg static enum drm_mode_status
intel_hdmi_mode_clock_valid(struct drm_connector * connector,int clock,bool has_hdmi_sink,enum intel_output_format sink_format)19425ca02815Sjsg intel_hdmi_mode_clock_valid(struct drm_connector *connector, int clock,
1943*f005ef32Sjsg 			    bool has_hdmi_sink,
1944*f005ef32Sjsg 			    enum intel_output_format sink_format)
19455ca02815Sjsg {
19461bb76ff1Sjsg 	struct drm_i915_private *i915 = to_i915(connector->dev);
19475ca02815Sjsg 	struct intel_hdmi *hdmi = intel_attached_hdmi(to_intel_connector(connector));
19481bb76ff1Sjsg 	enum drm_mode_status status = MODE_OK;
19491bb76ff1Sjsg 	int bpc;
19505ca02815Sjsg 
19511bb76ff1Sjsg 	/*
19521bb76ff1Sjsg 	 * Try all color depths since valid port clock range
19531bb76ff1Sjsg 	 * can have holes. Any mode that can be used with at
19541bb76ff1Sjsg 	 * least one color depth is accepted.
19551bb76ff1Sjsg 	 */
19561bb76ff1Sjsg 	for (bpc = 12; bpc >= 8; bpc -= 2) {
1957*f005ef32Sjsg 		int tmds_clock = intel_hdmi_tmds_clock(clock, bpc, sink_format);
19585ca02815Sjsg 
19591bb76ff1Sjsg 		if (!intel_hdmi_source_bpc_possible(i915, bpc))
19601bb76ff1Sjsg 			continue;
19615ca02815Sjsg 
1962*f005ef32Sjsg 		if (!intel_hdmi_sink_bpc_possible(connector, bpc, has_hdmi_sink, sink_format))
19631bb76ff1Sjsg 			continue;
19645ca02815Sjsg 
19651bb76ff1Sjsg 		status = hdmi_port_clock_valid(hdmi, tmds_clock, true, has_hdmi_sink);
19661bb76ff1Sjsg 		if (status == MODE_OK)
19671bb76ff1Sjsg 			return MODE_OK;
19681bb76ff1Sjsg 	}
19691bb76ff1Sjsg 
19701bb76ff1Sjsg 	/* can never happen */
19711bb76ff1Sjsg 	drm_WARN_ON(&i915->drm, status == MODE_OK);
19725ca02815Sjsg 
19735ca02815Sjsg 	return status;
19745ca02815Sjsg }
19755ca02815Sjsg 
1976c349dbc7Sjsg static enum drm_mode_status
intel_hdmi_mode_valid(struct drm_connector * connector,struct drm_display_mode * mode)1977c349dbc7Sjsg intel_hdmi_mode_valid(struct drm_connector *connector,
1978c349dbc7Sjsg 		      struct drm_display_mode *mode)
1979c349dbc7Sjsg {
1980c349dbc7Sjsg 	struct intel_hdmi *hdmi = intel_attached_hdmi(to_intel_connector(connector));
19815ca02815Sjsg 	struct drm_i915_private *dev_priv = intel_hdmi_to_i915(hdmi);
1982c349dbc7Sjsg 	enum drm_mode_status status;
1983c349dbc7Sjsg 	int clock = mode->clock;
1984c349dbc7Sjsg 	int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
1985c349dbc7Sjsg 	bool has_hdmi_sink = intel_has_hdmi_sink(hdmi, connector->state);
19865ca02815Sjsg 	bool ycbcr_420_only;
1987*f005ef32Sjsg 	enum intel_output_format sink_format;
1988c349dbc7Sjsg 
19892bd53da4Sjsg 	status = intel_cpu_transcoder_mode_valid(dev_priv, mode);
19902bd53da4Sjsg 	if (status != MODE_OK)
19912bd53da4Sjsg 		return status;
19922bd53da4Sjsg 
1993c349dbc7Sjsg 	if ((mode->flags & DRM_MODE_FLAG_3D_MASK) == DRM_MODE_FLAG_3D_FRAME_PACKING)
1994c349dbc7Sjsg 		clock *= 2;
1995c349dbc7Sjsg 
1996c349dbc7Sjsg 	if (clock > max_dotclk)
1997c349dbc7Sjsg 		return MODE_CLOCK_HIGH;
1998c349dbc7Sjsg 
1999ad8b1aafSjsg 	if (mode->flags & DRM_MODE_FLAG_DBLCLK) {
2000ad8b1aafSjsg 		if (!has_hdmi_sink)
2001ad8b1aafSjsg 			return MODE_CLOCK_LOW;
2002c349dbc7Sjsg 		clock *= 2;
2003ad8b1aafSjsg 	}
2004c349dbc7Sjsg 
20051bb76ff1Sjsg 	/*
20061bb76ff1Sjsg 	 * HDMI2.1 requires higher resolution modes like 8k60, 4K120 to be
20071bb76ff1Sjsg 	 * enumerated only if FRL is supported. Current platforms do not support
20081bb76ff1Sjsg 	 * FRL so prune the higher resolution modes that require doctclock more
20091bb76ff1Sjsg 	 * than 600MHz.
20101bb76ff1Sjsg 	 */
20111bb76ff1Sjsg 	if (clock > 600000)
20121bb76ff1Sjsg 		return MODE_CLOCK_HIGH;
20131bb76ff1Sjsg 
20145ca02815Sjsg 	ycbcr_420_only = drm_mode_is_420_only(&connector->display_info, mode);
2015c349dbc7Sjsg 
2016*f005ef32Sjsg 	if (ycbcr_420_only)
2017*f005ef32Sjsg 		sink_format = INTEL_OUTPUT_FORMAT_YCBCR420;
2018*f005ef32Sjsg 	else
2019*f005ef32Sjsg 		sink_format = INTEL_OUTPUT_FORMAT_RGB;
2020*f005ef32Sjsg 
2021*f005ef32Sjsg 	status = intel_hdmi_mode_clock_valid(connector, clock, has_hdmi_sink, sink_format);
20225ca02815Sjsg 	if (status != MODE_OK) {
20235ca02815Sjsg 		if (ycbcr_420_only ||
20245ca02815Sjsg 		    !connector->ycbcr_420_allowed ||
20255ca02815Sjsg 		    !drm_mode_is_420_also(&connector->display_info, mode))
2026c349dbc7Sjsg 			return status;
2027c349dbc7Sjsg 
2028*f005ef32Sjsg 		sink_format = INTEL_OUTPUT_FORMAT_YCBCR420;
2029*f005ef32Sjsg 		status = intel_hdmi_mode_clock_valid(connector, clock, has_hdmi_sink, sink_format);
20305ca02815Sjsg 		if (status != MODE_OK)
20315ca02815Sjsg 			return status;
20325ca02815Sjsg 	}
20335ca02815Sjsg 
20345ca02815Sjsg 	return intel_mode_valid_max_plane_size(dev_priv, mode, false);
2035c349dbc7Sjsg }
2036c349dbc7Sjsg 
intel_hdmi_bpc_possible(const struct intel_crtc_state * crtc_state,int bpc,bool has_hdmi_sink)20371bb76ff1Sjsg bool intel_hdmi_bpc_possible(const struct intel_crtc_state *crtc_state,
2038*f005ef32Sjsg 			     int bpc, bool has_hdmi_sink)
2039c349dbc7Sjsg {
2040c349dbc7Sjsg 	struct drm_atomic_state *state = crtc_state->uapi.state;
2041c349dbc7Sjsg 	struct drm_connector_state *connector_state;
2042c349dbc7Sjsg 	struct drm_connector *connector;
2043c349dbc7Sjsg 	int i;
2044c349dbc7Sjsg 
2045c349dbc7Sjsg 	for_each_new_connector_in_state(state, connector, connector_state, i) {
2046c349dbc7Sjsg 		if (connector_state->crtc != crtc_state->uapi.crtc)
2047c349dbc7Sjsg 			continue;
2048c349dbc7Sjsg 
2049*f005ef32Sjsg 		if (!intel_hdmi_sink_bpc_possible(connector, bpc, has_hdmi_sink,
2050*f005ef32Sjsg 						  crtc_state->sink_format))
2051c349dbc7Sjsg 			return false;
2052c349dbc7Sjsg 	}
2053c349dbc7Sjsg 
2054ad8b1aafSjsg 	return true;
2055ad8b1aafSjsg }
2056ad8b1aafSjsg 
hdmi_bpc_possible(const struct intel_crtc_state * crtc_state,int bpc)20571bb76ff1Sjsg static bool hdmi_bpc_possible(const struct intel_crtc_state *crtc_state, int bpc)
2058ad8b1aafSjsg {
2059ad8b1aafSjsg 	struct drm_i915_private *dev_priv =
2060ad8b1aafSjsg 		to_i915(crtc_state->uapi.crtc->dev);
2061ad8b1aafSjsg 	const struct drm_display_mode *adjusted_mode =
2062ad8b1aafSjsg 		&crtc_state->hw.adjusted_mode;
2063ad8b1aafSjsg 
20641bb76ff1Sjsg 	if (!intel_hdmi_source_bpc_possible(dev_priv, bpc))
20651bb76ff1Sjsg 		return false;
20661bb76ff1Sjsg 
2067c349dbc7Sjsg 	/* Display Wa_1405510057:icl,ehl */
20681bb76ff1Sjsg 	if (intel_hdmi_is_ycbcr420(crtc_state) &&
20695ca02815Sjsg 	    bpc == 10 && DISPLAY_VER(dev_priv) == 11 &&
2070c349dbc7Sjsg 	    (adjusted_mode->crtc_hblank_end -
2071c349dbc7Sjsg 	     adjusted_mode->crtc_hblank_start) % 8 == 2)
2072c349dbc7Sjsg 		return false;
2073c349dbc7Sjsg 
2074*f005ef32Sjsg 	return intel_hdmi_bpc_possible(crtc_state, bpc, crtc_state->has_hdmi_sink);
2075c349dbc7Sjsg }
2076c349dbc7Sjsg 
intel_hdmi_compute_bpc(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state,int clock,bool respect_downstream_limits)2077c349dbc7Sjsg static int intel_hdmi_compute_bpc(struct intel_encoder *encoder,
2078c349dbc7Sjsg 				  struct intel_crtc_state *crtc_state,
20791bb76ff1Sjsg 				  int clock, bool respect_downstream_limits)
2080c349dbc7Sjsg {
2081c349dbc7Sjsg 	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
2082c349dbc7Sjsg 	int bpc;
2083c349dbc7Sjsg 
20841bb76ff1Sjsg 	/*
20851bb76ff1Sjsg 	 * pipe_bpp could already be below 8bpc due to FDI
20861bb76ff1Sjsg 	 * bandwidth constraints. HDMI minimum is 8bpc however.
20871bb76ff1Sjsg 	 */
20881bb76ff1Sjsg 	bpc = max(crtc_state->pipe_bpp / 3, 8);
20891bb76ff1Sjsg 
20901bb76ff1Sjsg 	/*
20911bb76ff1Sjsg 	 * We will never exceed downstream TMDS clock limits while
20921bb76ff1Sjsg 	 * attempting deep color. If the user insists on forcing an
20931bb76ff1Sjsg 	 * out of spec mode they will have to be satisfied with 8bpc.
20941bb76ff1Sjsg 	 */
20951bb76ff1Sjsg 	if (!respect_downstream_limits)
20961bb76ff1Sjsg 		bpc = 8;
20971bb76ff1Sjsg 
20981bb76ff1Sjsg 	for (; bpc >= 8; bpc -= 2) {
2099*f005ef32Sjsg 		int tmds_clock = intel_hdmi_tmds_clock(clock, bpc,
2100*f005ef32Sjsg 						       crtc_state->sink_format);
21011bb76ff1Sjsg 
21021bb76ff1Sjsg 		if (hdmi_bpc_possible(crtc_state, bpc) &&
21031bb76ff1Sjsg 		    hdmi_port_clock_valid(intel_hdmi, tmds_clock,
21041bb76ff1Sjsg 					  respect_downstream_limits,
21051bb76ff1Sjsg 					  crtc_state->has_hdmi_sink) == MODE_OK)
2106c349dbc7Sjsg 			return bpc;
2107c349dbc7Sjsg 	}
2108c349dbc7Sjsg 
21091bb76ff1Sjsg 	return -EINVAL;
2110c349dbc7Sjsg }
2111c349dbc7Sjsg 
intel_hdmi_compute_clock(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state,bool respect_downstream_limits)2112c349dbc7Sjsg static int intel_hdmi_compute_clock(struct intel_encoder *encoder,
21131bb76ff1Sjsg 				    struct intel_crtc_state *crtc_state,
21141bb76ff1Sjsg 				    bool respect_downstream_limits)
2115c349dbc7Sjsg {
2116ad8b1aafSjsg 	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
2117c349dbc7Sjsg 	const struct drm_display_mode *adjusted_mode =
2118c349dbc7Sjsg 		&crtc_state->hw.adjusted_mode;
2119c349dbc7Sjsg 	int bpc, clock = adjusted_mode->crtc_clock;
2120c349dbc7Sjsg 
2121c349dbc7Sjsg 	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
2122c349dbc7Sjsg 		clock *= 2;
2123c349dbc7Sjsg 
21241bb76ff1Sjsg 	bpc = intel_hdmi_compute_bpc(encoder, crtc_state, clock,
21251bb76ff1Sjsg 				     respect_downstream_limits);
21261bb76ff1Sjsg 	if (bpc < 0)
21271bb76ff1Sjsg 		return bpc;
2128c349dbc7Sjsg 
21291bb76ff1Sjsg 	crtc_state->port_clock =
2130*f005ef32Sjsg 		intel_hdmi_tmds_clock(clock, bpc, crtc_state->sink_format);
2131c349dbc7Sjsg 
2132c349dbc7Sjsg 	/*
2133c349dbc7Sjsg 	 * pipe_bpp could already be below 8bpc due to
2134c349dbc7Sjsg 	 * FDI bandwidth constraints. We shouldn't bump it
21351bb76ff1Sjsg 	 * back up to the HDMI minimum 8bpc in that case.
2136c349dbc7Sjsg 	 */
21371bb76ff1Sjsg 	crtc_state->pipe_bpp = min(crtc_state->pipe_bpp, bpc * 3);
2138c349dbc7Sjsg 
2139ad8b1aafSjsg 	drm_dbg_kms(&i915->drm,
2140ad8b1aafSjsg 		    "picking %d bpc for HDMI output (pipe bpp: %d)\n",
2141c349dbc7Sjsg 		    bpc, crtc_state->pipe_bpp);
2142c349dbc7Sjsg 
2143c349dbc7Sjsg 	return 0;
2144c349dbc7Sjsg }
2145c349dbc7Sjsg 
intel_hdmi_limited_color_range(const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)2146ad8b1aafSjsg bool intel_hdmi_limited_color_range(const struct intel_crtc_state *crtc_state,
2147c349dbc7Sjsg 				    const struct drm_connector_state *conn_state)
2148c349dbc7Sjsg {
2149c349dbc7Sjsg 	const struct intel_digital_connector_state *intel_conn_state =
2150c349dbc7Sjsg 		to_intel_digital_connector_state(conn_state);
2151c349dbc7Sjsg 	const struct drm_display_mode *adjusted_mode =
2152c349dbc7Sjsg 		&crtc_state->hw.adjusted_mode;
2153c349dbc7Sjsg 
2154c349dbc7Sjsg 	/*
2155c349dbc7Sjsg 	 * Our YCbCr output is always limited range.
2156c349dbc7Sjsg 	 * crtc_state->limited_color_range only applies to RGB,
2157c349dbc7Sjsg 	 * and it must never be set for YCbCr or we risk setting
2158*f005ef32Sjsg 	 * some conflicting bits in TRANSCONF which will mess up
2159c349dbc7Sjsg 	 * the colors on the monitor.
2160c349dbc7Sjsg 	 */
2161c349dbc7Sjsg 	if (crtc_state->output_format != INTEL_OUTPUT_FORMAT_RGB)
2162c349dbc7Sjsg 		return false;
2163c349dbc7Sjsg 
2164c349dbc7Sjsg 	if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
2165c349dbc7Sjsg 		/* See CEA-861-E - 5.1 Default Encoding Parameters */
2166c349dbc7Sjsg 		return crtc_state->has_hdmi_sink &&
2167c349dbc7Sjsg 			drm_default_rgb_quant_range(adjusted_mode) ==
2168c349dbc7Sjsg 			HDMI_QUANTIZATION_RANGE_LIMITED;
2169c349dbc7Sjsg 	} else {
2170c349dbc7Sjsg 		return intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED;
2171c349dbc7Sjsg 	}
2172c349dbc7Sjsg }
2173c349dbc7Sjsg 
intel_hdmi_has_audio(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)2174ad8b1aafSjsg static bool intel_hdmi_has_audio(struct intel_encoder *encoder,
2175ad8b1aafSjsg 				 const struct intel_crtc_state *crtc_state,
2176ad8b1aafSjsg 				 const struct drm_connector_state *conn_state)
2177ad8b1aafSjsg {
2178*f005ef32Sjsg 	struct drm_connector *connector = conn_state->connector;
2179ad8b1aafSjsg 	const struct intel_digital_connector_state *intel_conn_state =
2180ad8b1aafSjsg 		to_intel_digital_connector_state(conn_state);
2181ad8b1aafSjsg 
2182ad8b1aafSjsg 	if (!crtc_state->has_hdmi_sink)
2183ad8b1aafSjsg 		return false;
2184ad8b1aafSjsg 
2185ad8b1aafSjsg 	if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
2186*f005ef32Sjsg 		return connector->display_info.has_audio;
2187ad8b1aafSjsg 	else
2188ad8b1aafSjsg 		return intel_conn_state->force_audio == HDMI_AUDIO_ON;
2189ad8b1aafSjsg }
2190ad8b1aafSjsg 
21911bb76ff1Sjsg static enum intel_output_format
intel_hdmi_sink_format(const struct intel_crtc_state * crtc_state,struct intel_connector * connector,bool ycbcr_420_output)2192*f005ef32Sjsg intel_hdmi_sink_format(const struct intel_crtc_state *crtc_state,
2193*f005ef32Sjsg 		       struct intel_connector *connector,
21941bb76ff1Sjsg 		       bool ycbcr_420_output)
21951bb76ff1Sjsg {
2196*f005ef32Sjsg 	if (!crtc_state->has_hdmi_sink)
2197*f005ef32Sjsg 		return INTEL_OUTPUT_FORMAT_RGB;
2198*f005ef32Sjsg 
21991bb76ff1Sjsg 	if (connector->base.ycbcr_420_allowed && ycbcr_420_output)
22001bb76ff1Sjsg 		return INTEL_OUTPUT_FORMAT_YCBCR420;
22011bb76ff1Sjsg 	else
22021bb76ff1Sjsg 		return INTEL_OUTPUT_FORMAT_RGB;
22031bb76ff1Sjsg }
22041bb76ff1Sjsg 
2205*f005ef32Sjsg static enum intel_output_format
intel_hdmi_output_format(const struct intel_crtc_state * crtc_state)2206*f005ef32Sjsg intel_hdmi_output_format(const struct intel_crtc_state *crtc_state)
2207*f005ef32Sjsg {
2208*f005ef32Sjsg 	return crtc_state->sink_format;
2209*f005ef32Sjsg }
2210*f005ef32Sjsg 
intel_hdmi_compute_output_format(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state,bool respect_downstream_limits)22115ca02815Sjsg static int intel_hdmi_compute_output_format(struct intel_encoder *encoder,
22125ca02815Sjsg 					    struct intel_crtc_state *crtc_state,
22131bb76ff1Sjsg 					    const struct drm_connector_state *conn_state,
22141bb76ff1Sjsg 					    bool respect_downstream_limits)
22155ca02815Sjsg {
22161bb76ff1Sjsg 	struct intel_connector *connector = to_intel_connector(conn_state->connector);
22175ca02815Sjsg 	const struct drm_display_mode *adjusted_mode = &crtc_state->hw.adjusted_mode;
22181bb76ff1Sjsg 	const struct drm_display_info *info = &connector->base.display_info;
22191bb76ff1Sjsg 	struct drm_i915_private *i915 = to_i915(connector->base.dev);
22201bb76ff1Sjsg 	bool ycbcr_420_only = drm_mode_is_420_only(info, adjusted_mode);
22215ca02815Sjsg 	int ret;
22225ca02815Sjsg 
2223*f005ef32Sjsg 	crtc_state->sink_format =
2224*f005ef32Sjsg 		intel_hdmi_sink_format(crtc_state, connector, ycbcr_420_only);
22251bb76ff1Sjsg 
2226*f005ef32Sjsg 	if (ycbcr_420_only && crtc_state->sink_format != INTEL_OUTPUT_FORMAT_YCBCR420) {
22275ca02815Sjsg 		drm_dbg_kms(&i915->drm,
22285ca02815Sjsg 			    "YCbCr 4:2:0 mode but YCbCr 4:2:0 output not possible. Falling back to RGB.\n");
2229*f005ef32Sjsg 		crtc_state->sink_format = INTEL_OUTPUT_FORMAT_RGB;
22305ca02815Sjsg 	}
22315ca02815Sjsg 
2232*f005ef32Sjsg 	crtc_state->output_format = intel_hdmi_output_format(crtc_state);
22331bb76ff1Sjsg 	ret = intel_hdmi_compute_clock(encoder, crtc_state, respect_downstream_limits);
22345ca02815Sjsg 	if (ret) {
2235*f005ef32Sjsg 		if (crtc_state->sink_format == INTEL_OUTPUT_FORMAT_YCBCR420 ||
2236*f005ef32Sjsg 		    !crtc_state->has_hdmi_sink ||
22371bb76ff1Sjsg 		    !connector->base.ycbcr_420_allowed ||
22381bb76ff1Sjsg 		    !drm_mode_is_420_also(info, adjusted_mode))
22391bb76ff1Sjsg 			return ret;
22401bb76ff1Sjsg 
2241*f005ef32Sjsg 		crtc_state->sink_format = INTEL_OUTPUT_FORMAT_YCBCR420;
2242*f005ef32Sjsg 		crtc_state->output_format = intel_hdmi_output_format(crtc_state);
22431bb76ff1Sjsg 		ret = intel_hdmi_compute_clock(encoder, crtc_state, respect_downstream_limits);
22445ca02815Sjsg 	}
22455ca02815Sjsg 
22465ca02815Sjsg 	return ret;
22475ca02815Sjsg }
22485ca02815Sjsg 
intel_hdmi_is_cloned(const struct intel_crtc_state * crtc_state)2249*f005ef32Sjsg static bool intel_hdmi_is_cloned(const struct intel_crtc_state *crtc_state)
2250*f005ef32Sjsg {
2251*f005ef32Sjsg 	return crtc_state->uapi.encoder_mask &&
2252*f005ef32Sjsg 		!is_power_of_2(crtc_state->uapi.encoder_mask);
2253*f005ef32Sjsg }
2254*f005ef32Sjsg 
source_supports_scrambling(struct intel_encoder * encoder)2255*f005ef32Sjsg static bool source_supports_scrambling(struct intel_encoder *encoder)
2256*f005ef32Sjsg {
2257*f005ef32Sjsg 	/*
2258*f005ef32Sjsg 	 * Gen 10+ support HDMI 2.0 : the max tmds clock is 594MHz, and
2259*f005ef32Sjsg 	 * scrambling is supported.
2260*f005ef32Sjsg 	 * But there seem to be cases where certain platforms that support
2261*f005ef32Sjsg 	 * HDMI 2.0, have an HDMI1.4 retimer chip, and the max tmds clock is
2262*f005ef32Sjsg 	 * capped by VBT to less than 340MHz.
2263*f005ef32Sjsg 	 *
2264*f005ef32Sjsg 	 * In such cases when an HDMI2.0 sink is connected, it creates a
2265*f005ef32Sjsg 	 * problem : the platform and the sink both support scrambling but the
2266*f005ef32Sjsg 	 * HDMI 1.4 retimer chip doesn't.
2267*f005ef32Sjsg 	 *
2268*f005ef32Sjsg 	 * So go for scrambling, based on the max tmds clock taking into account,
2269*f005ef32Sjsg 	 * restrictions coming from VBT.
2270*f005ef32Sjsg 	 */
2271*f005ef32Sjsg 	return intel_hdmi_source_max_tmds_clock(encoder) > 340000;
2272*f005ef32Sjsg }
2273*f005ef32Sjsg 
intel_hdmi_compute_has_hdmi_sink(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)2274*f005ef32Sjsg bool intel_hdmi_compute_has_hdmi_sink(struct intel_encoder *encoder,
2275*f005ef32Sjsg 				      const struct intel_crtc_state *crtc_state,
2276*f005ef32Sjsg 				      const struct drm_connector_state *conn_state)
2277*f005ef32Sjsg {
2278*f005ef32Sjsg 	struct intel_hdmi *hdmi = enc_to_intel_hdmi(encoder);
2279*f005ef32Sjsg 
2280*f005ef32Sjsg 	return intel_has_hdmi_sink(hdmi, conn_state) &&
2281*f005ef32Sjsg 		!intel_hdmi_is_cloned(crtc_state);
2282*f005ef32Sjsg }
2283*f005ef32Sjsg 
intel_hdmi_compute_config(struct intel_encoder * encoder,struct intel_crtc_state * pipe_config,struct drm_connector_state * conn_state)2284c349dbc7Sjsg int intel_hdmi_compute_config(struct intel_encoder *encoder,
2285c349dbc7Sjsg 			      struct intel_crtc_state *pipe_config,
2286c349dbc7Sjsg 			      struct drm_connector_state *conn_state)
2287c349dbc7Sjsg {
2288c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2289c349dbc7Sjsg 	struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
2290c349dbc7Sjsg 	struct drm_connector *connector = conn_state->connector;
2291c349dbc7Sjsg 	struct drm_scdc *scdc = &connector->display_info.hdmi.scdc;
2292c349dbc7Sjsg 	int ret;
2293c349dbc7Sjsg 
2294c349dbc7Sjsg 	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)
2295c349dbc7Sjsg 		return -EINVAL;
2296c349dbc7Sjsg 
2297*f005ef32Sjsg 	if (!connector->interlace_allowed &&
2298*f005ef32Sjsg 	    adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
2299*f005ef32Sjsg 		return -EINVAL;
2300*f005ef32Sjsg 
2301c349dbc7Sjsg 	pipe_config->output_format = INTEL_OUTPUT_FORMAT_RGB;
2302c349dbc7Sjsg 
2303c349dbc7Sjsg 	if (pipe_config->has_hdmi_sink)
2304c349dbc7Sjsg 		pipe_config->has_infoframe = true;
2305c349dbc7Sjsg 
2306c349dbc7Sjsg 	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
2307c349dbc7Sjsg 		pipe_config->pixel_multiplier = 2;
2308c349dbc7Sjsg 
2309c349dbc7Sjsg 	pipe_config->has_audio =
2310*f005ef32Sjsg 		intel_hdmi_has_audio(encoder, pipe_config, conn_state) &&
2311*f005ef32Sjsg 		intel_audio_compute_config(encoder, pipe_config, conn_state);
2312c349dbc7Sjsg 
23131bb76ff1Sjsg 	/*
23141bb76ff1Sjsg 	 * Try to respect downstream TMDS clock limits first, if
23151bb76ff1Sjsg 	 * that fails assume the user might know something we don't.
23161bb76ff1Sjsg 	 */
23171bb76ff1Sjsg 	ret = intel_hdmi_compute_output_format(encoder, pipe_config, conn_state, true);
2318c349dbc7Sjsg 	if (ret)
23191bb76ff1Sjsg 		ret = intel_hdmi_compute_output_format(encoder, pipe_config, conn_state, false);
23201bb76ff1Sjsg 	if (ret) {
23211bb76ff1Sjsg 		drm_dbg_kms(&dev_priv->drm,
23221bb76ff1Sjsg 			    "unsupported HDMI clock (%d kHz), rejecting mode\n",
23231bb76ff1Sjsg 			    pipe_config->hw.adjusted_mode.crtc_clock);
2324c349dbc7Sjsg 		return ret;
23251bb76ff1Sjsg 	}
2326c349dbc7Sjsg 
23271bb76ff1Sjsg 	if (intel_hdmi_is_ycbcr420(pipe_config)) {
23281bb76ff1Sjsg 		ret = intel_panel_fitting(pipe_config, conn_state);
23295ca02815Sjsg 		if (ret)
23305ca02815Sjsg 			return ret;
23315ca02815Sjsg 	}
23325ca02815Sjsg 
23335ca02815Sjsg 	pipe_config->limited_color_range =
23345ca02815Sjsg 		intel_hdmi_limited_color_range(pipe_config, conn_state);
23355ca02815Sjsg 
2336c349dbc7Sjsg 	if (conn_state->picture_aspect_ratio)
2337c349dbc7Sjsg 		adjusted_mode->picture_aspect_ratio =
2338c349dbc7Sjsg 			conn_state->picture_aspect_ratio;
2339c349dbc7Sjsg 
2340c349dbc7Sjsg 	pipe_config->lane_count = 4;
2341c349dbc7Sjsg 
2342*f005ef32Sjsg 	if (scdc->scrambling.supported && source_supports_scrambling(encoder)) {
2343c349dbc7Sjsg 		if (scdc->scrambling.low_rates)
2344c349dbc7Sjsg 			pipe_config->hdmi_scrambling = true;
2345c349dbc7Sjsg 
2346c349dbc7Sjsg 		if (pipe_config->port_clock > 340000) {
2347c349dbc7Sjsg 			pipe_config->hdmi_scrambling = true;
2348c349dbc7Sjsg 			pipe_config->hdmi_high_tmds_clock_ratio = true;
2349c349dbc7Sjsg 		}
2350c349dbc7Sjsg 	}
2351c349dbc7Sjsg 
2352ad8b1aafSjsg 	intel_hdmi_compute_gcp_infoframe(encoder, pipe_config,
2353ad8b1aafSjsg 					 conn_state);
2354c349dbc7Sjsg 
2355c349dbc7Sjsg 	if (!intel_hdmi_compute_avi_infoframe(encoder, pipe_config, conn_state)) {
2356ad8b1aafSjsg 		drm_dbg_kms(&dev_priv->drm, "bad AVI infoframe\n");
2357c349dbc7Sjsg 		return -EINVAL;
2358c349dbc7Sjsg 	}
2359c349dbc7Sjsg 
2360c349dbc7Sjsg 	if (!intel_hdmi_compute_spd_infoframe(encoder, pipe_config, conn_state)) {
2361ad8b1aafSjsg 		drm_dbg_kms(&dev_priv->drm, "bad SPD infoframe\n");
2362c349dbc7Sjsg 		return -EINVAL;
2363c349dbc7Sjsg 	}
2364c349dbc7Sjsg 
2365c349dbc7Sjsg 	if (!intel_hdmi_compute_hdmi_infoframe(encoder, pipe_config, conn_state)) {
2366ad8b1aafSjsg 		drm_dbg_kms(&dev_priv->drm, "bad HDMI infoframe\n");
2367c349dbc7Sjsg 		return -EINVAL;
2368c349dbc7Sjsg 	}
2369c349dbc7Sjsg 
2370c349dbc7Sjsg 	if (!intel_hdmi_compute_drm_infoframe(encoder, pipe_config, conn_state)) {
2371ad8b1aafSjsg 		drm_dbg_kms(&dev_priv->drm, "bad DRM infoframe\n");
2372c349dbc7Sjsg 		return -EINVAL;
2373c349dbc7Sjsg 	}
2374c349dbc7Sjsg 
2375c349dbc7Sjsg 	return 0;
2376c349dbc7Sjsg }
2377c349dbc7Sjsg 
intel_hdmi_encoder_shutdown(struct intel_encoder * encoder)23785ca02815Sjsg void intel_hdmi_encoder_shutdown(struct intel_encoder *encoder)
23795ca02815Sjsg {
23805ca02815Sjsg 	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
23815ca02815Sjsg 
23825ca02815Sjsg 	/*
23835ca02815Sjsg 	 * Give a hand to buggy BIOSen which forget to turn
23845ca02815Sjsg 	 * the TMDS output buffers back on after a reboot.
23855ca02815Sjsg 	 */
23865ca02815Sjsg 	intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
23875ca02815Sjsg }
23885ca02815Sjsg 
2389c349dbc7Sjsg static void
intel_hdmi_unset_edid(struct drm_connector * connector)2390c349dbc7Sjsg intel_hdmi_unset_edid(struct drm_connector *connector)
2391c349dbc7Sjsg {
2392c349dbc7Sjsg 	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(to_intel_connector(connector));
2393c349dbc7Sjsg 
2394c349dbc7Sjsg 	intel_hdmi->dp_dual_mode.type = DRM_DP_DUAL_MODE_NONE;
2395c349dbc7Sjsg 	intel_hdmi->dp_dual_mode.max_tmds_clock = 0;
2396c349dbc7Sjsg 
2397*f005ef32Sjsg 	drm_edid_free(to_intel_connector(connector)->detect_edid);
2398c349dbc7Sjsg 	to_intel_connector(connector)->detect_edid = NULL;
2399c349dbc7Sjsg }
2400c349dbc7Sjsg 
2401c349dbc7Sjsg static void
intel_hdmi_dp_dual_mode_detect(struct drm_connector * connector)2402*f005ef32Sjsg intel_hdmi_dp_dual_mode_detect(struct drm_connector *connector)
2403c349dbc7Sjsg {
2404c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(connector->dev);
2405c349dbc7Sjsg 	struct intel_hdmi *hdmi = intel_attached_hdmi(to_intel_connector(connector));
2406*f005ef32Sjsg 	struct intel_encoder *encoder = &hdmi_to_dig_port(hdmi)->base;
2407c349dbc7Sjsg 	struct i2c_adapter *adapter =
2408c349dbc7Sjsg 		intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
24095ca02815Sjsg 	enum drm_dp_dual_mode_type type = drm_dp_dual_mode_detect(&dev_priv->drm, adapter);
2410c349dbc7Sjsg 
2411c349dbc7Sjsg 	/*
2412c349dbc7Sjsg 	 * Type 1 DVI adaptors are not required to implement any
2413c349dbc7Sjsg 	 * registers, so we can't always detect their presence.
2414c349dbc7Sjsg 	 * Ideally we should be able to check the state of the
2415c349dbc7Sjsg 	 * CONFIG1 pin, but no such luck on our hardware.
2416c349dbc7Sjsg 	 *
2417c349dbc7Sjsg 	 * The only method left to us is to check the VBT to see
2418*f005ef32Sjsg 	 * if the port is a dual mode capable DP port.
2419c349dbc7Sjsg 	 */
2420c349dbc7Sjsg 	if (type == DRM_DP_DUAL_MODE_UNKNOWN) {
2421*f005ef32Sjsg 		if (!connector->force &&
2422*f005ef32Sjsg 		    intel_bios_encoder_supports_dp_dual_mode(encoder->devdata)) {
2423ad8b1aafSjsg 			drm_dbg_kms(&dev_priv->drm,
2424ad8b1aafSjsg 				    "Assuming DP dual mode adaptor presence based on VBT\n");
2425c349dbc7Sjsg 			type = DRM_DP_DUAL_MODE_TYPE1_DVI;
2426c349dbc7Sjsg 		} else {
2427c349dbc7Sjsg 			type = DRM_DP_DUAL_MODE_NONE;
2428c349dbc7Sjsg 		}
2429c349dbc7Sjsg 	}
2430c349dbc7Sjsg 
2431c349dbc7Sjsg 	if (type == DRM_DP_DUAL_MODE_NONE)
2432c349dbc7Sjsg 		return;
2433c349dbc7Sjsg 
2434c349dbc7Sjsg 	hdmi->dp_dual_mode.type = type;
2435c349dbc7Sjsg 	hdmi->dp_dual_mode.max_tmds_clock =
24365ca02815Sjsg 		drm_dp_dual_mode_max_tmds_clock(&dev_priv->drm, type, adapter);
2437c349dbc7Sjsg 
2438ad8b1aafSjsg 	drm_dbg_kms(&dev_priv->drm,
2439ad8b1aafSjsg 		    "DP dual mode adaptor (%s) detected (max TMDS clock: %d kHz)\n",
2440c349dbc7Sjsg 		    drm_dp_get_dual_mode_type_name(type),
2441c349dbc7Sjsg 		    hdmi->dp_dual_mode.max_tmds_clock);
24421bb76ff1Sjsg 
24431bb76ff1Sjsg 	/* Older VBTs are often buggy and can't be trusted :( Play it safe. */
24441bb76ff1Sjsg 	if ((DISPLAY_VER(dev_priv) >= 8 || IS_HASWELL(dev_priv)) &&
2445*f005ef32Sjsg 	    !intel_bios_encoder_supports_dp_dual_mode(encoder->devdata)) {
24461bb76ff1Sjsg 		drm_dbg_kms(&dev_priv->drm,
24471bb76ff1Sjsg 			    "Ignoring DP dual mode adaptor max TMDS clock for native HDMI port\n");
24481bb76ff1Sjsg 		hdmi->dp_dual_mode.max_tmds_clock = 0;
24491bb76ff1Sjsg 	}
2450c349dbc7Sjsg }
2451c349dbc7Sjsg 
2452c349dbc7Sjsg static bool
intel_hdmi_set_edid(struct drm_connector * connector)2453c349dbc7Sjsg intel_hdmi_set_edid(struct drm_connector *connector)
2454c349dbc7Sjsg {
2455c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(connector->dev);
2456c349dbc7Sjsg 	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(to_intel_connector(connector));
2457c349dbc7Sjsg 	intel_wakeref_t wakeref;
2458*f005ef32Sjsg 	const struct drm_edid *drm_edid;
2459*f005ef32Sjsg 	const struct edid *edid;
2460c349dbc7Sjsg 	bool connected = false;
2461c349dbc7Sjsg 	struct i2c_adapter *i2c;
2462c349dbc7Sjsg 
2463c349dbc7Sjsg 	wakeref = intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
2464c349dbc7Sjsg 
2465c349dbc7Sjsg 	i2c = intel_gmbus_get_adapter(dev_priv, intel_hdmi->ddc_bus);
2466c349dbc7Sjsg 
2467*f005ef32Sjsg 	drm_edid = drm_edid_read_ddc(connector, i2c);
2468c349dbc7Sjsg 
2469*f005ef32Sjsg 	if (!drm_edid && !intel_gmbus_is_forced_bit(i2c)) {
2470ad8b1aafSjsg 		drm_dbg_kms(&dev_priv->drm,
2471ad8b1aafSjsg 			    "HDMI GMBUS EDID read failed, retry using GPIO bit-banging\n");
2472c349dbc7Sjsg 		intel_gmbus_force_bit(i2c, true);
2473*f005ef32Sjsg 		drm_edid = drm_edid_read_ddc(connector, i2c);
2474c349dbc7Sjsg 		intel_gmbus_force_bit(i2c, false);
2475c349dbc7Sjsg 	}
2476c349dbc7Sjsg 
2477*f005ef32Sjsg 	/* Below we depend on display info having been updated */
2478*f005ef32Sjsg 	drm_edid_connector_update(connector, drm_edid);
2479c349dbc7Sjsg 
2480*f005ef32Sjsg 	to_intel_connector(connector)->detect_edid = drm_edid;
2481c349dbc7Sjsg 
2482*f005ef32Sjsg 	/* FIXME: Get rid of drm_edid_raw() */
2483*f005ef32Sjsg 	edid = drm_edid_raw(drm_edid);
2484c349dbc7Sjsg 	if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) {
2485*f005ef32Sjsg 		intel_hdmi_dp_dual_mode_detect(connector);
2486c349dbc7Sjsg 
2487c349dbc7Sjsg 		connected = true;
2488c349dbc7Sjsg 	}
2489c349dbc7Sjsg 
2490*f005ef32Sjsg 	intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS, wakeref);
2491*f005ef32Sjsg 
2492c349dbc7Sjsg 	cec_notifier_set_phys_addr_from_edid(intel_hdmi->cec_notifier, edid);
2493c349dbc7Sjsg 
2494c349dbc7Sjsg 	return connected;
2495c349dbc7Sjsg }
2496c349dbc7Sjsg 
2497c349dbc7Sjsg static enum drm_connector_status
intel_hdmi_detect(struct drm_connector * connector,bool force)2498c349dbc7Sjsg intel_hdmi_detect(struct drm_connector *connector, bool force)
2499c349dbc7Sjsg {
2500c349dbc7Sjsg 	enum drm_connector_status status = connector_status_disconnected;
2501c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(connector->dev);
2502c349dbc7Sjsg 	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(to_intel_connector(connector));
2503c349dbc7Sjsg 	struct intel_encoder *encoder = &hdmi_to_dig_port(intel_hdmi)->base;
2504c349dbc7Sjsg 	intel_wakeref_t wakeref;
2505c349dbc7Sjsg 
2506ad8b1aafSjsg 	drm_dbg_kms(&dev_priv->drm, "[CONNECTOR:%d:%s]\n",
2507c349dbc7Sjsg 		    connector->base.id, connector->name);
2508c349dbc7Sjsg 
2509ad8b1aafSjsg 	if (!INTEL_DISPLAY_ENABLED(dev_priv))
2510ad8b1aafSjsg 		return connector_status_disconnected;
2511ad8b1aafSjsg 
2512c349dbc7Sjsg 	wakeref = intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
2513c349dbc7Sjsg 
25145ca02815Sjsg 	if (DISPLAY_VER(dev_priv) >= 11 &&
2515c349dbc7Sjsg 	    !intel_digital_port_connected(encoder))
2516c349dbc7Sjsg 		goto out;
2517c349dbc7Sjsg 
2518c349dbc7Sjsg 	intel_hdmi_unset_edid(connector);
2519c349dbc7Sjsg 
2520c349dbc7Sjsg 	if (intel_hdmi_set_edid(connector))
2521c349dbc7Sjsg 		status = connector_status_connected;
2522c349dbc7Sjsg 
2523c349dbc7Sjsg out:
2524c349dbc7Sjsg 	intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS, wakeref);
2525c349dbc7Sjsg 
2526c349dbc7Sjsg 	if (status != connector_status_connected)
2527c349dbc7Sjsg 		cec_notifier_phys_addr_invalidate(intel_hdmi->cec_notifier);
2528c349dbc7Sjsg 
2529c349dbc7Sjsg 	/*
2530c349dbc7Sjsg 	 * Make sure the refs for power wells enabled during detect are
2531c349dbc7Sjsg 	 * dropped to avoid a new detect cycle triggered by HPD polling.
2532c349dbc7Sjsg 	 */
2533c349dbc7Sjsg 	intel_display_power_flush_work(dev_priv);
2534c349dbc7Sjsg 
2535c349dbc7Sjsg 	return status;
2536c349dbc7Sjsg }
2537c349dbc7Sjsg 
2538c349dbc7Sjsg static void
intel_hdmi_force(struct drm_connector * connector)2539c349dbc7Sjsg intel_hdmi_force(struct drm_connector *connector)
2540c349dbc7Sjsg {
2541ad8b1aafSjsg 	struct drm_i915_private *i915 = to_i915(connector->dev);
2542ad8b1aafSjsg 
2543ad8b1aafSjsg 	drm_dbg_kms(&i915->drm, "[CONNECTOR:%d:%s]\n",
2544c349dbc7Sjsg 		    connector->base.id, connector->name);
2545c349dbc7Sjsg 
2546c349dbc7Sjsg 	intel_hdmi_unset_edid(connector);
2547c349dbc7Sjsg 
2548c349dbc7Sjsg 	if (connector->status != connector_status_connected)
2549c349dbc7Sjsg 		return;
2550c349dbc7Sjsg 
2551c349dbc7Sjsg 	intel_hdmi_set_edid(connector);
2552c349dbc7Sjsg }
2553c349dbc7Sjsg 
intel_hdmi_get_modes(struct drm_connector * connector)2554c349dbc7Sjsg static int intel_hdmi_get_modes(struct drm_connector *connector)
2555c349dbc7Sjsg {
2556*f005ef32Sjsg 	/* drm_edid_connector_update() done in ->detect() or ->force() */
2557*f005ef32Sjsg 	return drm_edid_connector_add_modes(connector);
2558c349dbc7Sjsg }
2559c349dbc7Sjsg 
2560c349dbc7Sjsg static struct i2c_adapter *
intel_hdmi_get_i2c_adapter(struct drm_connector * connector)2561c349dbc7Sjsg intel_hdmi_get_i2c_adapter(struct drm_connector *connector)
2562c349dbc7Sjsg {
2563c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(connector->dev);
2564c349dbc7Sjsg 	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(to_intel_connector(connector));
2565c349dbc7Sjsg 
2566c349dbc7Sjsg 	return intel_gmbus_get_adapter(dev_priv, intel_hdmi->ddc_bus);
2567c349dbc7Sjsg }
2568c349dbc7Sjsg 
intel_hdmi_create_i2c_symlink(struct drm_connector * connector)2569c349dbc7Sjsg static void intel_hdmi_create_i2c_symlink(struct drm_connector *connector)
2570c349dbc7Sjsg {
2571c349dbc7Sjsg #ifdef __linux__
2572ad8b1aafSjsg 	struct drm_i915_private *i915 = to_i915(connector->dev);
2573c349dbc7Sjsg 	struct i2c_adapter *adapter = intel_hdmi_get_i2c_adapter(connector);
2574c349dbc7Sjsg 	struct kobject *i2c_kobj = &adapter->dev.kobj;
2575c349dbc7Sjsg 	struct kobject *connector_kobj = &connector->kdev->kobj;
2576c349dbc7Sjsg 	int ret;
2577c349dbc7Sjsg 
2578c349dbc7Sjsg 	ret = sysfs_create_link(connector_kobj, i2c_kobj, i2c_kobj->name);
2579c349dbc7Sjsg 	if (ret)
2580ad8b1aafSjsg 		drm_err(&i915->drm, "Failed to create i2c symlink (%d)\n", ret);
2581c349dbc7Sjsg #endif
2582c349dbc7Sjsg }
2583c349dbc7Sjsg 
intel_hdmi_remove_i2c_symlink(struct drm_connector * connector)2584c349dbc7Sjsg static void intel_hdmi_remove_i2c_symlink(struct drm_connector *connector)
2585c349dbc7Sjsg {
2586c349dbc7Sjsg #ifdef __linux__
2587c349dbc7Sjsg 	struct i2c_adapter *adapter = intel_hdmi_get_i2c_adapter(connector);
2588c349dbc7Sjsg 	struct kobject *i2c_kobj = &adapter->dev.kobj;
2589c349dbc7Sjsg 	struct kobject *connector_kobj = &connector->kdev->kobj;
2590c349dbc7Sjsg 
2591c349dbc7Sjsg 	sysfs_remove_link(connector_kobj, i2c_kobj->name);
2592c349dbc7Sjsg #endif
2593c349dbc7Sjsg }
2594c349dbc7Sjsg 
2595c349dbc7Sjsg static int
intel_hdmi_connector_register(struct drm_connector * connector)2596c349dbc7Sjsg intel_hdmi_connector_register(struct drm_connector *connector)
2597c349dbc7Sjsg {
2598c349dbc7Sjsg 	int ret;
2599c349dbc7Sjsg 
2600c349dbc7Sjsg 	ret = intel_connector_register(connector);
2601c349dbc7Sjsg 	if (ret)
2602c349dbc7Sjsg 		return ret;
2603c349dbc7Sjsg 
2604c349dbc7Sjsg 	intel_hdmi_create_i2c_symlink(connector);
2605c349dbc7Sjsg 
2606c349dbc7Sjsg 	return ret;
2607c349dbc7Sjsg }
2608c349dbc7Sjsg 
intel_hdmi_connector_unregister(struct drm_connector * connector)2609d8b0789bSjsg static void intel_hdmi_connector_unregister(struct drm_connector *connector)
2610c349dbc7Sjsg {
2611c349dbc7Sjsg 	struct cec_notifier *n = intel_attached_hdmi(to_intel_connector(connector))->cec_notifier;
2612c349dbc7Sjsg 
2613c349dbc7Sjsg 	cec_notifier_conn_unregister(n);
2614c349dbc7Sjsg 
2615c349dbc7Sjsg 	intel_hdmi_remove_i2c_symlink(connector);
2616c349dbc7Sjsg 	intel_connector_unregister(connector);
2617c349dbc7Sjsg }
2618c349dbc7Sjsg 
2619c349dbc7Sjsg static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
2620c349dbc7Sjsg 	.detect = intel_hdmi_detect,
2621c349dbc7Sjsg 	.force = intel_hdmi_force,
2622c349dbc7Sjsg 	.fill_modes = drm_helper_probe_single_connector_modes,
2623c349dbc7Sjsg 	.atomic_get_property = intel_digital_connector_atomic_get_property,
2624c349dbc7Sjsg 	.atomic_set_property = intel_digital_connector_atomic_set_property,
2625c349dbc7Sjsg 	.late_register = intel_hdmi_connector_register,
2626c349dbc7Sjsg 	.early_unregister = intel_hdmi_connector_unregister,
2627d8b0789bSjsg 	.destroy = intel_connector_destroy,
2628c349dbc7Sjsg 	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
2629c349dbc7Sjsg 	.atomic_duplicate_state = intel_digital_connector_duplicate_state,
2630c349dbc7Sjsg };
2631c349dbc7Sjsg 
intel_hdmi_connector_atomic_check(struct drm_connector * connector,struct drm_atomic_state * state)2632*f005ef32Sjsg static int intel_hdmi_connector_atomic_check(struct drm_connector *connector,
2633*f005ef32Sjsg 					     struct drm_atomic_state *state)
2634*f005ef32Sjsg {
2635*f005ef32Sjsg 	struct drm_i915_private *i915 = to_i915(state->dev);
2636*f005ef32Sjsg 
2637*f005ef32Sjsg 	if (HAS_DDI(i915))
2638*f005ef32Sjsg 		return intel_digital_connector_atomic_check(connector, state);
2639*f005ef32Sjsg 	else
2640*f005ef32Sjsg 		return g4x_hdmi_connector_atomic_check(connector, state);
2641*f005ef32Sjsg }
2642*f005ef32Sjsg 
2643c349dbc7Sjsg static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
2644c349dbc7Sjsg 	.get_modes = intel_hdmi_get_modes,
2645c349dbc7Sjsg 	.mode_valid = intel_hdmi_mode_valid,
2646*f005ef32Sjsg 	.atomic_check = intel_hdmi_connector_atomic_check,
2647c349dbc7Sjsg };
2648c349dbc7Sjsg 
2649c349dbc7Sjsg static void
intel_hdmi_add_properties(struct intel_hdmi * intel_hdmi,struct drm_connector * connector)2650c349dbc7Sjsg intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
2651c349dbc7Sjsg {
2652c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(connector->dev);
2653c349dbc7Sjsg 
2654c349dbc7Sjsg 	intel_attach_force_audio_property(connector);
2655c349dbc7Sjsg 	intel_attach_broadcast_rgb_property(connector);
2656c349dbc7Sjsg 	intel_attach_aspect_ratio_property(connector);
2657c349dbc7Sjsg 
26585ca02815Sjsg 	intel_attach_hdmi_colorspace_property(connector);
2659c349dbc7Sjsg 	drm_connector_attach_content_type_property(connector);
2660c349dbc7Sjsg 
26615ca02815Sjsg 	if (DISPLAY_VER(dev_priv) >= 10)
26625ca02815Sjsg 		drm_connector_attach_hdr_output_metadata_property(connector);
2663c349dbc7Sjsg 
2664c349dbc7Sjsg 	if (!HAS_GMCH(dev_priv))
2665c349dbc7Sjsg 		drm_connector_attach_max_bpc_property(connector, 8, 12);
2666c349dbc7Sjsg }
2667c349dbc7Sjsg 
2668c349dbc7Sjsg /*
2669c349dbc7Sjsg  * intel_hdmi_handle_sink_scrambling: handle sink scrambling/clock ratio setup
2670c349dbc7Sjsg  * @encoder: intel_encoder
2671c349dbc7Sjsg  * @connector: drm_connector
2672c349dbc7Sjsg  * @high_tmds_clock_ratio = bool to indicate if the function needs to set
2673c349dbc7Sjsg  *  or reset the high tmds clock ratio for scrambling
2674c349dbc7Sjsg  * @scrambling: bool to Indicate if the function needs to set or reset
2675c349dbc7Sjsg  *  sink scrambling
2676c349dbc7Sjsg  *
2677c349dbc7Sjsg  * This function handles scrambling on HDMI 2.0 capable sinks.
2678c349dbc7Sjsg  * If required clock rate is > 340 Mhz && scrambling is supported by sink
2679c349dbc7Sjsg  * it enables scrambling. This should be called before enabling the HDMI
2680c349dbc7Sjsg  * 2.0 port, as the sink can choose to disable the scrambling if it doesn't
2681c349dbc7Sjsg  * detect a scrambled clock within 100 ms.
2682c349dbc7Sjsg  *
2683c349dbc7Sjsg  * Returns:
2684c349dbc7Sjsg  * True on success, false on failure.
2685c349dbc7Sjsg  */
intel_hdmi_handle_sink_scrambling(struct intel_encoder * encoder,struct drm_connector * connector,bool high_tmds_clock_ratio,bool scrambling)2686c349dbc7Sjsg bool intel_hdmi_handle_sink_scrambling(struct intel_encoder *encoder,
2687c349dbc7Sjsg 				       struct drm_connector *connector,
2688c349dbc7Sjsg 				       bool high_tmds_clock_ratio,
2689c349dbc7Sjsg 				       bool scrambling)
2690c349dbc7Sjsg {
2691c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2692c349dbc7Sjsg 	struct drm_scrambling *sink_scrambling =
2693c349dbc7Sjsg 		&connector->display_info.hdmi.scdc.scrambling;
2694c349dbc7Sjsg 
2695c349dbc7Sjsg 	if (!sink_scrambling->supported)
2696c349dbc7Sjsg 		return true;
2697c349dbc7Sjsg 
2698ad8b1aafSjsg 	drm_dbg_kms(&dev_priv->drm,
2699ad8b1aafSjsg 		    "[CONNECTOR:%d:%s] scrambling=%s, TMDS bit clock ratio=1/%d\n",
2700c349dbc7Sjsg 		    connector->base.id, connector->name,
27011bb76ff1Sjsg 		    str_yes_no(scrambling), high_tmds_clock_ratio ? 40 : 10);
2702c349dbc7Sjsg 
2703c349dbc7Sjsg 	/* Set TMDS bit clock ratio to 1/40 or 1/10, and enable/disable scrambling */
2704*f005ef32Sjsg 	return drm_scdc_set_high_tmds_clock_ratio(connector, high_tmds_clock_ratio) &&
2705*f005ef32Sjsg 		drm_scdc_set_scrambling(connector, scrambling);
2706c349dbc7Sjsg }
2707c349dbc7Sjsg 
chv_port_to_ddc_pin(struct drm_i915_private * dev_priv,enum port port)2708c349dbc7Sjsg static u8 chv_port_to_ddc_pin(struct drm_i915_private *dev_priv, enum port port)
2709c349dbc7Sjsg {
2710c349dbc7Sjsg 	u8 ddc_pin;
2711c349dbc7Sjsg 
2712c349dbc7Sjsg 	switch (port) {
2713c349dbc7Sjsg 	case PORT_B:
2714c349dbc7Sjsg 		ddc_pin = GMBUS_PIN_DPB;
2715c349dbc7Sjsg 		break;
2716c349dbc7Sjsg 	case PORT_C:
2717c349dbc7Sjsg 		ddc_pin = GMBUS_PIN_DPC;
2718c349dbc7Sjsg 		break;
2719c349dbc7Sjsg 	case PORT_D:
2720c349dbc7Sjsg 		ddc_pin = GMBUS_PIN_DPD_CHV;
2721c349dbc7Sjsg 		break;
2722c349dbc7Sjsg 	default:
2723c349dbc7Sjsg 		MISSING_CASE(port);
2724c349dbc7Sjsg 		ddc_pin = GMBUS_PIN_DPB;
2725c349dbc7Sjsg 		break;
2726c349dbc7Sjsg 	}
2727c349dbc7Sjsg 	return ddc_pin;
2728c349dbc7Sjsg }
2729c349dbc7Sjsg 
bxt_port_to_ddc_pin(struct drm_i915_private * dev_priv,enum port port)2730c349dbc7Sjsg static u8 bxt_port_to_ddc_pin(struct drm_i915_private *dev_priv, enum port port)
2731c349dbc7Sjsg {
2732c349dbc7Sjsg 	u8 ddc_pin;
2733c349dbc7Sjsg 
2734c349dbc7Sjsg 	switch (port) {
2735c349dbc7Sjsg 	case PORT_B:
2736c349dbc7Sjsg 		ddc_pin = GMBUS_PIN_1_BXT;
2737c349dbc7Sjsg 		break;
2738c349dbc7Sjsg 	case PORT_C:
2739c349dbc7Sjsg 		ddc_pin = GMBUS_PIN_2_BXT;
2740c349dbc7Sjsg 		break;
2741c349dbc7Sjsg 	default:
2742c349dbc7Sjsg 		MISSING_CASE(port);
2743c349dbc7Sjsg 		ddc_pin = GMBUS_PIN_1_BXT;
2744c349dbc7Sjsg 		break;
2745c349dbc7Sjsg 	}
2746c349dbc7Sjsg 	return ddc_pin;
2747c349dbc7Sjsg }
2748c349dbc7Sjsg 
cnp_port_to_ddc_pin(struct drm_i915_private * dev_priv,enum port port)2749c349dbc7Sjsg static u8 cnp_port_to_ddc_pin(struct drm_i915_private *dev_priv,
2750c349dbc7Sjsg 			      enum port port)
2751c349dbc7Sjsg {
2752c349dbc7Sjsg 	u8 ddc_pin;
2753c349dbc7Sjsg 
2754c349dbc7Sjsg 	switch (port) {
2755c349dbc7Sjsg 	case PORT_B:
2756c349dbc7Sjsg 		ddc_pin = GMBUS_PIN_1_BXT;
2757c349dbc7Sjsg 		break;
2758c349dbc7Sjsg 	case PORT_C:
2759c349dbc7Sjsg 		ddc_pin = GMBUS_PIN_2_BXT;
2760c349dbc7Sjsg 		break;
2761c349dbc7Sjsg 	case PORT_D:
2762c349dbc7Sjsg 		ddc_pin = GMBUS_PIN_4_CNP;
2763c349dbc7Sjsg 		break;
2764c349dbc7Sjsg 	case PORT_F:
2765c349dbc7Sjsg 		ddc_pin = GMBUS_PIN_3_BXT;
2766c349dbc7Sjsg 		break;
2767c349dbc7Sjsg 	default:
2768c349dbc7Sjsg 		MISSING_CASE(port);
2769c349dbc7Sjsg 		ddc_pin = GMBUS_PIN_1_BXT;
2770c349dbc7Sjsg 		break;
2771c349dbc7Sjsg 	}
2772c349dbc7Sjsg 	return ddc_pin;
2773c349dbc7Sjsg }
2774c349dbc7Sjsg 
icl_port_to_ddc_pin(struct drm_i915_private * dev_priv,enum port port)2775c349dbc7Sjsg static u8 icl_port_to_ddc_pin(struct drm_i915_private *dev_priv, enum port port)
2776c349dbc7Sjsg {
2777c349dbc7Sjsg 	enum phy phy = intel_port_to_phy(dev_priv, port);
2778c349dbc7Sjsg 
2779c349dbc7Sjsg 	if (intel_phy_is_combo(dev_priv, phy))
2780c349dbc7Sjsg 		return GMBUS_PIN_1_BXT + port;
2781c349dbc7Sjsg 	else if (intel_phy_is_tc(dev_priv, phy))
2782c349dbc7Sjsg 		return GMBUS_PIN_9_TC1_ICP + intel_port_to_tc(dev_priv, port);
2783c349dbc7Sjsg 
2784c349dbc7Sjsg 	drm_WARN(&dev_priv->drm, 1, "Unknown port:%c\n", port_name(port));
2785c349dbc7Sjsg 	return GMBUS_PIN_2_BXT;
2786c349dbc7Sjsg }
2787c349dbc7Sjsg 
mcc_port_to_ddc_pin(struct drm_i915_private * dev_priv,enum port port)2788c349dbc7Sjsg static u8 mcc_port_to_ddc_pin(struct drm_i915_private *dev_priv, enum port port)
2789c349dbc7Sjsg {
2790c349dbc7Sjsg 	enum phy phy = intel_port_to_phy(dev_priv, port);
2791c349dbc7Sjsg 	u8 ddc_pin;
2792c349dbc7Sjsg 
2793c349dbc7Sjsg 	switch (phy) {
2794c349dbc7Sjsg 	case PHY_A:
2795c349dbc7Sjsg 		ddc_pin = GMBUS_PIN_1_BXT;
2796c349dbc7Sjsg 		break;
2797c349dbc7Sjsg 	case PHY_B:
2798c349dbc7Sjsg 		ddc_pin = GMBUS_PIN_2_BXT;
2799c349dbc7Sjsg 		break;
2800c349dbc7Sjsg 	case PHY_C:
2801c349dbc7Sjsg 		ddc_pin = GMBUS_PIN_9_TC1_ICP;
2802c349dbc7Sjsg 		break;
2803c349dbc7Sjsg 	default:
2804c349dbc7Sjsg 		MISSING_CASE(phy);
2805c349dbc7Sjsg 		ddc_pin = GMBUS_PIN_1_BXT;
2806c349dbc7Sjsg 		break;
2807c349dbc7Sjsg 	}
2808c349dbc7Sjsg 	return ddc_pin;
2809c349dbc7Sjsg }
2810c349dbc7Sjsg 
rkl_port_to_ddc_pin(struct drm_i915_private * dev_priv,enum port port)2811ad8b1aafSjsg static u8 rkl_port_to_ddc_pin(struct drm_i915_private *dev_priv, enum port port)
2812ad8b1aafSjsg {
2813ad8b1aafSjsg 	enum phy phy = intel_port_to_phy(dev_priv, port);
2814ad8b1aafSjsg 
2815ad8b1aafSjsg 	WARN_ON(port == PORT_C);
2816ad8b1aafSjsg 
2817ad8b1aafSjsg 	/*
2818ad8b1aafSjsg 	 * Pin mapping for RKL depends on which PCH is present.  With TGP, the
2819ad8b1aafSjsg 	 * final two outputs use type-c pins, even though they're actually
2820ad8b1aafSjsg 	 * combo outputs.  With CMP, the traditional DDI A-D pins are used for
2821ad8b1aafSjsg 	 * all outputs.
2822ad8b1aafSjsg 	 */
2823ad8b1aafSjsg 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_TGP && phy >= PHY_C)
2824ad8b1aafSjsg 		return GMBUS_PIN_9_TC1_ICP + phy - PHY_C;
2825ad8b1aafSjsg 
2826ad8b1aafSjsg 	return GMBUS_PIN_1_BXT + phy;
2827ad8b1aafSjsg }
2828ad8b1aafSjsg 
gen9bc_tgp_port_to_ddc_pin(struct drm_i915_private * i915,enum port port)28295ca02815Sjsg static u8 gen9bc_tgp_port_to_ddc_pin(struct drm_i915_private *i915, enum port port)
28305ca02815Sjsg {
28315ca02815Sjsg 	enum phy phy = intel_port_to_phy(i915, port);
28325ca02815Sjsg 
28335ca02815Sjsg 	drm_WARN_ON(&i915->drm, port == PORT_A);
28345ca02815Sjsg 
28355ca02815Sjsg 	/*
28365ca02815Sjsg 	 * Pin mapping for GEN9 BC depends on which PCH is present.  With TGP,
28375ca02815Sjsg 	 * final two outputs use type-c pins, even though they're actually
28385ca02815Sjsg 	 * combo outputs.  With CMP, the traditional DDI A-D pins are used for
28395ca02815Sjsg 	 * all outputs.
28405ca02815Sjsg 	 */
28415ca02815Sjsg 	if (INTEL_PCH_TYPE(i915) >= PCH_TGP && phy >= PHY_C)
28425ca02815Sjsg 		return GMBUS_PIN_9_TC1_ICP + phy - PHY_C;
28435ca02815Sjsg 
28445ca02815Sjsg 	return GMBUS_PIN_1_BXT + phy;
28455ca02815Sjsg }
28465ca02815Sjsg 
dg1_port_to_ddc_pin(struct drm_i915_private * dev_priv,enum port port)28475ca02815Sjsg static u8 dg1_port_to_ddc_pin(struct drm_i915_private *dev_priv, enum port port)
28485ca02815Sjsg {
28495ca02815Sjsg 	return intel_port_to_phy(dev_priv, port) + 1;
28505ca02815Sjsg }
28515ca02815Sjsg 
adls_port_to_ddc_pin(struct drm_i915_private * dev_priv,enum port port)28525ca02815Sjsg static u8 adls_port_to_ddc_pin(struct drm_i915_private *dev_priv, enum port port)
28535ca02815Sjsg {
28545ca02815Sjsg 	enum phy phy = intel_port_to_phy(dev_priv, port);
28555ca02815Sjsg 
28565ca02815Sjsg 	WARN_ON(port == PORT_B || port == PORT_C);
28575ca02815Sjsg 
28585ca02815Sjsg 	/*
28595ca02815Sjsg 	 * Pin mapping for ADL-S requires TC pins for all combo phy outputs
28605ca02815Sjsg 	 * except first combo output.
28615ca02815Sjsg 	 */
28625ca02815Sjsg 	if (phy == PHY_A)
28635ca02815Sjsg 		return GMBUS_PIN_1_BXT;
28645ca02815Sjsg 
28655ca02815Sjsg 	return GMBUS_PIN_9_TC1_ICP + phy - PHY_B;
28665ca02815Sjsg }
28675ca02815Sjsg 
g4x_port_to_ddc_pin(struct drm_i915_private * dev_priv,enum port port)2868c349dbc7Sjsg static u8 g4x_port_to_ddc_pin(struct drm_i915_private *dev_priv,
2869c349dbc7Sjsg 			      enum port port)
2870c349dbc7Sjsg {
2871c349dbc7Sjsg 	u8 ddc_pin;
2872c349dbc7Sjsg 
2873c349dbc7Sjsg 	switch (port) {
2874c349dbc7Sjsg 	case PORT_B:
2875c349dbc7Sjsg 		ddc_pin = GMBUS_PIN_DPB;
2876c349dbc7Sjsg 		break;
2877c349dbc7Sjsg 	case PORT_C:
2878c349dbc7Sjsg 		ddc_pin = GMBUS_PIN_DPC;
2879c349dbc7Sjsg 		break;
2880c349dbc7Sjsg 	case PORT_D:
2881c349dbc7Sjsg 		ddc_pin = GMBUS_PIN_DPD;
2882c349dbc7Sjsg 		break;
2883c349dbc7Sjsg 	default:
2884c349dbc7Sjsg 		MISSING_CASE(port);
2885c349dbc7Sjsg 		ddc_pin = GMBUS_PIN_DPB;
2886c349dbc7Sjsg 		break;
2887c349dbc7Sjsg 	}
2888c349dbc7Sjsg 	return ddc_pin;
2889c349dbc7Sjsg }
2890c349dbc7Sjsg 
intel_hdmi_default_ddc_pin(struct intel_encoder * encoder)2891*f005ef32Sjsg static u8 intel_hdmi_default_ddc_pin(struct intel_encoder *encoder)
2892c349dbc7Sjsg {
2893c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2894c349dbc7Sjsg 	enum port port = encoder->port;
2895c349dbc7Sjsg 	u8 ddc_pin;
2896c349dbc7Sjsg 
28975ca02815Sjsg 	if (IS_ALDERLAKE_S(dev_priv))
28985ca02815Sjsg 		ddc_pin = adls_port_to_ddc_pin(dev_priv, port);
28995ca02815Sjsg 	else if (INTEL_PCH_TYPE(dev_priv) >= PCH_DG1)
29005ca02815Sjsg 		ddc_pin = dg1_port_to_ddc_pin(dev_priv, port);
29015ca02815Sjsg 	else if (IS_ROCKETLAKE(dev_priv))
2902ad8b1aafSjsg 		ddc_pin = rkl_port_to_ddc_pin(dev_priv, port);
29035ca02815Sjsg 	else if (DISPLAY_VER(dev_priv) == 9 && HAS_PCH_TGP(dev_priv))
29045ca02815Sjsg 		ddc_pin = gen9bc_tgp_port_to_ddc_pin(dev_priv, port);
2905*f005ef32Sjsg 	else if ((IS_JASPERLAKE(dev_priv) || IS_ELKHARTLAKE(dev_priv)) &&
2906*f005ef32Sjsg 		 HAS_PCH_TGP(dev_priv))
2907c349dbc7Sjsg 		ddc_pin = mcc_port_to_ddc_pin(dev_priv, port);
2908c349dbc7Sjsg 	else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
2909c349dbc7Sjsg 		ddc_pin = icl_port_to_ddc_pin(dev_priv, port);
2910c349dbc7Sjsg 	else if (HAS_PCH_CNP(dev_priv))
2911c349dbc7Sjsg 		ddc_pin = cnp_port_to_ddc_pin(dev_priv, port);
29125ca02815Sjsg 	else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
2913c349dbc7Sjsg 		ddc_pin = bxt_port_to_ddc_pin(dev_priv, port);
2914c349dbc7Sjsg 	else if (IS_CHERRYVIEW(dev_priv))
2915c349dbc7Sjsg 		ddc_pin = chv_port_to_ddc_pin(dev_priv, port);
2916c349dbc7Sjsg 	else
2917c349dbc7Sjsg 		ddc_pin = g4x_port_to_ddc_pin(dev_priv, port);
2918c349dbc7Sjsg 
2919*f005ef32Sjsg 	return ddc_pin;
2920*f005ef32Sjsg }
2921*f005ef32Sjsg 
2922*f005ef32Sjsg static struct intel_encoder *
get_encoder_by_ddc_pin(struct intel_encoder * encoder,u8 ddc_pin)2923*f005ef32Sjsg get_encoder_by_ddc_pin(struct intel_encoder *encoder, u8 ddc_pin)
2924*f005ef32Sjsg {
2925*f005ef32Sjsg 	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
2926*f005ef32Sjsg 	struct intel_encoder *other;
2927*f005ef32Sjsg 
2928*f005ef32Sjsg 	for_each_intel_encoder(&i915->drm, other) {
2929*f005ef32Sjsg 		if (other == encoder)
2930*f005ef32Sjsg 			continue;
2931*f005ef32Sjsg 
2932*f005ef32Sjsg 		if (!intel_encoder_is_dig_port(other))
2933*f005ef32Sjsg 			continue;
2934*f005ef32Sjsg 
2935*f005ef32Sjsg 		if (enc_to_dig_port(other)->hdmi.ddc_bus == ddc_pin)
2936*f005ef32Sjsg 			return other;
2937*f005ef32Sjsg 	}
2938*f005ef32Sjsg 
2939*f005ef32Sjsg 	return NULL;
2940*f005ef32Sjsg }
2941*f005ef32Sjsg 
intel_hdmi_ddc_pin(struct intel_encoder * encoder)2942*f005ef32Sjsg static u8 intel_hdmi_ddc_pin(struct intel_encoder *encoder)
2943*f005ef32Sjsg {
2944*f005ef32Sjsg 	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
2945*f005ef32Sjsg 	struct intel_encoder *other;
2946*f005ef32Sjsg 	const char *source;
2947*f005ef32Sjsg 	u8 ddc_pin;
2948*f005ef32Sjsg 
2949*f005ef32Sjsg 	ddc_pin = intel_bios_hdmi_ddc_pin(encoder->devdata);
2950*f005ef32Sjsg 	source = "VBT";
2951*f005ef32Sjsg 
2952*f005ef32Sjsg 	if (!ddc_pin) {
2953*f005ef32Sjsg 		ddc_pin = intel_hdmi_default_ddc_pin(encoder);
2954*f005ef32Sjsg 		source = "platform default";
2955*f005ef32Sjsg 	}
2956*f005ef32Sjsg 
2957*f005ef32Sjsg 	if (!intel_gmbus_is_valid_pin(i915, ddc_pin)) {
2958*f005ef32Sjsg 		drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] Invalid DDC pin %d\n",
2959*f005ef32Sjsg 			    encoder->base.base.id, encoder->base.name, ddc_pin);
2960*f005ef32Sjsg 		return 0;
2961*f005ef32Sjsg 	}
2962*f005ef32Sjsg 
2963*f005ef32Sjsg 	other = get_encoder_by_ddc_pin(encoder, ddc_pin);
2964*f005ef32Sjsg 	if (other) {
2965*f005ef32Sjsg 		drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] DDC pin %d already claimed by [ENCODER:%d:%s]\n",
2966*f005ef32Sjsg 			    encoder->base.base.id, encoder->base.name, ddc_pin,
2967*f005ef32Sjsg 			    other->base.base.id, other->base.name);
2968*f005ef32Sjsg 		return 0;
2969*f005ef32Sjsg 	}
2970*f005ef32Sjsg 
2971*f005ef32Sjsg 	drm_dbg_kms(&i915->drm,
2972*f005ef32Sjsg 		    "[ENCODER:%d:%s] Using DDC pin 0x%x (%s)\n",
2973*f005ef32Sjsg 		    encoder->base.base.id, encoder->base.name,
2974*f005ef32Sjsg 		    ddc_pin, source);
2975c349dbc7Sjsg 
2976c349dbc7Sjsg 	return ddc_pin;
2977c349dbc7Sjsg }
2978c349dbc7Sjsg 
intel_infoframe_init(struct intel_digital_port * dig_port)2979ad8b1aafSjsg void intel_infoframe_init(struct intel_digital_port *dig_port)
2980c349dbc7Sjsg {
2981c349dbc7Sjsg 	struct drm_i915_private *dev_priv =
2982ad8b1aafSjsg 		to_i915(dig_port->base.base.dev);
2983c349dbc7Sjsg 
2984c349dbc7Sjsg 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2985ad8b1aafSjsg 		dig_port->write_infoframe = vlv_write_infoframe;
2986ad8b1aafSjsg 		dig_port->read_infoframe = vlv_read_infoframe;
2987ad8b1aafSjsg 		dig_port->set_infoframes = vlv_set_infoframes;
2988ad8b1aafSjsg 		dig_port->infoframes_enabled = vlv_infoframes_enabled;
2989c349dbc7Sjsg 	} else if (IS_G4X(dev_priv)) {
2990ad8b1aafSjsg 		dig_port->write_infoframe = g4x_write_infoframe;
2991ad8b1aafSjsg 		dig_port->read_infoframe = g4x_read_infoframe;
2992ad8b1aafSjsg 		dig_port->set_infoframes = g4x_set_infoframes;
2993ad8b1aafSjsg 		dig_port->infoframes_enabled = g4x_infoframes_enabled;
2994c349dbc7Sjsg 	} else if (HAS_DDI(dev_priv)) {
2995*f005ef32Sjsg 		if (intel_bios_encoder_is_lspcon(dig_port->base.devdata)) {
2996ad8b1aafSjsg 			dig_port->write_infoframe = lspcon_write_infoframe;
2997ad8b1aafSjsg 			dig_port->read_infoframe = lspcon_read_infoframe;
2998ad8b1aafSjsg 			dig_port->set_infoframes = lspcon_set_infoframes;
2999ad8b1aafSjsg 			dig_port->infoframes_enabled = lspcon_infoframes_enabled;
3000c349dbc7Sjsg 		} else {
3001ad8b1aafSjsg 			dig_port->write_infoframe = hsw_write_infoframe;
3002ad8b1aafSjsg 			dig_port->read_infoframe = hsw_read_infoframe;
3003ad8b1aafSjsg 			dig_port->set_infoframes = hsw_set_infoframes;
3004ad8b1aafSjsg 			dig_port->infoframes_enabled = hsw_infoframes_enabled;
3005c349dbc7Sjsg 		}
3006c349dbc7Sjsg 	} else if (HAS_PCH_IBX(dev_priv)) {
3007ad8b1aafSjsg 		dig_port->write_infoframe = ibx_write_infoframe;
3008ad8b1aafSjsg 		dig_port->read_infoframe = ibx_read_infoframe;
3009ad8b1aafSjsg 		dig_port->set_infoframes = ibx_set_infoframes;
3010ad8b1aafSjsg 		dig_port->infoframes_enabled = ibx_infoframes_enabled;
3011c349dbc7Sjsg 	} else {
3012ad8b1aafSjsg 		dig_port->write_infoframe = cpt_write_infoframe;
3013ad8b1aafSjsg 		dig_port->read_infoframe = cpt_read_infoframe;
3014ad8b1aafSjsg 		dig_port->set_infoframes = cpt_set_infoframes;
3015ad8b1aafSjsg 		dig_port->infoframes_enabled = cpt_infoframes_enabled;
3016c349dbc7Sjsg 	}
3017c349dbc7Sjsg }
3018c349dbc7Sjsg 
intel_hdmi_init_connector(struct intel_digital_port * dig_port,struct intel_connector * intel_connector)3019ad8b1aafSjsg void intel_hdmi_init_connector(struct intel_digital_port *dig_port,
3020c349dbc7Sjsg 			       struct intel_connector *intel_connector)
3021c349dbc7Sjsg {
3022c349dbc7Sjsg 	struct drm_connector *connector = &intel_connector->base;
3023ad8b1aafSjsg 	struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
3024ad8b1aafSjsg 	struct intel_encoder *intel_encoder = &dig_port->base;
3025c349dbc7Sjsg 	struct drm_device *dev = intel_encoder->base.dev;
3026c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(dev);
3027c349dbc7Sjsg 	struct i2c_adapter *ddc;
3028c349dbc7Sjsg 	enum port port = intel_encoder->port;
3029c349dbc7Sjsg 	struct cec_connector_info conn_info;
3030c349dbc7Sjsg 
3031ad8b1aafSjsg 	drm_dbg_kms(&dev_priv->drm,
3032ad8b1aafSjsg 		    "Adding HDMI connector on [ENCODER:%d:%s]\n",
3033c349dbc7Sjsg 		    intel_encoder->base.base.id, intel_encoder->base.name);
3034c349dbc7Sjsg 
30355ca02815Sjsg 	if (DISPLAY_VER(dev_priv) < 12 && drm_WARN_ON(dev, port == PORT_A))
3036c349dbc7Sjsg 		return;
3037c349dbc7Sjsg 
3038ad8b1aafSjsg 	if (drm_WARN(dev, dig_port->max_lanes < 4,
3039c349dbc7Sjsg 		     "Not enough lanes (%d) for HDMI on [ENCODER:%d:%s]\n",
3040ad8b1aafSjsg 		     dig_port->max_lanes, intel_encoder->base.base.id,
3041c349dbc7Sjsg 		     intel_encoder->base.name))
3042c349dbc7Sjsg 		return;
3043c349dbc7Sjsg 
3044c349dbc7Sjsg 	intel_hdmi->ddc_bus = intel_hdmi_ddc_pin(intel_encoder);
3045*f005ef32Sjsg 	if (!intel_hdmi->ddc_bus)
3046*f005ef32Sjsg 		return;
3047*f005ef32Sjsg 
3048c349dbc7Sjsg 	ddc = intel_gmbus_get_adapter(dev_priv, intel_hdmi->ddc_bus);
3049c349dbc7Sjsg 
3050c349dbc7Sjsg 	drm_connector_init_with_ddc(dev, connector,
3051c349dbc7Sjsg 				    &intel_hdmi_connector_funcs,
3052c349dbc7Sjsg 				    DRM_MODE_CONNECTOR_HDMIA,
3053c349dbc7Sjsg 				    ddc);
3054c349dbc7Sjsg 	drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
3055c349dbc7Sjsg 
3056*f005ef32Sjsg 	if (DISPLAY_VER(dev_priv) < 12)
3057*f005ef32Sjsg 		connector->interlace_allowed = true;
3058*f005ef32Sjsg 
3059*f005ef32Sjsg 	connector->stereo_allowed = true;
3060c349dbc7Sjsg 
30615ca02815Sjsg 	if (DISPLAY_VER(dev_priv) >= 10)
3062c349dbc7Sjsg 		connector->ycbcr_420_allowed = true;
3063c349dbc7Sjsg 
3064c349dbc7Sjsg 	intel_connector->polled = DRM_CONNECTOR_POLL_HPD;
3065c349dbc7Sjsg 
3066c349dbc7Sjsg 	if (HAS_DDI(dev_priv))
3067c349dbc7Sjsg 		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
3068c349dbc7Sjsg 	else
3069c349dbc7Sjsg 		intel_connector->get_hw_state = intel_connector_get_hw_state;
3070c349dbc7Sjsg 
3071c349dbc7Sjsg 	intel_hdmi_add_properties(intel_hdmi, connector);
3072c349dbc7Sjsg 
3073c349dbc7Sjsg 	intel_connector_attach_encoder(intel_connector, intel_encoder);
3074c349dbc7Sjsg 	intel_hdmi->attached_connector = intel_connector;
3075c349dbc7Sjsg 
3076c349dbc7Sjsg 	if (is_hdcp_supported(dev_priv, port)) {
30775ca02815Sjsg 		int ret = intel_hdcp_init(intel_connector, dig_port,
3078c349dbc7Sjsg 					  &intel_hdmi_hdcp_shim);
3079c349dbc7Sjsg 		if (ret)
3080ad8b1aafSjsg 			drm_dbg_kms(&dev_priv->drm,
3081ad8b1aafSjsg 				    "HDCP init failed, skipping.\n");
3082c349dbc7Sjsg 	}
3083c349dbc7Sjsg 
3084c349dbc7Sjsg 	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
3085c349dbc7Sjsg 	 * 0xd.  Failure to do so will result in spurious interrupts being
3086c349dbc7Sjsg 	 * generated on the port when a cable is not attached.
3087c349dbc7Sjsg 	 */
3088c349dbc7Sjsg 	if (IS_G45(dev_priv)) {
3089c349dbc7Sjsg 		u32 temp = intel_de_read(dev_priv, PEG_BAND_GAP_DATA);
3090c349dbc7Sjsg 		intel_de_write(dev_priv, PEG_BAND_GAP_DATA,
3091c349dbc7Sjsg 		               (temp & ~0xf) | 0xd);
3092c349dbc7Sjsg 	}
3093c349dbc7Sjsg 
3094c349dbc7Sjsg 	cec_fill_conn_info_from_drm(&conn_info, connector);
3095c349dbc7Sjsg 
3096c349dbc7Sjsg 	intel_hdmi->cec_notifier =
3097c349dbc7Sjsg 		cec_notifier_conn_register(dev->dev, port_identifier(port),
3098c349dbc7Sjsg 					   &conn_info);
3099c349dbc7Sjsg 	if (!intel_hdmi->cec_notifier)
3100ad8b1aafSjsg 		drm_dbg_kms(&dev_priv->drm, "CEC notifier get failed\n");
3101c349dbc7Sjsg }
3102c349dbc7Sjsg 
31035ca02815Sjsg /*
31045ca02815Sjsg  * intel_hdmi_dsc_get_slice_height - get the dsc slice_height
31055ca02815Sjsg  * @vactive: Vactive of a display mode
31065ca02815Sjsg  *
31075ca02815Sjsg  * @return: appropriate dsc slice height for a given mode.
31085ca02815Sjsg  */
intel_hdmi_dsc_get_slice_height(int vactive)31095ca02815Sjsg int intel_hdmi_dsc_get_slice_height(int vactive)
3110c349dbc7Sjsg {
31115ca02815Sjsg 	int slice_height;
3112c349dbc7Sjsg 
3113c349dbc7Sjsg 	/*
31145ca02815Sjsg 	 * Slice Height determination : HDMI2.1 Section 7.7.5.2
31155ca02815Sjsg 	 * Select smallest slice height >=96, that results in a valid PPS and
31165ca02815Sjsg 	 * requires minimum padding lines required for final slice.
31175ca02815Sjsg 	 *
31185ca02815Sjsg 	 * Assumption : Vactive is even.
3119c349dbc7Sjsg 	 */
31205ca02815Sjsg 	for (slice_height = 96; slice_height <= vactive; slice_height += 2)
31215ca02815Sjsg 		if (vactive % slice_height == 0)
31225ca02815Sjsg 			return slice_height;
3123c349dbc7Sjsg 
31245ca02815Sjsg 	return 0;
3125c349dbc7Sjsg }
3126c349dbc7Sjsg 
3127c349dbc7Sjsg /*
31285ca02815Sjsg  * intel_hdmi_dsc_get_num_slices - get no. of dsc slices based on dsc encoder
31295ca02815Sjsg  * and dsc decoder capabilities
31305ca02815Sjsg  *
31315ca02815Sjsg  * @crtc_state: intel crtc_state
31325ca02815Sjsg  * @src_max_slices: maximum slices supported by the DSC encoder
31335ca02815Sjsg  * @src_max_slice_width: maximum slice width supported by DSC encoder
31345ca02815Sjsg  * @hdmi_max_slices: maximum slices supported by sink DSC decoder
31355ca02815Sjsg  * @hdmi_throughput: maximum clock per slice (MHz) supported by HDMI sink
31365ca02815Sjsg  *
31375ca02815Sjsg  * @return: num of dsc slices that can be supported by the dsc encoder
31385ca02815Sjsg  * and decoder.
3139c349dbc7Sjsg  */
31405ca02815Sjsg int
intel_hdmi_dsc_get_num_slices(const struct intel_crtc_state * crtc_state,int src_max_slices,int src_max_slice_width,int hdmi_max_slices,int hdmi_throughput)31415ca02815Sjsg intel_hdmi_dsc_get_num_slices(const struct intel_crtc_state *crtc_state,
31425ca02815Sjsg 			      int src_max_slices, int src_max_slice_width,
31435ca02815Sjsg 			      int hdmi_max_slices, int hdmi_throughput)
31445ca02815Sjsg {
31455ca02815Sjsg /* Pixel rates in KPixels/sec */
31465ca02815Sjsg #define HDMI_DSC_PEAK_PIXEL_RATE		2720000
31475ca02815Sjsg /*
31485ca02815Sjsg  * Rates at which the source and sink are required to process pixels in each
31495ca02815Sjsg  * slice, can be two levels: either atleast 340000KHz or atleast 40000KHz.
31505ca02815Sjsg  */
31515ca02815Sjsg #define HDMI_DSC_MAX_ENC_THROUGHPUT_0		340000
31525ca02815Sjsg #define HDMI_DSC_MAX_ENC_THROUGHPUT_1		400000
3153c349dbc7Sjsg 
31545ca02815Sjsg /* Spec limits the slice width to 2720 pixels */
31555ca02815Sjsg #define MAX_HDMI_SLICE_WIDTH			2720
31565ca02815Sjsg 	int kslice_adjust;
31575ca02815Sjsg 	int adjusted_clk_khz;
31585ca02815Sjsg 	int min_slices;
31595ca02815Sjsg 	int target_slices;
31605ca02815Sjsg 	int max_throughput; /* max clock freq. in khz per slice */
31615ca02815Sjsg 	int max_slice_width;
31625ca02815Sjsg 	int slice_width;
31635ca02815Sjsg 	int pixel_clock = crtc_state->hw.adjusted_mode.crtc_clock;
3164c349dbc7Sjsg 
31655ca02815Sjsg 	if (!hdmi_throughput)
31665ca02815Sjsg 		return 0;
3167c349dbc7Sjsg 
31685ca02815Sjsg 	/*
31695ca02815Sjsg 	 * Slice Width determination : HDMI2.1 Section 7.7.5.1
31705ca02815Sjsg 	 * kslice_adjust factor for 4:2:0, and 4:2:2 formats is 0.5, where as
31715ca02815Sjsg 	 * for 4:4:4 is 1.0. Multiplying these factors by 10 and later
31725ca02815Sjsg 	 * dividing adjusted clock value by 10.
31735ca02815Sjsg 	 */
31745ca02815Sjsg 	if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR444 ||
31755ca02815Sjsg 	    crtc_state->output_format == INTEL_OUTPUT_FORMAT_RGB)
31765ca02815Sjsg 		kslice_adjust = 10;
31775ca02815Sjsg 	else
31785ca02815Sjsg 		kslice_adjust = 5;
31795ca02815Sjsg 
31805ca02815Sjsg 	/*
31815ca02815Sjsg 	 * As per spec, the rate at which the source and the sink process
31825ca02815Sjsg 	 * the pixels per slice are at two levels: atleast 340Mhz or 400Mhz.
31835ca02815Sjsg 	 * This depends upon the pixel clock rate and output formats
31845ca02815Sjsg 	 * (kslice adjust).
31855ca02815Sjsg 	 * If pixel clock * kslice adjust >= 2720MHz slices can be processed
31865ca02815Sjsg 	 * at max 340MHz, otherwise they can be processed at max 400MHz.
31875ca02815Sjsg 	 */
31885ca02815Sjsg 
31895ca02815Sjsg 	adjusted_clk_khz = DIV_ROUND_UP(kslice_adjust * pixel_clock, 10);
31905ca02815Sjsg 
31915ca02815Sjsg 	if (adjusted_clk_khz <= HDMI_DSC_PEAK_PIXEL_RATE)
31925ca02815Sjsg 		max_throughput = HDMI_DSC_MAX_ENC_THROUGHPUT_0;
31935ca02815Sjsg 	else
31945ca02815Sjsg 		max_throughput = HDMI_DSC_MAX_ENC_THROUGHPUT_1;
31955ca02815Sjsg 
31965ca02815Sjsg 	/*
31975ca02815Sjsg 	 * Taking into account the sink's capability for maximum
31985ca02815Sjsg 	 * clock per slice (in MHz) as read from HF-VSDB.
31995ca02815Sjsg 	 */
32005ca02815Sjsg 	max_throughput = min(max_throughput, hdmi_throughput * 1000);
32015ca02815Sjsg 
32025ca02815Sjsg 	min_slices = DIV_ROUND_UP(adjusted_clk_khz, max_throughput);
32035ca02815Sjsg 	max_slice_width = min(MAX_HDMI_SLICE_WIDTH, src_max_slice_width);
32045ca02815Sjsg 
32055ca02815Sjsg 	/*
32065ca02815Sjsg 	 * Keep on increasing the num of slices/line, starting from min_slices
32075ca02815Sjsg 	 * per line till we get such a number, for which the slice_width is
32085ca02815Sjsg 	 * just less than max_slice_width. The slices/line selected should be
32095ca02815Sjsg 	 * less than or equal to the max horizontal slices that the combination
32105ca02815Sjsg 	 * of PCON encoder and HDMI decoder can support.
32115ca02815Sjsg 	 */
32125ca02815Sjsg 	slice_width = max_slice_width;
32135ca02815Sjsg 
32145ca02815Sjsg 	do {
32155ca02815Sjsg 		if (min_slices <= 1 && src_max_slices >= 1 && hdmi_max_slices >= 1)
32165ca02815Sjsg 			target_slices = 1;
32175ca02815Sjsg 		else if (min_slices <= 2 && src_max_slices >= 2 && hdmi_max_slices >= 2)
32185ca02815Sjsg 			target_slices = 2;
32195ca02815Sjsg 		else if (min_slices <= 4 && src_max_slices >= 4 && hdmi_max_slices >= 4)
32205ca02815Sjsg 			target_slices = 4;
32215ca02815Sjsg 		else if (min_slices <= 8 && src_max_slices >= 8 && hdmi_max_slices >= 8)
32225ca02815Sjsg 			target_slices = 8;
32235ca02815Sjsg 		else if (min_slices <= 12 && src_max_slices >= 12 && hdmi_max_slices >= 12)
32245ca02815Sjsg 			target_slices = 12;
32255ca02815Sjsg 		else if (min_slices <= 16 && src_max_slices >= 16 && hdmi_max_slices >= 16)
32265ca02815Sjsg 			target_slices = 16;
32275ca02815Sjsg 		else
32285ca02815Sjsg 			return 0;
32295ca02815Sjsg 
32305ca02815Sjsg 		slice_width = DIV_ROUND_UP(crtc_state->hw.adjusted_mode.hdisplay, target_slices);
32315ca02815Sjsg 		if (slice_width >= max_slice_width)
32325ca02815Sjsg 			min_slices = target_slices + 1;
32335ca02815Sjsg 	} while (slice_width >= max_slice_width);
32345ca02815Sjsg 
32355ca02815Sjsg 	return target_slices;
32365ca02815Sjsg }
32375ca02815Sjsg 
32385ca02815Sjsg /*
32395ca02815Sjsg  * intel_hdmi_dsc_get_bpp - get the appropriate compressed bits_per_pixel based on
32405ca02815Sjsg  * source and sink capabilities.
32415ca02815Sjsg  *
32425ca02815Sjsg  * @src_fraction_bpp: fractional bpp supported by the source
32435ca02815Sjsg  * @slice_width: dsc slice width supported by the source and sink
32445ca02815Sjsg  * @num_slices: num of slices supported by the source and sink
32455ca02815Sjsg  * @output_format: video output format
32465ca02815Sjsg  * @hdmi_all_bpp: sink supports decoding of 1/16th bpp setting
32475ca02815Sjsg  * @hdmi_max_chunk_bytes: max bytes in a line of chunks supported by sink
32485ca02815Sjsg  *
32495ca02815Sjsg  * @return: compressed bits_per_pixel in step of 1/16 of bits_per_pixel
32505ca02815Sjsg  */
32515ca02815Sjsg int
intel_hdmi_dsc_get_bpp(int src_fractional_bpp,int slice_width,int num_slices,int output_format,bool hdmi_all_bpp,int hdmi_max_chunk_bytes)32525ca02815Sjsg intel_hdmi_dsc_get_bpp(int src_fractional_bpp, int slice_width, int num_slices,
32535ca02815Sjsg 		       int output_format, bool hdmi_all_bpp,
32545ca02815Sjsg 		       int hdmi_max_chunk_bytes)
32555ca02815Sjsg {
32565ca02815Sjsg 	int max_dsc_bpp, min_dsc_bpp;
32575ca02815Sjsg 	int target_bytes;
32585ca02815Sjsg 	bool bpp_found = false;
32595ca02815Sjsg 	int bpp_decrement_x16;
32605ca02815Sjsg 	int bpp_target;
32615ca02815Sjsg 	int bpp_target_x16;
32625ca02815Sjsg 
32635ca02815Sjsg 	/*
32645ca02815Sjsg 	 * Get min bpp and max bpp as per Table 7.23, in HDMI2.1 spec
32655ca02815Sjsg 	 * Start with the max bpp and keep on decrementing with
32665ca02815Sjsg 	 * fractional bpp, if supported by PCON DSC encoder
32675ca02815Sjsg 	 *
32685ca02815Sjsg 	 * for each bpp we check if no of bytes can be supported by HDMI sink
32695ca02815Sjsg 	 */
32705ca02815Sjsg 
32715ca02815Sjsg 	/* Assuming: bpc as 8*/
32725ca02815Sjsg 	if (output_format == INTEL_OUTPUT_FORMAT_YCBCR420) {
32735ca02815Sjsg 		min_dsc_bpp = 6;
32745ca02815Sjsg 		max_dsc_bpp = 3 * 4; /* 3*bpc/2 */
32755ca02815Sjsg 	} else if (output_format == INTEL_OUTPUT_FORMAT_YCBCR444 ||
32765ca02815Sjsg 		   output_format == INTEL_OUTPUT_FORMAT_RGB) {
32775ca02815Sjsg 		min_dsc_bpp = 8;
32785ca02815Sjsg 		max_dsc_bpp = 3 * 8; /* 3*bpc */
32795ca02815Sjsg 	} else {
32805ca02815Sjsg 		/* Assuming 4:2:2 encoding */
32815ca02815Sjsg 		min_dsc_bpp = 7;
32825ca02815Sjsg 		max_dsc_bpp = 2 * 8; /* 2*bpc */
32835ca02815Sjsg 	}
32845ca02815Sjsg 
32855ca02815Sjsg 	/*
32865ca02815Sjsg 	 * Taking into account if all dsc_all_bpp supported by HDMI2.1 sink
32875ca02815Sjsg 	 * Section 7.7.34 : Source shall not enable compressed Video
32885ca02815Sjsg 	 * Transport with bpp_target settings above 12 bpp unless
32895ca02815Sjsg 	 * DSC_all_bpp is set to 1.
32905ca02815Sjsg 	 */
32915ca02815Sjsg 	if (!hdmi_all_bpp)
32925ca02815Sjsg 		max_dsc_bpp = min(max_dsc_bpp, 12);
32935ca02815Sjsg 
32945ca02815Sjsg 	/*
32955ca02815Sjsg 	 * The Sink has a limit of compressed data in bytes for a scanline,
32965ca02815Sjsg 	 * as described in max_chunk_bytes field in HFVSDB block of edid.
32975ca02815Sjsg 	 * The no. of bytes depend on the target bits per pixel that the
32985ca02815Sjsg 	 * source configures. So we start with the max_bpp and calculate
32995ca02815Sjsg 	 * the target_chunk_bytes. We keep on decrementing the target_bpp,
33005ca02815Sjsg 	 * till we get the target_chunk_bytes just less than what the sink's
33015ca02815Sjsg 	 * max_chunk_bytes, or else till we reach the min_dsc_bpp.
33025ca02815Sjsg 	 *
33035ca02815Sjsg 	 * The decrement is according to the fractional support from PCON DSC
33045ca02815Sjsg 	 * encoder. For fractional BPP we use bpp_target as a multiple of 16.
33055ca02815Sjsg 	 *
33065ca02815Sjsg 	 * bpp_target_x16 = bpp_target * 16
33075ca02815Sjsg 	 * So we need to decrement by {1, 2, 4, 8, 16} for fractional bpps
33085ca02815Sjsg 	 * {1/16, 1/8, 1/4, 1/2, 1} respectively.
33095ca02815Sjsg 	 */
33105ca02815Sjsg 
33115ca02815Sjsg 	bpp_target = max_dsc_bpp;
33125ca02815Sjsg 
33135ca02815Sjsg 	/* src does not support fractional bpp implies decrement by 16 for bppx16 */
33145ca02815Sjsg 	if (!src_fractional_bpp)
33155ca02815Sjsg 		src_fractional_bpp = 1;
33165ca02815Sjsg 	bpp_decrement_x16 = DIV_ROUND_UP(16, src_fractional_bpp);
33175ca02815Sjsg 	bpp_target_x16 = (bpp_target * 16) - bpp_decrement_x16;
33185ca02815Sjsg 
33195ca02815Sjsg 	while (bpp_target_x16 > (min_dsc_bpp * 16)) {
33205ca02815Sjsg 		int bpp;
33215ca02815Sjsg 
33225ca02815Sjsg 		bpp = DIV_ROUND_UP(bpp_target_x16, 16);
33235ca02815Sjsg 		target_bytes = DIV_ROUND_UP((num_slices * slice_width * bpp), 8);
33245ca02815Sjsg 		if (target_bytes <= hdmi_max_chunk_bytes) {
33255ca02815Sjsg 			bpp_found = true;
33265ca02815Sjsg 			break;
33275ca02815Sjsg 		}
33285ca02815Sjsg 		bpp_target_x16 -= bpp_decrement_x16;
33295ca02815Sjsg 	}
33305ca02815Sjsg 	if (bpp_found)
33315ca02815Sjsg 		return bpp_target_x16;
33325ca02815Sjsg 
33335ca02815Sjsg 	return 0;
3334c349dbc7Sjsg }
3335