1 /* 2 * Copyright © 2008 Intel Corporation 3 * 2014 Red Hat Inc. 4 * 5 * Permission is hereby granted, free of charge, to any person obtaining a 6 * copy of this software and associated documentation files (the "Software"), 7 * to deal in the Software without restriction, including without limitation 8 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 9 * and/or sell copies of the Software, and to permit persons to whom the 10 * Software is furnished to do so, subject to the following conditions: 11 * 12 * The above copyright notice and this permission notice (including the next 13 * paragraph) shall be included in all copies or substantial portions of the 14 * Software. 15 * 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS 22 * IN THE SOFTWARE. 23 * 24 */ 25 26 #include <drm/drm_atomic.h> 27 #include <drm/drm_atomic_helper.h> 28 #include <drm/drm_edid.h> 29 #include <drm/drm_probe_helper.h> 30 31 #include "i915_drv.h" 32 #include "intel_atomic.h" 33 #include "intel_audio.h" 34 #include "intel_connector.h" 35 #include "intel_crtc.h" 36 #include "intel_ddi.h" 37 #include "intel_de.h" 38 #include "intel_display_types.h" 39 #include "intel_dp.h" 40 #include "intel_dp_hdcp.h" 41 #include "intel_dp_mst.h" 42 #include "intel_dpio_phy.h" 43 #include "intel_hdcp.h" 44 #include "intel_hotplug.h" 45 #include "skl_scaler.h" 46 47 static int intel_dp_mst_compute_link_config(struct intel_encoder *encoder, 48 struct intel_crtc_state *crtc_state, 49 struct drm_connector_state *conn_state, 50 struct link_config_limits *limits) 51 { 52 struct drm_atomic_state *state = crtc_state->uapi.state; 53 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 54 struct intel_dp *intel_dp = &intel_mst->primary->dp; 55 struct drm_dp_mst_topology_state *mst_state; 56 struct intel_connector *connector = 57 to_intel_connector(conn_state->connector); 58 struct drm_i915_private *i915 = to_i915(connector->base.dev); 59 const struct drm_display_mode *adjusted_mode = 60 &crtc_state->hw.adjusted_mode; 61 int bpp, slots = -EINVAL; 62 63 mst_state = drm_atomic_get_mst_topology_state(state, &intel_dp->mst_mgr); 64 if (IS_ERR(mst_state)) 65 return PTR_ERR(mst_state); 66 67 crtc_state->lane_count = limits->max_lane_count; 68 crtc_state->port_clock = limits->max_rate; 69 70 // TODO: Handle pbn_div changes by adding a new MST helper 71 if (!mst_state->pbn_div) { 72 mst_state->pbn_div = drm_dp_get_vc_payload_bw(&intel_dp->mst_mgr, 73 limits->max_rate, 74 limits->max_lane_count); 75 } 76 77 for (bpp = limits->max_bpp; bpp >= limits->min_bpp; bpp -= 2 * 3) { 78 crtc_state->pipe_bpp = bpp; 79 80 crtc_state->pbn = drm_dp_calc_pbn_mode(adjusted_mode->crtc_clock, 81 crtc_state->pipe_bpp, 82 false); 83 slots = drm_dp_atomic_find_time_slots(state, &intel_dp->mst_mgr, 84 connector->port, crtc_state->pbn); 85 if (slots == -EDEADLK) 86 return slots; 87 if (slots >= 0) 88 break; 89 } 90 91 if (slots < 0) { 92 drm_dbg_kms(&i915->drm, "failed finding vcpi slots:%d\n", 93 slots); 94 return slots; 95 } 96 97 intel_link_compute_m_n(crtc_state->pipe_bpp, 98 crtc_state->lane_count, 99 adjusted_mode->crtc_clock, 100 crtc_state->port_clock, 101 &crtc_state->dp_m_n, 102 crtc_state->fec_enable); 103 crtc_state->dp_m_n.tu = slots; 104 105 return 0; 106 } 107 108 static int intel_dp_mst_update_slots(struct intel_encoder *encoder, 109 struct intel_crtc_state *crtc_state, 110 struct drm_connector_state *conn_state) 111 { 112 struct drm_i915_private *i915 = to_i915(encoder->base.dev); 113 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 114 struct intel_dp *intel_dp = &intel_mst->primary->dp; 115 struct drm_dp_mst_topology_mgr *mgr = &intel_dp->mst_mgr; 116 struct drm_dp_mst_topology_state *topology_state; 117 u8 link_coding_cap = intel_dp_is_uhbr(crtc_state) ? 118 DP_CAP_ANSI_128B132B : DP_CAP_ANSI_8B10B; 119 120 topology_state = drm_atomic_get_mst_topology_state(conn_state->state, mgr); 121 if (IS_ERR(topology_state)) { 122 drm_dbg_kms(&i915->drm, "slot update failed\n"); 123 return PTR_ERR(topology_state); 124 } 125 126 drm_dp_mst_update_slots(topology_state, link_coding_cap); 127 128 return 0; 129 } 130 131 static int intel_dp_mst_compute_config(struct intel_encoder *encoder, 132 struct intel_crtc_state *pipe_config, 133 struct drm_connector_state *conn_state) 134 { 135 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 136 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 137 struct intel_dp *intel_dp = &intel_mst->primary->dp; 138 struct intel_connector *connector = 139 to_intel_connector(conn_state->connector); 140 struct intel_digital_connector_state *intel_conn_state = 141 to_intel_digital_connector_state(conn_state); 142 const struct drm_display_mode *adjusted_mode = 143 &pipe_config->hw.adjusted_mode; 144 struct link_config_limits limits; 145 int ret; 146 147 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN) 148 return -EINVAL; 149 150 pipe_config->output_format = INTEL_OUTPUT_FORMAT_RGB; 151 pipe_config->has_pch_encoder = false; 152 153 if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO) 154 pipe_config->has_audio = connector->port->has_audio; 155 else 156 pipe_config->has_audio = 157 intel_conn_state->force_audio == HDMI_AUDIO_ON; 158 159 /* 160 * for MST we always configure max link bw - the spec doesn't 161 * seem to suggest we should do otherwise. 162 */ 163 limits.min_rate = 164 limits.max_rate = intel_dp_max_link_rate(intel_dp); 165 166 limits.min_lane_count = 167 limits.max_lane_count = intel_dp_max_lane_count(intel_dp); 168 169 limits.min_bpp = intel_dp_min_bpp(pipe_config->output_format); 170 /* 171 * FIXME: If all the streams can't fit into the link with 172 * their current pipe_bpp we should reduce pipe_bpp across 173 * the board until things start to fit. Until then we 174 * limit to <= 8bpc since that's what was hardcoded for all 175 * MST streams previously. This hack should be removed once 176 * we have the proper retry logic in place. 177 */ 178 limits.max_bpp = min(pipe_config->pipe_bpp, 24); 179 180 intel_dp_adjust_compliance_config(intel_dp, pipe_config, &limits); 181 182 ret = intel_dp_mst_compute_link_config(encoder, pipe_config, 183 conn_state, &limits); 184 if (ret) 185 return ret; 186 187 ret = intel_dp_mst_update_slots(encoder, pipe_config, conn_state); 188 if (ret) 189 return ret; 190 191 pipe_config->limited_color_range = 192 intel_dp_limited_color_range(pipe_config, conn_state); 193 194 if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) 195 pipe_config->lane_lat_optim_mask = 196 bxt_ddi_phy_calc_lane_lat_optim_mask(pipe_config->lane_count); 197 198 intel_ddi_compute_min_voltage_level(dev_priv, pipe_config); 199 200 return 0; 201 } 202 203 /* 204 * Iterate over all connectors and return a mask of 205 * all CPU transcoders streaming over the same DP link. 206 */ 207 static unsigned int 208 intel_dp_mst_transcoder_mask(struct intel_atomic_state *state, 209 struct intel_dp *mst_port) 210 { 211 struct drm_i915_private *dev_priv = to_i915(state->base.dev); 212 const struct intel_digital_connector_state *conn_state; 213 struct intel_connector *connector; 214 u8 transcoders = 0; 215 int i; 216 217 if (DISPLAY_VER(dev_priv) < 12) 218 return 0; 219 220 for_each_new_intel_connector_in_state(state, connector, conn_state, i) { 221 const struct intel_crtc_state *crtc_state; 222 struct intel_crtc *crtc; 223 224 if (connector->mst_port != mst_port || !conn_state->base.crtc) 225 continue; 226 227 crtc = to_intel_crtc(conn_state->base.crtc); 228 crtc_state = intel_atomic_get_new_crtc_state(state, crtc); 229 230 if (!crtc_state->hw.active) 231 continue; 232 233 transcoders |= BIT(crtc_state->cpu_transcoder); 234 } 235 236 return transcoders; 237 } 238 239 static int intel_dp_mst_compute_config_late(struct intel_encoder *encoder, 240 struct intel_crtc_state *crtc_state, 241 struct drm_connector_state *conn_state) 242 { 243 struct intel_atomic_state *state = to_intel_atomic_state(conn_state->state); 244 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 245 struct intel_dp *intel_dp = &intel_mst->primary->dp; 246 247 /* lowest numbered transcoder will be designated master */ 248 crtc_state->mst_master_transcoder = 249 ffs(intel_dp_mst_transcoder_mask(state, intel_dp)) - 1; 250 251 return 0; 252 } 253 254 /* 255 * If one of the connectors in a MST stream needs a modeset, mark all CRTCs 256 * that shares the same MST stream as mode changed, 257 * intel_modeset_pipe_config()+intel_crtc_check_fastset() will take care to do 258 * a fastset when possible. 259 */ 260 static int 261 intel_dp_mst_atomic_master_trans_check(struct intel_connector *connector, 262 struct intel_atomic_state *state) 263 { 264 struct drm_i915_private *dev_priv = to_i915(state->base.dev); 265 struct drm_connector_list_iter connector_list_iter; 266 struct intel_connector *connector_iter; 267 int ret = 0; 268 269 if (DISPLAY_VER(dev_priv) < 12) 270 return 0; 271 272 if (!intel_connector_needs_modeset(state, &connector->base)) 273 return 0; 274 275 drm_connector_list_iter_begin(&dev_priv->drm, &connector_list_iter); 276 for_each_intel_connector_iter(connector_iter, &connector_list_iter) { 277 struct intel_digital_connector_state *conn_iter_state; 278 struct intel_crtc_state *crtc_state; 279 struct intel_crtc *crtc; 280 281 if (connector_iter->mst_port != connector->mst_port || 282 connector_iter == connector) 283 continue; 284 285 conn_iter_state = intel_atomic_get_digital_connector_state(state, 286 connector_iter); 287 if (IS_ERR(conn_iter_state)) { 288 ret = PTR_ERR(conn_iter_state); 289 break; 290 } 291 292 if (!conn_iter_state->base.crtc) 293 continue; 294 295 crtc = to_intel_crtc(conn_iter_state->base.crtc); 296 crtc_state = intel_atomic_get_crtc_state(&state->base, crtc); 297 if (IS_ERR(crtc_state)) { 298 ret = PTR_ERR(crtc_state); 299 break; 300 } 301 302 ret = drm_atomic_add_affected_planes(&state->base, &crtc->base); 303 if (ret) 304 break; 305 crtc_state->uapi.mode_changed = true; 306 } 307 drm_connector_list_iter_end(&connector_list_iter); 308 309 return ret; 310 } 311 312 static int 313 intel_dp_mst_atomic_check(struct drm_connector *connector, 314 struct drm_atomic_state *_state) 315 { 316 struct intel_atomic_state *state = to_intel_atomic_state(_state); 317 struct intel_connector *intel_connector = 318 to_intel_connector(connector); 319 int ret; 320 321 ret = intel_digital_connector_atomic_check(connector, &state->base); 322 if (ret) 323 return ret; 324 325 ret = intel_dp_mst_atomic_master_trans_check(intel_connector, state); 326 if (ret) 327 return ret; 328 329 return drm_dp_atomic_release_time_slots(&state->base, 330 &intel_connector->mst_port->mst_mgr, 331 intel_connector->port); 332 } 333 334 static void clear_act_sent(struct intel_encoder *encoder, 335 const struct intel_crtc_state *crtc_state) 336 { 337 struct drm_i915_private *i915 = to_i915(encoder->base.dev); 338 339 intel_de_write(i915, dp_tp_status_reg(encoder, crtc_state), 340 DP_TP_STATUS_ACT_SENT); 341 } 342 343 static void wait_for_act_sent(struct intel_encoder *encoder, 344 const struct intel_crtc_state *crtc_state) 345 { 346 struct drm_i915_private *i915 = to_i915(encoder->base.dev); 347 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 348 struct intel_dp *intel_dp = &intel_mst->primary->dp; 349 350 if (intel_de_wait_for_set(i915, dp_tp_status_reg(encoder, crtc_state), 351 DP_TP_STATUS_ACT_SENT, 1)) 352 drm_err(&i915->drm, "Timed out waiting for ACT sent\n"); 353 354 drm_dp_check_act_status(&intel_dp->mst_mgr); 355 } 356 357 static void intel_mst_disable_dp(struct intel_atomic_state *state, 358 struct intel_encoder *encoder, 359 const struct intel_crtc_state *old_crtc_state, 360 const struct drm_connector_state *old_conn_state) 361 { 362 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 363 struct intel_digital_port *dig_port = intel_mst->primary; 364 struct intel_dp *intel_dp = &dig_port->dp; 365 struct intel_connector *connector = 366 to_intel_connector(old_conn_state->connector); 367 struct drm_dp_mst_topology_state *mst_state = 368 drm_atomic_get_mst_topology_state(&state->base, &intel_dp->mst_mgr); 369 struct drm_dp_mst_atomic_payload *payload = 370 drm_atomic_get_mst_payload_state(mst_state, connector->port); 371 struct drm_i915_private *i915 = to_i915(connector->base.dev); 372 373 drm_dbg_kms(&i915->drm, "active links %d\n", 374 intel_dp->active_mst_links); 375 376 intel_hdcp_disable(intel_mst->connector); 377 378 drm_dp_remove_payload(&intel_dp->mst_mgr, mst_state, 379 payload, payload); 380 381 intel_audio_codec_disable(encoder, old_crtc_state, old_conn_state); 382 } 383 384 static void intel_mst_post_disable_dp(struct intel_atomic_state *state, 385 struct intel_encoder *encoder, 386 const struct intel_crtc_state *old_crtc_state, 387 const struct drm_connector_state *old_conn_state) 388 { 389 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 390 struct intel_digital_port *dig_port = intel_mst->primary; 391 struct intel_dp *intel_dp = &dig_port->dp; 392 struct intel_connector *connector = 393 to_intel_connector(old_conn_state->connector); 394 struct drm_i915_private *dev_priv = to_i915(connector->base.dev); 395 bool last_mst_stream; 396 397 intel_dp->active_mst_links--; 398 last_mst_stream = intel_dp->active_mst_links == 0; 399 drm_WARN_ON(&dev_priv->drm, 400 DISPLAY_VER(dev_priv) >= 12 && last_mst_stream && 401 !intel_dp_mst_is_master_trans(old_crtc_state)); 402 403 intel_crtc_vblank_off(old_crtc_state); 404 405 intel_disable_transcoder(old_crtc_state); 406 407 clear_act_sent(encoder, old_crtc_state); 408 409 intel_de_rmw(dev_priv, TRANS_DDI_FUNC_CTL(old_crtc_state->cpu_transcoder), 410 TRANS_DDI_DP_VC_PAYLOAD_ALLOC, 0); 411 412 wait_for_act_sent(encoder, old_crtc_state); 413 414 intel_ddi_disable_transcoder_func(old_crtc_state); 415 416 if (DISPLAY_VER(dev_priv) >= 9) 417 skl_scaler_disable(old_crtc_state); 418 else 419 ilk_pfit_disable(old_crtc_state); 420 421 /* 422 * Power down mst path before disabling the port, otherwise we end 423 * up getting interrupts from the sink upon detecting link loss. 424 */ 425 drm_dp_send_power_updown_phy(&intel_dp->mst_mgr, connector->port, 426 false); 427 428 /* 429 * BSpec 4287: disable DIP after the transcoder is disabled and before 430 * the transcoder clock select is set to none. 431 */ 432 if (last_mst_stream) 433 intel_dp_set_infoframes(&dig_port->base, false, 434 old_crtc_state, NULL); 435 /* 436 * From TGL spec: "If multi-stream slave transcoder: Configure 437 * Transcoder Clock Select to direct no clock to the transcoder" 438 * 439 * From older GENs spec: "Configure Transcoder Clock Select to direct 440 * no clock to the transcoder" 441 */ 442 if (DISPLAY_VER(dev_priv) < 12 || !last_mst_stream) 443 intel_ddi_disable_pipe_clock(old_crtc_state); 444 445 446 intel_mst->connector = NULL; 447 if (last_mst_stream) 448 dig_port->base.post_disable(state, &dig_port->base, 449 old_crtc_state, NULL); 450 451 drm_dbg_kms(&dev_priv->drm, "active links %d\n", 452 intel_dp->active_mst_links); 453 } 454 455 static void intel_mst_pre_pll_enable_dp(struct intel_atomic_state *state, 456 struct intel_encoder *encoder, 457 const struct intel_crtc_state *pipe_config, 458 const struct drm_connector_state *conn_state) 459 { 460 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 461 struct intel_digital_port *dig_port = intel_mst->primary; 462 struct intel_dp *intel_dp = &dig_port->dp; 463 464 if (intel_dp->active_mst_links == 0) 465 dig_port->base.pre_pll_enable(state, &dig_port->base, 466 pipe_config, NULL); 467 } 468 469 static void intel_mst_pre_enable_dp(struct intel_atomic_state *state, 470 struct intel_encoder *encoder, 471 const struct intel_crtc_state *pipe_config, 472 const struct drm_connector_state *conn_state) 473 { 474 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 475 struct intel_digital_port *dig_port = intel_mst->primary; 476 struct intel_dp *intel_dp = &dig_port->dp; 477 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 478 struct intel_connector *connector = 479 to_intel_connector(conn_state->connector); 480 struct drm_dp_mst_topology_state *mst_state = 481 drm_atomic_get_new_mst_topology_state(&state->base, &intel_dp->mst_mgr); 482 int ret; 483 bool first_mst_stream; 484 485 /* MST encoders are bound to a crtc, not to a connector, 486 * force the mapping here for get_hw_state. 487 */ 488 connector->encoder = encoder; 489 intel_mst->connector = connector; 490 first_mst_stream = intel_dp->active_mst_links == 0; 491 drm_WARN_ON(&dev_priv->drm, 492 DISPLAY_VER(dev_priv) >= 12 && first_mst_stream && 493 !intel_dp_mst_is_master_trans(pipe_config)); 494 495 drm_dbg_kms(&dev_priv->drm, "active links %d\n", 496 intel_dp->active_mst_links); 497 498 if (first_mst_stream) 499 intel_dp_set_power(intel_dp, DP_SET_POWER_D0); 500 501 drm_dp_send_power_updown_phy(&intel_dp->mst_mgr, connector->port, true); 502 503 if (first_mst_stream) 504 dig_port->base.pre_enable(state, &dig_port->base, 505 pipe_config, NULL); 506 507 intel_dp->active_mst_links++; 508 509 ret = drm_dp_add_payload_part1(&intel_dp->mst_mgr, mst_state, 510 drm_atomic_get_mst_payload_state(mst_state, connector->port)); 511 if (ret < 0) 512 drm_err(&dev_priv->drm, "Failed to create MST payload for %s: %d\n", 513 connector->base.name, ret); 514 515 /* 516 * Before Gen 12 this is not done as part of 517 * dig_port->base.pre_enable() and should be done here. For 518 * Gen 12+ the step in which this should be done is different for the 519 * first MST stream, so it's done on the DDI for the first stream and 520 * here for the following ones. 521 */ 522 if (DISPLAY_VER(dev_priv) < 12 || !first_mst_stream) 523 intel_ddi_enable_pipe_clock(encoder, pipe_config); 524 525 intel_ddi_set_dp_msa(pipe_config, conn_state); 526 } 527 528 static void intel_mst_enable_dp(struct intel_atomic_state *state, 529 struct intel_encoder *encoder, 530 const struct intel_crtc_state *pipe_config, 531 const struct drm_connector_state *conn_state) 532 { 533 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 534 struct intel_digital_port *dig_port = intel_mst->primary; 535 struct intel_dp *intel_dp = &dig_port->dp; 536 struct intel_connector *connector = to_intel_connector(conn_state->connector); 537 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 538 struct drm_dp_mst_topology_state *mst_state = 539 drm_atomic_get_new_mst_topology_state(&state->base, &intel_dp->mst_mgr); 540 enum transcoder trans = pipe_config->cpu_transcoder; 541 542 drm_WARN_ON(&dev_priv->drm, pipe_config->has_pch_encoder); 543 544 clear_act_sent(encoder, pipe_config); 545 546 if (intel_dp_is_uhbr(pipe_config)) { 547 const struct drm_display_mode *adjusted_mode = 548 &pipe_config->hw.adjusted_mode; 549 u64 crtc_clock_hz = KHz(adjusted_mode->crtc_clock); 550 551 intel_de_write(dev_priv, TRANS_DP2_VFREQHIGH(pipe_config->cpu_transcoder), 552 TRANS_DP2_VFREQ_PIXEL_CLOCK(crtc_clock_hz >> 24)); 553 intel_de_write(dev_priv, TRANS_DP2_VFREQLOW(pipe_config->cpu_transcoder), 554 TRANS_DP2_VFREQ_PIXEL_CLOCK(crtc_clock_hz & 0xffffff)); 555 } 556 557 intel_ddi_enable_transcoder_func(encoder, pipe_config); 558 559 intel_de_rmw(dev_priv, TRANS_DDI_FUNC_CTL(trans), 0, 560 TRANS_DDI_DP_VC_PAYLOAD_ALLOC); 561 562 drm_dbg_kms(&dev_priv->drm, "active links %d\n", 563 intel_dp->active_mst_links); 564 565 wait_for_act_sent(encoder, pipe_config); 566 567 drm_dp_add_payload_part2(&intel_dp->mst_mgr, &state->base, 568 drm_atomic_get_mst_payload_state(mst_state, connector->port)); 569 570 if (DISPLAY_VER(dev_priv) >= 14 && pipe_config->fec_enable) 571 intel_de_rmw(dev_priv, MTL_CHICKEN_TRANS(trans), 0, 572 FECSTALL_DIS_DPTSTREAM_DPTTG); 573 else if (DISPLAY_VER(dev_priv) >= 12 && pipe_config->fec_enable) 574 intel_de_rmw(dev_priv, CHICKEN_TRANS(trans), 0, 575 FECSTALL_DIS_DPTSTREAM_DPTTG); 576 577 intel_enable_transcoder(pipe_config); 578 579 intel_crtc_vblank_on(pipe_config); 580 581 intel_audio_codec_enable(encoder, pipe_config, conn_state); 582 583 /* Enable hdcp if it's desired */ 584 if (conn_state->content_protection == 585 DRM_MODE_CONTENT_PROTECTION_DESIRED) 586 intel_hdcp_enable(to_intel_connector(conn_state->connector), 587 pipe_config, 588 (u8)conn_state->hdcp_content_type); 589 } 590 591 static bool intel_dp_mst_enc_get_hw_state(struct intel_encoder *encoder, 592 enum pipe *pipe) 593 { 594 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 595 *pipe = intel_mst->pipe; 596 if (intel_mst->connector) 597 return true; 598 return false; 599 } 600 601 static void intel_dp_mst_enc_get_config(struct intel_encoder *encoder, 602 struct intel_crtc_state *pipe_config) 603 { 604 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 605 struct intel_digital_port *dig_port = intel_mst->primary; 606 607 dig_port->base.get_config(&dig_port->base, pipe_config); 608 } 609 610 static bool intel_dp_mst_initial_fastset_check(struct intel_encoder *encoder, 611 struct intel_crtc_state *crtc_state) 612 { 613 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder); 614 struct intel_digital_port *dig_port = intel_mst->primary; 615 616 return intel_dp_initial_fastset_check(&dig_port->base, crtc_state); 617 } 618 619 static int intel_dp_mst_get_ddc_modes(struct drm_connector *connector) 620 { 621 struct intel_connector *intel_connector = to_intel_connector(connector); 622 struct intel_dp *intel_dp = intel_connector->mst_port; 623 struct edid *edid; 624 int ret; 625 626 if (drm_connector_is_unregistered(connector)) 627 return intel_connector_update_modes(connector, NULL); 628 629 edid = drm_dp_mst_get_edid(connector, &intel_dp->mst_mgr, intel_connector->port); 630 ret = intel_connector_update_modes(connector, edid); 631 kfree(edid); 632 633 return ret; 634 } 635 636 static int 637 intel_dp_mst_connector_late_register(struct drm_connector *connector) 638 { 639 struct intel_connector *intel_connector = to_intel_connector(connector); 640 int ret; 641 642 ret = drm_dp_mst_connector_late_register(connector, 643 intel_connector->port); 644 if (ret < 0) 645 return ret; 646 647 ret = intel_connector_register(connector); 648 if (ret < 0) 649 drm_dp_mst_connector_early_unregister(connector, 650 intel_connector->port); 651 652 return ret; 653 } 654 655 static void 656 intel_dp_mst_connector_early_unregister(struct drm_connector *connector) 657 { 658 struct intel_connector *intel_connector = to_intel_connector(connector); 659 660 intel_connector_unregister(connector); 661 drm_dp_mst_connector_early_unregister(connector, 662 intel_connector->port); 663 } 664 665 static const struct drm_connector_funcs intel_dp_mst_connector_funcs = { 666 .fill_modes = drm_helper_probe_single_connector_modes, 667 .atomic_get_property = intel_digital_connector_atomic_get_property, 668 .atomic_set_property = intel_digital_connector_atomic_set_property, 669 .late_register = intel_dp_mst_connector_late_register, 670 .early_unregister = intel_dp_mst_connector_early_unregister, 671 .destroy = intel_connector_destroy, 672 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, 673 .atomic_duplicate_state = intel_digital_connector_duplicate_state, 674 }; 675 676 static int intel_dp_mst_get_modes(struct drm_connector *connector) 677 { 678 return intel_dp_mst_get_ddc_modes(connector); 679 } 680 681 static int 682 intel_dp_mst_mode_valid_ctx(struct drm_connector *connector, 683 struct drm_display_mode *mode, 684 struct drm_modeset_acquire_ctx *ctx, 685 enum drm_mode_status *status) 686 { 687 struct drm_i915_private *dev_priv = to_i915(connector->dev); 688 struct intel_connector *intel_connector = to_intel_connector(connector); 689 struct intel_dp *intel_dp = intel_connector->mst_port; 690 struct drm_dp_mst_topology_mgr *mgr = &intel_dp->mst_mgr; 691 struct drm_dp_mst_port *port = intel_connector->port; 692 const int min_bpp = 18; 693 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq; 694 int max_rate, mode_rate, max_lanes, max_link_clock; 695 int ret; 696 697 if (drm_connector_is_unregistered(connector)) { 698 *status = MODE_ERROR; 699 return 0; 700 } 701 702 if (mode->flags & DRM_MODE_FLAG_DBLSCAN) { 703 *status = MODE_NO_DBLESCAN; 704 return 0; 705 } 706 707 max_link_clock = intel_dp_max_link_rate(intel_dp); 708 max_lanes = intel_dp_max_lane_count(intel_dp); 709 710 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes); 711 mode_rate = intel_dp_link_required(mode->clock, min_bpp); 712 713 ret = drm_modeset_lock(&mgr->base.lock, ctx); 714 if (ret) 715 return ret; 716 717 if (mode_rate > max_rate || mode->clock > max_dotclk || 718 drm_dp_calc_pbn_mode(mode->clock, min_bpp, false) > port->full_pbn) { 719 *status = MODE_CLOCK_HIGH; 720 return 0; 721 } 722 723 if (mode->clock < 10000) { 724 *status = MODE_CLOCK_LOW; 725 return 0; 726 } 727 728 if (mode->flags & DRM_MODE_FLAG_DBLCLK) { 729 *status = MODE_H_ILLEGAL; 730 return 0; 731 } 732 733 *status = intel_mode_valid_max_plane_size(dev_priv, mode, false); 734 return 0; 735 } 736 737 static struct drm_encoder *intel_mst_atomic_best_encoder(struct drm_connector *connector, 738 struct drm_atomic_state *state) 739 { 740 struct drm_connector_state *connector_state = drm_atomic_get_new_connector_state(state, 741 connector); 742 struct intel_connector *intel_connector = to_intel_connector(connector); 743 struct intel_dp *intel_dp = intel_connector->mst_port; 744 struct intel_crtc *crtc = to_intel_crtc(connector_state->crtc); 745 746 return &intel_dp->mst_encoders[crtc->pipe]->base.base; 747 } 748 749 static int 750 intel_dp_mst_detect(struct drm_connector *connector, 751 struct drm_modeset_acquire_ctx *ctx, bool force) 752 { 753 struct drm_i915_private *i915 = to_i915(connector->dev); 754 struct intel_connector *intel_connector = to_intel_connector(connector); 755 struct intel_dp *intel_dp = intel_connector->mst_port; 756 757 if (!INTEL_DISPLAY_ENABLED(i915)) 758 return connector_status_disconnected; 759 760 if (drm_connector_is_unregistered(connector)) 761 return connector_status_disconnected; 762 763 return drm_dp_mst_detect_port(connector, ctx, &intel_dp->mst_mgr, 764 intel_connector->port); 765 } 766 767 static const struct drm_connector_helper_funcs intel_dp_mst_connector_helper_funcs = { 768 .get_modes = intel_dp_mst_get_modes, 769 .mode_valid_ctx = intel_dp_mst_mode_valid_ctx, 770 .atomic_best_encoder = intel_mst_atomic_best_encoder, 771 .atomic_check = intel_dp_mst_atomic_check, 772 .detect_ctx = intel_dp_mst_detect, 773 }; 774 775 static void intel_dp_mst_encoder_destroy(struct drm_encoder *encoder) 776 { 777 struct intel_dp_mst_encoder *intel_mst = enc_to_mst(to_intel_encoder(encoder)); 778 779 drm_encoder_cleanup(encoder); 780 kfree(intel_mst); 781 } 782 783 static const struct drm_encoder_funcs intel_dp_mst_enc_funcs = { 784 .destroy = intel_dp_mst_encoder_destroy, 785 }; 786 787 static bool intel_dp_mst_get_hw_state(struct intel_connector *connector) 788 { 789 if (intel_attached_encoder(connector) && connector->base.state->crtc) { 790 enum pipe pipe; 791 if (!intel_attached_encoder(connector)->get_hw_state(intel_attached_encoder(connector), &pipe)) 792 return false; 793 return true; 794 } 795 return false; 796 } 797 798 static struct drm_connector *intel_dp_add_mst_connector(struct drm_dp_mst_topology_mgr *mgr, struct drm_dp_mst_port *port, const char *pathprop) 799 { 800 struct intel_dp *intel_dp = container_of(mgr, struct intel_dp, mst_mgr); 801 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); 802 struct drm_device *dev = dig_port->base.base.dev; 803 struct drm_i915_private *dev_priv = to_i915(dev); 804 struct intel_connector *intel_connector; 805 struct drm_connector *connector; 806 enum pipe pipe; 807 int ret; 808 809 intel_connector = intel_connector_alloc(); 810 if (!intel_connector) 811 return NULL; 812 813 intel_connector->get_hw_state = intel_dp_mst_get_hw_state; 814 intel_connector->mst_port = intel_dp; 815 intel_connector->port = port; 816 drm_dp_mst_get_port_malloc(port); 817 818 connector = &intel_connector->base; 819 ret = drm_connector_init(dev, connector, &intel_dp_mst_connector_funcs, 820 DRM_MODE_CONNECTOR_DisplayPort); 821 if (ret) { 822 drm_dp_mst_put_port_malloc(port); 823 intel_connector_free(intel_connector); 824 return NULL; 825 } 826 827 drm_connector_helper_add(connector, &intel_dp_mst_connector_helper_funcs); 828 829 for_each_pipe(dev_priv, pipe) { 830 struct drm_encoder *enc = 831 &intel_dp->mst_encoders[pipe]->base.base; 832 833 ret = drm_connector_attach_encoder(&intel_connector->base, enc); 834 if (ret) 835 goto err; 836 } 837 838 drm_object_attach_property(&connector->base, dev->mode_config.path_property, 0); 839 drm_object_attach_property(&connector->base, dev->mode_config.tile_property, 0); 840 841 ret = drm_connector_set_path_property(connector, pathprop); 842 if (ret) 843 goto err; 844 845 intel_attach_force_audio_property(connector); 846 intel_attach_broadcast_rgb_property(connector); 847 848 ret = intel_dp_hdcp_init(dig_port, intel_connector); 849 if (ret) 850 drm_dbg_kms(&dev_priv->drm, "[%s:%d] HDCP MST init failed, skipping.\n", 851 connector->name, connector->base.id); 852 /* 853 * Reuse the prop from the SST connector because we're 854 * not allowed to create new props after device registration. 855 */ 856 connector->max_bpc_property = 857 intel_dp->attached_connector->base.max_bpc_property; 858 if (connector->max_bpc_property) 859 drm_connector_attach_max_bpc_property(connector, 6, 12); 860 861 return connector; 862 863 err: 864 drm_connector_cleanup(connector); 865 return NULL; 866 } 867 868 static void 869 intel_dp_mst_poll_hpd_irq(struct drm_dp_mst_topology_mgr *mgr) 870 { 871 struct intel_dp *intel_dp = container_of(mgr, struct intel_dp, mst_mgr); 872 873 intel_hpd_trigger_irq(dp_to_dig_port(intel_dp)); 874 } 875 876 static const struct drm_dp_mst_topology_cbs mst_cbs = { 877 .add_connector = intel_dp_add_mst_connector, 878 .poll_hpd_irq = intel_dp_mst_poll_hpd_irq, 879 }; 880 881 static struct intel_dp_mst_encoder * 882 intel_dp_create_fake_mst_encoder(struct intel_digital_port *dig_port, enum pipe pipe) 883 { 884 struct intel_dp_mst_encoder *intel_mst; 885 struct intel_encoder *intel_encoder; 886 struct drm_device *dev = dig_port->base.base.dev; 887 888 intel_mst = kzalloc(sizeof(*intel_mst), GFP_KERNEL); 889 890 if (!intel_mst) 891 return NULL; 892 893 intel_mst->pipe = pipe; 894 intel_encoder = &intel_mst->base; 895 intel_mst->primary = dig_port; 896 897 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_mst_enc_funcs, 898 DRM_MODE_ENCODER_DPMST, "DP-MST %c", pipe_name(pipe)); 899 900 intel_encoder->type = INTEL_OUTPUT_DP_MST; 901 intel_encoder->power_domain = dig_port->base.power_domain; 902 intel_encoder->port = dig_port->base.port; 903 intel_encoder->cloneable = 0; 904 /* 905 * This is wrong, but broken userspace uses the intersection 906 * of possible_crtcs of all the encoders of a given connector 907 * to figure out which crtcs can drive said connector. What 908 * should be used instead is the union of possible_crtcs. 909 * To keep such userspace functioning we must misconfigure 910 * this to make sure the intersection is not empty :( 911 */ 912 intel_encoder->pipe_mask = ~0; 913 914 intel_encoder->compute_config = intel_dp_mst_compute_config; 915 intel_encoder->compute_config_late = intel_dp_mst_compute_config_late; 916 intel_encoder->disable = intel_mst_disable_dp; 917 intel_encoder->post_disable = intel_mst_post_disable_dp; 918 intel_encoder->update_pipe = intel_ddi_update_pipe; 919 intel_encoder->pre_pll_enable = intel_mst_pre_pll_enable_dp; 920 intel_encoder->pre_enable = intel_mst_pre_enable_dp; 921 intel_encoder->enable = intel_mst_enable_dp; 922 intel_encoder->get_hw_state = intel_dp_mst_enc_get_hw_state; 923 intel_encoder->get_config = intel_dp_mst_enc_get_config; 924 intel_encoder->initial_fastset_check = intel_dp_mst_initial_fastset_check; 925 926 return intel_mst; 927 928 } 929 930 static bool 931 intel_dp_create_fake_mst_encoders(struct intel_digital_port *dig_port) 932 { 933 struct intel_dp *intel_dp = &dig_port->dp; 934 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev); 935 enum pipe pipe; 936 937 for_each_pipe(dev_priv, pipe) 938 intel_dp->mst_encoders[pipe] = intel_dp_create_fake_mst_encoder(dig_port, pipe); 939 return true; 940 } 941 942 int 943 intel_dp_mst_encoder_active_links(struct intel_digital_port *dig_port) 944 { 945 return dig_port->dp.active_mst_links; 946 } 947 948 int 949 intel_dp_mst_encoder_init(struct intel_digital_port *dig_port, int conn_base_id) 950 { 951 struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev); 952 struct intel_dp *intel_dp = &dig_port->dp; 953 enum port port = dig_port->base.port; 954 int ret; 955 956 if (!HAS_DP_MST(i915) || intel_dp_is_edp(intel_dp)) 957 return 0; 958 959 if (DISPLAY_VER(i915) < 12 && port == PORT_A) 960 return 0; 961 962 if (DISPLAY_VER(i915) < 11 && port == PORT_E) 963 return 0; 964 965 intel_dp->mst_mgr.cbs = &mst_cbs; 966 967 /* create encoders */ 968 intel_dp_create_fake_mst_encoders(dig_port); 969 ret = drm_dp_mst_topology_mgr_init(&intel_dp->mst_mgr, &i915->drm, 970 &intel_dp->aux, 16, 3, conn_base_id); 971 if (ret) { 972 intel_dp->mst_mgr.cbs = NULL; 973 return ret; 974 } 975 976 return 0; 977 } 978 979 bool intel_dp_mst_source_support(struct intel_dp *intel_dp) 980 { 981 return intel_dp->mst_mgr.cbs; 982 } 983 984 void 985 intel_dp_mst_encoder_cleanup(struct intel_digital_port *dig_port) 986 { 987 struct intel_dp *intel_dp = &dig_port->dp; 988 989 if (!intel_dp_mst_source_support(intel_dp)) 990 return; 991 992 drm_dp_mst_topology_mgr_destroy(&intel_dp->mst_mgr); 993 /* encoders will get killed by normal cleanup */ 994 995 intel_dp->mst_mgr.cbs = NULL; 996 } 997 998 bool intel_dp_mst_is_master_trans(const struct intel_crtc_state *crtc_state) 999 { 1000 return crtc_state->mst_master_transcoder == crtc_state->cpu_transcoder; 1001 } 1002 1003 bool intel_dp_mst_is_slave_trans(const struct intel_crtc_state *crtc_state) 1004 { 1005 return crtc_state->mst_master_transcoder != INVALID_TRANSCODER && 1006 crtc_state->mst_master_transcoder != crtc_state->cpu_transcoder; 1007 } 1008 1009 /** 1010 * intel_dp_mst_add_topology_state_for_connector - add MST topology state for a connector 1011 * @state: atomic state 1012 * @connector: connector to add the state for 1013 * @crtc: the CRTC @connector is attached to 1014 * 1015 * Add the MST topology state for @connector to @state. 1016 * 1017 * Returns 0 on success, negative error code on failure. 1018 */ 1019 static int 1020 intel_dp_mst_add_topology_state_for_connector(struct intel_atomic_state *state, 1021 struct intel_connector *connector, 1022 struct intel_crtc *crtc) 1023 { 1024 struct drm_dp_mst_topology_state *mst_state; 1025 1026 if (!connector->mst_port) 1027 return 0; 1028 1029 mst_state = drm_atomic_get_mst_topology_state(&state->base, 1030 &connector->mst_port->mst_mgr); 1031 if (IS_ERR(mst_state)) 1032 return PTR_ERR(mst_state); 1033 1034 mst_state->pending_crtc_mask |= drm_crtc_mask(&crtc->base); 1035 1036 return 0; 1037 } 1038 1039 /** 1040 * intel_dp_mst_add_topology_state_for_crtc - add MST topology state for a CRTC 1041 * @state: atomic state 1042 * @crtc: CRTC to add the state for 1043 * 1044 * Add the MST topology state for @crtc to @state. 1045 * 1046 * Returns 0 on success, negative error code on failure. 1047 */ 1048 int intel_dp_mst_add_topology_state_for_crtc(struct intel_atomic_state *state, 1049 struct intel_crtc *crtc) 1050 { 1051 struct drm_connector *_connector; 1052 struct drm_connector_state *conn_state; 1053 int i; 1054 1055 for_each_new_connector_in_state(&state->base, _connector, conn_state, i) { 1056 struct intel_connector *connector = to_intel_connector(_connector); 1057 int ret; 1058 1059 if (conn_state->crtc != &crtc->base) 1060 continue; 1061 1062 ret = intel_dp_mst_add_topology_state_for_connector(state, connector, crtc); 1063 if (ret) 1064 return ret; 1065 } 1066 1067 return 0; 1068 } 1069