1c349dbc7Sjsg /*
2c349dbc7Sjsg * Copyright © 2012 Intel Corporation
3c349dbc7Sjsg *
4c349dbc7Sjsg * Permission is hereby granted, free of charge, to any person obtaining a
5c349dbc7Sjsg * copy of this software and associated documentation files (the "Software"),
6c349dbc7Sjsg * to deal in the Software without restriction, including without limitation
7c349dbc7Sjsg * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8c349dbc7Sjsg * and/or sell copies of the Software, and to permit persons to whom the
9c349dbc7Sjsg * Software is furnished to do so, subject to the following conditions:
10c349dbc7Sjsg *
11c349dbc7Sjsg * The above copyright notice and this permission notice (including the next
12c349dbc7Sjsg * paragraph) shall be included in all copies or substantial portions of the
13c349dbc7Sjsg * Software.
14c349dbc7Sjsg *
15c349dbc7Sjsg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16c349dbc7Sjsg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17c349dbc7Sjsg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18c349dbc7Sjsg * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19c349dbc7Sjsg * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20c349dbc7Sjsg * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21c349dbc7Sjsg * IN THE SOFTWARE.
22c349dbc7Sjsg *
23c349dbc7Sjsg * Authors:
24c349dbc7Sjsg * Eugeni Dodonov <eugeni.dodonov@intel.com>
25c349dbc7Sjsg *
26c349dbc7Sjsg */
27c349dbc7Sjsg
281bb76ff1Sjsg #include <linux/string_helpers.h>
291bb76ff1Sjsg
301bb76ff1Sjsg #include <drm/display/drm_scdc_helper.h>
311bb76ff1Sjsg #include <drm/drm_privacy_screen_consumer.h>
32c349dbc7Sjsg
33c349dbc7Sjsg #include "i915_drv.h"
34f005ef32Sjsg #include "i915_reg.h"
35f005ef32Sjsg #include "icl_dsi.h"
36c349dbc7Sjsg #include "intel_audio.h"
371bb76ff1Sjsg #include "intel_audio_regs.h"
38b35a56d4Sjsg #include "intel_backlight.h"
39c349dbc7Sjsg #include "intel_combo_phy.h"
401bb76ff1Sjsg #include "intel_combo_phy_regs.h"
41c349dbc7Sjsg #include "intel_connector.h"
425ca02815Sjsg #include "intel_crtc.h"
43f005ef32Sjsg #include "intel_cx0_phy.h"
44f005ef32Sjsg #include "intel_cx0_phy_regs.h"
45c349dbc7Sjsg #include "intel_ddi.h"
465ca02815Sjsg #include "intel_ddi_buf_trans.h"
475ca02815Sjsg #include "intel_de.h"
481bb76ff1Sjsg #include "intel_display_power.h"
49c349dbc7Sjsg #include "intel_display_types.h"
501bb76ff1Sjsg #include "intel_dkl_phy.h"
51f005ef32Sjsg #include "intel_dkl_phy_regs.h"
52c349dbc7Sjsg #include "intel_dp.h"
53f005ef32Sjsg #include "intel_dp_aux.h"
54c349dbc7Sjsg #include "intel_dp_link_training.h"
555ca02815Sjsg #include "intel_dp_mst.h"
56c349dbc7Sjsg #include "intel_dpio_phy.h"
57c349dbc7Sjsg #include "intel_dsi.h"
585ca02815Sjsg #include "intel_fdi.h"
59c349dbc7Sjsg #include "intel_fifo_underrun.h"
60c349dbc7Sjsg #include "intel_gmbus.h"
61c349dbc7Sjsg #include "intel_hdcp.h"
62c349dbc7Sjsg #include "intel_hdmi.h"
63c349dbc7Sjsg #include "intel_hotplug.h"
64f005ef32Sjsg #include "intel_hti.h"
65c349dbc7Sjsg #include "intel_lspcon.h"
66f005ef32Sjsg #include "intel_mg_phy_regs.h"
67f005ef32Sjsg #include "intel_modeset_lock.h"
685ca02815Sjsg #include "intel_pps.h"
69c349dbc7Sjsg #include "intel_psr.h"
701bb76ff1Sjsg #include "intel_quirks.h"
715ca02815Sjsg #include "intel_snps_phy.h"
72c349dbc7Sjsg #include "intel_tc.h"
73c349dbc7Sjsg #include "intel_vdsc.h"
74f005ef32Sjsg #include "intel_vdsc_regs.h"
755ca02815Sjsg #include "skl_scaler.h"
765ca02815Sjsg #include "skl_universal_plane.h"
77c349dbc7Sjsg
78c349dbc7Sjsg static const u8 index_to_dp_signal_levels[] = {
79c349dbc7Sjsg [0] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0,
80c349dbc7Sjsg [1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1,
81c349dbc7Sjsg [2] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2,
82c349dbc7Sjsg [3] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3,
83c349dbc7Sjsg [4] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0,
84c349dbc7Sjsg [5] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1,
85c349dbc7Sjsg [6] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2,
86c349dbc7Sjsg [7] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0,
87c349dbc7Sjsg [8] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1,
88c349dbc7Sjsg [9] = DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0,
89c349dbc7Sjsg };
90c349dbc7Sjsg
intel_ddi_hdmi_level(struct intel_encoder * encoder,const struct intel_ddi_buf_trans * trans)915ca02815Sjsg static int intel_ddi_hdmi_level(struct intel_encoder *encoder,
921bb76ff1Sjsg const struct intel_ddi_buf_trans *trans)
93c349dbc7Sjsg {
941bb76ff1Sjsg int level;
95c349dbc7Sjsg
96f005ef32Sjsg level = intel_bios_hdmi_level_shift(encoder->devdata);
97c349dbc7Sjsg if (level < 0)
981bb76ff1Sjsg level = trans->hdmi_default_entry;
99c349dbc7Sjsg
100c349dbc7Sjsg return level;
101c349dbc7Sjsg }
102c349dbc7Sjsg
has_buf_trans_select(struct drm_i915_private * i915)1031bb76ff1Sjsg static bool has_buf_trans_select(struct drm_i915_private *i915)
1041bb76ff1Sjsg {
1051bb76ff1Sjsg return DISPLAY_VER(i915) < 10 && !IS_BROXTON(i915);
1061bb76ff1Sjsg }
1071bb76ff1Sjsg
has_iboost(struct drm_i915_private * i915)1081bb76ff1Sjsg static bool has_iboost(struct drm_i915_private *i915)
1091bb76ff1Sjsg {
1101bb76ff1Sjsg return DISPLAY_VER(i915) == 9 && !IS_BROXTON(i915);
1111bb76ff1Sjsg }
1121bb76ff1Sjsg
113c349dbc7Sjsg /*
114c349dbc7Sjsg * Starting with Haswell, DDI port buffers must be programmed with correct
115c349dbc7Sjsg * values in advance. This function programs the correct values for
116c349dbc7Sjsg * DP/eDP/FDI use cases.
117c349dbc7Sjsg */
hsw_prepare_dp_ddi_buffers(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)1185ca02815Sjsg void hsw_prepare_dp_ddi_buffers(struct intel_encoder *encoder,
119c349dbc7Sjsg const struct intel_crtc_state *crtc_state)
120c349dbc7Sjsg {
121c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
122c349dbc7Sjsg u32 iboost_bit = 0;
123c349dbc7Sjsg int i, n_entries;
124c349dbc7Sjsg enum port port = encoder->port;
1251bb76ff1Sjsg const struct intel_ddi_buf_trans *trans;
126c349dbc7Sjsg
1271bb76ff1Sjsg trans = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
1281bb76ff1Sjsg if (drm_WARN_ON_ONCE(&dev_priv->drm, !trans))
1295ca02815Sjsg return;
130c349dbc7Sjsg
131c349dbc7Sjsg /* If we're boosting the current, set bit 31 of trans1 */
1321bb76ff1Sjsg if (has_iboost(dev_priv) &&
133f005ef32Sjsg intel_bios_dp_boost_level(encoder->devdata))
134c349dbc7Sjsg iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
135c349dbc7Sjsg
136c349dbc7Sjsg for (i = 0; i < n_entries; i++) {
137c349dbc7Sjsg intel_de_write(dev_priv, DDI_BUF_TRANS_LO(port, i),
1381bb76ff1Sjsg trans->entries[i].hsw.trans1 | iboost_bit);
139c349dbc7Sjsg intel_de_write(dev_priv, DDI_BUF_TRANS_HI(port, i),
1401bb76ff1Sjsg trans->entries[i].hsw.trans2);
141c349dbc7Sjsg }
142c349dbc7Sjsg }
143c349dbc7Sjsg
144c349dbc7Sjsg /*
145c349dbc7Sjsg * Starting with Haswell, DDI port buffers must be programmed with correct
146c349dbc7Sjsg * values in advance. This function programs the correct values for
147c349dbc7Sjsg * HDMI/DVI use cases.
148c349dbc7Sjsg */
hsw_prepare_hdmi_ddi_buffers(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)1495ca02815Sjsg static void hsw_prepare_hdmi_ddi_buffers(struct intel_encoder *encoder,
1501bb76ff1Sjsg const struct intel_crtc_state *crtc_state)
151c349dbc7Sjsg {
152c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1531bb76ff1Sjsg int level = intel_ddi_level(encoder, crtc_state, 0);
154c349dbc7Sjsg u32 iboost_bit = 0;
155c349dbc7Sjsg int n_entries;
156c349dbc7Sjsg enum port port = encoder->port;
1571bb76ff1Sjsg const struct intel_ddi_buf_trans *trans;
158c349dbc7Sjsg
1591bb76ff1Sjsg trans = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
1601bb76ff1Sjsg if (drm_WARN_ON_ONCE(&dev_priv->drm, !trans))
161c349dbc7Sjsg return;
162c349dbc7Sjsg
163c349dbc7Sjsg /* If we're boosting the current, set bit 31 of trans1 */
1641bb76ff1Sjsg if (has_iboost(dev_priv) &&
165f005ef32Sjsg intel_bios_hdmi_boost_level(encoder->devdata))
166c349dbc7Sjsg iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
167c349dbc7Sjsg
168c349dbc7Sjsg /* Entry 9 is for HDMI: */
169c349dbc7Sjsg intel_de_write(dev_priv, DDI_BUF_TRANS_LO(port, 9),
1701bb76ff1Sjsg trans->entries[level].hsw.trans1 | iboost_bit);
171c349dbc7Sjsg intel_de_write(dev_priv, DDI_BUF_TRANS_HI(port, 9),
1721bb76ff1Sjsg trans->entries[level].hsw.trans2);
173c349dbc7Sjsg }
174c349dbc7Sjsg
mtl_wait_ddi_buf_idle(struct drm_i915_private * i915,enum port port)175f005ef32Sjsg static void mtl_wait_ddi_buf_idle(struct drm_i915_private *i915, enum port port)
176f005ef32Sjsg {
177f005ef32Sjsg int ret;
178f005ef32Sjsg
179f005ef32Sjsg /* FIXME: find out why Bspec's 100us timeout is too short */
180f005ef32Sjsg ret = wait_for_us((intel_de_read(i915, XELPDP_PORT_BUF_CTL1(port)) &
181f005ef32Sjsg XELPDP_PORT_BUF_PHY_IDLE), 10000);
182f005ef32Sjsg if (ret)
183f005ef32Sjsg drm_err(&i915->drm, "Timeout waiting for DDI BUF %c to get idle\n",
184f005ef32Sjsg port_name(port));
185f005ef32Sjsg }
186f005ef32Sjsg
intel_wait_ddi_buf_idle(struct drm_i915_private * dev_priv,enum port port)1875ca02815Sjsg void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
188c349dbc7Sjsg enum port port)
189c349dbc7Sjsg {
190ad8b1aafSjsg if (IS_BROXTON(dev_priv)) {
191ad8b1aafSjsg udelay(16);
192c349dbc7Sjsg return;
193c349dbc7Sjsg }
194ad8b1aafSjsg
195ad8b1aafSjsg if (wait_for_us((intel_de_read(dev_priv, DDI_BUF_CTL(port)) &
196ad8b1aafSjsg DDI_BUF_IS_IDLE), 8))
197ad8b1aafSjsg drm_err(&dev_priv->drm, "Timeout waiting for DDI BUF %c to get idle\n",
198ad8b1aafSjsg port_name(port));
199ad8b1aafSjsg }
200ad8b1aafSjsg
intel_wait_ddi_buf_active(struct drm_i915_private * dev_priv,enum port port)201ad8b1aafSjsg static void intel_wait_ddi_buf_active(struct drm_i915_private *dev_priv,
202ad8b1aafSjsg enum port port)
203ad8b1aafSjsg {
204f005ef32Sjsg enum phy phy = intel_port_to_phy(dev_priv, port);
205f005ef32Sjsg int timeout_us;
2065ca02815Sjsg int ret;
2075ca02815Sjsg
208ad8b1aafSjsg /* Wait > 518 usecs for DDI_BUF_CTL to be non idle */
2095ca02815Sjsg if (DISPLAY_VER(dev_priv) < 10) {
210ad8b1aafSjsg usleep_range(518, 1000);
211ad8b1aafSjsg return;
212ad8b1aafSjsg }
213ad8b1aafSjsg
214f005ef32Sjsg if (DISPLAY_VER(dev_priv) >= 14) {
215f005ef32Sjsg timeout_us = 10000;
216f005ef32Sjsg } else if (IS_DG2(dev_priv)) {
217f005ef32Sjsg timeout_us = 1200;
218f005ef32Sjsg } else if (DISPLAY_VER(dev_priv) >= 12) {
219f005ef32Sjsg if (intel_phy_is_tc(dev_priv, phy))
220f005ef32Sjsg timeout_us = 3000;
221f005ef32Sjsg else
222f005ef32Sjsg timeout_us = 1000;
223f005ef32Sjsg } else {
224f005ef32Sjsg timeout_us = 500;
225f005ef32Sjsg }
226f005ef32Sjsg
227f005ef32Sjsg if (DISPLAY_VER(dev_priv) >= 14)
228f005ef32Sjsg ret = _wait_for(!(intel_de_read(dev_priv, XELPDP_PORT_BUF_CTL1(port)) & XELPDP_PORT_BUF_PHY_IDLE),
229f005ef32Sjsg timeout_us, 10, 10);
230f005ef32Sjsg else
231f005ef32Sjsg ret = _wait_for(!(intel_de_read(dev_priv, DDI_BUF_CTL(port)) & DDI_BUF_IS_IDLE),
232f005ef32Sjsg timeout_us, 10, 10);
2335ca02815Sjsg
2345ca02815Sjsg if (ret)
235ad8b1aafSjsg drm_err(&dev_priv->drm, "Timeout waiting for DDI BUF %c to get active\n",
236ad8b1aafSjsg port_name(port));
237c349dbc7Sjsg }
238c349dbc7Sjsg
hsw_pll_to_ddi_pll_sel(const struct intel_shared_dpll * pll)239c349dbc7Sjsg static u32 hsw_pll_to_ddi_pll_sel(const struct intel_shared_dpll *pll)
240c349dbc7Sjsg {
241c349dbc7Sjsg switch (pll->info->id) {
242c349dbc7Sjsg case DPLL_ID_WRPLL1:
243c349dbc7Sjsg return PORT_CLK_SEL_WRPLL1;
244c349dbc7Sjsg case DPLL_ID_WRPLL2:
245c349dbc7Sjsg return PORT_CLK_SEL_WRPLL2;
246c349dbc7Sjsg case DPLL_ID_SPLL:
247c349dbc7Sjsg return PORT_CLK_SEL_SPLL;
248c349dbc7Sjsg case DPLL_ID_LCPLL_810:
249c349dbc7Sjsg return PORT_CLK_SEL_LCPLL_810;
250c349dbc7Sjsg case DPLL_ID_LCPLL_1350:
251c349dbc7Sjsg return PORT_CLK_SEL_LCPLL_1350;
252c349dbc7Sjsg case DPLL_ID_LCPLL_2700:
253c349dbc7Sjsg return PORT_CLK_SEL_LCPLL_2700;
254c349dbc7Sjsg default:
255c349dbc7Sjsg MISSING_CASE(pll->info->id);
256c349dbc7Sjsg return PORT_CLK_SEL_NONE;
257c349dbc7Sjsg }
258c349dbc7Sjsg }
259c349dbc7Sjsg
icl_pll_to_ddi_clk_sel(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)260c349dbc7Sjsg static u32 icl_pll_to_ddi_clk_sel(struct intel_encoder *encoder,
261c349dbc7Sjsg const struct intel_crtc_state *crtc_state)
262c349dbc7Sjsg {
263c349dbc7Sjsg const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
264c349dbc7Sjsg int clock = crtc_state->port_clock;
265c349dbc7Sjsg const enum intel_dpll_id id = pll->info->id;
266c349dbc7Sjsg
267c349dbc7Sjsg switch (id) {
268c349dbc7Sjsg default:
269c349dbc7Sjsg /*
270c349dbc7Sjsg * DPLL_ID_ICL_DPLL0 and DPLL_ID_ICL_DPLL1 should not be used
271c349dbc7Sjsg * here, so do warn if this get passed in
272c349dbc7Sjsg */
273c349dbc7Sjsg MISSING_CASE(id);
274c349dbc7Sjsg return DDI_CLK_SEL_NONE;
275c349dbc7Sjsg case DPLL_ID_ICL_TBTPLL:
276c349dbc7Sjsg switch (clock) {
277c349dbc7Sjsg case 162000:
278c349dbc7Sjsg return DDI_CLK_SEL_TBT_162;
279c349dbc7Sjsg case 270000:
280c349dbc7Sjsg return DDI_CLK_SEL_TBT_270;
281c349dbc7Sjsg case 540000:
282c349dbc7Sjsg return DDI_CLK_SEL_TBT_540;
283c349dbc7Sjsg case 810000:
284c349dbc7Sjsg return DDI_CLK_SEL_TBT_810;
285c349dbc7Sjsg default:
286c349dbc7Sjsg MISSING_CASE(clock);
287c349dbc7Sjsg return DDI_CLK_SEL_NONE;
288c349dbc7Sjsg }
289c349dbc7Sjsg case DPLL_ID_ICL_MGPLL1:
290c349dbc7Sjsg case DPLL_ID_ICL_MGPLL2:
291c349dbc7Sjsg case DPLL_ID_ICL_MGPLL3:
292c349dbc7Sjsg case DPLL_ID_ICL_MGPLL4:
293c349dbc7Sjsg case DPLL_ID_TGL_MGPLL5:
294c349dbc7Sjsg case DPLL_ID_TGL_MGPLL6:
295c349dbc7Sjsg return DDI_CLK_SEL_MG;
296c349dbc7Sjsg }
297c349dbc7Sjsg }
298c349dbc7Sjsg
ddi_buf_phy_link_rate(int port_clock)2995ca02815Sjsg static u32 ddi_buf_phy_link_rate(int port_clock)
3005ca02815Sjsg {
3015ca02815Sjsg switch (port_clock) {
3025ca02815Sjsg case 162000:
3035ca02815Sjsg return DDI_BUF_PHY_LINK_RATE(0);
3045ca02815Sjsg case 216000:
3055ca02815Sjsg return DDI_BUF_PHY_LINK_RATE(4);
3065ca02815Sjsg case 243000:
3075ca02815Sjsg return DDI_BUF_PHY_LINK_RATE(5);
3085ca02815Sjsg case 270000:
3095ca02815Sjsg return DDI_BUF_PHY_LINK_RATE(1);
3105ca02815Sjsg case 324000:
3115ca02815Sjsg return DDI_BUF_PHY_LINK_RATE(6);
3125ca02815Sjsg case 432000:
3135ca02815Sjsg return DDI_BUF_PHY_LINK_RATE(7);
3145ca02815Sjsg case 540000:
3155ca02815Sjsg return DDI_BUF_PHY_LINK_RATE(2);
3165ca02815Sjsg case 810000:
3175ca02815Sjsg return DDI_BUF_PHY_LINK_RATE(3);
3185ca02815Sjsg default:
3195ca02815Sjsg MISSING_CASE(port_clock);
3205ca02815Sjsg return DDI_BUF_PHY_LINK_RATE(0);
3215ca02815Sjsg }
3225ca02815Sjsg }
323c349dbc7Sjsg
intel_ddi_init_dp_buf_reg(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)3245ca02815Sjsg static void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder,
325c349dbc7Sjsg const struct intel_crtc_state *crtc_state)
326c349dbc7Sjsg {
3275ca02815Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
328c349dbc7Sjsg struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
329ad8b1aafSjsg struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3305ca02815Sjsg enum phy phy = intel_port_to_phy(i915, encoder->port);
331c349dbc7Sjsg
3321bb76ff1Sjsg /* DDI_BUF_CTL_ENABLE will be set by intel_ddi_prepare_link_retrain() later */
333ad8b1aafSjsg intel_dp->DP = dig_port->saved_port_bits |
3341bb76ff1Sjsg DDI_PORT_WIDTH(crtc_state->lane_count) |
3351bb76ff1Sjsg DDI_BUF_TRANS_SELECT(0);
3365ca02815Sjsg
337f005ef32Sjsg if (DISPLAY_VER(i915) >= 14) {
338f005ef32Sjsg if (intel_dp_is_uhbr(crtc_state))
339f005ef32Sjsg intel_dp->DP |= DDI_BUF_PORT_DATA_40BIT;
340f005ef32Sjsg else
341f005ef32Sjsg intel_dp->DP |= DDI_BUF_PORT_DATA_10BIT;
342f005ef32Sjsg }
343f005ef32Sjsg
3445ca02815Sjsg if (IS_ALDERLAKE_P(i915) && intel_phy_is_tc(i915, phy)) {
3455ca02815Sjsg intel_dp->DP |= ddi_buf_phy_link_rate(crtc_state->port_clock);
3461bb76ff1Sjsg if (!intel_tc_port_in_tbt_alt_mode(dig_port))
3475ca02815Sjsg intel_dp->DP |= DDI_BUF_CTL_TC_PHY_OWNERSHIP;
3485ca02815Sjsg }
349c349dbc7Sjsg }
350c349dbc7Sjsg
icl_calc_tbt_pll_link(struct drm_i915_private * dev_priv,enum port port)351c349dbc7Sjsg static int icl_calc_tbt_pll_link(struct drm_i915_private *dev_priv,
352c349dbc7Sjsg enum port port)
353c349dbc7Sjsg {
354c349dbc7Sjsg u32 val = intel_de_read(dev_priv, DDI_CLK_SEL(port)) & DDI_CLK_SEL_MASK;
355c349dbc7Sjsg
356c349dbc7Sjsg switch (val) {
357c349dbc7Sjsg case DDI_CLK_SEL_NONE:
358c349dbc7Sjsg return 0;
359c349dbc7Sjsg case DDI_CLK_SEL_TBT_162:
360c349dbc7Sjsg return 162000;
361c349dbc7Sjsg case DDI_CLK_SEL_TBT_270:
362c349dbc7Sjsg return 270000;
363c349dbc7Sjsg case DDI_CLK_SEL_TBT_540:
364c349dbc7Sjsg return 540000;
365c349dbc7Sjsg case DDI_CLK_SEL_TBT_810:
366c349dbc7Sjsg return 810000;
367c349dbc7Sjsg default:
368c349dbc7Sjsg MISSING_CASE(val);
369c349dbc7Sjsg return 0;
370c349dbc7Sjsg }
371c349dbc7Sjsg }
372c349dbc7Sjsg
ddi_dotclock_get(struct intel_crtc_state * pipe_config)373c349dbc7Sjsg static void ddi_dotclock_get(struct intel_crtc_state *pipe_config)
374c349dbc7Sjsg {
3751bb76ff1Sjsg /* CRT dotclock is determined via other means */
376c349dbc7Sjsg if (pipe_config->has_pch_encoder)
3771bb76ff1Sjsg return;
378c349dbc7Sjsg
3791bb76ff1Sjsg pipe_config->hw.adjusted_mode.crtc_clock =
3801bb76ff1Sjsg intel_crtc_dotclock(pipe_config);
381c349dbc7Sjsg }
382c349dbc7Sjsg
intel_ddi_set_dp_msa(const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)383c349dbc7Sjsg void intel_ddi_set_dp_msa(const struct intel_crtc_state *crtc_state,
384c349dbc7Sjsg const struct drm_connector_state *conn_state)
385c349dbc7Sjsg {
386c349dbc7Sjsg struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
387c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
388c349dbc7Sjsg enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
389c349dbc7Sjsg u32 temp;
390c349dbc7Sjsg
391c349dbc7Sjsg if (!intel_crtc_has_dp_encoder(crtc_state))
392c349dbc7Sjsg return;
393c349dbc7Sjsg
394c349dbc7Sjsg drm_WARN_ON(&dev_priv->drm, transcoder_is_dsi(cpu_transcoder));
395c349dbc7Sjsg
396c349dbc7Sjsg temp = DP_MSA_MISC_SYNC_CLOCK;
397c349dbc7Sjsg
398c349dbc7Sjsg switch (crtc_state->pipe_bpp) {
399c349dbc7Sjsg case 18:
400c349dbc7Sjsg temp |= DP_MSA_MISC_6_BPC;
401c349dbc7Sjsg break;
402c349dbc7Sjsg case 24:
403c349dbc7Sjsg temp |= DP_MSA_MISC_8_BPC;
404c349dbc7Sjsg break;
405c349dbc7Sjsg case 30:
406c349dbc7Sjsg temp |= DP_MSA_MISC_10_BPC;
407c349dbc7Sjsg break;
408c349dbc7Sjsg case 36:
409c349dbc7Sjsg temp |= DP_MSA_MISC_12_BPC;
410c349dbc7Sjsg break;
411c349dbc7Sjsg default:
412c349dbc7Sjsg MISSING_CASE(crtc_state->pipe_bpp);
413c349dbc7Sjsg break;
414c349dbc7Sjsg }
415c349dbc7Sjsg
416c349dbc7Sjsg /* nonsense combination */
417c349dbc7Sjsg drm_WARN_ON(&dev_priv->drm, crtc_state->limited_color_range &&
418c349dbc7Sjsg crtc_state->output_format != INTEL_OUTPUT_FORMAT_RGB);
419c349dbc7Sjsg
420c349dbc7Sjsg if (crtc_state->limited_color_range)
421c349dbc7Sjsg temp |= DP_MSA_MISC_COLOR_CEA_RGB;
422c349dbc7Sjsg
423c349dbc7Sjsg /*
424c349dbc7Sjsg * As per DP 1.2 spec section 2.3.4.3 while sending
425c349dbc7Sjsg * YCBCR 444 signals we should program MSA MISC1/0 fields with
426c349dbc7Sjsg * colorspace information.
427c349dbc7Sjsg */
428c349dbc7Sjsg if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR444)
429c349dbc7Sjsg temp |= DP_MSA_MISC_COLOR_YCBCR_444_BT709;
430c349dbc7Sjsg
431c349dbc7Sjsg /*
432c349dbc7Sjsg * As per DP 1.4a spec section 2.2.4.3 [MSA Field for Indication
433c349dbc7Sjsg * of Color Encoding Format and Content Color Gamut] while sending
434c349dbc7Sjsg * YCBCR 420, HDR BT.2020 signals we should program MSA MISC1 fields
435c349dbc7Sjsg * which indicate VSC SDP for the Pixel Encoding/Colorimetry Format.
436c349dbc7Sjsg */
437c349dbc7Sjsg if (intel_dp_needs_vsc_sdp(crtc_state, conn_state))
438c349dbc7Sjsg temp |= DP_MSA_MISC_COLOR_VSC_SDP;
439c349dbc7Sjsg
440c349dbc7Sjsg intel_de_write(dev_priv, TRANS_MSA_MISC(cpu_transcoder), temp);
441c349dbc7Sjsg }
442c349dbc7Sjsg
bdw_trans_port_sync_master_select(enum transcoder master_transcoder)443ad8b1aafSjsg static u32 bdw_trans_port_sync_master_select(enum transcoder master_transcoder)
444ad8b1aafSjsg {
445ad8b1aafSjsg if (master_transcoder == TRANSCODER_EDP)
446ad8b1aafSjsg return 0;
447ad8b1aafSjsg else
448ad8b1aafSjsg return master_transcoder + 1;
449ad8b1aafSjsg }
450ad8b1aafSjsg
4511bb76ff1Sjsg static void
intel_ddi_config_transcoder_dp2(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)4521bb76ff1Sjsg intel_ddi_config_transcoder_dp2(struct intel_encoder *encoder,
4531bb76ff1Sjsg const struct intel_crtc_state *crtc_state)
4541bb76ff1Sjsg {
4551bb76ff1Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
4561bb76ff1Sjsg enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
4571bb76ff1Sjsg u32 val = 0;
4581bb76ff1Sjsg
4591bb76ff1Sjsg if (intel_dp_is_uhbr(crtc_state))
4601bb76ff1Sjsg val = TRANS_DP2_128B132B_CHANNEL_CODING;
4611bb76ff1Sjsg
4621bb76ff1Sjsg intel_de_write(i915, TRANS_DP2_CTL(cpu_transcoder), val);
4631bb76ff1Sjsg }
4641bb76ff1Sjsg
465c349dbc7Sjsg /*
466c349dbc7Sjsg * Returns the TRANS_DDI_FUNC_CTL value based on CRTC state.
467c349dbc7Sjsg *
468c349dbc7Sjsg * Only intended to be used by intel_ddi_enable_transcoder_func() and
469c349dbc7Sjsg * intel_ddi_config_transcoder_func().
470c349dbc7Sjsg */
471c349dbc7Sjsg static u32
intel_ddi_transcoder_func_reg_val_get(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)472ad8b1aafSjsg intel_ddi_transcoder_func_reg_val_get(struct intel_encoder *encoder,
473ad8b1aafSjsg const struct intel_crtc_state *crtc_state)
474c349dbc7Sjsg {
475c349dbc7Sjsg struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
476c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
477c349dbc7Sjsg enum pipe pipe = crtc->pipe;
478c349dbc7Sjsg enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
479c349dbc7Sjsg enum port port = encoder->port;
480c349dbc7Sjsg u32 temp;
481c349dbc7Sjsg
482c349dbc7Sjsg /* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
483c349dbc7Sjsg temp = TRANS_DDI_FUNC_ENABLE;
4845ca02815Sjsg if (DISPLAY_VER(dev_priv) >= 12)
485c349dbc7Sjsg temp |= TGL_TRANS_DDI_SELECT_PORT(port);
486c349dbc7Sjsg else
487c349dbc7Sjsg temp |= TRANS_DDI_SELECT_PORT(port);
488c349dbc7Sjsg
489c349dbc7Sjsg switch (crtc_state->pipe_bpp) {
4901bb76ff1Sjsg default:
4911bb76ff1Sjsg MISSING_CASE(crtc_state->pipe_bpp);
4921bb76ff1Sjsg fallthrough;
493c349dbc7Sjsg case 18:
494c349dbc7Sjsg temp |= TRANS_DDI_BPC_6;
495c349dbc7Sjsg break;
496c349dbc7Sjsg case 24:
497c349dbc7Sjsg temp |= TRANS_DDI_BPC_8;
498c349dbc7Sjsg break;
499c349dbc7Sjsg case 30:
500c349dbc7Sjsg temp |= TRANS_DDI_BPC_10;
501c349dbc7Sjsg break;
502c349dbc7Sjsg case 36:
503c349dbc7Sjsg temp |= TRANS_DDI_BPC_12;
504c349dbc7Sjsg break;
505c349dbc7Sjsg }
506c349dbc7Sjsg
507c349dbc7Sjsg if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
508c349dbc7Sjsg temp |= TRANS_DDI_PVSYNC;
509c349dbc7Sjsg if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
510c349dbc7Sjsg temp |= TRANS_DDI_PHSYNC;
511c349dbc7Sjsg
512c349dbc7Sjsg if (cpu_transcoder == TRANSCODER_EDP) {
513c349dbc7Sjsg switch (pipe) {
5141bb76ff1Sjsg default:
5151bb76ff1Sjsg MISSING_CASE(pipe);
5161bb76ff1Sjsg fallthrough;
517c349dbc7Sjsg case PIPE_A:
518c349dbc7Sjsg /* On Haswell, can only use the always-on power well for
519c349dbc7Sjsg * eDP when not using the panel fitter, and when not
520c349dbc7Sjsg * using motion blur mitigation (which we don't
521c349dbc7Sjsg * support). */
522c349dbc7Sjsg if (crtc_state->pch_pfit.force_thru)
523c349dbc7Sjsg temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
524c349dbc7Sjsg else
525c349dbc7Sjsg temp |= TRANS_DDI_EDP_INPUT_A_ON;
526c349dbc7Sjsg break;
527c349dbc7Sjsg case PIPE_B:
528c349dbc7Sjsg temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
529c349dbc7Sjsg break;
530c349dbc7Sjsg case PIPE_C:
531c349dbc7Sjsg temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
532c349dbc7Sjsg break;
533c349dbc7Sjsg }
534c349dbc7Sjsg }
535c349dbc7Sjsg
536c349dbc7Sjsg if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
537c349dbc7Sjsg if (crtc_state->has_hdmi_sink)
538c349dbc7Sjsg temp |= TRANS_DDI_MODE_SELECT_HDMI;
539c349dbc7Sjsg else
540c349dbc7Sjsg temp |= TRANS_DDI_MODE_SELECT_DVI;
541c349dbc7Sjsg
542c349dbc7Sjsg if (crtc_state->hdmi_scrambling)
543c349dbc7Sjsg temp |= TRANS_DDI_HDMI_SCRAMBLING;
544c349dbc7Sjsg if (crtc_state->hdmi_high_tmds_clock_ratio)
545c349dbc7Sjsg temp |= TRANS_DDI_HIGH_TMDS_CHAR_RATE;
546f005ef32Sjsg if (DISPLAY_VER(dev_priv) >= 14)
547f005ef32Sjsg temp |= TRANS_DDI_PORT_WIDTH(crtc_state->lane_count);
548c349dbc7Sjsg } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
5491bb76ff1Sjsg temp |= TRANS_DDI_MODE_SELECT_FDI_OR_128B132B;
550c349dbc7Sjsg temp |= (crtc_state->fdi_lanes - 1) << 1;
551c349dbc7Sjsg } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
5521bb76ff1Sjsg if (intel_dp_is_uhbr(crtc_state))
5531bb76ff1Sjsg temp |= TRANS_DDI_MODE_SELECT_FDI_OR_128B132B;
5541bb76ff1Sjsg else
555c349dbc7Sjsg temp |= TRANS_DDI_MODE_SELECT_DP_MST;
556c349dbc7Sjsg temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
557c349dbc7Sjsg
5585ca02815Sjsg if (DISPLAY_VER(dev_priv) >= 12) {
559c349dbc7Sjsg enum transcoder master;
560c349dbc7Sjsg
561c349dbc7Sjsg master = crtc_state->mst_master_transcoder;
562c349dbc7Sjsg drm_WARN_ON(&dev_priv->drm,
563c349dbc7Sjsg master == INVALID_TRANSCODER);
564c349dbc7Sjsg temp |= TRANS_DDI_MST_TRANSPORT_SELECT(master);
565c349dbc7Sjsg }
566c349dbc7Sjsg } else {
567c349dbc7Sjsg temp |= TRANS_DDI_MODE_SELECT_DP_SST;
568c349dbc7Sjsg temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
569c349dbc7Sjsg }
570c349dbc7Sjsg
5715ca02815Sjsg if (IS_DISPLAY_VER(dev_priv, 8, 10) &&
572ad8b1aafSjsg crtc_state->master_transcoder != INVALID_TRANSCODER) {
573ad8b1aafSjsg u8 master_select =
574ad8b1aafSjsg bdw_trans_port_sync_master_select(crtc_state->master_transcoder);
575ad8b1aafSjsg
576ad8b1aafSjsg temp |= TRANS_DDI_PORT_SYNC_ENABLE |
577ad8b1aafSjsg TRANS_DDI_PORT_SYNC_MASTER_SELECT(master_select);
578ad8b1aafSjsg }
579ad8b1aafSjsg
580c349dbc7Sjsg return temp;
581c349dbc7Sjsg }
582c349dbc7Sjsg
intel_ddi_enable_transcoder_func(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)583ad8b1aafSjsg void intel_ddi_enable_transcoder_func(struct intel_encoder *encoder,
584ad8b1aafSjsg const struct intel_crtc_state *crtc_state)
585c349dbc7Sjsg {
586c349dbc7Sjsg struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
587c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
588c349dbc7Sjsg enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
589c349dbc7Sjsg
5905ca02815Sjsg if (DISPLAY_VER(dev_priv) >= 11) {
591ad8b1aafSjsg enum transcoder master_transcoder = crtc_state->master_transcoder;
592ad8b1aafSjsg u32 ctl2 = 0;
593ad8b1aafSjsg
594ad8b1aafSjsg if (master_transcoder != INVALID_TRANSCODER) {
595ad8b1aafSjsg u8 master_select =
596ad8b1aafSjsg bdw_trans_port_sync_master_select(master_transcoder);
597ad8b1aafSjsg
598ad8b1aafSjsg ctl2 |= PORT_SYNC_MODE_ENABLE |
599ad8b1aafSjsg PORT_SYNC_MODE_MASTER_SELECT(master_select);
600ad8b1aafSjsg }
601ad8b1aafSjsg
602ad8b1aafSjsg intel_de_write(dev_priv,
603ad8b1aafSjsg TRANS_DDI_FUNC_CTL2(cpu_transcoder), ctl2);
604ad8b1aafSjsg }
605ad8b1aafSjsg
606ad8b1aafSjsg intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder),
607ad8b1aafSjsg intel_ddi_transcoder_func_reg_val_get(encoder,
608ad8b1aafSjsg crtc_state));
609c349dbc7Sjsg }
610c349dbc7Sjsg
611c349dbc7Sjsg /*
612c349dbc7Sjsg * Same as intel_ddi_enable_transcoder_func(), but it does not set the enable
613c349dbc7Sjsg * bit.
614c349dbc7Sjsg */
615c349dbc7Sjsg static void
intel_ddi_config_transcoder_func(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)616ad8b1aafSjsg intel_ddi_config_transcoder_func(struct intel_encoder *encoder,
617ad8b1aafSjsg const struct intel_crtc_state *crtc_state)
618c349dbc7Sjsg {
619c349dbc7Sjsg struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
620c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
621c349dbc7Sjsg enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
622ad8b1aafSjsg u32 ctl;
623c349dbc7Sjsg
624ad8b1aafSjsg ctl = intel_ddi_transcoder_func_reg_val_get(encoder, crtc_state);
625ad8b1aafSjsg ctl &= ~TRANS_DDI_FUNC_ENABLE;
626ad8b1aafSjsg intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), ctl);
627c349dbc7Sjsg }
628c349dbc7Sjsg
intel_ddi_disable_transcoder_func(const struct intel_crtc_state * crtc_state)629c349dbc7Sjsg void intel_ddi_disable_transcoder_func(const struct intel_crtc_state *crtc_state)
630c349dbc7Sjsg {
631c349dbc7Sjsg struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
632c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
633c349dbc7Sjsg enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
634ad8b1aafSjsg u32 ctl;
635c349dbc7Sjsg
6365ca02815Sjsg if (DISPLAY_VER(dev_priv) >= 11)
637ad8b1aafSjsg intel_de_write(dev_priv,
638ad8b1aafSjsg TRANS_DDI_FUNC_CTL2(cpu_transcoder), 0);
639ad8b1aafSjsg
640ad8b1aafSjsg ctl = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
641ad8b1aafSjsg
642ad8b1aafSjsg drm_WARN_ON(crtc->base.dev, ctl & TRANS_DDI_HDCP_SIGNALLING);
643ad8b1aafSjsg
644ad8b1aafSjsg ctl &= ~TRANS_DDI_FUNC_ENABLE;
645ad8b1aafSjsg
6465ca02815Sjsg if (IS_DISPLAY_VER(dev_priv, 8, 10))
647ad8b1aafSjsg ctl &= ~(TRANS_DDI_PORT_SYNC_ENABLE |
648ad8b1aafSjsg TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK);
649c349dbc7Sjsg
6505ca02815Sjsg if (DISPLAY_VER(dev_priv) >= 12) {
651c349dbc7Sjsg if (!intel_dp_mst_is_master_trans(crtc_state)) {
652ad8b1aafSjsg ctl &= ~(TGL_TRANS_DDI_PORT_MASK |
653c349dbc7Sjsg TRANS_DDI_MODE_SELECT_MASK);
654c349dbc7Sjsg }
655c349dbc7Sjsg } else {
656ad8b1aafSjsg ctl &= ~(TRANS_DDI_PORT_MASK | TRANS_DDI_MODE_SELECT_MASK);
657c349dbc7Sjsg }
658ad8b1aafSjsg
659ad8b1aafSjsg intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), ctl);
660c349dbc7Sjsg
6611bb76ff1Sjsg if (intel_has_quirk(dev_priv, QUIRK_INCREASE_DDI_DISABLED_TIME) &&
662c349dbc7Sjsg intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
663ad8b1aafSjsg drm_dbg_kms(&dev_priv->drm,
664ad8b1aafSjsg "Quirk Increase DDI disabled time\n");
665c349dbc7Sjsg /* Quirk time at 100ms for reliable operation */
666c349dbc7Sjsg drm_msleep(100);
667c349dbc7Sjsg }
668c349dbc7Sjsg }
669c349dbc7Sjsg
intel_ddi_toggle_hdcp_bits(struct intel_encoder * intel_encoder,enum transcoder cpu_transcoder,bool enable,u32 hdcp_mask)6705ca02815Sjsg int intel_ddi_toggle_hdcp_bits(struct intel_encoder *intel_encoder,
671ad8b1aafSjsg enum transcoder cpu_transcoder,
6725ca02815Sjsg bool enable, u32 hdcp_mask)
673c349dbc7Sjsg {
674c349dbc7Sjsg struct drm_device *dev = intel_encoder->base.dev;
675c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(dev);
676c349dbc7Sjsg intel_wakeref_t wakeref;
677c349dbc7Sjsg int ret = 0;
678c349dbc7Sjsg
679c349dbc7Sjsg wakeref = intel_display_power_get_if_enabled(dev_priv,
680c349dbc7Sjsg intel_encoder->power_domain);
681c349dbc7Sjsg if (drm_WARN_ON(dev, !wakeref))
682c349dbc7Sjsg return -ENXIO;
683c349dbc7Sjsg
684f005ef32Sjsg intel_de_rmw(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder),
685f005ef32Sjsg hdcp_mask, enable ? hdcp_mask : 0);
686c349dbc7Sjsg intel_display_power_put(dev_priv, intel_encoder->power_domain, wakeref);
687c349dbc7Sjsg return ret;
688c349dbc7Sjsg }
689c349dbc7Sjsg
intel_ddi_connector_get_hw_state(struct intel_connector * intel_connector)690c349dbc7Sjsg bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
691c349dbc7Sjsg {
692c349dbc7Sjsg struct drm_device *dev = intel_connector->base.dev;
693c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(dev);
694c349dbc7Sjsg struct intel_encoder *encoder = intel_attached_encoder(intel_connector);
695c349dbc7Sjsg int type = intel_connector->base.connector_type;
696c349dbc7Sjsg enum port port = encoder->port;
697c349dbc7Sjsg enum transcoder cpu_transcoder;
698c349dbc7Sjsg intel_wakeref_t wakeref;
699c349dbc7Sjsg enum pipe pipe = 0;
700c349dbc7Sjsg u32 tmp;
701c349dbc7Sjsg bool ret;
702c349dbc7Sjsg
703c349dbc7Sjsg wakeref = intel_display_power_get_if_enabled(dev_priv,
704c349dbc7Sjsg encoder->power_domain);
705c349dbc7Sjsg if (!wakeref)
706c349dbc7Sjsg return false;
707c349dbc7Sjsg
708c349dbc7Sjsg if (!encoder->get_hw_state(encoder, &pipe)) {
709c349dbc7Sjsg ret = false;
710c349dbc7Sjsg goto out;
711c349dbc7Sjsg }
712c349dbc7Sjsg
713ad8b1aafSjsg if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A)
714c349dbc7Sjsg cpu_transcoder = TRANSCODER_EDP;
715c349dbc7Sjsg else
716c349dbc7Sjsg cpu_transcoder = (enum transcoder) pipe;
717c349dbc7Sjsg
718c349dbc7Sjsg tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
719c349dbc7Sjsg
720c349dbc7Sjsg switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
721c349dbc7Sjsg case TRANS_DDI_MODE_SELECT_HDMI:
722c349dbc7Sjsg case TRANS_DDI_MODE_SELECT_DVI:
723c349dbc7Sjsg ret = type == DRM_MODE_CONNECTOR_HDMIA;
724c349dbc7Sjsg break;
725c349dbc7Sjsg
726c349dbc7Sjsg case TRANS_DDI_MODE_SELECT_DP_SST:
727c349dbc7Sjsg ret = type == DRM_MODE_CONNECTOR_eDP ||
728c349dbc7Sjsg type == DRM_MODE_CONNECTOR_DisplayPort;
729c349dbc7Sjsg break;
730c349dbc7Sjsg
731c349dbc7Sjsg case TRANS_DDI_MODE_SELECT_DP_MST:
732c349dbc7Sjsg /* if the transcoder is in MST state then
733c349dbc7Sjsg * connector isn't connected */
734c349dbc7Sjsg ret = false;
735c349dbc7Sjsg break;
736c349dbc7Sjsg
7371bb76ff1Sjsg case TRANS_DDI_MODE_SELECT_FDI_OR_128B132B:
7381bb76ff1Sjsg if (HAS_DP20(dev_priv))
7391bb76ff1Sjsg /* 128b/132b */
7401bb76ff1Sjsg ret = false;
7411bb76ff1Sjsg else
7421bb76ff1Sjsg /* FDI */
743c349dbc7Sjsg ret = type == DRM_MODE_CONNECTOR_VGA;
744c349dbc7Sjsg break;
745c349dbc7Sjsg
746c349dbc7Sjsg default:
747c349dbc7Sjsg ret = false;
748c349dbc7Sjsg break;
749c349dbc7Sjsg }
750c349dbc7Sjsg
751c349dbc7Sjsg out:
752c349dbc7Sjsg intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
753c349dbc7Sjsg
754c349dbc7Sjsg return ret;
755c349dbc7Sjsg }
756c349dbc7Sjsg
intel_ddi_get_encoder_pipes(struct intel_encoder * encoder,u8 * pipe_mask,bool * is_dp_mst)757c349dbc7Sjsg static void intel_ddi_get_encoder_pipes(struct intel_encoder *encoder,
758c349dbc7Sjsg u8 *pipe_mask, bool *is_dp_mst)
759c349dbc7Sjsg {
760c349dbc7Sjsg struct drm_device *dev = encoder->base.dev;
761c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(dev);
762c349dbc7Sjsg enum port port = encoder->port;
763c349dbc7Sjsg intel_wakeref_t wakeref;
764c349dbc7Sjsg enum pipe p;
765c349dbc7Sjsg u32 tmp;
766c349dbc7Sjsg u8 mst_pipe_mask;
767c349dbc7Sjsg
768c349dbc7Sjsg *pipe_mask = 0;
769c349dbc7Sjsg *is_dp_mst = false;
770c349dbc7Sjsg
771c349dbc7Sjsg wakeref = intel_display_power_get_if_enabled(dev_priv,
772c349dbc7Sjsg encoder->power_domain);
773c349dbc7Sjsg if (!wakeref)
774c349dbc7Sjsg return;
775c349dbc7Sjsg
776c349dbc7Sjsg tmp = intel_de_read(dev_priv, DDI_BUF_CTL(port));
777c349dbc7Sjsg if (!(tmp & DDI_BUF_CTL_ENABLE))
778c349dbc7Sjsg goto out;
779c349dbc7Sjsg
780ad8b1aafSjsg if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A) {
781c349dbc7Sjsg tmp = intel_de_read(dev_priv,
782c349dbc7Sjsg TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
783c349dbc7Sjsg
784c349dbc7Sjsg switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
785c349dbc7Sjsg default:
786c349dbc7Sjsg MISSING_CASE(tmp & TRANS_DDI_EDP_INPUT_MASK);
787ad8b1aafSjsg fallthrough;
788c349dbc7Sjsg case TRANS_DDI_EDP_INPUT_A_ON:
789c349dbc7Sjsg case TRANS_DDI_EDP_INPUT_A_ONOFF:
790c349dbc7Sjsg *pipe_mask = BIT(PIPE_A);
791c349dbc7Sjsg break;
792c349dbc7Sjsg case TRANS_DDI_EDP_INPUT_B_ONOFF:
793c349dbc7Sjsg *pipe_mask = BIT(PIPE_B);
794c349dbc7Sjsg break;
795c349dbc7Sjsg case TRANS_DDI_EDP_INPUT_C_ONOFF:
796c349dbc7Sjsg *pipe_mask = BIT(PIPE_C);
797c349dbc7Sjsg break;
798c349dbc7Sjsg }
799c349dbc7Sjsg
800c349dbc7Sjsg goto out;
801c349dbc7Sjsg }
802c349dbc7Sjsg
803c349dbc7Sjsg mst_pipe_mask = 0;
804c349dbc7Sjsg for_each_pipe(dev_priv, p) {
805c349dbc7Sjsg enum transcoder cpu_transcoder = (enum transcoder)p;
806c349dbc7Sjsg unsigned int port_mask, ddi_select;
807c349dbc7Sjsg intel_wakeref_t trans_wakeref;
808c349dbc7Sjsg
809c349dbc7Sjsg trans_wakeref = intel_display_power_get_if_enabled(dev_priv,
810c349dbc7Sjsg POWER_DOMAIN_TRANSCODER(cpu_transcoder));
811c349dbc7Sjsg if (!trans_wakeref)
812c349dbc7Sjsg continue;
813c349dbc7Sjsg
8145ca02815Sjsg if (DISPLAY_VER(dev_priv) >= 12) {
815c349dbc7Sjsg port_mask = TGL_TRANS_DDI_PORT_MASK;
816c349dbc7Sjsg ddi_select = TGL_TRANS_DDI_SELECT_PORT(port);
817c349dbc7Sjsg } else {
818c349dbc7Sjsg port_mask = TRANS_DDI_PORT_MASK;
819c349dbc7Sjsg ddi_select = TRANS_DDI_SELECT_PORT(port);
820c349dbc7Sjsg }
821c349dbc7Sjsg
822c349dbc7Sjsg tmp = intel_de_read(dev_priv,
823c349dbc7Sjsg TRANS_DDI_FUNC_CTL(cpu_transcoder));
824c349dbc7Sjsg intel_display_power_put(dev_priv, POWER_DOMAIN_TRANSCODER(cpu_transcoder),
825c349dbc7Sjsg trans_wakeref);
826c349dbc7Sjsg
827c349dbc7Sjsg if ((tmp & port_mask) != ddi_select)
828c349dbc7Sjsg continue;
829c349dbc7Sjsg
8301bb76ff1Sjsg if ((tmp & TRANS_DDI_MODE_SELECT_MASK) == TRANS_DDI_MODE_SELECT_DP_MST ||
8311bb76ff1Sjsg (HAS_DP20(dev_priv) &&
8321bb76ff1Sjsg (tmp & TRANS_DDI_MODE_SELECT_MASK) == TRANS_DDI_MODE_SELECT_FDI_OR_128B132B))
833c349dbc7Sjsg mst_pipe_mask |= BIT(p);
834c349dbc7Sjsg
835c349dbc7Sjsg *pipe_mask |= BIT(p);
836c349dbc7Sjsg }
837c349dbc7Sjsg
838c349dbc7Sjsg if (!*pipe_mask)
839ad8b1aafSjsg drm_dbg_kms(&dev_priv->drm,
840ad8b1aafSjsg "No pipe for [ENCODER:%d:%s] found\n",
841c349dbc7Sjsg encoder->base.base.id, encoder->base.name);
842c349dbc7Sjsg
843c349dbc7Sjsg if (!mst_pipe_mask && hweight8(*pipe_mask) > 1) {
844ad8b1aafSjsg drm_dbg_kms(&dev_priv->drm,
845ad8b1aafSjsg "Multiple pipes for [ENCODER:%d:%s] (pipe_mask %02x)\n",
846c349dbc7Sjsg encoder->base.base.id, encoder->base.name,
847c349dbc7Sjsg *pipe_mask);
848c349dbc7Sjsg *pipe_mask = BIT(ffs(*pipe_mask) - 1);
849c349dbc7Sjsg }
850c349dbc7Sjsg
851c349dbc7Sjsg if (mst_pipe_mask && mst_pipe_mask != *pipe_mask)
852ad8b1aafSjsg drm_dbg_kms(&dev_priv->drm,
853ad8b1aafSjsg "Conflicting MST and non-MST state for [ENCODER:%d:%s] (pipe_mask %02x mst_pipe_mask %02x)\n",
854c349dbc7Sjsg encoder->base.base.id, encoder->base.name,
855c349dbc7Sjsg *pipe_mask, mst_pipe_mask);
856c349dbc7Sjsg else
857c349dbc7Sjsg *is_dp_mst = mst_pipe_mask;
858c349dbc7Sjsg
859c349dbc7Sjsg out:
8605ca02815Sjsg if (*pipe_mask && (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))) {
861c349dbc7Sjsg tmp = intel_de_read(dev_priv, BXT_PHY_CTL(port));
862c349dbc7Sjsg if ((tmp & (BXT_PHY_CMNLANE_POWERDOWN_ACK |
863c349dbc7Sjsg BXT_PHY_LANE_POWERDOWN_ACK |
864c349dbc7Sjsg BXT_PHY_LANE_ENABLED)) != BXT_PHY_LANE_ENABLED)
865ad8b1aafSjsg drm_err(&dev_priv->drm,
866ad8b1aafSjsg "[ENCODER:%d:%s] enabled but PHY powered down? (PHY_CTL %08x)\n",
867ad8b1aafSjsg encoder->base.base.id, encoder->base.name, tmp);
868c349dbc7Sjsg }
869c349dbc7Sjsg
870c349dbc7Sjsg intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
871c349dbc7Sjsg }
872c349dbc7Sjsg
intel_ddi_get_hw_state(struct intel_encoder * encoder,enum pipe * pipe)873c349dbc7Sjsg bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
874c349dbc7Sjsg enum pipe *pipe)
875c349dbc7Sjsg {
876c349dbc7Sjsg u8 pipe_mask;
877c349dbc7Sjsg bool is_mst;
878c349dbc7Sjsg
879c349dbc7Sjsg intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);
880c349dbc7Sjsg
881c349dbc7Sjsg if (is_mst || !pipe_mask)
882c349dbc7Sjsg return false;
883c349dbc7Sjsg
884c349dbc7Sjsg *pipe = ffs(pipe_mask) - 1;
885c349dbc7Sjsg
886c349dbc7Sjsg return true;
887c349dbc7Sjsg }
888c349dbc7Sjsg
889ad8b1aafSjsg static enum intel_display_power_domain
intel_ddi_main_link_aux_domain(struct intel_digital_port * dig_port,const struct intel_crtc_state * crtc_state)890f005ef32Sjsg intel_ddi_main_link_aux_domain(struct intel_digital_port *dig_port,
891f005ef32Sjsg const struct intel_crtc_state *crtc_state)
892c349dbc7Sjsg {
893f005ef32Sjsg struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
894f005ef32Sjsg enum phy phy = intel_port_to_phy(i915, dig_port->base.port);
895f005ef32Sjsg
896f005ef32Sjsg /*
897f005ef32Sjsg * ICL+ HW requires corresponding AUX IOs to be powered up for PSR with
898c349dbc7Sjsg * DC states enabled at the same time, while for driver initiated AUX
899c349dbc7Sjsg * transfers we need the same AUX IOs to be powered but with DC states
900f005ef32Sjsg * disabled. Accordingly use the AUX_IO_<port> power domain here which
901f005ef32Sjsg * leaves DC states enabled.
902f005ef32Sjsg *
903f005ef32Sjsg * Before MTL TypeC PHYs (in all TypeC modes and both DP/HDMI) also require
904f005ef32Sjsg * AUX IO to be enabled, but all these require DC_OFF to be enabled as
905f005ef32Sjsg * well, so we can acquire a wider AUX_<port> power domain reference
906f005ef32Sjsg * instead of a specific AUX_IO_<port> reference without powering up any
907f005ef32Sjsg * extra wells.
908c349dbc7Sjsg */
909f005ef32Sjsg if (intel_encoder_can_psr(&dig_port->base))
910f005ef32Sjsg return intel_display_power_aux_io_domain(i915, dig_port->aux_ch);
911f005ef32Sjsg else if (DISPLAY_VER(i915) < 14 &&
912f005ef32Sjsg (intel_crtc_has_dp_encoder(crtc_state) ||
913f005ef32Sjsg intel_phy_is_tc(i915, phy)))
914f005ef32Sjsg return intel_aux_power_domain(dig_port);
915f005ef32Sjsg else
916f005ef32Sjsg return POWER_DOMAIN_INVALID;
917f005ef32Sjsg }
918f005ef32Sjsg
919f005ef32Sjsg static void
main_link_aux_power_domain_get(struct intel_digital_port * dig_port,const struct intel_crtc_state * crtc_state)920f005ef32Sjsg main_link_aux_power_domain_get(struct intel_digital_port *dig_port,
921f005ef32Sjsg const struct intel_crtc_state *crtc_state)
922f005ef32Sjsg {
923f005ef32Sjsg struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
924f005ef32Sjsg enum intel_display_power_domain domain =
925f005ef32Sjsg intel_ddi_main_link_aux_domain(dig_port, crtc_state);
926f005ef32Sjsg
927f005ef32Sjsg drm_WARN_ON(&i915->drm, dig_port->aux_wakeref);
928f005ef32Sjsg
929f005ef32Sjsg if (domain == POWER_DOMAIN_INVALID)
930f005ef32Sjsg return;
931f005ef32Sjsg
932f005ef32Sjsg dig_port->aux_wakeref = intel_display_power_get(i915, domain);
933f005ef32Sjsg }
934f005ef32Sjsg
935f005ef32Sjsg static void
main_link_aux_power_domain_put(struct intel_digital_port * dig_port,const struct intel_crtc_state * crtc_state)936f005ef32Sjsg main_link_aux_power_domain_put(struct intel_digital_port *dig_port,
937f005ef32Sjsg const struct intel_crtc_state *crtc_state)
938f005ef32Sjsg {
939f005ef32Sjsg struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
940f005ef32Sjsg enum intel_display_power_domain domain =
941f005ef32Sjsg intel_ddi_main_link_aux_domain(dig_port, crtc_state);
942f005ef32Sjsg intel_wakeref_t wf;
943f005ef32Sjsg
944f005ef32Sjsg wf = fetch_and_zero(&dig_port->aux_wakeref);
945f005ef32Sjsg if (!wf)
946f005ef32Sjsg return;
947f005ef32Sjsg
948f005ef32Sjsg intel_display_power_put(i915, domain, wf);
949c349dbc7Sjsg }
950c349dbc7Sjsg
intel_ddi_get_power_domains(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state)951c349dbc7Sjsg static void intel_ddi_get_power_domains(struct intel_encoder *encoder,
952c349dbc7Sjsg struct intel_crtc_state *crtc_state)
953c349dbc7Sjsg {
954c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
955c349dbc7Sjsg struct intel_digital_port *dig_port;
956c349dbc7Sjsg
957c349dbc7Sjsg /*
958c349dbc7Sjsg * TODO: Add support for MST encoders. Atm, the following should never
959c349dbc7Sjsg * happen since fake-MST encoders don't set their get_power_domains()
960c349dbc7Sjsg * hook.
961c349dbc7Sjsg */
962c349dbc7Sjsg if (drm_WARN_ON(&dev_priv->drm,
963c349dbc7Sjsg intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)))
964c349dbc7Sjsg return;
965c349dbc7Sjsg
966c349dbc7Sjsg dig_port = enc_to_dig_port(encoder);
967c349dbc7Sjsg
9681bb76ff1Sjsg if (!intel_tc_port_in_tbt_alt_mode(dig_port)) {
9695ca02815Sjsg drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
9705ca02815Sjsg dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
971c349dbc7Sjsg dig_port->ddi_io_power_domain);
9725ca02815Sjsg }
973c349dbc7Sjsg
974f005ef32Sjsg main_link_aux_power_domain_get(dig_port, crtc_state);
975c349dbc7Sjsg }
976c349dbc7Sjsg
intel_ddi_enable_transcoder_clock(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)977f005ef32Sjsg void intel_ddi_enable_transcoder_clock(struct intel_encoder *encoder,
978ad8b1aafSjsg const struct intel_crtc_state *crtc_state)
979c349dbc7Sjsg {
980c349dbc7Sjsg struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
981c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
982c349dbc7Sjsg enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
9835ca02815Sjsg enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
9845ca02815Sjsg u32 val;
985c349dbc7Sjsg
986f005ef32Sjsg if (cpu_transcoder == TRANSCODER_EDP)
987f005ef32Sjsg return;
988f005ef32Sjsg
9895ca02815Sjsg if (DISPLAY_VER(dev_priv) >= 13)
9905ca02815Sjsg val = TGL_TRANS_CLK_SEL_PORT(phy);
9915ca02815Sjsg else if (DISPLAY_VER(dev_priv) >= 12)
9925ca02815Sjsg val = TGL_TRANS_CLK_SEL_PORT(encoder->port);
993c349dbc7Sjsg else
9945ca02815Sjsg val = TRANS_CLK_SEL_PORT(encoder->port);
9955ca02815Sjsg
9965ca02815Sjsg intel_de_write(dev_priv, TRANS_CLK_SEL(cpu_transcoder), val);
997c349dbc7Sjsg }
998c349dbc7Sjsg
intel_ddi_disable_transcoder_clock(const struct intel_crtc_state * crtc_state)999f005ef32Sjsg void intel_ddi_disable_transcoder_clock(const struct intel_crtc_state *crtc_state)
1000c349dbc7Sjsg {
1001c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
1002c349dbc7Sjsg enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1003f005ef32Sjsg u32 val;
1004c349dbc7Sjsg
1005f005ef32Sjsg if (cpu_transcoder == TRANSCODER_EDP)
1006f005ef32Sjsg return;
1007f005ef32Sjsg
10085ca02815Sjsg if (DISPLAY_VER(dev_priv) >= 12)
1009f005ef32Sjsg val = TGL_TRANS_CLK_SEL_DISABLED;
1010c349dbc7Sjsg else
1011f005ef32Sjsg val = TRANS_CLK_SEL_DISABLED;
1012f005ef32Sjsg
1013f005ef32Sjsg intel_de_write(dev_priv, TRANS_CLK_SEL(cpu_transcoder), val);
1014c349dbc7Sjsg }
1015c349dbc7Sjsg
_skl_ddi_set_iboost(struct drm_i915_private * dev_priv,enum port port,u8 iboost)1016c349dbc7Sjsg static void _skl_ddi_set_iboost(struct drm_i915_private *dev_priv,
1017c349dbc7Sjsg enum port port, u8 iboost)
1018c349dbc7Sjsg {
1019c349dbc7Sjsg u32 tmp;
1020c349dbc7Sjsg
1021c349dbc7Sjsg tmp = intel_de_read(dev_priv, DISPIO_CR_TX_BMU_CR0);
1022c349dbc7Sjsg tmp &= ~(BALANCE_LEG_MASK(port) | BALANCE_LEG_DISABLE(port));
1023c349dbc7Sjsg if (iboost)
1024c349dbc7Sjsg tmp |= iboost << BALANCE_LEG_SHIFT(port);
1025c349dbc7Sjsg else
1026c349dbc7Sjsg tmp |= BALANCE_LEG_DISABLE(port);
1027c349dbc7Sjsg intel_de_write(dev_priv, DISPIO_CR_TX_BMU_CR0, tmp);
1028c349dbc7Sjsg }
1029c349dbc7Sjsg
skl_ddi_set_iboost(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,int level)1030c349dbc7Sjsg static void skl_ddi_set_iboost(struct intel_encoder *encoder,
10315ca02815Sjsg const struct intel_crtc_state *crtc_state,
10325ca02815Sjsg int level)
1033c349dbc7Sjsg {
1034ad8b1aafSjsg struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
1035c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1036c349dbc7Sjsg u8 iboost;
1037c349dbc7Sjsg
10385ca02815Sjsg if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
1039f005ef32Sjsg iboost = intel_bios_hdmi_boost_level(encoder->devdata);
1040c349dbc7Sjsg else
1041f005ef32Sjsg iboost = intel_bios_dp_boost_level(encoder->devdata);
1042c349dbc7Sjsg
1043c349dbc7Sjsg if (iboost == 0) {
10441bb76ff1Sjsg const struct intel_ddi_buf_trans *trans;
1045c349dbc7Sjsg int n_entries;
1046c349dbc7Sjsg
10471bb76ff1Sjsg trans = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
10481bb76ff1Sjsg if (drm_WARN_ON_ONCE(&dev_priv->drm, !trans))
1049c349dbc7Sjsg return;
1050c349dbc7Sjsg
10511bb76ff1Sjsg iboost = trans->entries[level].hsw.i_boost;
1052c349dbc7Sjsg }
1053c349dbc7Sjsg
1054c349dbc7Sjsg /* Make sure that the requested I_boost is valid */
1055c349dbc7Sjsg if (iboost && iboost != 0x1 && iboost != 0x3 && iboost != 0x7) {
1056ad8b1aafSjsg drm_err(&dev_priv->drm, "Invalid I_boost value %u\n", iboost);
1057c349dbc7Sjsg return;
1058c349dbc7Sjsg }
1059c349dbc7Sjsg
1060ad8b1aafSjsg _skl_ddi_set_iboost(dev_priv, encoder->port, iboost);
1061c349dbc7Sjsg
1062ad8b1aafSjsg if (encoder->port == PORT_A && dig_port->max_lanes == 4)
1063c349dbc7Sjsg _skl_ddi_set_iboost(dev_priv, PORT_E, iboost);
1064c349dbc7Sjsg }
1065c349dbc7Sjsg
intel_ddi_dp_voltage_max(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state)10665ca02815Sjsg static u8 intel_ddi_dp_voltage_max(struct intel_dp *intel_dp,
10675ca02815Sjsg const struct intel_crtc_state *crtc_state)
1068c349dbc7Sjsg {
1069ad8b1aafSjsg struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
1070c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1071c349dbc7Sjsg int n_entries;
1072c349dbc7Sjsg
10735ca02815Sjsg encoder->get_buf_trans(encoder, crtc_state, &n_entries);
1074c349dbc7Sjsg
1075c349dbc7Sjsg if (drm_WARN_ON(&dev_priv->drm, n_entries < 1))
1076c349dbc7Sjsg n_entries = 1;
1077c349dbc7Sjsg if (drm_WARN_ON(&dev_priv->drm,
1078c349dbc7Sjsg n_entries > ARRAY_SIZE(index_to_dp_signal_levels)))
1079c349dbc7Sjsg n_entries = ARRAY_SIZE(index_to_dp_signal_levels);
1080c349dbc7Sjsg
1081c349dbc7Sjsg return index_to_dp_signal_levels[n_entries - 1] &
1082c349dbc7Sjsg DP_TRAIN_VOLTAGE_SWING_MASK;
1083c349dbc7Sjsg }
1084c349dbc7Sjsg
1085c349dbc7Sjsg /*
1086c349dbc7Sjsg * We assume that the full set of pre-emphasis values can be
1087c349dbc7Sjsg * used on all DDI platforms. Should that change we need to
1088c349dbc7Sjsg * rethink this code.
1089c349dbc7Sjsg */
intel_ddi_dp_preemph_max(struct intel_dp * intel_dp)1090ad8b1aafSjsg static u8 intel_ddi_dp_preemph_max(struct intel_dp *intel_dp)
1091c349dbc7Sjsg {
1092c349dbc7Sjsg return DP_TRAIN_PRE_EMPH_LEVEL_3;
1093c349dbc7Sjsg }
1094c349dbc7Sjsg
icl_combo_phy_loadgen_select(const struct intel_crtc_state * crtc_state,int lane)10951bb76ff1Sjsg static u32 icl_combo_phy_loadgen_select(const struct intel_crtc_state *crtc_state,
10961bb76ff1Sjsg int lane)
10971bb76ff1Sjsg {
10981bb76ff1Sjsg if (crtc_state->port_clock > 600000)
10991bb76ff1Sjsg return 0;
11001bb76ff1Sjsg
11011bb76ff1Sjsg if (crtc_state->lane_count == 4)
11021bb76ff1Sjsg return lane >= 1 ? LOADGEN_SELECT : 0;
11031bb76ff1Sjsg else
11041bb76ff1Sjsg return lane == 1 || lane == 2 ? LOADGEN_SELECT : 0;
11051bb76ff1Sjsg }
11061bb76ff1Sjsg
icl_ddi_combo_vswing_program(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)11075ca02815Sjsg static void icl_ddi_combo_vswing_program(struct intel_encoder *encoder,
11081bb76ff1Sjsg const struct intel_crtc_state *crtc_state)
1109c349dbc7Sjsg {
1110c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
11111bb76ff1Sjsg const struct intel_ddi_buf_trans *trans;
11125ca02815Sjsg enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1113c349dbc7Sjsg int n_entries, ln;
1114c349dbc7Sjsg u32 val;
1115c349dbc7Sjsg
11161bb76ff1Sjsg trans = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
11171bb76ff1Sjsg if (drm_WARN_ON_ONCE(&dev_priv->drm, !trans))
1118c349dbc7Sjsg return;
1119c349dbc7Sjsg
11205ca02815Sjsg if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP)) {
1121ad8b1aafSjsg struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1122ad8b1aafSjsg
1123ad8b1aafSjsg val = EDP4K2K_MODE_OVRD_EN | EDP4K2K_MODE_OVRD_OPTIMIZED;
11241bb76ff1Sjsg intel_dp->hobl_active = is_hobl_buf_trans(trans);
1125ad8b1aafSjsg intel_de_rmw(dev_priv, ICL_PORT_CL_DW10(phy), val,
1126ad8b1aafSjsg intel_dp->hobl_active ? val : 0);
1127ad8b1aafSjsg }
1128ad8b1aafSjsg
1129c349dbc7Sjsg /* Set PORT_TX_DW5 */
11301bb76ff1Sjsg val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN(0, phy));
1131c349dbc7Sjsg val &= ~(SCALING_MODE_SEL_MASK | RTERM_SELECT_MASK |
1132c349dbc7Sjsg TAP2_DISABLE | TAP3_DISABLE);
1133c349dbc7Sjsg val |= SCALING_MODE_SEL(0x2);
1134c349dbc7Sjsg val |= RTERM_SELECT(0x6);
1135c349dbc7Sjsg val |= TAP3_DISABLE;
1136c349dbc7Sjsg intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
1137c349dbc7Sjsg
1138c349dbc7Sjsg /* Program PORT_TX_DW2 */
11391bb76ff1Sjsg for (ln = 0; ln < 4; ln++) {
11401bb76ff1Sjsg int level = intel_ddi_level(encoder, crtc_state, ln);
11411bb76ff1Sjsg
11421bb76ff1Sjsg intel_de_rmw(dev_priv, ICL_PORT_TX_DW2_LN(ln, phy),
11431bb76ff1Sjsg SWING_SEL_UPPER_MASK | SWING_SEL_LOWER_MASK | RCOMP_SCALAR_MASK,
11441bb76ff1Sjsg SWING_SEL_UPPER(trans->entries[level].icl.dw2_swing_sel) |
11451bb76ff1Sjsg SWING_SEL_LOWER(trans->entries[level].icl.dw2_swing_sel) |
11461bb76ff1Sjsg RCOMP_SCALAR(0x98));
11471bb76ff1Sjsg }
1148c349dbc7Sjsg
1149c349dbc7Sjsg /* Program PORT_TX_DW4 */
1150c349dbc7Sjsg /* We cannot write to GRP. It would overwrite individual loadgen. */
11511bb76ff1Sjsg for (ln = 0; ln < 4; ln++) {
11521bb76ff1Sjsg int level = intel_ddi_level(encoder, crtc_state, ln);
11531bb76ff1Sjsg
11541bb76ff1Sjsg intel_de_rmw(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy),
11551bb76ff1Sjsg POST_CURSOR_1_MASK | POST_CURSOR_2_MASK | CURSOR_COEFF_MASK,
11561bb76ff1Sjsg POST_CURSOR_1(trans->entries[level].icl.dw4_post_cursor_1) |
11571bb76ff1Sjsg POST_CURSOR_2(trans->entries[level].icl.dw4_post_cursor_2) |
11581bb76ff1Sjsg CURSOR_COEFF(trans->entries[level].icl.dw4_cursor_coeff));
1159c349dbc7Sjsg }
1160c349dbc7Sjsg
1161c349dbc7Sjsg /* Program PORT_TX_DW7 */
11621bb76ff1Sjsg for (ln = 0; ln < 4; ln++) {
11631bb76ff1Sjsg int level = intel_ddi_level(encoder, crtc_state, ln);
11641bb76ff1Sjsg
11651bb76ff1Sjsg intel_de_rmw(dev_priv, ICL_PORT_TX_DW7_LN(ln, phy),
11661bb76ff1Sjsg N_SCALAR_MASK,
11671bb76ff1Sjsg N_SCALAR(trans->entries[level].icl.dw7_n_scalar));
11681bb76ff1Sjsg }
1169c349dbc7Sjsg }
1170c349dbc7Sjsg
icl_combo_phy_set_signal_levels(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)11711bb76ff1Sjsg static void icl_combo_phy_set_signal_levels(struct intel_encoder *encoder,
11721bb76ff1Sjsg const struct intel_crtc_state *crtc_state)
1173c349dbc7Sjsg {
1174c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1175c349dbc7Sjsg enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1176c349dbc7Sjsg u32 val;
11771bb76ff1Sjsg int ln;
1178c349dbc7Sjsg
1179c349dbc7Sjsg /*
1180c349dbc7Sjsg * 1. If port type is eDP or DP,
1181c349dbc7Sjsg * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
1182c349dbc7Sjsg * else clear to 0b.
1183c349dbc7Sjsg */
11841bb76ff1Sjsg val = intel_de_read(dev_priv, ICL_PORT_PCS_DW1_LN(0, phy));
11855ca02815Sjsg if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
1186c349dbc7Sjsg val &= ~COMMON_KEEPER_EN;
1187c349dbc7Sjsg else
1188c349dbc7Sjsg val |= COMMON_KEEPER_EN;
1189c349dbc7Sjsg intel_de_write(dev_priv, ICL_PORT_PCS_DW1_GRP(phy), val);
1190c349dbc7Sjsg
1191c349dbc7Sjsg /* 2. Program loadgen select */
1192c349dbc7Sjsg /*
11931bb76ff1Sjsg * Program PORT_TX_DW4 depending on Bit rate and used lanes
1194c349dbc7Sjsg * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
1195c349dbc7Sjsg * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
1196c349dbc7Sjsg * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
1197c349dbc7Sjsg */
11981bb76ff1Sjsg for (ln = 0; ln < 4; ln++) {
11991bb76ff1Sjsg intel_de_rmw(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy),
12001bb76ff1Sjsg LOADGEN_SELECT,
12011bb76ff1Sjsg icl_combo_phy_loadgen_select(crtc_state, ln));
1202c349dbc7Sjsg }
1203c349dbc7Sjsg
1204c349dbc7Sjsg /* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
12051bb76ff1Sjsg intel_de_rmw(dev_priv, ICL_PORT_CL_DW5(phy),
12061bb76ff1Sjsg 0, SUS_CLOCK_CONFIG);
1207c349dbc7Sjsg
1208c349dbc7Sjsg /* 4. Clear training enable to change swing values */
12091bb76ff1Sjsg val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN(0, phy));
1210c349dbc7Sjsg val &= ~TX_TRAINING_EN;
1211c349dbc7Sjsg intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
1212c349dbc7Sjsg
1213c349dbc7Sjsg /* 5. Program swing and de-emphasis */
12141bb76ff1Sjsg icl_ddi_combo_vswing_program(encoder, crtc_state);
1215c349dbc7Sjsg
1216c349dbc7Sjsg /* 6. Set training enable to trigger update */
12171bb76ff1Sjsg val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN(0, phy));
1218c349dbc7Sjsg val |= TX_TRAINING_EN;
1219c349dbc7Sjsg intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
1220c349dbc7Sjsg }
1221c349dbc7Sjsg
icl_mg_phy_set_signal_levels(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)12221bb76ff1Sjsg static void icl_mg_phy_set_signal_levels(struct intel_encoder *encoder,
12231bb76ff1Sjsg const struct intel_crtc_state *crtc_state)
1224c349dbc7Sjsg {
1225c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1226c349dbc7Sjsg enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
12271bb76ff1Sjsg const struct intel_ddi_buf_trans *trans;
12285ca02815Sjsg int n_entries, ln;
1229c349dbc7Sjsg
12301bb76ff1Sjsg if (intel_tc_port_in_tbt_alt_mode(enc_to_dig_port(encoder)))
1231ad8b1aafSjsg return;
1232ad8b1aafSjsg
12331bb76ff1Sjsg trans = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
12341bb76ff1Sjsg if (drm_WARN_ON_ONCE(&dev_priv->drm, !trans))
12355ca02815Sjsg return;
1236c349dbc7Sjsg
1237c349dbc7Sjsg for (ln = 0; ln < 2; ln++) {
12381bb76ff1Sjsg intel_de_rmw(dev_priv, MG_TX1_LINK_PARAMS(ln, tc_port),
12391bb76ff1Sjsg CRI_USE_FS32, 0);
12401bb76ff1Sjsg intel_de_rmw(dev_priv, MG_TX2_LINK_PARAMS(ln, tc_port),
12411bb76ff1Sjsg CRI_USE_FS32, 0);
1242c349dbc7Sjsg }
1243c349dbc7Sjsg
1244c349dbc7Sjsg /* Program MG_TX_SWINGCTRL with values from vswing table */
1245c349dbc7Sjsg for (ln = 0; ln < 2; ln++) {
12461bb76ff1Sjsg int level;
1247c349dbc7Sjsg
12481bb76ff1Sjsg level = intel_ddi_level(encoder, crtc_state, 2*ln+0);
12491bb76ff1Sjsg
12501bb76ff1Sjsg intel_de_rmw(dev_priv, MG_TX1_SWINGCTRL(ln, tc_port),
12511bb76ff1Sjsg CRI_TXDEEMPH_OVERRIDE_17_12_MASK,
12521bb76ff1Sjsg CRI_TXDEEMPH_OVERRIDE_17_12(trans->entries[level].mg.cri_txdeemph_override_17_12));
12531bb76ff1Sjsg
12541bb76ff1Sjsg level = intel_ddi_level(encoder, crtc_state, 2*ln+1);
12551bb76ff1Sjsg
12561bb76ff1Sjsg intel_de_rmw(dev_priv, MG_TX2_SWINGCTRL(ln, tc_port),
12571bb76ff1Sjsg CRI_TXDEEMPH_OVERRIDE_17_12_MASK,
12581bb76ff1Sjsg CRI_TXDEEMPH_OVERRIDE_17_12(trans->entries[level].mg.cri_txdeemph_override_17_12));
1259c349dbc7Sjsg }
1260c349dbc7Sjsg
1261c349dbc7Sjsg /* Program MG_TX_DRVCTRL with values from vswing table */
1262c349dbc7Sjsg for (ln = 0; ln < 2; ln++) {
12631bb76ff1Sjsg int level;
1264c349dbc7Sjsg
12651bb76ff1Sjsg level = intel_ddi_level(encoder, crtc_state, 2*ln+0);
12661bb76ff1Sjsg
12671bb76ff1Sjsg intel_de_rmw(dev_priv, MG_TX1_DRVCTRL(ln, tc_port),
12681bb76ff1Sjsg CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
12691bb76ff1Sjsg CRI_TXDEEMPH_OVERRIDE_5_0_MASK,
12701bb76ff1Sjsg CRI_TXDEEMPH_OVERRIDE_11_6(trans->entries[level].mg.cri_txdeemph_override_11_6) |
12711bb76ff1Sjsg CRI_TXDEEMPH_OVERRIDE_5_0(trans->entries[level].mg.cri_txdeemph_override_5_0) |
12721bb76ff1Sjsg CRI_TXDEEMPH_OVERRIDE_EN);
12731bb76ff1Sjsg
12741bb76ff1Sjsg level = intel_ddi_level(encoder, crtc_state, 2*ln+1);
12751bb76ff1Sjsg
12761bb76ff1Sjsg intel_de_rmw(dev_priv, MG_TX2_DRVCTRL(ln, tc_port),
12771bb76ff1Sjsg CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
12781bb76ff1Sjsg CRI_TXDEEMPH_OVERRIDE_5_0_MASK,
12791bb76ff1Sjsg CRI_TXDEEMPH_OVERRIDE_11_6(trans->entries[level].mg.cri_txdeemph_override_11_6) |
12801bb76ff1Sjsg CRI_TXDEEMPH_OVERRIDE_5_0(trans->entries[level].mg.cri_txdeemph_override_5_0) |
12811bb76ff1Sjsg CRI_TXDEEMPH_OVERRIDE_EN);
1282c349dbc7Sjsg
1283c349dbc7Sjsg /* FIXME: Program CRI_LOADGEN_SEL after the spec is updated */
1284c349dbc7Sjsg }
1285c349dbc7Sjsg
1286c349dbc7Sjsg /*
1287c349dbc7Sjsg * Program MG_CLKHUB<LN, port being used> with value from frequency table
1288c349dbc7Sjsg * In case of Legacy mode on MG PHY, both TX1 and TX2 enabled so use the
1289c349dbc7Sjsg * values from table for which TX1 and TX2 enabled.
1290c349dbc7Sjsg */
1291c349dbc7Sjsg for (ln = 0; ln < 2; ln++) {
12921bb76ff1Sjsg intel_de_rmw(dev_priv, MG_CLKHUB(ln, tc_port),
12931bb76ff1Sjsg CFG_LOW_RATE_LKREN_EN,
12941bb76ff1Sjsg crtc_state->port_clock < 300000 ? CFG_LOW_RATE_LKREN_EN : 0);
1295c349dbc7Sjsg }
1296c349dbc7Sjsg
1297c349dbc7Sjsg /* Program the MG_TX_DCC<LN, port being used> based on the link frequency */
1298c349dbc7Sjsg for (ln = 0; ln < 2; ln++) {
12991bb76ff1Sjsg intel_de_rmw(dev_priv, MG_TX1_DCC(ln, tc_port),
13001bb76ff1Sjsg CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK |
13011bb76ff1Sjsg CFG_AMI_CK_DIV_OVERRIDE_EN,
13021bb76ff1Sjsg crtc_state->port_clock > 500000 ?
13031bb76ff1Sjsg CFG_AMI_CK_DIV_OVERRIDE_VAL(1) |
13041bb76ff1Sjsg CFG_AMI_CK_DIV_OVERRIDE_EN : 0);
1305c349dbc7Sjsg
13061bb76ff1Sjsg intel_de_rmw(dev_priv, MG_TX2_DCC(ln, tc_port),
13071bb76ff1Sjsg CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK |
13081bb76ff1Sjsg CFG_AMI_CK_DIV_OVERRIDE_EN,
13091bb76ff1Sjsg crtc_state->port_clock > 500000 ?
13101bb76ff1Sjsg CFG_AMI_CK_DIV_OVERRIDE_VAL(1) |
13111bb76ff1Sjsg CFG_AMI_CK_DIV_OVERRIDE_EN : 0);
1312c349dbc7Sjsg }
1313c349dbc7Sjsg
1314c349dbc7Sjsg /* Program MG_TX_PISO_READLOAD with values from vswing table */
1315c349dbc7Sjsg for (ln = 0; ln < 2; ln++) {
13161bb76ff1Sjsg intel_de_rmw(dev_priv, MG_TX1_PISO_READLOAD(ln, tc_port),
13171bb76ff1Sjsg 0, CRI_CALCINIT);
13181bb76ff1Sjsg intel_de_rmw(dev_priv, MG_TX2_PISO_READLOAD(ln, tc_port),
13191bb76ff1Sjsg 0, CRI_CALCINIT);
1320c349dbc7Sjsg }
1321c349dbc7Sjsg }
1322c349dbc7Sjsg
tgl_dkl_phy_set_signal_levels(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)13231bb76ff1Sjsg static void tgl_dkl_phy_set_signal_levels(struct intel_encoder *encoder,
13241bb76ff1Sjsg const struct intel_crtc_state *crtc_state)
1325c349dbc7Sjsg {
1326c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1327c349dbc7Sjsg enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
13281bb76ff1Sjsg const struct intel_ddi_buf_trans *trans;
13295ca02815Sjsg int n_entries, ln;
1330c349dbc7Sjsg
13311bb76ff1Sjsg if (intel_tc_port_in_tbt_alt_mode(enc_to_dig_port(encoder)))
1332ad8b1aafSjsg return;
1333ad8b1aafSjsg
13341bb76ff1Sjsg trans = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
13351bb76ff1Sjsg if (drm_WARN_ON_ONCE(&dev_priv->drm, !trans))
13365ca02815Sjsg return;
1337c349dbc7Sjsg
1338c349dbc7Sjsg for (ln = 0; ln < 2; ln++) {
13391bb76ff1Sjsg int level;
1340c349dbc7Sjsg
1341f005ef32Sjsg intel_dkl_phy_write(dev_priv, DKL_TX_PMD_LANE_SUS(tc_port, ln), 0);
1342c349dbc7Sjsg
13431bb76ff1Sjsg level = intel_ddi_level(encoder, crtc_state, 2*ln+0);
1344c349dbc7Sjsg
1345f005ef32Sjsg intel_dkl_phy_rmw(dev_priv, DKL_TX_DPCNTL0(tc_port, ln),
13461bb76ff1Sjsg DKL_TX_PRESHOOT_COEFF_MASK |
13471bb76ff1Sjsg DKL_TX_DE_EMPAHSIS_COEFF_MASK |
13481bb76ff1Sjsg DKL_TX_VSWING_CONTROL_MASK,
13491bb76ff1Sjsg DKL_TX_PRESHOOT_COEFF(trans->entries[level].dkl.preshoot) |
13501bb76ff1Sjsg DKL_TX_DE_EMPHASIS_COEFF(trans->entries[level].dkl.de_emphasis) |
13511bb76ff1Sjsg DKL_TX_VSWING_CONTROL(trans->entries[level].dkl.vswing));
1352c349dbc7Sjsg
13531bb76ff1Sjsg level = intel_ddi_level(encoder, crtc_state, 2*ln+1);
13545ca02815Sjsg
1355f005ef32Sjsg intel_dkl_phy_rmw(dev_priv, DKL_TX_DPCNTL1(tc_port, ln),
13561bb76ff1Sjsg DKL_TX_PRESHOOT_COEFF_MASK |
13571bb76ff1Sjsg DKL_TX_DE_EMPAHSIS_COEFF_MASK |
13581bb76ff1Sjsg DKL_TX_VSWING_CONTROL_MASK,
13591bb76ff1Sjsg DKL_TX_PRESHOOT_COEFF(trans->entries[level].dkl.preshoot) |
13601bb76ff1Sjsg DKL_TX_DE_EMPHASIS_COEFF(trans->entries[level].dkl.de_emphasis) |
13611bb76ff1Sjsg DKL_TX_VSWING_CONTROL(trans->entries[level].dkl.vswing));
13621bb76ff1Sjsg
1363f005ef32Sjsg intel_dkl_phy_rmw(dev_priv, DKL_TX_DPCNTL2(tc_port, ln),
13641bb76ff1Sjsg DKL_TX_DP20BITMODE, 0);
13651bb76ff1Sjsg
13661bb76ff1Sjsg if (IS_ALDERLAKE_P(dev_priv)) {
13671bb76ff1Sjsg u32 val;
13681bb76ff1Sjsg
13691bb76ff1Sjsg if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
13701bb76ff1Sjsg if (ln == 0) {
13711bb76ff1Sjsg val = DKL_TX_DPCNTL2_CFG_LOADGENSELECT_TX1(0);
13721bb76ff1Sjsg val |= DKL_TX_DPCNTL2_CFG_LOADGENSELECT_TX2(2);
13731bb76ff1Sjsg } else {
13741bb76ff1Sjsg val = DKL_TX_DPCNTL2_CFG_LOADGENSELECT_TX1(3);
13751bb76ff1Sjsg val |= DKL_TX_DPCNTL2_CFG_LOADGENSELECT_TX2(3);
1376c349dbc7Sjsg }
13771bb76ff1Sjsg } else {
13781bb76ff1Sjsg val = DKL_TX_DPCNTL2_CFG_LOADGENSELECT_TX1(0);
13791bb76ff1Sjsg val |= DKL_TX_DPCNTL2_CFG_LOADGENSELECT_TX2(0);
1380c349dbc7Sjsg }
1381c349dbc7Sjsg
1382f005ef32Sjsg intel_dkl_phy_rmw(dev_priv, DKL_TX_DPCNTL2(tc_port, ln),
13831bb76ff1Sjsg DKL_TX_DPCNTL2_CFG_LOADGENSELECT_TX1_MASK |
13841bb76ff1Sjsg DKL_TX_DPCNTL2_CFG_LOADGENSELECT_TX2_MASK,
13851bb76ff1Sjsg val);
13861bb76ff1Sjsg }
13871bb76ff1Sjsg }
1388c349dbc7Sjsg }
1389c349dbc7Sjsg
translate_signal_level(struct intel_dp * intel_dp,u8 signal_levels)13905ca02815Sjsg static int translate_signal_level(struct intel_dp *intel_dp,
13915ca02815Sjsg u8 signal_levels)
1392c349dbc7Sjsg {
1393ad8b1aafSjsg struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1394c349dbc7Sjsg int i;
1395c349dbc7Sjsg
1396c349dbc7Sjsg for (i = 0; i < ARRAY_SIZE(index_to_dp_signal_levels); i++) {
1397c349dbc7Sjsg if (index_to_dp_signal_levels[i] == signal_levels)
1398c349dbc7Sjsg return i;
1399c349dbc7Sjsg }
1400c349dbc7Sjsg
1401ad8b1aafSjsg drm_WARN(&i915->drm, 1,
1402ad8b1aafSjsg "Unsupported voltage swing/pre-emphasis level: 0x%x\n",
1403c349dbc7Sjsg signal_levels);
1404c349dbc7Sjsg
1405c349dbc7Sjsg return 0;
1406c349dbc7Sjsg }
1407c349dbc7Sjsg
intel_ddi_dp_level(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state,int lane)14081bb76ff1Sjsg static int intel_ddi_dp_level(struct intel_dp *intel_dp,
14091bb76ff1Sjsg const struct intel_crtc_state *crtc_state,
14101bb76ff1Sjsg int lane)
1411c349dbc7Sjsg {
14121bb76ff1Sjsg u8 train_set = intel_dp->train_set[lane];
14131bb76ff1Sjsg
14141bb76ff1Sjsg if (intel_dp_is_uhbr(crtc_state)) {
14151bb76ff1Sjsg return train_set & DP_TX_FFE_PRESET_VALUE_MASK;
14161bb76ff1Sjsg } else {
14175ca02815Sjsg u8 signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1418c349dbc7Sjsg DP_TRAIN_PRE_EMPHASIS_MASK);
1419c349dbc7Sjsg
1420ad8b1aafSjsg return translate_signal_level(intel_dp, signal_levels);
1421c349dbc7Sjsg }
14221bb76ff1Sjsg }
1423c349dbc7Sjsg
intel_ddi_level(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,int lane)14241bb76ff1Sjsg int intel_ddi_level(struct intel_encoder *encoder,
14251bb76ff1Sjsg const struct intel_crtc_state *crtc_state,
14261bb76ff1Sjsg int lane)
1427c349dbc7Sjsg {
14281bb76ff1Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
14291bb76ff1Sjsg const struct intel_ddi_buf_trans *trans;
14301bb76ff1Sjsg int level, n_entries;
1431c349dbc7Sjsg
14321bb76ff1Sjsg trans = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
14331bb76ff1Sjsg if (drm_WARN_ON_ONCE(&i915->drm, !trans))
14341bb76ff1Sjsg return 0;
14351bb76ff1Sjsg
14361bb76ff1Sjsg if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
14371bb76ff1Sjsg level = intel_ddi_hdmi_level(encoder, trans);
14381bb76ff1Sjsg else
14391bb76ff1Sjsg level = intel_ddi_dp_level(enc_to_intel_dp(encoder), crtc_state,
14401bb76ff1Sjsg lane);
14411bb76ff1Sjsg
14421bb76ff1Sjsg if (drm_WARN_ON_ONCE(&i915->drm, level >= n_entries))
14431bb76ff1Sjsg level = n_entries - 1;
14441bb76ff1Sjsg
14451bb76ff1Sjsg return level;
1446c349dbc7Sjsg }
1447c349dbc7Sjsg
1448ad8b1aafSjsg static void
hsw_set_signal_levels(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)14491bb76ff1Sjsg hsw_set_signal_levels(struct intel_encoder *encoder,
14505ca02815Sjsg const struct intel_crtc_state *crtc_state)
1451c349dbc7Sjsg {
1452ad8b1aafSjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
14531bb76ff1Sjsg struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
14541bb76ff1Sjsg int level = intel_ddi_level(encoder, crtc_state, 0);
1455ad8b1aafSjsg enum port port = encoder->port;
1456ad8b1aafSjsg u32 signal_levels;
1457ad8b1aafSjsg
14581bb76ff1Sjsg if (has_iboost(dev_priv))
14591bb76ff1Sjsg skl_ddi_set_iboost(encoder, crtc_state, level);
14601bb76ff1Sjsg
14611bb76ff1Sjsg /* HDMI ignores the rest */
14621bb76ff1Sjsg if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
14631bb76ff1Sjsg return;
14641bb76ff1Sjsg
1465ad8b1aafSjsg signal_levels = DDI_BUF_TRANS_SELECT(level);
1466ad8b1aafSjsg
1467ad8b1aafSjsg drm_dbg_kms(&dev_priv->drm, "Using signal levels %08x\n",
1468ad8b1aafSjsg signal_levels);
1469ad8b1aafSjsg
1470ad8b1aafSjsg intel_dp->DP &= ~DDI_BUF_EMP_MASK;
1471ad8b1aafSjsg intel_dp->DP |= signal_levels;
1472ad8b1aafSjsg
1473ad8b1aafSjsg intel_de_write(dev_priv, DDI_BUF_CTL(port), intel_dp->DP);
1474ad8b1aafSjsg intel_de_posting_read(dev_priv, DDI_BUF_CTL(port));
1475c349dbc7Sjsg }
1476c349dbc7Sjsg
_icl_ddi_enable_clock(struct drm_i915_private * i915,i915_reg_t reg,u32 clk_sel_mask,u32 clk_sel,u32 clk_off)14775ca02815Sjsg static void _icl_ddi_enable_clock(struct drm_i915_private *i915, i915_reg_t reg,
14785ca02815Sjsg u32 clk_sel_mask, u32 clk_sel, u32 clk_off)
1479c349dbc7Sjsg {
14801bb76ff1Sjsg mutex_lock(&i915->display.dpll.lock);
1481c349dbc7Sjsg
14825ca02815Sjsg intel_de_rmw(i915, reg, clk_sel_mask, clk_sel);
14835ca02815Sjsg
14845ca02815Sjsg /*
14855ca02815Sjsg * "This step and the step before must be
14865ca02815Sjsg * done with separate register writes."
14875ca02815Sjsg */
14885ca02815Sjsg intel_de_rmw(i915, reg, clk_off, 0);
14895ca02815Sjsg
14901bb76ff1Sjsg mutex_unlock(&i915->display.dpll.lock);
1491c349dbc7Sjsg }
1492c349dbc7Sjsg
_icl_ddi_disable_clock(struct drm_i915_private * i915,i915_reg_t reg,u32 clk_off)14935ca02815Sjsg static void _icl_ddi_disable_clock(struct drm_i915_private *i915, i915_reg_t reg,
14945ca02815Sjsg u32 clk_off)
14955ca02815Sjsg {
14961bb76ff1Sjsg mutex_lock(&i915->display.dpll.lock);
14975ca02815Sjsg
14985ca02815Sjsg intel_de_rmw(i915, reg, 0, clk_off);
14995ca02815Sjsg
15001bb76ff1Sjsg mutex_unlock(&i915->display.dpll.lock);
1501c349dbc7Sjsg }
1502c349dbc7Sjsg
_icl_ddi_is_clock_enabled(struct drm_i915_private * i915,i915_reg_t reg,u32 clk_off)15035ca02815Sjsg static bool _icl_ddi_is_clock_enabled(struct drm_i915_private *i915, i915_reg_t reg,
15045ca02815Sjsg u32 clk_off)
15055ca02815Sjsg {
15065ca02815Sjsg return !(intel_de_read(i915, reg) & clk_off);
15075ca02815Sjsg }
15085ca02815Sjsg
15095ca02815Sjsg static struct intel_shared_dpll *
_icl_ddi_get_pll(struct drm_i915_private * i915,i915_reg_t reg,u32 clk_sel_mask,u32 clk_sel_shift)15105ca02815Sjsg _icl_ddi_get_pll(struct drm_i915_private *i915, i915_reg_t reg,
15115ca02815Sjsg u32 clk_sel_mask, u32 clk_sel_shift)
15125ca02815Sjsg {
15135ca02815Sjsg enum intel_dpll_id id;
15145ca02815Sjsg
15155ca02815Sjsg id = (intel_de_read(i915, reg) & clk_sel_mask) >> clk_sel_shift;
15165ca02815Sjsg
15175ca02815Sjsg return intel_get_shared_dpll_by_id(i915, id);
15185ca02815Sjsg }
15195ca02815Sjsg
adls_ddi_enable_clock(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)15205ca02815Sjsg static void adls_ddi_enable_clock(struct intel_encoder *encoder,
1521c349dbc7Sjsg const struct intel_crtc_state *crtc_state)
1522c349dbc7Sjsg {
15235ca02815Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
15245ca02815Sjsg const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
15255ca02815Sjsg enum phy phy = intel_port_to_phy(i915, encoder->port);
1526c349dbc7Sjsg
15275ca02815Sjsg if (drm_WARN_ON(&i915->drm, !pll))
15285ca02815Sjsg return;
1529c349dbc7Sjsg
15305ca02815Sjsg _icl_ddi_enable_clock(i915, ADLS_DPCLKA_CFGCR(phy),
15315ca02815Sjsg ADLS_DPCLKA_CFGCR_DDI_CLK_SEL_MASK(phy),
15325ca02815Sjsg pll->info->id << ADLS_DPCLKA_CFGCR_DDI_SHIFT(phy),
15335ca02815Sjsg ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
1534ad8b1aafSjsg }
1535ad8b1aafSjsg
adls_ddi_disable_clock(struct intel_encoder * encoder)15365ca02815Sjsg static void adls_ddi_disable_clock(struct intel_encoder *encoder)
15375ca02815Sjsg {
15385ca02815Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
15395ca02815Sjsg enum phy phy = intel_port_to_phy(i915, encoder->port);
15405ca02815Sjsg
15415ca02815Sjsg _icl_ddi_disable_clock(i915, ADLS_DPCLKA_CFGCR(phy),
15425ca02815Sjsg ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
15435ca02815Sjsg }
15445ca02815Sjsg
adls_ddi_is_clock_enabled(struct intel_encoder * encoder)15455ca02815Sjsg static bool adls_ddi_is_clock_enabled(struct intel_encoder *encoder)
15465ca02815Sjsg {
15475ca02815Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
15485ca02815Sjsg enum phy phy = intel_port_to_phy(i915, encoder->port);
15495ca02815Sjsg
15505ca02815Sjsg return _icl_ddi_is_clock_enabled(i915, ADLS_DPCLKA_CFGCR(phy),
15515ca02815Sjsg ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
15525ca02815Sjsg }
15535ca02815Sjsg
adls_ddi_get_pll(struct intel_encoder * encoder)15545ca02815Sjsg static struct intel_shared_dpll *adls_ddi_get_pll(struct intel_encoder *encoder)
15555ca02815Sjsg {
15565ca02815Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
15575ca02815Sjsg enum phy phy = intel_port_to_phy(i915, encoder->port);
15585ca02815Sjsg
15595ca02815Sjsg return _icl_ddi_get_pll(i915, ADLS_DPCLKA_CFGCR(phy),
15605ca02815Sjsg ADLS_DPCLKA_CFGCR_DDI_CLK_SEL_MASK(phy),
15615ca02815Sjsg ADLS_DPCLKA_CFGCR_DDI_SHIFT(phy));
15625ca02815Sjsg }
15635ca02815Sjsg
rkl_ddi_enable_clock(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)15645ca02815Sjsg static void rkl_ddi_enable_clock(struct intel_encoder *encoder,
15655ca02815Sjsg const struct intel_crtc_state *crtc_state)
15665ca02815Sjsg {
15675ca02815Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
15685ca02815Sjsg const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
15695ca02815Sjsg enum phy phy = intel_port_to_phy(i915, encoder->port);
15705ca02815Sjsg
15715ca02815Sjsg if (drm_WARN_ON(&i915->drm, !pll))
15725ca02815Sjsg return;
15735ca02815Sjsg
15745ca02815Sjsg _icl_ddi_enable_clock(i915, ICL_DPCLKA_CFGCR0,
15755ca02815Sjsg RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
15765ca02815Sjsg RKL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy),
15775ca02815Sjsg RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
15785ca02815Sjsg }
15795ca02815Sjsg
rkl_ddi_disable_clock(struct intel_encoder * encoder)15805ca02815Sjsg static void rkl_ddi_disable_clock(struct intel_encoder *encoder)
15815ca02815Sjsg {
15825ca02815Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
15835ca02815Sjsg enum phy phy = intel_port_to_phy(i915, encoder->port);
15845ca02815Sjsg
15855ca02815Sjsg _icl_ddi_disable_clock(i915, ICL_DPCLKA_CFGCR0,
15865ca02815Sjsg RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
15875ca02815Sjsg }
15885ca02815Sjsg
rkl_ddi_is_clock_enabled(struct intel_encoder * encoder)15895ca02815Sjsg static bool rkl_ddi_is_clock_enabled(struct intel_encoder *encoder)
15905ca02815Sjsg {
15915ca02815Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
15925ca02815Sjsg enum phy phy = intel_port_to_phy(i915, encoder->port);
15935ca02815Sjsg
15945ca02815Sjsg return _icl_ddi_is_clock_enabled(i915, ICL_DPCLKA_CFGCR0,
15955ca02815Sjsg RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
15965ca02815Sjsg }
15975ca02815Sjsg
rkl_ddi_get_pll(struct intel_encoder * encoder)15985ca02815Sjsg static struct intel_shared_dpll *rkl_ddi_get_pll(struct intel_encoder *encoder)
15995ca02815Sjsg {
16005ca02815Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
16015ca02815Sjsg enum phy phy = intel_port_to_phy(i915, encoder->port);
16025ca02815Sjsg
16035ca02815Sjsg return _icl_ddi_get_pll(i915, ICL_DPCLKA_CFGCR0,
16045ca02815Sjsg RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
16055ca02815Sjsg RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy));
16065ca02815Sjsg }
16075ca02815Sjsg
dg1_ddi_enable_clock(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)16085ca02815Sjsg static void dg1_ddi_enable_clock(struct intel_encoder *encoder,
16095ca02815Sjsg const struct intel_crtc_state *crtc_state)
16105ca02815Sjsg {
16115ca02815Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
16125ca02815Sjsg const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
16135ca02815Sjsg enum phy phy = intel_port_to_phy(i915, encoder->port);
16145ca02815Sjsg
16155ca02815Sjsg if (drm_WARN_ON(&i915->drm, !pll))
16165ca02815Sjsg return;
16175ca02815Sjsg
1618c349dbc7Sjsg /*
16195ca02815Sjsg * If we fail this, something went very wrong: first 2 PLLs should be
16205ca02815Sjsg * used by first 2 phys and last 2 PLLs by last phys
1621c349dbc7Sjsg */
16225ca02815Sjsg if (drm_WARN_ON(&i915->drm,
16235ca02815Sjsg (pll->info->id < DPLL_ID_DG1_DPLL2 && phy >= PHY_C) ||
16245ca02815Sjsg (pll->info->id >= DPLL_ID_DG1_DPLL2 && phy < PHY_C)))
16255ca02815Sjsg return;
16265ca02815Sjsg
16275ca02815Sjsg _icl_ddi_enable_clock(i915, DG1_DPCLKA_CFGCR0(phy),
16285ca02815Sjsg DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
16295ca02815Sjsg DG1_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy),
16305ca02815Sjsg DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
1631c349dbc7Sjsg }
1632c349dbc7Sjsg
dg1_ddi_disable_clock(struct intel_encoder * encoder)16335ca02815Sjsg static void dg1_ddi_disable_clock(struct intel_encoder *encoder)
1634c349dbc7Sjsg {
16355ca02815Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
16365ca02815Sjsg enum phy phy = intel_port_to_phy(i915, encoder->port);
16375ca02815Sjsg
16385ca02815Sjsg _icl_ddi_disable_clock(i915, DG1_DPCLKA_CFGCR0(phy),
16395ca02815Sjsg DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
16405ca02815Sjsg }
16415ca02815Sjsg
dg1_ddi_is_clock_enabled(struct intel_encoder * encoder)16425ca02815Sjsg static bool dg1_ddi_is_clock_enabled(struct intel_encoder *encoder)
16435ca02815Sjsg {
16445ca02815Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
16455ca02815Sjsg enum phy phy = intel_port_to_phy(i915, encoder->port);
16465ca02815Sjsg
16475ca02815Sjsg return _icl_ddi_is_clock_enabled(i915, DG1_DPCLKA_CFGCR0(phy),
16485ca02815Sjsg DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
16495ca02815Sjsg }
16505ca02815Sjsg
dg1_ddi_get_pll(struct intel_encoder * encoder)16515ca02815Sjsg static struct intel_shared_dpll *dg1_ddi_get_pll(struct intel_encoder *encoder)
16525ca02815Sjsg {
16535ca02815Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
16545ca02815Sjsg enum phy phy = intel_port_to_phy(i915, encoder->port);
16555ca02815Sjsg enum intel_dpll_id id;
1656c349dbc7Sjsg u32 val;
1657c349dbc7Sjsg
16585ca02815Sjsg val = intel_de_read(i915, DG1_DPCLKA_CFGCR0(phy));
16595ca02815Sjsg val &= DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy);
16605ca02815Sjsg val >>= DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy);
16615ca02815Sjsg id = val;
1662c349dbc7Sjsg
1663c349dbc7Sjsg /*
16645ca02815Sjsg * _DG1_DPCLKA0_CFGCR0 maps between DPLL 0 and 1 with one bit for phy A
16655ca02815Sjsg * and B while _DG1_DPCLKA1_CFGCR0 maps between DPLL 2 and 3 with one
16665ca02815Sjsg * bit for phy C and D.
1667c349dbc7Sjsg */
16685ca02815Sjsg if (phy >= PHY_C)
16695ca02815Sjsg id += DPLL_ID_DG1_DPLL2;
1670c349dbc7Sjsg
16715ca02815Sjsg return intel_get_shared_dpll_by_id(i915, id);
1672c349dbc7Sjsg }
1673c349dbc7Sjsg
icl_ddi_combo_enable_clock(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)16745ca02815Sjsg static void icl_ddi_combo_enable_clock(struct intel_encoder *encoder,
16755ca02815Sjsg const struct intel_crtc_state *crtc_state)
1676c349dbc7Sjsg {
16775ca02815Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
16785ca02815Sjsg const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
16795ca02815Sjsg enum phy phy = intel_port_to_phy(i915, encoder->port);
16805ca02815Sjsg
16815ca02815Sjsg if (drm_WARN_ON(&i915->drm, !pll))
16825ca02815Sjsg return;
16835ca02815Sjsg
16845ca02815Sjsg _icl_ddi_enable_clock(i915, ICL_DPCLKA_CFGCR0,
16855ca02815Sjsg ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
16865ca02815Sjsg ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy),
16875ca02815Sjsg ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
16885ca02815Sjsg }
16895ca02815Sjsg
icl_ddi_combo_disable_clock(struct intel_encoder * encoder)16905ca02815Sjsg static void icl_ddi_combo_disable_clock(struct intel_encoder *encoder)
16915ca02815Sjsg {
16925ca02815Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
16935ca02815Sjsg enum phy phy = intel_port_to_phy(i915, encoder->port);
16945ca02815Sjsg
16955ca02815Sjsg _icl_ddi_disable_clock(i915, ICL_DPCLKA_CFGCR0,
16965ca02815Sjsg ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
16975ca02815Sjsg }
16985ca02815Sjsg
icl_ddi_combo_is_clock_enabled(struct intel_encoder * encoder)16995ca02815Sjsg static bool icl_ddi_combo_is_clock_enabled(struct intel_encoder *encoder)
17005ca02815Sjsg {
17015ca02815Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
17025ca02815Sjsg enum phy phy = intel_port_to_phy(i915, encoder->port);
17035ca02815Sjsg
17045ca02815Sjsg return _icl_ddi_is_clock_enabled(i915, ICL_DPCLKA_CFGCR0,
17055ca02815Sjsg ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
17065ca02815Sjsg }
17075ca02815Sjsg
icl_ddi_combo_get_pll(struct intel_encoder * encoder)17085ca02815Sjsg struct intel_shared_dpll *icl_ddi_combo_get_pll(struct intel_encoder *encoder)
17095ca02815Sjsg {
17105ca02815Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
17115ca02815Sjsg enum phy phy = intel_port_to_phy(i915, encoder->port);
17125ca02815Sjsg
17135ca02815Sjsg return _icl_ddi_get_pll(i915, ICL_DPCLKA_CFGCR0,
17145ca02815Sjsg ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
17155ca02815Sjsg ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy));
17165ca02815Sjsg }
17175ca02815Sjsg
jsl_ddi_tc_enable_clock(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)17185ca02815Sjsg static void jsl_ddi_tc_enable_clock(struct intel_encoder *encoder,
17195ca02815Sjsg const struct intel_crtc_state *crtc_state)
17205ca02815Sjsg {
17215ca02815Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
17225ca02815Sjsg const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
17235ca02815Sjsg enum port port = encoder->port;
17245ca02815Sjsg
17255ca02815Sjsg if (drm_WARN_ON(&i915->drm, !pll))
17265ca02815Sjsg return;
17275ca02815Sjsg
17285ca02815Sjsg /*
17295ca02815Sjsg * "For DDIC and DDID, program DDI_CLK_SEL to map the MG clock to the port.
17305ca02815Sjsg * MG does not exist, but the programming is required to ungate DDIC and DDID."
17315ca02815Sjsg */
17325ca02815Sjsg intel_de_write(i915, DDI_CLK_SEL(port), DDI_CLK_SEL_MG);
17335ca02815Sjsg
17345ca02815Sjsg icl_ddi_combo_enable_clock(encoder, crtc_state);
17355ca02815Sjsg }
17365ca02815Sjsg
jsl_ddi_tc_disable_clock(struct intel_encoder * encoder)17375ca02815Sjsg static void jsl_ddi_tc_disable_clock(struct intel_encoder *encoder)
17385ca02815Sjsg {
17395ca02815Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
17405ca02815Sjsg enum port port = encoder->port;
17415ca02815Sjsg
17425ca02815Sjsg icl_ddi_combo_disable_clock(encoder);
17435ca02815Sjsg
17445ca02815Sjsg intel_de_write(i915, DDI_CLK_SEL(port), DDI_CLK_SEL_NONE);
17455ca02815Sjsg }
17465ca02815Sjsg
jsl_ddi_tc_is_clock_enabled(struct intel_encoder * encoder)17475ca02815Sjsg static bool jsl_ddi_tc_is_clock_enabled(struct intel_encoder *encoder)
17485ca02815Sjsg {
17495ca02815Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
17505ca02815Sjsg enum port port = encoder->port;
17515ca02815Sjsg u32 tmp;
17525ca02815Sjsg
17535ca02815Sjsg tmp = intel_de_read(i915, DDI_CLK_SEL(port));
17545ca02815Sjsg
17555ca02815Sjsg if ((tmp & DDI_CLK_SEL_MASK) == DDI_CLK_SEL_NONE)
17565ca02815Sjsg return false;
17575ca02815Sjsg
17585ca02815Sjsg return icl_ddi_combo_is_clock_enabled(encoder);
17595ca02815Sjsg }
17605ca02815Sjsg
icl_ddi_tc_enable_clock(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)17615ca02815Sjsg static void icl_ddi_tc_enable_clock(struct intel_encoder *encoder,
17625ca02815Sjsg const struct intel_crtc_state *crtc_state)
17635ca02815Sjsg {
17645ca02815Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
17655ca02815Sjsg const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
17665ca02815Sjsg enum tc_port tc_port = intel_port_to_tc(i915, encoder->port);
17675ca02815Sjsg enum port port = encoder->port;
17685ca02815Sjsg
17695ca02815Sjsg if (drm_WARN_ON(&i915->drm, !pll))
17705ca02815Sjsg return;
17715ca02815Sjsg
17725ca02815Sjsg intel_de_write(i915, DDI_CLK_SEL(port),
17735ca02815Sjsg icl_pll_to_ddi_clk_sel(encoder, crtc_state));
17745ca02815Sjsg
17751bb76ff1Sjsg mutex_lock(&i915->display.dpll.lock);
17765ca02815Sjsg
17775ca02815Sjsg intel_de_rmw(i915, ICL_DPCLKA_CFGCR0,
17785ca02815Sjsg ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port), 0);
17795ca02815Sjsg
17801bb76ff1Sjsg mutex_unlock(&i915->display.dpll.lock);
17815ca02815Sjsg }
17825ca02815Sjsg
icl_ddi_tc_disable_clock(struct intel_encoder * encoder)17835ca02815Sjsg static void icl_ddi_tc_disable_clock(struct intel_encoder *encoder)
17845ca02815Sjsg {
17855ca02815Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
17865ca02815Sjsg enum tc_port tc_port = intel_port_to_tc(i915, encoder->port);
17875ca02815Sjsg enum port port = encoder->port;
17885ca02815Sjsg
17891bb76ff1Sjsg mutex_lock(&i915->display.dpll.lock);
17905ca02815Sjsg
17915ca02815Sjsg intel_de_rmw(i915, ICL_DPCLKA_CFGCR0,
17925ca02815Sjsg 0, ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port));
17935ca02815Sjsg
17941bb76ff1Sjsg mutex_unlock(&i915->display.dpll.lock);
17955ca02815Sjsg
17965ca02815Sjsg intel_de_write(i915, DDI_CLK_SEL(port), DDI_CLK_SEL_NONE);
17975ca02815Sjsg }
17985ca02815Sjsg
icl_ddi_tc_is_clock_enabled(struct intel_encoder * encoder)17995ca02815Sjsg static bool icl_ddi_tc_is_clock_enabled(struct intel_encoder *encoder)
18005ca02815Sjsg {
18015ca02815Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
18025ca02815Sjsg enum tc_port tc_port = intel_port_to_tc(i915, encoder->port);
18035ca02815Sjsg enum port port = encoder->port;
18045ca02815Sjsg u32 tmp;
18055ca02815Sjsg
18065ca02815Sjsg tmp = intel_de_read(i915, DDI_CLK_SEL(port));
18075ca02815Sjsg
18085ca02815Sjsg if ((tmp & DDI_CLK_SEL_MASK) == DDI_CLK_SEL_NONE)
18095ca02815Sjsg return false;
18105ca02815Sjsg
18115ca02815Sjsg tmp = intel_de_read(i915, ICL_DPCLKA_CFGCR0);
18125ca02815Sjsg
18135ca02815Sjsg return !(tmp & ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port));
18145ca02815Sjsg }
18155ca02815Sjsg
icl_ddi_tc_get_pll(struct intel_encoder * encoder)18165ca02815Sjsg static struct intel_shared_dpll *icl_ddi_tc_get_pll(struct intel_encoder *encoder)
18175ca02815Sjsg {
18185ca02815Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
18195ca02815Sjsg enum tc_port tc_port = intel_port_to_tc(i915, encoder->port);
18205ca02815Sjsg enum port port = encoder->port;
18215ca02815Sjsg enum intel_dpll_id id;
18225ca02815Sjsg u32 tmp;
18235ca02815Sjsg
18245ca02815Sjsg tmp = intel_de_read(i915, DDI_CLK_SEL(port));
18255ca02815Sjsg
18265ca02815Sjsg switch (tmp & DDI_CLK_SEL_MASK) {
18275ca02815Sjsg case DDI_CLK_SEL_TBT_162:
18285ca02815Sjsg case DDI_CLK_SEL_TBT_270:
18295ca02815Sjsg case DDI_CLK_SEL_TBT_540:
18305ca02815Sjsg case DDI_CLK_SEL_TBT_810:
18315ca02815Sjsg id = DPLL_ID_ICL_TBTPLL;
18325ca02815Sjsg break;
18335ca02815Sjsg case DDI_CLK_SEL_MG:
18345ca02815Sjsg id = icl_tc_port_to_pll_id(tc_port);
18355ca02815Sjsg break;
18365ca02815Sjsg default:
18375ca02815Sjsg MISSING_CASE(tmp);
18385ca02815Sjsg fallthrough;
18395ca02815Sjsg case DDI_CLK_SEL_NONE:
18405ca02815Sjsg return NULL;
18415ca02815Sjsg }
18425ca02815Sjsg
18435ca02815Sjsg return intel_get_shared_dpll_by_id(i915, id);
18445ca02815Sjsg }
18455ca02815Sjsg
bxt_ddi_get_pll(struct intel_encoder * encoder)18465ca02815Sjsg static struct intel_shared_dpll *bxt_ddi_get_pll(struct intel_encoder *encoder)
18475ca02815Sjsg {
18485ca02815Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
18495ca02815Sjsg enum intel_dpll_id id;
18505ca02815Sjsg
18515ca02815Sjsg switch (encoder->port) {
18525ca02815Sjsg case PORT_A:
18535ca02815Sjsg id = DPLL_ID_SKL_DPLL0;
18545ca02815Sjsg break;
18555ca02815Sjsg case PORT_B:
18565ca02815Sjsg id = DPLL_ID_SKL_DPLL1;
18575ca02815Sjsg break;
18585ca02815Sjsg case PORT_C:
18595ca02815Sjsg id = DPLL_ID_SKL_DPLL2;
18605ca02815Sjsg break;
18615ca02815Sjsg default:
18625ca02815Sjsg MISSING_CASE(encoder->port);
18635ca02815Sjsg return NULL;
18645ca02815Sjsg }
18655ca02815Sjsg
18665ca02815Sjsg return intel_get_shared_dpll_by_id(i915, id);
18675ca02815Sjsg }
18685ca02815Sjsg
skl_ddi_enable_clock(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)18695ca02815Sjsg static void skl_ddi_enable_clock(struct intel_encoder *encoder,
18705ca02815Sjsg const struct intel_crtc_state *crtc_state)
18715ca02815Sjsg {
18725ca02815Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
18735ca02815Sjsg const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
18745ca02815Sjsg enum port port = encoder->port;
18755ca02815Sjsg
18765ca02815Sjsg if (drm_WARN_ON(&i915->drm, !pll))
18775ca02815Sjsg return;
18785ca02815Sjsg
18791bb76ff1Sjsg mutex_lock(&i915->display.dpll.lock);
18805ca02815Sjsg
18815ca02815Sjsg intel_de_rmw(i915, DPLL_CTRL2,
18825ca02815Sjsg DPLL_CTRL2_DDI_CLK_OFF(port) |
18835ca02815Sjsg DPLL_CTRL2_DDI_CLK_SEL_MASK(port),
18845ca02815Sjsg DPLL_CTRL2_DDI_CLK_SEL(pll->info->id, port) |
18855ca02815Sjsg DPLL_CTRL2_DDI_SEL_OVERRIDE(port));
18865ca02815Sjsg
18871bb76ff1Sjsg mutex_unlock(&i915->display.dpll.lock);
18885ca02815Sjsg }
18895ca02815Sjsg
skl_ddi_disable_clock(struct intel_encoder * encoder)18905ca02815Sjsg static void skl_ddi_disable_clock(struct intel_encoder *encoder)
18915ca02815Sjsg {
18925ca02815Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
18935ca02815Sjsg enum port port = encoder->port;
18945ca02815Sjsg
18951bb76ff1Sjsg mutex_lock(&i915->display.dpll.lock);
18965ca02815Sjsg
18975ca02815Sjsg intel_de_rmw(i915, DPLL_CTRL2,
18985ca02815Sjsg 0, DPLL_CTRL2_DDI_CLK_OFF(port));
18995ca02815Sjsg
19001bb76ff1Sjsg mutex_unlock(&i915->display.dpll.lock);
19015ca02815Sjsg }
19025ca02815Sjsg
skl_ddi_is_clock_enabled(struct intel_encoder * encoder)19035ca02815Sjsg static bool skl_ddi_is_clock_enabled(struct intel_encoder *encoder)
19045ca02815Sjsg {
19055ca02815Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
19065ca02815Sjsg enum port port = encoder->port;
19075ca02815Sjsg
19085ca02815Sjsg /*
19095ca02815Sjsg * FIXME Not sure if the override affects both
19105ca02815Sjsg * the PLL selection and the CLK_OFF bit.
19115ca02815Sjsg */
19125ca02815Sjsg return !(intel_de_read(i915, DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_OFF(port));
19135ca02815Sjsg }
19145ca02815Sjsg
skl_ddi_get_pll(struct intel_encoder * encoder)19155ca02815Sjsg static struct intel_shared_dpll *skl_ddi_get_pll(struct intel_encoder *encoder)
19165ca02815Sjsg {
19175ca02815Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
19185ca02815Sjsg enum port port = encoder->port;
19195ca02815Sjsg enum intel_dpll_id id;
19205ca02815Sjsg u32 tmp;
19215ca02815Sjsg
19225ca02815Sjsg tmp = intel_de_read(i915, DPLL_CTRL2);
19235ca02815Sjsg
19245ca02815Sjsg /*
19255ca02815Sjsg * FIXME Not sure if the override affects both
19265ca02815Sjsg * the PLL selection and the CLK_OFF bit.
19275ca02815Sjsg */
19285ca02815Sjsg if ((tmp & DPLL_CTRL2_DDI_SEL_OVERRIDE(port)) == 0)
19295ca02815Sjsg return NULL;
19305ca02815Sjsg
19315ca02815Sjsg id = (tmp & DPLL_CTRL2_DDI_CLK_SEL_MASK(port)) >>
19325ca02815Sjsg DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port);
19335ca02815Sjsg
19345ca02815Sjsg return intel_get_shared_dpll_by_id(i915, id);
19355ca02815Sjsg }
19365ca02815Sjsg
hsw_ddi_enable_clock(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)19375ca02815Sjsg void hsw_ddi_enable_clock(struct intel_encoder *encoder,
19385ca02815Sjsg const struct intel_crtc_state *crtc_state)
19395ca02815Sjsg {
19405ca02815Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
19415ca02815Sjsg const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
19425ca02815Sjsg enum port port = encoder->port;
19435ca02815Sjsg
19445ca02815Sjsg if (drm_WARN_ON(&i915->drm, !pll))
19455ca02815Sjsg return;
19465ca02815Sjsg
19475ca02815Sjsg intel_de_write(i915, PORT_CLK_SEL(port), hsw_pll_to_ddi_pll_sel(pll));
19485ca02815Sjsg }
19495ca02815Sjsg
hsw_ddi_disable_clock(struct intel_encoder * encoder)19505ca02815Sjsg void hsw_ddi_disable_clock(struct intel_encoder *encoder)
19515ca02815Sjsg {
19525ca02815Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
19535ca02815Sjsg enum port port = encoder->port;
19545ca02815Sjsg
19555ca02815Sjsg intel_de_write(i915, PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
19565ca02815Sjsg }
19575ca02815Sjsg
hsw_ddi_is_clock_enabled(struct intel_encoder * encoder)19585ca02815Sjsg bool hsw_ddi_is_clock_enabled(struct intel_encoder *encoder)
19595ca02815Sjsg {
19605ca02815Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
19615ca02815Sjsg enum port port = encoder->port;
19625ca02815Sjsg
19635ca02815Sjsg return intel_de_read(i915, PORT_CLK_SEL(port)) != PORT_CLK_SEL_NONE;
19645ca02815Sjsg }
19655ca02815Sjsg
hsw_ddi_get_pll(struct intel_encoder * encoder)19665ca02815Sjsg static struct intel_shared_dpll *hsw_ddi_get_pll(struct intel_encoder *encoder)
19675ca02815Sjsg {
19685ca02815Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
19695ca02815Sjsg enum port port = encoder->port;
19705ca02815Sjsg enum intel_dpll_id id;
19715ca02815Sjsg u32 tmp;
19725ca02815Sjsg
19735ca02815Sjsg tmp = intel_de_read(i915, PORT_CLK_SEL(port));
19745ca02815Sjsg
19755ca02815Sjsg switch (tmp & PORT_CLK_SEL_MASK) {
19765ca02815Sjsg case PORT_CLK_SEL_WRPLL1:
19775ca02815Sjsg id = DPLL_ID_WRPLL1;
19785ca02815Sjsg break;
19795ca02815Sjsg case PORT_CLK_SEL_WRPLL2:
19805ca02815Sjsg id = DPLL_ID_WRPLL2;
19815ca02815Sjsg break;
19825ca02815Sjsg case PORT_CLK_SEL_SPLL:
19835ca02815Sjsg id = DPLL_ID_SPLL;
19845ca02815Sjsg break;
19855ca02815Sjsg case PORT_CLK_SEL_LCPLL_810:
19865ca02815Sjsg id = DPLL_ID_LCPLL_810;
19875ca02815Sjsg break;
19885ca02815Sjsg case PORT_CLK_SEL_LCPLL_1350:
19895ca02815Sjsg id = DPLL_ID_LCPLL_1350;
19905ca02815Sjsg break;
19915ca02815Sjsg case PORT_CLK_SEL_LCPLL_2700:
19925ca02815Sjsg id = DPLL_ID_LCPLL_2700;
19935ca02815Sjsg break;
19945ca02815Sjsg default:
19955ca02815Sjsg MISSING_CASE(tmp);
19965ca02815Sjsg fallthrough;
19975ca02815Sjsg case PORT_CLK_SEL_NONE:
19985ca02815Sjsg return NULL;
19995ca02815Sjsg }
20005ca02815Sjsg
20015ca02815Sjsg return intel_get_shared_dpll_by_id(i915, id);
20025ca02815Sjsg }
20035ca02815Sjsg
intel_ddi_enable_clock(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)20045ca02815Sjsg void intel_ddi_enable_clock(struct intel_encoder *encoder,
20055ca02815Sjsg const struct intel_crtc_state *crtc_state)
20065ca02815Sjsg {
20075ca02815Sjsg if (encoder->enable_clock)
20085ca02815Sjsg encoder->enable_clock(encoder, crtc_state);
20095ca02815Sjsg }
20105ca02815Sjsg
intel_ddi_disable_clock(struct intel_encoder * encoder)20111bb76ff1Sjsg void intel_ddi_disable_clock(struct intel_encoder *encoder)
20125ca02815Sjsg {
20135ca02815Sjsg if (encoder->disable_clock)
20145ca02815Sjsg encoder->disable_clock(encoder);
20155ca02815Sjsg }
20165ca02815Sjsg
intel_ddi_sanitize_encoder_pll_mapping(struct intel_encoder * encoder)20175ca02815Sjsg void intel_ddi_sanitize_encoder_pll_mapping(struct intel_encoder *encoder)
20185ca02815Sjsg {
20195ca02815Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
2020c349dbc7Sjsg u32 port_mask;
2021c349dbc7Sjsg bool ddi_clk_needed;
2022c349dbc7Sjsg
2023c349dbc7Sjsg /*
2024c349dbc7Sjsg * In case of DP MST, we sanitize the primary encoder only, not the
2025c349dbc7Sjsg * virtual ones.
2026c349dbc7Sjsg */
2027c349dbc7Sjsg if (encoder->type == INTEL_OUTPUT_DP_MST)
2028c349dbc7Sjsg return;
2029c349dbc7Sjsg
2030c349dbc7Sjsg if (!encoder->base.crtc && intel_encoder_is_dp(encoder)) {
2031c349dbc7Sjsg u8 pipe_mask;
2032c349dbc7Sjsg bool is_mst;
2033c349dbc7Sjsg
2034c349dbc7Sjsg intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);
2035c349dbc7Sjsg /*
2036c349dbc7Sjsg * In the unlikely case that BIOS enables DP in MST mode, just
2037c349dbc7Sjsg * warn since our MST HW readout is incomplete.
2038c349dbc7Sjsg */
20395ca02815Sjsg if (drm_WARN_ON(&i915->drm, is_mst))
2040c349dbc7Sjsg return;
2041c349dbc7Sjsg }
2042c349dbc7Sjsg
2043c349dbc7Sjsg port_mask = BIT(encoder->port);
2044c349dbc7Sjsg ddi_clk_needed = encoder->base.crtc;
2045c349dbc7Sjsg
2046c349dbc7Sjsg if (encoder->type == INTEL_OUTPUT_DSI) {
2047c349dbc7Sjsg struct intel_encoder *other_encoder;
2048c349dbc7Sjsg
2049c349dbc7Sjsg port_mask = intel_dsi_encoder_ports(encoder);
2050c349dbc7Sjsg /*
2051c349dbc7Sjsg * Sanity check that we haven't incorrectly registered another
2052c349dbc7Sjsg * encoder using any of the ports of this DSI encoder.
2053c349dbc7Sjsg */
20545ca02815Sjsg for_each_intel_encoder(&i915->drm, other_encoder) {
2055c349dbc7Sjsg if (other_encoder == encoder)
2056c349dbc7Sjsg continue;
2057c349dbc7Sjsg
20585ca02815Sjsg if (drm_WARN_ON(&i915->drm,
2059c349dbc7Sjsg port_mask & BIT(other_encoder->port)))
2060c349dbc7Sjsg return;
2061c349dbc7Sjsg }
2062c349dbc7Sjsg /*
2063c349dbc7Sjsg * For DSI we keep the ddi clocks gated
2064c349dbc7Sjsg * except during enable/disable sequence.
2065c349dbc7Sjsg */
2066c349dbc7Sjsg ddi_clk_needed = false;
2067c349dbc7Sjsg }
2068c349dbc7Sjsg
20695ca02815Sjsg if (ddi_clk_needed || !encoder->is_clock_enabled ||
20705ca02815Sjsg !encoder->is_clock_enabled(encoder))
2071c349dbc7Sjsg return;
2072c349dbc7Sjsg
20735ca02815Sjsg drm_notice(&i915->drm,
20745ca02815Sjsg "[ENCODER:%d:%s] is disabled/in DSI mode with an ungated DDI clock, gate it\n",
20755ca02815Sjsg encoder->base.base.id, encoder->base.name);
2076c349dbc7Sjsg
20775ca02815Sjsg encoder->disable_clock(encoder);
2078c349dbc7Sjsg }
2079c349dbc7Sjsg
2080c349dbc7Sjsg static void
icl_program_mg_dp_mode(struct intel_digital_port * dig_port,const struct intel_crtc_state * crtc_state)2081ad8b1aafSjsg icl_program_mg_dp_mode(struct intel_digital_port *dig_port,
2082c349dbc7Sjsg const struct intel_crtc_state *crtc_state)
2083c349dbc7Sjsg {
2084ad8b1aafSjsg struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2085ad8b1aafSjsg enum tc_port tc_port = intel_port_to_tc(dev_priv, dig_port->base.port);
20865ca02815Sjsg enum phy phy = intel_port_to_phy(dev_priv, dig_port->base.port);
2087c349dbc7Sjsg u32 ln0, ln1, pin_assignment;
2088c349dbc7Sjsg u8 width;
2089c349dbc7Sjsg
20905ca02815Sjsg if (!intel_phy_is_tc(dev_priv, phy) ||
20911bb76ff1Sjsg intel_tc_port_in_tbt_alt_mode(dig_port))
2092c349dbc7Sjsg return;
2093c349dbc7Sjsg
20945ca02815Sjsg if (DISPLAY_VER(dev_priv) >= 12) {
2095f005ef32Sjsg ln0 = intel_dkl_phy_read(dev_priv, DKL_DP_MODE(tc_port, 0));
2096f005ef32Sjsg ln1 = intel_dkl_phy_read(dev_priv, DKL_DP_MODE(tc_port, 1));
2097c349dbc7Sjsg } else {
2098c349dbc7Sjsg ln0 = intel_de_read(dev_priv, MG_DP_MODE(0, tc_port));
2099c349dbc7Sjsg ln1 = intel_de_read(dev_priv, MG_DP_MODE(1, tc_port));
2100c349dbc7Sjsg }
2101c349dbc7Sjsg
2102d7a444f0Sjsg ln0 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE);
2103c349dbc7Sjsg ln1 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE);
2104c349dbc7Sjsg
2105c349dbc7Sjsg /* DPPATC */
2106ad8b1aafSjsg pin_assignment = intel_tc_port_get_pin_assignment_mask(dig_port);
2107c349dbc7Sjsg width = crtc_state->lane_count;
2108c349dbc7Sjsg
2109c349dbc7Sjsg switch (pin_assignment) {
2110c349dbc7Sjsg case 0x0:
2111c349dbc7Sjsg drm_WARN_ON(&dev_priv->drm,
21121bb76ff1Sjsg !intel_tc_port_in_legacy_mode(dig_port));
2113c349dbc7Sjsg if (width == 1) {
2114c349dbc7Sjsg ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
2115c349dbc7Sjsg } else {
2116c349dbc7Sjsg ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
2117c349dbc7Sjsg ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
2118c349dbc7Sjsg }
2119c349dbc7Sjsg break;
2120c349dbc7Sjsg case 0x1:
2121c349dbc7Sjsg if (width == 4) {
2122c349dbc7Sjsg ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
2123c349dbc7Sjsg ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
2124c349dbc7Sjsg }
2125c349dbc7Sjsg break;
2126c349dbc7Sjsg case 0x2:
2127c349dbc7Sjsg if (width == 2) {
2128c349dbc7Sjsg ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
2129c349dbc7Sjsg ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
2130c349dbc7Sjsg }
2131c349dbc7Sjsg break;
2132c349dbc7Sjsg case 0x3:
2133c349dbc7Sjsg case 0x5:
2134c349dbc7Sjsg if (width == 1) {
2135c349dbc7Sjsg ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
2136c349dbc7Sjsg ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
2137c349dbc7Sjsg } else {
2138c349dbc7Sjsg ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
2139c349dbc7Sjsg ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
2140c349dbc7Sjsg }
2141c349dbc7Sjsg break;
2142c349dbc7Sjsg case 0x4:
2143c349dbc7Sjsg case 0x6:
2144c349dbc7Sjsg if (width == 1) {
2145c349dbc7Sjsg ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
2146c349dbc7Sjsg ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
2147c349dbc7Sjsg } else {
2148c349dbc7Sjsg ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
2149c349dbc7Sjsg ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
2150c349dbc7Sjsg }
2151c349dbc7Sjsg break;
2152c349dbc7Sjsg default:
2153c349dbc7Sjsg MISSING_CASE(pin_assignment);
2154c349dbc7Sjsg }
2155c349dbc7Sjsg
21565ca02815Sjsg if (DISPLAY_VER(dev_priv) >= 12) {
2157f005ef32Sjsg intel_dkl_phy_write(dev_priv, DKL_DP_MODE(tc_port, 0), ln0);
2158f005ef32Sjsg intel_dkl_phy_write(dev_priv, DKL_DP_MODE(tc_port, 1), ln1);
2159c349dbc7Sjsg } else {
2160c349dbc7Sjsg intel_de_write(dev_priv, MG_DP_MODE(0, tc_port), ln0);
2161c349dbc7Sjsg intel_de_write(dev_priv, MG_DP_MODE(1, tc_port), ln1);
2162c349dbc7Sjsg }
2163c349dbc7Sjsg }
2164c349dbc7Sjsg
21655ca02815Sjsg static enum transcoder
tgl_dp_tp_transcoder(const struct intel_crtc_state * crtc_state)21665ca02815Sjsg tgl_dp_tp_transcoder(const struct intel_crtc_state *crtc_state)
21675ca02815Sjsg {
21685ca02815Sjsg if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST))
21695ca02815Sjsg return crtc_state->mst_master_transcoder;
21705ca02815Sjsg else
21715ca02815Sjsg return crtc_state->cpu_transcoder;
21725ca02815Sjsg }
21735ca02815Sjsg
dp_tp_ctl_reg(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)21745ca02815Sjsg i915_reg_t dp_tp_ctl_reg(struct intel_encoder *encoder,
21755ca02815Sjsg const struct intel_crtc_state *crtc_state)
21765ca02815Sjsg {
21775ca02815Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
21785ca02815Sjsg
21795ca02815Sjsg if (DISPLAY_VER(dev_priv) >= 12)
21805ca02815Sjsg return TGL_DP_TP_CTL(tgl_dp_tp_transcoder(crtc_state));
21815ca02815Sjsg else
21825ca02815Sjsg return DP_TP_CTL(encoder->port);
21835ca02815Sjsg }
21845ca02815Sjsg
dp_tp_status_reg(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)21855ca02815Sjsg i915_reg_t dp_tp_status_reg(struct intel_encoder *encoder,
21865ca02815Sjsg const struct intel_crtc_state *crtc_state)
21875ca02815Sjsg {
21885ca02815Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
21895ca02815Sjsg
21905ca02815Sjsg if (DISPLAY_VER(dev_priv) >= 12)
21915ca02815Sjsg return TGL_DP_TP_STATUS(tgl_dp_tp_transcoder(crtc_state));
21925ca02815Sjsg else
21935ca02815Sjsg return DP_TP_STATUS(encoder->port);
21945ca02815Sjsg }
21955ca02815Sjsg
intel_dp_sink_set_msa_timing_par_ignore_state(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state,bool enable)21965ca02815Sjsg static void intel_dp_sink_set_msa_timing_par_ignore_state(struct intel_dp *intel_dp,
21975ca02815Sjsg const struct intel_crtc_state *crtc_state,
21985ca02815Sjsg bool enable)
21995ca02815Sjsg {
22005ca02815Sjsg struct drm_i915_private *i915 = dp_to_i915(intel_dp);
22015ca02815Sjsg
22025ca02815Sjsg if (!crtc_state->vrr.enable)
22035ca02815Sjsg return;
22045ca02815Sjsg
22055ca02815Sjsg if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_DOWNSPREAD_CTRL,
22065ca02815Sjsg enable ? DP_MSA_TIMING_PAR_IGNORE_EN : 0) <= 0)
22075ca02815Sjsg drm_dbg_kms(&i915->drm,
22085ca02815Sjsg "Failed to %s MSA_TIMING_PAR_IGNORE in the sink\n",
22091bb76ff1Sjsg str_enable_disable(enable));
22105ca02815Sjsg }
22115ca02815Sjsg
intel_dp_sink_set_fec_ready(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state)2212c349dbc7Sjsg static void intel_dp_sink_set_fec_ready(struct intel_dp *intel_dp,
2213c349dbc7Sjsg const struct intel_crtc_state *crtc_state)
2214c349dbc7Sjsg {
2215ad8b1aafSjsg struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2216ad8b1aafSjsg
2217c349dbc7Sjsg if (!crtc_state->fec_enable)
2218c349dbc7Sjsg return;
2219c349dbc7Sjsg
2220c349dbc7Sjsg if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_FEC_CONFIGURATION, DP_FEC_READY) <= 0)
2221ad8b1aafSjsg drm_dbg_kms(&i915->drm,
2222ad8b1aafSjsg "Failed to set FEC_READY in the sink\n");
2223c349dbc7Sjsg }
2224c349dbc7Sjsg
intel_ddi_enable_fec(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)2225c349dbc7Sjsg static void intel_ddi_enable_fec(struct intel_encoder *encoder,
2226c349dbc7Sjsg const struct intel_crtc_state *crtc_state)
2227c349dbc7Sjsg {
2228c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2229c349dbc7Sjsg
2230c349dbc7Sjsg if (!crtc_state->fec_enable)
2231c349dbc7Sjsg return;
2232c349dbc7Sjsg
2233f005ef32Sjsg intel_de_rmw(dev_priv, dp_tp_ctl_reg(encoder, crtc_state),
2234f005ef32Sjsg 0, DP_TP_CTL_FEC_ENABLE);
2235c349dbc7Sjsg }
2236c349dbc7Sjsg
intel_ddi_disable_fec_state(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)2237c349dbc7Sjsg static void intel_ddi_disable_fec_state(struct intel_encoder *encoder,
2238c349dbc7Sjsg const struct intel_crtc_state *crtc_state)
2239c349dbc7Sjsg {
2240c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2241c349dbc7Sjsg
2242c349dbc7Sjsg if (!crtc_state->fec_enable)
2243c349dbc7Sjsg return;
2244c349dbc7Sjsg
2245f005ef32Sjsg intel_de_rmw(dev_priv, dp_tp_ctl_reg(encoder, crtc_state),
2246f005ef32Sjsg DP_TP_CTL_FEC_ENABLE, 0);
22475ca02815Sjsg intel_de_posting_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
2248c349dbc7Sjsg }
2249c349dbc7Sjsg
intel_ddi_power_up_lanes(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)2250ad8b1aafSjsg static void intel_ddi_power_up_lanes(struct intel_encoder *encoder,
2251ad8b1aafSjsg const struct intel_crtc_state *crtc_state)
2252ad8b1aafSjsg {
2253ad8b1aafSjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
2254ad8b1aafSjsg struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2255ad8b1aafSjsg enum phy phy = intel_port_to_phy(i915, encoder->port);
2256ad8b1aafSjsg
2257ad8b1aafSjsg if (intel_phy_is_combo(i915, phy)) {
2258ad8b1aafSjsg bool lane_reversal =
2259ad8b1aafSjsg dig_port->saved_port_bits & DDI_BUF_PORT_REVERSAL;
2260ad8b1aafSjsg
2261ad8b1aafSjsg intel_combo_phy_power_up_lanes(i915, phy, false,
2262ad8b1aafSjsg crtc_state->lane_count,
2263ad8b1aafSjsg lane_reversal);
2264ad8b1aafSjsg }
2265ad8b1aafSjsg }
2266ad8b1aafSjsg
22675ca02815Sjsg /* Splitter enable for eDP MSO is limited to certain pipes. */
intel_ddi_splitter_pipe_mask(struct drm_i915_private * i915)22685ca02815Sjsg static u8 intel_ddi_splitter_pipe_mask(struct drm_i915_private *i915)
22695ca02815Sjsg {
22705ca02815Sjsg if (IS_ALDERLAKE_P(i915))
22715ca02815Sjsg return BIT(PIPE_A) | BIT(PIPE_B);
22725ca02815Sjsg else
22735ca02815Sjsg return BIT(PIPE_A);
22745ca02815Sjsg }
22755ca02815Sjsg
intel_ddi_mso_get_config(struct intel_encoder * encoder,struct intel_crtc_state * pipe_config)22765ca02815Sjsg static void intel_ddi_mso_get_config(struct intel_encoder *encoder,
22775ca02815Sjsg struct intel_crtc_state *pipe_config)
22785ca02815Sjsg {
22795ca02815Sjsg struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
22805ca02815Sjsg struct drm_i915_private *i915 = to_i915(crtc->base.dev);
22815ca02815Sjsg enum pipe pipe = crtc->pipe;
22825ca02815Sjsg u32 dss1;
22835ca02815Sjsg
22845ca02815Sjsg if (!HAS_MSO(i915))
22855ca02815Sjsg return;
22865ca02815Sjsg
22875ca02815Sjsg dss1 = intel_de_read(i915, ICL_PIPE_DSS_CTL1(pipe));
22885ca02815Sjsg
22895ca02815Sjsg pipe_config->splitter.enable = dss1 & SPLITTER_ENABLE;
22905ca02815Sjsg if (!pipe_config->splitter.enable)
22915ca02815Sjsg return;
22925ca02815Sjsg
22935ca02815Sjsg if (drm_WARN_ON(&i915->drm, !(intel_ddi_splitter_pipe_mask(i915) & BIT(pipe)))) {
22945ca02815Sjsg pipe_config->splitter.enable = false;
22955ca02815Sjsg return;
22965ca02815Sjsg }
22975ca02815Sjsg
22985ca02815Sjsg switch (dss1 & SPLITTER_CONFIGURATION_MASK) {
22995ca02815Sjsg default:
23005ca02815Sjsg drm_WARN(&i915->drm, true,
23015ca02815Sjsg "Invalid splitter configuration, dss1=0x%08x\n", dss1);
23025ca02815Sjsg fallthrough;
23035ca02815Sjsg case SPLITTER_CONFIGURATION_2_SEGMENT:
23045ca02815Sjsg pipe_config->splitter.link_count = 2;
23055ca02815Sjsg break;
23065ca02815Sjsg case SPLITTER_CONFIGURATION_4_SEGMENT:
23075ca02815Sjsg pipe_config->splitter.link_count = 4;
23085ca02815Sjsg break;
23095ca02815Sjsg }
23105ca02815Sjsg
23115ca02815Sjsg pipe_config->splitter.pixel_overlap = REG_FIELD_GET(OVERLAP_PIXELS_MASK, dss1);
23125ca02815Sjsg }
23135ca02815Sjsg
intel_ddi_mso_configure(const struct intel_crtc_state * crtc_state)23145ca02815Sjsg static void intel_ddi_mso_configure(const struct intel_crtc_state *crtc_state)
23155ca02815Sjsg {
23165ca02815Sjsg struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
23175ca02815Sjsg struct drm_i915_private *i915 = to_i915(crtc->base.dev);
23185ca02815Sjsg enum pipe pipe = crtc->pipe;
23195ca02815Sjsg u32 dss1 = 0;
23205ca02815Sjsg
23215ca02815Sjsg if (!HAS_MSO(i915))
23225ca02815Sjsg return;
23235ca02815Sjsg
23245ca02815Sjsg if (crtc_state->splitter.enable) {
23255ca02815Sjsg dss1 |= SPLITTER_ENABLE;
23265ca02815Sjsg dss1 |= OVERLAP_PIXELS(crtc_state->splitter.pixel_overlap);
23275ca02815Sjsg if (crtc_state->splitter.link_count == 2)
23285ca02815Sjsg dss1 |= SPLITTER_CONFIGURATION_2_SEGMENT;
23295ca02815Sjsg else
23305ca02815Sjsg dss1 |= SPLITTER_CONFIGURATION_4_SEGMENT;
23315ca02815Sjsg }
23325ca02815Sjsg
23335ca02815Sjsg intel_de_rmw(i915, ICL_PIPE_DSS_CTL1(pipe),
23345ca02815Sjsg SPLITTER_ENABLE | SPLITTER_CONFIGURATION_MASK |
23355ca02815Sjsg OVERLAP_PIXELS_MASK, dss1);
23365ca02815Sjsg }
23375ca02815Sjsg
mtl_get_port_width(u8 lane_count)2338f005ef32Sjsg static u8 mtl_get_port_width(u8 lane_count)
2339f005ef32Sjsg {
2340f005ef32Sjsg switch (lane_count) {
2341f005ef32Sjsg case 1:
2342f005ef32Sjsg return 0;
2343f005ef32Sjsg case 2:
2344f005ef32Sjsg return 1;
2345f005ef32Sjsg case 3:
2346f005ef32Sjsg return 4;
2347f005ef32Sjsg case 4:
2348f005ef32Sjsg return 3;
2349f005ef32Sjsg default:
2350f005ef32Sjsg MISSING_CASE(lane_count);
2351f005ef32Sjsg return 4;
2352f005ef32Sjsg }
2353f005ef32Sjsg }
2354f005ef32Sjsg
2355f005ef32Sjsg static void
mtl_ddi_enable_d2d(struct intel_encoder * encoder)2356f005ef32Sjsg mtl_ddi_enable_d2d(struct intel_encoder *encoder)
2357f005ef32Sjsg {
2358f005ef32Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2359f005ef32Sjsg enum port port = encoder->port;
2360f005ef32Sjsg
2361f005ef32Sjsg intel_de_rmw(dev_priv, XELPDP_PORT_BUF_CTL1(port), 0,
2362f005ef32Sjsg XELPDP_PORT_BUF_D2D_LINK_ENABLE);
2363f005ef32Sjsg
2364f005ef32Sjsg if (wait_for_us((intel_de_read(dev_priv, XELPDP_PORT_BUF_CTL1(port)) &
2365f005ef32Sjsg XELPDP_PORT_BUF_D2D_LINK_STATE), 100)) {
2366f005ef32Sjsg drm_err(&dev_priv->drm, "Timeout waiting for D2D Link enable for PORT_BUF_CTL %c\n",
2367f005ef32Sjsg port_name(port));
2368f005ef32Sjsg }
2369f005ef32Sjsg }
2370f005ef32Sjsg
mtl_port_buf_ctl_program(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)2371f005ef32Sjsg static void mtl_port_buf_ctl_program(struct intel_encoder *encoder,
2372f005ef32Sjsg const struct intel_crtc_state *crtc_state)
2373f005ef32Sjsg {
2374f005ef32Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
2375f005ef32Sjsg struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2376f005ef32Sjsg enum port port = encoder->port;
2377f005ef32Sjsg u32 val;
2378f005ef32Sjsg
2379f005ef32Sjsg val = intel_de_read(i915, XELPDP_PORT_BUF_CTL1(port));
2380f005ef32Sjsg val &= ~XELPDP_PORT_WIDTH_MASK;
2381f005ef32Sjsg val |= XELPDP_PORT_WIDTH(mtl_get_port_width(crtc_state->lane_count));
2382f005ef32Sjsg
2383f005ef32Sjsg val &= ~XELPDP_PORT_BUF_PORT_DATA_WIDTH_MASK;
2384f005ef32Sjsg if (intel_dp_is_uhbr(crtc_state))
2385f005ef32Sjsg val |= XELPDP_PORT_BUF_PORT_DATA_40BIT;
2386f005ef32Sjsg else
2387f005ef32Sjsg val |= XELPDP_PORT_BUF_PORT_DATA_10BIT;
2388f005ef32Sjsg
2389f005ef32Sjsg if (dig_port->saved_port_bits & DDI_BUF_PORT_REVERSAL)
2390f005ef32Sjsg val |= XELPDP_PORT_REVERSAL;
2391f005ef32Sjsg
2392f005ef32Sjsg intel_de_write(i915, XELPDP_PORT_BUF_CTL1(port), val);
2393f005ef32Sjsg }
2394f005ef32Sjsg
mtl_port_buf_ctl_io_selection(struct intel_encoder * encoder)2395f005ef32Sjsg static void mtl_port_buf_ctl_io_selection(struct intel_encoder *encoder)
2396f005ef32Sjsg {
2397f005ef32Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
2398f005ef32Sjsg struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2399f005ef32Sjsg u32 val;
2400f005ef32Sjsg
2401f005ef32Sjsg val = intel_tc_port_in_tbt_alt_mode(dig_port) ?
2402f005ef32Sjsg XELPDP_PORT_BUF_IO_SELECT_TBT : 0;
2403f005ef32Sjsg intel_de_rmw(i915, XELPDP_PORT_BUF_CTL1(encoder->port),
2404f005ef32Sjsg XELPDP_PORT_BUF_IO_SELECT_TBT, val);
2405f005ef32Sjsg }
2406f005ef32Sjsg
mtl_ddi_pre_enable_dp(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)2407f005ef32Sjsg static void mtl_ddi_pre_enable_dp(struct intel_atomic_state *state,
2408f005ef32Sjsg struct intel_encoder *encoder,
2409f005ef32Sjsg const struct intel_crtc_state *crtc_state,
2410f005ef32Sjsg const struct drm_connector_state *conn_state)
2411f005ef32Sjsg {
2412f005ef32Sjsg struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2413f005ef32Sjsg bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
2414f005ef32Sjsg
2415f005ef32Sjsg intel_dp_set_link_params(intel_dp,
2416f005ef32Sjsg crtc_state->port_clock,
2417f005ef32Sjsg crtc_state->lane_count);
2418f005ef32Sjsg
2419f005ef32Sjsg /*
2420f005ef32Sjsg * We only configure what the register value will be here. Actual
2421f005ef32Sjsg * enabling happens during link training farther down.
2422f005ef32Sjsg */
2423f005ef32Sjsg intel_ddi_init_dp_buf_reg(encoder, crtc_state);
2424f005ef32Sjsg
2425f005ef32Sjsg /*
2426f005ef32Sjsg * 1. Enable Power Wells
2427f005ef32Sjsg *
2428f005ef32Sjsg * This was handled at the beginning of intel_atomic_commit_tail(),
2429f005ef32Sjsg * before we called down into this function.
2430f005ef32Sjsg */
2431f005ef32Sjsg
2432f005ef32Sjsg /* 2. PMdemand was already set */
2433f005ef32Sjsg
2434f005ef32Sjsg /* 3. Select Thunderbolt */
2435f005ef32Sjsg mtl_port_buf_ctl_io_selection(encoder);
2436f005ef32Sjsg
2437f005ef32Sjsg /* 4. Enable Panel Power if PPS is required */
2438f005ef32Sjsg intel_pps_on(intel_dp);
2439f005ef32Sjsg
2440f005ef32Sjsg /* 5. Enable the port PLL */
2441f005ef32Sjsg intel_ddi_enable_clock(encoder, crtc_state);
2442f005ef32Sjsg
2443f005ef32Sjsg /*
2444f005ef32Sjsg * 6.a Configure Transcoder Clock Select to direct the Port clock to the
2445f005ef32Sjsg * Transcoder.
2446f005ef32Sjsg */
2447f005ef32Sjsg intel_ddi_enable_transcoder_clock(encoder, crtc_state);
2448f005ef32Sjsg
2449f005ef32Sjsg /*
2450f005ef32Sjsg * 6.b If DP v2.0/128b mode - Configure TRANS_DP2_CTL register settings.
2451f005ef32Sjsg */
2452f005ef32Sjsg intel_ddi_config_transcoder_dp2(encoder, crtc_state);
2453f005ef32Sjsg
2454f005ef32Sjsg /*
2455f005ef32Sjsg * 6.c Configure TRANS_DDI_FUNC_CTL DDI Select, DDI Mode Select & MST
2456f005ef32Sjsg * Transport Select
2457f005ef32Sjsg */
2458f005ef32Sjsg intel_ddi_config_transcoder_func(encoder, crtc_state);
2459f005ef32Sjsg
2460f005ef32Sjsg /*
2461f005ef32Sjsg * 6.e Program CoG/MSO configuration bits in DSS_CTL1 if selected.
2462f005ef32Sjsg */
2463f005ef32Sjsg intel_ddi_mso_configure(crtc_state);
2464f005ef32Sjsg
2465f005ef32Sjsg if (!is_mst)
2466f005ef32Sjsg intel_dp_set_power(intel_dp, DP_SET_POWER_D0);
2467f005ef32Sjsg
2468f005ef32Sjsg intel_dp_configure_protocol_converter(intel_dp, crtc_state);
2469f005ef32Sjsg intel_dp_sink_set_decompression_state(intel_dp, crtc_state, true);
2470f005ef32Sjsg /*
2471f005ef32Sjsg * DDI FEC: "anticipates enabling FEC encoding sets the FEC_READY bit
2472f005ef32Sjsg * in the FEC_CONFIGURATION register to 1 before initiating link
2473f005ef32Sjsg * training
2474f005ef32Sjsg */
2475f005ef32Sjsg intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
2476f005ef32Sjsg
2477f005ef32Sjsg intel_dp_check_frl_training(intel_dp);
2478f005ef32Sjsg intel_dp_pcon_dsc_configure(intel_dp, crtc_state);
2479f005ef32Sjsg
2480f005ef32Sjsg /*
2481f005ef32Sjsg * 6. The rest of the below are substeps under the bspec's "Enable and
2482f005ef32Sjsg * Train Display Port" step. Note that steps that are specific to
2483f005ef32Sjsg * MST will be handled by intel_mst_pre_enable_dp() before/after it
2484f005ef32Sjsg * calls into this function. Also intel_mst_pre_enable_dp() only calls
2485f005ef32Sjsg * us when active_mst_links==0, so any steps designated for "single
2486f005ef32Sjsg * stream or multi-stream master transcoder" can just be performed
2487f005ef32Sjsg * unconditionally here.
2488f005ef32Sjsg *
2489f005ef32Sjsg * mtl_ddi_prepare_link_retrain() that is called by
2490f005ef32Sjsg * intel_dp_start_link_train() will execute steps: 6.d, 6.f, 6.g, 6.h,
2491f005ef32Sjsg * 6.i and 6.j
2492f005ef32Sjsg *
2493f005ef32Sjsg * 6.k Follow DisplayPort specification training sequence (see notes for
2494f005ef32Sjsg * failure handling)
2495f005ef32Sjsg * 6.m If DisplayPort multi-stream - Set DP_TP_CTL link training to Idle
2496f005ef32Sjsg * Pattern, wait for 5 idle patterns (DP_TP_STATUS Min_Idles_Sent)
2497f005ef32Sjsg * (timeout after 800 us)
2498f005ef32Sjsg */
2499f005ef32Sjsg intel_dp_start_link_train(intel_dp, crtc_state);
2500f005ef32Sjsg
2501f005ef32Sjsg /* 6.n Set DP_TP_CTL link training to Normal */
2502f005ef32Sjsg if (!is_trans_port_sync_mode(crtc_state))
2503f005ef32Sjsg intel_dp_stop_link_train(intel_dp, crtc_state);
2504f005ef32Sjsg
2505f005ef32Sjsg /* 6.o Configure and enable FEC if needed */
2506f005ef32Sjsg intel_ddi_enable_fec(encoder, crtc_state);
2507f005ef32Sjsg
2508f005ef32Sjsg intel_dsc_dp_pps_write(encoder, crtc_state);
2509f005ef32Sjsg }
2510f005ef32Sjsg
tgl_ddi_pre_enable_dp(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)2511ad8b1aafSjsg static void tgl_ddi_pre_enable_dp(struct intel_atomic_state *state,
2512ad8b1aafSjsg struct intel_encoder *encoder,
2513c349dbc7Sjsg const struct intel_crtc_state *crtc_state,
2514c349dbc7Sjsg const struct drm_connector_state *conn_state)
2515c349dbc7Sjsg {
2516c349dbc7Sjsg struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2517c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2518c349dbc7Sjsg struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2519c349dbc7Sjsg bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
2520c349dbc7Sjsg
25215ca02815Sjsg intel_dp_set_link_params(intel_dp,
25225ca02815Sjsg crtc_state->port_clock,
25235ca02815Sjsg crtc_state->lane_count);
2524c349dbc7Sjsg
2525c349dbc7Sjsg /*
25261bb76ff1Sjsg * We only configure what the register value will be here. Actual
25271bb76ff1Sjsg * enabling happens during link training farther down.
25281bb76ff1Sjsg */
25291bb76ff1Sjsg intel_ddi_init_dp_buf_reg(encoder, crtc_state);
25301bb76ff1Sjsg
25311bb76ff1Sjsg /*
2532c349dbc7Sjsg * 1. Enable Power Wells
2533c349dbc7Sjsg *
2534c349dbc7Sjsg * This was handled at the beginning of intel_atomic_commit_tail(),
2535c349dbc7Sjsg * before we called down into this function.
2536c349dbc7Sjsg */
2537c349dbc7Sjsg
2538c349dbc7Sjsg /* 2. Enable Panel Power if PPS is required */
25395ca02815Sjsg intel_pps_on(intel_dp);
2540c349dbc7Sjsg
2541c349dbc7Sjsg /*
2542c349dbc7Sjsg * 3. For non-TBT Type-C ports, set FIA lane count
2543c349dbc7Sjsg * (DFLEXDPSP.DPX4TXLATC)
2544c349dbc7Sjsg *
2545c349dbc7Sjsg * This was done before tgl_ddi_pre_enable_dp by
2546c349dbc7Sjsg * hsw_crtc_enable()->intel_encoders_pre_pll_enable().
2547c349dbc7Sjsg */
2548c349dbc7Sjsg
2549c349dbc7Sjsg /*
2550c349dbc7Sjsg * 4. Enable the port PLL.
2551c349dbc7Sjsg *
2552c349dbc7Sjsg * The PLL enabling itself was already done before this function by
2553c349dbc7Sjsg * hsw_crtc_enable()->intel_enable_shared_dpll(). We need only
2554c349dbc7Sjsg * configure the PLL to port mapping here.
2555c349dbc7Sjsg */
25565ca02815Sjsg intel_ddi_enable_clock(encoder, crtc_state);
2557c349dbc7Sjsg
2558c349dbc7Sjsg /* 5. If IO power is controlled through PWR_WELL_CTL, Enable IO Power */
25591bb76ff1Sjsg if (!intel_tc_port_in_tbt_alt_mode(dig_port)) {
25605ca02815Sjsg drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
25615ca02815Sjsg dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
2562c349dbc7Sjsg dig_port->ddi_io_power_domain);
25635ca02815Sjsg }
2564c349dbc7Sjsg
2565c349dbc7Sjsg /* 6. Program DP_MODE */
2566c349dbc7Sjsg icl_program_mg_dp_mode(dig_port, crtc_state);
2567c349dbc7Sjsg
2568c349dbc7Sjsg /*
2569c349dbc7Sjsg * 7. The rest of the below are substeps under the bspec's "Enable and
2570c349dbc7Sjsg * Train Display Port" step. Note that steps that are specific to
2571c349dbc7Sjsg * MST will be handled by intel_mst_pre_enable_dp() before/after it
2572c349dbc7Sjsg * calls into this function. Also intel_mst_pre_enable_dp() only calls
2573c349dbc7Sjsg * us when active_mst_links==0, so any steps designated for "single
2574c349dbc7Sjsg * stream or multi-stream master transcoder" can just be performed
2575c349dbc7Sjsg * unconditionally here.
2576c349dbc7Sjsg */
2577c349dbc7Sjsg
2578c349dbc7Sjsg /*
2579c349dbc7Sjsg * 7.a Configure Transcoder Clock Select to direct the Port clock to the
2580c349dbc7Sjsg * Transcoder.
2581c349dbc7Sjsg */
2582f005ef32Sjsg intel_ddi_enable_transcoder_clock(encoder, crtc_state);
2583c349dbc7Sjsg
25841bb76ff1Sjsg if (HAS_DP20(dev_priv))
25851bb76ff1Sjsg intel_ddi_config_transcoder_dp2(encoder, crtc_state);
25861bb76ff1Sjsg
2587c349dbc7Sjsg /*
2588c349dbc7Sjsg * 7.b Configure TRANS_DDI_FUNC_CTL DDI Select, DDI Mode Select & MST
2589c349dbc7Sjsg * Transport Select
2590c349dbc7Sjsg */
2591ad8b1aafSjsg intel_ddi_config_transcoder_func(encoder, crtc_state);
2592c349dbc7Sjsg
2593c349dbc7Sjsg /*
2594c349dbc7Sjsg * 7.c Configure & enable DP_TP_CTL with link training pattern 1
2595c349dbc7Sjsg * selected
2596c349dbc7Sjsg *
2597c349dbc7Sjsg * This will be handled by the intel_dp_start_link_train() farther
2598c349dbc7Sjsg * down this function.
2599c349dbc7Sjsg */
2600c349dbc7Sjsg
2601c349dbc7Sjsg /* 7.e Configure voltage swing and related IO settings */
26021bb76ff1Sjsg encoder->set_signal_levels(encoder, crtc_state);
2603c349dbc7Sjsg
2604c349dbc7Sjsg /*
2605c349dbc7Sjsg * 7.f Combo PHY: Configure PORT_CL_DW10 Static Power Down to power up
2606c349dbc7Sjsg * the used lanes of the DDI.
2607c349dbc7Sjsg */
2608ad8b1aafSjsg intel_ddi_power_up_lanes(encoder, crtc_state);
2609c349dbc7Sjsg
2610c349dbc7Sjsg /*
26115ca02815Sjsg * 7.g Program CoG/MSO configuration bits in DSS_CTL1 if selected.
26125ca02815Sjsg */
26135ca02815Sjsg intel_ddi_mso_configure(crtc_state);
26145ca02815Sjsg
2615c349dbc7Sjsg if (!is_mst)
2616ad8b1aafSjsg intel_dp_set_power(intel_dp, DP_SET_POWER_D0);
2617c349dbc7Sjsg
26185ca02815Sjsg intel_dp_configure_protocol_converter(intel_dp, crtc_state);
2619c349dbc7Sjsg intel_dp_sink_set_decompression_state(intel_dp, crtc_state, true);
2620c349dbc7Sjsg /*
2621c349dbc7Sjsg * DDI FEC: "anticipates enabling FEC encoding sets the FEC_READY bit
2622c349dbc7Sjsg * in the FEC_CONFIGURATION register to 1 before initiating link
2623c349dbc7Sjsg * training
2624c349dbc7Sjsg */
2625c349dbc7Sjsg intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
2626c349dbc7Sjsg
26275ca02815Sjsg intel_dp_check_frl_training(intel_dp);
26285ca02815Sjsg intel_dp_pcon_dsc_configure(intel_dp, crtc_state);
26295ca02815Sjsg
2630c349dbc7Sjsg /*
2631c349dbc7Sjsg * 7.i Follow DisplayPort specification training sequence (see notes for
2632c349dbc7Sjsg * failure handling)
2633c349dbc7Sjsg * 7.j If DisplayPort multi-stream - Set DP_TP_CTL link training to Idle
2634c349dbc7Sjsg * Pattern, wait for 5 idle patterns (DP_TP_STATUS Min_Idles_Sent)
2635c349dbc7Sjsg * (timeout after 800 us)
2636c349dbc7Sjsg */
26375ca02815Sjsg intel_dp_start_link_train(intel_dp, crtc_state);
2638c349dbc7Sjsg
2639c349dbc7Sjsg /* 7.k Set DP_TP_CTL link training to Normal */
2640c349dbc7Sjsg if (!is_trans_port_sync_mode(crtc_state))
26415ca02815Sjsg intel_dp_stop_link_train(intel_dp, crtc_state);
2642c349dbc7Sjsg
2643c349dbc7Sjsg /* 7.l Configure and enable FEC if needed */
2644c349dbc7Sjsg intel_ddi_enable_fec(encoder, crtc_state);
26451bb76ff1Sjsg
26461bb76ff1Sjsg intel_dsc_dp_pps_write(encoder, crtc_state);
2647c349dbc7Sjsg }
2648c349dbc7Sjsg
hsw_ddi_pre_enable_dp(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)2649ad8b1aafSjsg static void hsw_ddi_pre_enable_dp(struct intel_atomic_state *state,
2650ad8b1aafSjsg struct intel_encoder *encoder,
2651c349dbc7Sjsg const struct intel_crtc_state *crtc_state,
2652c349dbc7Sjsg const struct drm_connector_state *conn_state)
2653c349dbc7Sjsg {
2654c349dbc7Sjsg struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2655c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2656c349dbc7Sjsg enum port port = encoder->port;
2657c349dbc7Sjsg struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2658c349dbc7Sjsg bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
2659c349dbc7Sjsg
26605ca02815Sjsg if (DISPLAY_VER(dev_priv) < 11)
2661c349dbc7Sjsg drm_WARN_ON(&dev_priv->drm,
2662c349dbc7Sjsg is_mst && (port == PORT_A || port == PORT_E));
2663c349dbc7Sjsg else
2664c349dbc7Sjsg drm_WARN_ON(&dev_priv->drm, is_mst && port == PORT_A);
2665c349dbc7Sjsg
26665ca02815Sjsg intel_dp_set_link_params(intel_dp,
26675ca02815Sjsg crtc_state->port_clock,
26685ca02815Sjsg crtc_state->lane_count);
2669c349dbc7Sjsg
26701bb76ff1Sjsg /*
26711bb76ff1Sjsg * We only configure what the register value will be here. Actual
26721bb76ff1Sjsg * enabling happens during link training farther down.
26731bb76ff1Sjsg */
26741bb76ff1Sjsg intel_ddi_init_dp_buf_reg(encoder, crtc_state);
26751bb76ff1Sjsg
26765ca02815Sjsg intel_pps_on(intel_dp);
2677c349dbc7Sjsg
26785ca02815Sjsg intel_ddi_enable_clock(encoder, crtc_state);
2679c349dbc7Sjsg
26801bb76ff1Sjsg if (!intel_tc_port_in_tbt_alt_mode(dig_port)) {
26815ca02815Sjsg drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
26825ca02815Sjsg dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
2683c349dbc7Sjsg dig_port->ddi_io_power_domain);
26845ca02815Sjsg }
2685c349dbc7Sjsg
2686c349dbc7Sjsg icl_program_mg_dp_mode(dig_port, crtc_state);
2687c349dbc7Sjsg
26881bb76ff1Sjsg if (has_buf_trans_select(dev_priv))
26895ca02815Sjsg hsw_prepare_dp_ddi_buffers(encoder, crtc_state);
2690c349dbc7Sjsg
26911bb76ff1Sjsg encoder->set_signal_levels(encoder, crtc_state);
26921bb76ff1Sjsg
2693ad8b1aafSjsg intel_ddi_power_up_lanes(encoder, crtc_state);
2694c349dbc7Sjsg
2695c349dbc7Sjsg if (!is_mst)
2696ad8b1aafSjsg intel_dp_set_power(intel_dp, DP_SET_POWER_D0);
2697ad8b1aafSjsg intel_dp_configure_protocol_converter(intel_dp, crtc_state);
2698c349dbc7Sjsg intel_dp_sink_set_decompression_state(intel_dp, crtc_state,
2699c349dbc7Sjsg true);
2700c349dbc7Sjsg intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
27015ca02815Sjsg intel_dp_start_link_train(intel_dp, crtc_state);
27025ca02815Sjsg if ((port != PORT_A || DISPLAY_VER(dev_priv) >= 9) &&
2703c349dbc7Sjsg !is_trans_port_sync_mode(crtc_state))
27045ca02815Sjsg intel_dp_stop_link_train(intel_dp, crtc_state);
2705c349dbc7Sjsg
2706c349dbc7Sjsg intel_ddi_enable_fec(encoder, crtc_state);
2707c349dbc7Sjsg
2708c349dbc7Sjsg if (!is_mst)
2709f005ef32Sjsg intel_ddi_enable_transcoder_clock(encoder, crtc_state);
2710c349dbc7Sjsg
27111bb76ff1Sjsg intel_dsc_dp_pps_write(encoder, crtc_state);
2712c349dbc7Sjsg }
2713c349dbc7Sjsg
intel_ddi_pre_enable_dp(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)2714ad8b1aafSjsg static void intel_ddi_pre_enable_dp(struct intel_atomic_state *state,
2715ad8b1aafSjsg struct intel_encoder *encoder,
2716c349dbc7Sjsg const struct intel_crtc_state *crtc_state,
2717c349dbc7Sjsg const struct drm_connector_state *conn_state)
2718c349dbc7Sjsg {
2719c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2720c349dbc7Sjsg
2721f005ef32Sjsg if (HAS_DP20(dev_priv))
2722f005ef32Sjsg intel_dp_128b132b_sdp_crc16(enc_to_intel_dp(encoder),
2723f005ef32Sjsg crtc_state);
2724f005ef32Sjsg
2725f005ef32Sjsg if (DISPLAY_VER(dev_priv) >= 14)
2726f005ef32Sjsg mtl_ddi_pre_enable_dp(state, encoder, crtc_state, conn_state);
2727f005ef32Sjsg else if (DISPLAY_VER(dev_priv) >= 12)
2728ad8b1aafSjsg tgl_ddi_pre_enable_dp(state, encoder, crtc_state, conn_state);
2729c349dbc7Sjsg else
2730ad8b1aafSjsg hsw_ddi_pre_enable_dp(state, encoder, crtc_state, conn_state);
2731c349dbc7Sjsg
2732c349dbc7Sjsg /* MST will call a setting of MSA after an allocating of Virtual Channel
2733c349dbc7Sjsg * from MST encoder pre_enable callback.
2734c349dbc7Sjsg */
27351bb76ff1Sjsg if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST))
2736c349dbc7Sjsg intel_ddi_set_dp_msa(crtc_state, conn_state);
2737c349dbc7Sjsg }
2738c349dbc7Sjsg
intel_ddi_pre_enable_hdmi(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)2739ad8b1aafSjsg static void intel_ddi_pre_enable_hdmi(struct intel_atomic_state *state,
2740ad8b1aafSjsg struct intel_encoder *encoder,
2741c349dbc7Sjsg const struct intel_crtc_state *crtc_state,
2742c349dbc7Sjsg const struct drm_connector_state *conn_state)
2743c349dbc7Sjsg {
2744ad8b1aafSjsg struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2745ad8b1aafSjsg struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
2746c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2747c349dbc7Sjsg
2748c349dbc7Sjsg intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
27495ca02815Sjsg intel_ddi_enable_clock(encoder, crtc_state);
2750c349dbc7Sjsg
27515ca02815Sjsg drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
27525ca02815Sjsg dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
27535ca02815Sjsg dig_port->ddi_io_power_domain);
2754c349dbc7Sjsg
2755c349dbc7Sjsg icl_program_mg_dp_mode(dig_port, crtc_state);
2756c349dbc7Sjsg
2757f005ef32Sjsg intel_ddi_enable_transcoder_clock(encoder, crtc_state);
2758c349dbc7Sjsg
2759ad8b1aafSjsg dig_port->set_infoframes(encoder,
2760c349dbc7Sjsg crtc_state->has_infoframe,
2761c349dbc7Sjsg crtc_state, conn_state);
2762c349dbc7Sjsg }
2763c349dbc7Sjsg
intel_ddi_pre_enable(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)2764ad8b1aafSjsg static void intel_ddi_pre_enable(struct intel_atomic_state *state,
2765ad8b1aafSjsg struct intel_encoder *encoder,
2766c349dbc7Sjsg const struct intel_crtc_state *crtc_state,
2767c349dbc7Sjsg const struct drm_connector_state *conn_state)
2768c349dbc7Sjsg {
2769c349dbc7Sjsg struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
2770c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2771c349dbc7Sjsg enum pipe pipe = crtc->pipe;
2772c349dbc7Sjsg
2773c349dbc7Sjsg /*
2774c349dbc7Sjsg * When called from DP MST code:
2775c349dbc7Sjsg * - conn_state will be NULL
2776c349dbc7Sjsg * - encoder will be the main encoder (ie. mst->primary)
2777c349dbc7Sjsg * - the main connector associated with this port
2778c349dbc7Sjsg * won't be active or linked to a crtc
2779c349dbc7Sjsg * - crtc_state will be the state of the first stream to
2780c349dbc7Sjsg * be activated on this port, and it may not be the same
2781c349dbc7Sjsg * stream that will be deactivated last, but each stream
2782c349dbc7Sjsg * should have a state that is identical when it comes to
2783c349dbc7Sjsg * the DP link parameteres
2784c349dbc7Sjsg */
2785c349dbc7Sjsg
2786c349dbc7Sjsg drm_WARN_ON(&dev_priv->drm, crtc_state->has_pch_encoder);
2787c349dbc7Sjsg
2788c349dbc7Sjsg intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
2789c349dbc7Sjsg
2790c349dbc7Sjsg if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
2791ad8b1aafSjsg intel_ddi_pre_enable_hdmi(state, encoder, crtc_state,
2792ad8b1aafSjsg conn_state);
2793c349dbc7Sjsg } else {
2794ad8b1aafSjsg struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2795c349dbc7Sjsg
2796ad8b1aafSjsg intel_ddi_pre_enable_dp(state, encoder, crtc_state,
2797ad8b1aafSjsg conn_state);
2798c349dbc7Sjsg
2799ad8b1aafSjsg /* FIXME precompute everything properly */
2800ad8b1aafSjsg /* FIXME how do we turn infoframes off again? */
2801f005ef32Sjsg if (dig_port->lspcon.active && intel_dp_has_hdmi_sink(&dig_port->dp))
2802c349dbc7Sjsg dig_port->set_infoframes(encoder,
2803c349dbc7Sjsg crtc_state->has_infoframe,
2804c349dbc7Sjsg crtc_state, conn_state);
2805c349dbc7Sjsg }
2806c349dbc7Sjsg }
2807c349dbc7Sjsg
2808f005ef32Sjsg static void
mtl_ddi_disable_d2d_link(struct intel_encoder * encoder)2809f005ef32Sjsg mtl_ddi_disable_d2d_link(struct intel_encoder *encoder)
2810f005ef32Sjsg {
2811f005ef32Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2812f005ef32Sjsg enum port port = encoder->port;
2813f005ef32Sjsg
2814f005ef32Sjsg intel_de_rmw(dev_priv, XELPDP_PORT_BUF_CTL1(port),
2815f005ef32Sjsg XELPDP_PORT_BUF_D2D_LINK_ENABLE, 0);
2816f005ef32Sjsg
2817f005ef32Sjsg if (wait_for_us(!(intel_de_read(dev_priv, XELPDP_PORT_BUF_CTL1(port)) &
2818f005ef32Sjsg XELPDP_PORT_BUF_D2D_LINK_STATE), 100))
2819f005ef32Sjsg drm_err(&dev_priv->drm, "Timeout waiting for D2D Link disable for PORT_BUF_CTL %c\n",
2820f005ef32Sjsg port_name(port));
2821f005ef32Sjsg }
2822f005ef32Sjsg
mtl_disable_ddi_buf(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)2823f005ef32Sjsg static void mtl_disable_ddi_buf(struct intel_encoder *encoder,
2824f005ef32Sjsg const struct intel_crtc_state *crtc_state)
2825f005ef32Sjsg {
2826f005ef32Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2827f005ef32Sjsg enum port port = encoder->port;
2828f005ef32Sjsg u32 val;
2829f005ef32Sjsg
2830f005ef32Sjsg /* 3.b Clear DDI_CTL_DE Enable to 0. */
2831f005ef32Sjsg val = intel_de_read(dev_priv, DDI_BUF_CTL(port));
2832f005ef32Sjsg if (val & DDI_BUF_CTL_ENABLE) {
2833f005ef32Sjsg val &= ~DDI_BUF_CTL_ENABLE;
2834f005ef32Sjsg intel_de_write(dev_priv, DDI_BUF_CTL(port), val);
2835f005ef32Sjsg
2836f005ef32Sjsg /* 3.c Poll for PORT_BUF_CTL Idle Status == 1, timeout after 100us */
2837f005ef32Sjsg mtl_wait_ddi_buf_idle(dev_priv, port);
2838f005ef32Sjsg }
2839f005ef32Sjsg
2840f005ef32Sjsg /* 3.d Disable D2D Link */
2841f005ef32Sjsg mtl_ddi_disable_d2d_link(encoder);
2842f005ef32Sjsg
2843f005ef32Sjsg /* 3.e Disable DP_TP_CTL */
2844f005ef32Sjsg if (intel_crtc_has_dp_encoder(crtc_state)) {
2845f005ef32Sjsg intel_de_rmw(dev_priv, dp_tp_ctl_reg(encoder, crtc_state),
2846f005ef32Sjsg DP_TP_CTL_ENABLE, 0);
2847f005ef32Sjsg }
2848f005ef32Sjsg }
2849f005ef32Sjsg
disable_ddi_buf(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)2850f005ef32Sjsg static void disable_ddi_buf(struct intel_encoder *encoder,
2851c349dbc7Sjsg const struct intel_crtc_state *crtc_state)
2852c349dbc7Sjsg {
2853c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2854c349dbc7Sjsg enum port port = encoder->port;
2855c349dbc7Sjsg bool wait = false;
2856c349dbc7Sjsg u32 val;
2857c349dbc7Sjsg
2858c349dbc7Sjsg val = intel_de_read(dev_priv, DDI_BUF_CTL(port));
2859c349dbc7Sjsg if (val & DDI_BUF_CTL_ENABLE) {
2860c349dbc7Sjsg val &= ~DDI_BUF_CTL_ENABLE;
2861c349dbc7Sjsg intel_de_write(dev_priv, DDI_BUF_CTL(port), val);
2862c349dbc7Sjsg wait = true;
2863c349dbc7Sjsg }
2864c349dbc7Sjsg
2865f005ef32Sjsg if (intel_crtc_has_dp_encoder(crtc_state))
2866f005ef32Sjsg intel_de_rmw(dev_priv, dp_tp_ctl_reg(encoder, crtc_state),
2867f005ef32Sjsg DP_TP_CTL_ENABLE, 0);
2868c349dbc7Sjsg
2869c349dbc7Sjsg /* Disable FEC in DP Sink */
2870c349dbc7Sjsg intel_ddi_disable_fec_state(encoder, crtc_state);
2871c349dbc7Sjsg
2872c349dbc7Sjsg if (wait)
2873c349dbc7Sjsg intel_wait_ddi_buf_idle(dev_priv, port);
2874c349dbc7Sjsg }
2875c349dbc7Sjsg
intel_disable_ddi_buf(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)2876f005ef32Sjsg static void intel_disable_ddi_buf(struct intel_encoder *encoder,
2877f005ef32Sjsg const struct intel_crtc_state *crtc_state)
2878f005ef32Sjsg {
2879f005ef32Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2880f005ef32Sjsg
2881f005ef32Sjsg if (DISPLAY_VER(dev_priv) >= 14) {
2882f005ef32Sjsg mtl_disable_ddi_buf(encoder, crtc_state);
2883f005ef32Sjsg
2884f005ef32Sjsg /* 3.f Disable DP_TP_CTL FEC Enable if it is needed */
2885f005ef32Sjsg intel_ddi_disable_fec_state(encoder, crtc_state);
2886f005ef32Sjsg } else {
2887f005ef32Sjsg disable_ddi_buf(encoder, crtc_state);
2888f005ef32Sjsg }
2889f005ef32Sjsg }
2890f005ef32Sjsg
intel_ddi_post_disable_dp(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * old_crtc_state,const struct drm_connector_state * old_conn_state)2891ad8b1aafSjsg static void intel_ddi_post_disable_dp(struct intel_atomic_state *state,
2892ad8b1aafSjsg struct intel_encoder *encoder,
2893c349dbc7Sjsg const struct intel_crtc_state *old_crtc_state,
2894c349dbc7Sjsg const struct drm_connector_state *old_conn_state)
2895c349dbc7Sjsg {
2896c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2897c349dbc7Sjsg struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2898c349dbc7Sjsg struct intel_dp *intel_dp = &dig_port->dp;
2899f005ef32Sjsg intel_wakeref_t wakeref;
2900c349dbc7Sjsg bool is_mst = intel_crtc_has_type(old_crtc_state,
2901c349dbc7Sjsg INTEL_OUTPUT_DP_MST);
2902c349dbc7Sjsg
2903ad8b1aafSjsg if (!is_mst)
2904ad8b1aafSjsg intel_dp_set_infoframes(encoder, false,
2905ad8b1aafSjsg old_crtc_state, old_conn_state);
2906ad8b1aafSjsg
2907c349dbc7Sjsg /*
2908c349dbc7Sjsg * Power down sink before disabling the port, otherwise we end
2909c349dbc7Sjsg * up getting interrupts from the sink on detecting link loss.
2910c349dbc7Sjsg */
2911ad8b1aafSjsg intel_dp_set_power(intel_dp, DP_SET_POWER_D3);
2912c349dbc7Sjsg
29135ca02815Sjsg if (DISPLAY_VER(dev_priv) >= 12) {
2914c349dbc7Sjsg if (is_mst) {
2915c349dbc7Sjsg enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
2916c349dbc7Sjsg
2917f005ef32Sjsg intel_de_rmw(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder),
2918f005ef32Sjsg TGL_TRANS_DDI_PORT_MASK | TRANS_DDI_MODE_SELECT_MASK,
2919f005ef32Sjsg 0);
2920c349dbc7Sjsg }
2921c349dbc7Sjsg } else {
2922c349dbc7Sjsg if (!is_mst)
2923f005ef32Sjsg intel_ddi_disable_transcoder_clock(old_crtc_state);
2924c349dbc7Sjsg }
2925c349dbc7Sjsg
2926c349dbc7Sjsg intel_disable_ddi_buf(encoder, old_crtc_state);
2927c349dbc7Sjsg
2928c349dbc7Sjsg /*
2929c349dbc7Sjsg * From TGL spec: "If single stream or multi-stream master transcoder:
2930c349dbc7Sjsg * Configure Transcoder Clock select to direct no clock to the
2931c349dbc7Sjsg * transcoder"
2932c349dbc7Sjsg */
29335ca02815Sjsg if (DISPLAY_VER(dev_priv) >= 12)
2934f005ef32Sjsg intel_ddi_disable_transcoder_clock(old_crtc_state);
2935c349dbc7Sjsg
29365ca02815Sjsg intel_pps_vdd_on(intel_dp);
29375ca02815Sjsg intel_pps_off(intel_dp);
2938c349dbc7Sjsg
2939f005ef32Sjsg wakeref = fetch_and_zero(&dig_port->ddi_io_wakeref);
2940f005ef32Sjsg
2941f005ef32Sjsg if (wakeref)
29425ca02815Sjsg intel_display_power_put(dev_priv,
29435ca02815Sjsg dig_port->ddi_io_power_domain,
2944f005ef32Sjsg wakeref);
2945c349dbc7Sjsg
29465ca02815Sjsg intel_ddi_disable_clock(encoder);
2947f005ef32Sjsg
2948f005ef32Sjsg /* De-select Thunderbolt */
2949f005ef32Sjsg if (DISPLAY_VER(dev_priv) >= 14)
2950f005ef32Sjsg intel_de_rmw(dev_priv, XELPDP_PORT_BUF_CTL1(encoder->port),
2951f005ef32Sjsg XELPDP_PORT_BUF_IO_SELECT_TBT, 0);
2952c349dbc7Sjsg }
2953c349dbc7Sjsg
intel_ddi_post_disable_hdmi(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * old_crtc_state,const struct drm_connector_state * old_conn_state)2954ad8b1aafSjsg static void intel_ddi_post_disable_hdmi(struct intel_atomic_state *state,
2955ad8b1aafSjsg struct intel_encoder *encoder,
2956c349dbc7Sjsg const struct intel_crtc_state *old_crtc_state,
2957c349dbc7Sjsg const struct drm_connector_state *old_conn_state)
2958c349dbc7Sjsg {
2959c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2960c349dbc7Sjsg struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2961c349dbc7Sjsg struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
2962f005ef32Sjsg intel_wakeref_t wakeref;
2963c349dbc7Sjsg
2964c349dbc7Sjsg dig_port->set_infoframes(encoder, false,
2965c349dbc7Sjsg old_crtc_state, old_conn_state);
2966c349dbc7Sjsg
29671bb76ff1Sjsg if (DISPLAY_VER(dev_priv) < 12)
2968f005ef32Sjsg intel_ddi_disable_transcoder_clock(old_crtc_state);
2969c349dbc7Sjsg
2970c349dbc7Sjsg intel_disable_ddi_buf(encoder, old_crtc_state);
2971c349dbc7Sjsg
29721bb76ff1Sjsg if (DISPLAY_VER(dev_priv) >= 12)
2973f005ef32Sjsg intel_ddi_disable_transcoder_clock(old_crtc_state);
29741bb76ff1Sjsg
2975f005ef32Sjsg wakeref = fetch_and_zero(&dig_port->ddi_io_wakeref);
2976f005ef32Sjsg if (wakeref)
29775ca02815Sjsg intel_display_power_put(dev_priv,
29785ca02815Sjsg dig_port->ddi_io_power_domain,
2979f005ef32Sjsg wakeref);
2980c349dbc7Sjsg
29815ca02815Sjsg intel_ddi_disable_clock(encoder);
2982c349dbc7Sjsg
2983c349dbc7Sjsg intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
2984c349dbc7Sjsg }
2985c349dbc7Sjsg
intel_ddi_post_disable(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * old_crtc_state,const struct drm_connector_state * old_conn_state)2986ad8b1aafSjsg static void intel_ddi_post_disable(struct intel_atomic_state *state,
2987ad8b1aafSjsg struct intel_encoder *encoder,
2988c349dbc7Sjsg const struct intel_crtc_state *old_crtc_state,
2989c349dbc7Sjsg const struct drm_connector_state *old_conn_state)
2990c349dbc7Sjsg {
2991c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
29921bb76ff1Sjsg struct intel_crtc *slave_crtc;
2993c349dbc7Sjsg
2994c349dbc7Sjsg if (!intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_DP_MST)) {
2995c349dbc7Sjsg intel_crtc_vblank_off(old_crtc_state);
2996c349dbc7Sjsg
29971bb76ff1Sjsg intel_disable_transcoder(old_crtc_state);
2998c349dbc7Sjsg
2999c349dbc7Sjsg intel_ddi_disable_transcoder_func(old_crtc_state);
3000c349dbc7Sjsg
3001c349dbc7Sjsg intel_dsc_disable(old_crtc_state);
3002c349dbc7Sjsg
30035ca02815Sjsg if (DISPLAY_VER(dev_priv) >= 9)
3004c349dbc7Sjsg skl_scaler_disable(old_crtc_state);
3005c349dbc7Sjsg else
3006c349dbc7Sjsg ilk_pfit_disable(old_crtc_state);
3007c349dbc7Sjsg }
3008c349dbc7Sjsg
30091bb76ff1Sjsg for_each_intel_crtc_in_pipe_mask(&dev_priv->drm, slave_crtc,
30101bb76ff1Sjsg intel_crtc_bigjoiner_slave_pipes(old_crtc_state)) {
30115ca02815Sjsg const struct intel_crtc_state *old_slave_crtc_state =
30121bb76ff1Sjsg intel_atomic_get_old_crtc_state(state, slave_crtc);
30135ca02815Sjsg
30145ca02815Sjsg intel_crtc_vblank_off(old_slave_crtc_state);
30155ca02815Sjsg
30165ca02815Sjsg intel_dsc_disable(old_slave_crtc_state);
30175ca02815Sjsg skl_scaler_disable(old_slave_crtc_state);
30185ca02815Sjsg }
30195ca02815Sjsg
3020c349dbc7Sjsg /*
3021c349dbc7Sjsg * When called from DP MST code:
3022c349dbc7Sjsg * - old_conn_state will be NULL
3023c349dbc7Sjsg * - encoder will be the main encoder (ie. mst->primary)
3024c349dbc7Sjsg * - the main connector associated with this port
3025c349dbc7Sjsg * won't be active or linked to a crtc
3026c349dbc7Sjsg * - old_crtc_state will be the state of the last stream to
3027c349dbc7Sjsg * be deactivated on this port, and it may not be the same
3028c349dbc7Sjsg * stream that was activated last, but each stream
3029c349dbc7Sjsg * should have a state that is identical when it comes to
3030c349dbc7Sjsg * the DP link parameteres
3031c349dbc7Sjsg */
3032c349dbc7Sjsg
3033c349dbc7Sjsg if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
3034ad8b1aafSjsg intel_ddi_post_disable_hdmi(state, encoder, old_crtc_state,
3035ad8b1aafSjsg old_conn_state);
3036c349dbc7Sjsg else
3037ad8b1aafSjsg intel_ddi_post_disable_dp(state, encoder, old_crtc_state,
3038ad8b1aafSjsg old_conn_state);
3039f005ef32Sjsg }
3040c349dbc7Sjsg
intel_ddi_post_pll_disable(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * old_crtc_state,const struct drm_connector_state * old_conn_state)3041f005ef32Sjsg static void intel_ddi_post_pll_disable(struct intel_atomic_state *state,
3042f005ef32Sjsg struct intel_encoder *encoder,
3043f005ef32Sjsg const struct intel_crtc_state *old_crtc_state,
3044f005ef32Sjsg const struct drm_connector_state *old_conn_state)
3045f005ef32Sjsg {
3046f005ef32Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
3047f005ef32Sjsg struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3048f005ef32Sjsg enum phy phy = intel_port_to_phy(i915, encoder->port);
3049f005ef32Sjsg bool is_tc_port = intel_phy_is_tc(i915, phy);
3050f005ef32Sjsg
3051f005ef32Sjsg main_link_aux_power_domain_put(dig_port, old_crtc_state);
3052c349dbc7Sjsg
3053c349dbc7Sjsg if (is_tc_port)
3054c349dbc7Sjsg intel_tc_port_put_link(dig_port);
3055c349dbc7Sjsg }
3056c349dbc7Sjsg
trans_port_sync_stop_link_train(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)3057ad8b1aafSjsg static void trans_port_sync_stop_link_train(struct intel_atomic_state *state,
3058ad8b1aafSjsg struct intel_encoder *encoder,
3059ad8b1aafSjsg const struct intel_crtc_state *crtc_state)
3060ad8b1aafSjsg {
3061ad8b1aafSjsg const struct drm_connector_state *conn_state;
3062ad8b1aafSjsg struct drm_connector *conn;
3063ad8b1aafSjsg int i;
3064ad8b1aafSjsg
3065ad8b1aafSjsg if (!crtc_state->sync_mode_slaves_mask)
3066ad8b1aafSjsg return;
3067ad8b1aafSjsg
3068ad8b1aafSjsg for_each_new_connector_in_state(&state->base, conn, conn_state, i) {
3069ad8b1aafSjsg struct intel_encoder *slave_encoder =
3070ad8b1aafSjsg to_intel_encoder(conn_state->best_encoder);
3071ad8b1aafSjsg struct intel_crtc *slave_crtc = to_intel_crtc(conn_state->crtc);
3072ad8b1aafSjsg const struct intel_crtc_state *slave_crtc_state;
3073ad8b1aafSjsg
3074ad8b1aafSjsg if (!slave_crtc)
3075ad8b1aafSjsg continue;
3076ad8b1aafSjsg
3077ad8b1aafSjsg slave_crtc_state =
3078ad8b1aafSjsg intel_atomic_get_new_crtc_state(state, slave_crtc);
3079ad8b1aafSjsg
3080ad8b1aafSjsg if (slave_crtc_state->master_transcoder !=
3081ad8b1aafSjsg crtc_state->cpu_transcoder)
3082ad8b1aafSjsg continue;
3083ad8b1aafSjsg
30845ca02815Sjsg intel_dp_stop_link_train(enc_to_intel_dp(slave_encoder),
30855ca02815Sjsg slave_crtc_state);
3086ad8b1aafSjsg }
3087ad8b1aafSjsg
3088ad8b1aafSjsg usleep_range(200, 400);
3089ad8b1aafSjsg
30905ca02815Sjsg intel_dp_stop_link_train(enc_to_intel_dp(encoder),
30915ca02815Sjsg crtc_state);
3092ad8b1aafSjsg }
3093ad8b1aafSjsg
intel_enable_ddi_dp(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)3094ad8b1aafSjsg static void intel_enable_ddi_dp(struct intel_atomic_state *state,
3095ad8b1aafSjsg struct intel_encoder *encoder,
3096c349dbc7Sjsg const struct intel_crtc_state *crtc_state,
3097c349dbc7Sjsg const struct drm_connector_state *conn_state)
3098c349dbc7Sjsg {
3099c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3100c349dbc7Sjsg struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
31015ca02815Sjsg struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3102c349dbc7Sjsg enum port port = encoder->port;
3103c349dbc7Sjsg
31045ca02815Sjsg if (port == PORT_A && DISPLAY_VER(dev_priv) < 9)
31055ca02815Sjsg intel_dp_stop_link_train(intel_dp, crtc_state);
3106c349dbc7Sjsg
31071bb76ff1Sjsg drm_connector_update_privacy_screen(conn_state);
3108c349dbc7Sjsg intel_edp_backlight_on(crtc_state, conn_state);
31095ca02815Sjsg
3110f005ef32Sjsg if (!dig_port->lspcon.active || intel_dp_has_hdmi_sink(&dig_port->dp))
3111ad8b1aafSjsg intel_dp_set_infoframes(encoder, true, crtc_state, conn_state);
31125ca02815Sjsg
3113c349dbc7Sjsg intel_audio_codec_enable(encoder, crtc_state, conn_state);
3114ad8b1aafSjsg
3115ad8b1aafSjsg trans_port_sync_stop_link_train(state, encoder, crtc_state);
3116c349dbc7Sjsg }
3117c349dbc7Sjsg
3118c349dbc7Sjsg static i915_reg_t
gen9_chicken_trans_reg_by_port(struct drm_i915_private * dev_priv,enum port port)3119c349dbc7Sjsg gen9_chicken_trans_reg_by_port(struct drm_i915_private *dev_priv,
3120c349dbc7Sjsg enum port port)
3121c349dbc7Sjsg {
3122c349dbc7Sjsg static const enum transcoder trans[] = {
3123c349dbc7Sjsg [PORT_A] = TRANSCODER_EDP,
3124c349dbc7Sjsg [PORT_B] = TRANSCODER_A,
3125c349dbc7Sjsg [PORT_C] = TRANSCODER_B,
3126c349dbc7Sjsg [PORT_D] = TRANSCODER_C,
3127c349dbc7Sjsg [PORT_E] = TRANSCODER_A,
3128c349dbc7Sjsg };
3129c349dbc7Sjsg
31305ca02815Sjsg drm_WARN_ON(&dev_priv->drm, DISPLAY_VER(dev_priv) < 9);
3131c349dbc7Sjsg
3132c349dbc7Sjsg if (drm_WARN_ON(&dev_priv->drm, port < PORT_A || port > PORT_E))
3133c349dbc7Sjsg port = PORT_A;
3134c349dbc7Sjsg
3135c349dbc7Sjsg return CHICKEN_TRANS(trans[port]);
3136c349dbc7Sjsg }
3137c349dbc7Sjsg
intel_enable_ddi_hdmi(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)3138ad8b1aafSjsg static void intel_enable_ddi_hdmi(struct intel_atomic_state *state,
3139ad8b1aafSjsg struct intel_encoder *encoder,
3140c349dbc7Sjsg const struct intel_crtc_state *crtc_state,
3141c349dbc7Sjsg const struct drm_connector_state *conn_state)
3142c349dbc7Sjsg {
3143c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3144c349dbc7Sjsg struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3145c349dbc7Sjsg struct drm_connector *connector = conn_state->connector;
3146c349dbc7Sjsg enum port port = encoder->port;
31471bb76ff1Sjsg enum phy phy = intel_port_to_phy(dev_priv, port);
31481bb76ff1Sjsg u32 buf_ctl;
3149c349dbc7Sjsg
3150c349dbc7Sjsg if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
3151c349dbc7Sjsg crtc_state->hdmi_high_tmds_clock_ratio,
3152c349dbc7Sjsg crtc_state->hdmi_scrambling))
3153ad8b1aafSjsg drm_dbg_kms(&dev_priv->drm,
3154ad8b1aafSjsg "[CONNECTOR:%d:%s] Failed to configure sink scrambling/TMDS bit clock ratio\n",
3155c349dbc7Sjsg connector->base.id, connector->name);
3156c349dbc7Sjsg
31571bb76ff1Sjsg if (has_buf_trans_select(dev_priv))
31581bb76ff1Sjsg hsw_prepare_hdmi_ddi_buffers(encoder, crtc_state);
31595ca02815Sjsg
3160f005ef32Sjsg /* e. Enable D2D Link for C10/C20 Phy */
3161f005ef32Sjsg if (DISPLAY_VER(dev_priv) >= 14)
3162f005ef32Sjsg mtl_ddi_enable_d2d(encoder);
3163f005ef32Sjsg
31641bb76ff1Sjsg encoder->set_signal_levels(encoder, crtc_state);
31655ca02815Sjsg
3166c349dbc7Sjsg /* Display WA #1143: skl,kbl,cfl */
31675ca02815Sjsg if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv)) {
3168c349dbc7Sjsg /*
3169c349dbc7Sjsg * For some reason these chicken bits have been
3170c349dbc7Sjsg * stuffed into a transcoder register, event though
3171c349dbc7Sjsg * the bits affect a specific DDI port rather than
3172c349dbc7Sjsg * a specific transcoder.
3173c349dbc7Sjsg */
3174c349dbc7Sjsg i915_reg_t reg = gen9_chicken_trans_reg_by_port(dev_priv, port);
3175c349dbc7Sjsg u32 val;
3176c349dbc7Sjsg
3177c349dbc7Sjsg val = intel_de_read(dev_priv, reg);
3178c349dbc7Sjsg
3179c349dbc7Sjsg if (port == PORT_E)
3180c349dbc7Sjsg val |= DDIE_TRAINING_OVERRIDE_ENABLE |
3181c349dbc7Sjsg DDIE_TRAINING_OVERRIDE_VALUE;
3182c349dbc7Sjsg else
3183c349dbc7Sjsg val |= DDI_TRAINING_OVERRIDE_ENABLE |
3184c349dbc7Sjsg DDI_TRAINING_OVERRIDE_VALUE;
3185c349dbc7Sjsg
3186c349dbc7Sjsg intel_de_write(dev_priv, reg, val);
3187c349dbc7Sjsg intel_de_posting_read(dev_priv, reg);
3188c349dbc7Sjsg
3189c349dbc7Sjsg udelay(1);
3190c349dbc7Sjsg
3191c349dbc7Sjsg if (port == PORT_E)
3192c349dbc7Sjsg val &= ~(DDIE_TRAINING_OVERRIDE_ENABLE |
3193c349dbc7Sjsg DDIE_TRAINING_OVERRIDE_VALUE);
3194c349dbc7Sjsg else
3195c349dbc7Sjsg val &= ~(DDI_TRAINING_OVERRIDE_ENABLE |
3196c349dbc7Sjsg DDI_TRAINING_OVERRIDE_VALUE);
3197c349dbc7Sjsg
3198c349dbc7Sjsg intel_de_write(dev_priv, reg, val);
3199c349dbc7Sjsg }
3200c349dbc7Sjsg
3201ad8b1aafSjsg intel_ddi_power_up_lanes(encoder, crtc_state);
3202ad8b1aafSjsg
3203c349dbc7Sjsg /* In HDMI/DVI mode, the port width, and swing/emphasis values
3204c349dbc7Sjsg * are ignored so nothing special needs to be done besides
3205c349dbc7Sjsg * enabling the port.
32065ca02815Sjsg *
32075ca02815Sjsg * On ADL_P the PHY link rate and lane count must be programmed but
32085ca02815Sjsg * these are both 0 for HDMI.
3209f005ef32Sjsg *
3210f005ef32Sjsg * But MTL onwards HDMI2.1 is supported and in TMDS mode this
3211f005ef32Sjsg * is filled with lane count, already set in the crtc_state.
3212f005ef32Sjsg * The same is required to be filled in PORT_BUF_CTL for C10/20 Phy.
3213c349dbc7Sjsg */
32141bb76ff1Sjsg buf_ctl = dig_port->saved_port_bits | DDI_BUF_CTL_ENABLE;
3215f005ef32Sjsg if (DISPLAY_VER(dev_priv) >= 14) {
3216f005ef32Sjsg u8 lane_count = mtl_get_port_width(crtc_state->lane_count);
3217f005ef32Sjsg u32 port_buf = 0;
3218f005ef32Sjsg
3219f005ef32Sjsg port_buf |= XELPDP_PORT_WIDTH(lane_count);
3220f005ef32Sjsg
3221f005ef32Sjsg if (dig_port->saved_port_bits & DDI_BUF_PORT_REVERSAL)
3222f005ef32Sjsg port_buf |= XELPDP_PORT_REVERSAL;
3223f005ef32Sjsg
3224f005ef32Sjsg intel_de_rmw(dev_priv, XELPDP_PORT_BUF_CTL1(port),
3225f005ef32Sjsg XELPDP_PORT_WIDTH_MASK | XELPDP_PORT_REVERSAL, port_buf);
3226f005ef32Sjsg
3227f005ef32Sjsg buf_ctl |= DDI_PORT_WIDTH(lane_count);
3228f005ef32Sjsg } else if (IS_ALDERLAKE_P(dev_priv) && intel_phy_is_tc(dev_priv, phy)) {
32291bb76ff1Sjsg drm_WARN_ON(&dev_priv->drm, !intel_tc_port_in_legacy_mode(dig_port));
32301bb76ff1Sjsg buf_ctl |= DDI_BUF_CTL_TC_PHY_OWNERSHIP;
32311bb76ff1Sjsg }
3232f005ef32Sjsg
32331bb76ff1Sjsg intel_de_write(dev_priv, DDI_BUF_CTL(port), buf_ctl);
3234c349dbc7Sjsg
3235f005ef32Sjsg intel_wait_ddi_buf_active(dev_priv, port);
3236f005ef32Sjsg
3237c349dbc7Sjsg intel_audio_codec_enable(encoder, crtc_state, conn_state);
3238c349dbc7Sjsg }
3239c349dbc7Sjsg
intel_enable_ddi(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)3240ad8b1aafSjsg static void intel_enable_ddi(struct intel_atomic_state *state,
3241ad8b1aafSjsg struct intel_encoder *encoder,
3242c349dbc7Sjsg const struct intel_crtc_state *crtc_state,
3243c349dbc7Sjsg const struct drm_connector_state *conn_state)
3244c349dbc7Sjsg {
3245ad8b1aafSjsg drm_WARN_ON(state->base.dev, crtc_state->has_pch_encoder);
3246ad8b1aafSjsg
32471bb76ff1Sjsg if (!intel_crtc_is_bigjoiner_slave(crtc_state))
3248ad8b1aafSjsg intel_ddi_enable_transcoder_func(encoder, crtc_state);
3249c349dbc7Sjsg
3250f005ef32Sjsg /* Enable/Disable DP2.0 SDP split config before transcoder */
3251f005ef32Sjsg intel_audio_sdp_split_update(encoder, crtc_state);
32525ca02815Sjsg
32531bb76ff1Sjsg intel_enable_transcoder(crtc_state);
3254c349dbc7Sjsg
3255c349dbc7Sjsg intel_crtc_vblank_on(crtc_state);
3256c349dbc7Sjsg
3257c349dbc7Sjsg if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
3258ad8b1aafSjsg intel_enable_ddi_hdmi(state, encoder, crtc_state, conn_state);
3259c349dbc7Sjsg else
3260ad8b1aafSjsg intel_enable_ddi_dp(state, encoder, crtc_state, conn_state);
3261c349dbc7Sjsg
3262c349dbc7Sjsg /* Enable hdcp if it's desired */
3263c349dbc7Sjsg if (conn_state->content_protection ==
3264c349dbc7Sjsg DRM_MODE_CONTENT_PROTECTION_DESIRED)
3265f005ef32Sjsg intel_hdcp_enable(state, encoder, crtc_state, conn_state);
3266c349dbc7Sjsg }
3267c349dbc7Sjsg
intel_disable_ddi_dp(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * old_crtc_state,const struct drm_connector_state * old_conn_state)3268ad8b1aafSjsg static void intel_disable_ddi_dp(struct intel_atomic_state *state,
3269ad8b1aafSjsg struct intel_encoder *encoder,
3270c349dbc7Sjsg const struct intel_crtc_state *old_crtc_state,
3271c349dbc7Sjsg const struct drm_connector_state *old_conn_state)
3272c349dbc7Sjsg {
3273c349dbc7Sjsg struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3274c349dbc7Sjsg
3275c349dbc7Sjsg intel_dp->link_trained = false;
3276c349dbc7Sjsg
32771bb76ff1Sjsg intel_audio_codec_disable(encoder, old_crtc_state, old_conn_state);
32781bb76ff1Sjsg
32791bb76ff1Sjsg intel_psr_disable(intel_dp, old_crtc_state);
3280c349dbc7Sjsg intel_edp_backlight_off(old_conn_state);
3281c349dbc7Sjsg /* Disable the decompression in DP Sink */
3282c349dbc7Sjsg intel_dp_sink_set_decompression_state(intel_dp, old_crtc_state,
3283c349dbc7Sjsg false);
32845ca02815Sjsg /* Disable Ignore_MSA bit in DP Sink */
32855ca02815Sjsg intel_dp_sink_set_msa_timing_par_ignore_state(intel_dp, old_crtc_state,
32865ca02815Sjsg false);
3287c349dbc7Sjsg }
3288c349dbc7Sjsg
intel_disable_ddi_hdmi(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * old_crtc_state,const struct drm_connector_state * old_conn_state)3289ad8b1aafSjsg static void intel_disable_ddi_hdmi(struct intel_atomic_state *state,
3290ad8b1aafSjsg struct intel_encoder *encoder,
3291c349dbc7Sjsg const struct intel_crtc_state *old_crtc_state,
3292c349dbc7Sjsg const struct drm_connector_state *old_conn_state)
3293c349dbc7Sjsg {
3294ad8b1aafSjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
3295c349dbc7Sjsg struct drm_connector *connector = old_conn_state->connector;
3296c349dbc7Sjsg
32971bb76ff1Sjsg intel_audio_codec_disable(encoder, old_crtc_state, old_conn_state);
32981bb76ff1Sjsg
3299c349dbc7Sjsg if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
3300c349dbc7Sjsg false, false))
3301ad8b1aafSjsg drm_dbg_kms(&i915->drm,
3302ad8b1aafSjsg "[CONNECTOR:%d:%s] Failed to reset sink scrambling/TMDS bit clock ratio\n",
3303c349dbc7Sjsg connector->base.id, connector->name);
3304c349dbc7Sjsg }
3305c349dbc7Sjsg
intel_disable_ddi(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * old_crtc_state,const struct drm_connector_state * old_conn_state)3306ad8b1aafSjsg static void intel_disable_ddi(struct intel_atomic_state *state,
3307ad8b1aafSjsg struct intel_encoder *encoder,
3308c349dbc7Sjsg const struct intel_crtc_state *old_crtc_state,
3309c349dbc7Sjsg const struct drm_connector_state *old_conn_state)
3310c349dbc7Sjsg {
3311f005ef32Sjsg intel_tc_port_link_cancel_reset_work(enc_to_dig_port(encoder));
3312f005ef32Sjsg
3313c349dbc7Sjsg intel_hdcp_disable(to_intel_connector(old_conn_state->connector));
3314c349dbc7Sjsg
3315c349dbc7Sjsg if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
3316ad8b1aafSjsg intel_disable_ddi_hdmi(state, encoder, old_crtc_state,
3317ad8b1aafSjsg old_conn_state);
3318c349dbc7Sjsg else
3319ad8b1aafSjsg intel_disable_ddi_dp(state, encoder, old_crtc_state,
3320ad8b1aafSjsg old_conn_state);
3321c349dbc7Sjsg }
3322c349dbc7Sjsg
intel_ddi_update_pipe_dp(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)3323ad8b1aafSjsg static void intel_ddi_update_pipe_dp(struct intel_atomic_state *state,
3324ad8b1aafSjsg struct intel_encoder *encoder,
3325c349dbc7Sjsg const struct intel_crtc_state *crtc_state,
3326c349dbc7Sjsg const struct drm_connector_state *conn_state)
3327c349dbc7Sjsg {
3328c349dbc7Sjsg intel_ddi_set_dp_msa(crtc_state, conn_state);
3329c349dbc7Sjsg
3330ad8b1aafSjsg intel_dp_set_infoframes(encoder, true, crtc_state, conn_state);
3331c349dbc7Sjsg
33321bb76ff1Sjsg intel_backlight_update(state, encoder, crtc_state, conn_state);
33331bb76ff1Sjsg drm_connector_update_privacy_screen(conn_state);
3334c349dbc7Sjsg }
3335c349dbc7Sjsg
intel_ddi_update_pipe(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)3336ad8b1aafSjsg void intel_ddi_update_pipe(struct intel_atomic_state *state,
3337ad8b1aafSjsg struct intel_encoder *encoder,
3338c349dbc7Sjsg const struct intel_crtc_state *crtc_state,
3339c349dbc7Sjsg const struct drm_connector_state *conn_state)
3340c349dbc7Sjsg {
3341c349dbc7Sjsg
3342ad8b1aafSjsg if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) &&
3343ad8b1aafSjsg !intel_encoder_is_mst(encoder))
3344ad8b1aafSjsg intel_ddi_update_pipe_dp(state, encoder, crtc_state,
3345ad8b1aafSjsg conn_state);
3346c349dbc7Sjsg
3347ad8b1aafSjsg intel_hdcp_update_pipe(state, encoder, crtc_state, conn_state);
3348c349dbc7Sjsg }
3349c349dbc7Sjsg
intel_ddi_update_active_dpll(struct intel_atomic_state * state,struct intel_encoder * encoder,struct intel_crtc * crtc)3350f005ef32Sjsg void intel_ddi_update_active_dpll(struct intel_atomic_state *state,
3351c349dbc7Sjsg struct intel_encoder *encoder,
3352c349dbc7Sjsg struct intel_crtc *crtc)
3353c349dbc7Sjsg {
3354f005ef32Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
3355c349dbc7Sjsg struct intel_crtc_state *crtc_state =
3356f005ef32Sjsg intel_atomic_get_new_crtc_state(state, crtc);
33571bb76ff1Sjsg struct intel_crtc *slave_crtc;
3358f005ef32Sjsg enum phy phy = intel_port_to_phy(i915, encoder->port);
3359f005ef32Sjsg
3360f005ef32Sjsg /* FIXME: Add MTL pll_mgr */
3361f005ef32Sjsg if (DISPLAY_VER(i915) >= 14 || !intel_phy_is_tc(i915, phy))
3362f005ef32Sjsg return;
33631bb76ff1Sjsg
3364c349dbc7Sjsg intel_update_active_dpll(state, crtc, encoder);
33651bb76ff1Sjsg for_each_intel_crtc_in_pipe_mask(&i915->drm, slave_crtc,
33661bb76ff1Sjsg intel_crtc_bigjoiner_slave_pipes(crtc_state))
33671bb76ff1Sjsg intel_update_active_dpll(state, slave_crtc, encoder);
33681bb76ff1Sjsg }
3369c349dbc7Sjsg
3370c349dbc7Sjsg static void
intel_ddi_pre_pll_enable(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)3371ad8b1aafSjsg intel_ddi_pre_pll_enable(struct intel_atomic_state *state,
3372ad8b1aafSjsg struct intel_encoder *encoder,
3373c349dbc7Sjsg const struct intel_crtc_state *crtc_state,
3374c349dbc7Sjsg const struct drm_connector_state *conn_state)
3375c349dbc7Sjsg {
3376c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3377c349dbc7Sjsg struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3378c349dbc7Sjsg enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
3379c349dbc7Sjsg bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
3380c349dbc7Sjsg
3381f005ef32Sjsg if (is_tc_port) {
3382f005ef32Sjsg struct intel_crtc *master_crtc =
3383f005ef32Sjsg to_intel_crtc(crtc_state->uapi.crtc);
3384c349dbc7Sjsg
3385f005ef32Sjsg intel_tc_port_get_link(dig_port, crtc_state->lane_count);
3386f005ef32Sjsg intel_ddi_update_active_dpll(state, encoder, master_crtc);
33875ca02815Sjsg }
3388c349dbc7Sjsg
3389f005ef32Sjsg main_link_aux_power_domain_get(dig_port, crtc_state);
3390f005ef32Sjsg
33911bb76ff1Sjsg if (is_tc_port && !intel_tc_port_in_tbt_alt_mode(dig_port))
3392c349dbc7Sjsg /*
3393c349dbc7Sjsg * Program the lane count for static/dynamic connections on
3394c349dbc7Sjsg * Type-C ports. Skip this step for TBT.
3395c349dbc7Sjsg */
3396c349dbc7Sjsg intel_tc_port_set_fia_lane_count(dig_port, crtc_state->lane_count);
33975ca02815Sjsg else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
3398c349dbc7Sjsg bxt_ddi_phy_set_lane_optim_mask(encoder,
3399c349dbc7Sjsg crtc_state->lane_lat_optim_mask);
3400c349dbc7Sjsg }
3401c349dbc7Sjsg
adlp_tbt_to_dp_alt_switch_wa(struct intel_encoder * encoder)34021bb76ff1Sjsg static void adlp_tbt_to_dp_alt_switch_wa(struct intel_encoder *encoder)
34031bb76ff1Sjsg {
34041bb76ff1Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
34051bb76ff1Sjsg enum tc_port tc_port = intel_port_to_tc(i915, encoder->port);
34061bb76ff1Sjsg int ln;
34071bb76ff1Sjsg
34081bb76ff1Sjsg for (ln = 0; ln < 2; ln++)
3409f005ef32Sjsg intel_dkl_phy_rmw(i915, DKL_PCS_DW5(tc_port, ln), DKL_PCS_DW5_CORE_SOFTRESET, 0);
3410f005ef32Sjsg }
3411f005ef32Sjsg
mtl_ddi_prepare_link_retrain(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state)3412f005ef32Sjsg static void mtl_ddi_prepare_link_retrain(struct intel_dp *intel_dp,
3413f005ef32Sjsg const struct intel_crtc_state *crtc_state)
3414f005ef32Sjsg {
3415f005ef32Sjsg struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3416f005ef32Sjsg struct intel_encoder *encoder = &dig_port->base;
3417f005ef32Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3418f005ef32Sjsg enum port port = encoder->port;
3419f005ef32Sjsg u32 dp_tp_ctl;
3420f005ef32Sjsg
3421f005ef32Sjsg /*
3422f005ef32Sjsg * TODO: To train with only a different voltage swing entry is not
3423f005ef32Sjsg * necessary disable and enable port
3424f005ef32Sjsg */
3425f005ef32Sjsg dp_tp_ctl = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3426f005ef32Sjsg if (dp_tp_ctl & DP_TP_CTL_ENABLE)
3427f005ef32Sjsg mtl_disable_ddi_buf(encoder, crtc_state);
3428f005ef32Sjsg
3429f005ef32Sjsg /* 6.d Configure and enable DP_TP_CTL with link training pattern 1 selected */
3430f005ef32Sjsg dp_tp_ctl = DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_PAT1;
3431f005ef32Sjsg if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
3432f005ef32Sjsg dp_tp_ctl |= DP_TP_CTL_MODE_MST;
3433f005ef32Sjsg } else {
3434f005ef32Sjsg dp_tp_ctl |= DP_TP_CTL_MODE_SST;
3435f005ef32Sjsg if (crtc_state->enhanced_framing)
3436f005ef32Sjsg dp_tp_ctl |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
3437f005ef32Sjsg }
3438f005ef32Sjsg intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), dp_tp_ctl);
3439f005ef32Sjsg intel_de_posting_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3440f005ef32Sjsg
3441f005ef32Sjsg /* 6.f Enable D2D Link */
3442f005ef32Sjsg mtl_ddi_enable_d2d(encoder);
3443f005ef32Sjsg
3444f005ef32Sjsg /* 6.g Configure voltage swing and related IO settings */
3445f005ef32Sjsg encoder->set_signal_levels(encoder, crtc_state);
3446f005ef32Sjsg
3447f005ef32Sjsg /* 6.h Configure PORT_BUF_CTL1 */
3448f005ef32Sjsg mtl_port_buf_ctl_program(encoder, crtc_state);
3449f005ef32Sjsg
3450f005ef32Sjsg /* 6.i Configure and enable DDI_CTL_DE to start sending valid data to port slice */
3451f005ef32Sjsg intel_dp->DP |= DDI_BUF_CTL_ENABLE;
3452f005ef32Sjsg intel_de_write(dev_priv, DDI_BUF_CTL(port), intel_dp->DP);
3453f005ef32Sjsg intel_de_posting_read(dev_priv, DDI_BUF_CTL(port));
3454f005ef32Sjsg
3455f005ef32Sjsg /* 6.j Poll for PORT_BUF_CTL Idle Status == 0, timeout after 100 us */
3456f005ef32Sjsg intel_wait_ddi_buf_active(dev_priv, port);
34571bb76ff1Sjsg }
34581bb76ff1Sjsg
intel_ddi_prepare_link_retrain(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state)34595ca02815Sjsg static void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp,
34605ca02815Sjsg const struct intel_crtc_state *crtc_state)
3461c349dbc7Sjsg {
34621bb76ff1Sjsg struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
34631bb76ff1Sjsg struct intel_encoder *encoder = &dig_port->base;
34645ca02815Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
34655ca02815Sjsg enum port port = encoder->port;
3466c349dbc7Sjsg u32 dp_tp_ctl, ddi_buf_ctl;
3467c349dbc7Sjsg bool wait = false;
3468c349dbc7Sjsg
34695ca02815Sjsg dp_tp_ctl = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3470c349dbc7Sjsg
3471c349dbc7Sjsg if (dp_tp_ctl & DP_TP_CTL_ENABLE) {
3472c349dbc7Sjsg ddi_buf_ctl = intel_de_read(dev_priv, DDI_BUF_CTL(port));
3473c349dbc7Sjsg if (ddi_buf_ctl & DDI_BUF_CTL_ENABLE) {
3474c349dbc7Sjsg intel_de_write(dev_priv, DDI_BUF_CTL(port),
3475c349dbc7Sjsg ddi_buf_ctl & ~DDI_BUF_CTL_ENABLE);
3476c349dbc7Sjsg wait = true;
3477c349dbc7Sjsg }
3478c349dbc7Sjsg
3479f005ef32Sjsg dp_tp_ctl &= ~DP_TP_CTL_ENABLE;
34805ca02815Sjsg intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), dp_tp_ctl);
34815ca02815Sjsg intel_de_posting_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3482c349dbc7Sjsg
3483c349dbc7Sjsg if (wait)
3484c349dbc7Sjsg intel_wait_ddi_buf_idle(dev_priv, port);
3485c349dbc7Sjsg }
3486c349dbc7Sjsg
3487ad8b1aafSjsg dp_tp_ctl = DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_PAT1;
34885ca02815Sjsg if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
3489c349dbc7Sjsg dp_tp_ctl |= DP_TP_CTL_MODE_MST;
34905ca02815Sjsg } else {
3491c349dbc7Sjsg dp_tp_ctl |= DP_TP_CTL_MODE_SST;
3492f005ef32Sjsg if (crtc_state->enhanced_framing)
3493c349dbc7Sjsg dp_tp_ctl |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
3494c349dbc7Sjsg }
34955ca02815Sjsg intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), dp_tp_ctl);
34965ca02815Sjsg intel_de_posting_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3497c349dbc7Sjsg
34981bb76ff1Sjsg if (IS_ALDERLAKE_P(dev_priv) &&
34991bb76ff1Sjsg (intel_tc_port_in_dp_alt_mode(dig_port) || intel_tc_port_in_legacy_mode(dig_port)))
35001bb76ff1Sjsg adlp_tbt_to_dp_alt_switch_wa(encoder);
35011bb76ff1Sjsg
3502c349dbc7Sjsg intel_dp->DP |= DDI_BUF_CTL_ENABLE;
3503c349dbc7Sjsg intel_de_write(dev_priv, DDI_BUF_CTL(port), intel_dp->DP);
3504c349dbc7Sjsg intel_de_posting_read(dev_priv, DDI_BUF_CTL(port));
3505c349dbc7Sjsg
3506ad8b1aafSjsg intel_wait_ddi_buf_active(dev_priv, port);
3507ad8b1aafSjsg }
3508ad8b1aafSjsg
intel_ddi_set_link_train(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state,u8 dp_train_pat)3509ad8b1aafSjsg static void intel_ddi_set_link_train(struct intel_dp *intel_dp,
35105ca02815Sjsg const struct intel_crtc_state *crtc_state,
3511ad8b1aafSjsg u8 dp_train_pat)
3512ad8b1aafSjsg {
35135ca02815Sjsg struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
35145ca02815Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3515ad8b1aafSjsg u32 temp;
3516ad8b1aafSjsg
35175ca02815Sjsg temp = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3518ad8b1aafSjsg
3519ad8b1aafSjsg temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
35205ca02815Sjsg switch (intel_dp_training_pattern_symbol(dp_train_pat)) {
3521ad8b1aafSjsg case DP_TRAINING_PATTERN_DISABLE:
3522ad8b1aafSjsg temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
3523ad8b1aafSjsg break;
3524ad8b1aafSjsg case DP_TRAINING_PATTERN_1:
3525ad8b1aafSjsg temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
3526ad8b1aafSjsg break;
3527ad8b1aafSjsg case DP_TRAINING_PATTERN_2:
3528ad8b1aafSjsg temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
3529ad8b1aafSjsg break;
3530ad8b1aafSjsg case DP_TRAINING_PATTERN_3:
3531ad8b1aafSjsg temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
3532ad8b1aafSjsg break;
3533ad8b1aafSjsg case DP_TRAINING_PATTERN_4:
3534ad8b1aafSjsg temp |= DP_TP_CTL_LINK_TRAIN_PAT4;
3535ad8b1aafSjsg break;
3536ad8b1aafSjsg }
3537ad8b1aafSjsg
35385ca02815Sjsg intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), temp);
3539ad8b1aafSjsg }
3540ad8b1aafSjsg
intel_ddi_set_idle_link_train(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state)35415ca02815Sjsg static void intel_ddi_set_idle_link_train(struct intel_dp *intel_dp,
35425ca02815Sjsg const struct intel_crtc_state *crtc_state)
3543ad8b1aafSjsg {
3544ad8b1aafSjsg struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3545ad8b1aafSjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3546ad8b1aafSjsg enum port port = encoder->port;
3547ad8b1aafSjsg
3548f005ef32Sjsg intel_de_rmw(dev_priv, dp_tp_ctl_reg(encoder, crtc_state),
3549f005ef32Sjsg DP_TP_CTL_LINK_TRAIN_MASK, DP_TP_CTL_LINK_TRAIN_IDLE);
3550ad8b1aafSjsg
3551ad8b1aafSjsg /*
3552ad8b1aafSjsg * Until TGL on PORT_A we can have only eDP in SST mode. There the only
3553ad8b1aafSjsg * reason we need to set idle transmission mode is to work around a HW
3554ad8b1aafSjsg * issue where we enable the pipe while not in idle link-training mode.
3555ad8b1aafSjsg * In this case there is requirement to wait for a minimum number of
3556ad8b1aafSjsg * idle patterns to be sent.
3557ad8b1aafSjsg */
35585ca02815Sjsg if (port == PORT_A && DISPLAY_VER(dev_priv) < 12)
3559ad8b1aafSjsg return;
3560ad8b1aafSjsg
35615ca02815Sjsg if (intel_de_wait_for_set(dev_priv,
35625ca02815Sjsg dp_tp_status_reg(encoder, crtc_state),
3563ad8b1aafSjsg DP_TP_STATUS_IDLE_DONE, 1))
3564ad8b1aafSjsg drm_err(&dev_priv->drm,
3565ad8b1aafSjsg "Timed out waiting for DP idle patterns\n");
3566c349dbc7Sjsg }
3567c349dbc7Sjsg
intel_ddi_is_audio_enabled(struct drm_i915_private * dev_priv,enum transcoder cpu_transcoder)3568c349dbc7Sjsg static bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
3569c349dbc7Sjsg enum transcoder cpu_transcoder)
3570c349dbc7Sjsg {
3571c349dbc7Sjsg if (cpu_transcoder == TRANSCODER_EDP)
3572c349dbc7Sjsg return false;
3573c349dbc7Sjsg
35745ca02815Sjsg if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_AUDIO_MMIO))
3575c349dbc7Sjsg return false;
3576c349dbc7Sjsg
3577c349dbc7Sjsg return intel_de_read(dev_priv, HSW_AUD_PIN_ELD_CP_VLD) &
3578c349dbc7Sjsg AUDIO_OUTPUT_ENABLE(cpu_transcoder);
3579c349dbc7Sjsg }
3580c349dbc7Sjsg
intel_ddi_compute_min_voltage_level(struct drm_i915_private * dev_priv,struct intel_crtc_state * crtc_state)3581c349dbc7Sjsg void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
3582c349dbc7Sjsg struct intel_crtc_state *crtc_state)
3583c349dbc7Sjsg {
35845ca02815Sjsg if (DISPLAY_VER(dev_priv) >= 12 && crtc_state->port_clock > 594000)
3585c349dbc7Sjsg crtc_state->min_voltage_level = 2;
3586f005ef32Sjsg else if ((IS_JASPERLAKE(dev_priv) || IS_ELKHARTLAKE(dev_priv)) &&
3587f005ef32Sjsg crtc_state->port_clock > 594000)
3588c349dbc7Sjsg crtc_state->min_voltage_level = 3;
35895ca02815Sjsg else if (DISPLAY_VER(dev_priv) >= 11 && crtc_state->port_clock > 594000)
3590c349dbc7Sjsg crtc_state->min_voltage_level = 1;
3591c349dbc7Sjsg }
3592c349dbc7Sjsg
bdw_transcoder_master_readout(struct drm_i915_private * dev_priv,enum transcoder cpu_transcoder)3593ad8b1aafSjsg static enum transcoder bdw_transcoder_master_readout(struct drm_i915_private *dev_priv,
3594ad8b1aafSjsg enum transcoder cpu_transcoder)
3595ad8b1aafSjsg {
3596ad8b1aafSjsg u32 master_select;
3597ad8b1aafSjsg
35985ca02815Sjsg if (DISPLAY_VER(dev_priv) >= 11) {
3599ad8b1aafSjsg u32 ctl2 = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL2(cpu_transcoder));
3600ad8b1aafSjsg
3601ad8b1aafSjsg if ((ctl2 & PORT_SYNC_MODE_ENABLE) == 0)
3602ad8b1aafSjsg return INVALID_TRANSCODER;
3603ad8b1aafSjsg
3604ad8b1aafSjsg master_select = REG_FIELD_GET(PORT_SYNC_MODE_MASTER_SELECT_MASK, ctl2);
3605ad8b1aafSjsg } else {
3606ad8b1aafSjsg u32 ctl = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
3607ad8b1aafSjsg
3608ad8b1aafSjsg if ((ctl & TRANS_DDI_PORT_SYNC_ENABLE) == 0)
3609ad8b1aafSjsg return INVALID_TRANSCODER;
3610ad8b1aafSjsg
3611ad8b1aafSjsg master_select = REG_FIELD_GET(TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK, ctl);
3612ad8b1aafSjsg }
3613ad8b1aafSjsg
3614ad8b1aafSjsg if (master_select == 0)
3615ad8b1aafSjsg return TRANSCODER_EDP;
3616ad8b1aafSjsg else
3617ad8b1aafSjsg return master_select - 1;
3618ad8b1aafSjsg }
3619ad8b1aafSjsg
bdw_get_trans_port_sync_config(struct intel_crtc_state * crtc_state)3620ad8b1aafSjsg static void bdw_get_trans_port_sync_config(struct intel_crtc_state *crtc_state)
3621ad8b1aafSjsg {
3622ad8b1aafSjsg struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
3623ad8b1aafSjsg u32 transcoders = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
3624ad8b1aafSjsg BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
3625ad8b1aafSjsg enum transcoder cpu_transcoder;
3626ad8b1aafSjsg
3627ad8b1aafSjsg crtc_state->master_transcoder =
3628ad8b1aafSjsg bdw_transcoder_master_readout(dev_priv, crtc_state->cpu_transcoder);
3629ad8b1aafSjsg
3630ad8b1aafSjsg for_each_cpu_transcoder_masked(dev_priv, cpu_transcoder, transcoders) {
3631ad8b1aafSjsg enum intel_display_power_domain power_domain;
3632ad8b1aafSjsg intel_wakeref_t trans_wakeref;
3633ad8b1aafSjsg
3634ad8b1aafSjsg power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
3635ad8b1aafSjsg trans_wakeref = intel_display_power_get_if_enabled(dev_priv,
3636ad8b1aafSjsg power_domain);
3637ad8b1aafSjsg
3638ad8b1aafSjsg if (!trans_wakeref)
3639ad8b1aafSjsg continue;
3640ad8b1aafSjsg
3641ad8b1aafSjsg if (bdw_transcoder_master_readout(dev_priv, cpu_transcoder) ==
3642ad8b1aafSjsg crtc_state->cpu_transcoder)
3643ad8b1aafSjsg crtc_state->sync_mode_slaves_mask |= BIT(cpu_transcoder);
3644ad8b1aafSjsg
3645ad8b1aafSjsg intel_display_power_put(dev_priv, power_domain, trans_wakeref);
3646ad8b1aafSjsg }
3647ad8b1aafSjsg
3648ad8b1aafSjsg drm_WARN_ON(&dev_priv->drm,
3649ad8b1aafSjsg crtc_state->master_transcoder != INVALID_TRANSCODER &&
3650ad8b1aafSjsg crtc_state->sync_mode_slaves_mask);
3651ad8b1aafSjsg }
3652ad8b1aafSjsg
intel_ddi_read_func_ctl(struct intel_encoder * encoder,struct intel_crtc_state * pipe_config)36535ca02815Sjsg static void intel_ddi_read_func_ctl(struct intel_encoder *encoder,
3654c349dbc7Sjsg struct intel_crtc_state *pipe_config)
3655c349dbc7Sjsg {
3656c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
36575ca02815Sjsg struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
3658c349dbc7Sjsg enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
36595ca02815Sjsg struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3660c349dbc7Sjsg u32 temp, flags = 0;
3661c349dbc7Sjsg
3662c349dbc7Sjsg temp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
3663c349dbc7Sjsg if (temp & TRANS_DDI_PHSYNC)
3664c349dbc7Sjsg flags |= DRM_MODE_FLAG_PHSYNC;
3665c349dbc7Sjsg else
3666c349dbc7Sjsg flags |= DRM_MODE_FLAG_NHSYNC;
3667c349dbc7Sjsg if (temp & TRANS_DDI_PVSYNC)
3668c349dbc7Sjsg flags |= DRM_MODE_FLAG_PVSYNC;
3669c349dbc7Sjsg else
3670c349dbc7Sjsg flags |= DRM_MODE_FLAG_NVSYNC;
3671c349dbc7Sjsg
3672c349dbc7Sjsg pipe_config->hw.adjusted_mode.flags |= flags;
3673c349dbc7Sjsg
3674c349dbc7Sjsg switch (temp & TRANS_DDI_BPC_MASK) {
3675c349dbc7Sjsg case TRANS_DDI_BPC_6:
3676c349dbc7Sjsg pipe_config->pipe_bpp = 18;
3677c349dbc7Sjsg break;
3678c349dbc7Sjsg case TRANS_DDI_BPC_8:
3679c349dbc7Sjsg pipe_config->pipe_bpp = 24;
3680c349dbc7Sjsg break;
3681c349dbc7Sjsg case TRANS_DDI_BPC_10:
3682c349dbc7Sjsg pipe_config->pipe_bpp = 30;
3683c349dbc7Sjsg break;
3684c349dbc7Sjsg case TRANS_DDI_BPC_12:
3685c349dbc7Sjsg pipe_config->pipe_bpp = 36;
3686c349dbc7Sjsg break;
3687c349dbc7Sjsg default:
3688c349dbc7Sjsg break;
3689c349dbc7Sjsg }
3690c349dbc7Sjsg
3691c349dbc7Sjsg switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
3692c349dbc7Sjsg case TRANS_DDI_MODE_SELECT_HDMI:
3693c349dbc7Sjsg pipe_config->has_hdmi_sink = true;
3694c349dbc7Sjsg
3695c349dbc7Sjsg pipe_config->infoframes.enable |=
3696c349dbc7Sjsg intel_hdmi_infoframes_enabled(encoder, pipe_config);
3697c349dbc7Sjsg
3698c349dbc7Sjsg if (pipe_config->infoframes.enable)
3699c349dbc7Sjsg pipe_config->has_infoframe = true;
3700c349dbc7Sjsg
3701c349dbc7Sjsg if (temp & TRANS_DDI_HDMI_SCRAMBLING)
3702c349dbc7Sjsg pipe_config->hdmi_scrambling = true;
3703c349dbc7Sjsg if (temp & TRANS_DDI_HIGH_TMDS_CHAR_RATE)
3704c349dbc7Sjsg pipe_config->hdmi_high_tmds_clock_ratio = true;
3705ad8b1aafSjsg fallthrough;
3706c349dbc7Sjsg case TRANS_DDI_MODE_SELECT_DVI:
3707c349dbc7Sjsg pipe_config->output_types |= BIT(INTEL_OUTPUT_HDMI);
3708f005ef32Sjsg if (DISPLAY_VER(dev_priv) >= 14)
3709f005ef32Sjsg pipe_config->lane_count =
3710f005ef32Sjsg ((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
3711f005ef32Sjsg else
3712c349dbc7Sjsg pipe_config->lane_count = 4;
3713c349dbc7Sjsg break;
3714c349dbc7Sjsg case TRANS_DDI_MODE_SELECT_DP_SST:
3715c349dbc7Sjsg if (encoder->type == INTEL_OUTPUT_EDP)
3716c349dbc7Sjsg pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
3717c349dbc7Sjsg else
3718c349dbc7Sjsg pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
3719c349dbc7Sjsg pipe_config->lane_count =
3720c349dbc7Sjsg ((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
37211bb76ff1Sjsg
37221bb76ff1Sjsg intel_cpu_transcoder_get_m1_n1(crtc, cpu_transcoder,
37231bb76ff1Sjsg &pipe_config->dp_m_n);
37241bb76ff1Sjsg intel_cpu_transcoder_get_m2_n2(crtc, cpu_transcoder,
37251bb76ff1Sjsg &pipe_config->dp_m2_n2);
3726c349dbc7Sjsg
3727f005ef32Sjsg pipe_config->enhanced_framing =
3728f005ef32Sjsg intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, pipe_config)) &
3729f005ef32Sjsg DP_TP_CTL_ENHANCED_FRAME_ENABLE;
3730c349dbc7Sjsg
3731f005ef32Sjsg if (DISPLAY_VER(dev_priv) >= 11)
3732c349dbc7Sjsg pipe_config->fec_enable =
3733f005ef32Sjsg intel_de_read(dev_priv,
3734f005ef32Sjsg dp_tp_ctl_reg(encoder, pipe_config)) & DP_TP_CTL_FEC_ENABLE;
3735c349dbc7Sjsg
3736f005ef32Sjsg if (dig_port->lspcon.active && intel_dp_has_hdmi_sink(&dig_port->dp))
37375ca02815Sjsg pipe_config->infoframes.enable |=
37385ca02815Sjsg intel_lspcon_infoframes_enabled(encoder, pipe_config);
37395ca02815Sjsg else
3740ad8b1aafSjsg pipe_config->infoframes.enable |=
3741ad8b1aafSjsg intel_hdmi_infoframes_enabled(encoder, pipe_config);
3742c349dbc7Sjsg break;
37431bb76ff1Sjsg case TRANS_DDI_MODE_SELECT_FDI_OR_128B132B:
37441bb76ff1Sjsg if (!HAS_DP20(dev_priv)) {
37451bb76ff1Sjsg /* FDI */
37461bb76ff1Sjsg pipe_config->output_types |= BIT(INTEL_OUTPUT_ANALOG);
3747f005ef32Sjsg pipe_config->enhanced_framing =
3748f005ef32Sjsg intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, pipe_config)) &
3749f005ef32Sjsg DP_TP_CTL_ENHANCED_FRAME_ENABLE;
37501bb76ff1Sjsg break;
37511bb76ff1Sjsg }
37521bb76ff1Sjsg fallthrough; /* 128b/132b */
3753c349dbc7Sjsg case TRANS_DDI_MODE_SELECT_DP_MST:
3754c349dbc7Sjsg pipe_config->output_types |= BIT(INTEL_OUTPUT_DP_MST);
3755c349dbc7Sjsg pipe_config->lane_count =
3756c349dbc7Sjsg ((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
3757c349dbc7Sjsg
37585ca02815Sjsg if (DISPLAY_VER(dev_priv) >= 12)
3759c349dbc7Sjsg pipe_config->mst_master_transcoder =
3760c349dbc7Sjsg REG_FIELD_GET(TRANS_DDI_MST_TRANSPORT_SELECT_MASK, temp);
3761c349dbc7Sjsg
37621bb76ff1Sjsg intel_cpu_transcoder_get_m1_n1(crtc, cpu_transcoder,
37631bb76ff1Sjsg &pipe_config->dp_m_n);
3764ad8b1aafSjsg
3765ad8b1aafSjsg pipe_config->infoframes.enable |=
3766ad8b1aafSjsg intel_hdmi_infoframes_enabled(encoder, pipe_config);
3767c349dbc7Sjsg break;
3768c349dbc7Sjsg default:
3769c349dbc7Sjsg break;
3770c349dbc7Sjsg }
3771ad8b1aafSjsg }
3772ad8b1aafSjsg
intel_ddi_get_config(struct intel_encoder * encoder,struct intel_crtc_state * pipe_config)37735ca02815Sjsg static void intel_ddi_get_config(struct intel_encoder *encoder,
37745ca02815Sjsg struct intel_crtc_state *pipe_config)
37755ca02815Sjsg {
37765ca02815Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
37775ca02815Sjsg enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
37785ca02815Sjsg
37795ca02815Sjsg /* XXX: DSI transcoder paranoia */
37805ca02815Sjsg if (drm_WARN_ON(&dev_priv->drm, transcoder_is_dsi(cpu_transcoder)))
37815ca02815Sjsg return;
37825ca02815Sjsg
37835ca02815Sjsg intel_ddi_read_func_ctl(encoder, pipe_config);
37845ca02815Sjsg
37855ca02815Sjsg intel_ddi_mso_get_config(encoder, pipe_config);
37865ca02815Sjsg
3787c349dbc7Sjsg pipe_config->has_audio =
3788c349dbc7Sjsg intel_ddi_is_audio_enabled(dev_priv, cpu_transcoder);
3789c349dbc7Sjsg
37901bb76ff1Sjsg if (encoder->type == INTEL_OUTPUT_EDP)
37911bb76ff1Sjsg intel_edp_fixup_vbt_bpp(encoder, pipe_config->pipe_bpp);
3792c349dbc7Sjsg
37935ca02815Sjsg ddi_dotclock_get(pipe_config);
3794c349dbc7Sjsg
37955ca02815Sjsg if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
3796c349dbc7Sjsg pipe_config->lane_lat_optim_mask =
3797c349dbc7Sjsg bxt_ddi_phy_get_lane_lat_optim_mask(encoder);
3798c349dbc7Sjsg
3799c349dbc7Sjsg intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);
3800c349dbc7Sjsg
3801c349dbc7Sjsg intel_hdmi_read_gcp_infoframe(encoder, pipe_config);
3802c349dbc7Sjsg
3803c349dbc7Sjsg intel_read_infoframe(encoder, pipe_config,
3804c349dbc7Sjsg HDMI_INFOFRAME_TYPE_AVI,
3805c349dbc7Sjsg &pipe_config->infoframes.avi);
3806c349dbc7Sjsg intel_read_infoframe(encoder, pipe_config,
3807c349dbc7Sjsg HDMI_INFOFRAME_TYPE_SPD,
3808c349dbc7Sjsg &pipe_config->infoframes.spd);
3809c349dbc7Sjsg intel_read_infoframe(encoder, pipe_config,
3810c349dbc7Sjsg HDMI_INFOFRAME_TYPE_VENDOR,
3811c349dbc7Sjsg &pipe_config->infoframes.hdmi);
3812c349dbc7Sjsg intel_read_infoframe(encoder, pipe_config,
3813c349dbc7Sjsg HDMI_INFOFRAME_TYPE_DRM,
3814c349dbc7Sjsg &pipe_config->infoframes.drm);
3815ad8b1aafSjsg
38165ca02815Sjsg if (DISPLAY_VER(dev_priv) >= 8)
3817ad8b1aafSjsg bdw_get_trans_port_sync_config(pipe_config);
3818ad8b1aafSjsg
3819ad8b1aafSjsg intel_read_dp_sdp(encoder, pipe_config, HDMI_PACKET_TYPE_GAMUT_METADATA);
3820ad8b1aafSjsg intel_read_dp_sdp(encoder, pipe_config, DP_SDP_VSC);
38215ca02815Sjsg
38225ca02815Sjsg intel_psr_get_config(encoder, pipe_config);
3823f005ef32Sjsg
3824f005ef32Sjsg intel_audio_codec_get_config(encoder, pipe_config);
38255ca02815Sjsg }
38265ca02815Sjsg
intel_ddi_get_clock(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state,struct intel_shared_dpll * pll)38275ca02815Sjsg void intel_ddi_get_clock(struct intel_encoder *encoder,
38285ca02815Sjsg struct intel_crtc_state *crtc_state,
38295ca02815Sjsg struct intel_shared_dpll *pll)
38305ca02815Sjsg {
38315ca02815Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
38325ca02815Sjsg enum icl_port_dpll_id port_dpll_id = ICL_PORT_DPLL_DEFAULT;
38335ca02815Sjsg struct icl_port_dpll *port_dpll = &crtc_state->icl_port_dplls[port_dpll_id];
38345ca02815Sjsg bool pll_active;
38355ca02815Sjsg
38365ca02815Sjsg if (drm_WARN_ON(&i915->drm, !pll))
38375ca02815Sjsg return;
38385ca02815Sjsg
38395ca02815Sjsg port_dpll->pll = pll;
38405ca02815Sjsg pll_active = intel_dpll_get_hw_state(i915, pll, &port_dpll->hw_state);
38415ca02815Sjsg drm_WARN_ON(&i915->drm, !pll_active);
38425ca02815Sjsg
38435ca02815Sjsg icl_set_active_port_dpll(crtc_state, port_dpll_id);
38445ca02815Sjsg
38455ca02815Sjsg crtc_state->port_clock = intel_dpll_get_freq(i915, crtc_state->shared_dpll,
38465ca02815Sjsg &crtc_state->dpll_hw_state);
38475ca02815Sjsg }
38485ca02815Sjsg
mtl_ddi_get_config(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state)3849f005ef32Sjsg static void mtl_ddi_get_config(struct intel_encoder *encoder,
3850f005ef32Sjsg struct intel_crtc_state *crtc_state)
3851f005ef32Sjsg {
3852f005ef32Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
3853f005ef32Sjsg enum phy phy = intel_port_to_phy(i915, encoder->port);
3854f005ef32Sjsg struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3855f005ef32Sjsg
3856f005ef32Sjsg if (intel_tc_port_in_tbt_alt_mode(dig_port)) {
3857f005ef32Sjsg crtc_state->port_clock = intel_mtl_tbt_calc_port_clock(encoder);
3858f005ef32Sjsg } else if (intel_is_c10phy(i915, phy)) {
3859f005ef32Sjsg intel_c10pll_readout_hw_state(encoder, &crtc_state->cx0pll_state.c10);
3860f005ef32Sjsg intel_c10pll_dump_hw_state(i915, &crtc_state->cx0pll_state.c10);
3861f005ef32Sjsg crtc_state->port_clock = intel_c10pll_calc_port_clock(encoder, &crtc_state->cx0pll_state.c10);
3862f005ef32Sjsg } else {
3863f005ef32Sjsg intel_c20pll_readout_hw_state(encoder, &crtc_state->cx0pll_state.c20);
3864f005ef32Sjsg intel_c20pll_dump_hw_state(i915, &crtc_state->cx0pll_state.c20);
3865f005ef32Sjsg crtc_state->port_clock = intel_c20pll_calc_port_clock(encoder, &crtc_state->cx0pll_state.c20);
3866f005ef32Sjsg }
3867f005ef32Sjsg
3868f005ef32Sjsg intel_ddi_get_config(encoder, crtc_state);
3869f005ef32Sjsg }
3870f005ef32Sjsg
dg2_ddi_get_config(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state)38715ca02815Sjsg static void dg2_ddi_get_config(struct intel_encoder *encoder,
38725ca02815Sjsg struct intel_crtc_state *crtc_state)
38735ca02815Sjsg {
38745ca02815Sjsg intel_mpllb_readout_hw_state(encoder, &crtc_state->mpllb_state);
38755ca02815Sjsg crtc_state->port_clock = intel_mpllb_calc_port_clock(encoder, &crtc_state->mpllb_state);
38765ca02815Sjsg
38775ca02815Sjsg intel_ddi_get_config(encoder, crtc_state);
38785ca02815Sjsg }
38795ca02815Sjsg
adls_ddi_get_config(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state)38805ca02815Sjsg static void adls_ddi_get_config(struct intel_encoder *encoder,
38815ca02815Sjsg struct intel_crtc_state *crtc_state)
38825ca02815Sjsg {
38835ca02815Sjsg intel_ddi_get_clock(encoder, crtc_state, adls_ddi_get_pll(encoder));
38845ca02815Sjsg intel_ddi_get_config(encoder, crtc_state);
38855ca02815Sjsg }
38865ca02815Sjsg
rkl_ddi_get_config(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state)38875ca02815Sjsg static void rkl_ddi_get_config(struct intel_encoder *encoder,
38885ca02815Sjsg struct intel_crtc_state *crtc_state)
38895ca02815Sjsg {
38905ca02815Sjsg intel_ddi_get_clock(encoder, crtc_state, rkl_ddi_get_pll(encoder));
38915ca02815Sjsg intel_ddi_get_config(encoder, crtc_state);
38925ca02815Sjsg }
38935ca02815Sjsg
dg1_ddi_get_config(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state)38945ca02815Sjsg static void dg1_ddi_get_config(struct intel_encoder *encoder,
38955ca02815Sjsg struct intel_crtc_state *crtc_state)
38965ca02815Sjsg {
38975ca02815Sjsg intel_ddi_get_clock(encoder, crtc_state, dg1_ddi_get_pll(encoder));
38985ca02815Sjsg intel_ddi_get_config(encoder, crtc_state);
38995ca02815Sjsg }
39005ca02815Sjsg
icl_ddi_combo_get_config(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state)39015ca02815Sjsg static void icl_ddi_combo_get_config(struct intel_encoder *encoder,
39025ca02815Sjsg struct intel_crtc_state *crtc_state)
39035ca02815Sjsg {
39045ca02815Sjsg intel_ddi_get_clock(encoder, crtc_state, icl_ddi_combo_get_pll(encoder));
39055ca02815Sjsg intel_ddi_get_config(encoder, crtc_state);
39065ca02815Sjsg }
39075ca02815Sjsg
icl_ddi_tc_pll_is_tbt(const struct intel_shared_dpll * pll)3908f005ef32Sjsg static bool icl_ddi_tc_pll_is_tbt(const struct intel_shared_dpll *pll)
3909f005ef32Sjsg {
3910f005ef32Sjsg return pll->info->id == DPLL_ID_ICL_TBTPLL;
3911f005ef32Sjsg }
3912f005ef32Sjsg
3913f005ef32Sjsg static enum icl_port_dpll_id
icl_ddi_tc_port_pll_type(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)3914f005ef32Sjsg icl_ddi_tc_port_pll_type(struct intel_encoder *encoder,
3915f005ef32Sjsg const struct intel_crtc_state *crtc_state)
3916f005ef32Sjsg {
3917f005ef32Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
3918f005ef32Sjsg const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
3919f005ef32Sjsg
3920f005ef32Sjsg if (drm_WARN_ON(&i915->drm, !pll))
3921f005ef32Sjsg return ICL_PORT_DPLL_DEFAULT;
3922f005ef32Sjsg
3923f005ef32Sjsg if (icl_ddi_tc_pll_is_tbt(pll))
3924f005ef32Sjsg return ICL_PORT_DPLL_DEFAULT;
3925f005ef32Sjsg else
3926f005ef32Sjsg return ICL_PORT_DPLL_MG_PHY;
3927f005ef32Sjsg }
3928f005ef32Sjsg
3929f005ef32Sjsg enum icl_port_dpll_id
intel_ddi_port_pll_type(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)3930f005ef32Sjsg intel_ddi_port_pll_type(struct intel_encoder *encoder,
3931f005ef32Sjsg const struct intel_crtc_state *crtc_state)
3932f005ef32Sjsg {
3933f005ef32Sjsg if (!encoder->port_pll_type)
3934f005ef32Sjsg return ICL_PORT_DPLL_DEFAULT;
3935f005ef32Sjsg
3936f005ef32Sjsg return encoder->port_pll_type(encoder, crtc_state);
3937f005ef32Sjsg }
3938f005ef32Sjsg
icl_ddi_tc_get_clock(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state,struct intel_shared_dpll * pll)39395ca02815Sjsg static void icl_ddi_tc_get_clock(struct intel_encoder *encoder,
39405ca02815Sjsg struct intel_crtc_state *crtc_state,
39415ca02815Sjsg struct intel_shared_dpll *pll)
39425ca02815Sjsg {
39435ca02815Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
39445ca02815Sjsg enum icl_port_dpll_id port_dpll_id;
39455ca02815Sjsg struct icl_port_dpll *port_dpll;
39465ca02815Sjsg bool pll_active;
39475ca02815Sjsg
39485ca02815Sjsg if (drm_WARN_ON(&i915->drm, !pll))
39495ca02815Sjsg return;
39505ca02815Sjsg
3951f005ef32Sjsg if (icl_ddi_tc_pll_is_tbt(pll))
39525ca02815Sjsg port_dpll_id = ICL_PORT_DPLL_DEFAULT;
39535ca02815Sjsg else
39545ca02815Sjsg port_dpll_id = ICL_PORT_DPLL_MG_PHY;
39555ca02815Sjsg
39565ca02815Sjsg port_dpll = &crtc_state->icl_port_dplls[port_dpll_id];
39575ca02815Sjsg
39585ca02815Sjsg port_dpll->pll = pll;
39595ca02815Sjsg pll_active = intel_dpll_get_hw_state(i915, pll, &port_dpll->hw_state);
39605ca02815Sjsg drm_WARN_ON(&i915->drm, !pll_active);
39615ca02815Sjsg
39625ca02815Sjsg icl_set_active_port_dpll(crtc_state, port_dpll_id);
39635ca02815Sjsg
3964f005ef32Sjsg if (icl_ddi_tc_pll_is_tbt(crtc_state->shared_dpll))
39655ca02815Sjsg crtc_state->port_clock = icl_calc_tbt_pll_link(i915, encoder->port);
39665ca02815Sjsg else
39675ca02815Sjsg crtc_state->port_clock = intel_dpll_get_freq(i915, crtc_state->shared_dpll,
39685ca02815Sjsg &crtc_state->dpll_hw_state);
39695ca02815Sjsg }
39705ca02815Sjsg
icl_ddi_tc_get_config(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state)39715ca02815Sjsg static void icl_ddi_tc_get_config(struct intel_encoder *encoder,
39725ca02815Sjsg struct intel_crtc_state *crtc_state)
39735ca02815Sjsg {
39745ca02815Sjsg icl_ddi_tc_get_clock(encoder, crtc_state, icl_ddi_tc_get_pll(encoder));
39755ca02815Sjsg intel_ddi_get_config(encoder, crtc_state);
39765ca02815Sjsg }
39775ca02815Sjsg
bxt_ddi_get_config(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state)39785ca02815Sjsg static void bxt_ddi_get_config(struct intel_encoder *encoder,
39795ca02815Sjsg struct intel_crtc_state *crtc_state)
39805ca02815Sjsg {
39815ca02815Sjsg intel_ddi_get_clock(encoder, crtc_state, bxt_ddi_get_pll(encoder));
39825ca02815Sjsg intel_ddi_get_config(encoder, crtc_state);
39835ca02815Sjsg }
39845ca02815Sjsg
skl_ddi_get_config(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state)39855ca02815Sjsg static void skl_ddi_get_config(struct intel_encoder *encoder,
39865ca02815Sjsg struct intel_crtc_state *crtc_state)
39875ca02815Sjsg {
39885ca02815Sjsg intel_ddi_get_clock(encoder, crtc_state, skl_ddi_get_pll(encoder));
39895ca02815Sjsg intel_ddi_get_config(encoder, crtc_state);
39905ca02815Sjsg }
39915ca02815Sjsg
hsw_ddi_get_config(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state)39925ca02815Sjsg void hsw_ddi_get_config(struct intel_encoder *encoder,
39935ca02815Sjsg struct intel_crtc_state *crtc_state)
39945ca02815Sjsg {
39955ca02815Sjsg intel_ddi_get_clock(encoder, crtc_state, hsw_ddi_get_pll(encoder));
39965ca02815Sjsg intel_ddi_get_config(encoder, crtc_state);
39975ca02815Sjsg }
39985ca02815Sjsg
intel_ddi_sync_state(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)39995ca02815Sjsg static void intel_ddi_sync_state(struct intel_encoder *encoder,
40005ca02815Sjsg const struct intel_crtc_state *crtc_state)
40015ca02815Sjsg {
40025ca02815Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
40035ca02815Sjsg enum phy phy = intel_port_to_phy(i915, encoder->port);
40045ca02815Sjsg
40055ca02815Sjsg if (intel_phy_is_tc(i915, phy))
4006f005ef32Sjsg intel_tc_port_sanitize_mode(enc_to_dig_port(encoder),
4007f005ef32Sjsg crtc_state);
40085ca02815Sjsg
40095ca02815Sjsg if (crtc_state && intel_crtc_has_dp_encoder(crtc_state))
40105ca02815Sjsg intel_dp_sync_state(encoder, crtc_state);
40115ca02815Sjsg }
40125ca02815Sjsg
intel_ddi_initial_fastset_check(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state)40135ca02815Sjsg static bool intel_ddi_initial_fastset_check(struct intel_encoder *encoder,
40145ca02815Sjsg struct intel_crtc_state *crtc_state)
40155ca02815Sjsg {
40161bb76ff1Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
40171bb76ff1Sjsg enum phy phy = intel_port_to_phy(i915, encoder->port);
40181bb76ff1Sjsg bool fastset = true;
40195ca02815Sjsg
40201bb76ff1Sjsg if (intel_phy_is_tc(i915, phy)) {
40211bb76ff1Sjsg drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] Forcing full modeset to compute TC port DPLLs\n",
40221bb76ff1Sjsg encoder->base.base.id, encoder->base.name);
40231bb76ff1Sjsg crtc_state->uapi.mode_changed = true;
40241bb76ff1Sjsg fastset = false;
40251bb76ff1Sjsg }
40261bb76ff1Sjsg
40271bb76ff1Sjsg if (intel_crtc_has_dp_encoder(crtc_state) &&
40281bb76ff1Sjsg !intel_dp_initial_fastset_check(encoder, crtc_state))
40291bb76ff1Sjsg fastset = false;
40301bb76ff1Sjsg
40311bb76ff1Sjsg return fastset;
4032c349dbc7Sjsg }
4033c349dbc7Sjsg
4034c349dbc7Sjsg static enum intel_output_type
intel_ddi_compute_output_type(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state,struct drm_connector_state * conn_state)4035c349dbc7Sjsg intel_ddi_compute_output_type(struct intel_encoder *encoder,
4036c349dbc7Sjsg struct intel_crtc_state *crtc_state,
4037c349dbc7Sjsg struct drm_connector_state *conn_state)
4038c349dbc7Sjsg {
4039c349dbc7Sjsg switch (conn_state->connector->connector_type) {
4040c349dbc7Sjsg case DRM_MODE_CONNECTOR_HDMIA:
4041c349dbc7Sjsg return INTEL_OUTPUT_HDMI;
4042c349dbc7Sjsg case DRM_MODE_CONNECTOR_eDP:
4043c349dbc7Sjsg return INTEL_OUTPUT_EDP;
4044c349dbc7Sjsg case DRM_MODE_CONNECTOR_DisplayPort:
4045c349dbc7Sjsg return INTEL_OUTPUT_DP;
4046c349dbc7Sjsg default:
4047c349dbc7Sjsg MISSING_CASE(conn_state->connector->connector_type);
4048c349dbc7Sjsg return INTEL_OUTPUT_UNUSED;
4049c349dbc7Sjsg }
4050c349dbc7Sjsg }
4051c349dbc7Sjsg
intel_ddi_compute_config(struct intel_encoder * encoder,struct intel_crtc_state * pipe_config,struct drm_connector_state * conn_state)4052c349dbc7Sjsg static int intel_ddi_compute_config(struct intel_encoder *encoder,
4053c349dbc7Sjsg struct intel_crtc_state *pipe_config,
4054c349dbc7Sjsg struct drm_connector_state *conn_state)
4055c349dbc7Sjsg {
4056c349dbc7Sjsg struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
4057c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4058c349dbc7Sjsg enum port port = encoder->port;
4059c349dbc7Sjsg int ret;
4060c349dbc7Sjsg
4061ad8b1aafSjsg if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A)
4062c349dbc7Sjsg pipe_config->cpu_transcoder = TRANSCODER_EDP;
4063c349dbc7Sjsg
4064c349dbc7Sjsg if (intel_crtc_has_type(pipe_config, INTEL_OUTPUT_HDMI)) {
4065f005ef32Sjsg pipe_config->has_hdmi_sink =
4066f005ef32Sjsg intel_hdmi_compute_has_hdmi_sink(encoder, pipe_config, conn_state);
4067f005ef32Sjsg
4068c349dbc7Sjsg ret = intel_hdmi_compute_config(encoder, pipe_config, conn_state);
4069c349dbc7Sjsg } else {
4070c349dbc7Sjsg ret = intel_dp_compute_config(encoder, pipe_config, conn_state);
4071c349dbc7Sjsg }
4072c349dbc7Sjsg
4073c349dbc7Sjsg if (ret)
4074c349dbc7Sjsg return ret;
4075c349dbc7Sjsg
4076c349dbc7Sjsg if (IS_HASWELL(dev_priv) && crtc->pipe == PIPE_A &&
4077c349dbc7Sjsg pipe_config->cpu_transcoder == TRANSCODER_EDP)
4078c349dbc7Sjsg pipe_config->pch_pfit.force_thru =
4079c349dbc7Sjsg pipe_config->pch_pfit.enabled ||
4080c349dbc7Sjsg pipe_config->crc_enabled;
4081c349dbc7Sjsg
40825ca02815Sjsg if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
4083c349dbc7Sjsg pipe_config->lane_lat_optim_mask =
4084c349dbc7Sjsg bxt_ddi_phy_calc_lane_lat_optim_mask(pipe_config->lane_count);
4085c349dbc7Sjsg
4086c349dbc7Sjsg intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);
4087c349dbc7Sjsg
4088c349dbc7Sjsg return 0;
4089c349dbc7Sjsg }
4090c349dbc7Sjsg
mode_equal(const struct drm_display_mode * mode1,const struct drm_display_mode * mode2)4091c349dbc7Sjsg static bool mode_equal(const struct drm_display_mode *mode1,
4092c349dbc7Sjsg const struct drm_display_mode *mode2)
4093c349dbc7Sjsg {
4094c349dbc7Sjsg return drm_mode_match(mode1, mode2,
4095c349dbc7Sjsg DRM_MODE_MATCH_TIMINGS |
4096c349dbc7Sjsg DRM_MODE_MATCH_FLAGS |
4097c349dbc7Sjsg DRM_MODE_MATCH_3D_FLAGS) &&
4098c349dbc7Sjsg mode1->clock == mode2->clock; /* we want an exact match */
4099c349dbc7Sjsg }
4100c349dbc7Sjsg
m_n_equal(const struct intel_link_m_n * m_n_1,const struct intel_link_m_n * m_n_2)4101c349dbc7Sjsg static bool m_n_equal(const struct intel_link_m_n *m_n_1,
4102c349dbc7Sjsg const struct intel_link_m_n *m_n_2)
4103c349dbc7Sjsg {
4104c349dbc7Sjsg return m_n_1->tu == m_n_2->tu &&
41051bb76ff1Sjsg m_n_1->data_m == m_n_2->data_m &&
41061bb76ff1Sjsg m_n_1->data_n == m_n_2->data_n &&
4107c349dbc7Sjsg m_n_1->link_m == m_n_2->link_m &&
4108c349dbc7Sjsg m_n_1->link_n == m_n_2->link_n;
4109c349dbc7Sjsg }
4110c349dbc7Sjsg
crtcs_port_sync_compatible(const struct intel_crtc_state * crtc_state1,const struct intel_crtc_state * crtc_state2)4111c349dbc7Sjsg static bool crtcs_port_sync_compatible(const struct intel_crtc_state *crtc_state1,
4112c349dbc7Sjsg const struct intel_crtc_state *crtc_state2)
4113c349dbc7Sjsg {
4114*8f74b997Sjsg /*
4115*8f74b997Sjsg * FIXME the modeset sequence is currently wrong and
4116*8f74b997Sjsg * can't deal with bigjoiner + port sync at the same time.
4117*8f74b997Sjsg */
4118c349dbc7Sjsg return crtc_state1->hw.active && crtc_state2->hw.active &&
4119*8f74b997Sjsg !crtc_state1->bigjoiner_pipes && !crtc_state2->bigjoiner_pipes &&
4120c349dbc7Sjsg crtc_state1->output_types == crtc_state2->output_types &&
4121c349dbc7Sjsg crtc_state1->output_format == crtc_state2->output_format &&
4122c349dbc7Sjsg crtc_state1->lane_count == crtc_state2->lane_count &&
4123c349dbc7Sjsg crtc_state1->port_clock == crtc_state2->port_clock &&
4124c349dbc7Sjsg mode_equal(&crtc_state1->hw.adjusted_mode,
4125c349dbc7Sjsg &crtc_state2->hw.adjusted_mode) &&
4126c349dbc7Sjsg m_n_equal(&crtc_state1->dp_m_n, &crtc_state2->dp_m_n);
4127c349dbc7Sjsg }
4128c349dbc7Sjsg
4129c349dbc7Sjsg static u8
intel_ddi_port_sync_transcoders(const struct intel_crtc_state * ref_crtc_state,int tile_group_id)4130c349dbc7Sjsg intel_ddi_port_sync_transcoders(const struct intel_crtc_state *ref_crtc_state,
4131c349dbc7Sjsg int tile_group_id)
4132c349dbc7Sjsg {
4133c349dbc7Sjsg struct drm_connector *connector;
4134c349dbc7Sjsg const struct drm_connector_state *conn_state;
4135c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(ref_crtc_state->uapi.crtc->dev);
4136c349dbc7Sjsg struct intel_atomic_state *state =
4137c349dbc7Sjsg to_intel_atomic_state(ref_crtc_state->uapi.state);
4138c349dbc7Sjsg u8 transcoders = 0;
4139c349dbc7Sjsg int i;
4140c349dbc7Sjsg
4141ad8b1aafSjsg /*
4142ad8b1aafSjsg * We don't enable port sync on BDW due to missing w/as and
4143ad8b1aafSjsg * due to not having adjusted the modeset sequence appropriately.
4144ad8b1aafSjsg */
41455ca02815Sjsg if (DISPLAY_VER(dev_priv) < 9)
4146c349dbc7Sjsg return 0;
4147c349dbc7Sjsg
4148c349dbc7Sjsg if (!intel_crtc_has_type(ref_crtc_state, INTEL_OUTPUT_DP))
4149c349dbc7Sjsg return 0;
4150c349dbc7Sjsg
4151c349dbc7Sjsg for_each_new_connector_in_state(&state->base, connector, conn_state, i) {
4152c349dbc7Sjsg struct intel_crtc *crtc = to_intel_crtc(conn_state->crtc);
4153c349dbc7Sjsg const struct intel_crtc_state *crtc_state;
4154c349dbc7Sjsg
4155c349dbc7Sjsg if (!crtc)
4156c349dbc7Sjsg continue;
4157c349dbc7Sjsg
4158c349dbc7Sjsg if (!connector->has_tile ||
4159c349dbc7Sjsg connector->tile_group->id !=
4160c349dbc7Sjsg tile_group_id)
4161c349dbc7Sjsg continue;
4162c349dbc7Sjsg crtc_state = intel_atomic_get_new_crtc_state(state,
4163c349dbc7Sjsg crtc);
4164c349dbc7Sjsg if (!crtcs_port_sync_compatible(ref_crtc_state,
4165c349dbc7Sjsg crtc_state))
4166c349dbc7Sjsg continue;
4167c349dbc7Sjsg transcoders |= BIT(crtc_state->cpu_transcoder);
4168c349dbc7Sjsg }
4169c349dbc7Sjsg
4170c349dbc7Sjsg return transcoders;
4171c349dbc7Sjsg }
4172c349dbc7Sjsg
intel_ddi_compute_config_late(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state,struct drm_connector_state * conn_state)4173c349dbc7Sjsg static int intel_ddi_compute_config_late(struct intel_encoder *encoder,
4174c349dbc7Sjsg struct intel_crtc_state *crtc_state,
4175c349dbc7Sjsg struct drm_connector_state *conn_state)
4176c349dbc7Sjsg {
4177ad8b1aafSjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
4178c349dbc7Sjsg struct drm_connector *connector = conn_state->connector;
4179c349dbc7Sjsg u8 port_sync_transcoders = 0;
4180c349dbc7Sjsg
4181ad8b1aafSjsg drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] [CRTC:%d:%s]",
4182c349dbc7Sjsg encoder->base.base.id, encoder->base.name,
4183c349dbc7Sjsg crtc_state->uapi.crtc->base.id, crtc_state->uapi.crtc->name);
4184c349dbc7Sjsg
4185c349dbc7Sjsg if (connector->has_tile)
4186c349dbc7Sjsg port_sync_transcoders = intel_ddi_port_sync_transcoders(crtc_state,
4187c349dbc7Sjsg connector->tile_group->id);
4188c349dbc7Sjsg
4189c349dbc7Sjsg /*
4190c349dbc7Sjsg * EDP Transcoders cannot be ensalved
4191c349dbc7Sjsg * make them a master always when present
4192c349dbc7Sjsg */
4193c349dbc7Sjsg if (port_sync_transcoders & BIT(TRANSCODER_EDP))
4194c349dbc7Sjsg crtc_state->master_transcoder = TRANSCODER_EDP;
4195c349dbc7Sjsg else
4196c349dbc7Sjsg crtc_state->master_transcoder = ffs(port_sync_transcoders) - 1;
4197c349dbc7Sjsg
4198c349dbc7Sjsg if (crtc_state->master_transcoder == crtc_state->cpu_transcoder) {
4199c349dbc7Sjsg crtc_state->master_transcoder = INVALID_TRANSCODER;
4200c349dbc7Sjsg crtc_state->sync_mode_slaves_mask =
4201c349dbc7Sjsg port_sync_transcoders & ~BIT(crtc_state->cpu_transcoder);
4202c349dbc7Sjsg }
4203c349dbc7Sjsg
4204c349dbc7Sjsg return 0;
4205c349dbc7Sjsg }
4206c349dbc7Sjsg
intel_ddi_encoder_destroy(struct drm_encoder * encoder)4207c349dbc7Sjsg static void intel_ddi_encoder_destroy(struct drm_encoder *encoder)
4208c349dbc7Sjsg {
42095ca02815Sjsg struct drm_i915_private *i915 = to_i915(encoder->dev);
4210c349dbc7Sjsg struct intel_digital_port *dig_port = enc_to_dig_port(to_intel_encoder(encoder));
42111bb76ff1Sjsg enum phy phy = intel_port_to_phy(i915, dig_port->base.port);
4212c349dbc7Sjsg
4213c349dbc7Sjsg intel_dp_encoder_flush_work(encoder);
42141bb76ff1Sjsg if (intel_phy_is_tc(i915, phy))
4215f005ef32Sjsg intel_tc_port_cleanup(dig_port);
42165ca02815Sjsg intel_display_power_flush_work(i915);
4217c349dbc7Sjsg
4218c349dbc7Sjsg drm_encoder_cleanup(encoder);
42195ca02815Sjsg kfree(dig_port->hdcp_port_data.streams);
4220c349dbc7Sjsg kfree(dig_port);
4221c349dbc7Sjsg }
4222c349dbc7Sjsg
intel_ddi_encoder_reset(struct drm_encoder * encoder)42235ca02815Sjsg static void intel_ddi_encoder_reset(struct drm_encoder *encoder)
42245ca02815Sjsg {
42257737bef2Sjsg struct drm_i915_private *i915 = to_i915(encoder->dev);
42265ca02815Sjsg struct intel_dp *intel_dp = enc_to_intel_dp(to_intel_encoder(encoder));
42277737bef2Sjsg struct intel_digital_port *dig_port = enc_to_dig_port(to_intel_encoder(encoder));
42287737bef2Sjsg enum phy phy = intel_port_to_phy(i915, dig_port->base.port);
42295ca02815Sjsg
42305ca02815Sjsg intel_dp->reset_link_params = true;
42315ca02815Sjsg
42325ca02815Sjsg intel_pps_encoder_reset(intel_dp);
42337737bef2Sjsg
42347737bef2Sjsg if (intel_phy_is_tc(i915, phy))
42357737bef2Sjsg intel_tc_port_init_mode(dig_port);
42365ca02815Sjsg }
42375ca02815Sjsg
intel_ddi_encoder_late_register(struct drm_encoder * _encoder)4238f005ef32Sjsg static int intel_ddi_encoder_late_register(struct drm_encoder *_encoder)
4239f005ef32Sjsg {
4240f005ef32Sjsg struct intel_encoder *encoder = to_intel_encoder(_encoder);
4241f005ef32Sjsg
4242f005ef32Sjsg intel_tc_port_link_reset(enc_to_dig_port(encoder));
4243f005ef32Sjsg
4244f005ef32Sjsg return 0;
4245f005ef32Sjsg }
4246f005ef32Sjsg
4247c349dbc7Sjsg static const struct drm_encoder_funcs intel_ddi_funcs = {
42485ca02815Sjsg .reset = intel_ddi_encoder_reset,
4249c349dbc7Sjsg .destroy = intel_ddi_encoder_destroy,
4250f005ef32Sjsg .late_register = intel_ddi_encoder_late_register,
4251c349dbc7Sjsg };
4252c349dbc7Sjsg
4253c349dbc7Sjsg static struct intel_connector *
intel_ddi_init_dp_connector(struct intel_digital_port * dig_port)4254ad8b1aafSjsg intel_ddi_init_dp_connector(struct intel_digital_port *dig_port)
4255c349dbc7Sjsg {
4256f005ef32Sjsg struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
4257c349dbc7Sjsg struct intel_connector *connector;
4258ad8b1aafSjsg enum port port = dig_port->base.port;
4259c349dbc7Sjsg
4260c349dbc7Sjsg connector = intel_connector_alloc();
4261c349dbc7Sjsg if (!connector)
4262c349dbc7Sjsg return NULL;
4263c349dbc7Sjsg
4264ad8b1aafSjsg dig_port->dp.output_reg = DDI_BUF_CTL(port);
4265f005ef32Sjsg if (DISPLAY_VER(i915) >= 14)
4266f005ef32Sjsg dig_port->dp.prepare_link_retrain = mtl_ddi_prepare_link_retrain;
4267f005ef32Sjsg else
4268ad8b1aafSjsg dig_port->dp.prepare_link_retrain = intel_ddi_prepare_link_retrain;
4269ad8b1aafSjsg dig_port->dp.set_link_train = intel_ddi_set_link_train;
4270ad8b1aafSjsg dig_port->dp.set_idle_link_train = intel_ddi_set_idle_link_train;
4271ad8b1aafSjsg
4272ad8b1aafSjsg dig_port->dp.voltage_max = intel_ddi_dp_voltage_max;
4273ad8b1aafSjsg dig_port->dp.preemph_max = intel_ddi_dp_preemph_max;
4274ad8b1aafSjsg
4275ad8b1aafSjsg if (!intel_dp_init_connector(dig_port, connector)) {
4276c349dbc7Sjsg kfree(connector);
4277c349dbc7Sjsg return NULL;
4278c349dbc7Sjsg }
4279c349dbc7Sjsg
42801bb76ff1Sjsg if (dig_port->base.type == INTEL_OUTPUT_EDP) {
42811bb76ff1Sjsg struct drm_device *dev = dig_port->base.base.dev;
42821bb76ff1Sjsg struct drm_privacy_screen *privacy_screen;
42831bb76ff1Sjsg
42841bb76ff1Sjsg privacy_screen = drm_privacy_screen_get(dev->dev, NULL);
42851bb76ff1Sjsg if (!IS_ERR(privacy_screen)) {
42861bb76ff1Sjsg drm_connector_attach_privacy_screen_provider(&connector->base,
42871bb76ff1Sjsg privacy_screen);
42881bb76ff1Sjsg } else if (PTR_ERR(privacy_screen) != -ENODEV) {
42891bb76ff1Sjsg drm_warn(dev, "Error getting privacy-screen\n");
42901bb76ff1Sjsg }
42911bb76ff1Sjsg }
42921bb76ff1Sjsg
4293c349dbc7Sjsg return connector;
4294c349dbc7Sjsg }
4295c349dbc7Sjsg
modeset_pipe(struct drm_crtc * crtc,struct drm_modeset_acquire_ctx * ctx)4296c349dbc7Sjsg static int modeset_pipe(struct drm_crtc *crtc,
4297c349dbc7Sjsg struct drm_modeset_acquire_ctx *ctx)
4298c349dbc7Sjsg {
4299c349dbc7Sjsg struct drm_atomic_state *state;
4300c349dbc7Sjsg struct drm_crtc_state *crtc_state;
4301c349dbc7Sjsg int ret;
4302c349dbc7Sjsg
4303c349dbc7Sjsg state = drm_atomic_state_alloc(crtc->dev);
4304c349dbc7Sjsg if (!state)
4305c349dbc7Sjsg return -ENOMEM;
4306c349dbc7Sjsg
4307c349dbc7Sjsg state->acquire_ctx = ctx;
4308f005ef32Sjsg to_intel_atomic_state(state)->internal = true;
4309c349dbc7Sjsg
4310c349dbc7Sjsg crtc_state = drm_atomic_get_crtc_state(state, crtc);
4311c349dbc7Sjsg if (IS_ERR(crtc_state)) {
4312c349dbc7Sjsg ret = PTR_ERR(crtc_state);
4313c349dbc7Sjsg goto out;
4314c349dbc7Sjsg }
4315c349dbc7Sjsg
4316c349dbc7Sjsg crtc_state->connectors_changed = true;
4317c349dbc7Sjsg
4318c349dbc7Sjsg ret = drm_atomic_commit(state);
4319c349dbc7Sjsg out:
4320c349dbc7Sjsg drm_atomic_state_put(state);
4321c349dbc7Sjsg
4322c349dbc7Sjsg return ret;
4323c349dbc7Sjsg }
4324c349dbc7Sjsg
intel_hdmi_reset_link(struct intel_encoder * encoder,struct drm_modeset_acquire_ctx * ctx)4325c349dbc7Sjsg static int intel_hdmi_reset_link(struct intel_encoder *encoder,
4326c349dbc7Sjsg struct drm_modeset_acquire_ctx *ctx)
4327c349dbc7Sjsg {
4328c349dbc7Sjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4329c349dbc7Sjsg struct intel_hdmi *hdmi = enc_to_intel_hdmi(encoder);
4330c349dbc7Sjsg struct intel_connector *connector = hdmi->attached_connector;
4331c349dbc7Sjsg struct i2c_adapter *adapter =
4332c349dbc7Sjsg intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
4333c349dbc7Sjsg struct drm_connector_state *conn_state;
4334c349dbc7Sjsg struct intel_crtc_state *crtc_state;
4335c349dbc7Sjsg struct intel_crtc *crtc;
4336c349dbc7Sjsg u8 config;
4337c349dbc7Sjsg int ret;
4338c349dbc7Sjsg
4339c349dbc7Sjsg if (!connector || connector->base.status != connector_status_connected)
4340c349dbc7Sjsg return 0;
4341c349dbc7Sjsg
4342c349dbc7Sjsg ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
4343c349dbc7Sjsg ctx);
4344c349dbc7Sjsg if (ret)
4345c349dbc7Sjsg return ret;
4346c349dbc7Sjsg
4347c349dbc7Sjsg conn_state = connector->base.state;
4348c349dbc7Sjsg
4349c349dbc7Sjsg crtc = to_intel_crtc(conn_state->crtc);
4350c349dbc7Sjsg if (!crtc)
4351c349dbc7Sjsg return 0;
4352c349dbc7Sjsg
4353c349dbc7Sjsg ret = drm_modeset_lock(&crtc->base.mutex, ctx);
4354c349dbc7Sjsg if (ret)
4355c349dbc7Sjsg return ret;
4356c349dbc7Sjsg
4357c349dbc7Sjsg crtc_state = to_intel_crtc_state(crtc->base.state);
4358c349dbc7Sjsg
4359c349dbc7Sjsg drm_WARN_ON(&dev_priv->drm,
4360c349dbc7Sjsg !intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI));
4361c349dbc7Sjsg
4362c349dbc7Sjsg if (!crtc_state->hw.active)
4363c349dbc7Sjsg return 0;
4364c349dbc7Sjsg
4365c349dbc7Sjsg if (!crtc_state->hdmi_high_tmds_clock_ratio &&
4366c349dbc7Sjsg !crtc_state->hdmi_scrambling)
4367c349dbc7Sjsg return 0;
4368c349dbc7Sjsg
4369c349dbc7Sjsg if (conn_state->commit &&
4370c349dbc7Sjsg !try_wait_for_completion(&conn_state->commit->hw_done))
4371c349dbc7Sjsg return 0;
4372c349dbc7Sjsg
4373c349dbc7Sjsg ret = drm_scdc_readb(adapter, SCDC_TMDS_CONFIG, &config);
4374c349dbc7Sjsg if (ret < 0) {
4375f005ef32Sjsg drm_err(&dev_priv->drm, "[CONNECTOR:%d:%s] Failed to read TMDS config: %d\n",
4376f005ef32Sjsg connector->base.base.id, connector->base.name, ret);
4377c349dbc7Sjsg return 0;
4378c349dbc7Sjsg }
4379c349dbc7Sjsg
4380c349dbc7Sjsg if (!!(config & SCDC_TMDS_BIT_CLOCK_RATIO_BY_40) ==
4381c349dbc7Sjsg crtc_state->hdmi_high_tmds_clock_ratio &&
4382c349dbc7Sjsg !!(config & SCDC_SCRAMBLING_ENABLE) ==
4383c349dbc7Sjsg crtc_state->hdmi_scrambling)
4384c349dbc7Sjsg return 0;
4385c349dbc7Sjsg
4386c349dbc7Sjsg /*
4387c349dbc7Sjsg * HDMI 2.0 says that one should not send scrambled data
4388c349dbc7Sjsg * prior to configuring the sink scrambling, and that
4389c349dbc7Sjsg * TMDS clock/data transmission should be suspended when
4390c349dbc7Sjsg * changing the TMDS clock rate in the sink. So let's
4391c349dbc7Sjsg * just do a full modeset here, even though some sinks
4392c349dbc7Sjsg * would be perfectly happy if were to just reconfigure
4393c349dbc7Sjsg * the SCDC settings on the fly.
4394c349dbc7Sjsg */
4395c349dbc7Sjsg return modeset_pipe(&crtc->base, ctx);
4396c349dbc7Sjsg }
4397c349dbc7Sjsg
4398c349dbc7Sjsg static enum intel_hotplug_state
intel_ddi_hotplug(struct intel_encoder * encoder,struct intel_connector * connector)4399c349dbc7Sjsg intel_ddi_hotplug(struct intel_encoder *encoder,
4400ad8b1aafSjsg struct intel_connector *connector)
4401c349dbc7Sjsg {
4402ad8b1aafSjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
4403c349dbc7Sjsg struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
44045ca02815Sjsg struct intel_dp *intel_dp = &dig_port->dp;
4405ad8b1aafSjsg enum phy phy = intel_port_to_phy(i915, encoder->port);
4406ad8b1aafSjsg bool is_tc = intel_phy_is_tc(i915, phy);
4407c349dbc7Sjsg struct drm_modeset_acquire_ctx ctx;
4408c349dbc7Sjsg enum intel_hotplug_state state;
4409c349dbc7Sjsg int ret;
4410c349dbc7Sjsg
44115ca02815Sjsg if (intel_dp->compliance.test_active &&
44125ca02815Sjsg intel_dp->compliance.test_type == DP_TEST_LINK_PHY_TEST_PATTERN) {
44135ca02815Sjsg intel_dp_phy_test(encoder);
44145ca02815Sjsg /* just do the PHY test and nothing else */
44155ca02815Sjsg return INTEL_HOTPLUG_UNCHANGED;
44165ca02815Sjsg }
44175ca02815Sjsg
4418ad8b1aafSjsg state = intel_encoder_hotplug(encoder, connector);
4419c349dbc7Sjsg
4420f005ef32Sjsg if (!intel_tc_port_link_reset(dig_port)) {
4421f005ef32Sjsg intel_modeset_lock_ctx_retry(&ctx, NULL, 0, ret) {
4422c349dbc7Sjsg if (connector->base.connector_type == DRM_MODE_CONNECTOR_HDMIA)
4423c349dbc7Sjsg ret = intel_hdmi_reset_link(encoder, &ctx);
4424c349dbc7Sjsg else
4425c349dbc7Sjsg ret = intel_dp_retrain_link(encoder, &ctx);
4426c349dbc7Sjsg }
4427c349dbc7Sjsg
4428f005ef32Sjsg drm_WARN_ON(encoder->base.dev, ret);
4429c349dbc7Sjsg }
4430c349dbc7Sjsg
4431c349dbc7Sjsg /*
4432c349dbc7Sjsg * Unpowered type-c dongles can take some time to boot and be
4433c349dbc7Sjsg * responsible, so here giving some time to those dongles to power up
4434c349dbc7Sjsg * and then retrying the probe.
4435c349dbc7Sjsg *
4436c349dbc7Sjsg * On many platforms the HDMI live state signal is known to be
4437c349dbc7Sjsg * unreliable, so we can't use it to detect if a sink is connected or
4438c349dbc7Sjsg * not. Instead we detect if it's connected based on whether we can
4439c349dbc7Sjsg * read the EDID or not. That in turn has a problem during disconnect,
4440c349dbc7Sjsg * since the HPD interrupt may be raised before the DDC lines get
4441c349dbc7Sjsg * disconnected (due to how the required length of DDC vs. HPD
4442c349dbc7Sjsg * connector pins are specified) and so we'll still be able to get a
4443c349dbc7Sjsg * valid EDID. To solve this schedule another detection cycle if this
4444c349dbc7Sjsg * time around we didn't detect any change in the sink's connection
4445c349dbc7Sjsg * status.
4446ad8b1aafSjsg *
4447ad8b1aafSjsg * Type-c connectors which get their HPD signal deasserted then
4448ad8b1aafSjsg * reasserted, without unplugging/replugging the sink from the
4449ad8b1aafSjsg * connector, introduce a delay until the AUX channel communication
4450ad8b1aafSjsg * becomes functional. Retry the detection for 5 seconds on type-c
4451ad8b1aafSjsg * connectors to account for this delay.
4452c349dbc7Sjsg */
4453ad8b1aafSjsg if (state == INTEL_HOTPLUG_UNCHANGED &&
4454ad8b1aafSjsg connector->hotplug_retries < (is_tc ? 5 : 1) &&
4455c349dbc7Sjsg !dig_port->dp.is_mst)
4456c349dbc7Sjsg state = INTEL_HOTPLUG_RETRY;
4457c349dbc7Sjsg
4458c349dbc7Sjsg return state;
4459c349dbc7Sjsg }
4460c349dbc7Sjsg
lpt_digital_port_connected(struct intel_encoder * encoder)4461ad8b1aafSjsg static bool lpt_digital_port_connected(struct intel_encoder *encoder)
4462ad8b1aafSjsg {
4463ad8b1aafSjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
44641bb76ff1Sjsg u32 bit = dev_priv->display.hotplug.pch_hpd[encoder->hpd_pin];
4465ad8b1aafSjsg
4466ad8b1aafSjsg return intel_de_read(dev_priv, SDEISR) & bit;
4467ad8b1aafSjsg }
4468ad8b1aafSjsg
hsw_digital_port_connected(struct intel_encoder * encoder)4469ad8b1aafSjsg static bool hsw_digital_port_connected(struct intel_encoder *encoder)
4470ad8b1aafSjsg {
4471ad8b1aafSjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
44721bb76ff1Sjsg u32 bit = dev_priv->display.hotplug.hpd[encoder->hpd_pin];
4473ad8b1aafSjsg
4474ad8b1aafSjsg return intel_de_read(dev_priv, DEISR) & bit;
4475ad8b1aafSjsg }
4476ad8b1aafSjsg
bdw_digital_port_connected(struct intel_encoder * encoder)4477ad8b1aafSjsg static bool bdw_digital_port_connected(struct intel_encoder *encoder)
4478ad8b1aafSjsg {
4479ad8b1aafSjsg struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
44801bb76ff1Sjsg u32 bit = dev_priv->display.hotplug.hpd[encoder->hpd_pin];
4481ad8b1aafSjsg
4482ad8b1aafSjsg return intel_de_read(dev_priv, GEN8_DE_PORT_ISR) & bit;
4483ad8b1aafSjsg }
4484ad8b1aafSjsg
4485c349dbc7Sjsg static struct intel_connector *
intel_ddi_init_hdmi_connector(struct intel_digital_port * dig_port)4486ad8b1aafSjsg intel_ddi_init_hdmi_connector(struct intel_digital_port *dig_port)
4487c349dbc7Sjsg {
4488c349dbc7Sjsg struct intel_connector *connector;
4489ad8b1aafSjsg enum port port = dig_port->base.port;
4490c349dbc7Sjsg
4491c349dbc7Sjsg connector = intel_connector_alloc();
4492c349dbc7Sjsg if (!connector)
4493c349dbc7Sjsg return NULL;
4494c349dbc7Sjsg
4495ad8b1aafSjsg dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
4496ad8b1aafSjsg intel_hdmi_init_connector(dig_port, connector);
4497c349dbc7Sjsg
4498c349dbc7Sjsg return connector;
4499c349dbc7Sjsg }
4500c349dbc7Sjsg
intel_ddi_a_force_4_lanes(struct intel_digital_port * dig_port)4501ad8b1aafSjsg static bool intel_ddi_a_force_4_lanes(struct intel_digital_port *dig_port)
4502c349dbc7Sjsg {
4503ad8b1aafSjsg struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
4504c349dbc7Sjsg
4505ad8b1aafSjsg if (dig_port->base.port != PORT_A)
4506c349dbc7Sjsg return false;
4507c349dbc7Sjsg
4508ad8b1aafSjsg if (dig_port->saved_port_bits & DDI_A_4_LANES)
4509c349dbc7Sjsg return false;
4510c349dbc7Sjsg
4511c349dbc7Sjsg /* Broxton/Geminilake: Bspec says that DDI_A_4_LANES is the only
4512c349dbc7Sjsg * supported configuration
4513c349dbc7Sjsg */
45145ca02815Sjsg if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
4515c349dbc7Sjsg return true;
4516c349dbc7Sjsg
4517c349dbc7Sjsg return false;
4518c349dbc7Sjsg }
4519c349dbc7Sjsg
4520c349dbc7Sjsg static int
intel_ddi_max_lanes(struct intel_digital_port * dig_port)4521ad8b1aafSjsg intel_ddi_max_lanes(struct intel_digital_port *dig_port)
4522c349dbc7Sjsg {
4523ad8b1aafSjsg struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
4524ad8b1aafSjsg enum port port = dig_port->base.port;
4525c349dbc7Sjsg int max_lanes = 4;
4526c349dbc7Sjsg
45275ca02815Sjsg if (DISPLAY_VER(dev_priv) >= 11)
4528c349dbc7Sjsg return max_lanes;
4529c349dbc7Sjsg
4530c349dbc7Sjsg if (port == PORT_A || port == PORT_E) {
4531c349dbc7Sjsg if (intel_de_read(dev_priv, DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
4532c349dbc7Sjsg max_lanes = port == PORT_A ? 4 : 0;
4533c349dbc7Sjsg else
4534c349dbc7Sjsg /* Both A and E share 2 lanes */
4535c349dbc7Sjsg max_lanes = 2;
4536c349dbc7Sjsg }
4537c349dbc7Sjsg
4538c349dbc7Sjsg /*
4539c349dbc7Sjsg * Some BIOS might fail to set this bit on port A if eDP
4540c349dbc7Sjsg * wasn't lit up at boot. Force this bit set when needed
4541c349dbc7Sjsg * so we use the proper lane count for our calculations.
4542c349dbc7Sjsg */
4543ad8b1aafSjsg if (intel_ddi_a_force_4_lanes(dig_port)) {
4544ad8b1aafSjsg drm_dbg_kms(&dev_priv->drm,
4545ad8b1aafSjsg "Forcing DDI_A_4_LANES for port A\n");
4546ad8b1aafSjsg dig_port->saved_port_bits |= DDI_A_4_LANES;
4547c349dbc7Sjsg max_lanes = 4;
4548c349dbc7Sjsg }
4549c349dbc7Sjsg
4550c349dbc7Sjsg return max_lanes;
4551c349dbc7Sjsg }
4552c349dbc7Sjsg
xelpd_hpd_pin(struct drm_i915_private * dev_priv,enum port port)45535ca02815Sjsg static enum hpd_pin xelpd_hpd_pin(struct drm_i915_private *dev_priv,
45545ca02815Sjsg enum port port)
45555ca02815Sjsg {
45565ca02815Sjsg if (port >= PORT_D_XELPD)
45575ca02815Sjsg return HPD_PORT_D + port - PORT_D_XELPD;
45585ca02815Sjsg else if (port >= PORT_TC1)
45595ca02815Sjsg return HPD_PORT_TC1 + port - PORT_TC1;
45605ca02815Sjsg else
45615ca02815Sjsg return HPD_PORT_A + port - PORT_A;
45625ca02815Sjsg }
45635ca02815Sjsg
dg1_hpd_pin(struct drm_i915_private * dev_priv,enum port port)45645ca02815Sjsg static enum hpd_pin dg1_hpd_pin(struct drm_i915_private *dev_priv,
45655ca02815Sjsg enum port port)
45665ca02815Sjsg {
45675ca02815Sjsg if (port >= PORT_TC1)
45685ca02815Sjsg return HPD_PORT_C + port - PORT_TC1;
45695ca02815Sjsg else
45705ca02815Sjsg return HPD_PORT_A + port - PORT_A;
4571ad8b1aafSjsg }
4572ad8b1aafSjsg
tgl_hpd_pin(struct drm_i915_private * dev_priv,enum port port)4573ad8b1aafSjsg static enum hpd_pin tgl_hpd_pin(struct drm_i915_private *dev_priv,
4574ad8b1aafSjsg enum port port)
4575ad8b1aafSjsg {
45765ca02815Sjsg if (port >= PORT_TC1)
45775ca02815Sjsg return HPD_PORT_TC1 + port - PORT_TC1;
4578ad8b1aafSjsg else
4579ad8b1aafSjsg return HPD_PORT_A + port - PORT_A;
4580ad8b1aafSjsg }
4581ad8b1aafSjsg
rkl_hpd_pin(struct drm_i915_private * dev_priv,enum port port)4582ad8b1aafSjsg static enum hpd_pin rkl_hpd_pin(struct drm_i915_private *dev_priv,
4583ad8b1aafSjsg enum port port)
4584ad8b1aafSjsg {
4585ad8b1aafSjsg if (HAS_PCH_TGP(dev_priv))
4586ad8b1aafSjsg return tgl_hpd_pin(dev_priv, port);
4587ad8b1aafSjsg
45885ca02815Sjsg if (port >= PORT_TC1)
45895ca02815Sjsg return HPD_PORT_C + port - PORT_TC1;
4590ad8b1aafSjsg else
4591ad8b1aafSjsg return HPD_PORT_A + port - PORT_A;
4592ad8b1aafSjsg }
4593ad8b1aafSjsg
icl_hpd_pin(struct drm_i915_private * dev_priv,enum port port)4594ad8b1aafSjsg static enum hpd_pin icl_hpd_pin(struct drm_i915_private *dev_priv,
4595ad8b1aafSjsg enum port port)
4596ad8b1aafSjsg {
4597ad8b1aafSjsg if (port >= PORT_C)
4598ad8b1aafSjsg return HPD_PORT_TC1 + port - PORT_C;
4599ad8b1aafSjsg else
4600ad8b1aafSjsg return HPD_PORT_A + port - PORT_A;
4601ad8b1aafSjsg }
4602ad8b1aafSjsg
ehl_hpd_pin(struct drm_i915_private * dev_priv,enum port port)4603ad8b1aafSjsg static enum hpd_pin ehl_hpd_pin(struct drm_i915_private *dev_priv,
4604ad8b1aafSjsg enum port port)
4605ad8b1aafSjsg {
4606ad8b1aafSjsg if (port == PORT_D)
4607ad8b1aafSjsg return HPD_PORT_A;
4608ad8b1aafSjsg
46091bb76ff1Sjsg if (HAS_PCH_TGP(dev_priv))
4610ad8b1aafSjsg return icl_hpd_pin(dev_priv, port);
4611ad8b1aafSjsg
4612ad8b1aafSjsg return HPD_PORT_A + port - PORT_A;
4613ad8b1aafSjsg }
4614ad8b1aafSjsg
skl_hpd_pin(struct drm_i915_private * dev_priv,enum port port)46155ca02815Sjsg static enum hpd_pin skl_hpd_pin(struct drm_i915_private *dev_priv, enum port port)
4616ad8b1aafSjsg {
46175ca02815Sjsg if (HAS_PCH_TGP(dev_priv))
46185ca02815Sjsg return icl_hpd_pin(dev_priv, port);
4619ad8b1aafSjsg
4620ad8b1aafSjsg return HPD_PORT_A + port - PORT_A;
4621ad8b1aafSjsg }
4622ad8b1aafSjsg
intel_ddi_is_tc(struct drm_i915_private * i915,enum port port)46235ca02815Sjsg static bool intel_ddi_is_tc(struct drm_i915_private *i915, enum port port)
46245ca02815Sjsg {
46255ca02815Sjsg if (DISPLAY_VER(i915) >= 12)
46265ca02815Sjsg return port >= PORT_TC1;
46275ca02815Sjsg else if (DISPLAY_VER(i915) >= 11)
46285ca02815Sjsg return port >= PORT_C;
46295ca02815Sjsg else
46305ca02815Sjsg return false;
46315ca02815Sjsg }
46325ca02815Sjsg
intel_ddi_encoder_suspend(struct intel_encoder * encoder)46335ca02815Sjsg static void intel_ddi_encoder_suspend(struct intel_encoder *encoder)
46345ca02815Sjsg {
46355ca02815Sjsg intel_dp_encoder_suspend(encoder);
4636f005ef32Sjsg }
46375ca02815Sjsg
intel_ddi_tc_encoder_suspend_complete(struct intel_encoder * encoder)4638f005ef32Sjsg static void intel_ddi_tc_encoder_suspend_complete(struct intel_encoder *encoder)
4639f005ef32Sjsg {
4640f005ef32Sjsg struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4641f005ef32Sjsg struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
46425ca02815Sjsg
4643f005ef32Sjsg intel_tc_port_suspend(dig_port);
46445ca02815Sjsg }
46455ca02815Sjsg
intel_ddi_encoder_shutdown(struct intel_encoder * encoder)46465ca02815Sjsg static void intel_ddi_encoder_shutdown(struct intel_encoder *encoder)
46475ca02815Sjsg {
46485ca02815Sjsg intel_dp_encoder_shutdown(encoder);
46495ca02815Sjsg intel_hdmi_encoder_shutdown(encoder);
4650f005ef32Sjsg }
46515ca02815Sjsg
intel_ddi_tc_encoder_shutdown_complete(struct intel_encoder * encoder)4652f005ef32Sjsg static void intel_ddi_tc_encoder_shutdown_complete(struct intel_encoder *encoder)
4653f005ef32Sjsg {
4654f005ef32Sjsg struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4655f005ef32Sjsg struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
46565ca02815Sjsg
4657f005ef32Sjsg intel_tc_port_cleanup(dig_port);
46585ca02815Sjsg }
46595ca02815Sjsg
46605ca02815Sjsg #define port_tc_name(port) ((port) - PORT_TC1 + '1')
46615ca02815Sjsg #define tc_port_name(tc_port) ((tc_port) - TC_PORT_1 + '1')
46625ca02815Sjsg
port_strap_detected(struct drm_i915_private * i915,enum port port)4663f005ef32Sjsg static bool port_strap_detected(struct drm_i915_private *i915, enum port port)
4664f005ef32Sjsg {
4665f005ef32Sjsg /* straps not used on skl+ */
4666f005ef32Sjsg if (DISPLAY_VER(i915) >= 9)
4667f005ef32Sjsg return true;
4668f005ef32Sjsg
4669f005ef32Sjsg switch (port) {
4670f005ef32Sjsg case PORT_A:
4671f005ef32Sjsg return intel_de_read(i915, DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
4672f005ef32Sjsg case PORT_B:
4673f005ef32Sjsg return intel_de_read(i915, SFUSE_STRAP) & SFUSE_STRAP_DDIB_DETECTED;
4674f005ef32Sjsg case PORT_C:
4675f005ef32Sjsg return intel_de_read(i915, SFUSE_STRAP) & SFUSE_STRAP_DDIC_DETECTED;
4676f005ef32Sjsg case PORT_D:
4677f005ef32Sjsg return intel_de_read(i915, SFUSE_STRAP) & SFUSE_STRAP_DDID_DETECTED;
4678f005ef32Sjsg case PORT_E:
4679f005ef32Sjsg return true; /* no strap for DDI-E */
4680f005ef32Sjsg default:
4681f005ef32Sjsg MISSING_CASE(port);
4682f005ef32Sjsg return false;
4683f005ef32Sjsg }
4684f005ef32Sjsg }
4685f005ef32Sjsg
need_aux_ch(struct intel_encoder * encoder,bool init_dp)4686f005ef32Sjsg static bool need_aux_ch(struct intel_encoder *encoder, bool init_dp)
4687f005ef32Sjsg {
4688f005ef32Sjsg struct drm_i915_private *i915 = to_i915(encoder->base.dev);
4689f005ef32Sjsg enum phy phy = intel_port_to_phy(i915, encoder->port);
4690f005ef32Sjsg
4691f005ef32Sjsg return init_dp || intel_phy_is_tc(i915, phy);
4692f005ef32Sjsg }
4693f005ef32Sjsg
assert_has_icl_dsi(struct drm_i915_private * i915)4694f005ef32Sjsg static bool assert_has_icl_dsi(struct drm_i915_private *i915)
4695f005ef32Sjsg {
4696f005ef32Sjsg return !drm_WARN(&i915->drm, !IS_ALDERLAKE_P(i915) &&
4697f005ef32Sjsg !IS_TIGERLAKE(i915) && DISPLAY_VER(i915) != 11,
4698f005ef32Sjsg "Platform does not support DSI\n");
4699f005ef32Sjsg }
4700f005ef32Sjsg
port_in_use(struct drm_i915_private * i915,enum port port)4701f005ef32Sjsg static bool port_in_use(struct drm_i915_private *i915, enum port port)
4702f005ef32Sjsg {
4703f005ef32Sjsg struct intel_encoder *encoder;
4704f005ef32Sjsg
4705f005ef32Sjsg for_each_intel_encoder(&i915->drm, encoder) {
4706f005ef32Sjsg /* FIXME what about second port for dual link DSI? */
4707f005ef32Sjsg if (encoder->port == port)
4708f005ef32Sjsg return true;
4709f005ef32Sjsg }
4710f005ef32Sjsg
4711f005ef32Sjsg return false;
4712f005ef32Sjsg }
4713f005ef32Sjsg
intel_ddi_init(struct drm_i915_private * dev_priv,const struct intel_bios_encoder_data * devdata)4714f005ef32Sjsg void intel_ddi_init(struct drm_i915_private *dev_priv,
4715f005ef32Sjsg const struct intel_bios_encoder_data *devdata)
4716c349dbc7Sjsg {
4717ad8b1aafSjsg struct intel_digital_port *dig_port;
4718c349dbc7Sjsg struct intel_encoder *encoder;
47195ca02815Sjsg bool init_hdmi, init_dp;
4720f005ef32Sjsg enum port port;
4721f005ef32Sjsg enum phy phy;
4722f005ef32Sjsg
4723f005ef32Sjsg port = intel_bios_encoder_port(devdata);
4724f005ef32Sjsg if (port == PORT_NONE)
4725f005ef32Sjsg return;
4726f005ef32Sjsg
4727f005ef32Sjsg if (!port_strap_detected(dev_priv, port)) {
4728f005ef32Sjsg drm_dbg_kms(&dev_priv->drm,
4729f005ef32Sjsg "Port %c strap not detected\n", port_name(port));
4730f005ef32Sjsg return;
4731f005ef32Sjsg }
4732f005ef32Sjsg
4733f005ef32Sjsg if (!assert_port_valid(dev_priv, port))
4734f005ef32Sjsg return;
4735f005ef32Sjsg
4736f005ef32Sjsg if (port_in_use(dev_priv, port)) {
4737f005ef32Sjsg drm_dbg_kms(&dev_priv->drm,
4738f005ef32Sjsg "Port %c already claimed\n", port_name(port));
4739f005ef32Sjsg return;
4740f005ef32Sjsg }
4741f005ef32Sjsg
4742f005ef32Sjsg if (intel_bios_encoder_supports_dsi(devdata)) {
4743f005ef32Sjsg /* BXT/GLK handled elsewhere, for now at least */
4744f005ef32Sjsg if (!assert_has_icl_dsi(dev_priv))
4745f005ef32Sjsg return;
4746f005ef32Sjsg
4747f005ef32Sjsg icl_dsi_init(dev_priv, devdata);
4748f005ef32Sjsg return;
4749f005ef32Sjsg }
4750f005ef32Sjsg
4751f005ef32Sjsg phy = intel_port_to_phy(dev_priv, port);
4752c349dbc7Sjsg
4753ad8b1aafSjsg /*
4754ad8b1aafSjsg * On platforms with HTI (aka HDPORT), if it's enabled at boot it may
4755ad8b1aafSjsg * have taken over some of the PHYs and made them unavailable to the
4756ad8b1aafSjsg * driver. In that case we should skip initializing the corresponding
4757ad8b1aafSjsg * outputs.
4758ad8b1aafSjsg */
4759f005ef32Sjsg if (intel_hti_uses_phy(dev_priv, phy)) {
4760ad8b1aafSjsg drm_dbg_kms(&dev_priv->drm, "PORT %c / PHY %c reserved by HTI\n",
4761ad8b1aafSjsg port_name(port), phy_name(phy));
4762ad8b1aafSjsg return;
4763ad8b1aafSjsg }
4764ad8b1aafSjsg
47655ca02815Sjsg init_hdmi = intel_bios_encoder_supports_dvi(devdata) ||
47665ca02815Sjsg intel_bios_encoder_supports_hdmi(devdata);
47675ca02815Sjsg init_dp = intel_bios_encoder_supports_dp(devdata);
4768c349dbc7Sjsg
4769f005ef32Sjsg if (intel_bios_encoder_is_lspcon(devdata)) {
4770c349dbc7Sjsg /*
4771c349dbc7Sjsg * Lspcon device needs to be driven with DP connector
4772c349dbc7Sjsg * with special detection sequence. So make sure DP
4773c349dbc7Sjsg * is initialized before lspcon.
4774c349dbc7Sjsg */
4775c349dbc7Sjsg init_dp = true;
4776c349dbc7Sjsg init_hdmi = false;
4777ad8b1aafSjsg drm_dbg_kms(&dev_priv->drm, "VBT says port %c has lspcon\n",
4778ad8b1aafSjsg port_name(port));
4779c349dbc7Sjsg }
4780c349dbc7Sjsg
4781c349dbc7Sjsg if (!init_dp && !init_hdmi) {
4782ad8b1aafSjsg drm_dbg_kms(&dev_priv->drm,
4783ad8b1aafSjsg "VBT says port %c is not DVI/HDMI/DP compatible, respect it\n",
4784c349dbc7Sjsg port_name(port));
4785c349dbc7Sjsg return;
4786c349dbc7Sjsg }
4787c349dbc7Sjsg
47881bb76ff1Sjsg if (intel_phy_is_snps(dev_priv, phy) &&
4789f005ef32Sjsg dev_priv->display.snps.phy_failed_calibration & BIT(phy)) {
47901bb76ff1Sjsg drm_dbg_kms(&dev_priv->drm,
47911bb76ff1Sjsg "SNPS PHY %c failed to calibrate, proceeding anyway\n",
47921bb76ff1Sjsg phy_name(phy));
47931bb76ff1Sjsg }
47941bb76ff1Sjsg
4795ad8b1aafSjsg dig_port = kzalloc(sizeof(*dig_port), GFP_KERNEL);
4796ad8b1aafSjsg if (!dig_port)
4797c349dbc7Sjsg return;
4798c349dbc7Sjsg
4799f005ef32Sjsg dig_port->aux_ch = AUX_CH_NONE;
4800f005ef32Sjsg
4801ad8b1aafSjsg encoder = &dig_port->base;
48025ca02815Sjsg encoder->devdata = devdata;
48035ca02815Sjsg
48045ca02815Sjsg if (DISPLAY_VER(dev_priv) >= 13 && port >= PORT_D_XELPD) {
48055ca02815Sjsg drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
48065ca02815Sjsg DRM_MODE_ENCODER_TMDS,
48075ca02815Sjsg "DDI %c/PHY %c",
48085ca02815Sjsg port_name(port - PORT_D_XELPD + PORT_D),
48095ca02815Sjsg phy_name(phy));
48105ca02815Sjsg } else if (DISPLAY_VER(dev_priv) >= 12) {
48115ca02815Sjsg enum tc_port tc_port = intel_port_to_tc(dev_priv, port);
4812c349dbc7Sjsg
4813c349dbc7Sjsg drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
48145ca02815Sjsg DRM_MODE_ENCODER_TMDS,
48155ca02815Sjsg "DDI %s%c/PHY %s%c",
48165ca02815Sjsg port >= PORT_TC1 ? "TC" : "",
48175ca02815Sjsg port >= PORT_TC1 ? port_tc_name(port) : port_name(port),
48185ca02815Sjsg tc_port != TC_PORT_NONE ? "TC" : "",
48195ca02815Sjsg tc_port != TC_PORT_NONE ? tc_port_name(tc_port) : phy_name(phy));
48205ca02815Sjsg } else if (DISPLAY_VER(dev_priv) >= 11) {
48215ca02815Sjsg enum tc_port tc_port = intel_port_to_tc(dev_priv, port);
48225ca02815Sjsg
48235ca02815Sjsg drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
48245ca02815Sjsg DRM_MODE_ENCODER_TMDS,
48255ca02815Sjsg "DDI %c%s/PHY %s%c",
48265ca02815Sjsg port_name(port),
48275ca02815Sjsg port >= PORT_C ? " (TC)" : "",
48285ca02815Sjsg tc_port != TC_PORT_NONE ? "TC" : "",
48295ca02815Sjsg tc_port != TC_PORT_NONE ? tc_port_name(tc_port) : phy_name(phy));
48305ca02815Sjsg } else {
48315ca02815Sjsg drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
48325ca02815Sjsg DRM_MODE_ENCODER_TMDS,
48335ca02815Sjsg "DDI %c/PHY %c", port_name(port), phy_name(phy));
48345ca02815Sjsg }
4835c349dbc7Sjsg
4836ad8b1aafSjsg rw_init(&dig_port->hdcp_mutex, "dhdcp");
4837ad8b1aafSjsg dig_port->num_hdcp_streams = 0;
4838ad8b1aafSjsg
4839c349dbc7Sjsg encoder->hotplug = intel_ddi_hotplug;
4840c349dbc7Sjsg encoder->compute_output_type = intel_ddi_compute_output_type;
4841c349dbc7Sjsg encoder->compute_config = intel_ddi_compute_config;
4842c349dbc7Sjsg encoder->compute_config_late = intel_ddi_compute_config_late;
4843c349dbc7Sjsg encoder->enable = intel_enable_ddi;
4844c349dbc7Sjsg encoder->pre_pll_enable = intel_ddi_pre_pll_enable;
4845c349dbc7Sjsg encoder->pre_enable = intel_ddi_pre_enable;
4846c349dbc7Sjsg encoder->disable = intel_disable_ddi;
4847f005ef32Sjsg encoder->post_pll_disable = intel_ddi_post_pll_disable;
4848c349dbc7Sjsg encoder->post_disable = intel_ddi_post_disable;
4849c349dbc7Sjsg encoder->update_pipe = intel_ddi_update_pipe;
4850c349dbc7Sjsg encoder->get_hw_state = intel_ddi_get_hw_state;
48515ca02815Sjsg encoder->sync_state = intel_ddi_sync_state;
48525ca02815Sjsg encoder->initial_fastset_check = intel_ddi_initial_fastset_check;
48535ca02815Sjsg encoder->suspend = intel_ddi_encoder_suspend;
48545ca02815Sjsg encoder->shutdown = intel_ddi_encoder_shutdown;
4855c349dbc7Sjsg encoder->get_power_domains = intel_ddi_get_power_domains;
4856c349dbc7Sjsg
4857c349dbc7Sjsg encoder->type = INTEL_OUTPUT_DDI;
48581bb76ff1Sjsg encoder->power_domain = intel_display_power_ddi_lanes_domain(dev_priv, port);
4859c349dbc7Sjsg encoder->port = port;
4860c349dbc7Sjsg encoder->cloneable = 0;
4861c349dbc7Sjsg encoder->pipe_mask = ~0;
4862c349dbc7Sjsg
4863f005ef32Sjsg if (DISPLAY_VER(dev_priv) >= 14) {
4864f005ef32Sjsg encoder->enable_clock = intel_mtl_pll_enable;
4865f005ef32Sjsg encoder->disable_clock = intel_mtl_pll_disable;
4866f005ef32Sjsg encoder->port_pll_type = intel_mtl_port_pll_type;
4867f005ef32Sjsg encoder->get_config = mtl_ddi_get_config;
4868f005ef32Sjsg } else if (IS_DG2(dev_priv)) {
48695ca02815Sjsg encoder->enable_clock = intel_mpllb_enable;
48705ca02815Sjsg encoder->disable_clock = intel_mpllb_disable;
48715ca02815Sjsg encoder->get_config = dg2_ddi_get_config;
48725ca02815Sjsg } else if (IS_ALDERLAKE_S(dev_priv)) {
48735ca02815Sjsg encoder->enable_clock = adls_ddi_enable_clock;
48745ca02815Sjsg encoder->disable_clock = adls_ddi_disable_clock;
48755ca02815Sjsg encoder->is_clock_enabled = adls_ddi_is_clock_enabled;
48765ca02815Sjsg encoder->get_config = adls_ddi_get_config;
48775ca02815Sjsg } else if (IS_ROCKETLAKE(dev_priv)) {
48785ca02815Sjsg encoder->enable_clock = rkl_ddi_enable_clock;
48795ca02815Sjsg encoder->disable_clock = rkl_ddi_disable_clock;
48805ca02815Sjsg encoder->is_clock_enabled = rkl_ddi_is_clock_enabled;
48815ca02815Sjsg encoder->get_config = rkl_ddi_get_config;
48825ca02815Sjsg } else if (IS_DG1(dev_priv)) {
48835ca02815Sjsg encoder->enable_clock = dg1_ddi_enable_clock;
48845ca02815Sjsg encoder->disable_clock = dg1_ddi_disable_clock;
48855ca02815Sjsg encoder->is_clock_enabled = dg1_ddi_is_clock_enabled;
48865ca02815Sjsg encoder->get_config = dg1_ddi_get_config;
4887f005ef32Sjsg } else if (IS_JASPERLAKE(dev_priv) || IS_ELKHARTLAKE(dev_priv)) {
48885ca02815Sjsg if (intel_ddi_is_tc(dev_priv, port)) {
48895ca02815Sjsg encoder->enable_clock = jsl_ddi_tc_enable_clock;
48905ca02815Sjsg encoder->disable_clock = jsl_ddi_tc_disable_clock;
48915ca02815Sjsg encoder->is_clock_enabled = jsl_ddi_tc_is_clock_enabled;
4892f005ef32Sjsg encoder->port_pll_type = icl_ddi_tc_port_pll_type;
48935ca02815Sjsg encoder->get_config = icl_ddi_combo_get_config;
48945ca02815Sjsg } else {
48955ca02815Sjsg encoder->enable_clock = icl_ddi_combo_enable_clock;
48965ca02815Sjsg encoder->disable_clock = icl_ddi_combo_disable_clock;
48975ca02815Sjsg encoder->is_clock_enabled = icl_ddi_combo_is_clock_enabled;
48985ca02815Sjsg encoder->get_config = icl_ddi_combo_get_config;
48995ca02815Sjsg }
49005ca02815Sjsg } else if (DISPLAY_VER(dev_priv) >= 11) {
49015ca02815Sjsg if (intel_ddi_is_tc(dev_priv, port)) {
49025ca02815Sjsg encoder->enable_clock = icl_ddi_tc_enable_clock;
49035ca02815Sjsg encoder->disable_clock = icl_ddi_tc_disable_clock;
49045ca02815Sjsg encoder->is_clock_enabled = icl_ddi_tc_is_clock_enabled;
4905f005ef32Sjsg encoder->port_pll_type = icl_ddi_tc_port_pll_type;
49065ca02815Sjsg encoder->get_config = icl_ddi_tc_get_config;
49075ca02815Sjsg } else {
49085ca02815Sjsg encoder->enable_clock = icl_ddi_combo_enable_clock;
49095ca02815Sjsg encoder->disable_clock = icl_ddi_combo_disable_clock;
49105ca02815Sjsg encoder->is_clock_enabled = icl_ddi_combo_is_clock_enabled;
49115ca02815Sjsg encoder->get_config = icl_ddi_combo_get_config;
49125ca02815Sjsg }
49135ca02815Sjsg } else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) {
49145ca02815Sjsg /* BXT/GLK have fixed PLL->port mapping */
49155ca02815Sjsg encoder->get_config = bxt_ddi_get_config;
49165ca02815Sjsg } else if (DISPLAY_VER(dev_priv) == 9) {
49175ca02815Sjsg encoder->enable_clock = skl_ddi_enable_clock;
49185ca02815Sjsg encoder->disable_clock = skl_ddi_disable_clock;
49195ca02815Sjsg encoder->is_clock_enabled = skl_ddi_is_clock_enabled;
49205ca02815Sjsg encoder->get_config = skl_ddi_get_config;
49215ca02815Sjsg } else if (IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv)) {
49225ca02815Sjsg encoder->enable_clock = hsw_ddi_enable_clock;
49235ca02815Sjsg encoder->disable_clock = hsw_ddi_disable_clock;
49245ca02815Sjsg encoder->is_clock_enabled = hsw_ddi_is_clock_enabled;
49255ca02815Sjsg encoder->get_config = hsw_ddi_get_config;
49265ca02815Sjsg }
49275ca02815Sjsg
4928f005ef32Sjsg if (DISPLAY_VER(dev_priv) >= 14) {
4929f005ef32Sjsg encoder->set_signal_levels = intel_cx0_phy_set_signal_levels;
4930f005ef32Sjsg } else if (IS_DG2(dev_priv)) {
49311bb76ff1Sjsg encoder->set_signal_levels = intel_snps_phy_set_signal_levels;
49321bb76ff1Sjsg } else if (DISPLAY_VER(dev_priv) >= 12) {
49331bb76ff1Sjsg if (intel_phy_is_combo(dev_priv, phy))
49341bb76ff1Sjsg encoder->set_signal_levels = icl_combo_phy_set_signal_levels;
49351bb76ff1Sjsg else
49361bb76ff1Sjsg encoder->set_signal_levels = tgl_dkl_phy_set_signal_levels;
49371bb76ff1Sjsg } else if (DISPLAY_VER(dev_priv) >= 11) {
49381bb76ff1Sjsg if (intel_phy_is_combo(dev_priv, phy))
49391bb76ff1Sjsg encoder->set_signal_levels = icl_combo_phy_set_signal_levels;
49401bb76ff1Sjsg else
49411bb76ff1Sjsg encoder->set_signal_levels = icl_mg_phy_set_signal_levels;
49421bb76ff1Sjsg } else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) {
49431bb76ff1Sjsg encoder->set_signal_levels = bxt_ddi_phy_set_signal_levels;
49441bb76ff1Sjsg } else {
49451bb76ff1Sjsg encoder->set_signal_levels = hsw_set_signal_levels;
49461bb76ff1Sjsg }
49471bb76ff1Sjsg
49485ca02815Sjsg intel_ddi_buf_trans_init(encoder);
49495ca02815Sjsg
49505ca02815Sjsg if (DISPLAY_VER(dev_priv) >= 13)
49515ca02815Sjsg encoder->hpd_pin = xelpd_hpd_pin(dev_priv, port);
49525ca02815Sjsg else if (IS_DG1(dev_priv))
49535ca02815Sjsg encoder->hpd_pin = dg1_hpd_pin(dev_priv, port);
49545ca02815Sjsg else if (IS_ROCKETLAKE(dev_priv))
4955ad8b1aafSjsg encoder->hpd_pin = rkl_hpd_pin(dev_priv, port);
49565ca02815Sjsg else if (DISPLAY_VER(dev_priv) >= 12)
4957ad8b1aafSjsg encoder->hpd_pin = tgl_hpd_pin(dev_priv, port);
4958f005ef32Sjsg else if (IS_JASPERLAKE(dev_priv) || IS_ELKHARTLAKE(dev_priv))
4959ad8b1aafSjsg encoder->hpd_pin = ehl_hpd_pin(dev_priv, port);
49605ca02815Sjsg else if (DISPLAY_VER(dev_priv) == 11)
4961ad8b1aafSjsg encoder->hpd_pin = icl_hpd_pin(dev_priv, port);
49625ca02815Sjsg else if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv))
49635ca02815Sjsg encoder->hpd_pin = skl_hpd_pin(dev_priv, port);
4964c349dbc7Sjsg else
4965ad8b1aafSjsg encoder->hpd_pin = intel_hpd_pin_default(dev_priv, port);
4966c349dbc7Sjsg
49675ca02815Sjsg if (DISPLAY_VER(dev_priv) >= 11)
4968ad8b1aafSjsg dig_port->saved_port_bits =
4969ad8b1aafSjsg intel_de_read(dev_priv, DDI_BUF_CTL(port))
4970ad8b1aafSjsg & DDI_BUF_PORT_REVERSAL;
4971ad8b1aafSjsg else
4972ad8b1aafSjsg dig_port->saved_port_bits =
4973ad8b1aafSjsg intel_de_read(dev_priv, DDI_BUF_CTL(port))
4974ad8b1aafSjsg & (DDI_BUF_PORT_REVERSAL | DDI_A_4_LANES);
4975ad8b1aafSjsg
4976f005ef32Sjsg if (intel_bios_encoder_lane_reversal(devdata))
49775ca02815Sjsg dig_port->saved_port_bits |= DDI_BUF_PORT_REVERSAL;
49785ca02815Sjsg
4979ad8b1aafSjsg dig_port->dp.output_reg = INVALID_MMIO_REG;
4980ad8b1aafSjsg dig_port->max_lanes = intel_ddi_max_lanes(dig_port);
4981f005ef32Sjsg
4982f005ef32Sjsg if (need_aux_ch(encoder, init_dp)) {
4983f005ef32Sjsg dig_port->aux_ch = intel_dp_aux_ch(encoder);
4984f005ef32Sjsg if (dig_port->aux_ch == AUX_CH_NONE)
4985f005ef32Sjsg goto err;
4986f005ef32Sjsg }
4987c349dbc7Sjsg
4988c349dbc7Sjsg if (intel_phy_is_tc(dev_priv, phy)) {
4989c349dbc7Sjsg bool is_legacy =
49905ca02815Sjsg !intel_bios_encoder_supports_typec_usb(devdata) &&
49915ca02815Sjsg !intel_bios_encoder_supports_tbt(devdata);
4992c349dbc7Sjsg
4993f005ef32Sjsg if (!is_legacy && init_hdmi) {
4994f005ef32Sjsg is_legacy = !init_dp;
4995c349dbc7Sjsg
4996f005ef32Sjsg drm_dbg_kms(&dev_priv->drm,
4997f005ef32Sjsg "VBT says port %c is non-legacy TC and has HDMI (with DP: %s), assume it's %s\n",
4998f005ef32Sjsg port_name(port),
4999f005ef32Sjsg str_yes_no(init_dp),
5000f005ef32Sjsg is_legacy ? "legacy" : "non-legacy");
5001f005ef32Sjsg }
5002f005ef32Sjsg
5003f005ef32Sjsg encoder->suspend_complete = intel_ddi_tc_encoder_suspend_complete;
5004f005ef32Sjsg encoder->shutdown_complete = intel_ddi_tc_encoder_shutdown_complete;
5005f005ef32Sjsg
5006f005ef32Sjsg if (intel_tc_port_init(dig_port, is_legacy) < 0)
5007f005ef32Sjsg goto err;
5008c349dbc7Sjsg }
5009c349dbc7Sjsg
5010c349dbc7Sjsg drm_WARN_ON(&dev_priv->drm, port > PORT_I);
50111bb76ff1Sjsg dig_port->ddi_io_power_domain = intel_display_power_ddi_io_domain(dev_priv, port);
5012c349dbc7Sjsg
5013f005ef32Sjsg if (DISPLAY_VER(dev_priv) >= 11) {
5014f005ef32Sjsg if (intel_phy_is_tc(dev_priv, phy))
5015f005ef32Sjsg dig_port->connected = intel_tc_port_connected;
5016f005ef32Sjsg else
5017f005ef32Sjsg dig_port->connected = lpt_digital_port_connected;
5018f005ef32Sjsg } else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) {
5019f005ef32Sjsg dig_port->connected = bdw_digital_port_connected;
5020f005ef32Sjsg } else if (DISPLAY_VER(dev_priv) == 9) {
5021f005ef32Sjsg dig_port->connected = lpt_digital_port_connected;
5022f005ef32Sjsg } else if (IS_BROADWELL(dev_priv)) {
5023f005ef32Sjsg if (port == PORT_A)
5024f005ef32Sjsg dig_port->connected = bdw_digital_port_connected;
5025f005ef32Sjsg else
5026f005ef32Sjsg dig_port->connected = lpt_digital_port_connected;
5027f005ef32Sjsg } else if (IS_HASWELL(dev_priv)) {
5028f005ef32Sjsg if (port == PORT_A)
5029f005ef32Sjsg dig_port->connected = hsw_digital_port_connected;
5030f005ef32Sjsg else
5031f005ef32Sjsg dig_port->connected = lpt_digital_port_connected;
5032f005ef32Sjsg }
5033f005ef32Sjsg
5034f005ef32Sjsg intel_infoframe_init(dig_port);
5035f005ef32Sjsg
5036c349dbc7Sjsg if (init_dp) {
5037ad8b1aafSjsg if (!intel_ddi_init_dp_connector(dig_port))
5038c349dbc7Sjsg goto err;
5039c349dbc7Sjsg
5040ad8b1aafSjsg dig_port->hpd_pulse = intel_dp_hpd_pulse;
50415ca02815Sjsg
50425ca02815Sjsg if (dig_port->dp.mso_link_count)
50435ca02815Sjsg encoder->pipe_mask = intel_ddi_splitter_pipe_mask(dev_priv);
5044c349dbc7Sjsg }
5045c349dbc7Sjsg
5046f005ef32Sjsg /*
5047f005ef32Sjsg * In theory we don't need the encoder->type check,
5048f005ef32Sjsg * but leave it just in case we have some really bad VBTs...
5049f005ef32Sjsg */
5050c349dbc7Sjsg if (encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
5051ad8b1aafSjsg if (!intel_ddi_init_hdmi_connector(dig_port))
5052c349dbc7Sjsg goto err;
5053c349dbc7Sjsg }
5054c349dbc7Sjsg
5055c349dbc7Sjsg return;
5056c349dbc7Sjsg
5057c349dbc7Sjsg err:
5058c349dbc7Sjsg drm_encoder_cleanup(&encoder->base);
5059ad8b1aafSjsg kfree(dig_port);
5060c349dbc7Sjsg }
5061