xref: /openbsd-src/sys/dev/pci/drm/i915/display/intel_crt.c (revision f005ef32267c16bdb134f0e9fa4477dbe07c263a)
1c349dbc7Sjsg /*
2c349dbc7Sjsg  * Copyright © 2006-2007 Intel Corporation
3c349dbc7Sjsg  *
4c349dbc7Sjsg  * Permission is hereby granted, free of charge, to any person obtaining a
5c349dbc7Sjsg  * copy of this software and associated documentation files (the "Software"),
6c349dbc7Sjsg  * to deal in the Software without restriction, including without limitation
7c349dbc7Sjsg  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8c349dbc7Sjsg  * and/or sell copies of the Software, and to permit persons to whom the
9c349dbc7Sjsg  * Software is furnished to do so, subject to the following conditions:
10c349dbc7Sjsg  *
11c349dbc7Sjsg  * The above copyright notice and this permission notice (including the next
12c349dbc7Sjsg  * paragraph) shall be included in all copies or substantial portions of the
13c349dbc7Sjsg  * Software.
14c349dbc7Sjsg  *
15c349dbc7Sjsg  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16c349dbc7Sjsg  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17c349dbc7Sjsg  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18c349dbc7Sjsg  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19c349dbc7Sjsg  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20c349dbc7Sjsg  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21c349dbc7Sjsg  * DEALINGS IN THE SOFTWARE.
22c349dbc7Sjsg  *
23c349dbc7Sjsg  * Authors:
24c349dbc7Sjsg  *	Eric Anholt <eric@anholt.net>
25c349dbc7Sjsg  */
26c349dbc7Sjsg 
27c349dbc7Sjsg #include <linux/dmi.h>
28c349dbc7Sjsg #include <linux/i2c.h>
29c349dbc7Sjsg #include <linux/slab.h>
30c349dbc7Sjsg 
31c349dbc7Sjsg #include <drm/drm_atomic_helper.h>
32c349dbc7Sjsg #include <drm/drm_crtc.h>
33c349dbc7Sjsg #include <drm/drm_edid.h>
34c349dbc7Sjsg #include <drm/drm_probe_helper.h>
35c349dbc7Sjsg 
36c349dbc7Sjsg #include "i915_drv.h"
37*f005ef32Sjsg #include "i915_irq.h"
38*f005ef32Sjsg #include "i915_reg.h"
39c349dbc7Sjsg #include "intel_connector.h"
40c349dbc7Sjsg #include "intel_crt.h"
415ca02815Sjsg #include "intel_crtc.h"
42c349dbc7Sjsg #include "intel_ddi.h"
435ca02815Sjsg #include "intel_ddi_buf_trans.h"
445ca02815Sjsg #include "intel_de.h"
45c349dbc7Sjsg #include "intel_display_types.h"
465ca02815Sjsg #include "intel_fdi.h"
47*f005ef32Sjsg #include "intel_fdi_regs.h"
48c349dbc7Sjsg #include "intel_fifo_underrun.h"
49c349dbc7Sjsg #include "intel_gmbus.h"
50c349dbc7Sjsg #include "intel_hotplug.h"
51*f005ef32Sjsg #include "intel_hotplug_irq.h"
52*f005ef32Sjsg #include "intel_load_detect.h"
531bb76ff1Sjsg #include "intel_pch_display.h"
541bb76ff1Sjsg #include "intel_pch_refclk.h"
55c349dbc7Sjsg 
56c349dbc7Sjsg /* Here's the desired hotplug mode */
57c349dbc7Sjsg #define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 |		\
58c349dbc7Sjsg 			   ADPA_CRT_HOTPLUG_WARMUP_10MS |		\
59c349dbc7Sjsg 			   ADPA_CRT_HOTPLUG_SAMPLE_4S |			\
60c349dbc7Sjsg 			   ADPA_CRT_HOTPLUG_VOLTAGE_50 |		\
61c349dbc7Sjsg 			   ADPA_CRT_HOTPLUG_VOLREF_325MV |		\
62c349dbc7Sjsg 			   ADPA_CRT_HOTPLUG_ENABLE)
63c349dbc7Sjsg 
64c349dbc7Sjsg struct intel_crt {
65c349dbc7Sjsg 	struct intel_encoder base;
66c349dbc7Sjsg 	/* DPMS state is stored in the connector, which we need in the
67c349dbc7Sjsg 	 * encoder's enable/disable callbacks */
68c349dbc7Sjsg 	struct intel_connector *connector;
69c349dbc7Sjsg 	bool force_hotplug_required;
70c349dbc7Sjsg 	i915_reg_t adpa_reg;
71c349dbc7Sjsg };
72c349dbc7Sjsg 
intel_encoder_to_crt(struct intel_encoder * encoder)73c349dbc7Sjsg static struct intel_crt *intel_encoder_to_crt(struct intel_encoder *encoder)
74c349dbc7Sjsg {
75c349dbc7Sjsg 	return container_of(encoder, struct intel_crt, base);
76c349dbc7Sjsg }
77c349dbc7Sjsg 
intel_attached_crt(struct intel_connector * connector)78c349dbc7Sjsg static struct intel_crt *intel_attached_crt(struct intel_connector *connector)
79c349dbc7Sjsg {
80c349dbc7Sjsg 	return intel_encoder_to_crt(intel_attached_encoder(connector));
81c349dbc7Sjsg }
82c349dbc7Sjsg 
intel_crt_port_enabled(struct drm_i915_private * dev_priv,i915_reg_t adpa_reg,enum pipe * pipe)83c349dbc7Sjsg bool intel_crt_port_enabled(struct drm_i915_private *dev_priv,
84c349dbc7Sjsg 			    i915_reg_t adpa_reg, enum pipe *pipe)
85c349dbc7Sjsg {
86c349dbc7Sjsg 	u32 val;
87c349dbc7Sjsg 
88c349dbc7Sjsg 	val = intel_de_read(dev_priv, adpa_reg);
89c349dbc7Sjsg 
90c349dbc7Sjsg 	/* asserts want to know the pipe even if the port is disabled */
91c349dbc7Sjsg 	if (HAS_PCH_CPT(dev_priv))
92c349dbc7Sjsg 		*pipe = (val & ADPA_PIPE_SEL_MASK_CPT) >> ADPA_PIPE_SEL_SHIFT_CPT;
93c349dbc7Sjsg 	else
94c349dbc7Sjsg 		*pipe = (val & ADPA_PIPE_SEL_MASK) >> ADPA_PIPE_SEL_SHIFT;
95c349dbc7Sjsg 
96c349dbc7Sjsg 	return val & ADPA_DAC_ENABLE;
97c349dbc7Sjsg }
98c349dbc7Sjsg 
intel_crt_get_hw_state(struct intel_encoder * encoder,enum pipe * pipe)99c349dbc7Sjsg static bool intel_crt_get_hw_state(struct intel_encoder *encoder,
100c349dbc7Sjsg 				   enum pipe *pipe)
101c349dbc7Sjsg {
102c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
103c349dbc7Sjsg 	struct intel_crt *crt = intel_encoder_to_crt(encoder);
104c349dbc7Sjsg 	intel_wakeref_t wakeref;
105c349dbc7Sjsg 	bool ret;
106c349dbc7Sjsg 
107c349dbc7Sjsg 	wakeref = intel_display_power_get_if_enabled(dev_priv,
108c349dbc7Sjsg 						     encoder->power_domain);
109c349dbc7Sjsg 	if (!wakeref)
110c349dbc7Sjsg 		return false;
111c349dbc7Sjsg 
112c349dbc7Sjsg 	ret = intel_crt_port_enabled(dev_priv, crt->adpa_reg, pipe);
113c349dbc7Sjsg 
114c349dbc7Sjsg 	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
115c349dbc7Sjsg 
116c349dbc7Sjsg 	return ret;
117c349dbc7Sjsg }
118c349dbc7Sjsg 
intel_crt_get_flags(struct intel_encoder * encoder)119c349dbc7Sjsg static unsigned int intel_crt_get_flags(struct intel_encoder *encoder)
120c349dbc7Sjsg {
121c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
122c349dbc7Sjsg 	struct intel_crt *crt = intel_encoder_to_crt(encoder);
123c349dbc7Sjsg 	u32 tmp, flags = 0;
124c349dbc7Sjsg 
125c349dbc7Sjsg 	tmp = intel_de_read(dev_priv, crt->adpa_reg);
126c349dbc7Sjsg 
127c349dbc7Sjsg 	if (tmp & ADPA_HSYNC_ACTIVE_HIGH)
128c349dbc7Sjsg 		flags |= DRM_MODE_FLAG_PHSYNC;
129c349dbc7Sjsg 	else
130c349dbc7Sjsg 		flags |= DRM_MODE_FLAG_NHSYNC;
131c349dbc7Sjsg 
132c349dbc7Sjsg 	if (tmp & ADPA_VSYNC_ACTIVE_HIGH)
133c349dbc7Sjsg 		flags |= DRM_MODE_FLAG_PVSYNC;
134c349dbc7Sjsg 	else
135c349dbc7Sjsg 		flags |= DRM_MODE_FLAG_NVSYNC;
136c349dbc7Sjsg 
137c349dbc7Sjsg 	return flags;
138c349dbc7Sjsg }
139c349dbc7Sjsg 
intel_crt_get_config(struct intel_encoder * encoder,struct intel_crtc_state * pipe_config)140c349dbc7Sjsg static void intel_crt_get_config(struct intel_encoder *encoder,
141c349dbc7Sjsg 				 struct intel_crtc_state *pipe_config)
142c349dbc7Sjsg {
143c349dbc7Sjsg 	pipe_config->output_types |= BIT(INTEL_OUTPUT_ANALOG);
144c349dbc7Sjsg 
145c349dbc7Sjsg 	pipe_config->hw.adjusted_mode.flags |= intel_crt_get_flags(encoder);
146c349dbc7Sjsg 
147c349dbc7Sjsg 	pipe_config->hw.adjusted_mode.crtc_clock = pipe_config->port_clock;
148c349dbc7Sjsg }
149c349dbc7Sjsg 
hsw_crt_get_config(struct intel_encoder * encoder,struct intel_crtc_state * pipe_config)150c349dbc7Sjsg static void hsw_crt_get_config(struct intel_encoder *encoder,
151c349dbc7Sjsg 			       struct intel_crtc_state *pipe_config)
152c349dbc7Sjsg {
1531bb76ff1Sjsg 	lpt_pch_get_config(pipe_config);
154c349dbc7Sjsg 
1555ca02815Sjsg 	hsw_ddi_get_config(encoder, pipe_config);
156c349dbc7Sjsg 
157c349dbc7Sjsg 	pipe_config->hw.adjusted_mode.flags &= ~(DRM_MODE_FLAG_PHSYNC |
158c349dbc7Sjsg 					      DRM_MODE_FLAG_NHSYNC |
159c349dbc7Sjsg 					      DRM_MODE_FLAG_PVSYNC |
160c349dbc7Sjsg 					      DRM_MODE_FLAG_NVSYNC);
161c349dbc7Sjsg 	pipe_config->hw.adjusted_mode.flags |= intel_crt_get_flags(encoder);
162c349dbc7Sjsg }
163c349dbc7Sjsg 
164c349dbc7Sjsg /* Note: The caller is required to filter out dpms modes not supported by the
165c349dbc7Sjsg  * platform. */
intel_crt_set_dpms(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,int mode)166c349dbc7Sjsg static void intel_crt_set_dpms(struct intel_encoder *encoder,
167c349dbc7Sjsg 			       const struct intel_crtc_state *crtc_state,
168c349dbc7Sjsg 			       int mode)
169c349dbc7Sjsg {
170c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
171c349dbc7Sjsg 	struct intel_crt *crt = intel_encoder_to_crt(encoder);
172c349dbc7Sjsg 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
173c349dbc7Sjsg 	const struct drm_display_mode *adjusted_mode = &crtc_state->hw.adjusted_mode;
174c349dbc7Sjsg 	u32 adpa;
175c349dbc7Sjsg 
1765ca02815Sjsg 	if (DISPLAY_VER(dev_priv) >= 5)
177c349dbc7Sjsg 		adpa = ADPA_HOTPLUG_BITS;
178c349dbc7Sjsg 	else
179c349dbc7Sjsg 		adpa = 0;
180c349dbc7Sjsg 
181c349dbc7Sjsg 	if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
182c349dbc7Sjsg 		adpa |= ADPA_HSYNC_ACTIVE_HIGH;
183c349dbc7Sjsg 	if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
184c349dbc7Sjsg 		adpa |= ADPA_VSYNC_ACTIVE_HIGH;
185c349dbc7Sjsg 
186c349dbc7Sjsg 	/* For CPT allow 3 pipe config, for others just use A or B */
187c349dbc7Sjsg 	if (HAS_PCH_LPT(dev_priv))
188c349dbc7Sjsg 		; /* Those bits don't exist here */
189c349dbc7Sjsg 	else if (HAS_PCH_CPT(dev_priv))
190c349dbc7Sjsg 		adpa |= ADPA_PIPE_SEL_CPT(crtc->pipe);
191c349dbc7Sjsg 	else
192c349dbc7Sjsg 		adpa |= ADPA_PIPE_SEL(crtc->pipe);
193c349dbc7Sjsg 
194c349dbc7Sjsg 	if (!HAS_PCH_SPLIT(dev_priv))
195c349dbc7Sjsg 		intel_de_write(dev_priv, BCLRPAT(crtc->pipe), 0);
196c349dbc7Sjsg 
197c349dbc7Sjsg 	switch (mode) {
198c349dbc7Sjsg 	case DRM_MODE_DPMS_ON:
199c349dbc7Sjsg 		adpa |= ADPA_DAC_ENABLE;
200c349dbc7Sjsg 		break;
201c349dbc7Sjsg 	case DRM_MODE_DPMS_STANDBY:
202c349dbc7Sjsg 		adpa |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
203c349dbc7Sjsg 		break;
204c349dbc7Sjsg 	case DRM_MODE_DPMS_SUSPEND:
205c349dbc7Sjsg 		adpa |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
206c349dbc7Sjsg 		break;
207c349dbc7Sjsg 	case DRM_MODE_DPMS_OFF:
208c349dbc7Sjsg 		adpa |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
209c349dbc7Sjsg 		break;
210c349dbc7Sjsg 	}
211c349dbc7Sjsg 
212c349dbc7Sjsg 	intel_de_write(dev_priv, crt->adpa_reg, adpa);
213c349dbc7Sjsg }
214c349dbc7Sjsg 
intel_disable_crt(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * old_crtc_state,const struct drm_connector_state * old_conn_state)215ad8b1aafSjsg static void intel_disable_crt(struct intel_atomic_state *state,
216ad8b1aafSjsg 			      struct intel_encoder *encoder,
217c349dbc7Sjsg 			      const struct intel_crtc_state *old_crtc_state,
218c349dbc7Sjsg 			      const struct drm_connector_state *old_conn_state)
219c349dbc7Sjsg {
220c349dbc7Sjsg 	intel_crt_set_dpms(encoder, old_crtc_state, DRM_MODE_DPMS_OFF);
221c349dbc7Sjsg }
222c349dbc7Sjsg 
pch_disable_crt(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * old_crtc_state,const struct drm_connector_state * old_conn_state)223ad8b1aafSjsg static void pch_disable_crt(struct intel_atomic_state *state,
224ad8b1aafSjsg 			    struct intel_encoder *encoder,
225c349dbc7Sjsg 			    const struct intel_crtc_state *old_crtc_state,
226c349dbc7Sjsg 			    const struct drm_connector_state *old_conn_state)
227c349dbc7Sjsg {
228c349dbc7Sjsg }
229c349dbc7Sjsg 
pch_post_disable_crt(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * old_crtc_state,const struct drm_connector_state * old_conn_state)230ad8b1aafSjsg static void pch_post_disable_crt(struct intel_atomic_state *state,
231ad8b1aafSjsg 				 struct intel_encoder *encoder,
232c349dbc7Sjsg 				 const struct intel_crtc_state *old_crtc_state,
233c349dbc7Sjsg 				 const struct drm_connector_state *old_conn_state)
234c349dbc7Sjsg {
235ad8b1aafSjsg 	intel_disable_crt(state, encoder, old_crtc_state, old_conn_state);
236c349dbc7Sjsg }
237c349dbc7Sjsg 
hsw_disable_crt(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * old_crtc_state,const struct drm_connector_state * old_conn_state)238ad8b1aafSjsg static void hsw_disable_crt(struct intel_atomic_state *state,
239ad8b1aafSjsg 			    struct intel_encoder *encoder,
240c349dbc7Sjsg 			    const struct intel_crtc_state *old_crtc_state,
241c349dbc7Sjsg 			    const struct drm_connector_state *old_conn_state)
242c349dbc7Sjsg {
243c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
244c349dbc7Sjsg 
245c349dbc7Sjsg 	drm_WARN_ON(&dev_priv->drm, !old_crtc_state->has_pch_encoder);
246c349dbc7Sjsg 
247c349dbc7Sjsg 	intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
248c349dbc7Sjsg }
249c349dbc7Sjsg 
hsw_post_disable_crt(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * old_crtc_state,const struct drm_connector_state * old_conn_state)250ad8b1aafSjsg static void hsw_post_disable_crt(struct intel_atomic_state *state,
251ad8b1aafSjsg 				 struct intel_encoder *encoder,
252c349dbc7Sjsg 				 const struct intel_crtc_state *old_crtc_state,
253c349dbc7Sjsg 				 const struct drm_connector_state *old_conn_state)
254c349dbc7Sjsg {
2551bb76ff1Sjsg 	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->uapi.crtc);
256c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
257c349dbc7Sjsg 
258c349dbc7Sjsg 	intel_crtc_vblank_off(old_crtc_state);
259c349dbc7Sjsg 
2601bb76ff1Sjsg 	intel_disable_transcoder(old_crtc_state);
261c349dbc7Sjsg 
262c349dbc7Sjsg 	intel_ddi_disable_transcoder_func(old_crtc_state);
263c349dbc7Sjsg 
264c349dbc7Sjsg 	ilk_pfit_disable(old_crtc_state);
265c349dbc7Sjsg 
266*f005ef32Sjsg 	intel_ddi_disable_transcoder_clock(old_crtc_state);
267c349dbc7Sjsg 
268ad8b1aafSjsg 	pch_post_disable_crt(state, encoder, old_crtc_state, old_conn_state);
269c349dbc7Sjsg 
2701bb76ff1Sjsg 	lpt_pch_disable(state, crtc);
271c349dbc7Sjsg 
2721bb76ff1Sjsg 	hsw_fdi_disable(encoder);
273c349dbc7Sjsg 
274c349dbc7Sjsg 	drm_WARN_ON(&dev_priv->drm, !old_crtc_state->has_pch_encoder);
275c349dbc7Sjsg 
276c349dbc7Sjsg 	intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
277c349dbc7Sjsg }
278c349dbc7Sjsg 
hsw_pre_pll_enable_crt(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)279ad8b1aafSjsg static void hsw_pre_pll_enable_crt(struct intel_atomic_state *state,
280ad8b1aafSjsg 				   struct intel_encoder *encoder,
281c349dbc7Sjsg 				   const struct intel_crtc_state *crtc_state,
282c349dbc7Sjsg 				   const struct drm_connector_state *conn_state)
283c349dbc7Sjsg {
284c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
285c349dbc7Sjsg 
286c349dbc7Sjsg 	drm_WARN_ON(&dev_priv->drm, !crtc_state->has_pch_encoder);
287c349dbc7Sjsg 
288c349dbc7Sjsg 	intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
289c349dbc7Sjsg }
290c349dbc7Sjsg 
hsw_pre_enable_crt(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)291ad8b1aafSjsg static void hsw_pre_enable_crt(struct intel_atomic_state *state,
292ad8b1aafSjsg 			       struct intel_encoder *encoder,
293c349dbc7Sjsg 			       const struct intel_crtc_state *crtc_state,
294c349dbc7Sjsg 			       const struct drm_connector_state *conn_state)
295c349dbc7Sjsg {
296c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
297c349dbc7Sjsg 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
298c349dbc7Sjsg 	enum pipe pipe = crtc->pipe;
299c349dbc7Sjsg 
300c349dbc7Sjsg 	drm_WARN_ON(&dev_priv->drm, !crtc_state->has_pch_encoder);
301c349dbc7Sjsg 
302c349dbc7Sjsg 	intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
303c349dbc7Sjsg 
304c349dbc7Sjsg 	hsw_fdi_link_train(encoder, crtc_state);
305c349dbc7Sjsg 
306*f005ef32Sjsg 	intel_ddi_enable_transcoder_clock(encoder, crtc_state);
307c349dbc7Sjsg }
308c349dbc7Sjsg 
hsw_enable_crt(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)309ad8b1aafSjsg static void hsw_enable_crt(struct intel_atomic_state *state,
310ad8b1aafSjsg 			   struct intel_encoder *encoder,
311c349dbc7Sjsg 			   const struct intel_crtc_state *crtc_state,
312c349dbc7Sjsg 			   const struct drm_connector_state *conn_state)
313c349dbc7Sjsg {
314c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
315c349dbc7Sjsg 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
316c349dbc7Sjsg 	enum pipe pipe = crtc->pipe;
317c349dbc7Sjsg 
318c349dbc7Sjsg 	drm_WARN_ON(&dev_priv->drm, !crtc_state->has_pch_encoder);
319c349dbc7Sjsg 
320ad8b1aafSjsg 	intel_ddi_enable_transcoder_func(encoder, crtc_state);
321ad8b1aafSjsg 
3221bb76ff1Sjsg 	intel_enable_transcoder(crtc_state);
323c349dbc7Sjsg 
3241bb76ff1Sjsg 	lpt_pch_enable(state, crtc);
325c349dbc7Sjsg 
326c349dbc7Sjsg 	intel_crtc_vblank_on(crtc_state);
327c349dbc7Sjsg 
328c349dbc7Sjsg 	intel_crt_set_dpms(encoder, crtc_state, DRM_MODE_DPMS_ON);
329c349dbc7Sjsg 
3301bb76ff1Sjsg 	intel_crtc_wait_for_next_vblank(crtc);
3311bb76ff1Sjsg 	intel_crtc_wait_for_next_vblank(crtc);
332c349dbc7Sjsg 	intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
333c349dbc7Sjsg 	intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
334c349dbc7Sjsg }
335c349dbc7Sjsg 
intel_enable_crt(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)336ad8b1aafSjsg static void intel_enable_crt(struct intel_atomic_state *state,
337ad8b1aafSjsg 			     struct intel_encoder *encoder,
338c349dbc7Sjsg 			     const struct intel_crtc_state *crtc_state,
339c349dbc7Sjsg 			     const struct drm_connector_state *conn_state)
340c349dbc7Sjsg {
341c349dbc7Sjsg 	intel_crt_set_dpms(encoder, crtc_state, DRM_MODE_DPMS_ON);
342c349dbc7Sjsg }
343c349dbc7Sjsg 
344c349dbc7Sjsg static enum drm_mode_status
intel_crt_mode_valid(struct drm_connector * connector,struct drm_display_mode * mode)345c349dbc7Sjsg intel_crt_mode_valid(struct drm_connector *connector,
346c349dbc7Sjsg 		     struct drm_display_mode *mode)
347c349dbc7Sjsg {
348c349dbc7Sjsg 	struct drm_device *dev = connector->dev;
349c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(dev);
350c349dbc7Sjsg 	int max_dotclk = dev_priv->max_dotclk_freq;
3512bd53da4Sjsg 	enum drm_mode_status status;
352c349dbc7Sjsg 	int max_clock;
353c349dbc7Sjsg 
3542bd53da4Sjsg 	status = intel_cpu_transcoder_mode_valid(dev_priv, mode);
3552bd53da4Sjsg 	if (status != MODE_OK)
3562bd53da4Sjsg 		return status;
3572bd53da4Sjsg 
358c349dbc7Sjsg 	if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
359c349dbc7Sjsg 		return MODE_NO_DBLESCAN;
360c349dbc7Sjsg 
361c349dbc7Sjsg 	if (mode->clock < 25000)
362c349dbc7Sjsg 		return MODE_CLOCK_LOW;
363c349dbc7Sjsg 
364c349dbc7Sjsg 	if (HAS_PCH_LPT(dev_priv))
365c349dbc7Sjsg 		max_clock = 180000;
366c349dbc7Sjsg 	else if (IS_VALLEYVIEW(dev_priv))
367c349dbc7Sjsg 		/*
368c349dbc7Sjsg 		 * 270 MHz due to current DPLL limits,
369c349dbc7Sjsg 		 * DAC limit supposedly 355 MHz.
370c349dbc7Sjsg 		 */
371c349dbc7Sjsg 		max_clock = 270000;
3725ca02815Sjsg 	else if (IS_DISPLAY_VER(dev_priv, 3, 4))
373c349dbc7Sjsg 		max_clock = 400000;
374c349dbc7Sjsg 	else
375c349dbc7Sjsg 		max_clock = 350000;
376c349dbc7Sjsg 	if (mode->clock > max_clock)
377c349dbc7Sjsg 		return MODE_CLOCK_HIGH;
378c349dbc7Sjsg 
379c349dbc7Sjsg 	if (mode->clock > max_dotclk)
380c349dbc7Sjsg 		return MODE_CLOCK_HIGH;
381c349dbc7Sjsg 
382c349dbc7Sjsg 	/* The FDI receiver on LPT only supports 8bpc and only has 2 lanes. */
383c349dbc7Sjsg 	if (HAS_PCH_LPT(dev_priv) &&
384c349dbc7Sjsg 	    ilk_get_lanes_required(mode->clock, 270000, 24) > 2)
385c349dbc7Sjsg 		return MODE_CLOCK_HIGH;
386c349dbc7Sjsg 
387c349dbc7Sjsg 	/* HSW/BDW FDI limited to 4k */
388c349dbc7Sjsg 	if (mode->hdisplay > 4096)
389c349dbc7Sjsg 		return MODE_H_ILLEGAL;
390c349dbc7Sjsg 
391c349dbc7Sjsg 	return MODE_OK;
392c349dbc7Sjsg }
393c349dbc7Sjsg 
intel_crt_compute_config(struct intel_encoder * encoder,struct intel_crtc_state * pipe_config,struct drm_connector_state * conn_state)394c349dbc7Sjsg static int intel_crt_compute_config(struct intel_encoder *encoder,
395c349dbc7Sjsg 				    struct intel_crtc_state *pipe_config,
396c349dbc7Sjsg 				    struct drm_connector_state *conn_state)
397c349dbc7Sjsg {
398c349dbc7Sjsg 	struct drm_display_mode *adjusted_mode =
399c349dbc7Sjsg 		&pipe_config->hw.adjusted_mode;
400c349dbc7Sjsg 
401c349dbc7Sjsg 	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)
402c349dbc7Sjsg 		return -EINVAL;
403c349dbc7Sjsg 
404*f005ef32Sjsg 	pipe_config->sink_format = INTEL_OUTPUT_FORMAT_RGB;
405c349dbc7Sjsg 	pipe_config->output_format = INTEL_OUTPUT_FORMAT_RGB;
406c349dbc7Sjsg 
407c349dbc7Sjsg 	return 0;
408c349dbc7Sjsg }
409c349dbc7Sjsg 
pch_crt_compute_config(struct intel_encoder * encoder,struct intel_crtc_state * pipe_config,struct drm_connector_state * conn_state)410c349dbc7Sjsg static int pch_crt_compute_config(struct intel_encoder *encoder,
411c349dbc7Sjsg 				  struct intel_crtc_state *pipe_config,
412c349dbc7Sjsg 				  struct drm_connector_state *conn_state)
413c349dbc7Sjsg {
414c349dbc7Sjsg 	struct drm_display_mode *adjusted_mode =
415c349dbc7Sjsg 		&pipe_config->hw.adjusted_mode;
416c349dbc7Sjsg 
417c349dbc7Sjsg 	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)
418c349dbc7Sjsg 		return -EINVAL;
419c349dbc7Sjsg 
420c349dbc7Sjsg 	pipe_config->has_pch_encoder = true;
421c349dbc7Sjsg 	pipe_config->output_format = INTEL_OUTPUT_FORMAT_RGB;
422c349dbc7Sjsg 
423c349dbc7Sjsg 	return 0;
424c349dbc7Sjsg }
425c349dbc7Sjsg 
hsw_crt_compute_config(struct intel_encoder * encoder,struct intel_crtc_state * pipe_config,struct drm_connector_state * conn_state)426c349dbc7Sjsg static int hsw_crt_compute_config(struct intel_encoder *encoder,
427c349dbc7Sjsg 				  struct intel_crtc_state *pipe_config,
428c349dbc7Sjsg 				  struct drm_connector_state *conn_state)
429c349dbc7Sjsg {
430c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
431c349dbc7Sjsg 	struct drm_display_mode *adjusted_mode =
432c349dbc7Sjsg 		&pipe_config->hw.adjusted_mode;
433c349dbc7Sjsg 
434c349dbc7Sjsg 	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)
435c349dbc7Sjsg 		return -EINVAL;
436c349dbc7Sjsg 
437c349dbc7Sjsg 	/* HSW/BDW FDI limited to 4k */
438c349dbc7Sjsg 	if (adjusted_mode->crtc_hdisplay > 4096 ||
439c349dbc7Sjsg 	    adjusted_mode->crtc_hblank_start > 4096)
440c349dbc7Sjsg 		return -EINVAL;
441c349dbc7Sjsg 
442c349dbc7Sjsg 	pipe_config->has_pch_encoder = true;
443c349dbc7Sjsg 	pipe_config->output_format = INTEL_OUTPUT_FORMAT_RGB;
444c349dbc7Sjsg 
445c349dbc7Sjsg 	/* LPT FDI RX only supports 8bpc. */
446c349dbc7Sjsg 	if (HAS_PCH_LPT(dev_priv)) {
447c349dbc7Sjsg 		if (pipe_config->bw_constrained && pipe_config->pipe_bpp < 24) {
448c349dbc7Sjsg 			drm_dbg_kms(&dev_priv->drm,
449c349dbc7Sjsg 				    "LPT only supports 24bpp\n");
450c349dbc7Sjsg 			return -EINVAL;
451c349dbc7Sjsg 		}
452c349dbc7Sjsg 
453c349dbc7Sjsg 		pipe_config->pipe_bpp = 24;
454c349dbc7Sjsg 	}
455c349dbc7Sjsg 
456c349dbc7Sjsg 	/* FDI must always be 2.7 GHz */
457c349dbc7Sjsg 	pipe_config->port_clock = 135000 * 2;
458c349dbc7Sjsg 
459*f005ef32Sjsg 	pipe_config->enhanced_framing = true;
460*f005ef32Sjsg 
4611bb76ff1Sjsg 	adjusted_mode->crtc_clock = lpt_iclkip(pipe_config);
4621bb76ff1Sjsg 
463c349dbc7Sjsg 	return 0;
464c349dbc7Sjsg }
465c349dbc7Sjsg 
ilk_crt_detect_hotplug(struct drm_connector * connector)466c349dbc7Sjsg static bool ilk_crt_detect_hotplug(struct drm_connector *connector)
467c349dbc7Sjsg {
468c349dbc7Sjsg 	struct drm_device *dev = connector->dev;
469c349dbc7Sjsg 	struct intel_crt *crt = intel_attached_crt(to_intel_connector(connector));
470c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(dev);
471c349dbc7Sjsg 	u32 adpa;
472c349dbc7Sjsg 	bool ret;
473c349dbc7Sjsg 
474c349dbc7Sjsg 	/* The first time through, trigger an explicit detection cycle */
475c349dbc7Sjsg 	if (crt->force_hotplug_required) {
476c349dbc7Sjsg 		bool turn_off_dac = HAS_PCH_SPLIT(dev_priv);
477c349dbc7Sjsg 		u32 save_adpa;
478c349dbc7Sjsg 
479c349dbc7Sjsg 		crt->force_hotplug_required = false;
480c349dbc7Sjsg 
481c349dbc7Sjsg 		save_adpa = adpa = intel_de_read(dev_priv, crt->adpa_reg);
482c349dbc7Sjsg 		drm_dbg_kms(&dev_priv->drm,
483c349dbc7Sjsg 			    "trigger hotplug detect cycle: adpa=0x%x\n", adpa);
484c349dbc7Sjsg 
485c349dbc7Sjsg 		adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
486c349dbc7Sjsg 		if (turn_off_dac)
487c349dbc7Sjsg 			adpa &= ~ADPA_DAC_ENABLE;
488c349dbc7Sjsg 
489c349dbc7Sjsg 		intel_de_write(dev_priv, crt->adpa_reg, adpa);
490c349dbc7Sjsg 
491c349dbc7Sjsg 		if (intel_de_wait_for_clear(dev_priv,
492c349dbc7Sjsg 					    crt->adpa_reg,
493c349dbc7Sjsg 					    ADPA_CRT_HOTPLUG_FORCE_TRIGGER,
494c349dbc7Sjsg 					    1000))
495c349dbc7Sjsg 			drm_dbg_kms(&dev_priv->drm,
496c349dbc7Sjsg 				    "timed out waiting for FORCE_TRIGGER");
497c349dbc7Sjsg 
498c349dbc7Sjsg 		if (turn_off_dac) {
499c349dbc7Sjsg 			intel_de_write(dev_priv, crt->adpa_reg, save_adpa);
500c349dbc7Sjsg 			intel_de_posting_read(dev_priv, crt->adpa_reg);
501c349dbc7Sjsg 		}
502c349dbc7Sjsg 	}
503c349dbc7Sjsg 
504c349dbc7Sjsg 	/* Check the status to see if both blue and green are on now */
505c349dbc7Sjsg 	adpa = intel_de_read(dev_priv, crt->adpa_reg);
506c349dbc7Sjsg 	if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
507c349dbc7Sjsg 		ret = true;
508c349dbc7Sjsg 	else
509c349dbc7Sjsg 		ret = false;
510c349dbc7Sjsg 	drm_dbg_kms(&dev_priv->drm, "ironlake hotplug adpa=0x%x, result %d\n",
511c349dbc7Sjsg 		    adpa, ret);
512c349dbc7Sjsg 
513c349dbc7Sjsg 	return ret;
514c349dbc7Sjsg }
515c349dbc7Sjsg 
valleyview_crt_detect_hotplug(struct drm_connector * connector)516c349dbc7Sjsg static bool valleyview_crt_detect_hotplug(struct drm_connector *connector)
517c349dbc7Sjsg {
518c349dbc7Sjsg 	struct drm_device *dev = connector->dev;
519c349dbc7Sjsg 	struct intel_crt *crt = intel_attached_crt(to_intel_connector(connector));
520c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(dev);
521c349dbc7Sjsg 	bool reenable_hpd;
522c349dbc7Sjsg 	u32 adpa;
523c349dbc7Sjsg 	bool ret;
524c349dbc7Sjsg 	u32 save_adpa;
525c349dbc7Sjsg 
526c349dbc7Sjsg 	/*
527c349dbc7Sjsg 	 * Doing a force trigger causes a hpd interrupt to get sent, which can
528c349dbc7Sjsg 	 * get us stuck in a loop if we're polling:
529c349dbc7Sjsg 	 *  - We enable power wells and reset the ADPA
530c349dbc7Sjsg 	 *  - output_poll_exec does force probe on VGA, triggering a hpd
531c349dbc7Sjsg 	 *  - HPD handler waits for poll to unlock dev->mode_config.mutex
532c349dbc7Sjsg 	 *  - output_poll_exec shuts off the ADPA, unlocks
533c349dbc7Sjsg 	 *    dev->mode_config.mutex
534c349dbc7Sjsg 	 *  - HPD handler runs, resets ADPA and brings us back to the start
535c349dbc7Sjsg 	 *
536c349dbc7Sjsg 	 * Just disable HPD interrupts here to prevent this
537c349dbc7Sjsg 	 */
538c349dbc7Sjsg 	reenable_hpd = intel_hpd_disable(dev_priv, crt->base.hpd_pin);
539c349dbc7Sjsg 
540c349dbc7Sjsg 	save_adpa = adpa = intel_de_read(dev_priv, crt->adpa_reg);
541c349dbc7Sjsg 	drm_dbg_kms(&dev_priv->drm,
542c349dbc7Sjsg 		    "trigger hotplug detect cycle: adpa=0x%x\n", adpa);
543c349dbc7Sjsg 
544c349dbc7Sjsg 	adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
545c349dbc7Sjsg 
546c349dbc7Sjsg 	intel_de_write(dev_priv, crt->adpa_reg, adpa);
547c349dbc7Sjsg 
548c349dbc7Sjsg 	if (intel_de_wait_for_clear(dev_priv, crt->adpa_reg,
549c349dbc7Sjsg 				    ADPA_CRT_HOTPLUG_FORCE_TRIGGER, 1000)) {
550c349dbc7Sjsg 		drm_dbg_kms(&dev_priv->drm,
551c349dbc7Sjsg 			    "timed out waiting for FORCE_TRIGGER");
552c349dbc7Sjsg 		intel_de_write(dev_priv, crt->adpa_reg, save_adpa);
553c349dbc7Sjsg 	}
554c349dbc7Sjsg 
555c349dbc7Sjsg 	/* Check the status to see if both blue and green are on now */
556c349dbc7Sjsg 	adpa = intel_de_read(dev_priv, crt->adpa_reg);
557c349dbc7Sjsg 	if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
558c349dbc7Sjsg 		ret = true;
559c349dbc7Sjsg 	else
560c349dbc7Sjsg 		ret = false;
561c349dbc7Sjsg 
562c349dbc7Sjsg 	drm_dbg_kms(&dev_priv->drm,
563c349dbc7Sjsg 		    "valleyview hotplug adpa=0x%x, result %d\n", adpa, ret);
564c349dbc7Sjsg 
565c349dbc7Sjsg 	if (reenable_hpd)
566c349dbc7Sjsg 		intel_hpd_enable(dev_priv, crt->base.hpd_pin);
567c349dbc7Sjsg 
568c349dbc7Sjsg 	return ret;
569c349dbc7Sjsg }
570c349dbc7Sjsg 
intel_crt_detect_hotplug(struct drm_connector * connector)571c349dbc7Sjsg static bool intel_crt_detect_hotplug(struct drm_connector *connector)
572c349dbc7Sjsg {
573c349dbc7Sjsg 	struct drm_device *dev = connector->dev;
574c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(dev);
575c349dbc7Sjsg 	u32 stat;
576c349dbc7Sjsg 	bool ret = false;
577c349dbc7Sjsg 	int i, tries = 0;
578c349dbc7Sjsg 
579c349dbc7Sjsg 	if (HAS_PCH_SPLIT(dev_priv))
580c349dbc7Sjsg 		return ilk_crt_detect_hotplug(connector);
581c349dbc7Sjsg 
582c349dbc7Sjsg 	if (IS_VALLEYVIEW(dev_priv))
583c349dbc7Sjsg 		return valleyview_crt_detect_hotplug(connector);
584c349dbc7Sjsg 
585c349dbc7Sjsg 	/*
586c349dbc7Sjsg 	 * On 4 series desktop, CRT detect sequence need to be done twice
587c349dbc7Sjsg 	 * to get a reliable result.
588c349dbc7Sjsg 	 */
589c349dbc7Sjsg 
590c349dbc7Sjsg 	if (IS_G45(dev_priv))
591c349dbc7Sjsg 		tries = 2;
592c349dbc7Sjsg 	else
593c349dbc7Sjsg 		tries = 1;
594c349dbc7Sjsg 
595c349dbc7Sjsg 	for (i = 0; i < tries ; i++) {
596c349dbc7Sjsg 		/* turn on the FORCE_DETECT */
597c349dbc7Sjsg 		i915_hotplug_interrupt_update(dev_priv,
598c349dbc7Sjsg 					      CRT_HOTPLUG_FORCE_DETECT,
599c349dbc7Sjsg 					      CRT_HOTPLUG_FORCE_DETECT);
600c349dbc7Sjsg 		/* wait for FORCE_DETECT to go off */
601c349dbc7Sjsg 		if (intel_de_wait_for_clear(dev_priv, PORT_HOTPLUG_EN,
602c349dbc7Sjsg 					    CRT_HOTPLUG_FORCE_DETECT, 1000))
603c349dbc7Sjsg 			drm_dbg_kms(&dev_priv->drm,
604c349dbc7Sjsg 				    "timed out waiting for FORCE_DETECT to go off");
605c349dbc7Sjsg 	}
606c349dbc7Sjsg 
607c349dbc7Sjsg 	stat = intel_de_read(dev_priv, PORT_HOTPLUG_STAT);
608c349dbc7Sjsg 	if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
609c349dbc7Sjsg 		ret = true;
610c349dbc7Sjsg 
611c349dbc7Sjsg 	/* clear the interrupt we just generated, if any */
612c349dbc7Sjsg 	intel_de_write(dev_priv, PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
613c349dbc7Sjsg 
614c349dbc7Sjsg 	i915_hotplug_interrupt_update(dev_priv, CRT_HOTPLUG_FORCE_DETECT, 0);
615c349dbc7Sjsg 
616c349dbc7Sjsg 	return ret;
617c349dbc7Sjsg }
618c349dbc7Sjsg 
intel_crt_get_edid(struct drm_connector * connector,struct i2c_adapter * i2c)619*f005ef32Sjsg static const struct drm_edid *intel_crt_get_edid(struct drm_connector *connector,
620c349dbc7Sjsg 						 struct i2c_adapter *i2c)
621c349dbc7Sjsg {
622*f005ef32Sjsg 	const struct drm_edid *drm_edid;
623c349dbc7Sjsg 
624*f005ef32Sjsg 	drm_edid = drm_edid_read_ddc(connector, i2c);
625c349dbc7Sjsg 
626*f005ef32Sjsg 	if (!drm_edid && !intel_gmbus_is_forced_bit(i2c)) {
627ad8b1aafSjsg 		drm_dbg_kms(connector->dev,
628ad8b1aafSjsg 			    "CRT GMBUS EDID read failed, retry using GPIO bit-banging\n");
629c349dbc7Sjsg 		intel_gmbus_force_bit(i2c, true);
630*f005ef32Sjsg 		drm_edid = drm_edid_read_ddc(connector, i2c);
631c349dbc7Sjsg 		intel_gmbus_force_bit(i2c, false);
632c349dbc7Sjsg 	}
633c349dbc7Sjsg 
634*f005ef32Sjsg 	return drm_edid;
635c349dbc7Sjsg }
636c349dbc7Sjsg 
637c349dbc7Sjsg /* local version of intel_ddc_get_modes() to use intel_crt_get_edid() */
intel_crt_ddc_get_modes(struct drm_connector * connector,struct i2c_adapter * adapter)638c349dbc7Sjsg static int intel_crt_ddc_get_modes(struct drm_connector *connector,
639c349dbc7Sjsg 				struct i2c_adapter *adapter)
640c349dbc7Sjsg {
641*f005ef32Sjsg 	const struct drm_edid *drm_edid;
642c349dbc7Sjsg 	int ret;
643c349dbc7Sjsg 
644*f005ef32Sjsg 	drm_edid = intel_crt_get_edid(connector, adapter);
645*f005ef32Sjsg 	if (!drm_edid)
646c349dbc7Sjsg 		return 0;
647c349dbc7Sjsg 
648*f005ef32Sjsg 	ret = intel_connector_update_modes(connector, drm_edid);
649*f005ef32Sjsg 
650*f005ef32Sjsg 	drm_edid_free(drm_edid);
651c349dbc7Sjsg 
652c349dbc7Sjsg 	return ret;
653c349dbc7Sjsg }
654c349dbc7Sjsg 
intel_crt_detect_ddc(struct drm_connector * connector)655c349dbc7Sjsg static bool intel_crt_detect_ddc(struct drm_connector *connector)
656c349dbc7Sjsg {
657c349dbc7Sjsg 	struct intel_crt *crt = intel_attached_crt(to_intel_connector(connector));
658c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(crt->base.base.dev);
659*f005ef32Sjsg 	const struct drm_edid *drm_edid;
660c349dbc7Sjsg 	struct i2c_adapter *i2c;
661c349dbc7Sjsg 	bool ret = false;
662c349dbc7Sjsg 
6631bb76ff1Sjsg 	i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->display.vbt.crt_ddc_pin);
664*f005ef32Sjsg 	drm_edid = intel_crt_get_edid(connector, i2c);
665c349dbc7Sjsg 
666*f005ef32Sjsg 	if (drm_edid) {
667*f005ef32Sjsg 		const struct edid *edid = drm_edid_raw(drm_edid);
668c349dbc7Sjsg 		bool is_digital = edid->input & DRM_EDID_INPUT_DIGITAL;
669c349dbc7Sjsg 
670c349dbc7Sjsg 		/*
671c349dbc7Sjsg 		 * This may be a DVI-I connector with a shared DDC
672c349dbc7Sjsg 		 * link between analog and digital outputs, so we
673c349dbc7Sjsg 		 * have to check the EDID input spec of the attached device.
674c349dbc7Sjsg 		 */
675c349dbc7Sjsg 		if (!is_digital) {
676c349dbc7Sjsg 			drm_dbg_kms(&dev_priv->drm,
677c349dbc7Sjsg 				    "CRT detected via DDC:0x50 [EDID]\n");
678c349dbc7Sjsg 			ret = true;
679c349dbc7Sjsg 		} else {
680c349dbc7Sjsg 			drm_dbg_kms(&dev_priv->drm,
681c349dbc7Sjsg 				    "CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
682c349dbc7Sjsg 		}
683c349dbc7Sjsg 	} else {
684c349dbc7Sjsg 		drm_dbg_kms(&dev_priv->drm,
685c349dbc7Sjsg 			    "CRT not detected via DDC:0x50 [no valid EDID found]\n");
686c349dbc7Sjsg 	}
687c349dbc7Sjsg 
688*f005ef32Sjsg 	drm_edid_free(drm_edid);
689c349dbc7Sjsg 
690c349dbc7Sjsg 	return ret;
691c349dbc7Sjsg }
692c349dbc7Sjsg 
693c349dbc7Sjsg static enum drm_connector_status
intel_crt_load_detect(struct intel_crt * crt,enum pipe pipe)694*f005ef32Sjsg intel_crt_load_detect(struct intel_crt *crt, enum pipe pipe)
695c349dbc7Sjsg {
696c349dbc7Sjsg 	struct drm_device *dev = crt->base.base.dev;
697c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(dev);
698*f005ef32Sjsg 	enum transcoder cpu_transcoder = (enum transcoder)pipe;
699c349dbc7Sjsg 	u32 save_bclrpat;
700c349dbc7Sjsg 	u32 save_vtotal;
701c349dbc7Sjsg 	u32 vtotal, vactive;
702c349dbc7Sjsg 	u32 vsample;
703c349dbc7Sjsg 	u32 vblank, vblank_start, vblank_end;
704c349dbc7Sjsg 	u32 dsl;
705c349dbc7Sjsg 	u8 st00;
706c349dbc7Sjsg 	enum drm_connector_status status;
707c349dbc7Sjsg 
708c349dbc7Sjsg 	drm_dbg_kms(&dev_priv->drm, "starting load-detect on CRT\n");
709c349dbc7Sjsg 
710*f005ef32Sjsg 	save_bclrpat = intel_de_read(dev_priv, BCLRPAT(cpu_transcoder));
711*f005ef32Sjsg 	save_vtotal = intel_de_read(dev_priv, TRANS_VTOTAL(cpu_transcoder));
712*f005ef32Sjsg 	vblank = intel_de_read(dev_priv, TRANS_VBLANK(cpu_transcoder));
713c349dbc7Sjsg 
714*f005ef32Sjsg 	vtotal = REG_FIELD_GET(VTOTAL_MASK, save_vtotal) + 1;
715*f005ef32Sjsg 	vactive = REG_FIELD_GET(VACTIVE_MASK, save_vtotal) + 1;
716c349dbc7Sjsg 
717*f005ef32Sjsg 	vblank_start = REG_FIELD_GET(VBLANK_START_MASK, vblank) + 1;
718*f005ef32Sjsg 	vblank_end = REG_FIELD_GET(VBLANK_END_MASK, vblank) + 1;
719c349dbc7Sjsg 
720c349dbc7Sjsg 	/* Set the border color to purple. */
721*f005ef32Sjsg 	intel_de_write(dev_priv, BCLRPAT(cpu_transcoder), 0x500050);
722c349dbc7Sjsg 
7235ca02815Sjsg 	if (DISPLAY_VER(dev_priv) != 2) {
724*f005ef32Sjsg 		u32 transconf = intel_de_read(dev_priv, TRANSCONF(cpu_transcoder));
725*f005ef32Sjsg 
726*f005ef32Sjsg 		intel_de_write(dev_priv, TRANSCONF(cpu_transcoder),
727*f005ef32Sjsg 			       transconf | TRANSCONF_FORCE_BORDER);
728*f005ef32Sjsg 		intel_de_posting_read(dev_priv, TRANSCONF(cpu_transcoder));
729c349dbc7Sjsg 		/* Wait for next Vblank to substitue
730c349dbc7Sjsg 		 * border color for Color info */
7311bb76ff1Sjsg 		intel_crtc_wait_for_next_vblank(intel_crtc_for_pipe(dev_priv, pipe));
732*f005ef32Sjsg 		st00 = intel_de_read8(dev_priv, _VGA_MSR_WRITE);
733c349dbc7Sjsg 		status = ((st00 & (1 << 4)) != 0) ?
734c349dbc7Sjsg 			connector_status_connected :
735c349dbc7Sjsg 			connector_status_disconnected;
736c349dbc7Sjsg 
737*f005ef32Sjsg 		intel_de_write(dev_priv, TRANSCONF(cpu_transcoder), transconf);
738c349dbc7Sjsg 	} else {
739c349dbc7Sjsg 		bool restore_vblank = false;
740c349dbc7Sjsg 		int count, detect;
741c349dbc7Sjsg 
742c349dbc7Sjsg 		/*
743c349dbc7Sjsg 		* If there isn't any border, add some.
744c349dbc7Sjsg 		* Yes, this will flicker
745c349dbc7Sjsg 		*/
746c349dbc7Sjsg 		if (vblank_start <= vactive && vblank_end >= vtotal) {
747*f005ef32Sjsg 			u32 vsync = intel_de_read(dev_priv, TRANS_VSYNC(cpu_transcoder));
748*f005ef32Sjsg 			u32 vsync_start = REG_FIELD_GET(VSYNC_START_MASK, vsync) + 1;
749c349dbc7Sjsg 
750c349dbc7Sjsg 			vblank_start = vsync_start;
751*f005ef32Sjsg 			intel_de_write(dev_priv, TRANS_VBLANK(cpu_transcoder),
752*f005ef32Sjsg 				       VBLANK_START(vblank_start - 1) |
753*f005ef32Sjsg 				       VBLANK_END(vblank_end - 1));
754c349dbc7Sjsg 			restore_vblank = true;
755c349dbc7Sjsg 		}
756c349dbc7Sjsg 		/* sample in the vertical border, selecting the larger one */
757c349dbc7Sjsg 		if (vblank_start - vactive >= vtotal - vblank_end)
758c349dbc7Sjsg 			vsample = (vblank_start + vactive) >> 1;
759c349dbc7Sjsg 		else
760c349dbc7Sjsg 			vsample = (vtotal + vblank_end) >> 1;
761c349dbc7Sjsg 
762c349dbc7Sjsg 		/*
763c349dbc7Sjsg 		 * Wait for the border to be displayed
764c349dbc7Sjsg 		 */
765*f005ef32Sjsg 		while (intel_de_read(dev_priv, PIPEDSL(pipe)) >= vactive)
766c349dbc7Sjsg 			;
767*f005ef32Sjsg 		while ((dsl = intel_de_read(dev_priv, PIPEDSL(pipe))) <= vsample)
768c349dbc7Sjsg 			;
769c349dbc7Sjsg 		/*
770c349dbc7Sjsg 		 * Watch ST00 for an entire scanline
771c349dbc7Sjsg 		 */
772c349dbc7Sjsg 		detect = 0;
773c349dbc7Sjsg 		count = 0;
774c349dbc7Sjsg 		do {
775c349dbc7Sjsg 			count++;
776c349dbc7Sjsg 			/* Read the ST00 VGA status register */
777*f005ef32Sjsg 			st00 = intel_de_read8(dev_priv, _VGA_MSR_WRITE);
778c349dbc7Sjsg 			if (st00 & (1 << 4))
779c349dbc7Sjsg 				detect++;
780*f005ef32Sjsg 		} while ((intel_de_read(dev_priv, PIPEDSL(pipe)) == dsl));
781c349dbc7Sjsg 
782c349dbc7Sjsg 		/* restore vblank if necessary */
783c349dbc7Sjsg 		if (restore_vblank)
784*f005ef32Sjsg 			intel_de_write(dev_priv, TRANS_VBLANK(cpu_transcoder), vblank);
785c349dbc7Sjsg 		/*
786c349dbc7Sjsg 		 * If more than 3/4 of the scanline detected a monitor,
787c349dbc7Sjsg 		 * then it is assumed to be present. This works even on i830,
788c349dbc7Sjsg 		 * where there isn't any way to force the border color across
789c349dbc7Sjsg 		 * the screen
790c349dbc7Sjsg 		 */
791c349dbc7Sjsg 		status = detect * 4 > count * 3 ?
792c349dbc7Sjsg 			 connector_status_connected :
793c349dbc7Sjsg 			 connector_status_disconnected;
794c349dbc7Sjsg 	}
795c349dbc7Sjsg 
796c349dbc7Sjsg 	/* Restore previous settings */
797*f005ef32Sjsg 	intel_de_write(dev_priv, BCLRPAT(cpu_transcoder), save_bclrpat);
798c349dbc7Sjsg 
799c349dbc7Sjsg 	return status;
800c349dbc7Sjsg }
801c349dbc7Sjsg 
intel_spurious_crt_detect_dmi_callback(const struct dmi_system_id * id)802c349dbc7Sjsg static int intel_spurious_crt_detect_dmi_callback(const struct dmi_system_id *id)
803c349dbc7Sjsg {
804c349dbc7Sjsg 	DRM_DEBUG_DRIVER("Skipping CRT detection for %s\n", id->ident);
805c349dbc7Sjsg 	return 1;
806c349dbc7Sjsg }
807c349dbc7Sjsg 
808c349dbc7Sjsg static const struct dmi_system_id intel_spurious_crt_detect[] = {
809c349dbc7Sjsg 	{
810c349dbc7Sjsg 		.callback = intel_spurious_crt_detect_dmi_callback,
811c349dbc7Sjsg 		.ident = "ACER ZGB",
812c349dbc7Sjsg 		.matches = {
813c349dbc7Sjsg 			DMI_MATCH(DMI_SYS_VENDOR, "ACER"),
814c349dbc7Sjsg 			DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"),
815c349dbc7Sjsg 		},
816c349dbc7Sjsg 	},
817c349dbc7Sjsg 	{
818c349dbc7Sjsg 		.callback = intel_spurious_crt_detect_dmi_callback,
819c349dbc7Sjsg 		.ident = "Intel DZ77BH-55K",
820c349dbc7Sjsg 		.matches = {
821c349dbc7Sjsg 			DMI_MATCH(DMI_BOARD_VENDOR, "Intel Corporation"),
822c349dbc7Sjsg 			DMI_MATCH(DMI_BOARD_NAME, "DZ77BH-55K"),
823c349dbc7Sjsg 		},
824c349dbc7Sjsg 	},
825c349dbc7Sjsg 	{ }
826c349dbc7Sjsg };
827c349dbc7Sjsg 
828c349dbc7Sjsg static int
intel_crt_detect(struct drm_connector * connector,struct drm_modeset_acquire_ctx * ctx,bool force)829c349dbc7Sjsg intel_crt_detect(struct drm_connector *connector,
830c349dbc7Sjsg 		 struct drm_modeset_acquire_ctx *ctx,
831c349dbc7Sjsg 		 bool force)
832c349dbc7Sjsg {
833c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(connector->dev);
834c349dbc7Sjsg 	struct intel_crt *crt = intel_attached_crt(to_intel_connector(connector));
835c349dbc7Sjsg 	struct intel_encoder *intel_encoder = &crt->base;
836*f005ef32Sjsg 	struct drm_atomic_state *state;
837c349dbc7Sjsg 	intel_wakeref_t wakeref;
838*f005ef32Sjsg 	int status;
839c349dbc7Sjsg 
840c349dbc7Sjsg 	drm_dbg_kms(&dev_priv->drm, "[CONNECTOR:%d:%s] force=%d\n",
841c349dbc7Sjsg 		    connector->base.id, connector->name,
842c349dbc7Sjsg 		    force);
843c349dbc7Sjsg 
844ad8b1aafSjsg 	if (!INTEL_DISPLAY_ENABLED(dev_priv))
845ad8b1aafSjsg 		return connector_status_disconnected;
846ad8b1aafSjsg 
847ad8b1aafSjsg 	if (dev_priv->params.load_detect_test) {
848c349dbc7Sjsg 		wakeref = intel_display_power_get(dev_priv,
849c349dbc7Sjsg 						  intel_encoder->power_domain);
850c349dbc7Sjsg 		goto load_detect;
851c349dbc7Sjsg 	}
852c349dbc7Sjsg 
853c349dbc7Sjsg 	/* Skip machines without VGA that falsely report hotplug events */
854c349dbc7Sjsg 	if (dmi_check_system(intel_spurious_crt_detect))
855c349dbc7Sjsg 		return connector_status_disconnected;
856c349dbc7Sjsg 
857c349dbc7Sjsg 	wakeref = intel_display_power_get(dev_priv,
858c349dbc7Sjsg 					  intel_encoder->power_domain);
859c349dbc7Sjsg 
860c349dbc7Sjsg 	if (I915_HAS_HOTPLUG(dev_priv)) {
861c349dbc7Sjsg 		/* We can not rely on the HPD pin always being correctly wired
862c349dbc7Sjsg 		 * up, for example many KVM do not pass it through, and so
863c349dbc7Sjsg 		 * only trust an assertion that the monitor is connected.
864c349dbc7Sjsg 		 */
865c349dbc7Sjsg 		if (intel_crt_detect_hotplug(connector)) {
866c349dbc7Sjsg 			drm_dbg_kms(&dev_priv->drm,
867c349dbc7Sjsg 				    "CRT detected via hotplug\n");
868c349dbc7Sjsg 			status = connector_status_connected;
869c349dbc7Sjsg 			goto out;
870c349dbc7Sjsg 		} else
871c349dbc7Sjsg 			drm_dbg_kms(&dev_priv->drm,
872c349dbc7Sjsg 				    "CRT not detected via hotplug\n");
873c349dbc7Sjsg 	}
874c349dbc7Sjsg 
875c349dbc7Sjsg 	if (intel_crt_detect_ddc(connector)) {
876c349dbc7Sjsg 		status = connector_status_connected;
877c349dbc7Sjsg 		goto out;
878c349dbc7Sjsg 	}
879c349dbc7Sjsg 
880c349dbc7Sjsg 	/* Load detection is broken on HPD capable machines. Whoever wants a
881c349dbc7Sjsg 	 * broken monitor (without edid) to work behind a broken kvm (that fails
882c349dbc7Sjsg 	 * to have the right resistors for HP detection) needs to fix this up.
883c349dbc7Sjsg 	 * For now just bail out. */
884c349dbc7Sjsg 	if (I915_HAS_HOTPLUG(dev_priv)) {
885c349dbc7Sjsg 		status = connector_status_disconnected;
886c349dbc7Sjsg 		goto out;
887c349dbc7Sjsg 	}
888c349dbc7Sjsg 
889c349dbc7Sjsg load_detect:
890c349dbc7Sjsg 	if (!force) {
891c349dbc7Sjsg 		status = connector->status;
892c349dbc7Sjsg 		goto out;
893c349dbc7Sjsg 	}
894c349dbc7Sjsg 
895c349dbc7Sjsg 	/* for pre-945g platforms use load detect */
896*f005ef32Sjsg 	state = intel_load_detect_get_pipe(connector, ctx);
897*f005ef32Sjsg 	if (IS_ERR(state)) {
898*f005ef32Sjsg 		status = PTR_ERR(state);
899*f005ef32Sjsg 	} else if (!state) {
900*f005ef32Sjsg 		status = connector_status_unknown;
901*f005ef32Sjsg 	} else {
902c349dbc7Sjsg 		if (intel_crt_detect_ddc(connector))
903c349dbc7Sjsg 			status = connector_status_connected;
9045ca02815Sjsg 		else if (DISPLAY_VER(dev_priv) < 4)
905c349dbc7Sjsg 			status = intel_crt_load_detect(crt,
906c349dbc7Sjsg 				to_intel_crtc(connector->state->crtc)->pipe);
907ad8b1aafSjsg 		else if (dev_priv->params.load_detect_test)
908c349dbc7Sjsg 			status = connector_status_disconnected;
909c349dbc7Sjsg 		else
910c349dbc7Sjsg 			status = connector_status_unknown;
911*f005ef32Sjsg 		intel_load_detect_release_pipe(connector, state, ctx);
912c349dbc7Sjsg 	}
913c349dbc7Sjsg 
914c349dbc7Sjsg out:
915c349dbc7Sjsg 	intel_display_power_put(dev_priv, intel_encoder->power_domain, wakeref);
916c349dbc7Sjsg 
917c349dbc7Sjsg 	/*
918c349dbc7Sjsg 	 * Make sure the refs for power wells enabled during detect are
919c349dbc7Sjsg 	 * dropped to avoid a new detect cycle triggered by HPD polling.
920c349dbc7Sjsg 	 */
921c349dbc7Sjsg 	intel_display_power_flush_work(dev_priv);
922c349dbc7Sjsg 
923c349dbc7Sjsg 	return status;
924c349dbc7Sjsg }
925c349dbc7Sjsg 
intel_crt_get_modes(struct drm_connector * connector)926c349dbc7Sjsg static int intel_crt_get_modes(struct drm_connector *connector)
927c349dbc7Sjsg {
928c349dbc7Sjsg 	struct drm_device *dev = connector->dev;
929c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(dev);
930c349dbc7Sjsg 	struct intel_crt *crt = intel_attached_crt(to_intel_connector(connector));
931c349dbc7Sjsg 	struct intel_encoder *intel_encoder = &crt->base;
932c349dbc7Sjsg 	intel_wakeref_t wakeref;
933c349dbc7Sjsg 	struct i2c_adapter *i2c;
934c349dbc7Sjsg 	int ret;
935c349dbc7Sjsg 
936c349dbc7Sjsg 	wakeref = intel_display_power_get(dev_priv,
937c349dbc7Sjsg 					  intel_encoder->power_domain);
938c349dbc7Sjsg 
9391bb76ff1Sjsg 	i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->display.vbt.crt_ddc_pin);
940c349dbc7Sjsg 	ret = intel_crt_ddc_get_modes(connector, i2c);
941c349dbc7Sjsg 	if (ret || !IS_G4X(dev_priv))
942c349dbc7Sjsg 		goto out;
943c349dbc7Sjsg 
944c349dbc7Sjsg 	/* Try to probe digital port for output in DVI-I -> VGA mode. */
945c349dbc7Sjsg 	i2c = intel_gmbus_get_adapter(dev_priv, GMBUS_PIN_DPB);
946c349dbc7Sjsg 	ret = intel_crt_ddc_get_modes(connector, i2c);
947c349dbc7Sjsg 
948c349dbc7Sjsg out:
949c349dbc7Sjsg 	intel_display_power_put(dev_priv, intel_encoder->power_domain, wakeref);
950c349dbc7Sjsg 
951c349dbc7Sjsg 	return ret;
952c349dbc7Sjsg }
953c349dbc7Sjsg 
intel_crt_reset(struct drm_encoder * encoder)954c349dbc7Sjsg void intel_crt_reset(struct drm_encoder *encoder)
955c349dbc7Sjsg {
956c349dbc7Sjsg 	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
957c349dbc7Sjsg 	struct intel_crt *crt = intel_encoder_to_crt(to_intel_encoder(encoder));
958c349dbc7Sjsg 
9595ca02815Sjsg 	if (DISPLAY_VER(dev_priv) >= 5) {
960c349dbc7Sjsg 		u32 adpa;
961c349dbc7Sjsg 
962c349dbc7Sjsg 		adpa = intel_de_read(dev_priv, crt->adpa_reg);
963c349dbc7Sjsg 		adpa &= ~ADPA_CRT_HOTPLUG_MASK;
964c349dbc7Sjsg 		adpa |= ADPA_HOTPLUG_BITS;
965c349dbc7Sjsg 		intel_de_write(dev_priv, crt->adpa_reg, adpa);
966c349dbc7Sjsg 		intel_de_posting_read(dev_priv, crt->adpa_reg);
967c349dbc7Sjsg 
968c349dbc7Sjsg 		drm_dbg_kms(&dev_priv->drm, "crt adpa set to 0x%x\n", adpa);
969c349dbc7Sjsg 		crt->force_hotplug_required = true;
970c349dbc7Sjsg 	}
971c349dbc7Sjsg 
972c349dbc7Sjsg }
973c349dbc7Sjsg 
974c349dbc7Sjsg /*
975c349dbc7Sjsg  * Routines for controlling stuff on the analog port
976c349dbc7Sjsg  */
977c349dbc7Sjsg 
978c349dbc7Sjsg static const struct drm_connector_funcs intel_crt_connector_funcs = {
979c349dbc7Sjsg 	.fill_modes = drm_helper_probe_single_connector_modes,
980c349dbc7Sjsg 	.late_register = intel_connector_register,
981c349dbc7Sjsg 	.early_unregister = intel_connector_unregister,
982c349dbc7Sjsg 	.destroy = intel_connector_destroy,
983c349dbc7Sjsg 	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
984c349dbc7Sjsg 	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
985c349dbc7Sjsg };
986c349dbc7Sjsg 
987c349dbc7Sjsg static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
988c349dbc7Sjsg 	.detect_ctx = intel_crt_detect,
989c349dbc7Sjsg 	.mode_valid = intel_crt_mode_valid,
990c349dbc7Sjsg 	.get_modes = intel_crt_get_modes,
991c349dbc7Sjsg };
992c349dbc7Sjsg 
993c349dbc7Sjsg static const struct drm_encoder_funcs intel_crt_enc_funcs = {
994c349dbc7Sjsg 	.reset = intel_crt_reset,
995c349dbc7Sjsg 	.destroy = intel_encoder_destroy,
996c349dbc7Sjsg };
997c349dbc7Sjsg 
intel_crt_init(struct drm_i915_private * dev_priv)998c349dbc7Sjsg void intel_crt_init(struct drm_i915_private *dev_priv)
999c349dbc7Sjsg {
1000c349dbc7Sjsg 	struct drm_connector *connector;
1001c349dbc7Sjsg 	struct intel_crt *crt;
1002c349dbc7Sjsg 	struct intel_connector *intel_connector;
1003c349dbc7Sjsg 	i915_reg_t adpa_reg;
1004c349dbc7Sjsg 	u32 adpa;
1005c349dbc7Sjsg 
1006c349dbc7Sjsg 	if (HAS_PCH_SPLIT(dev_priv))
1007c349dbc7Sjsg 		adpa_reg = PCH_ADPA;
1008c349dbc7Sjsg 	else if (IS_VALLEYVIEW(dev_priv))
1009c349dbc7Sjsg 		adpa_reg = VLV_ADPA;
1010c349dbc7Sjsg 	else
1011c349dbc7Sjsg 		adpa_reg = ADPA;
1012c349dbc7Sjsg 
1013c349dbc7Sjsg 	adpa = intel_de_read(dev_priv, adpa_reg);
1014c349dbc7Sjsg 	if ((adpa & ADPA_DAC_ENABLE) == 0) {
1015c349dbc7Sjsg 		/*
1016c349dbc7Sjsg 		 * On some machines (some IVB at least) CRT can be
1017c349dbc7Sjsg 		 * fused off, but there's no known fuse bit to
1018c349dbc7Sjsg 		 * indicate that. On these machine the ADPA register
1019c349dbc7Sjsg 		 * works normally, except the DAC enable bit won't
1020c349dbc7Sjsg 		 * take. So the only way to tell is attempt to enable
1021c349dbc7Sjsg 		 * it and see what happens.
1022c349dbc7Sjsg 		 */
1023c349dbc7Sjsg 		intel_de_write(dev_priv, adpa_reg,
1024c349dbc7Sjsg 			       adpa | ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE);
1025c349dbc7Sjsg 		if ((intel_de_read(dev_priv, adpa_reg) & ADPA_DAC_ENABLE) == 0)
1026c349dbc7Sjsg 			return;
1027c349dbc7Sjsg 		intel_de_write(dev_priv, adpa_reg, adpa);
1028c349dbc7Sjsg 	}
1029c349dbc7Sjsg 
1030c349dbc7Sjsg 	crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
1031c349dbc7Sjsg 	if (!crt)
1032c349dbc7Sjsg 		return;
1033c349dbc7Sjsg 
1034c349dbc7Sjsg 	intel_connector = intel_connector_alloc();
1035c349dbc7Sjsg 	if (!intel_connector) {
1036c349dbc7Sjsg 		kfree(crt);
1037c349dbc7Sjsg 		return;
1038c349dbc7Sjsg 	}
1039c349dbc7Sjsg 
1040c349dbc7Sjsg 	connector = &intel_connector->base;
1041c349dbc7Sjsg 	crt->connector = intel_connector;
1042c349dbc7Sjsg 	drm_connector_init(&dev_priv->drm, &intel_connector->base,
1043c349dbc7Sjsg 			   &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA);
1044c349dbc7Sjsg 
1045c349dbc7Sjsg 	drm_encoder_init(&dev_priv->drm, &crt->base.base, &intel_crt_enc_funcs,
1046c349dbc7Sjsg 			 DRM_MODE_ENCODER_DAC, "CRT");
1047c349dbc7Sjsg 
1048c349dbc7Sjsg 	intel_connector_attach_encoder(intel_connector, &crt->base);
1049c349dbc7Sjsg 
1050c349dbc7Sjsg 	crt->base.type = INTEL_OUTPUT_ANALOG;
1051*f005ef32Sjsg 	crt->base.cloneable = BIT(INTEL_OUTPUT_DVO) | BIT(INTEL_OUTPUT_HDMI);
1052c349dbc7Sjsg 	if (IS_I830(dev_priv))
1053c349dbc7Sjsg 		crt->base.pipe_mask = BIT(PIPE_A);
1054c349dbc7Sjsg 	else
1055c349dbc7Sjsg 		crt->base.pipe_mask = ~0;
1056c349dbc7Sjsg 
1057*f005ef32Sjsg 	if (DISPLAY_VER(dev_priv) != 2)
1058*f005ef32Sjsg 		connector->interlace_allowed = true;
1059c349dbc7Sjsg 
1060c349dbc7Sjsg 	crt->adpa_reg = adpa_reg;
1061c349dbc7Sjsg 
1062c349dbc7Sjsg 	crt->base.power_domain = POWER_DOMAIN_PORT_CRT;
1063c349dbc7Sjsg 
1064c349dbc7Sjsg 	if (I915_HAS_HOTPLUG(dev_priv) &&
1065c349dbc7Sjsg 	    !dmi_check_system(intel_spurious_crt_detect)) {
1066c349dbc7Sjsg 		crt->base.hpd_pin = HPD_CRT;
1067c349dbc7Sjsg 		crt->base.hotplug = intel_encoder_hotplug;
1068c349dbc7Sjsg 		intel_connector->polled = DRM_CONNECTOR_POLL_HPD;
1069c349dbc7Sjsg 	} else {
1070c349dbc7Sjsg 		intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
1071c349dbc7Sjsg 	}
1072c349dbc7Sjsg 
1073c349dbc7Sjsg 	if (HAS_DDI(dev_priv)) {
1074*f005ef32Sjsg 		assert_port_valid(dev_priv, PORT_E);
1075*f005ef32Sjsg 
1076c349dbc7Sjsg 		crt->base.port = PORT_E;
1077c349dbc7Sjsg 		crt->base.get_config = hsw_crt_get_config;
1078c349dbc7Sjsg 		crt->base.get_hw_state = intel_ddi_get_hw_state;
1079c349dbc7Sjsg 		crt->base.compute_config = hsw_crt_compute_config;
1080c349dbc7Sjsg 		crt->base.pre_pll_enable = hsw_pre_pll_enable_crt;
1081c349dbc7Sjsg 		crt->base.pre_enable = hsw_pre_enable_crt;
1082c349dbc7Sjsg 		crt->base.enable = hsw_enable_crt;
1083c349dbc7Sjsg 		crt->base.disable = hsw_disable_crt;
1084c349dbc7Sjsg 		crt->base.post_disable = hsw_post_disable_crt;
10855ca02815Sjsg 		crt->base.enable_clock = hsw_ddi_enable_clock;
10865ca02815Sjsg 		crt->base.disable_clock = hsw_ddi_disable_clock;
10875ca02815Sjsg 		crt->base.is_clock_enabled = hsw_ddi_is_clock_enabled;
10885ca02815Sjsg 
10895ca02815Sjsg 		intel_ddi_buf_trans_init(&crt->base);
1090c349dbc7Sjsg 	} else {
1091c349dbc7Sjsg 		if (HAS_PCH_SPLIT(dev_priv)) {
1092c349dbc7Sjsg 			crt->base.compute_config = pch_crt_compute_config;
1093c349dbc7Sjsg 			crt->base.disable = pch_disable_crt;
1094c349dbc7Sjsg 			crt->base.post_disable = pch_post_disable_crt;
1095c349dbc7Sjsg 		} else {
1096c349dbc7Sjsg 			crt->base.compute_config = intel_crt_compute_config;
1097c349dbc7Sjsg 			crt->base.disable = intel_disable_crt;
1098c349dbc7Sjsg 		}
1099c349dbc7Sjsg 		crt->base.port = PORT_NONE;
1100c349dbc7Sjsg 		crt->base.get_config = intel_crt_get_config;
1101c349dbc7Sjsg 		crt->base.get_hw_state = intel_crt_get_hw_state;
1102c349dbc7Sjsg 		crt->base.enable = intel_enable_crt;
1103c349dbc7Sjsg 	}
1104c349dbc7Sjsg 	intel_connector->get_hw_state = intel_connector_get_hw_state;
1105c349dbc7Sjsg 
1106c349dbc7Sjsg 	drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);
1107c349dbc7Sjsg 
1108c349dbc7Sjsg 	/*
1109c349dbc7Sjsg 	 * TODO: find a proper way to discover whether we need to set the the
1110c349dbc7Sjsg 	 * polarity and link reversal bits or not, instead of relying on the
1111c349dbc7Sjsg 	 * BIOS.
1112c349dbc7Sjsg 	 */
1113c349dbc7Sjsg 	if (HAS_PCH_LPT(dev_priv)) {
1114c349dbc7Sjsg 		u32 fdi_config = FDI_RX_POLARITY_REVERSED_LPT |
1115c349dbc7Sjsg 				 FDI_RX_LINK_REVERSAL_OVERRIDE;
1116c349dbc7Sjsg 
11171bb76ff1Sjsg 		dev_priv->display.fdi.rx_config = intel_de_read(dev_priv,
1118c349dbc7Sjsg 								FDI_RX_CTL(PIPE_A)) & fdi_config;
1119c349dbc7Sjsg 	}
1120c349dbc7Sjsg 
1121c349dbc7Sjsg 	intel_crt_reset(&crt->base.base);
1122c349dbc7Sjsg }
1123